rt73usb.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2009 Ivo van Doorn <[email protected]>
  4. <http://rt2x00.serialmonkey.com>
  5. */
  6. /*
  7. Module: rt73usb
  8. Abstract: Data structures and registers for the rt73usb module.
  9. Supported chipsets: rt2571W & rt2671.
  10. */
  11. #ifndef RT73USB_H
  12. #define RT73USB_H
  13. /*
  14. * RF chip defines.
  15. */
  16. #define RF5226 0x0001
  17. #define RF2528 0x0002
  18. #define RF5225 0x0003
  19. #define RF2527 0x0004
  20. /*
  21. * Signal information.
  22. * Default offset is required for RSSI <-> dBm conversion.
  23. */
  24. #define DEFAULT_RSSI_OFFSET 120
  25. /*
  26. * Register layout information.
  27. */
  28. #define CSR_REG_BASE 0x3000
  29. #define CSR_REG_SIZE 0x04b0
  30. #define EEPROM_BASE 0x0000
  31. #define EEPROM_SIZE 0x0100
  32. #define BBP_BASE 0x0000
  33. #define BBP_SIZE 0x0080
  34. #define RF_BASE 0x0004
  35. #define RF_SIZE 0x0010
  36. /*
  37. * Number of TX queues.
  38. */
  39. #define NUM_TX_QUEUES 4
  40. /*
  41. * USB registers.
  42. */
  43. /*
  44. * MCU_LEDCS: LED control for MCU Mailbox.
  45. */
  46. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  47. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  48. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  49. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  50. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  51. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  52. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  53. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  54. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  55. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  56. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  57. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  58. /*
  59. * 8051 firmware image.
  60. */
  61. #define FIRMWARE_RT2571 "rt73.bin"
  62. #define FIRMWARE_IMAGE_BASE 0x0800
  63. /*
  64. * Security key table memory.
  65. * 16 entries 32-byte for shared key table
  66. * 64 entries 32-byte for pairwise key table
  67. * 64 entries 8-byte for pairwise ta key table
  68. */
  69. #define SHARED_KEY_TABLE_BASE 0x1000
  70. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  71. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  72. #define SHARED_KEY_ENTRY(__idx) \
  73. ( SHARED_KEY_TABLE_BASE + \
  74. ((__idx) * sizeof(struct hw_key_entry)) )
  75. #define PAIRWISE_KEY_ENTRY(__idx) \
  76. ( PAIRWISE_KEY_TABLE_BASE + \
  77. ((__idx) * sizeof(struct hw_key_entry)) )
  78. #define PAIRWISE_TA_ENTRY(__idx) \
  79. ( PAIRWISE_TA_TABLE_BASE + \
  80. ((__idx) * sizeof(struct hw_pairwise_ta_entry)) )
  81. struct hw_key_entry {
  82. u8 key[16];
  83. u8 tx_mic[8];
  84. u8 rx_mic[8];
  85. } __packed;
  86. struct hw_pairwise_ta_entry {
  87. u8 address[6];
  88. u8 cipher;
  89. u8 reserved;
  90. } __packed;
  91. /*
  92. * Since NULL frame won't be that long (256 byte),
  93. * We steal 16 tail bytes to save debugging settings.
  94. */
  95. #define HW_DEBUG_SETTING_BASE 0x2bf0
  96. /*
  97. * On-chip BEACON frame space.
  98. */
  99. #define HW_BEACON_BASE0 0x2400
  100. #define HW_BEACON_BASE1 0x2500
  101. #define HW_BEACON_BASE2 0x2600
  102. #define HW_BEACON_BASE3 0x2700
  103. #define HW_BEACON_OFFSET(__index) \
  104. ( HW_BEACON_BASE0 + (__index * 0x0100) )
  105. /*
  106. * MAC Control/Status Registers(CSR).
  107. * Some values are set in TU, whereas 1 TU == 1024 us.
  108. */
  109. /*
  110. * MAC_CSR0: ASIC revision number.
  111. */
  112. #define MAC_CSR0 0x3000
  113. #define MAC_CSR0_REVISION FIELD32(0x0000000f)
  114. #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
  115. /*
  116. * MAC_CSR1: System control register.
  117. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  118. * BBP_RESET: Hardware reset BBP.
  119. * HOST_READY: Host is ready after initialization, 1: ready.
  120. */
  121. #define MAC_CSR1 0x3004
  122. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  123. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  124. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  125. /*
  126. * MAC_CSR2: STA MAC register 0.
  127. */
  128. #define MAC_CSR2 0x3008
  129. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  130. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  131. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  132. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  133. /*
  134. * MAC_CSR3: STA MAC register 1.
  135. * UNICAST_TO_ME_MASK:
  136. * Used to mask off bits from byte 5 of the MAC address
  137. * to determine the UNICAST_TO_ME bit for RX frames.
  138. * The full mask is complemented by BSS_ID_MASK:
  139. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  140. */
  141. #define MAC_CSR3 0x300c
  142. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  143. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  144. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  145. /*
  146. * MAC_CSR4: BSSID register 0.
  147. */
  148. #define MAC_CSR4 0x3010
  149. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  150. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  151. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  152. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  153. /*
  154. * MAC_CSR5: BSSID register 1.
  155. * BSS_ID_MASK:
  156. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  157. * BSSID. This will make sure that those bits will be ignored
  158. * when determining the MY_BSS of RX frames.
  159. * 0: 1-BSSID mode (BSS index = 0)
  160. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  161. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  162. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  163. */
  164. #define MAC_CSR5 0x3014
  165. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  166. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  167. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  168. /*
  169. * MAC_CSR6: Maximum frame length register.
  170. */
  171. #define MAC_CSR6 0x3018
  172. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  173. /*
  174. * MAC_CSR7: Reserved
  175. */
  176. #define MAC_CSR7 0x301c
  177. /*
  178. * MAC_CSR8: SIFS/EIFS register.
  179. * All units are in US.
  180. */
  181. #define MAC_CSR8 0x3020
  182. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  183. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  184. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  185. /*
  186. * MAC_CSR9: Back-Off control register.
  187. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  188. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  189. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  190. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  191. */
  192. #define MAC_CSR9 0x3024
  193. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  194. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  195. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  196. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  197. /*
  198. * MAC_CSR10: Power state configuration.
  199. */
  200. #define MAC_CSR10 0x3028
  201. /*
  202. * MAC_CSR11: Power saving transition time register.
  203. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  204. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  205. * WAKEUP_LATENCY: In unit of TU.
  206. */
  207. #define MAC_CSR11 0x302c
  208. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  209. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  210. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  211. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  212. /*
  213. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  214. * CURRENT_STATE: 0:sleep, 1:awake.
  215. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  216. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  217. */
  218. #define MAC_CSR12 0x3030
  219. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  220. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  221. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  222. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  223. /*
  224. * MAC_CSR13: GPIO.
  225. * MAC_CSR13_VALx: GPIO value
  226. * MAC_CSR13_DIRx: GPIO direction: 0 = input; 1 = output
  227. */
  228. #define MAC_CSR13 0x3034
  229. #define MAC_CSR13_VAL0 FIELD32(0x00000001)
  230. #define MAC_CSR13_VAL1 FIELD32(0x00000002)
  231. #define MAC_CSR13_VAL2 FIELD32(0x00000004)
  232. #define MAC_CSR13_VAL3 FIELD32(0x00000008)
  233. #define MAC_CSR13_VAL4 FIELD32(0x00000010)
  234. #define MAC_CSR13_VAL5 FIELD32(0x00000020)
  235. #define MAC_CSR13_VAL6 FIELD32(0x00000040)
  236. #define MAC_CSR13_VAL7 FIELD32(0x00000080)
  237. #define MAC_CSR13_DIR0 FIELD32(0x00000100)
  238. #define MAC_CSR13_DIR1 FIELD32(0x00000200)
  239. #define MAC_CSR13_DIR2 FIELD32(0x00000400)
  240. #define MAC_CSR13_DIR3 FIELD32(0x00000800)
  241. #define MAC_CSR13_DIR4 FIELD32(0x00001000)
  242. #define MAC_CSR13_DIR5 FIELD32(0x00002000)
  243. #define MAC_CSR13_DIR6 FIELD32(0x00004000)
  244. #define MAC_CSR13_DIR7 FIELD32(0x00008000)
  245. /*
  246. * MAC_CSR14: LED control register.
  247. * ON_PERIOD: On period, default 70ms.
  248. * OFF_PERIOD: Off period, default 30ms.
  249. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  250. * SW_LED: s/w LED, 1: ON, 0: OFF.
  251. * HW_LED_POLARITY: 0: active low, 1: active high.
  252. */
  253. #define MAC_CSR14 0x3038
  254. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  255. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  256. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  257. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  258. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  259. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  260. /*
  261. * MAC_CSR15: NAV control.
  262. */
  263. #define MAC_CSR15 0x303c
  264. /*
  265. * TXRX control registers.
  266. * Some values are set in TU, whereas 1 TU == 1024 us.
  267. */
  268. /*
  269. * TXRX_CSR0: TX/RX configuration register.
  270. * TSF_OFFSET: Default is 24.
  271. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  272. * DISABLE_RX: Disable Rx engine.
  273. * DROP_CRC: Drop CRC error.
  274. * DROP_PHYSICAL: Drop physical error.
  275. * DROP_CONTROL: Drop control frame.
  276. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  277. * DROP_TO_DS: Drop fram ToDs bit is true.
  278. * DROP_VERSION_ERROR: Drop version error frame.
  279. * DROP_MULTICAST: Drop multicast frames.
  280. * DROP_BORADCAST: Drop broadcast frames.
  281. * DROP_ACK_CTS: Drop received ACK and CTS.
  282. */
  283. #define TXRX_CSR0 0x3040
  284. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  285. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  286. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  287. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  288. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  289. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  290. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  291. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  292. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  293. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  294. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  295. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  296. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  297. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  298. /*
  299. * TXRX_CSR1
  300. */
  301. #define TXRX_CSR1 0x3044
  302. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  303. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  304. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  305. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  306. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  307. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  308. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  309. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  310. /*
  311. * TXRX_CSR2
  312. */
  313. #define TXRX_CSR2 0x3048
  314. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  315. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  316. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  317. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  318. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  319. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  320. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  321. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  322. /*
  323. * TXRX_CSR3
  324. */
  325. #define TXRX_CSR3 0x304c
  326. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  327. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  328. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  329. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  330. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  331. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  332. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  333. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  334. /*
  335. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  336. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  337. * OFDM_TX_RATE_DOWN: 1:enable.
  338. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  339. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  340. */
  341. #define TXRX_CSR4 0x3050
  342. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  343. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  344. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  345. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  346. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  347. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  348. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  349. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  350. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  351. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  352. /*
  353. * TXRX_CSR5
  354. */
  355. #define TXRX_CSR5 0x3054
  356. /*
  357. * TXRX_CSR6: ACK/CTS payload consumed time
  358. */
  359. #define TXRX_CSR6 0x3058
  360. /*
  361. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  362. */
  363. #define TXRX_CSR7 0x305c
  364. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  365. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  366. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  367. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  368. /*
  369. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  370. */
  371. #define TXRX_CSR8 0x3060
  372. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  373. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  374. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  375. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  376. /*
  377. * TXRX_CSR9: Synchronization control register.
  378. * BEACON_INTERVAL: In unit of 1/16 TU.
  379. * TSF_TICKING: Enable TSF auto counting.
  380. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  381. * BEACON_GEN: Enable beacon generator.
  382. */
  383. #define TXRX_CSR9 0x3064
  384. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  385. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  386. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  387. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  388. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  389. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  390. /*
  391. * TXRX_CSR10: BEACON alignment.
  392. */
  393. #define TXRX_CSR10 0x3068
  394. /*
  395. * TXRX_CSR11: AES mask.
  396. */
  397. #define TXRX_CSR11 0x306c
  398. /*
  399. * TXRX_CSR12: TSF low 32.
  400. */
  401. #define TXRX_CSR12 0x3070
  402. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  403. /*
  404. * TXRX_CSR13: TSF high 32.
  405. */
  406. #define TXRX_CSR13 0x3074
  407. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  408. /*
  409. * TXRX_CSR14: TBTT timer.
  410. */
  411. #define TXRX_CSR14 0x3078
  412. /*
  413. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  414. */
  415. #define TXRX_CSR15 0x307c
  416. /*
  417. * PHY control registers.
  418. * Some values are set in TU, whereas 1 TU == 1024 us.
  419. */
  420. /*
  421. * PHY_CSR0: RF/PS control.
  422. */
  423. #define PHY_CSR0 0x3080
  424. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  425. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  426. /*
  427. * PHY_CSR1
  428. */
  429. #define PHY_CSR1 0x3084
  430. #define PHY_CSR1_RF_RPI FIELD32(0x00010000)
  431. /*
  432. * PHY_CSR2: Pre-TX BBP control.
  433. */
  434. #define PHY_CSR2 0x3088
  435. /*
  436. * PHY_CSR3: BBP serial control register.
  437. * VALUE: Register value to program into BBP.
  438. * REG_NUM: Selected BBP register.
  439. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  440. * BUSY: 1: ASIC is busy execute BBP programming.
  441. */
  442. #define PHY_CSR3 0x308c
  443. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  444. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  445. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  446. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  447. /*
  448. * PHY_CSR4: RF serial control register
  449. * VALUE: Register value (include register id) serial out to RF/IF chip.
  450. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  451. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  452. * PLL_LD: RF PLL_LD status.
  453. * BUSY: 1: ASIC is busy execute RF programming.
  454. */
  455. #define PHY_CSR4 0x3090
  456. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  457. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  458. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  459. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  460. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  461. /*
  462. * PHY_CSR5: RX to TX signal switch timing control.
  463. */
  464. #define PHY_CSR5 0x3094
  465. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  466. /*
  467. * PHY_CSR6: TX to RX signal timing control.
  468. */
  469. #define PHY_CSR6 0x3098
  470. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  471. /*
  472. * PHY_CSR7: TX DAC switching timing control.
  473. */
  474. #define PHY_CSR7 0x309c
  475. /*
  476. * Security control register.
  477. */
  478. /*
  479. * SEC_CSR0: Shared key table control.
  480. */
  481. #define SEC_CSR0 0x30a0
  482. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  483. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  484. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  485. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  486. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  487. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  488. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  489. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  490. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  491. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  492. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  493. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  494. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  495. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  496. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  497. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  498. /*
  499. * SEC_CSR1: Shared key table security mode register.
  500. */
  501. #define SEC_CSR1 0x30a4
  502. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  503. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  504. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  505. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  506. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  507. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  508. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  509. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  510. /*
  511. * Pairwise key table valid bitmap registers.
  512. * SEC_CSR2: pairwise key table valid bitmap 0.
  513. * SEC_CSR3: pairwise key table valid bitmap 1.
  514. */
  515. #define SEC_CSR2 0x30a8
  516. #define SEC_CSR3 0x30ac
  517. /*
  518. * SEC_CSR4: Pairwise key table lookup control.
  519. */
  520. #define SEC_CSR4 0x30b0
  521. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  522. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  523. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  524. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  525. /*
  526. * SEC_CSR5: shared key table security mode register.
  527. */
  528. #define SEC_CSR5 0x30b4
  529. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  530. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  531. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  532. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  533. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  534. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  535. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  536. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  537. /*
  538. * STA control registers.
  539. */
  540. /*
  541. * STA_CSR0: RX PLCP error count & RX FCS error count.
  542. */
  543. #define STA_CSR0 0x30c0
  544. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  545. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  546. /*
  547. * STA_CSR1: RX False CCA count & RX LONG frame count.
  548. */
  549. #define STA_CSR1 0x30c4
  550. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  551. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  552. /*
  553. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  554. */
  555. #define STA_CSR2 0x30c8
  556. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  557. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  558. /*
  559. * STA_CSR3: TX Beacon count.
  560. */
  561. #define STA_CSR3 0x30cc
  562. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  563. /*
  564. * STA_CSR4: TX Retry count.
  565. */
  566. #define STA_CSR4 0x30d0
  567. #define STA_CSR4_TX_NO_RETRY_COUNT FIELD32(0x0000ffff)
  568. #define STA_CSR4_TX_ONE_RETRY_COUNT FIELD32(0xffff0000)
  569. /*
  570. * STA_CSR5: TX Retry count.
  571. */
  572. #define STA_CSR5 0x30d4
  573. #define STA_CSR4_TX_MULTI_RETRY_COUNT FIELD32(0x0000ffff)
  574. #define STA_CSR4_TX_RETRY_FAIL_COUNT FIELD32(0xffff0000)
  575. /*
  576. * QOS control registers.
  577. */
  578. /*
  579. * QOS_CSR1: TXOP holder MAC address register.
  580. */
  581. #define QOS_CSR1 0x30e4
  582. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  583. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  584. /*
  585. * QOS_CSR2: TXOP holder timeout register.
  586. */
  587. #define QOS_CSR2 0x30e8
  588. /*
  589. * RX QOS-CFPOLL MAC address register.
  590. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  591. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  592. */
  593. #define QOS_CSR3 0x30ec
  594. #define QOS_CSR4 0x30f0
  595. /*
  596. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  597. */
  598. #define QOS_CSR5 0x30f4
  599. /*
  600. * WMM Scheduler Register
  601. */
  602. /*
  603. * AIFSN_CSR: AIFSN for each EDCA AC.
  604. * AIFSN0: For AC_VO.
  605. * AIFSN1: For AC_VI.
  606. * AIFSN2: For AC_BE.
  607. * AIFSN3: For AC_BK.
  608. */
  609. #define AIFSN_CSR 0x0400
  610. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  611. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  612. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  613. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  614. /*
  615. * CWMIN_CSR: CWmin for each EDCA AC.
  616. * CWMIN0: For AC_VO.
  617. * CWMIN1: For AC_VI.
  618. * CWMIN2: For AC_BE.
  619. * CWMIN3: For AC_BK.
  620. */
  621. #define CWMIN_CSR 0x0404
  622. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  623. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  624. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  625. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  626. /*
  627. * CWMAX_CSR: CWmax for each EDCA AC.
  628. * CWMAX0: For AC_VO.
  629. * CWMAX1: For AC_VI.
  630. * CWMAX2: For AC_BE.
  631. * CWMAX3: For AC_BK.
  632. */
  633. #define CWMAX_CSR 0x0408
  634. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  635. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  636. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  637. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  638. /*
  639. * AC_TXOP_CSR0: AC_VO/AC_VI TXOP register.
  640. * AC0_TX_OP: For AC_VO, in unit of 32us.
  641. * AC1_TX_OP: For AC_VI, in unit of 32us.
  642. */
  643. #define AC_TXOP_CSR0 0x040c
  644. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  645. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  646. /*
  647. * AC_TXOP_CSR1: AC_BE/AC_BK TXOP register.
  648. * AC2_TX_OP: For AC_BE, in unit of 32us.
  649. * AC3_TX_OP: For AC_BK, in unit of 32us.
  650. */
  651. #define AC_TXOP_CSR1 0x0410
  652. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  653. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  654. /*
  655. * BBP registers.
  656. * The wordsize of the BBP is 8 bits.
  657. */
  658. /*
  659. * R2
  660. */
  661. #define BBP_R2_BG_MODE FIELD8(0x20)
  662. /*
  663. * R3
  664. */
  665. #define BBP_R3_SMART_MODE FIELD8(0x01)
  666. /*
  667. * R4: RX antenna control
  668. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  669. */
  670. /*
  671. * ANTENNA_CONTROL semantics (guessed):
  672. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  673. * 0x2: Hardware diversity.
  674. */
  675. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  676. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  677. /*
  678. * R77
  679. */
  680. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  681. /*
  682. * RF registers
  683. */
  684. /*
  685. * RF 3
  686. */
  687. #define RF3_TXPOWER FIELD32(0x00003e00)
  688. /*
  689. * RF 4
  690. */
  691. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  692. /*
  693. * EEPROM content.
  694. * The wordsize of the EEPROM is 16 bits.
  695. */
  696. /*
  697. * HW MAC address.
  698. */
  699. #define EEPROM_MAC_ADDR_0 0x0002
  700. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  701. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  702. #define EEPROM_MAC_ADDR1 0x0003
  703. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  704. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  705. #define EEPROM_MAC_ADDR_2 0x0004
  706. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  707. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  708. /*
  709. * EEPROM antenna.
  710. * ANTENNA_NUM: Number of antennas.
  711. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  712. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  713. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  714. * DYN_TXAGC: Dynamic TX AGC control.
  715. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  716. * RF_TYPE: Rf_type of this adapter.
  717. */
  718. #define EEPROM_ANTENNA 0x0010
  719. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  720. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  721. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  722. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  723. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  724. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  725. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  726. /*
  727. * EEPROM NIC config.
  728. * EXTERNAL_LNA: External LNA.
  729. */
  730. #define EEPROM_NIC 0x0011
  731. #define EEPROM_NIC_EXTERNAL_LNA FIELD16(0x0010)
  732. /*
  733. * EEPROM geography.
  734. * GEO_A: Default geographical setting for 5GHz band
  735. * GEO: Default geographical setting.
  736. */
  737. #define EEPROM_GEOGRAPHY 0x0012
  738. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  739. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  740. /*
  741. * EEPROM BBP.
  742. */
  743. #define EEPROM_BBP_START 0x0013
  744. #define EEPROM_BBP_SIZE 16
  745. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  746. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  747. /*
  748. * EEPROM TXPOWER 802.11G
  749. */
  750. #define EEPROM_TXPOWER_G_START 0x0023
  751. #define EEPROM_TXPOWER_G_SIZE 7
  752. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  753. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  754. /*
  755. * EEPROM Frequency
  756. */
  757. #define EEPROM_FREQ 0x002f
  758. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  759. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  760. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  761. /*
  762. * EEPROM LED.
  763. * POLARITY_RDY_G: Polarity RDY_G setting.
  764. * POLARITY_RDY_A: Polarity RDY_A setting.
  765. * POLARITY_ACT: Polarity ACT setting.
  766. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  767. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  768. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  769. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  770. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  771. * LED_MODE: Led mode.
  772. */
  773. #define EEPROM_LED 0x0030
  774. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  775. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  776. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  777. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  778. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  779. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  780. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  781. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  782. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  783. /*
  784. * EEPROM TXPOWER 802.11A
  785. */
  786. #define EEPROM_TXPOWER_A_START 0x0031
  787. #define EEPROM_TXPOWER_A_SIZE 12
  788. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  789. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  790. /*
  791. * EEPROM RSSI offset 802.11BG
  792. */
  793. #define EEPROM_RSSI_OFFSET_BG 0x004d
  794. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  795. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  796. /*
  797. * EEPROM RSSI offset 802.11A
  798. */
  799. #define EEPROM_RSSI_OFFSET_A 0x004e
  800. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  801. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  802. /*
  803. * DMA descriptor defines.
  804. */
  805. #define TXD_DESC_SIZE ( 6 * sizeof(__le32) )
  806. #define TXINFO_SIZE ( 6 * sizeof(__le32) )
  807. #define RXD_DESC_SIZE ( 6 * sizeof(__le32) )
  808. /*
  809. * TX descriptor format for TX, PRIO and Beacon Ring.
  810. */
  811. /*
  812. * Word0
  813. * BURST: Next frame belongs to same "burst" event.
  814. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  815. * KEY_TABLE: Use per-client pairwise KEY table.
  816. * KEY_INDEX:
  817. * Key index (0~31) to the pairwise KEY table.
  818. * 0~3 to shared KEY table 0 (BSS0).
  819. * 4~7 to shared KEY table 1 (BSS1).
  820. * 8~11 to shared KEY table 2 (BSS2).
  821. * 12~15 to shared KEY table 3 (BSS3).
  822. * BURST2: For backward compatibility, set to same value as BURST.
  823. */
  824. #define TXD_W0_BURST FIELD32(0x00000001)
  825. #define TXD_W0_VALID FIELD32(0x00000002)
  826. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  827. #define TXD_W0_ACK FIELD32(0x00000008)
  828. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  829. #define TXD_W0_OFDM FIELD32(0x00000020)
  830. #define TXD_W0_IFS FIELD32(0x00000040)
  831. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  832. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  833. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  834. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  835. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  836. #define TXD_W0_BURST2 FIELD32(0x10000000)
  837. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  838. /*
  839. * Word1
  840. * HOST_Q_ID: EDCA/HCCA queue ID.
  841. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  842. * BUFFER_COUNT: Number of buffers in this TXD.
  843. */
  844. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  845. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  846. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  847. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  848. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  849. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  850. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  851. /*
  852. * Word2: PLCP information
  853. */
  854. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  855. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  856. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  857. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  858. /*
  859. * Word3
  860. */
  861. #define TXD_W3_IV FIELD32(0xffffffff)
  862. /*
  863. * Word4
  864. */
  865. #define TXD_W4_EIV FIELD32(0xffffffff)
  866. /*
  867. * Word5
  868. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  869. * PACKET_ID: Driver assigned packet ID to categorize TXResult in interrupt.
  870. * WAITING_DMA_DONE_INT: TXD been filled with data
  871. * and waiting for TxDoneISR housekeeping.
  872. */
  873. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  874. #define TXD_W5_PACKET_ID FIELD32(0x0000ff00)
  875. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  876. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  877. /*
  878. * RX descriptor format for RX Ring.
  879. */
  880. /*
  881. * Word0
  882. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  883. * KEY_INDEX: Decryption key actually used.
  884. */
  885. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  886. #define RXD_W0_DROP FIELD32(0x00000002)
  887. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  888. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  889. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  890. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  891. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  892. #define RXD_W0_OFDM FIELD32(0x00000080)
  893. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  894. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  895. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  896. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  897. /*
  898. * WORD1
  899. * SIGNAL: RX raw data rate reported by BBP.
  900. * RSSI: RSSI reported by BBP.
  901. */
  902. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  903. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  904. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  905. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  906. /*
  907. * Word2
  908. * IV: Received IV of originally encrypted.
  909. */
  910. #define RXD_W2_IV FIELD32(0xffffffff)
  911. /*
  912. * Word3
  913. * EIV: Received EIV of originally encrypted.
  914. */
  915. #define RXD_W3_EIV FIELD32(0xffffffff)
  916. /*
  917. * Word4
  918. * ICV: Received ICV of originally encrypted.
  919. * NOTE: This is a guess, the official definition is "reserved"
  920. */
  921. #define RXD_W4_ICV FIELD32(0xffffffff)
  922. /*
  923. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  924. * and passed to the HOST driver.
  925. * The following fields are for DMA block and HOST usage only.
  926. * Can't be touched by ASIC MAC block.
  927. */
  928. /*
  929. * Word5
  930. */
  931. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  932. /*
  933. * Macros for converting txpower from EEPROM to mac80211 value
  934. * and from mac80211 value to register value.
  935. */
  936. #define MIN_TXPOWER 0
  937. #define MAX_TXPOWER 31
  938. #define DEFAULT_TXPOWER 24
  939. #define TXPOWER_FROM_DEV(__txpower) \
  940. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  941. #define TXPOWER_TO_DEV(__txpower) \
  942. clamp_t(u8, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  943. #endif /* RT73USB_H */