rt61pci.h 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2009 Ivo van Doorn <[email protected]>
  4. <http://rt2x00.serialmonkey.com>
  5. */
  6. /*
  7. Module: rt61pci
  8. Abstract: Data structures and registers for the rt61pci module.
  9. Supported chipsets: RT2561, RT2561s, RT2661.
  10. */
  11. #ifndef RT61PCI_H
  12. #define RT61PCI_H
  13. /*
  14. * RT chip PCI IDs.
  15. */
  16. #define RT2561s_PCI_ID 0x0301
  17. #define RT2561_PCI_ID 0x0302
  18. #define RT2661_PCI_ID 0x0401
  19. /*
  20. * RF chip defines.
  21. */
  22. #define RF5225 0x0001
  23. #define RF5325 0x0002
  24. #define RF2527 0x0003
  25. #define RF2529 0x0004
  26. /*
  27. * Signal information.
  28. * Default offset is required for RSSI <-> dBm conversion.
  29. */
  30. #define DEFAULT_RSSI_OFFSET 120
  31. /*
  32. * Register layout information.
  33. */
  34. #define CSR_REG_BASE 0x3000
  35. #define CSR_REG_SIZE 0x04b0
  36. #define EEPROM_BASE 0x0000
  37. #define EEPROM_SIZE 0x0100
  38. #define BBP_BASE 0x0000
  39. #define BBP_SIZE 0x0080
  40. #define RF_BASE 0x0004
  41. #define RF_SIZE 0x0010
  42. /*
  43. * Number of TX queues.
  44. */
  45. #define NUM_TX_QUEUES 4
  46. /*
  47. * PCI registers.
  48. */
  49. /*
  50. * HOST_CMD_CSR: For HOST to interrupt embedded processor
  51. */
  52. #define HOST_CMD_CSR 0x0008
  53. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x0000007f)
  54. #define HOST_CMD_CSR_INTERRUPT_MCU FIELD32(0x00000080)
  55. /*
  56. * MCU_CNTL_CSR
  57. * SELECT_BANK: Select 8051 program bank.
  58. * RESET: Enable 8051 reset state.
  59. * READY: Ready state for 8051.
  60. */
  61. #define MCU_CNTL_CSR 0x000c
  62. #define MCU_CNTL_CSR_SELECT_BANK FIELD32(0x00000001)
  63. #define MCU_CNTL_CSR_RESET FIELD32(0x00000002)
  64. #define MCU_CNTL_CSR_READY FIELD32(0x00000004)
  65. /*
  66. * SOFT_RESET_CSR
  67. * FORCE_CLOCK_ON: Host force MAC clock ON
  68. */
  69. #define SOFT_RESET_CSR 0x0010
  70. #define SOFT_RESET_CSR_FORCE_CLOCK_ON FIELD32(0x00000002)
  71. /*
  72. * MCU_INT_SOURCE_CSR: MCU interrupt source/mask register.
  73. */
  74. #define MCU_INT_SOURCE_CSR 0x0014
  75. #define MCU_INT_SOURCE_CSR_0 FIELD32(0x00000001)
  76. #define MCU_INT_SOURCE_CSR_1 FIELD32(0x00000002)
  77. #define MCU_INT_SOURCE_CSR_2 FIELD32(0x00000004)
  78. #define MCU_INT_SOURCE_CSR_3 FIELD32(0x00000008)
  79. #define MCU_INT_SOURCE_CSR_4 FIELD32(0x00000010)
  80. #define MCU_INT_SOURCE_CSR_5 FIELD32(0x00000020)
  81. #define MCU_INT_SOURCE_CSR_6 FIELD32(0x00000040)
  82. #define MCU_INT_SOURCE_CSR_7 FIELD32(0x00000080)
  83. #define MCU_INT_SOURCE_CSR_TWAKEUP FIELD32(0x00000100)
  84. #define MCU_INT_SOURCE_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  85. /*
  86. * MCU_INT_MASK_CSR: MCU interrupt source/mask register.
  87. */
  88. #define MCU_INT_MASK_CSR 0x0018
  89. #define MCU_INT_MASK_CSR_0 FIELD32(0x00000001)
  90. #define MCU_INT_MASK_CSR_1 FIELD32(0x00000002)
  91. #define MCU_INT_MASK_CSR_2 FIELD32(0x00000004)
  92. #define MCU_INT_MASK_CSR_3 FIELD32(0x00000008)
  93. #define MCU_INT_MASK_CSR_4 FIELD32(0x00000010)
  94. #define MCU_INT_MASK_CSR_5 FIELD32(0x00000020)
  95. #define MCU_INT_MASK_CSR_6 FIELD32(0x00000040)
  96. #define MCU_INT_MASK_CSR_7 FIELD32(0x00000080)
  97. #define MCU_INT_MASK_CSR_TWAKEUP FIELD32(0x00000100)
  98. #define MCU_INT_MASK_CSR_TBTT_EXPIRE FIELD32(0x00000200)
  99. /*
  100. * PCI_USEC_CSR
  101. */
  102. #define PCI_USEC_CSR 0x001c
  103. /*
  104. * Security key table memory.
  105. * 16 entries 32-byte for shared key table
  106. * 64 entries 32-byte for pairwise key table
  107. * 64 entries 8-byte for pairwise ta key table
  108. */
  109. #define SHARED_KEY_TABLE_BASE 0x1000
  110. #define PAIRWISE_KEY_TABLE_BASE 0x1200
  111. #define PAIRWISE_TA_TABLE_BASE 0x1a00
  112. #define SHARED_KEY_ENTRY(__idx) \
  113. (SHARED_KEY_TABLE_BASE + \
  114. ((__idx) * sizeof(struct hw_key_entry)))
  115. #define PAIRWISE_KEY_ENTRY(__idx) \
  116. (PAIRWISE_KEY_TABLE_BASE + \
  117. ((__idx) * sizeof(struct hw_key_entry)))
  118. #define PAIRWISE_TA_ENTRY(__idx) \
  119. (PAIRWISE_TA_TABLE_BASE + \
  120. ((__idx) * sizeof(struct hw_pairwise_ta_entry)))
  121. struct hw_key_entry {
  122. u8 key[16];
  123. u8 tx_mic[8];
  124. u8 rx_mic[8];
  125. } __packed;
  126. struct hw_pairwise_ta_entry {
  127. u8 address[6];
  128. u8 cipher;
  129. u8 reserved;
  130. } __packed;
  131. /*
  132. * Other on-chip shared memory space.
  133. */
  134. #define HW_CIS_BASE 0x2000
  135. #define HW_NULL_BASE 0x2b00
  136. /*
  137. * Since NULL frame won't be that long (256 byte),
  138. * We steal 16 tail bytes to save debugging settings.
  139. */
  140. #define HW_DEBUG_SETTING_BASE 0x2bf0
  141. /*
  142. * On-chip BEACON frame space.
  143. */
  144. #define HW_BEACON_BASE0 0x2c00
  145. #define HW_BEACON_BASE1 0x2d00
  146. #define HW_BEACON_BASE2 0x2e00
  147. #define HW_BEACON_BASE3 0x2f00
  148. #define HW_BEACON_OFFSET(__index) \
  149. (HW_BEACON_BASE0 + (__index * 0x0100))
  150. /*
  151. * HOST-MCU shared memory.
  152. */
  153. /*
  154. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  155. */
  156. #define H2M_MAILBOX_CSR 0x2100
  157. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  158. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  159. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  160. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  161. /*
  162. * MCU_LEDCS: LED control for MCU Mailbox.
  163. */
  164. #define MCU_LEDCS_LED_MODE FIELD16(0x001f)
  165. #define MCU_LEDCS_RADIO_STATUS FIELD16(0x0020)
  166. #define MCU_LEDCS_LINK_BG_STATUS FIELD16(0x0040)
  167. #define MCU_LEDCS_LINK_A_STATUS FIELD16(0x0080)
  168. #define MCU_LEDCS_POLARITY_GPIO_0 FIELD16(0x0100)
  169. #define MCU_LEDCS_POLARITY_GPIO_1 FIELD16(0x0200)
  170. #define MCU_LEDCS_POLARITY_GPIO_2 FIELD16(0x0400)
  171. #define MCU_LEDCS_POLARITY_GPIO_3 FIELD16(0x0800)
  172. #define MCU_LEDCS_POLARITY_GPIO_4 FIELD16(0x1000)
  173. #define MCU_LEDCS_POLARITY_ACT FIELD16(0x2000)
  174. #define MCU_LEDCS_POLARITY_READY_BG FIELD16(0x4000)
  175. #define MCU_LEDCS_POLARITY_READY_A FIELD16(0x8000)
  176. /*
  177. * M2H_CMD_DONE_CSR.
  178. */
  179. #define M2H_CMD_DONE_CSR 0x2104
  180. /*
  181. * MCU_TXOP_ARRAY_BASE.
  182. */
  183. #define MCU_TXOP_ARRAY_BASE 0x2110
  184. /*
  185. * MAC Control/Status Registers(CSR).
  186. * Some values are set in TU, whereas 1 TU == 1024 us.
  187. */
  188. /*
  189. * MAC_CSR0: ASIC revision number.
  190. */
  191. #define MAC_CSR0 0x3000
  192. #define MAC_CSR0_REVISION FIELD32(0x0000000f)
  193. #define MAC_CSR0_CHIPSET FIELD32(0x000ffff0)
  194. /*
  195. * MAC_CSR1: System control register.
  196. * SOFT_RESET: Software reset bit, 1: reset, 0: normal.
  197. * BBP_RESET: Hardware reset BBP.
  198. * HOST_READY: Host is ready after initialization, 1: ready.
  199. */
  200. #define MAC_CSR1 0x3004
  201. #define MAC_CSR1_SOFT_RESET FIELD32(0x00000001)
  202. #define MAC_CSR1_BBP_RESET FIELD32(0x00000002)
  203. #define MAC_CSR1_HOST_READY FIELD32(0x00000004)
  204. /*
  205. * MAC_CSR2: STA MAC register 0.
  206. */
  207. #define MAC_CSR2 0x3008
  208. #define MAC_CSR2_BYTE0 FIELD32(0x000000ff)
  209. #define MAC_CSR2_BYTE1 FIELD32(0x0000ff00)
  210. #define MAC_CSR2_BYTE2 FIELD32(0x00ff0000)
  211. #define MAC_CSR2_BYTE3 FIELD32(0xff000000)
  212. /*
  213. * MAC_CSR3: STA MAC register 1.
  214. * UNICAST_TO_ME_MASK:
  215. * Used to mask off bits from byte 5 of the MAC address
  216. * to determine the UNICAST_TO_ME bit for RX frames.
  217. * The full mask is complemented by BSS_ID_MASK:
  218. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  219. */
  220. #define MAC_CSR3 0x300c
  221. #define MAC_CSR3_BYTE4 FIELD32(0x000000ff)
  222. #define MAC_CSR3_BYTE5 FIELD32(0x0000ff00)
  223. #define MAC_CSR3_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  224. /*
  225. * MAC_CSR4: BSSID register 0.
  226. */
  227. #define MAC_CSR4 0x3010
  228. #define MAC_CSR4_BYTE0 FIELD32(0x000000ff)
  229. #define MAC_CSR4_BYTE1 FIELD32(0x0000ff00)
  230. #define MAC_CSR4_BYTE2 FIELD32(0x00ff0000)
  231. #define MAC_CSR4_BYTE3 FIELD32(0xff000000)
  232. /*
  233. * MAC_CSR5: BSSID register 1.
  234. * BSS_ID_MASK:
  235. * This mask is used to mask off bits 0 and 1 of byte 5 of the
  236. * BSSID. This will make sure that those bits will be ignored
  237. * when determining the MY_BSS of RX frames.
  238. * 0: 1-BSSID mode (BSS index = 0)
  239. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  240. * 2: 2-BSSID mode (BSS index: byte5, bit 1)
  241. * 3: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  242. */
  243. #define MAC_CSR5 0x3014
  244. #define MAC_CSR5_BYTE4 FIELD32(0x000000ff)
  245. #define MAC_CSR5_BYTE5 FIELD32(0x0000ff00)
  246. #define MAC_CSR5_BSS_ID_MASK FIELD32(0x00ff0000)
  247. /*
  248. * MAC_CSR6: Maximum frame length register.
  249. */
  250. #define MAC_CSR6 0x3018
  251. #define MAC_CSR6_MAX_FRAME_UNIT FIELD32(0x00000fff)
  252. /*
  253. * MAC_CSR7: Reserved
  254. */
  255. #define MAC_CSR7 0x301c
  256. /*
  257. * MAC_CSR8: SIFS/EIFS register.
  258. * All units are in US.
  259. */
  260. #define MAC_CSR8 0x3020
  261. #define MAC_CSR8_SIFS FIELD32(0x000000ff)
  262. #define MAC_CSR8_SIFS_AFTER_RX_OFDM FIELD32(0x0000ff00)
  263. #define MAC_CSR8_EIFS FIELD32(0xffff0000)
  264. /*
  265. * MAC_CSR9: Back-Off control register.
  266. * SLOT_TIME: Slot time, default is 20us for 802.11BG.
  267. * CWMIN: Bit for Cwmin. default Cwmin is 31 (2^5 - 1).
  268. * CWMAX: Bit for Cwmax, default Cwmax is 1023 (2^10 - 1).
  269. * CW_SELECT: 1: CWmin/Cwmax select from register, 0:select from TxD.
  270. */
  271. #define MAC_CSR9 0x3024
  272. #define MAC_CSR9_SLOT_TIME FIELD32(0x000000ff)
  273. #define MAC_CSR9_CWMIN FIELD32(0x00000f00)
  274. #define MAC_CSR9_CWMAX FIELD32(0x0000f000)
  275. #define MAC_CSR9_CW_SELECT FIELD32(0x00010000)
  276. /*
  277. * MAC_CSR10: Power state configuration.
  278. */
  279. #define MAC_CSR10 0x3028
  280. /*
  281. * MAC_CSR11: Power saving transition time register.
  282. * DELAY_AFTER_TBCN: Delay after Tbcn expired in units of TU.
  283. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  284. * WAKEUP_LATENCY: In unit of TU.
  285. */
  286. #define MAC_CSR11 0x302c
  287. #define MAC_CSR11_DELAY_AFTER_TBCN FIELD32(0x000000ff)
  288. #define MAC_CSR11_TBCN_BEFORE_WAKEUP FIELD32(0x00007f00)
  289. #define MAC_CSR11_AUTOWAKE FIELD32(0x00008000)
  290. #define MAC_CSR11_WAKEUP_LATENCY FIELD32(0x000f0000)
  291. /*
  292. * MAC_CSR12: Manual power control / status register (merge CSR20 & PWRCSR1).
  293. * CURRENT_STATE: 0:sleep, 1:awake.
  294. * FORCE_WAKEUP: This has higher priority than PUT_TO_SLEEP.
  295. * BBP_CURRENT_STATE: 0: BBP sleep, 1: BBP awake.
  296. */
  297. #define MAC_CSR12 0x3030
  298. #define MAC_CSR12_CURRENT_STATE FIELD32(0x00000001)
  299. #define MAC_CSR12_PUT_TO_SLEEP FIELD32(0x00000002)
  300. #define MAC_CSR12_FORCE_WAKEUP FIELD32(0x00000004)
  301. #define MAC_CSR12_BBP_CURRENT_STATE FIELD32(0x00000008)
  302. /*
  303. * MAC_CSR13: GPIO.
  304. * MAC_CSR13_VALx: GPIO value
  305. * MAC_CSR13_DIRx: GPIO direction: 0 = output; 1 = input
  306. */
  307. #define MAC_CSR13 0x3034
  308. #define MAC_CSR13_VAL0 FIELD32(0x00000001)
  309. #define MAC_CSR13_VAL1 FIELD32(0x00000002)
  310. #define MAC_CSR13_VAL2 FIELD32(0x00000004)
  311. #define MAC_CSR13_VAL3 FIELD32(0x00000008)
  312. #define MAC_CSR13_VAL4 FIELD32(0x00000010)
  313. #define MAC_CSR13_VAL5 FIELD32(0x00000020)
  314. #define MAC_CSR13_DIR0 FIELD32(0x00000100)
  315. #define MAC_CSR13_DIR1 FIELD32(0x00000200)
  316. #define MAC_CSR13_DIR2 FIELD32(0x00000400)
  317. #define MAC_CSR13_DIR3 FIELD32(0x00000800)
  318. #define MAC_CSR13_DIR4 FIELD32(0x00001000)
  319. #define MAC_CSR13_DIR5 FIELD32(0x00002000)
  320. /*
  321. * MAC_CSR14: LED control register.
  322. * ON_PERIOD: On period, default 70ms.
  323. * OFF_PERIOD: Off period, default 30ms.
  324. * HW_LED: HW TX activity, 1: normal OFF, 0: normal ON.
  325. * SW_LED: s/w LED, 1: ON, 0: OFF.
  326. * HW_LED_POLARITY: 0: active low, 1: active high.
  327. */
  328. #define MAC_CSR14 0x3038
  329. #define MAC_CSR14_ON_PERIOD FIELD32(0x000000ff)
  330. #define MAC_CSR14_OFF_PERIOD FIELD32(0x0000ff00)
  331. #define MAC_CSR14_HW_LED FIELD32(0x00010000)
  332. #define MAC_CSR14_SW_LED FIELD32(0x00020000)
  333. #define MAC_CSR14_HW_LED_POLARITY FIELD32(0x00040000)
  334. #define MAC_CSR14_SW_LED2 FIELD32(0x00080000)
  335. /*
  336. * MAC_CSR15: NAV control.
  337. */
  338. #define MAC_CSR15 0x303c
  339. /*
  340. * TXRX control registers.
  341. * Some values are set in TU, whereas 1 TU == 1024 us.
  342. */
  343. /*
  344. * TXRX_CSR0: TX/RX configuration register.
  345. * TSF_OFFSET: Default is 24.
  346. * AUTO_TX_SEQ: 1: ASIC auto replace sequence nr in outgoing frame.
  347. * DISABLE_RX: Disable Rx engine.
  348. * DROP_CRC: Drop CRC error.
  349. * DROP_PHYSICAL: Drop physical error.
  350. * DROP_CONTROL: Drop control frame.
  351. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  352. * DROP_TO_DS: Drop fram ToDs bit is true.
  353. * DROP_VERSION_ERROR: Drop version error frame.
  354. * DROP_MULTICAST: Drop multicast frames.
  355. * DROP_BORADCAST: Drop broadcast frames.
  356. * DROP_ACK_CTS: Drop received ACK and CTS.
  357. */
  358. #define TXRX_CSR0 0x3040
  359. #define TXRX_CSR0_RX_ACK_TIMEOUT FIELD32(0x000001ff)
  360. #define TXRX_CSR0_TSF_OFFSET FIELD32(0x00007e00)
  361. #define TXRX_CSR0_AUTO_TX_SEQ FIELD32(0x00008000)
  362. #define TXRX_CSR0_DISABLE_RX FIELD32(0x00010000)
  363. #define TXRX_CSR0_DROP_CRC FIELD32(0x00020000)
  364. #define TXRX_CSR0_DROP_PHYSICAL FIELD32(0x00040000)
  365. #define TXRX_CSR0_DROP_CONTROL FIELD32(0x00080000)
  366. #define TXRX_CSR0_DROP_NOT_TO_ME FIELD32(0x00100000)
  367. #define TXRX_CSR0_DROP_TO_DS FIELD32(0x00200000)
  368. #define TXRX_CSR0_DROP_VERSION_ERROR FIELD32(0x00400000)
  369. #define TXRX_CSR0_DROP_MULTICAST FIELD32(0x00800000)
  370. #define TXRX_CSR0_DROP_BROADCAST FIELD32(0x01000000)
  371. #define TXRX_CSR0_DROP_ACK_CTS FIELD32(0x02000000)
  372. #define TXRX_CSR0_TX_WITHOUT_WAITING FIELD32(0x04000000)
  373. /*
  374. * TXRX_CSR1
  375. */
  376. #define TXRX_CSR1 0x3044
  377. #define TXRX_CSR1_BBP_ID0 FIELD32(0x0000007f)
  378. #define TXRX_CSR1_BBP_ID0_VALID FIELD32(0x00000080)
  379. #define TXRX_CSR1_BBP_ID1 FIELD32(0x00007f00)
  380. #define TXRX_CSR1_BBP_ID1_VALID FIELD32(0x00008000)
  381. #define TXRX_CSR1_BBP_ID2 FIELD32(0x007f0000)
  382. #define TXRX_CSR1_BBP_ID2_VALID FIELD32(0x00800000)
  383. #define TXRX_CSR1_BBP_ID3 FIELD32(0x7f000000)
  384. #define TXRX_CSR1_BBP_ID3_VALID FIELD32(0x80000000)
  385. /*
  386. * TXRX_CSR2
  387. */
  388. #define TXRX_CSR2 0x3048
  389. #define TXRX_CSR2_BBP_ID0 FIELD32(0x0000007f)
  390. #define TXRX_CSR2_BBP_ID0_VALID FIELD32(0x00000080)
  391. #define TXRX_CSR2_BBP_ID1 FIELD32(0x00007f00)
  392. #define TXRX_CSR2_BBP_ID1_VALID FIELD32(0x00008000)
  393. #define TXRX_CSR2_BBP_ID2 FIELD32(0x007f0000)
  394. #define TXRX_CSR2_BBP_ID2_VALID FIELD32(0x00800000)
  395. #define TXRX_CSR2_BBP_ID3 FIELD32(0x7f000000)
  396. #define TXRX_CSR2_BBP_ID3_VALID FIELD32(0x80000000)
  397. /*
  398. * TXRX_CSR3
  399. */
  400. #define TXRX_CSR3 0x304c
  401. #define TXRX_CSR3_BBP_ID0 FIELD32(0x0000007f)
  402. #define TXRX_CSR3_BBP_ID0_VALID FIELD32(0x00000080)
  403. #define TXRX_CSR3_BBP_ID1 FIELD32(0x00007f00)
  404. #define TXRX_CSR3_BBP_ID1_VALID FIELD32(0x00008000)
  405. #define TXRX_CSR3_BBP_ID2 FIELD32(0x007f0000)
  406. #define TXRX_CSR3_BBP_ID2_VALID FIELD32(0x00800000)
  407. #define TXRX_CSR3_BBP_ID3 FIELD32(0x7f000000)
  408. #define TXRX_CSR3_BBP_ID3_VALID FIELD32(0x80000000)
  409. /*
  410. * TXRX_CSR4: Auto-Responder/Tx-retry register.
  411. * AUTORESPOND_PREAMBLE: 0:long, 1:short preamble.
  412. * OFDM_TX_RATE_DOWN: 1:enable.
  413. * OFDM_TX_RATE_STEP: 0:1-step, 1: 2-step, 2:3-step, 3:4-step.
  414. * OFDM_TX_FALLBACK_CCK: 0: Fallback to OFDM 6M only, 1: Fallback to CCK 1M,2M.
  415. */
  416. #define TXRX_CSR4 0x3050
  417. #define TXRX_CSR4_TX_ACK_TIMEOUT FIELD32(0x000000ff)
  418. #define TXRX_CSR4_CNTL_ACK_POLICY FIELD32(0x00000700)
  419. #define TXRX_CSR4_ACK_CTS_PSM FIELD32(0x00010000)
  420. #define TXRX_CSR4_AUTORESPOND_ENABLE FIELD32(0x00020000)
  421. #define TXRX_CSR4_AUTORESPOND_PREAMBLE FIELD32(0x00040000)
  422. #define TXRX_CSR4_OFDM_TX_RATE_DOWN FIELD32(0x00080000)
  423. #define TXRX_CSR4_OFDM_TX_RATE_STEP FIELD32(0x00300000)
  424. #define TXRX_CSR4_OFDM_TX_FALLBACK_CCK FIELD32(0x00400000)
  425. #define TXRX_CSR4_LONG_RETRY_LIMIT FIELD32(0x0f000000)
  426. #define TXRX_CSR4_SHORT_RETRY_LIMIT FIELD32(0xf0000000)
  427. /*
  428. * TXRX_CSR5
  429. */
  430. #define TXRX_CSR5 0x3054
  431. /*
  432. * TXRX_CSR6: ACK/CTS payload consumed time
  433. */
  434. #define TXRX_CSR6 0x3058
  435. /*
  436. * TXRX_CSR7: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  437. */
  438. #define TXRX_CSR7 0x305c
  439. #define TXRX_CSR7_ACK_CTS_6MBS FIELD32(0x000000ff)
  440. #define TXRX_CSR7_ACK_CTS_9MBS FIELD32(0x0000ff00)
  441. #define TXRX_CSR7_ACK_CTS_12MBS FIELD32(0x00ff0000)
  442. #define TXRX_CSR7_ACK_CTS_18MBS FIELD32(0xff000000)
  443. /*
  444. * TXRX_CSR8: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  445. */
  446. #define TXRX_CSR8 0x3060
  447. #define TXRX_CSR8_ACK_CTS_24MBS FIELD32(0x000000ff)
  448. #define TXRX_CSR8_ACK_CTS_36MBS FIELD32(0x0000ff00)
  449. #define TXRX_CSR8_ACK_CTS_48MBS FIELD32(0x00ff0000)
  450. #define TXRX_CSR8_ACK_CTS_54MBS FIELD32(0xff000000)
  451. /*
  452. * TXRX_CSR9: Synchronization control register.
  453. * BEACON_INTERVAL: In unit of 1/16 TU.
  454. * TSF_TICKING: Enable TSF auto counting.
  455. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  456. * BEACON_GEN: Enable beacon generator.
  457. */
  458. #define TXRX_CSR9 0x3064
  459. #define TXRX_CSR9_BEACON_INTERVAL FIELD32(0x0000ffff)
  460. #define TXRX_CSR9_TSF_TICKING FIELD32(0x00010000)
  461. #define TXRX_CSR9_TSF_SYNC FIELD32(0x00060000)
  462. #define TXRX_CSR9_TBTT_ENABLE FIELD32(0x00080000)
  463. #define TXRX_CSR9_BEACON_GEN FIELD32(0x00100000)
  464. #define TXRX_CSR9_TIMESTAMP_COMPENSATE FIELD32(0xff000000)
  465. /*
  466. * TXRX_CSR10: BEACON alignment.
  467. */
  468. #define TXRX_CSR10 0x3068
  469. /*
  470. * TXRX_CSR11: AES mask.
  471. */
  472. #define TXRX_CSR11 0x306c
  473. /*
  474. * TXRX_CSR12: TSF low 32.
  475. */
  476. #define TXRX_CSR12 0x3070
  477. #define TXRX_CSR12_LOW_TSFTIMER FIELD32(0xffffffff)
  478. /*
  479. * TXRX_CSR13: TSF high 32.
  480. */
  481. #define TXRX_CSR13 0x3074
  482. #define TXRX_CSR13_HIGH_TSFTIMER FIELD32(0xffffffff)
  483. /*
  484. * TXRX_CSR14: TBTT timer.
  485. */
  486. #define TXRX_CSR14 0x3078
  487. /*
  488. * TXRX_CSR15: TKIP MIC priority byte "AND" mask.
  489. */
  490. #define TXRX_CSR15 0x307c
  491. /*
  492. * PHY control registers.
  493. * Some values are set in TU, whereas 1 TU == 1024 us.
  494. */
  495. /*
  496. * PHY_CSR0: RF/PS control.
  497. */
  498. #define PHY_CSR0 0x3080
  499. #define PHY_CSR0_PA_PE_BG FIELD32(0x00010000)
  500. #define PHY_CSR0_PA_PE_A FIELD32(0x00020000)
  501. /*
  502. * PHY_CSR1
  503. */
  504. #define PHY_CSR1 0x3084
  505. /*
  506. * PHY_CSR2: Pre-TX BBP control.
  507. */
  508. #define PHY_CSR2 0x3088
  509. /*
  510. * PHY_CSR3: BBP serial control register.
  511. * VALUE: Register value to program into BBP.
  512. * REG_NUM: Selected BBP register.
  513. * READ_CONTROL: 0: Write BBP, 1: Read BBP.
  514. * BUSY: 1: ASIC is busy execute BBP programming.
  515. */
  516. #define PHY_CSR3 0x308c
  517. #define PHY_CSR3_VALUE FIELD32(0x000000ff)
  518. #define PHY_CSR3_REGNUM FIELD32(0x00007f00)
  519. #define PHY_CSR3_READ_CONTROL FIELD32(0x00008000)
  520. #define PHY_CSR3_BUSY FIELD32(0x00010000)
  521. /*
  522. * PHY_CSR4: RF serial control register
  523. * VALUE: Register value (include register id) serial out to RF/IF chip.
  524. * NUMBER_OF_BITS: Number of bits used in RFRegValue (I:20, RFMD:22).
  525. * IF_SELECT: 1: select IF to program, 0: select RF to program.
  526. * PLL_LD: RF PLL_LD status.
  527. * BUSY: 1: ASIC is busy execute RF programming.
  528. */
  529. #define PHY_CSR4 0x3090
  530. #define PHY_CSR4_VALUE FIELD32(0x00ffffff)
  531. #define PHY_CSR4_NUMBER_OF_BITS FIELD32(0x1f000000)
  532. #define PHY_CSR4_IF_SELECT FIELD32(0x20000000)
  533. #define PHY_CSR4_PLL_LD FIELD32(0x40000000)
  534. #define PHY_CSR4_BUSY FIELD32(0x80000000)
  535. /*
  536. * PHY_CSR5: RX to TX signal switch timing control.
  537. */
  538. #define PHY_CSR5 0x3094
  539. #define PHY_CSR5_IQ_FLIP FIELD32(0x00000004)
  540. /*
  541. * PHY_CSR6: TX to RX signal timing control.
  542. */
  543. #define PHY_CSR6 0x3098
  544. #define PHY_CSR6_IQ_FLIP FIELD32(0x00000004)
  545. /*
  546. * PHY_CSR7: TX DAC switching timing control.
  547. */
  548. #define PHY_CSR7 0x309c
  549. /*
  550. * Security control register.
  551. */
  552. /*
  553. * SEC_CSR0: Shared key table control.
  554. */
  555. #define SEC_CSR0 0x30a0
  556. #define SEC_CSR0_BSS0_KEY0_VALID FIELD32(0x00000001)
  557. #define SEC_CSR0_BSS0_KEY1_VALID FIELD32(0x00000002)
  558. #define SEC_CSR0_BSS0_KEY2_VALID FIELD32(0x00000004)
  559. #define SEC_CSR0_BSS0_KEY3_VALID FIELD32(0x00000008)
  560. #define SEC_CSR0_BSS1_KEY0_VALID FIELD32(0x00000010)
  561. #define SEC_CSR0_BSS1_KEY1_VALID FIELD32(0x00000020)
  562. #define SEC_CSR0_BSS1_KEY2_VALID FIELD32(0x00000040)
  563. #define SEC_CSR0_BSS1_KEY3_VALID FIELD32(0x00000080)
  564. #define SEC_CSR0_BSS2_KEY0_VALID FIELD32(0x00000100)
  565. #define SEC_CSR0_BSS2_KEY1_VALID FIELD32(0x00000200)
  566. #define SEC_CSR0_BSS2_KEY2_VALID FIELD32(0x00000400)
  567. #define SEC_CSR0_BSS2_KEY3_VALID FIELD32(0x00000800)
  568. #define SEC_CSR0_BSS3_KEY0_VALID FIELD32(0x00001000)
  569. #define SEC_CSR0_BSS3_KEY1_VALID FIELD32(0x00002000)
  570. #define SEC_CSR0_BSS3_KEY2_VALID FIELD32(0x00004000)
  571. #define SEC_CSR0_BSS3_KEY3_VALID FIELD32(0x00008000)
  572. /*
  573. * SEC_CSR1: Shared key table security mode register.
  574. */
  575. #define SEC_CSR1 0x30a4
  576. #define SEC_CSR1_BSS0_KEY0_CIPHER_ALG FIELD32(0x00000007)
  577. #define SEC_CSR1_BSS0_KEY1_CIPHER_ALG FIELD32(0x00000070)
  578. #define SEC_CSR1_BSS0_KEY2_CIPHER_ALG FIELD32(0x00000700)
  579. #define SEC_CSR1_BSS0_KEY3_CIPHER_ALG FIELD32(0x00007000)
  580. #define SEC_CSR1_BSS1_KEY0_CIPHER_ALG FIELD32(0x00070000)
  581. #define SEC_CSR1_BSS1_KEY1_CIPHER_ALG FIELD32(0x00700000)
  582. #define SEC_CSR1_BSS1_KEY2_CIPHER_ALG FIELD32(0x07000000)
  583. #define SEC_CSR1_BSS1_KEY3_CIPHER_ALG FIELD32(0x70000000)
  584. /*
  585. * Pairwise key table valid bitmap registers.
  586. * SEC_CSR2: pairwise key table valid bitmap 0.
  587. * SEC_CSR3: pairwise key table valid bitmap 1.
  588. */
  589. #define SEC_CSR2 0x30a8
  590. #define SEC_CSR3 0x30ac
  591. /*
  592. * SEC_CSR4: Pairwise key table lookup control.
  593. */
  594. #define SEC_CSR4 0x30b0
  595. #define SEC_CSR4_ENABLE_BSS0 FIELD32(0x00000001)
  596. #define SEC_CSR4_ENABLE_BSS1 FIELD32(0x00000002)
  597. #define SEC_CSR4_ENABLE_BSS2 FIELD32(0x00000004)
  598. #define SEC_CSR4_ENABLE_BSS3 FIELD32(0x00000008)
  599. /*
  600. * SEC_CSR5: shared key table security mode register.
  601. */
  602. #define SEC_CSR5 0x30b4
  603. #define SEC_CSR5_BSS2_KEY0_CIPHER_ALG FIELD32(0x00000007)
  604. #define SEC_CSR5_BSS2_KEY1_CIPHER_ALG FIELD32(0x00000070)
  605. #define SEC_CSR5_BSS2_KEY2_CIPHER_ALG FIELD32(0x00000700)
  606. #define SEC_CSR5_BSS2_KEY3_CIPHER_ALG FIELD32(0x00007000)
  607. #define SEC_CSR5_BSS3_KEY0_CIPHER_ALG FIELD32(0x00070000)
  608. #define SEC_CSR5_BSS3_KEY1_CIPHER_ALG FIELD32(0x00700000)
  609. #define SEC_CSR5_BSS3_KEY2_CIPHER_ALG FIELD32(0x07000000)
  610. #define SEC_CSR5_BSS3_KEY3_CIPHER_ALG FIELD32(0x70000000)
  611. /*
  612. * STA control registers.
  613. */
  614. /*
  615. * STA_CSR0: RX PLCP error count & RX FCS error count.
  616. */
  617. #define STA_CSR0 0x30c0
  618. #define STA_CSR0_FCS_ERROR FIELD32(0x0000ffff)
  619. #define STA_CSR0_PLCP_ERROR FIELD32(0xffff0000)
  620. /*
  621. * STA_CSR1: RX False CCA count & RX LONG frame count.
  622. */
  623. #define STA_CSR1 0x30c4
  624. #define STA_CSR1_PHYSICAL_ERROR FIELD32(0x0000ffff)
  625. #define STA_CSR1_FALSE_CCA_ERROR FIELD32(0xffff0000)
  626. /*
  627. * STA_CSR2: TX Beacon count and RX FIFO overflow count.
  628. */
  629. #define STA_CSR2 0x30c8
  630. #define STA_CSR2_RX_FIFO_OVERFLOW_COUNT FIELD32(0x0000ffff)
  631. #define STA_CSR2_RX_OVERFLOW_COUNT FIELD32(0xffff0000)
  632. /*
  633. * STA_CSR3: TX Beacon count.
  634. */
  635. #define STA_CSR3 0x30cc
  636. #define STA_CSR3_TX_BEACON_COUNT FIELD32(0x0000ffff)
  637. /*
  638. * STA_CSR4: TX Result status register.
  639. * VALID: 1:This register contains a valid TX result.
  640. */
  641. #define STA_CSR4 0x30d0
  642. #define STA_CSR4_VALID FIELD32(0x00000001)
  643. #define STA_CSR4_TX_RESULT FIELD32(0x0000000e)
  644. #define STA_CSR4_RETRY_COUNT FIELD32(0x000000f0)
  645. #define STA_CSR4_PID_SUBTYPE FIELD32(0x00001f00)
  646. #define STA_CSR4_PID_TYPE FIELD32(0x0000e000)
  647. #define STA_CSR4_TXRATE FIELD32(0x000f0000)
  648. /*
  649. * QOS control registers.
  650. */
  651. /*
  652. * QOS_CSR0: TXOP holder MAC address register.
  653. */
  654. #define QOS_CSR0 0x30e0
  655. #define QOS_CSR0_BYTE0 FIELD32(0x000000ff)
  656. #define QOS_CSR0_BYTE1 FIELD32(0x0000ff00)
  657. #define QOS_CSR0_BYTE2 FIELD32(0x00ff0000)
  658. #define QOS_CSR0_BYTE3 FIELD32(0xff000000)
  659. /*
  660. * QOS_CSR1: TXOP holder MAC address register.
  661. */
  662. #define QOS_CSR1 0x30e4
  663. #define QOS_CSR1_BYTE4 FIELD32(0x000000ff)
  664. #define QOS_CSR1_BYTE5 FIELD32(0x0000ff00)
  665. /*
  666. * QOS_CSR2: TXOP holder timeout register.
  667. */
  668. #define QOS_CSR2 0x30e8
  669. /*
  670. * RX QOS-CFPOLL MAC address register.
  671. * QOS_CSR3: RX QOS-CFPOLL MAC address 0.
  672. * QOS_CSR4: RX QOS-CFPOLL MAC address 1.
  673. */
  674. #define QOS_CSR3 0x30ec
  675. #define QOS_CSR4 0x30f0
  676. /*
  677. * QOS_CSR5: "QosControl" field of the RX QOS-CFPOLL.
  678. */
  679. #define QOS_CSR5 0x30f4
  680. /*
  681. * Host DMA registers.
  682. */
  683. /*
  684. * AC0_BASE_CSR: AC_VO base address.
  685. */
  686. #define AC0_BASE_CSR 0x3400
  687. #define AC0_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  688. /*
  689. * AC1_BASE_CSR: AC_VI base address.
  690. */
  691. #define AC1_BASE_CSR 0x3404
  692. #define AC1_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  693. /*
  694. * AC2_BASE_CSR: AC_BE base address.
  695. */
  696. #define AC2_BASE_CSR 0x3408
  697. #define AC2_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  698. /*
  699. * AC3_BASE_CSR: AC_BK base address.
  700. */
  701. #define AC3_BASE_CSR 0x340c
  702. #define AC3_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  703. /*
  704. * MGMT_BASE_CSR: MGMT ring base address.
  705. */
  706. #define MGMT_BASE_CSR 0x3410
  707. #define MGMT_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  708. /*
  709. * TX_RING_CSR0: TX Ring size for AC_VO, AC_VI, AC_BE, AC_BK.
  710. */
  711. #define TX_RING_CSR0 0x3418
  712. #define TX_RING_CSR0_AC0_RING_SIZE FIELD32(0x000000ff)
  713. #define TX_RING_CSR0_AC1_RING_SIZE FIELD32(0x0000ff00)
  714. #define TX_RING_CSR0_AC2_RING_SIZE FIELD32(0x00ff0000)
  715. #define TX_RING_CSR0_AC3_RING_SIZE FIELD32(0xff000000)
  716. /*
  717. * TX_RING_CSR1: TX Ring size for MGMT Ring, HCCA Ring
  718. * TXD_SIZE: In unit of 32-bit.
  719. */
  720. #define TX_RING_CSR1 0x341c
  721. #define TX_RING_CSR1_MGMT_RING_SIZE FIELD32(0x000000ff)
  722. #define TX_RING_CSR1_HCCA_RING_SIZE FIELD32(0x0000ff00)
  723. #define TX_RING_CSR1_TXD_SIZE FIELD32(0x003f0000)
  724. /*
  725. * AIFSN_CSR: AIFSN for each EDCA AC.
  726. * AIFSN0: For AC_VO.
  727. * AIFSN1: For AC_VI.
  728. * AIFSN2: For AC_BE.
  729. * AIFSN3: For AC_BK.
  730. */
  731. #define AIFSN_CSR 0x3420
  732. #define AIFSN_CSR_AIFSN0 FIELD32(0x0000000f)
  733. #define AIFSN_CSR_AIFSN1 FIELD32(0x000000f0)
  734. #define AIFSN_CSR_AIFSN2 FIELD32(0x00000f00)
  735. #define AIFSN_CSR_AIFSN3 FIELD32(0x0000f000)
  736. /*
  737. * CWMIN_CSR: CWmin for each EDCA AC.
  738. * CWMIN0: For AC_VO.
  739. * CWMIN1: For AC_VI.
  740. * CWMIN2: For AC_BE.
  741. * CWMIN3: For AC_BK.
  742. */
  743. #define CWMIN_CSR 0x3424
  744. #define CWMIN_CSR_CWMIN0 FIELD32(0x0000000f)
  745. #define CWMIN_CSR_CWMIN1 FIELD32(0x000000f0)
  746. #define CWMIN_CSR_CWMIN2 FIELD32(0x00000f00)
  747. #define CWMIN_CSR_CWMIN3 FIELD32(0x0000f000)
  748. /*
  749. * CWMAX_CSR: CWmax for each EDCA AC.
  750. * CWMAX0: For AC_VO.
  751. * CWMAX1: For AC_VI.
  752. * CWMAX2: For AC_BE.
  753. * CWMAX3: For AC_BK.
  754. */
  755. #define CWMAX_CSR 0x3428
  756. #define CWMAX_CSR_CWMAX0 FIELD32(0x0000000f)
  757. #define CWMAX_CSR_CWMAX1 FIELD32(0x000000f0)
  758. #define CWMAX_CSR_CWMAX2 FIELD32(0x00000f00)
  759. #define CWMAX_CSR_CWMAX3 FIELD32(0x0000f000)
  760. /*
  761. * TX_DMA_DST_CSR: TX DMA destination
  762. * 0: TX ring0, 1: TX ring1, 2: TX ring2 3: invalid
  763. */
  764. #define TX_DMA_DST_CSR 0x342c
  765. #define TX_DMA_DST_CSR_DEST_AC0 FIELD32(0x00000003)
  766. #define TX_DMA_DST_CSR_DEST_AC1 FIELD32(0x0000000c)
  767. #define TX_DMA_DST_CSR_DEST_AC2 FIELD32(0x00000030)
  768. #define TX_DMA_DST_CSR_DEST_AC3 FIELD32(0x000000c0)
  769. #define TX_DMA_DST_CSR_DEST_MGMT FIELD32(0x00000300)
  770. /*
  771. * TX_CNTL_CSR: KICK/Abort TX.
  772. * KICK_TX_AC0: For AC_VO.
  773. * KICK_TX_AC1: For AC_VI.
  774. * KICK_TX_AC2: For AC_BE.
  775. * KICK_TX_AC3: For AC_BK.
  776. * ABORT_TX_AC0: For AC_VO.
  777. * ABORT_TX_AC1: For AC_VI.
  778. * ABORT_TX_AC2: For AC_BE.
  779. * ABORT_TX_AC3: For AC_BK.
  780. */
  781. #define TX_CNTL_CSR 0x3430
  782. #define TX_CNTL_CSR_KICK_TX_AC0 FIELD32(0x00000001)
  783. #define TX_CNTL_CSR_KICK_TX_AC1 FIELD32(0x00000002)
  784. #define TX_CNTL_CSR_KICK_TX_AC2 FIELD32(0x00000004)
  785. #define TX_CNTL_CSR_KICK_TX_AC3 FIELD32(0x00000008)
  786. #define TX_CNTL_CSR_KICK_TX_MGMT FIELD32(0x00000010)
  787. #define TX_CNTL_CSR_ABORT_TX_AC0 FIELD32(0x00010000)
  788. #define TX_CNTL_CSR_ABORT_TX_AC1 FIELD32(0x00020000)
  789. #define TX_CNTL_CSR_ABORT_TX_AC2 FIELD32(0x00040000)
  790. #define TX_CNTL_CSR_ABORT_TX_AC3 FIELD32(0x00080000)
  791. #define TX_CNTL_CSR_ABORT_TX_MGMT FIELD32(0x00100000)
  792. /*
  793. * LOAD_TX_RING_CSR: Load RX desriptor
  794. */
  795. #define LOAD_TX_RING_CSR 0x3434
  796. #define LOAD_TX_RING_CSR_LOAD_TXD_AC0 FIELD32(0x00000001)
  797. #define LOAD_TX_RING_CSR_LOAD_TXD_AC1 FIELD32(0x00000002)
  798. #define LOAD_TX_RING_CSR_LOAD_TXD_AC2 FIELD32(0x00000004)
  799. #define LOAD_TX_RING_CSR_LOAD_TXD_AC3 FIELD32(0x00000008)
  800. #define LOAD_TX_RING_CSR_LOAD_TXD_MGMT FIELD32(0x00000010)
  801. /*
  802. * Several read-only registers, for debugging.
  803. */
  804. #define AC0_TXPTR_CSR 0x3438
  805. #define AC1_TXPTR_CSR 0x343c
  806. #define AC2_TXPTR_CSR 0x3440
  807. #define AC3_TXPTR_CSR 0x3444
  808. #define MGMT_TXPTR_CSR 0x3448
  809. /*
  810. * RX_BASE_CSR
  811. */
  812. #define RX_BASE_CSR 0x3450
  813. #define RX_BASE_CSR_RING_REGISTER FIELD32(0xffffffff)
  814. /*
  815. * RX_RING_CSR.
  816. * RXD_SIZE: In unit of 32-bit.
  817. */
  818. #define RX_RING_CSR 0x3454
  819. #define RX_RING_CSR_RING_SIZE FIELD32(0x000000ff)
  820. #define RX_RING_CSR_RXD_SIZE FIELD32(0x00003f00)
  821. #define RX_RING_CSR_RXD_WRITEBACK_SIZE FIELD32(0x00070000)
  822. /*
  823. * RX_CNTL_CSR
  824. */
  825. #define RX_CNTL_CSR 0x3458
  826. #define RX_CNTL_CSR_ENABLE_RX_DMA FIELD32(0x00000001)
  827. #define RX_CNTL_CSR_LOAD_RXD FIELD32(0x00000002)
  828. /*
  829. * RXPTR_CSR: Read-only, for debugging.
  830. */
  831. #define RXPTR_CSR 0x345c
  832. /*
  833. * PCI_CFG_CSR
  834. */
  835. #define PCI_CFG_CSR 0x3460
  836. /*
  837. * BUF_FORMAT_CSR
  838. */
  839. #define BUF_FORMAT_CSR 0x3464
  840. /*
  841. * INT_SOURCE_CSR: Interrupt source register.
  842. * Write one to clear corresponding bit.
  843. */
  844. #define INT_SOURCE_CSR 0x3468
  845. #define INT_SOURCE_CSR_TXDONE FIELD32(0x00000001)
  846. #define INT_SOURCE_CSR_RXDONE FIELD32(0x00000002)
  847. #define INT_SOURCE_CSR_BEACON_DONE FIELD32(0x00000004)
  848. #define INT_SOURCE_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  849. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  850. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  851. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  852. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  853. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  854. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  855. /*
  856. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  857. * MITIGATION_PERIOD: Interrupt mitigation in unit of 32 PCI clock.
  858. */
  859. #define INT_MASK_CSR 0x346c
  860. #define INT_MASK_CSR_TXDONE FIELD32(0x00000001)
  861. #define INT_MASK_CSR_RXDONE FIELD32(0x00000002)
  862. #define INT_MASK_CSR_BEACON_DONE FIELD32(0x00000004)
  863. #define INT_MASK_CSR_TX_ABORT_DONE FIELD32(0x00000010)
  864. #define INT_MASK_CSR_ENABLE_MITIGATION FIELD32(0x00000080)
  865. #define INT_MASK_CSR_MITIGATION_PERIOD FIELD32(0x0000ff00)
  866. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00010000)
  867. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00020000)
  868. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00040000)
  869. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00080000)
  870. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00100000)
  871. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00200000)
  872. /*
  873. * E2PROM_CSR: EEPROM control register.
  874. * RELOAD: Write 1 to reload eeprom content.
  875. * TYPE_93C46: 1: 93c46, 0:93c66.
  876. * LOAD_STATUS: 1:loading, 0:done.
  877. */
  878. #define E2PROM_CSR 0x3470
  879. #define E2PROM_CSR_RELOAD FIELD32(0x00000001)
  880. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000002)
  881. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000004)
  882. #define E2PROM_CSR_DATA_IN FIELD32(0x00000008)
  883. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000010)
  884. #define E2PROM_CSR_TYPE_93C46 FIELD32(0x00000020)
  885. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  886. /*
  887. * AC_TXOP_CSR0: AC_VO/AC_VI TXOP register.
  888. * AC0_TX_OP: For AC_VO, in unit of 32us.
  889. * AC1_TX_OP: For AC_VI, in unit of 32us.
  890. */
  891. #define AC_TXOP_CSR0 0x3474
  892. #define AC_TXOP_CSR0_AC0_TX_OP FIELD32(0x0000ffff)
  893. #define AC_TXOP_CSR0_AC1_TX_OP FIELD32(0xffff0000)
  894. /*
  895. * AC_TXOP_CSR1: AC_BE/AC_BK TXOP register.
  896. * AC2_TX_OP: For AC_BE, in unit of 32us.
  897. * AC3_TX_OP: For AC_BK, in unit of 32us.
  898. */
  899. #define AC_TXOP_CSR1 0x3478
  900. #define AC_TXOP_CSR1_AC2_TX_OP FIELD32(0x0000ffff)
  901. #define AC_TXOP_CSR1_AC3_TX_OP FIELD32(0xffff0000)
  902. /*
  903. * DMA_STATUS_CSR
  904. */
  905. #define DMA_STATUS_CSR 0x3480
  906. /*
  907. * TEST_MODE_CSR
  908. */
  909. #define TEST_MODE_CSR 0x3484
  910. /*
  911. * UART0_TX_CSR
  912. */
  913. #define UART0_TX_CSR 0x3488
  914. /*
  915. * UART0_RX_CSR
  916. */
  917. #define UART0_RX_CSR 0x348c
  918. /*
  919. * UART0_FRAME_CSR
  920. */
  921. #define UART0_FRAME_CSR 0x3490
  922. /*
  923. * UART0_BUFFER_CSR
  924. */
  925. #define UART0_BUFFER_CSR 0x3494
  926. /*
  927. * IO_CNTL_CSR
  928. * RF_PS: Set RF interface value to power save
  929. */
  930. #define IO_CNTL_CSR 0x3498
  931. #define IO_CNTL_CSR_RF_PS FIELD32(0x00000004)
  932. /*
  933. * UART_INT_SOURCE_CSR
  934. */
  935. #define UART_INT_SOURCE_CSR 0x34a8
  936. /*
  937. * UART_INT_MASK_CSR
  938. */
  939. #define UART_INT_MASK_CSR 0x34ac
  940. /*
  941. * PBF_QUEUE_CSR
  942. */
  943. #define PBF_QUEUE_CSR 0x34b0
  944. /*
  945. * Firmware DMA registers.
  946. * Firmware DMA registers are dedicated for MCU usage
  947. * and should not be touched by host driver.
  948. * Therefore we skip the definition of these registers.
  949. */
  950. #define FW_TX_BASE_CSR 0x34c0
  951. #define FW_TX_START_CSR 0x34c4
  952. #define FW_TX_LAST_CSR 0x34c8
  953. #define FW_MODE_CNTL_CSR 0x34cc
  954. #define FW_TXPTR_CSR 0x34d0
  955. /*
  956. * 8051 firmware image.
  957. */
  958. #define FIRMWARE_RT2561 "rt2561.bin"
  959. #define FIRMWARE_RT2561s "rt2561s.bin"
  960. #define FIRMWARE_RT2661 "rt2661.bin"
  961. #define FIRMWARE_IMAGE_BASE 0x4000
  962. /*
  963. * BBP registers.
  964. * The wordsize of the BBP is 8 bits.
  965. */
  966. /*
  967. * R2
  968. */
  969. #define BBP_R2_BG_MODE FIELD8(0x20)
  970. /*
  971. * R3
  972. */
  973. #define BBP_R3_SMART_MODE FIELD8(0x01)
  974. /*
  975. * R4: RX antenna control
  976. * FRAME_END: 1 - DPDT, 0 - SPDT (Only valid for 802.11G, RF2527 & RF2529)
  977. */
  978. /*
  979. * ANTENNA_CONTROL semantics (guessed):
  980. * 0x1: Software controlled antenna switching (fixed or SW diversity)
  981. * 0x2: Hardware diversity.
  982. */
  983. #define BBP_R4_RX_ANTENNA_CONTROL FIELD8(0x03)
  984. #define BBP_R4_RX_FRAME_END FIELD8(0x20)
  985. /*
  986. * R77
  987. */
  988. #define BBP_R77_RX_ANTENNA FIELD8(0x03)
  989. /*
  990. * RF registers
  991. */
  992. /*
  993. * RF 3
  994. */
  995. #define RF3_TXPOWER FIELD32(0x00003e00)
  996. /*
  997. * RF 4
  998. */
  999. #define RF4_FREQ_OFFSET FIELD32(0x0003f000)
  1000. /*
  1001. * EEPROM content.
  1002. * The wordsize of the EEPROM is 16 bits.
  1003. */
  1004. /*
  1005. * HW MAC address.
  1006. */
  1007. #define EEPROM_MAC_ADDR_0 0x0002
  1008. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  1009. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  1010. #define EEPROM_MAC_ADDR1 0x0003
  1011. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  1012. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  1013. #define EEPROM_MAC_ADDR_2 0x0004
  1014. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  1015. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  1016. /*
  1017. * EEPROM antenna.
  1018. * ANTENNA_NUM: Number of antenna's.
  1019. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1020. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  1021. * FRAME_TYPE: 0: DPDT , 1: SPDT , noted this bit is valid for g only.
  1022. * DYN_TXAGC: Dynamic TX AGC control.
  1023. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  1024. * RF_TYPE: Rf_type of this adapter.
  1025. */
  1026. #define EEPROM_ANTENNA 0x0010
  1027. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  1028. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  1029. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  1030. #define EEPROM_ANTENNA_FRAME_TYPE FIELD16(0x0040)
  1031. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  1032. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  1033. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  1034. /*
  1035. * EEPROM NIC config.
  1036. * ENABLE_DIVERSITY: 1:enable, 0:disable.
  1037. * EXTERNAL_LNA_BG: External LNA enable for 2.4G.
  1038. * CARDBUS_ACCEL: 0:enable, 1:disable.
  1039. * EXTERNAL_LNA_A: External LNA enable for 5G.
  1040. */
  1041. #define EEPROM_NIC 0x0011
  1042. #define EEPROM_NIC_ENABLE_DIVERSITY FIELD16(0x0001)
  1043. #define EEPROM_NIC_TX_DIVERSITY FIELD16(0x0002)
  1044. #define EEPROM_NIC_RX_FIXED FIELD16(0x0004)
  1045. #define EEPROM_NIC_TX_FIXED FIELD16(0x0008)
  1046. #define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0010)
  1047. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0020)
  1048. #define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0040)
  1049. /*
  1050. * EEPROM geography.
  1051. * GEO_A: Default geographical setting for 5GHz band
  1052. * GEO: Default geographical setting.
  1053. */
  1054. #define EEPROM_GEOGRAPHY 0x0012
  1055. #define EEPROM_GEOGRAPHY_GEO_A FIELD16(0x00ff)
  1056. #define EEPROM_GEOGRAPHY_GEO FIELD16(0xff00)
  1057. /*
  1058. * EEPROM BBP.
  1059. */
  1060. #define EEPROM_BBP_START 0x0013
  1061. #define EEPROM_BBP_SIZE 16
  1062. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  1063. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  1064. /*
  1065. * EEPROM TXPOWER 802.11G
  1066. */
  1067. #define EEPROM_TXPOWER_G_START 0x0023
  1068. #define EEPROM_TXPOWER_G_SIZE 7
  1069. #define EEPROM_TXPOWER_G_1 FIELD16(0x00ff)
  1070. #define EEPROM_TXPOWER_G_2 FIELD16(0xff00)
  1071. /*
  1072. * EEPROM Frequency
  1073. */
  1074. #define EEPROM_FREQ 0x002f
  1075. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  1076. #define EEPROM_FREQ_SEQ_MASK FIELD16(0xff00)
  1077. #define EEPROM_FREQ_SEQ FIELD16(0x0300)
  1078. /*
  1079. * EEPROM LED.
  1080. * POLARITY_RDY_G: Polarity RDY_G setting.
  1081. * POLARITY_RDY_A: Polarity RDY_A setting.
  1082. * POLARITY_ACT: Polarity ACT setting.
  1083. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  1084. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  1085. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  1086. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  1087. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  1088. * LED_MODE: Led mode.
  1089. */
  1090. #define EEPROM_LED 0x0030
  1091. #define EEPROM_LED_POLARITY_RDY_G FIELD16(0x0001)
  1092. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  1093. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  1094. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  1095. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  1096. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  1097. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  1098. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  1099. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  1100. /*
  1101. * EEPROM TXPOWER 802.11A
  1102. */
  1103. #define EEPROM_TXPOWER_A_START 0x0031
  1104. #define EEPROM_TXPOWER_A_SIZE 12
  1105. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  1106. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  1107. /*
  1108. * EEPROM RSSI offset 802.11BG
  1109. */
  1110. #define EEPROM_RSSI_OFFSET_BG 0x004d
  1111. #define EEPROM_RSSI_OFFSET_BG_1 FIELD16(0x00ff)
  1112. #define EEPROM_RSSI_OFFSET_BG_2 FIELD16(0xff00)
  1113. /*
  1114. * EEPROM RSSI offset 802.11A
  1115. */
  1116. #define EEPROM_RSSI_OFFSET_A 0x004e
  1117. #define EEPROM_RSSI_OFFSET_A_1 FIELD16(0x00ff)
  1118. #define EEPROM_RSSI_OFFSET_A_2 FIELD16(0xff00)
  1119. /*
  1120. * MCU mailbox commands.
  1121. */
  1122. #define MCU_SLEEP 0x30
  1123. #define MCU_WAKEUP 0x31
  1124. #define MCU_LED 0x50
  1125. #define MCU_LED_STRENGTH 0x52
  1126. /*
  1127. * DMA descriptor defines.
  1128. */
  1129. #define TXD_DESC_SIZE (16 * sizeof(__le32))
  1130. #define TXINFO_SIZE (6 * sizeof(__le32))
  1131. #define RXD_DESC_SIZE (16 * sizeof(__le32))
  1132. /*
  1133. * TX descriptor format for TX, PRIO and Beacon Ring.
  1134. */
  1135. /*
  1136. * Word0
  1137. * TKIP_MIC: ASIC appends TKIP MIC if TKIP is used.
  1138. * KEY_TABLE: Use per-client pairwise KEY table.
  1139. * KEY_INDEX:
  1140. * Key index (0~31) to the pairwise KEY table.
  1141. * 0~3 to shared KEY table 0 (BSS0).
  1142. * 4~7 to shared KEY table 1 (BSS1).
  1143. * 8~11 to shared KEY table 2 (BSS2).
  1144. * 12~15 to shared KEY table 3 (BSS3).
  1145. * BURST: Next frame belongs to same "burst" event.
  1146. */
  1147. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  1148. #define TXD_W0_VALID FIELD32(0x00000002)
  1149. #define TXD_W0_MORE_FRAG FIELD32(0x00000004)
  1150. #define TXD_W0_ACK FIELD32(0x00000008)
  1151. #define TXD_W0_TIMESTAMP FIELD32(0x00000010)
  1152. #define TXD_W0_OFDM FIELD32(0x00000020)
  1153. #define TXD_W0_IFS FIELD32(0x00000040)
  1154. #define TXD_W0_RETRY_MODE FIELD32(0x00000080)
  1155. #define TXD_W0_TKIP_MIC FIELD32(0x00000100)
  1156. #define TXD_W0_KEY_TABLE FIELD32(0x00000200)
  1157. #define TXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1158. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1159. #define TXD_W0_BURST FIELD32(0x10000000)
  1160. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1161. /*
  1162. * Word1
  1163. * HOST_Q_ID: EDCA/HCCA queue ID.
  1164. * HW_SEQUENCE: MAC overwrites the frame sequence number.
  1165. * BUFFER_COUNT: Number of buffers in this TXD.
  1166. */
  1167. #define TXD_W1_HOST_Q_ID FIELD32(0x0000000f)
  1168. #define TXD_W1_AIFSN FIELD32(0x000000f0)
  1169. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  1170. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  1171. #define TXD_W1_IV_OFFSET FIELD32(0x003f0000)
  1172. #define TXD_W1_PIGGY_BACK FIELD32(0x01000000)
  1173. #define TXD_W1_HW_SEQUENCE FIELD32(0x10000000)
  1174. #define TXD_W1_BUFFER_COUNT FIELD32(0xe0000000)
  1175. /*
  1176. * Word2: PLCP information
  1177. */
  1178. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  1179. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  1180. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1181. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1182. /*
  1183. * Word3
  1184. */
  1185. #define TXD_W3_IV FIELD32(0xffffffff)
  1186. /*
  1187. * Word4
  1188. */
  1189. #define TXD_W4_EIV FIELD32(0xffffffff)
  1190. /*
  1191. * Word5
  1192. * FRAME_OFFSET: Frame start offset inside ASIC TXFIFO (after TXINFO field).
  1193. * TXD_W5_PID_SUBTYPE: Driver assigned packet ID index for txdone handler.
  1194. * TXD_W5_PID_TYPE: Driver assigned packet ID type for txdone handler.
  1195. * WAITING_DMA_DONE_INT: TXD been filled with data
  1196. * and waiting for TxDoneISR housekeeping.
  1197. */
  1198. #define TXD_W5_FRAME_OFFSET FIELD32(0x000000ff)
  1199. #define TXD_W5_PID_SUBTYPE FIELD32(0x00001f00)
  1200. #define TXD_W5_PID_TYPE FIELD32(0x0000e000)
  1201. #define TXD_W5_TX_POWER FIELD32(0x00ff0000)
  1202. #define TXD_W5_WAITING_DMA_DONE_INT FIELD32(0x01000000)
  1203. /*
  1204. * the above 24-byte is called TXINFO and will be DMAed to MAC block
  1205. * through TXFIFO. MAC block use this TXINFO to control the transmission
  1206. * behavior of this frame.
  1207. * The following fields are not used by MAC block.
  1208. * They are used by DMA block and HOST driver only.
  1209. * Once a frame has been DMA to ASIC, all the following fields are useless
  1210. * to ASIC.
  1211. */
  1212. /*
  1213. * Word6-10: Buffer physical address
  1214. */
  1215. #define TXD_W6_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1216. #define TXD_W7_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1217. #define TXD_W8_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1218. #define TXD_W9_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1219. #define TXD_W10_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1220. /*
  1221. * Word11-13: Buffer length
  1222. */
  1223. #define TXD_W11_BUFFER_LENGTH0 FIELD32(0x00000fff)
  1224. #define TXD_W11_BUFFER_LENGTH1 FIELD32(0x0fff0000)
  1225. #define TXD_W12_BUFFER_LENGTH2 FIELD32(0x00000fff)
  1226. #define TXD_W12_BUFFER_LENGTH3 FIELD32(0x0fff0000)
  1227. #define TXD_W13_BUFFER_LENGTH4 FIELD32(0x00000fff)
  1228. /*
  1229. * Word14
  1230. */
  1231. #define TXD_W14_SK_BUFFER FIELD32(0xffffffff)
  1232. /*
  1233. * Word15
  1234. */
  1235. #define TXD_W15_NEXT_SK_BUFFER FIELD32(0xffffffff)
  1236. /*
  1237. * RX descriptor format for RX Ring.
  1238. */
  1239. /*
  1240. * Word0
  1241. * CIPHER_ERROR: 1:ICV error, 2:MIC error, 3:invalid key.
  1242. * KEY_INDEX: Decryption key actually used.
  1243. */
  1244. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1245. #define RXD_W0_DROP FIELD32(0x00000002)
  1246. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000004)
  1247. #define RXD_W0_MULTICAST FIELD32(0x00000008)
  1248. #define RXD_W0_BROADCAST FIELD32(0x00000010)
  1249. #define RXD_W0_MY_BSS FIELD32(0x00000020)
  1250. #define RXD_W0_CRC_ERROR FIELD32(0x00000040)
  1251. #define RXD_W0_OFDM FIELD32(0x00000080)
  1252. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000300)
  1253. #define RXD_W0_KEY_INDEX FIELD32(0x0000fc00)
  1254. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1255. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1256. /*
  1257. * Word1
  1258. * SIGNAL: RX raw data rate reported by BBP.
  1259. */
  1260. #define RXD_W1_SIGNAL FIELD32(0x000000ff)
  1261. #define RXD_W1_RSSI_AGC FIELD32(0x00001f00)
  1262. #define RXD_W1_RSSI_LNA FIELD32(0x00006000)
  1263. #define RXD_W1_FRAME_OFFSET FIELD32(0x7f000000)
  1264. /*
  1265. * Word2
  1266. * IV: Received IV of originally encrypted.
  1267. */
  1268. #define RXD_W2_IV FIELD32(0xffffffff)
  1269. /*
  1270. * Word3
  1271. * EIV: Received EIV of originally encrypted.
  1272. */
  1273. #define RXD_W3_EIV FIELD32(0xffffffff)
  1274. /*
  1275. * Word4
  1276. * ICV: Received ICV of originally encrypted.
  1277. * NOTE: This is a guess, the official definition is "reserved"
  1278. */
  1279. #define RXD_W4_ICV FIELD32(0xffffffff)
  1280. /*
  1281. * the above 20-byte is called RXINFO and will be DMAed to MAC RX block
  1282. * and passed to the HOST driver.
  1283. * The following fields are for DMA block and HOST usage only.
  1284. * Can't be touched by ASIC MAC block.
  1285. */
  1286. /*
  1287. * Word5
  1288. */
  1289. #define RXD_W5_BUFFER_PHYSICAL_ADDRESS FIELD32(0xffffffff)
  1290. /*
  1291. * Word6-15: Reserved
  1292. */
  1293. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  1294. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  1295. #define RXD_W8_RESERVED FIELD32(0xffffffff)
  1296. #define RXD_W9_RESERVED FIELD32(0xffffffff)
  1297. #define RXD_W10_RESERVED FIELD32(0xffffffff)
  1298. #define RXD_W11_RESERVED FIELD32(0xffffffff)
  1299. #define RXD_W12_RESERVED FIELD32(0xffffffff)
  1300. #define RXD_W13_RESERVED FIELD32(0xffffffff)
  1301. #define RXD_W14_RESERVED FIELD32(0xffffffff)
  1302. #define RXD_W15_RESERVED FIELD32(0xffffffff)
  1303. /*
  1304. * Macros for converting txpower from EEPROM to mac80211 value
  1305. * and from mac80211 value to register value.
  1306. */
  1307. #define MIN_TXPOWER 0
  1308. #define MAX_TXPOWER 31
  1309. #define DEFAULT_TXPOWER 24
  1310. #define TXPOWER_FROM_DEV(__txpower) \
  1311. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1312. #define TXPOWER_TO_DEV(__txpower) \
  1313. clamp_t(u8, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1314. #endif /* RT61PCI_H */