rt2800lib.c 377 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  4. Copyright (C) 2010 Ivo van Doorn <[email protected]>
  5. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <[email protected]>
  6. Copyright (C) 2009 Gertjan van Wingerde <[email protected]>
  7. Based on the original rt2800pci.c and rt2800usb.c.
  8. Copyright (C) 2009 Alban Browaeys <[email protected]>
  9. Copyright (C) 2009 Felix Fietkau <[email protected]>
  10. Copyright (C) 2009 Luis Correia <[email protected]>
  11. Copyright (C) 2009 Mattias Nissler <[email protected]>
  12. Copyright (C) 2009 Mark Asselstine <[email protected]>
  13. Copyright (C) 2009 Xose Vazquez Perez <[email protected]>
  14. <http://rt2x00.serialmonkey.com>
  15. */
  16. /*
  17. Module: rt2800lib
  18. Abstract: rt2800 generic device routines.
  19. */
  20. #include <linux/crc-ccitt.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/slab.h>
  24. #include "rt2x00.h"
  25. #include "rt2800lib.h"
  26. #include "rt2800.h"
  27. static bool modparam_watchdog;
  28. module_param_named(watchdog, modparam_watchdog, bool, S_IRUGO);
  29. MODULE_PARM_DESC(watchdog, "Enable watchdog to detect tx/rx hangs and reset hardware if detected");
  30. /*
  31. * Register access.
  32. * All access to the CSR registers will go through the methods
  33. * rt2800_register_read and rt2800_register_write.
  34. * BBP and RF register require indirect register access,
  35. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  36. * These indirect registers work with busy bits,
  37. * and we will try maximal REGISTER_BUSY_COUNT times to access
  38. * the register while taking a REGISTER_BUSY_DELAY us delay
  39. * between each attampt. When the busy bit is still set at that time,
  40. * the access attempt is considered to have failed,
  41. * and we will print an error.
  42. * The _lock versions must be used if you already hold the csr_mutex
  43. */
  44. #define WAIT_FOR_BBP(__dev, __reg) \
  45. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  46. #define WAIT_FOR_RFCSR(__dev, __reg) \
  47. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  48. #define WAIT_FOR_RFCSR_MT7620(__dev, __reg) \
  49. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY_MT7620, \
  50. (__reg))
  51. #define WAIT_FOR_RF(__dev, __reg) \
  52. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  53. #define WAIT_FOR_MCU(__dev, __reg) \
  54. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  55. H2M_MAILBOX_CSR_OWNER, (__reg))
  56. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  57. {
  58. /* check for rt2872 on SoC */
  59. if (!rt2x00_is_soc(rt2x00dev) ||
  60. !rt2x00_rt(rt2x00dev, RT2872))
  61. return false;
  62. /* we know for sure that these rf chipsets are used on rt305x boards */
  63. if (rt2x00_rf(rt2x00dev, RF3020) ||
  64. rt2x00_rf(rt2x00dev, RF3021) ||
  65. rt2x00_rf(rt2x00dev, RF3022))
  66. return true;
  67. rt2x00_warn(rt2x00dev, "Unknown RF chipset on rt305x\n");
  68. return false;
  69. }
  70. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  71. const unsigned int word, const u8 value)
  72. {
  73. u32 reg;
  74. mutex_lock(&rt2x00dev->csr_mutex);
  75. /*
  76. * Wait until the BBP becomes available, afterwards we
  77. * can safely write the new data into the register.
  78. */
  79. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  80. reg = 0;
  81. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  82. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  83. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  84. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  85. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  86. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  87. }
  88. mutex_unlock(&rt2x00dev->csr_mutex);
  89. }
  90. static u8 rt2800_bbp_read(struct rt2x00_dev *rt2x00dev, const unsigned int word)
  91. {
  92. u32 reg;
  93. u8 value;
  94. mutex_lock(&rt2x00dev->csr_mutex);
  95. /*
  96. * Wait until the BBP becomes available, afterwards we
  97. * can safely write the read request into the register.
  98. * After the data has been written, we wait until hardware
  99. * returns the correct value, if at any time the register
  100. * doesn't become available in time, reg will be 0xffffffff
  101. * which means we return 0xff to the caller.
  102. */
  103. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  104. reg = 0;
  105. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  106. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  107. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  108. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  109. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  110. WAIT_FOR_BBP(rt2x00dev, &reg);
  111. }
  112. value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  113. mutex_unlock(&rt2x00dev->csr_mutex);
  114. return value;
  115. }
  116. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  117. const unsigned int word, const u8 value)
  118. {
  119. u32 reg;
  120. mutex_lock(&rt2x00dev->csr_mutex);
  121. /*
  122. * Wait until the RFCSR becomes available, afterwards we
  123. * can safely write the new data into the register.
  124. */
  125. switch (rt2x00dev->chip.rt) {
  126. case RT6352:
  127. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  128. reg = 0;
  129. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA_MT7620, value);
  130. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  131. word);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 1);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  134. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  135. }
  136. break;
  137. default:
  138. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  139. reg = 0;
  140. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  141. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  142. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  143. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  144. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  145. }
  146. break;
  147. }
  148. mutex_unlock(&rt2x00dev->csr_mutex);
  149. }
  150. static void rt2800_rfcsr_write_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  151. const unsigned int reg, const u8 value)
  152. {
  153. rt2800_rfcsr_write(rt2x00dev, (reg | (bank << 6)), value);
  154. }
  155. static void rt2800_rfcsr_write_chanreg(struct rt2x00_dev *rt2x00dev,
  156. const unsigned int reg, const u8 value)
  157. {
  158. rt2800_rfcsr_write_bank(rt2x00dev, 4, reg, value);
  159. rt2800_rfcsr_write_bank(rt2x00dev, 6, reg, value);
  160. }
  161. static void rt2800_rfcsr_write_dccal(struct rt2x00_dev *rt2x00dev,
  162. const unsigned int reg, const u8 value)
  163. {
  164. rt2800_rfcsr_write_bank(rt2x00dev, 5, reg, value);
  165. rt2800_rfcsr_write_bank(rt2x00dev, 7, reg, value);
  166. }
  167. static void rt2800_bbp_dcoc_write(struct rt2x00_dev *rt2x00dev,
  168. const u8 reg, const u8 value)
  169. {
  170. rt2800_bbp_write(rt2x00dev, 158, reg);
  171. rt2800_bbp_write(rt2x00dev, 159, value);
  172. }
  173. static u8 rt2800_bbp_dcoc_read(struct rt2x00_dev *rt2x00dev, const u8 reg)
  174. {
  175. rt2800_bbp_write(rt2x00dev, 158, reg);
  176. return rt2800_bbp_read(rt2x00dev, 159);
  177. }
  178. static void rt2800_bbp_glrt_write(struct rt2x00_dev *rt2x00dev,
  179. const u8 reg, const u8 value)
  180. {
  181. rt2800_bbp_write(rt2x00dev, 195, reg);
  182. rt2800_bbp_write(rt2x00dev, 196, value);
  183. }
  184. static u8 rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  185. const unsigned int word)
  186. {
  187. u32 reg;
  188. u8 value;
  189. mutex_lock(&rt2x00dev->csr_mutex);
  190. /*
  191. * Wait until the RFCSR becomes available, afterwards we
  192. * can safely write the read request into the register.
  193. * After the data has been written, we wait until hardware
  194. * returns the correct value, if at any time the register
  195. * doesn't become available in time, reg will be 0xffffffff
  196. * which means we return 0xff to the caller.
  197. */
  198. switch (rt2x00dev->chip.rt) {
  199. case RT6352:
  200. if (WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg)) {
  201. reg = 0;
  202. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM_MT7620,
  203. word);
  204. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE_MT7620, 0);
  205. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY_MT7620, 1);
  206. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  207. WAIT_FOR_RFCSR_MT7620(rt2x00dev, &reg);
  208. }
  209. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA_MT7620);
  210. break;
  211. default:
  212. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  213. reg = 0;
  214. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  215. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  216. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  217. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  218. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  219. }
  220. value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  221. break;
  222. }
  223. mutex_unlock(&rt2x00dev->csr_mutex);
  224. return value;
  225. }
  226. static u8 rt2800_rfcsr_read_bank(struct rt2x00_dev *rt2x00dev, const u8 bank,
  227. const unsigned int reg)
  228. {
  229. return rt2800_rfcsr_read(rt2x00dev, (reg | (bank << 6)));
  230. }
  231. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  232. const unsigned int word, const u32 value)
  233. {
  234. u32 reg;
  235. mutex_lock(&rt2x00dev->csr_mutex);
  236. /*
  237. * Wait until the RF becomes available, afterwards we
  238. * can safely write the new data into the register.
  239. */
  240. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  241. reg = 0;
  242. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  243. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  244. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  245. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  246. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  247. rt2x00_rf_write(rt2x00dev, word, value);
  248. }
  249. mutex_unlock(&rt2x00dev->csr_mutex);
  250. }
  251. static const unsigned int rt2800_eeprom_map[EEPROM_WORD_COUNT] = {
  252. [EEPROM_CHIP_ID] = 0x0000,
  253. [EEPROM_VERSION] = 0x0001,
  254. [EEPROM_MAC_ADDR_0] = 0x0002,
  255. [EEPROM_MAC_ADDR_1] = 0x0003,
  256. [EEPROM_MAC_ADDR_2] = 0x0004,
  257. [EEPROM_NIC_CONF0] = 0x001a,
  258. [EEPROM_NIC_CONF1] = 0x001b,
  259. [EEPROM_FREQ] = 0x001d,
  260. [EEPROM_LED_AG_CONF] = 0x001e,
  261. [EEPROM_LED_ACT_CONF] = 0x001f,
  262. [EEPROM_LED_POLARITY] = 0x0020,
  263. [EEPROM_NIC_CONF2] = 0x0021,
  264. [EEPROM_LNA] = 0x0022,
  265. [EEPROM_RSSI_BG] = 0x0023,
  266. [EEPROM_RSSI_BG2] = 0x0024,
  267. [EEPROM_TXMIXER_GAIN_BG] = 0x0024, /* overlaps with RSSI_BG2 */
  268. [EEPROM_RSSI_A] = 0x0025,
  269. [EEPROM_RSSI_A2] = 0x0026,
  270. [EEPROM_TXMIXER_GAIN_A] = 0x0026, /* overlaps with RSSI_A2 */
  271. [EEPROM_EIRP_MAX_TX_POWER] = 0x0027,
  272. [EEPROM_TXPOWER_DELTA] = 0x0028,
  273. [EEPROM_TXPOWER_BG1] = 0x0029,
  274. [EEPROM_TXPOWER_BG2] = 0x0030,
  275. [EEPROM_TSSI_BOUND_BG1] = 0x0037,
  276. [EEPROM_TSSI_BOUND_BG2] = 0x0038,
  277. [EEPROM_TSSI_BOUND_BG3] = 0x0039,
  278. [EEPROM_TSSI_BOUND_BG4] = 0x003a,
  279. [EEPROM_TSSI_BOUND_BG5] = 0x003b,
  280. [EEPROM_TXPOWER_A1] = 0x003c,
  281. [EEPROM_TXPOWER_A2] = 0x0053,
  282. [EEPROM_TXPOWER_INIT] = 0x0068,
  283. [EEPROM_TSSI_BOUND_A1] = 0x006a,
  284. [EEPROM_TSSI_BOUND_A2] = 0x006b,
  285. [EEPROM_TSSI_BOUND_A3] = 0x006c,
  286. [EEPROM_TSSI_BOUND_A4] = 0x006d,
  287. [EEPROM_TSSI_BOUND_A5] = 0x006e,
  288. [EEPROM_TXPOWER_BYRATE] = 0x006f,
  289. [EEPROM_BBP_START] = 0x0078,
  290. };
  291. static const unsigned int rt2800_eeprom_map_ext[EEPROM_WORD_COUNT] = {
  292. [EEPROM_CHIP_ID] = 0x0000,
  293. [EEPROM_VERSION] = 0x0001,
  294. [EEPROM_MAC_ADDR_0] = 0x0002,
  295. [EEPROM_MAC_ADDR_1] = 0x0003,
  296. [EEPROM_MAC_ADDR_2] = 0x0004,
  297. [EEPROM_NIC_CONF0] = 0x001a,
  298. [EEPROM_NIC_CONF1] = 0x001b,
  299. [EEPROM_NIC_CONF2] = 0x001c,
  300. [EEPROM_EIRP_MAX_TX_POWER] = 0x0020,
  301. [EEPROM_FREQ] = 0x0022,
  302. [EEPROM_LED_AG_CONF] = 0x0023,
  303. [EEPROM_LED_ACT_CONF] = 0x0024,
  304. [EEPROM_LED_POLARITY] = 0x0025,
  305. [EEPROM_LNA] = 0x0026,
  306. [EEPROM_EXT_LNA2] = 0x0027,
  307. [EEPROM_RSSI_BG] = 0x0028,
  308. [EEPROM_RSSI_BG2] = 0x0029,
  309. [EEPROM_RSSI_A] = 0x002a,
  310. [EEPROM_RSSI_A2] = 0x002b,
  311. [EEPROM_TXPOWER_BG1] = 0x0030,
  312. [EEPROM_TXPOWER_BG2] = 0x0037,
  313. [EEPROM_EXT_TXPOWER_BG3] = 0x003e,
  314. [EEPROM_TSSI_BOUND_BG1] = 0x0045,
  315. [EEPROM_TSSI_BOUND_BG2] = 0x0046,
  316. [EEPROM_TSSI_BOUND_BG3] = 0x0047,
  317. [EEPROM_TSSI_BOUND_BG4] = 0x0048,
  318. [EEPROM_TSSI_BOUND_BG5] = 0x0049,
  319. [EEPROM_TXPOWER_A1] = 0x004b,
  320. [EEPROM_TXPOWER_A2] = 0x0065,
  321. [EEPROM_EXT_TXPOWER_A3] = 0x007f,
  322. [EEPROM_TSSI_BOUND_A1] = 0x009a,
  323. [EEPROM_TSSI_BOUND_A2] = 0x009b,
  324. [EEPROM_TSSI_BOUND_A3] = 0x009c,
  325. [EEPROM_TSSI_BOUND_A4] = 0x009d,
  326. [EEPROM_TSSI_BOUND_A5] = 0x009e,
  327. [EEPROM_TXPOWER_BYRATE] = 0x00a0,
  328. };
  329. static unsigned int rt2800_eeprom_word_index(struct rt2x00_dev *rt2x00dev,
  330. const enum rt2800_eeprom_word word)
  331. {
  332. const unsigned int *map;
  333. unsigned int index;
  334. if (WARN_ONCE(word >= EEPROM_WORD_COUNT,
  335. "%s: invalid EEPROM word %d\n",
  336. wiphy_name(rt2x00dev->hw->wiphy), word))
  337. return 0;
  338. if (rt2x00_rt(rt2x00dev, RT3593) ||
  339. rt2x00_rt(rt2x00dev, RT3883))
  340. map = rt2800_eeprom_map_ext;
  341. else
  342. map = rt2800_eeprom_map;
  343. index = map[word];
  344. /* Index 0 is valid only for EEPROM_CHIP_ID.
  345. * Otherwise it means that the offset of the
  346. * given word is not initialized in the map,
  347. * or that the field is not usable on the
  348. * actual chipset.
  349. */
  350. WARN_ONCE(word != EEPROM_CHIP_ID && index == 0,
  351. "%s: invalid access of EEPROM word %d\n",
  352. wiphy_name(rt2x00dev->hw->wiphy), word);
  353. return index;
  354. }
  355. static void *rt2800_eeprom_addr(struct rt2x00_dev *rt2x00dev,
  356. const enum rt2800_eeprom_word word)
  357. {
  358. unsigned int index;
  359. index = rt2800_eeprom_word_index(rt2x00dev, word);
  360. return rt2x00_eeprom_addr(rt2x00dev, index);
  361. }
  362. static u16 rt2800_eeprom_read(struct rt2x00_dev *rt2x00dev,
  363. const enum rt2800_eeprom_word word)
  364. {
  365. unsigned int index;
  366. index = rt2800_eeprom_word_index(rt2x00dev, word);
  367. return rt2x00_eeprom_read(rt2x00dev, index);
  368. }
  369. static void rt2800_eeprom_write(struct rt2x00_dev *rt2x00dev,
  370. const enum rt2800_eeprom_word word, u16 data)
  371. {
  372. unsigned int index;
  373. index = rt2800_eeprom_word_index(rt2x00dev, word);
  374. rt2x00_eeprom_write(rt2x00dev, index, data);
  375. }
  376. static u16 rt2800_eeprom_read_from_array(struct rt2x00_dev *rt2x00dev,
  377. const enum rt2800_eeprom_word array,
  378. unsigned int offset)
  379. {
  380. unsigned int index;
  381. index = rt2800_eeprom_word_index(rt2x00dev, array);
  382. return rt2x00_eeprom_read(rt2x00dev, index + offset);
  383. }
  384. static int rt2800_enable_wlan_rt3290(struct rt2x00_dev *rt2x00dev)
  385. {
  386. u32 reg;
  387. int i, count;
  388. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  389. rt2x00_set_field32(&reg, WLAN_GPIO_OUT_OE_BIT_ALL, 0xff);
  390. rt2x00_set_field32(&reg, FRC_WL_ANT_SET, 1);
  391. rt2x00_set_field32(&reg, WLAN_CLK_EN, 0);
  392. rt2x00_set_field32(&reg, WLAN_EN, 1);
  393. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  394. udelay(REGISTER_BUSY_DELAY);
  395. count = 0;
  396. do {
  397. /*
  398. * Check PLL_LD & XTAL_RDY.
  399. */
  400. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  401. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  402. if (rt2x00_get_field32(reg, PLL_LD) &&
  403. rt2x00_get_field32(reg, XTAL_RDY))
  404. break;
  405. udelay(REGISTER_BUSY_DELAY);
  406. }
  407. if (i >= REGISTER_BUSY_COUNT) {
  408. if (count >= 10)
  409. return -EIO;
  410. rt2800_register_write(rt2x00dev, 0x58, 0x018);
  411. udelay(REGISTER_BUSY_DELAY);
  412. rt2800_register_write(rt2x00dev, 0x58, 0x418);
  413. udelay(REGISTER_BUSY_DELAY);
  414. rt2800_register_write(rt2x00dev, 0x58, 0x618);
  415. udelay(REGISTER_BUSY_DELAY);
  416. count++;
  417. } else {
  418. count = 0;
  419. }
  420. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  421. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 0);
  422. rt2x00_set_field32(&reg, WLAN_CLK_EN, 1);
  423. rt2x00_set_field32(&reg, WLAN_RESET, 1);
  424. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  425. udelay(10);
  426. rt2x00_set_field32(&reg, WLAN_RESET, 0);
  427. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  428. udelay(10);
  429. rt2800_register_write(rt2x00dev, INT_SOURCE_CSR, 0x7fffffff);
  430. } while (count != 0);
  431. return 0;
  432. }
  433. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  434. const u8 command, const u8 token,
  435. const u8 arg0, const u8 arg1)
  436. {
  437. u32 reg;
  438. /*
  439. * SOC devices don't support MCU requests.
  440. */
  441. if (rt2x00_is_soc(rt2x00dev))
  442. return;
  443. mutex_lock(&rt2x00dev->csr_mutex);
  444. /*
  445. * Wait until the MCU becomes available, afterwards we
  446. * can safely write the new data into the register.
  447. */
  448. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  449. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  450. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  451. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  452. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  453. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  454. reg = 0;
  455. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  456. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  457. }
  458. mutex_unlock(&rt2x00dev->csr_mutex);
  459. }
  460. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  461. int rt2800_wait_csr_ready(struct rt2x00_dev *rt2x00dev)
  462. {
  463. unsigned int i = 0;
  464. u32 reg;
  465. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  466. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  467. if (reg && reg != ~0)
  468. return 0;
  469. msleep(1);
  470. }
  471. rt2x00_err(rt2x00dev, "Unstable hardware\n");
  472. return -EBUSY;
  473. }
  474. EXPORT_SYMBOL_GPL(rt2800_wait_csr_ready);
  475. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  476. {
  477. unsigned int i;
  478. u32 reg;
  479. /*
  480. * Some devices are really slow to respond here. Wait a whole second
  481. * before timing out.
  482. */
  483. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  484. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  485. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  486. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  487. return 0;
  488. msleep(10);
  489. }
  490. rt2x00_err(rt2x00dev, "WPDMA TX/RX busy [0x%08x]\n", reg);
  491. return -EACCES;
  492. }
  493. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  494. void rt2800_disable_wpdma(struct rt2x00_dev *rt2x00dev)
  495. {
  496. u32 reg;
  497. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  498. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  499. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  500. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  501. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  502. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  503. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  504. }
  505. EXPORT_SYMBOL_GPL(rt2800_disable_wpdma);
  506. void rt2800_get_txwi_rxwi_size(struct rt2x00_dev *rt2x00dev,
  507. unsigned short *txwi_size,
  508. unsigned short *rxwi_size)
  509. {
  510. switch (rt2x00dev->chip.rt) {
  511. case RT3593:
  512. case RT3883:
  513. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  514. *rxwi_size = RXWI_DESC_SIZE_5WORDS;
  515. break;
  516. case RT5592:
  517. case RT6352:
  518. *txwi_size = TXWI_DESC_SIZE_5WORDS;
  519. *rxwi_size = RXWI_DESC_SIZE_6WORDS;
  520. break;
  521. default:
  522. *txwi_size = TXWI_DESC_SIZE_4WORDS;
  523. *rxwi_size = RXWI_DESC_SIZE_4WORDS;
  524. break;
  525. }
  526. }
  527. EXPORT_SYMBOL_GPL(rt2800_get_txwi_rxwi_size);
  528. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  529. {
  530. u16 fw_crc;
  531. u16 crc;
  532. /*
  533. * The last 2 bytes in the firmware array are the crc checksum itself,
  534. * this means that we should never pass those 2 bytes to the crc
  535. * algorithm.
  536. */
  537. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  538. /*
  539. * Use the crc ccitt algorithm.
  540. * This will return the same value as the legacy driver which
  541. * used bit ordering reversion on the both the firmware bytes
  542. * before input input as well as on the final output.
  543. * Obviously using crc ccitt directly is much more efficient.
  544. */
  545. crc = crc_ccitt(~0, data, len - 2);
  546. /*
  547. * There is a small difference between the crc-itu-t + bitrev and
  548. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  549. * will be swapped, use swab16 to convert the crc to the correct
  550. * value.
  551. */
  552. crc = swab16(crc);
  553. return fw_crc == crc;
  554. }
  555. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  556. const u8 *data, const size_t len)
  557. {
  558. size_t offset = 0;
  559. size_t fw_len;
  560. bool multiple;
  561. /*
  562. * PCI(e) & SOC devices require firmware with a length
  563. * of 8kb. USB devices require firmware files with a length
  564. * of 4kb. Certain USB chipsets however require different firmware,
  565. * which Ralink only provides attached to the original firmware
  566. * file. Thus for USB devices, firmware files have a length
  567. * which is a multiple of 4kb. The firmware for rt3290 chip also
  568. * have a length which is a multiple of 4kb.
  569. */
  570. if (rt2x00_is_usb(rt2x00dev) || rt2x00_rt(rt2x00dev, RT3290))
  571. fw_len = 4096;
  572. else
  573. fw_len = 8192;
  574. multiple = true;
  575. /*
  576. * Validate the firmware length
  577. */
  578. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  579. return FW_BAD_LENGTH;
  580. /*
  581. * Check if the chipset requires one of the upper parts
  582. * of the firmware.
  583. */
  584. if (rt2x00_is_usb(rt2x00dev) &&
  585. !rt2x00_rt(rt2x00dev, RT2860) &&
  586. !rt2x00_rt(rt2x00dev, RT2872) &&
  587. !rt2x00_rt(rt2x00dev, RT3070) &&
  588. ((len / fw_len) == 1))
  589. return FW_BAD_VERSION;
  590. /*
  591. * 8kb firmware files must be checked as if it were
  592. * 2 separate firmware files.
  593. */
  594. while (offset < len) {
  595. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  596. return FW_BAD_CRC;
  597. offset += fw_len;
  598. }
  599. return FW_OK;
  600. }
  601. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  602. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  603. const u8 *data, const size_t len)
  604. {
  605. unsigned int i;
  606. u32 reg;
  607. int retval;
  608. if (rt2x00_rt(rt2x00dev, RT3290)) {
  609. retval = rt2800_enable_wlan_rt3290(rt2x00dev);
  610. if (retval)
  611. return -EBUSY;
  612. }
  613. /*
  614. * If driver doesn't wake up firmware here,
  615. * rt2800_load_firmware will hang forever when interface is up again.
  616. */
  617. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0x00000000);
  618. /*
  619. * Wait for stable hardware.
  620. */
  621. if (rt2800_wait_csr_ready(rt2x00dev))
  622. return -EBUSY;
  623. if (rt2x00_is_pci(rt2x00dev)) {
  624. if (rt2x00_rt(rt2x00dev, RT3290) ||
  625. rt2x00_rt(rt2x00dev, RT3572) ||
  626. rt2x00_rt(rt2x00dev, RT5390) ||
  627. rt2x00_rt(rt2x00dev, RT5392)) {
  628. reg = rt2800_register_read(rt2x00dev, AUX_CTRL);
  629. rt2x00_set_field32(&reg, AUX_CTRL_FORCE_PCIE_CLK, 1);
  630. rt2x00_set_field32(&reg, AUX_CTRL_WAKE_PCIE_EN, 1);
  631. rt2800_register_write(rt2x00dev, AUX_CTRL, reg);
  632. }
  633. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  634. }
  635. rt2800_disable_wpdma(rt2x00dev);
  636. /*
  637. * Write firmware to the device.
  638. */
  639. rt2800_drv_write_firmware(rt2x00dev, data, len);
  640. /*
  641. * Wait for device to stabilize.
  642. */
  643. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  644. reg = rt2800_register_read(rt2x00dev, PBF_SYS_CTRL);
  645. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  646. break;
  647. msleep(1);
  648. }
  649. if (i == REGISTER_BUSY_COUNT) {
  650. rt2x00_err(rt2x00dev, "PBF system register not ready\n");
  651. return -EBUSY;
  652. }
  653. /*
  654. * Disable DMA, will be reenabled later when enabling
  655. * the radio.
  656. */
  657. rt2800_disable_wpdma(rt2x00dev);
  658. /*
  659. * Initialize firmware.
  660. */
  661. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  662. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  663. if (rt2x00_is_usb(rt2x00dev)) {
  664. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  665. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  666. }
  667. msleep(1);
  668. return 0;
  669. }
  670. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  671. void rt2800_write_tx_data(struct queue_entry *entry,
  672. struct txentry_desc *txdesc)
  673. {
  674. __le32 *txwi = rt2800_drv_get_txwi(entry);
  675. u32 word;
  676. int i;
  677. /*
  678. * Initialize TX Info descriptor
  679. */
  680. word = rt2x00_desc_read(txwi, 0);
  681. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  682. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  683. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  684. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  685. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  686. rt2x00_set_field32(&word, TXWI_W0_TS,
  687. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  688. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  689. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  690. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY,
  691. txdesc->u.ht.mpdu_density);
  692. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->u.ht.txop);
  693. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->u.ht.mcs);
  694. rt2x00_set_field32(&word, TXWI_W0_BW,
  695. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  696. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  697. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  698. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->u.ht.stbc);
  699. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  700. rt2x00_desc_write(txwi, 0, word);
  701. word = rt2x00_desc_read(txwi, 1);
  702. rt2x00_set_field32(&word, TXWI_W1_ACK,
  703. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  704. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  705. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  706. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->u.ht.ba_size);
  707. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  708. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  709. txdesc->key_idx : txdesc->u.ht.wcid);
  710. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  711. txdesc->length);
  712. rt2x00_set_field32(&word, TXWI_W1_PACKETID_QUEUE, entry->queue->qid);
  713. rt2x00_set_field32(&word, TXWI_W1_PACKETID_ENTRY, (entry->entry_idx % 3) + 1);
  714. rt2x00_desc_write(txwi, 1, word);
  715. /*
  716. * Always write 0 to IV/EIV fields (word 2 and 3), hardware will insert
  717. * the IV from the IVEIV register when TXD_W3_WIV is set to 0.
  718. * When TXD_W3_WIV is set to 1 it will use the IV data
  719. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  720. * crypto entry in the registers should be used to encrypt the frame.
  721. *
  722. * Nulify all remaining words as well, we don't know how to program them.
  723. */
  724. for (i = 2; i < entry->queue->winfo_size / sizeof(__le32); i++)
  725. _rt2x00_desc_write(txwi, i, 0);
  726. }
  727. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  728. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, u32 rxwi_w2)
  729. {
  730. s8 rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  731. s8 rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  732. s8 rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  733. u16 eeprom;
  734. u8 offset0;
  735. u8 offset1;
  736. u8 offset2;
  737. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  738. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  739. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  740. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  741. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  742. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  743. } else {
  744. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  745. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  746. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  747. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  748. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  749. }
  750. /*
  751. * Convert the value from the descriptor into the RSSI value
  752. * If the value in the descriptor is 0, it is considered invalid
  753. * and the default (extremely low) rssi value is assumed
  754. */
  755. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  756. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  757. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  758. /*
  759. * mac80211 only accepts a single RSSI value. Calculating the
  760. * average doesn't deliver a fair answer either since -60:-60 would
  761. * be considered equally good as -50:-70 while the second is the one
  762. * which gives less energy...
  763. */
  764. rssi0 = max(rssi0, rssi1);
  765. return (int)max(rssi0, rssi2);
  766. }
  767. void rt2800_process_rxwi(struct queue_entry *entry,
  768. struct rxdone_entry_desc *rxdesc)
  769. {
  770. __le32 *rxwi = (__le32 *) entry->skb->data;
  771. u32 word;
  772. word = rt2x00_desc_read(rxwi, 0);
  773. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  774. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  775. word = rt2x00_desc_read(rxwi, 1);
  776. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  777. rxdesc->enc_flags |= RX_ENC_FLAG_SHORT_GI;
  778. if (rt2x00_get_field32(word, RXWI_W1_BW))
  779. rxdesc->bw = RATE_INFO_BW_40;
  780. /*
  781. * Detect RX rate, always use MCS as signal type.
  782. */
  783. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  784. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  785. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  786. /*
  787. * Mask of 0x8 bit to remove the short preamble flag.
  788. */
  789. if (rxdesc->rate_mode == RATE_MODE_CCK)
  790. rxdesc->signal &= ~0x8;
  791. word = rt2x00_desc_read(rxwi, 2);
  792. /*
  793. * Convert descriptor AGC value to RSSI value.
  794. */
  795. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  796. /*
  797. * Remove RXWI descriptor from start of the buffer.
  798. */
  799. skb_pull(entry->skb, entry->queue->winfo_size);
  800. }
  801. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  802. static void rt2800_rate_from_status(struct skb_frame_desc *skbdesc,
  803. u32 status, enum nl80211_band band)
  804. {
  805. u8 flags = 0;
  806. u8 idx = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  807. switch (rt2x00_get_field32(status, TX_STA_FIFO_PHYMODE)) {
  808. case RATE_MODE_HT_GREENFIELD:
  809. flags |= IEEE80211_TX_RC_GREEN_FIELD;
  810. fallthrough;
  811. case RATE_MODE_HT_MIX:
  812. flags |= IEEE80211_TX_RC_MCS;
  813. break;
  814. case RATE_MODE_OFDM:
  815. if (band == NL80211_BAND_2GHZ)
  816. idx += 4;
  817. break;
  818. case RATE_MODE_CCK:
  819. if (idx >= 8)
  820. idx -= 8;
  821. break;
  822. }
  823. if (rt2x00_get_field32(status, TX_STA_FIFO_BW))
  824. flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  825. if (rt2x00_get_field32(status, TX_STA_FIFO_SGI))
  826. flags |= IEEE80211_TX_RC_SHORT_GI;
  827. skbdesc->tx_rate_idx = idx;
  828. skbdesc->tx_rate_flags = flags;
  829. }
  830. static bool rt2800_txdone_entry_check(struct queue_entry *entry, u32 reg)
  831. {
  832. __le32 *txwi;
  833. u32 word;
  834. int wcid, ack, pid;
  835. int tx_wcid, tx_ack, tx_pid, is_agg;
  836. /*
  837. * This frames has returned with an IO error,
  838. * so the status report is not intended for this
  839. * frame.
  840. */
  841. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags))
  842. return false;
  843. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  844. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  845. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  846. is_agg = rt2x00_get_field32(reg, TX_STA_FIFO_TX_AGGRE);
  847. /*
  848. * Validate if this TX status report is intended for
  849. * this entry by comparing the WCID/ACK/PID fields.
  850. */
  851. txwi = rt2800_drv_get_txwi(entry);
  852. word = rt2x00_desc_read(txwi, 1);
  853. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  854. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  855. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  856. if (wcid != tx_wcid || ack != tx_ack || (!is_agg && pid != tx_pid)) {
  857. rt2x00_dbg(entry->queue->rt2x00dev,
  858. "TX status report missed for queue %d entry %d\n",
  859. entry->queue->qid, entry->entry_idx);
  860. return false;
  861. }
  862. return true;
  863. }
  864. void rt2800_txdone_entry(struct queue_entry *entry, u32 status, __le32 *txwi,
  865. bool match)
  866. {
  867. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  868. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  869. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  870. struct txdone_entry_desc txdesc;
  871. u32 word;
  872. u16 mcs, real_mcs;
  873. int aggr, ampdu, wcid, ack_req;
  874. /*
  875. * Obtain the status about this packet.
  876. */
  877. txdesc.flags = 0;
  878. word = rt2x00_desc_read(txwi, 0);
  879. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  880. ampdu = rt2x00_get_field32(word, TXWI_W0_AMPDU);
  881. real_mcs = rt2x00_get_field32(status, TX_STA_FIFO_MCS);
  882. aggr = rt2x00_get_field32(status, TX_STA_FIFO_TX_AGGRE);
  883. wcid = rt2x00_get_field32(status, TX_STA_FIFO_WCID);
  884. ack_req = rt2x00_get_field32(status, TX_STA_FIFO_TX_ACK_REQUIRED);
  885. /*
  886. * If a frame was meant to be sent as a single non-aggregated MPDU
  887. * but ended up in an aggregate the used tx rate doesn't correlate
  888. * with the one specified in the TXWI as the whole aggregate is sent
  889. * with the same rate.
  890. *
  891. * For example: two frames are sent to rt2x00, the first one sets
  892. * AMPDU=1 and requests MCS7 whereas the second frame sets AMDPU=0
  893. * and requests MCS15. If the hw aggregates both frames into one
  894. * AMDPU the tx status for both frames will contain MCS7 although
  895. * the frame was sent successfully.
  896. *
  897. * Hence, replace the requested rate with the real tx rate to not
  898. * confuse the rate control algortihm by providing clearly wrong
  899. * data.
  900. *
  901. * FIXME: if we do not find matching entry, we tell that frame was
  902. * posted without any retries. We need to find a way to fix that
  903. * and provide retry count.
  904. */
  905. if (unlikely((aggr == 1 && ampdu == 0 && real_mcs != mcs)) || !match) {
  906. rt2800_rate_from_status(skbdesc, status, rt2x00dev->curr_band);
  907. mcs = real_mcs;
  908. }
  909. if (aggr == 1 || ampdu == 1)
  910. __set_bit(TXDONE_AMPDU, &txdesc.flags);
  911. if (!ack_req)
  912. __set_bit(TXDONE_NO_ACK_REQ, &txdesc.flags);
  913. /*
  914. * Ralink has a retry mechanism using a global fallback
  915. * table. We setup this fallback table to try the immediate
  916. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  917. * always contains the MCS used for the last transmission, be
  918. * it successful or not.
  919. */
  920. if (rt2x00_get_field32(status, TX_STA_FIFO_TX_SUCCESS)) {
  921. /*
  922. * Transmission succeeded. The number of retries is
  923. * mcs - real_mcs
  924. */
  925. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  926. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  927. } else {
  928. /*
  929. * Transmission failed. The number of retries is
  930. * always 7 in this case (for a total number of 8
  931. * frames sent).
  932. */
  933. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  934. txdesc.retry = rt2x00dev->long_retry;
  935. }
  936. /*
  937. * the frame was retried at least once
  938. * -> hw used fallback rates
  939. */
  940. if (txdesc.retry)
  941. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  942. if (!match) {
  943. /* RCU assures non-null sta will not be freed by mac80211. */
  944. rcu_read_lock();
  945. if (likely(wcid >= WCID_START && wcid <= WCID_END))
  946. skbdesc->sta = drv_data->wcid_to_sta[wcid - WCID_START];
  947. else
  948. skbdesc->sta = NULL;
  949. rt2x00lib_txdone_nomatch(entry, &txdesc);
  950. rcu_read_unlock();
  951. } else {
  952. rt2x00lib_txdone(entry, &txdesc);
  953. }
  954. }
  955. EXPORT_SYMBOL_GPL(rt2800_txdone_entry);
  956. void rt2800_txdone(struct rt2x00_dev *rt2x00dev, unsigned int quota)
  957. {
  958. struct data_queue *queue;
  959. struct queue_entry *entry;
  960. u32 reg;
  961. u8 qid;
  962. bool match;
  963. while (quota-- > 0 && kfifo_get(&rt2x00dev->txstatus_fifo, &reg)) {
  964. /*
  965. * TX_STA_FIFO_PID_QUEUE is a 2-bit field, thus qid is
  966. * guaranteed to be one of the TX QIDs .
  967. */
  968. qid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_QUEUE);
  969. queue = rt2x00queue_get_tx_queue(rt2x00dev, qid);
  970. if (unlikely(rt2x00queue_empty(queue))) {
  971. rt2x00_dbg(rt2x00dev, "Got TX status for an empty queue %u, dropping\n",
  972. qid);
  973. break;
  974. }
  975. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  976. if (unlikely(test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) ||
  977. !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))) {
  978. rt2x00_warn(rt2x00dev, "Data pending for entry %u in queue %u\n",
  979. entry->entry_idx, qid);
  980. break;
  981. }
  982. match = rt2800_txdone_entry_check(entry, reg);
  983. rt2800_txdone_entry(entry, reg, rt2800_drv_get_txwi(entry), match);
  984. }
  985. }
  986. EXPORT_SYMBOL_GPL(rt2800_txdone);
  987. static inline bool rt2800_entry_txstatus_timeout(struct rt2x00_dev *rt2x00dev,
  988. struct queue_entry *entry)
  989. {
  990. bool ret;
  991. unsigned long tout;
  992. if (!test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))
  993. return false;
  994. if (test_bit(DEVICE_STATE_FLUSHING, &rt2x00dev->flags))
  995. tout = msecs_to_jiffies(50);
  996. else
  997. tout = msecs_to_jiffies(2000);
  998. ret = time_after(jiffies, entry->last_action + tout);
  999. if (unlikely(ret))
  1000. rt2x00_dbg(entry->queue->rt2x00dev,
  1001. "TX status timeout for entry %d in queue %d\n",
  1002. entry->entry_idx, entry->queue->qid);
  1003. return ret;
  1004. }
  1005. bool rt2800_txstatus_timeout(struct rt2x00_dev *rt2x00dev)
  1006. {
  1007. struct data_queue *queue;
  1008. struct queue_entry *entry;
  1009. tx_queue_for_each(rt2x00dev, queue) {
  1010. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1011. if (rt2800_entry_txstatus_timeout(rt2x00dev, entry))
  1012. return true;
  1013. }
  1014. return false;
  1015. }
  1016. EXPORT_SYMBOL_GPL(rt2800_txstatus_timeout);
  1017. /*
  1018. * test if there is an entry in any TX queue for which DMA is done
  1019. * but the TX status has not been returned yet
  1020. */
  1021. bool rt2800_txstatus_pending(struct rt2x00_dev *rt2x00dev)
  1022. {
  1023. struct data_queue *queue;
  1024. tx_queue_for_each(rt2x00dev, queue) {
  1025. if (rt2x00queue_get_entry(queue, Q_INDEX_DMA_DONE) !=
  1026. rt2x00queue_get_entry(queue, Q_INDEX_DONE))
  1027. return true;
  1028. }
  1029. return false;
  1030. }
  1031. EXPORT_SYMBOL_GPL(rt2800_txstatus_pending);
  1032. void rt2800_txdone_nostatus(struct rt2x00_dev *rt2x00dev)
  1033. {
  1034. struct data_queue *queue;
  1035. struct queue_entry *entry;
  1036. /*
  1037. * Process any trailing TX status reports for IO failures,
  1038. * we loop until we find the first non-IO error entry. This
  1039. * can either be a frame which is free, is being uploaded,
  1040. * or has completed the upload but didn't have an entry
  1041. * in the TX_STAT_FIFO register yet.
  1042. */
  1043. tx_queue_for_each(rt2x00dev, queue) {
  1044. while (!rt2x00queue_empty(queue)) {
  1045. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  1046. if (test_bit(ENTRY_OWNER_DEVICE_DATA, &entry->flags) ||
  1047. !test_bit(ENTRY_DATA_STATUS_PENDING, &entry->flags))
  1048. break;
  1049. if (test_bit(ENTRY_DATA_IO_FAILED, &entry->flags) ||
  1050. rt2800_entry_txstatus_timeout(rt2x00dev, entry))
  1051. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  1052. else
  1053. break;
  1054. }
  1055. }
  1056. }
  1057. EXPORT_SYMBOL_GPL(rt2800_txdone_nostatus);
  1058. static int rt2800_check_hung(struct data_queue *queue)
  1059. {
  1060. unsigned int cur_idx = rt2800_drv_get_dma_done(queue);
  1061. if (queue->wd_idx != cur_idx)
  1062. queue->wd_count = 0;
  1063. else
  1064. queue->wd_count++;
  1065. return queue->wd_count > 16;
  1066. }
  1067. static void rt2800_update_survey(struct rt2x00_dev *rt2x00dev)
  1068. {
  1069. struct ieee80211_channel *chan = rt2x00dev->hw->conf.chandef.chan;
  1070. struct rt2x00_chan_survey *chan_survey =
  1071. &rt2x00dev->chan_survey[chan->hw_value];
  1072. chan_survey->time_idle += rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  1073. chan_survey->time_busy += rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  1074. chan_survey->time_ext_busy += rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  1075. }
  1076. void rt2800_watchdog(struct rt2x00_dev *rt2x00dev)
  1077. {
  1078. struct data_queue *queue;
  1079. bool hung_tx = false;
  1080. bool hung_rx = false;
  1081. if (test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags))
  1082. return;
  1083. rt2800_update_survey(rt2x00dev);
  1084. queue_for_each(rt2x00dev, queue) {
  1085. switch (queue->qid) {
  1086. case QID_AC_VO:
  1087. case QID_AC_VI:
  1088. case QID_AC_BE:
  1089. case QID_AC_BK:
  1090. case QID_MGMT:
  1091. if (rt2x00queue_empty(queue))
  1092. continue;
  1093. hung_tx = rt2800_check_hung(queue);
  1094. break;
  1095. case QID_RX:
  1096. /* For station mode we should reactive at least
  1097. * beacons. TODO: need to find good way detect
  1098. * RX hung for AP mode.
  1099. */
  1100. if (rt2x00dev->intf_sta_count == 0)
  1101. continue;
  1102. hung_rx = rt2800_check_hung(queue);
  1103. break;
  1104. default:
  1105. break;
  1106. }
  1107. }
  1108. if (hung_tx)
  1109. rt2x00_warn(rt2x00dev, "Watchdog TX hung detected\n");
  1110. if (hung_rx)
  1111. rt2x00_warn(rt2x00dev, "Watchdog RX hung detected\n");
  1112. if (hung_tx || hung_rx)
  1113. ieee80211_restart_hw(rt2x00dev->hw);
  1114. }
  1115. EXPORT_SYMBOL_GPL(rt2800_watchdog);
  1116. static unsigned int rt2800_hw_beacon_base(struct rt2x00_dev *rt2x00dev,
  1117. unsigned int index)
  1118. {
  1119. return HW_BEACON_BASE(index);
  1120. }
  1121. static inline u8 rt2800_get_beacon_offset(struct rt2x00_dev *rt2x00dev,
  1122. unsigned int index)
  1123. {
  1124. return BEACON_BASE_TO_OFFSET(rt2800_hw_beacon_base(rt2x00dev, index));
  1125. }
  1126. static void rt2800_update_beacons_setup(struct rt2x00_dev *rt2x00dev)
  1127. {
  1128. struct data_queue *queue = rt2x00dev->bcn;
  1129. struct queue_entry *entry;
  1130. int i, bcn_num = 0;
  1131. u64 off, reg = 0;
  1132. u32 bssid_dw1;
  1133. /*
  1134. * Setup offsets of all active beacons in BCN_OFFSET{0,1} registers.
  1135. */
  1136. for (i = 0; i < queue->limit; i++) {
  1137. entry = &queue->entries[i];
  1138. if (!test_bit(ENTRY_BCN_ENABLED, &entry->flags))
  1139. continue;
  1140. off = rt2800_get_beacon_offset(rt2x00dev, entry->entry_idx);
  1141. reg |= off << (8 * bcn_num);
  1142. bcn_num++;
  1143. }
  1144. rt2800_register_write(rt2x00dev, BCN_OFFSET0, (u32) reg);
  1145. rt2800_register_write(rt2x00dev, BCN_OFFSET1, (u32) (reg >> 32));
  1146. /*
  1147. * H/W sends up to MAC_BSSID_DW1_BSS_BCN_NUM + 1 consecutive beacons.
  1148. */
  1149. bssid_dw1 = rt2800_register_read(rt2x00dev, MAC_BSSID_DW1);
  1150. rt2x00_set_field32(&bssid_dw1, MAC_BSSID_DW1_BSS_BCN_NUM,
  1151. bcn_num > 0 ? bcn_num - 1 : 0);
  1152. rt2800_register_write(rt2x00dev, MAC_BSSID_DW1, bssid_dw1);
  1153. }
  1154. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  1155. {
  1156. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1157. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  1158. unsigned int beacon_base;
  1159. unsigned int padding_len;
  1160. u32 orig_reg, reg;
  1161. const int txwi_desc_size = entry->queue->winfo_size;
  1162. /*
  1163. * Disable beaconing while we are reloading the beacon data,
  1164. * otherwise we might be sending out invalid data.
  1165. */
  1166. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1167. orig_reg = reg;
  1168. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1169. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1170. /*
  1171. * Add space for the TXWI in front of the skb.
  1172. */
  1173. memset(skb_push(entry->skb, txwi_desc_size), 0, txwi_desc_size);
  1174. /*
  1175. * Register descriptor details in skb frame descriptor.
  1176. */
  1177. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  1178. skbdesc->desc = entry->skb->data;
  1179. skbdesc->desc_len = txwi_desc_size;
  1180. /*
  1181. * Add the TXWI for the beacon to the skb.
  1182. */
  1183. rt2800_write_tx_data(entry, txdesc);
  1184. /*
  1185. * Dump beacon to userspace through debugfs.
  1186. */
  1187. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry);
  1188. /*
  1189. * Write entire beacon with TXWI and padding to register.
  1190. */
  1191. padding_len = roundup(entry->skb->len, 4) - entry->skb->len;
  1192. if (padding_len && skb_pad(entry->skb, padding_len)) {
  1193. rt2x00_err(rt2x00dev, "Failure padding beacon, aborting\n");
  1194. /* skb freed by skb_pad() on failure */
  1195. entry->skb = NULL;
  1196. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1197. return;
  1198. }
  1199. beacon_base = rt2800_hw_beacon_base(rt2x00dev, entry->entry_idx);
  1200. rt2800_register_multiwrite(rt2x00dev, beacon_base, entry->skb->data,
  1201. entry->skb->len + padding_len);
  1202. __set_bit(ENTRY_BCN_ENABLED, &entry->flags);
  1203. /*
  1204. * Change global beacons settings.
  1205. */
  1206. rt2800_update_beacons_setup(rt2x00dev);
  1207. /*
  1208. * Restore beaconing state.
  1209. */
  1210. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1211. /*
  1212. * Clean up beacon skb.
  1213. */
  1214. dev_kfree_skb_any(entry->skb);
  1215. entry->skb = NULL;
  1216. }
  1217. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  1218. static inline void rt2800_clear_beacon_register(struct rt2x00_dev *rt2x00dev,
  1219. unsigned int index)
  1220. {
  1221. int i;
  1222. const int txwi_desc_size = rt2x00dev->bcn->winfo_size;
  1223. unsigned int beacon_base;
  1224. beacon_base = rt2800_hw_beacon_base(rt2x00dev, index);
  1225. /*
  1226. * For the Beacon base registers we only need to clear
  1227. * the whole TXWI which (when set to 0) will invalidate
  1228. * the entire beacon.
  1229. */
  1230. for (i = 0; i < txwi_desc_size; i += sizeof(__le32))
  1231. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  1232. }
  1233. void rt2800_clear_beacon(struct queue_entry *entry)
  1234. {
  1235. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  1236. u32 orig_reg, reg;
  1237. /*
  1238. * Disable beaconing while we are reloading the beacon data,
  1239. * otherwise we might be sending out invalid data.
  1240. */
  1241. orig_reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1242. reg = orig_reg;
  1243. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1244. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1245. /*
  1246. * Clear beacon.
  1247. */
  1248. rt2800_clear_beacon_register(rt2x00dev, entry->entry_idx);
  1249. __clear_bit(ENTRY_BCN_ENABLED, &entry->flags);
  1250. /*
  1251. * Change global beacons settings.
  1252. */
  1253. rt2800_update_beacons_setup(rt2x00dev);
  1254. /*
  1255. * Restore beaconing state.
  1256. */
  1257. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, orig_reg);
  1258. }
  1259. EXPORT_SYMBOL_GPL(rt2800_clear_beacon);
  1260. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1261. const struct rt2x00debug rt2800_rt2x00debug = {
  1262. .owner = THIS_MODULE,
  1263. .csr = {
  1264. .read = rt2800_register_read,
  1265. .write = rt2800_register_write,
  1266. .flags = RT2X00DEBUGFS_OFFSET,
  1267. .word_base = CSR_REG_BASE,
  1268. .word_size = sizeof(u32),
  1269. .word_count = CSR_REG_SIZE / sizeof(u32),
  1270. },
  1271. .eeprom = {
  1272. /* NOTE: The local EEPROM access functions can't
  1273. * be used here, use the generic versions instead.
  1274. */
  1275. .read = rt2x00_eeprom_read,
  1276. .write = rt2x00_eeprom_write,
  1277. .word_base = EEPROM_BASE,
  1278. .word_size = sizeof(u16),
  1279. .word_count = EEPROM_SIZE / sizeof(u16),
  1280. },
  1281. .bbp = {
  1282. .read = rt2800_bbp_read,
  1283. .write = rt2800_bbp_write,
  1284. .word_base = BBP_BASE,
  1285. .word_size = sizeof(u8),
  1286. .word_count = BBP_SIZE / sizeof(u8),
  1287. },
  1288. .rf = {
  1289. .read = rt2x00_rf_read,
  1290. .write = rt2800_rf_write,
  1291. .word_base = RF_BASE,
  1292. .word_size = sizeof(u32),
  1293. .word_count = RF_SIZE / sizeof(u32),
  1294. },
  1295. .rfcsr = {
  1296. .read = rt2800_rfcsr_read,
  1297. .write = rt2800_rfcsr_write,
  1298. .word_base = RFCSR_BASE,
  1299. .word_size = sizeof(u8),
  1300. .word_count = RFCSR_SIZE / sizeof(u8),
  1301. },
  1302. };
  1303. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  1304. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1305. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  1306. {
  1307. u32 reg;
  1308. if (rt2x00_rt(rt2x00dev, RT3290)) {
  1309. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  1310. return rt2x00_get_field32(reg, WLAN_GPIO_IN_BIT0);
  1311. } else {
  1312. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1313. return rt2x00_get_field32(reg, GPIO_CTRL_VAL2);
  1314. }
  1315. }
  1316. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  1317. #ifdef CONFIG_RT2X00_LIB_LEDS
  1318. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  1319. enum led_brightness brightness)
  1320. {
  1321. struct rt2x00_led *led =
  1322. container_of(led_cdev, struct rt2x00_led, led_dev);
  1323. unsigned int enabled = brightness != LED_OFF;
  1324. unsigned int bg_mode =
  1325. (enabled && led->rt2x00dev->curr_band == NL80211_BAND_2GHZ);
  1326. unsigned int polarity =
  1327. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1328. EEPROM_FREQ_LED_POLARITY);
  1329. unsigned int ledmode =
  1330. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  1331. EEPROM_FREQ_LED_MODE);
  1332. u32 reg;
  1333. /* Check for SoC (SOC devices don't support MCU requests) */
  1334. if (rt2x00_is_soc(led->rt2x00dev)) {
  1335. reg = rt2800_register_read(led->rt2x00dev, LED_CFG);
  1336. /* Set LED Polarity */
  1337. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, polarity);
  1338. /* Set LED Mode */
  1339. if (led->type == LED_TYPE_RADIO) {
  1340. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE,
  1341. enabled ? 3 : 0);
  1342. } else if (led->type == LED_TYPE_ASSOC) {
  1343. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE,
  1344. enabled ? 3 : 0);
  1345. } else if (led->type == LED_TYPE_QUALITY) {
  1346. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE,
  1347. enabled ? 3 : 0);
  1348. }
  1349. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  1350. } else {
  1351. if (led->type == LED_TYPE_RADIO) {
  1352. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1353. enabled ? 0x20 : 0);
  1354. } else if (led->type == LED_TYPE_ASSOC) {
  1355. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  1356. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  1357. } else if (led->type == LED_TYPE_QUALITY) {
  1358. /*
  1359. * The brightness is divided into 6 levels (0 - 5),
  1360. * The specs tell us the following levels:
  1361. * 0, 1 ,3, 7, 15, 31
  1362. * to determine the level in a simple way we can simply
  1363. * work with bitshifting:
  1364. * (1 << level) - 1
  1365. */
  1366. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  1367. (1 << brightness / (LED_FULL / 6)) - 1,
  1368. polarity);
  1369. }
  1370. }
  1371. }
  1372. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  1373. struct rt2x00_led *led, enum led_type type)
  1374. {
  1375. led->rt2x00dev = rt2x00dev;
  1376. led->type = type;
  1377. led->led_dev.brightness_set = rt2800_brightness_set;
  1378. led->flags = LED_INITIALIZED;
  1379. }
  1380. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1381. /*
  1382. * Configuration handlers.
  1383. */
  1384. static void rt2800_config_wcid(struct rt2x00_dev *rt2x00dev,
  1385. const u8 *address,
  1386. int wcid)
  1387. {
  1388. struct mac_wcid_entry wcid_entry;
  1389. u32 offset;
  1390. offset = MAC_WCID_ENTRY(wcid);
  1391. memset(&wcid_entry, 0xff, sizeof(wcid_entry));
  1392. if (address)
  1393. memcpy(wcid_entry.mac, address, ETH_ALEN);
  1394. rt2800_register_multiwrite(rt2x00dev, offset,
  1395. &wcid_entry, sizeof(wcid_entry));
  1396. }
  1397. static void rt2800_delete_wcid_attr(struct rt2x00_dev *rt2x00dev, int wcid)
  1398. {
  1399. u32 offset;
  1400. offset = MAC_WCID_ATTR_ENTRY(wcid);
  1401. rt2800_register_write(rt2x00dev, offset, 0);
  1402. }
  1403. static void rt2800_config_wcid_attr_bssidx(struct rt2x00_dev *rt2x00dev,
  1404. int wcid, u32 bssidx)
  1405. {
  1406. u32 offset = MAC_WCID_ATTR_ENTRY(wcid);
  1407. u32 reg;
  1408. /*
  1409. * The BSS Idx numbers is split in a main value of 3 bits,
  1410. * and a extended field for adding one additional bit to the value.
  1411. */
  1412. reg = rt2800_register_read(rt2x00dev, offset);
  1413. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX, (bssidx & 0x7));
  1414. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  1415. (bssidx & 0x8) >> 3);
  1416. rt2800_register_write(rt2x00dev, offset, reg);
  1417. }
  1418. static void rt2800_config_wcid_attr_cipher(struct rt2x00_dev *rt2x00dev,
  1419. struct rt2x00lib_crypto *crypto,
  1420. struct ieee80211_key_conf *key)
  1421. {
  1422. struct mac_iveiv_entry iveiv_entry;
  1423. u32 offset;
  1424. u32 reg;
  1425. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  1426. if (crypto->cmd == SET_KEY) {
  1427. reg = rt2800_register_read(rt2x00dev, offset);
  1428. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  1429. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  1430. /*
  1431. * Both the cipher as the BSS Idx numbers are split in a main
  1432. * value of 3 bits, and a extended field for adding one additional
  1433. * bit to the value.
  1434. */
  1435. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  1436. (crypto->cipher & 0x7));
  1437. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  1438. (crypto->cipher & 0x8) >> 3);
  1439. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  1440. rt2800_register_write(rt2x00dev, offset, reg);
  1441. } else {
  1442. /* Delete the cipher without touching the bssidx */
  1443. reg = rt2800_register_read(rt2x00dev, offset);
  1444. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB, 0);
  1445. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER, 0);
  1446. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT, 0);
  1447. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, 0);
  1448. rt2800_register_write(rt2x00dev, offset, reg);
  1449. }
  1450. if (test_bit(DEVICE_STATE_RESET, &rt2x00dev->flags))
  1451. return;
  1452. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  1453. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  1454. if ((crypto->cipher == CIPHER_TKIP) ||
  1455. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  1456. (crypto->cipher == CIPHER_AES))
  1457. iveiv_entry.iv[3] |= 0x20;
  1458. iveiv_entry.iv[3] |= key->keyidx << 6;
  1459. rt2800_register_multiwrite(rt2x00dev, offset,
  1460. &iveiv_entry, sizeof(iveiv_entry));
  1461. }
  1462. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  1463. struct rt2x00lib_crypto *crypto,
  1464. struct ieee80211_key_conf *key)
  1465. {
  1466. struct hw_key_entry key_entry;
  1467. struct rt2x00_field32 field;
  1468. u32 offset;
  1469. u32 reg;
  1470. if (crypto->cmd == SET_KEY) {
  1471. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  1472. memcpy(key_entry.key, crypto->key,
  1473. sizeof(key_entry.key));
  1474. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1475. sizeof(key_entry.tx_mic));
  1476. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1477. sizeof(key_entry.rx_mic));
  1478. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  1479. rt2800_register_multiwrite(rt2x00dev, offset,
  1480. &key_entry, sizeof(key_entry));
  1481. }
  1482. /*
  1483. * The cipher types are stored over multiple registers
  1484. * starting with SHARED_KEY_MODE_BASE each word will have
  1485. * 32 bits and contains the cipher types for 2 bssidx each.
  1486. * Using the correct defines correctly will cause overhead,
  1487. * so just calculate the correct offset.
  1488. */
  1489. field.bit_offset = 4 * (key->hw_key_idx % 8);
  1490. field.bit_mask = 0x7 << field.bit_offset;
  1491. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  1492. reg = rt2800_register_read(rt2x00dev, offset);
  1493. rt2x00_set_field32(&reg, field,
  1494. (crypto->cmd == SET_KEY) * crypto->cipher);
  1495. rt2800_register_write(rt2x00dev, offset, reg);
  1496. /*
  1497. * Update WCID information
  1498. */
  1499. rt2800_config_wcid(rt2x00dev, crypto->address, key->hw_key_idx);
  1500. rt2800_config_wcid_attr_bssidx(rt2x00dev, key->hw_key_idx,
  1501. crypto->bssidx);
  1502. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1503. return 0;
  1504. }
  1505. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  1506. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  1507. struct rt2x00lib_crypto *crypto,
  1508. struct ieee80211_key_conf *key)
  1509. {
  1510. struct hw_key_entry key_entry;
  1511. u32 offset;
  1512. if (crypto->cmd == SET_KEY) {
  1513. /*
  1514. * Allow key configuration only for STAs that are
  1515. * known by the hw.
  1516. */
  1517. if (crypto->wcid > WCID_END)
  1518. return -ENOSPC;
  1519. key->hw_key_idx = crypto->wcid;
  1520. memcpy(key_entry.key, crypto->key,
  1521. sizeof(key_entry.key));
  1522. memcpy(key_entry.tx_mic, crypto->tx_mic,
  1523. sizeof(key_entry.tx_mic));
  1524. memcpy(key_entry.rx_mic, crypto->rx_mic,
  1525. sizeof(key_entry.rx_mic));
  1526. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  1527. rt2800_register_multiwrite(rt2x00dev, offset,
  1528. &key_entry, sizeof(key_entry));
  1529. }
  1530. /*
  1531. * Update WCID information
  1532. */
  1533. rt2800_config_wcid_attr_cipher(rt2x00dev, crypto, key);
  1534. return 0;
  1535. }
  1536. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  1537. static void rt2800_set_max_psdu_len(struct rt2x00_dev *rt2x00dev)
  1538. {
  1539. u8 i, max_psdu;
  1540. u32 reg;
  1541. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1542. for (i = 0; i < 3; i++)
  1543. if (drv_data->ampdu_factor_cnt[i] > 0)
  1544. break;
  1545. max_psdu = min(drv_data->max_psdu, i);
  1546. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  1547. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, max_psdu);
  1548. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1549. }
  1550. int rt2800_sta_add(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1551. struct ieee80211_sta *sta)
  1552. {
  1553. struct rt2x00_dev *rt2x00dev = hw->priv;
  1554. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1555. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1556. int wcid;
  1557. /*
  1558. * Limit global maximum TX AMPDU length to smallest value of all
  1559. * connected stations. In AP mode this can be suboptimal, but we
  1560. * do not have a choice if some connected STA is not capable to
  1561. * receive the same amount of data like the others.
  1562. */
  1563. if (sta->deflink.ht_cap.ht_supported) {
  1564. drv_data->ampdu_factor_cnt[sta->deflink.ht_cap.ampdu_factor & 3]++;
  1565. rt2800_set_max_psdu_len(rt2x00dev);
  1566. }
  1567. /*
  1568. * Search for the first free WCID entry and return the corresponding
  1569. * index.
  1570. */
  1571. wcid = find_first_zero_bit(drv_data->sta_ids, STA_IDS_SIZE) + WCID_START;
  1572. /*
  1573. * Store selected wcid even if it is invalid so that we can
  1574. * later decide if the STA is uploaded into the hw.
  1575. */
  1576. sta_priv->wcid = wcid;
  1577. /*
  1578. * No space left in the device, however, we can still communicate
  1579. * with the STA -> No error.
  1580. */
  1581. if (wcid > WCID_END)
  1582. return 0;
  1583. __set_bit(wcid - WCID_START, drv_data->sta_ids);
  1584. drv_data->wcid_to_sta[wcid - WCID_START] = sta;
  1585. /*
  1586. * Clean up WCID attributes and write STA address to the device.
  1587. */
  1588. rt2800_delete_wcid_attr(rt2x00dev, wcid);
  1589. rt2800_config_wcid(rt2x00dev, sta->addr, wcid);
  1590. rt2800_config_wcid_attr_bssidx(rt2x00dev, wcid,
  1591. rt2x00lib_get_bssidx(rt2x00dev, vif));
  1592. return 0;
  1593. }
  1594. EXPORT_SYMBOL_GPL(rt2800_sta_add);
  1595. int rt2800_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1596. struct ieee80211_sta *sta)
  1597. {
  1598. struct rt2x00_dev *rt2x00dev = hw->priv;
  1599. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1600. struct rt2x00_sta *sta_priv = sta_to_rt2x00_sta(sta);
  1601. int wcid = sta_priv->wcid;
  1602. if (sta->deflink.ht_cap.ht_supported) {
  1603. drv_data->ampdu_factor_cnt[sta->deflink.ht_cap.ampdu_factor & 3]--;
  1604. rt2800_set_max_psdu_len(rt2x00dev);
  1605. }
  1606. if (wcid > WCID_END)
  1607. return 0;
  1608. /*
  1609. * Remove WCID entry, no need to clean the attributes as they will
  1610. * get renewed when the WCID is reused.
  1611. */
  1612. rt2800_config_wcid(rt2x00dev, NULL, wcid);
  1613. drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
  1614. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1615. return 0;
  1616. }
  1617. EXPORT_SYMBOL_GPL(rt2800_sta_remove);
  1618. void rt2800_pre_reset_hw(struct rt2x00_dev *rt2x00dev)
  1619. {
  1620. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  1621. struct data_queue *queue = rt2x00dev->bcn;
  1622. struct queue_entry *entry;
  1623. int i, wcid;
  1624. for (wcid = WCID_START; wcid < WCID_END; wcid++) {
  1625. drv_data->wcid_to_sta[wcid - WCID_START] = NULL;
  1626. __clear_bit(wcid - WCID_START, drv_data->sta_ids);
  1627. }
  1628. for (i = 0; i < queue->limit; i++) {
  1629. entry = &queue->entries[i];
  1630. clear_bit(ENTRY_BCN_ASSIGNED, &entry->flags);
  1631. }
  1632. }
  1633. EXPORT_SYMBOL_GPL(rt2800_pre_reset_hw);
  1634. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  1635. const unsigned int filter_flags)
  1636. {
  1637. u32 reg;
  1638. /*
  1639. * Start configuration steps.
  1640. * Note that the version error will always be dropped
  1641. * and broadcast frames will always be accepted since
  1642. * there is no filter for it at this time.
  1643. */
  1644. reg = rt2800_register_read(rt2x00dev, RX_FILTER_CFG);
  1645. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  1646. !(filter_flags & FIF_FCSFAIL));
  1647. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  1648. !(filter_flags & FIF_PLCPFAIL));
  1649. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  1650. !test_bit(CONFIG_MONITORING, &rt2x00dev->flags));
  1651. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  1652. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  1653. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  1654. !(filter_flags & FIF_ALLMULTI));
  1655. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  1656. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  1657. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  1658. !(filter_flags & FIF_CONTROL));
  1659. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  1660. !(filter_flags & FIF_CONTROL));
  1661. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  1662. !(filter_flags & FIF_CONTROL));
  1663. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  1664. !(filter_flags & FIF_CONTROL));
  1665. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  1666. !(filter_flags & FIF_CONTROL));
  1667. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  1668. !(filter_flags & FIF_PSPOLL));
  1669. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 0);
  1670. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR,
  1671. !(filter_flags & FIF_CONTROL));
  1672. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  1673. !(filter_flags & FIF_CONTROL));
  1674. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  1675. }
  1676. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  1677. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  1678. struct rt2x00intf_conf *conf, const unsigned int flags)
  1679. {
  1680. u32 reg;
  1681. bool update_bssid = false;
  1682. if (flags & CONFIG_UPDATE_TYPE) {
  1683. /*
  1684. * Enable synchronisation.
  1685. */
  1686. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1687. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  1688. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1689. if (conf->sync == TSF_SYNC_AP_NONE) {
  1690. /*
  1691. * Tune beacon queue transmit parameters for AP mode
  1692. */
  1693. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1694. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 0);
  1695. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 1);
  1696. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1697. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 0);
  1698. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1699. } else {
  1700. reg = rt2800_register_read(rt2x00dev, TBTT_SYNC_CFG);
  1701. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_CWMIN, 4);
  1702. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_AIFSN, 2);
  1703. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_BCN_EXP_WIN, 32);
  1704. rt2x00_set_field32(&reg, TBTT_SYNC_CFG_TBTT_ADJUST, 16);
  1705. rt2800_register_write(rt2x00dev, TBTT_SYNC_CFG, reg);
  1706. }
  1707. }
  1708. if (flags & CONFIG_UPDATE_MAC) {
  1709. if (flags & CONFIG_UPDATE_TYPE &&
  1710. conf->sync == TSF_SYNC_AP_NONE) {
  1711. /*
  1712. * The BSSID register has to be set to our own mac
  1713. * address in AP mode.
  1714. */
  1715. memcpy(conf->bssid, conf->mac, sizeof(conf->mac));
  1716. update_bssid = true;
  1717. }
  1718. if (!is_zero_ether_addr((const u8 *)conf->mac)) {
  1719. reg = le32_to_cpu(conf->mac[1]);
  1720. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  1721. conf->mac[1] = cpu_to_le32(reg);
  1722. }
  1723. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  1724. conf->mac, sizeof(conf->mac));
  1725. }
  1726. if ((flags & CONFIG_UPDATE_BSSID) || update_bssid) {
  1727. if (!is_zero_ether_addr((const u8 *)conf->bssid)) {
  1728. reg = le32_to_cpu(conf->bssid[1]);
  1729. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  1730. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  1731. conf->bssid[1] = cpu_to_le32(reg);
  1732. }
  1733. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  1734. conf->bssid, sizeof(conf->bssid));
  1735. }
  1736. }
  1737. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  1738. static void rt2800_config_ht_opmode(struct rt2x00_dev *rt2x00dev,
  1739. struct rt2x00lib_erp *erp)
  1740. {
  1741. bool any_sta_nongf = !!(erp->ht_opmode &
  1742. IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
  1743. u8 protection = erp->ht_opmode & IEEE80211_HT_OP_MODE_PROTECTION;
  1744. u8 mm20_mode, mm40_mode, gf20_mode, gf40_mode;
  1745. u16 mm20_rate, mm40_rate, gf20_rate, gf40_rate;
  1746. u32 reg;
  1747. /* default protection rate for HT20: OFDM 24M */
  1748. mm20_rate = gf20_rate = 0x4004;
  1749. /* default protection rate for HT40: duplicate OFDM 24M */
  1750. mm40_rate = gf40_rate = 0x4084;
  1751. switch (protection) {
  1752. case IEEE80211_HT_OP_MODE_PROTECTION_NONE:
  1753. /*
  1754. * All STAs in this BSS are HT20/40 but there might be
  1755. * STAs not supporting greenfield mode.
  1756. * => Disable protection for HT transmissions.
  1757. */
  1758. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 0;
  1759. break;
  1760. case IEEE80211_HT_OP_MODE_PROTECTION_20MHZ:
  1761. /*
  1762. * All STAs in this BSS are HT20 or HT20/40 but there
  1763. * might be STAs not supporting greenfield mode.
  1764. * => Protect all HT40 transmissions.
  1765. */
  1766. mm20_mode = gf20_mode = 0;
  1767. mm40_mode = gf40_mode = 1;
  1768. break;
  1769. case IEEE80211_HT_OP_MODE_PROTECTION_NONMEMBER:
  1770. /*
  1771. * Nonmember protection:
  1772. * According to 802.11n we _should_ protect all
  1773. * HT transmissions (but we don't have to).
  1774. *
  1775. * But if cts_protection is enabled we _shall_ protect
  1776. * all HT transmissions using a CCK rate.
  1777. *
  1778. * And if any station is non GF we _shall_ protect
  1779. * GF transmissions.
  1780. *
  1781. * We decide to protect everything
  1782. * -> fall through to mixed mode.
  1783. */
  1784. case IEEE80211_HT_OP_MODE_PROTECTION_NONHT_MIXED:
  1785. /*
  1786. * Legacy STAs are present
  1787. * => Protect all HT transmissions.
  1788. */
  1789. mm20_mode = mm40_mode = gf20_mode = gf40_mode = 1;
  1790. /*
  1791. * If erp protection is needed we have to protect HT
  1792. * transmissions with CCK 11M long preamble.
  1793. */
  1794. if (erp->cts_protection) {
  1795. /* don't duplicate RTS/CTS in CCK mode */
  1796. mm20_rate = mm40_rate = 0x0003;
  1797. gf20_rate = gf40_rate = 0x0003;
  1798. }
  1799. break;
  1800. }
  1801. /* check for STAs not supporting greenfield mode */
  1802. if (any_sta_nongf)
  1803. gf20_mode = gf40_mode = 1;
  1804. /* Update HT protection config */
  1805. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  1806. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, mm20_rate);
  1807. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, mm20_mode);
  1808. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1809. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  1810. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, mm40_rate);
  1811. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, mm40_mode);
  1812. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1813. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  1814. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, gf20_rate);
  1815. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, gf20_mode);
  1816. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1817. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  1818. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, gf40_rate);
  1819. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, gf40_mode);
  1820. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1821. }
  1822. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp,
  1823. u32 changed)
  1824. {
  1825. u32 reg;
  1826. if (changed & BSS_CHANGED_ERP_PREAMBLE) {
  1827. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  1828. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  1829. !!erp->short_preamble);
  1830. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1831. }
  1832. if (changed & BSS_CHANGED_ERP_CTS_PROT) {
  1833. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  1834. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  1835. erp->cts_protection ? 2 : 0);
  1836. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1837. }
  1838. if (changed & BSS_CHANGED_BASIC_RATES) {
  1839. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  1840. 0xff0 | erp->basic_rates);
  1841. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1842. }
  1843. if (changed & BSS_CHANGED_ERP_SLOT) {
  1844. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  1845. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME,
  1846. erp->slot_time);
  1847. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1848. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  1849. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  1850. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1851. }
  1852. if (changed & BSS_CHANGED_BEACON_INT) {
  1853. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  1854. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  1855. erp->beacon_int * 16);
  1856. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1857. }
  1858. if (changed & BSS_CHANGED_HT)
  1859. rt2800_config_ht_opmode(rt2x00dev, erp);
  1860. }
  1861. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  1862. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev,
  1863. const struct rt2x00_field32 mask)
  1864. {
  1865. unsigned int i;
  1866. u32 reg;
  1867. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1868. reg = rt2800_register_read(rt2x00dev, MAC_STATUS_CFG);
  1869. if (!rt2x00_get_field32(reg, mask))
  1870. return 0;
  1871. udelay(REGISTER_BUSY_DELAY);
  1872. }
  1873. rt2x00_err(rt2x00dev, "BBP/RF register access failed, aborting\n");
  1874. return -EACCES;
  1875. }
  1876. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1877. {
  1878. unsigned int i;
  1879. u8 value;
  1880. /*
  1881. * BBP was enabled after firmware was loaded,
  1882. * but we need to reactivate it now.
  1883. */
  1884. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1885. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1886. msleep(1);
  1887. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1888. value = rt2800_bbp_read(rt2x00dev, 0);
  1889. if ((value != 0xff) && (value != 0x00))
  1890. return 0;
  1891. udelay(REGISTER_BUSY_DELAY);
  1892. }
  1893. rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
  1894. return -EACCES;
  1895. }
  1896. static void rt2800_config_3572bt_ant(struct rt2x00_dev *rt2x00dev)
  1897. {
  1898. u32 reg;
  1899. u16 eeprom;
  1900. u8 led_ctrl, led_g_mode, led_r_mode;
  1901. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  1902. if (rt2x00dev->curr_band == NL80211_BAND_5GHZ) {
  1903. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 1);
  1904. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 1);
  1905. } else {
  1906. rt2x00_set_field32(&reg, GPIO_SWITCH_0, 0);
  1907. rt2x00_set_field32(&reg, GPIO_SWITCH_1, 0);
  1908. }
  1909. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  1910. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  1911. led_g_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 3 : 0;
  1912. led_r_mode = rt2x00_get_field32(reg, LED_CFG_LED_POLAR) ? 0 : 3;
  1913. if (led_g_mode != rt2x00_get_field32(reg, LED_CFG_G_LED_MODE) ||
  1914. led_r_mode != rt2x00_get_field32(reg, LED_CFG_R_LED_MODE)) {
  1915. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  1916. led_ctrl = rt2x00_get_field16(eeprom, EEPROM_FREQ_LED_MODE);
  1917. if (led_ctrl == 0 || led_ctrl > 0x40) {
  1918. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, led_g_mode);
  1919. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, led_r_mode);
  1920. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1921. } else {
  1922. rt2800_mcu_request(rt2x00dev, MCU_BAND_SELECT, 0xff,
  1923. (led_g_mode << 2) | led_r_mode, 1);
  1924. }
  1925. }
  1926. }
  1927. static void rt2800_set_ant_diversity(struct rt2x00_dev *rt2x00dev,
  1928. enum antenna ant)
  1929. {
  1930. u32 reg;
  1931. u8 eesk_pin = (ant == ANTENNA_A) ? 1 : 0;
  1932. u8 gpio_bit3 = (ant == ANTENNA_A) ? 0 : 1;
  1933. if (rt2x00_is_pci(rt2x00dev)) {
  1934. reg = rt2800_register_read(rt2x00dev, E2PROM_CSR);
  1935. rt2x00_set_field32(&reg, E2PROM_CSR_DATA_CLOCK, eesk_pin);
  1936. rt2800_register_write(rt2x00dev, E2PROM_CSR, reg);
  1937. } else if (rt2x00_is_usb(rt2x00dev))
  1938. rt2800_mcu_request(rt2x00dev, MCU_ANT_SELECT, 0xff,
  1939. eesk_pin, 0);
  1940. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  1941. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  1942. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, gpio_bit3);
  1943. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  1944. }
  1945. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  1946. {
  1947. u8 r1;
  1948. u8 r3;
  1949. u16 eeprom;
  1950. r1 = rt2800_bbp_read(rt2x00dev, 1);
  1951. r3 = rt2800_bbp_read(rt2x00dev, 3);
  1952. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1953. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1954. rt2800_config_3572bt_ant(rt2x00dev);
  1955. /*
  1956. * Configure the TX antenna.
  1957. */
  1958. switch (ant->tx_chain_num) {
  1959. case 1:
  1960. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1961. break;
  1962. case 2:
  1963. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1964. rt2x00_has_cap_bt_coexist(rt2x00dev))
  1965. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 1);
  1966. else
  1967. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1968. break;
  1969. case 3:
  1970. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1971. break;
  1972. }
  1973. /*
  1974. * Configure the RX antenna.
  1975. */
  1976. switch (ant->rx_chain_num) {
  1977. case 1:
  1978. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1979. rt2x00_rt(rt2x00dev, RT3090) ||
  1980. rt2x00_rt(rt2x00dev, RT3352) ||
  1981. rt2x00_rt(rt2x00dev, RT3390)) {
  1982. eeprom = rt2800_eeprom_read(rt2x00dev,
  1983. EEPROM_NIC_CONF1);
  1984. if (rt2x00_get_field16(eeprom,
  1985. EEPROM_NIC_CONF1_ANT_DIVERSITY))
  1986. rt2800_set_ant_diversity(rt2x00dev,
  1987. rt2x00dev->default_ant.rx);
  1988. }
  1989. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1990. break;
  1991. case 2:
  1992. if (rt2x00_rt(rt2x00dev, RT3572) &&
  1993. rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  1994. rt2x00_set_field8(&r3, BBP3_RX_ADC, 1);
  1995. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA,
  1996. rt2x00dev->curr_band == NL80211_BAND_5GHZ);
  1997. rt2800_set_ant_diversity(rt2x00dev, ANTENNA_B);
  1998. } else {
  1999. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  2000. }
  2001. break;
  2002. case 3:
  2003. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  2004. break;
  2005. }
  2006. rt2800_bbp_write(rt2x00dev, 3, r3);
  2007. rt2800_bbp_write(rt2x00dev, 1, r1);
  2008. if (rt2x00_rt(rt2x00dev, RT3593) ||
  2009. rt2x00_rt(rt2x00dev, RT3883)) {
  2010. if (ant->rx_chain_num == 1)
  2011. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  2012. else
  2013. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  2014. }
  2015. }
  2016. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  2017. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  2018. struct rt2x00lib_conf *libconf)
  2019. {
  2020. u16 eeprom;
  2021. short lna_gain;
  2022. if (libconf->rf.channel <= 14) {
  2023. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  2024. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  2025. } else if (libconf->rf.channel <= 64) {
  2026. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  2027. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  2028. } else if (libconf->rf.channel <= 128) {
  2029. if (rt2x00_rt(rt2x00dev, RT3593) ||
  2030. rt2x00_rt(rt2x00dev, RT3883)) {
  2031. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  2032. lna_gain = rt2x00_get_field16(eeprom,
  2033. EEPROM_EXT_LNA2_A1);
  2034. } else {
  2035. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  2036. lna_gain = rt2x00_get_field16(eeprom,
  2037. EEPROM_RSSI_BG2_LNA_A1);
  2038. }
  2039. } else {
  2040. if (rt2x00_rt(rt2x00dev, RT3593) ||
  2041. rt2x00_rt(rt2x00dev, RT3883)) {
  2042. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  2043. lna_gain = rt2x00_get_field16(eeprom,
  2044. EEPROM_EXT_LNA2_A2);
  2045. } else {
  2046. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  2047. lna_gain = rt2x00_get_field16(eeprom,
  2048. EEPROM_RSSI_A2_LNA_A2);
  2049. }
  2050. }
  2051. rt2x00dev->lna_gain = lna_gain;
  2052. }
  2053. static inline bool rt2800_clk_is_20mhz(struct rt2x00_dev *rt2x00dev)
  2054. {
  2055. return clk_get_rate(rt2x00dev->clk) == 20000000;
  2056. }
  2057. #define FREQ_OFFSET_BOUND 0x5f
  2058. static void rt2800_freq_cal_mode1(struct rt2x00_dev *rt2x00dev)
  2059. {
  2060. u8 freq_offset, prev_freq_offset;
  2061. u8 rfcsr, prev_rfcsr;
  2062. freq_offset = rt2x00_get_field8(rt2x00dev->freq_offset, RFCSR17_CODE);
  2063. freq_offset = min_t(u8, freq_offset, FREQ_OFFSET_BOUND);
  2064. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  2065. prev_rfcsr = rfcsr;
  2066. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, freq_offset);
  2067. if (rfcsr == prev_rfcsr)
  2068. return;
  2069. if (rt2x00_is_usb(rt2x00dev)) {
  2070. rt2800_mcu_request(rt2x00dev, MCU_FREQ_OFFSET, 0xff,
  2071. freq_offset, prev_rfcsr);
  2072. return;
  2073. }
  2074. prev_freq_offset = rt2x00_get_field8(prev_rfcsr, RFCSR17_CODE);
  2075. while (prev_freq_offset != freq_offset) {
  2076. if (prev_freq_offset < freq_offset)
  2077. prev_freq_offset++;
  2078. else
  2079. prev_freq_offset--;
  2080. rt2x00_set_field8(&rfcsr, RFCSR17_CODE, prev_freq_offset);
  2081. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2082. usleep_range(1000, 1500);
  2083. }
  2084. }
  2085. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  2086. struct ieee80211_conf *conf,
  2087. struct rf_channel *rf,
  2088. struct channel_info *info)
  2089. {
  2090. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  2091. if (rt2x00dev->default_ant.tx_chain_num == 1)
  2092. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  2093. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  2094. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  2095. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  2096. } else if (rt2x00dev->default_ant.rx_chain_num == 2)
  2097. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  2098. if (rf->channel > 14) {
  2099. /*
  2100. * When TX power is below 0, we should increase it by 7 to
  2101. * make it a positive value (Minimum value is -7).
  2102. * However this means that values between 0 and 7 have
  2103. * double meaning, and we should set a 7DBm boost flag.
  2104. */
  2105. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  2106. (info->default_power1 >= 0));
  2107. if (info->default_power1 < 0)
  2108. info->default_power1 += 7;
  2109. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A, info->default_power1);
  2110. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  2111. (info->default_power2 >= 0));
  2112. if (info->default_power2 < 0)
  2113. info->default_power2 += 7;
  2114. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A, info->default_power2);
  2115. } else {
  2116. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G, info->default_power1);
  2117. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G, info->default_power2);
  2118. }
  2119. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  2120. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  2121. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  2122. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  2123. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  2124. udelay(200);
  2125. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  2126. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  2127. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  2128. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  2129. udelay(200);
  2130. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  2131. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  2132. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  2133. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  2134. }
  2135. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  2136. struct ieee80211_conf *conf,
  2137. struct rf_channel *rf,
  2138. struct channel_info *info)
  2139. {
  2140. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2141. u8 rfcsr, calib_tx, calib_rx;
  2142. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  2143. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2144. rt2x00_set_field8(&rfcsr, RFCSR3_K, rf->rf3);
  2145. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2146. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  2147. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  2148. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2149. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  2150. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER, info->default_power1);
  2151. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2152. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  2153. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER, info->default_power2);
  2154. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  2155. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2156. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2157. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  2158. rt2x00dev->default_ant.rx_chain_num <= 1);
  2159. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD,
  2160. rt2x00dev->default_ant.rx_chain_num <= 2);
  2161. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2162. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  2163. rt2x00dev->default_ant.tx_chain_num <= 1);
  2164. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD,
  2165. rt2x00dev->default_ant.tx_chain_num <= 2);
  2166. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2167. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  2168. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  2169. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2170. if (rt2x00_rt(rt2x00dev, RT3390)) {
  2171. calib_tx = conf_is_ht40(conf) ? 0x68 : 0x4f;
  2172. calib_rx = conf_is_ht40(conf) ? 0x6f : 0x4f;
  2173. } else {
  2174. if (conf_is_ht40(conf)) {
  2175. calib_tx = drv_data->calibration_bw40;
  2176. calib_rx = drv_data->calibration_bw40;
  2177. } else {
  2178. calib_tx = drv_data->calibration_bw20;
  2179. calib_rx = drv_data->calibration_bw20;
  2180. }
  2181. }
  2182. rfcsr = rt2800_rfcsr_read(rt2x00dev, 24);
  2183. rt2x00_set_field8(&rfcsr, RFCSR24_TX_CALIB, calib_tx);
  2184. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr);
  2185. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  2186. rt2x00_set_field8(&rfcsr, RFCSR31_RX_CALIB, calib_rx);
  2187. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2188. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2189. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2190. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2191. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2192. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  2193. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2194. usleep_range(1000, 1500);
  2195. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  2196. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2197. }
  2198. static void rt2800_config_channel_rf3052(struct rt2x00_dev *rt2x00dev,
  2199. struct ieee80211_conf *conf,
  2200. struct rf_channel *rf,
  2201. struct channel_info *info)
  2202. {
  2203. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2204. u8 rfcsr;
  2205. u32 reg;
  2206. if (rf->channel <= 14) {
  2207. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  2208. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  2209. } else {
  2210. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  2211. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  2212. }
  2213. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  2214. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  2215. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  2216. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  2217. if (rf->channel <= 14)
  2218. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 2);
  2219. else
  2220. rt2x00_set_field8(&rfcsr, RFCSR6_TXDIV, 1);
  2221. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2222. rfcsr = rt2800_rfcsr_read(rt2x00dev, 5);
  2223. if (rf->channel <= 14)
  2224. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 1);
  2225. else
  2226. rt2x00_set_field8(&rfcsr, RFCSR5_R1, 2);
  2227. rt2800_rfcsr_write(rt2x00dev, 5, rfcsr);
  2228. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  2229. if (rf->channel <= 14) {
  2230. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 3);
  2231. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  2232. info->default_power1);
  2233. } else {
  2234. rt2x00_set_field8(&rfcsr, RFCSR12_DR0, 7);
  2235. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  2236. (info->default_power1 & 0x3) |
  2237. ((info->default_power1 & 0xC) << 1));
  2238. }
  2239. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2240. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  2241. if (rf->channel <= 14) {
  2242. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 3);
  2243. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  2244. info->default_power2);
  2245. } else {
  2246. rt2x00_set_field8(&rfcsr, RFCSR13_DR0, 7);
  2247. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  2248. (info->default_power2 & 0x3) |
  2249. ((info->default_power2 & 0xC) << 1));
  2250. }
  2251. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  2252. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2253. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2254. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2255. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2256. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2257. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2258. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2259. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2260. if (rf->channel <= 14) {
  2261. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2262. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2263. }
  2264. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2265. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2266. } else {
  2267. switch (rt2x00dev->default_ant.tx_chain_num) {
  2268. case 1:
  2269. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2270. fallthrough;
  2271. case 2:
  2272. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2273. break;
  2274. }
  2275. switch (rt2x00dev->default_ant.rx_chain_num) {
  2276. case 1:
  2277. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2278. fallthrough;
  2279. case 2:
  2280. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2281. break;
  2282. }
  2283. }
  2284. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2285. rfcsr = rt2800_rfcsr_read(rt2x00dev, 23);
  2286. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  2287. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2288. if (conf_is_ht40(conf)) {
  2289. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw40);
  2290. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw40);
  2291. } else {
  2292. rt2800_rfcsr_write(rt2x00dev, 24, drv_data->calibration_bw20);
  2293. rt2800_rfcsr_write(rt2x00dev, 31, drv_data->calibration_bw20);
  2294. }
  2295. if (rf->channel <= 14) {
  2296. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  2297. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  2298. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2299. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  2300. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  2301. rfcsr = 0x4c;
  2302. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2303. drv_data->txmixer_gain_24g);
  2304. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2305. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2306. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  2307. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  2308. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  2309. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  2310. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  2311. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  2312. } else {
  2313. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2314. rt2x00_set_field8(&rfcsr, RFCSR7_BIT2, 1);
  2315. rt2x00_set_field8(&rfcsr, RFCSR7_BIT3, 0);
  2316. rt2x00_set_field8(&rfcsr, RFCSR7_BIT4, 1);
  2317. rt2x00_set_field8(&rfcsr, RFCSR7_BITS67, 0);
  2318. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2319. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  2320. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  2321. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  2322. rt2800_rfcsr_write(rt2x00dev, 15, 0x43);
  2323. rfcsr = 0x7a;
  2324. rt2x00_set_field8(&rfcsr, RFCSR16_TXMIXER_GAIN,
  2325. drv_data->txmixer_gain_5g);
  2326. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  2327. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  2328. if (rf->channel <= 64) {
  2329. rt2800_rfcsr_write(rt2x00dev, 19, 0xb7);
  2330. rt2800_rfcsr_write(rt2x00dev, 20, 0xf6);
  2331. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  2332. } else if (rf->channel <= 128) {
  2333. rt2800_rfcsr_write(rt2x00dev, 19, 0x74);
  2334. rt2800_rfcsr_write(rt2x00dev, 20, 0xf4);
  2335. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2336. } else {
  2337. rt2800_rfcsr_write(rt2x00dev, 19, 0x72);
  2338. rt2800_rfcsr_write(rt2x00dev, 20, 0xf3);
  2339. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  2340. }
  2341. rt2800_rfcsr_write(rt2x00dev, 26, 0x87);
  2342. rt2800_rfcsr_write(rt2x00dev, 27, 0x01);
  2343. rt2800_rfcsr_write(rt2x00dev, 29, 0x9f);
  2344. }
  2345. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  2346. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  2347. if (rf->channel <= 14)
  2348. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  2349. else
  2350. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 0);
  2351. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  2352. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  2353. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  2354. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  2355. }
  2356. static void rt2800_config_channel_rf3053(struct rt2x00_dev *rt2x00dev,
  2357. struct ieee80211_conf *conf,
  2358. struct rf_channel *rf,
  2359. struct channel_info *info)
  2360. {
  2361. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  2362. u8 txrx_agc_fc;
  2363. u8 txrx_h20m;
  2364. u8 rfcsr;
  2365. u8 bbp;
  2366. const bool txbf_enabled = false; /* TODO */
  2367. /* TODO: use TX{0,1,2}FinePowerControl values from EEPROM */
  2368. bbp = rt2800_bbp_read(rt2x00dev, 109);
  2369. rt2x00_set_field8(&bbp, BBP109_TX0_POWER, 0);
  2370. rt2x00_set_field8(&bbp, BBP109_TX1_POWER, 0);
  2371. rt2800_bbp_write(rt2x00dev, 109, bbp);
  2372. bbp = rt2800_bbp_read(rt2x00dev, 110);
  2373. rt2x00_set_field8(&bbp, BBP110_TX2_POWER, 0);
  2374. rt2800_bbp_write(rt2x00dev, 110, bbp);
  2375. if (rf->channel <= 14) {
  2376. /* Restore BBP 25 & 26 for 2.4 GHz */
  2377. rt2800_bbp_write(rt2x00dev, 25, drv_data->bbp25);
  2378. rt2800_bbp_write(rt2x00dev, 26, drv_data->bbp26);
  2379. } else {
  2380. /* Hard code BBP 25 & 26 for 5GHz */
  2381. /* Enable IQ Phase correction */
  2382. rt2800_bbp_write(rt2x00dev, 25, 0x09);
  2383. /* Setup IQ Phase correction value */
  2384. rt2800_bbp_write(rt2x00dev, 26, 0xff);
  2385. }
  2386. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2387. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3 & 0xf);
  2388. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2389. rt2x00_set_field8(&rfcsr, RFCSR11_R, (rf->rf2 & 0x3));
  2390. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2391. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2392. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_IDOH, 1);
  2393. if (rf->channel <= 14)
  2394. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 1);
  2395. else
  2396. rt2x00_set_field8(&rfcsr, RFCSR11_PLL_MOD, 2);
  2397. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2398. rfcsr = rt2800_rfcsr_read(rt2x00dev, 53);
  2399. if (rf->channel <= 14) {
  2400. rfcsr = 0;
  2401. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2402. info->default_power1 & 0x1f);
  2403. } else {
  2404. if (rt2x00_is_usb(rt2x00dev))
  2405. rfcsr = 0x40;
  2406. rt2x00_set_field8(&rfcsr, RFCSR53_TX_POWER,
  2407. ((info->default_power1 & 0x18) << 1) |
  2408. (info->default_power1 & 7));
  2409. }
  2410. rt2800_rfcsr_write(rt2x00dev, 53, rfcsr);
  2411. rfcsr = rt2800_rfcsr_read(rt2x00dev, 55);
  2412. if (rf->channel <= 14) {
  2413. rfcsr = 0;
  2414. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2415. info->default_power2 & 0x1f);
  2416. } else {
  2417. if (rt2x00_is_usb(rt2x00dev))
  2418. rfcsr = 0x40;
  2419. rt2x00_set_field8(&rfcsr, RFCSR55_TX_POWER,
  2420. ((info->default_power2 & 0x18) << 1) |
  2421. (info->default_power2 & 7));
  2422. }
  2423. rt2800_rfcsr_write(rt2x00dev, 55, rfcsr);
  2424. rfcsr = rt2800_rfcsr_read(rt2x00dev, 54);
  2425. if (rf->channel <= 14) {
  2426. rfcsr = 0;
  2427. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2428. info->default_power3 & 0x1f);
  2429. } else {
  2430. if (rt2x00_is_usb(rt2x00dev))
  2431. rfcsr = 0x40;
  2432. rt2x00_set_field8(&rfcsr, RFCSR54_TX_POWER,
  2433. ((info->default_power3 & 0x18) << 1) |
  2434. (info->default_power3 & 7));
  2435. }
  2436. rt2800_rfcsr_write(rt2x00dev, 54, rfcsr);
  2437. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2438. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2439. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2440. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2441. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2442. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2443. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2444. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2445. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2446. switch (rt2x00dev->default_ant.tx_chain_num) {
  2447. case 3:
  2448. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2449. fallthrough;
  2450. case 2:
  2451. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2452. fallthrough;
  2453. case 1:
  2454. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2455. break;
  2456. }
  2457. switch (rt2x00dev->default_ant.rx_chain_num) {
  2458. case 3:
  2459. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2460. fallthrough;
  2461. case 2:
  2462. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2463. fallthrough;
  2464. case 1:
  2465. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2466. break;
  2467. }
  2468. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2469. rt2800_freq_cal_mode1(rt2x00dev);
  2470. if (conf_is_ht40(conf)) {
  2471. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw40,
  2472. RFCSR24_TX_AGC_FC);
  2473. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw40,
  2474. RFCSR24_TX_H20M);
  2475. } else {
  2476. txrx_agc_fc = rt2x00_get_field8(drv_data->calibration_bw20,
  2477. RFCSR24_TX_AGC_FC);
  2478. txrx_h20m = rt2x00_get_field8(drv_data->calibration_bw20,
  2479. RFCSR24_TX_H20M);
  2480. }
  2481. /* NOTE: the reference driver does not writes the new value
  2482. * back to RFCSR 32
  2483. */
  2484. rfcsr = rt2800_rfcsr_read(rt2x00dev, 32);
  2485. rt2x00_set_field8(&rfcsr, RFCSR32_TX_AGC_FC, txrx_agc_fc);
  2486. if (rf->channel <= 14)
  2487. rfcsr = 0xa0;
  2488. else
  2489. rfcsr = 0x80;
  2490. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  2491. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2492. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M, txrx_h20m);
  2493. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M, txrx_h20m);
  2494. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2495. /* Band selection */
  2496. rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
  2497. if (rf->channel <= 14)
  2498. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2499. else
  2500. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2501. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2502. rfcsr = rt2800_rfcsr_read(rt2x00dev, 34);
  2503. if (rf->channel <= 14)
  2504. rfcsr = 0x3c;
  2505. else
  2506. rfcsr = 0x20;
  2507. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  2508. rfcsr = rt2800_rfcsr_read(rt2x00dev, 12);
  2509. if (rf->channel <= 14)
  2510. rfcsr = 0x1a;
  2511. else
  2512. rfcsr = 0x12;
  2513. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  2514. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  2515. if (rf->channel >= 1 && rf->channel <= 14)
  2516. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2517. else if (rf->channel >= 36 && rf->channel <= 64)
  2518. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2519. else if (rf->channel >= 100 && rf->channel <= 128)
  2520. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 2);
  2521. else
  2522. rt2x00_set_field8(&rfcsr, RFCSR6_VCO_IC, 1);
  2523. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2524. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2525. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  2526. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2527. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  2528. if (rf->channel <= 14) {
  2529. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  2530. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2531. } else {
  2532. rt2800_rfcsr_write(rt2x00dev, 10, 0xd8);
  2533. rt2800_rfcsr_write(rt2x00dev, 13, 0x23);
  2534. }
  2535. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2536. rt2x00_set_field8(&rfcsr, RFCSR51_BITS01, 1);
  2537. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2538. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2539. if (rf->channel <= 14) {
  2540. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 5);
  2541. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 3);
  2542. } else {
  2543. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, 4);
  2544. rt2x00_set_field8(&rfcsr, RFCSR51_BITS57, 2);
  2545. }
  2546. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  2547. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2548. if (rf->channel <= 14)
  2549. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 3);
  2550. else
  2551. rt2x00_set_field8(&rfcsr, RFCSR49_TX_LO1_IC, 2);
  2552. if (txbf_enabled)
  2553. rt2x00_set_field8(&rfcsr, RFCSR49_TX_DIV, 1);
  2554. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2555. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2556. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO1_EN, 0);
  2557. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2558. rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
  2559. if (rf->channel <= 14)
  2560. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x1b);
  2561. else
  2562. rt2x00_set_field8(&rfcsr, RFCSR57_DRV_CC, 0x0f);
  2563. rt2800_rfcsr_write(rt2x00dev, 57, rfcsr);
  2564. if (rf->channel <= 14) {
  2565. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2566. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2567. } else {
  2568. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2569. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2570. }
  2571. /* Initiate VCO calibration */
  2572. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2573. if (rf->channel <= 14) {
  2574. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2575. } else {
  2576. rt2x00_set_field8(&rfcsr, RFCSR3_BIT1, 1);
  2577. rt2x00_set_field8(&rfcsr, RFCSR3_BIT2, 1);
  2578. rt2x00_set_field8(&rfcsr, RFCSR3_BIT3, 1);
  2579. rt2x00_set_field8(&rfcsr, RFCSR3_BIT4, 1);
  2580. rt2x00_set_field8(&rfcsr, RFCSR3_BIT5, 1);
  2581. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2582. }
  2583. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2584. if (rf->channel >= 1 && rf->channel <= 14) {
  2585. rfcsr = 0x23;
  2586. if (txbf_enabled)
  2587. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2588. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2589. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  2590. } else if (rf->channel >= 36 && rf->channel <= 64) {
  2591. rfcsr = 0x36;
  2592. if (txbf_enabled)
  2593. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2594. rt2800_rfcsr_write(rt2x00dev, 39, 0x36);
  2595. rt2800_rfcsr_write(rt2x00dev, 45, 0xeb);
  2596. } else if (rf->channel >= 100 && rf->channel <= 128) {
  2597. rfcsr = 0x32;
  2598. if (txbf_enabled)
  2599. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2600. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2601. rt2800_rfcsr_write(rt2x00dev, 45, 0xb3);
  2602. } else {
  2603. rfcsr = 0x30;
  2604. if (txbf_enabled)
  2605. rt2x00_set_field8(&rfcsr, RFCSR39_RX_DIV, 1);
  2606. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2607. rt2800_rfcsr_write(rt2x00dev, 45, 0x9b);
  2608. }
  2609. }
  2610. static void rt2800_config_channel_rf3853(struct rt2x00_dev *rt2x00dev,
  2611. struct ieee80211_conf *conf,
  2612. struct rf_channel *rf,
  2613. struct channel_info *info)
  2614. {
  2615. u8 rfcsr;
  2616. u8 bbp;
  2617. u8 pwr1, pwr2, pwr3;
  2618. const bool txbf_enabled = false; /* TODO */
  2619. /* TODO: add band selection */
  2620. if (rf->channel <= 14)
  2621. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  2622. else if (rf->channel < 132)
  2623. rt2800_rfcsr_write(rt2x00dev, 6, 0x80);
  2624. else
  2625. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  2626. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2627. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2628. if (rf->channel <= 14)
  2629. rt2800_rfcsr_write(rt2x00dev, 11, 0x46);
  2630. else
  2631. rt2800_rfcsr_write(rt2x00dev, 11, 0x48);
  2632. if (rf->channel <= 14)
  2633. rt2800_rfcsr_write(rt2x00dev, 12, 0x1a);
  2634. else
  2635. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2636. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  2637. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2638. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2639. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2640. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2641. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2642. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2643. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2644. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2645. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2646. switch (rt2x00dev->default_ant.tx_chain_num) {
  2647. case 3:
  2648. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 1);
  2649. fallthrough;
  2650. case 2:
  2651. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2652. fallthrough;
  2653. case 1:
  2654. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2655. break;
  2656. }
  2657. switch (rt2x00dev->default_ant.rx_chain_num) {
  2658. case 3:
  2659. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 1);
  2660. fallthrough;
  2661. case 2:
  2662. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2663. fallthrough;
  2664. case 1:
  2665. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2666. break;
  2667. }
  2668. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2669. rt2800_freq_cal_mode1(rt2x00dev);
  2670. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  2671. if (!conf_is_ht40(conf))
  2672. rfcsr &= ~(0x06);
  2673. else
  2674. rfcsr |= 0x06;
  2675. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  2676. if (rf->channel <= 14)
  2677. rt2800_rfcsr_write(rt2x00dev, 31, 0xa0);
  2678. else
  2679. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  2680. if (conf_is_ht40(conf))
  2681. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  2682. else
  2683. rt2800_rfcsr_write(rt2x00dev, 32, 0xd8);
  2684. if (rf->channel <= 14)
  2685. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  2686. else
  2687. rt2800_rfcsr_write(rt2x00dev, 34, 0x20);
  2688. /* loopback RF_BS */
  2689. rfcsr = rt2800_rfcsr_read(rt2x00dev, 36);
  2690. if (rf->channel <= 14)
  2691. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 1);
  2692. else
  2693. rt2x00_set_field8(&rfcsr, RFCSR36_RF_BS, 0);
  2694. rt2800_rfcsr_write(rt2x00dev, 36, rfcsr);
  2695. if (rf->channel <= 14)
  2696. rfcsr = 0x23;
  2697. else if (rf->channel < 100)
  2698. rfcsr = 0x36;
  2699. else if (rf->channel < 132)
  2700. rfcsr = 0x32;
  2701. else
  2702. rfcsr = 0x30;
  2703. if (txbf_enabled)
  2704. rfcsr |= 0x40;
  2705. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  2706. if (rf->channel <= 14)
  2707. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  2708. else
  2709. rt2800_rfcsr_write(rt2x00dev, 44, 0x9b);
  2710. if (rf->channel <= 14)
  2711. rfcsr = 0xbb;
  2712. else if (rf->channel < 100)
  2713. rfcsr = 0xeb;
  2714. else if (rf->channel < 132)
  2715. rfcsr = 0xb3;
  2716. else
  2717. rfcsr = 0x9b;
  2718. rt2800_rfcsr_write(rt2x00dev, 45, rfcsr);
  2719. if (rf->channel <= 14)
  2720. rfcsr = 0x8e;
  2721. else
  2722. rfcsr = 0x8a;
  2723. if (txbf_enabled)
  2724. rfcsr |= 0x20;
  2725. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2726. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  2727. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  2728. if (rf->channel <= 14)
  2729. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  2730. else
  2731. rt2800_rfcsr_write(rt2x00dev, 51, 0x51);
  2732. rfcsr = rt2800_rfcsr_read(rt2x00dev, 52);
  2733. if (rf->channel <= 14)
  2734. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  2735. else
  2736. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  2737. if (rf->channel <= 14) {
  2738. pwr1 = info->default_power1 & 0x1f;
  2739. pwr2 = info->default_power2 & 0x1f;
  2740. pwr3 = info->default_power3 & 0x1f;
  2741. } else {
  2742. pwr1 = 0x48 | ((info->default_power1 & 0x18) << 1) |
  2743. (info->default_power1 & 0x7);
  2744. pwr2 = 0x48 | ((info->default_power2 & 0x18) << 1) |
  2745. (info->default_power2 & 0x7);
  2746. pwr3 = 0x48 | ((info->default_power3 & 0x18) << 1) |
  2747. (info->default_power3 & 0x7);
  2748. }
  2749. rt2800_rfcsr_write(rt2x00dev, 53, pwr1);
  2750. rt2800_rfcsr_write(rt2x00dev, 54, pwr2);
  2751. rt2800_rfcsr_write(rt2x00dev, 55, pwr3);
  2752. rt2x00_dbg(rt2x00dev, "Channel:%d, pwr1:%02x, pwr2:%02x, pwr3:%02x\n",
  2753. rf->channel, pwr1, pwr2, pwr3);
  2754. bbp = (info->default_power1 >> 5) |
  2755. ((info->default_power2 & 0xe0) >> 1);
  2756. rt2800_bbp_write(rt2x00dev, 109, bbp);
  2757. bbp = rt2800_bbp_read(rt2x00dev, 110);
  2758. bbp &= 0x0f;
  2759. bbp |= (info->default_power3 & 0xe0) >> 1;
  2760. rt2800_bbp_write(rt2x00dev, 110, bbp);
  2761. rfcsr = rt2800_rfcsr_read(rt2x00dev, 57);
  2762. if (rf->channel <= 14)
  2763. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  2764. else
  2765. rt2800_rfcsr_write(rt2x00dev, 57, 0x3e);
  2766. /* Enable RF tuning */
  2767. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  2768. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  2769. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  2770. udelay(2000);
  2771. bbp = rt2800_bbp_read(rt2x00dev, 49);
  2772. /* clear update flag */
  2773. rt2800_bbp_write(rt2x00dev, 49, bbp & 0xfe);
  2774. rt2800_bbp_write(rt2x00dev, 49, bbp);
  2775. /* TODO: add calibration for TxBF */
  2776. }
  2777. #define POWER_BOUND 0x27
  2778. #define POWER_BOUND_5G 0x2b
  2779. static void rt2800_config_channel_rf3290(struct rt2x00_dev *rt2x00dev,
  2780. struct ieee80211_conf *conf,
  2781. struct rf_channel *rf,
  2782. struct channel_info *info)
  2783. {
  2784. u8 rfcsr;
  2785. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2786. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2787. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2788. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2789. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2790. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2791. if (info->default_power1 > POWER_BOUND)
  2792. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2793. else
  2794. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2795. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2796. rt2800_freq_cal_mode1(rt2x00dev);
  2797. if (rf->channel <= 14) {
  2798. if (rf->channel == 6)
  2799. rt2800_bbp_write(rt2x00dev, 68, 0x0c);
  2800. else
  2801. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  2802. if (rf->channel >= 1 && rf->channel <= 6)
  2803. rt2800_bbp_write(rt2x00dev, 59, 0x0f);
  2804. else if (rf->channel >= 7 && rf->channel <= 11)
  2805. rt2800_bbp_write(rt2x00dev, 59, 0x0e);
  2806. else if (rf->channel >= 12 && rf->channel <= 14)
  2807. rt2800_bbp_write(rt2x00dev, 59, 0x0d);
  2808. }
  2809. }
  2810. static void rt2800_config_channel_rf3322(struct rt2x00_dev *rt2x00dev,
  2811. struct ieee80211_conf *conf,
  2812. struct rf_channel *rf,
  2813. struct channel_info *info)
  2814. {
  2815. u8 rfcsr;
  2816. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2817. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2818. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  2819. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  2820. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  2821. if (info->default_power1 > POWER_BOUND)
  2822. rt2800_rfcsr_write(rt2x00dev, 47, POWER_BOUND);
  2823. else
  2824. rt2800_rfcsr_write(rt2x00dev, 47, info->default_power1);
  2825. if (info->default_power2 > POWER_BOUND)
  2826. rt2800_rfcsr_write(rt2x00dev, 48, POWER_BOUND);
  2827. else
  2828. rt2800_rfcsr_write(rt2x00dev, 48, info->default_power2);
  2829. rt2800_freq_cal_mode1(rt2x00dev);
  2830. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2831. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2832. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2833. if ( rt2x00dev->default_ant.tx_chain_num == 2 )
  2834. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2835. else
  2836. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 0);
  2837. if ( rt2x00dev->default_ant.rx_chain_num == 2 )
  2838. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2839. else
  2840. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 0);
  2841. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  2842. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  2843. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2844. rt2800_rfcsr_write(rt2x00dev, 31, 80);
  2845. }
  2846. static void rt2800_config_channel_rf53xx(struct rt2x00_dev *rt2x00dev,
  2847. struct ieee80211_conf *conf,
  2848. struct rf_channel *rf,
  2849. struct channel_info *info)
  2850. {
  2851. u8 rfcsr;
  2852. int idx = rf->channel-1;
  2853. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1);
  2854. rt2800_rfcsr_write(rt2x00dev, 9, rf->rf3);
  2855. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2856. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf2);
  2857. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2858. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  2859. if (info->default_power1 > POWER_BOUND)
  2860. rt2x00_set_field8(&rfcsr, RFCSR49_TX, POWER_BOUND);
  2861. else
  2862. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  2863. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  2864. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2865. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  2866. if (info->default_power2 > POWER_BOUND)
  2867. rt2x00_set_field8(&rfcsr, RFCSR50_TX, POWER_BOUND);
  2868. else
  2869. rt2x00_set_field8(&rfcsr, RFCSR50_TX,
  2870. info->default_power2);
  2871. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  2872. }
  2873. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  2874. if (rt2x00_rt(rt2x00dev, RT5392)) {
  2875. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2876. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2877. }
  2878. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2879. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  2880. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 1);
  2881. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 1);
  2882. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2883. rt2800_freq_cal_mode1(rt2x00dev);
  2884. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  2885. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2886. /* r55/r59 value array of channel 1~14 */
  2887. static const u8 r55_bt_rev[] = {0x83, 0x83,
  2888. 0x83, 0x73, 0x73, 0x63, 0x53, 0x53,
  2889. 0x53, 0x43, 0x43, 0x43, 0x43, 0x43};
  2890. static const u8 r59_bt_rev[] = {0x0e, 0x0e,
  2891. 0x0e, 0x0e, 0x0e, 0x0b, 0x0a, 0x09,
  2892. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07};
  2893. rt2800_rfcsr_write(rt2x00dev, 55,
  2894. r55_bt_rev[idx]);
  2895. rt2800_rfcsr_write(rt2x00dev, 59,
  2896. r59_bt_rev[idx]);
  2897. } else {
  2898. static const u8 r59_bt[] = {0x8b, 0x8b, 0x8b,
  2899. 0x8b, 0x8b, 0x8b, 0x8b, 0x8a, 0x89,
  2900. 0x88, 0x88, 0x86, 0x85, 0x84};
  2901. rt2800_rfcsr_write(rt2x00dev, 59, r59_bt[idx]);
  2902. }
  2903. } else {
  2904. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  2905. static const u8 r55_nonbt_rev[] = {0x23, 0x23,
  2906. 0x23, 0x23, 0x13, 0x13, 0x03, 0x03,
  2907. 0x03, 0x03, 0x03, 0x03, 0x03, 0x03};
  2908. static const u8 r59_nonbt_rev[] = {0x07, 0x07,
  2909. 0x07, 0x07, 0x07, 0x07, 0x07, 0x07,
  2910. 0x07, 0x07, 0x06, 0x05, 0x04, 0x04};
  2911. rt2800_rfcsr_write(rt2x00dev, 55,
  2912. r55_nonbt_rev[idx]);
  2913. rt2800_rfcsr_write(rt2x00dev, 59,
  2914. r59_nonbt_rev[idx]);
  2915. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  2916. rt2x00_rt(rt2x00dev, RT5392) ||
  2917. rt2x00_rt(rt2x00dev, RT6352)) {
  2918. static const u8 r59_non_bt[] = {0x8f, 0x8f,
  2919. 0x8f, 0x8f, 0x8f, 0x8f, 0x8f, 0x8d,
  2920. 0x8a, 0x88, 0x88, 0x87, 0x87, 0x86};
  2921. rt2800_rfcsr_write(rt2x00dev, 59,
  2922. r59_non_bt[idx]);
  2923. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  2924. static const u8 r59_non_bt[] = {0x0b, 0x0b,
  2925. 0x0b, 0x0b, 0x0b, 0x0b, 0x0b, 0x0a,
  2926. 0x0a, 0x09, 0x08, 0x07, 0x07, 0x06};
  2927. rt2800_rfcsr_write(rt2x00dev, 59,
  2928. r59_non_bt[idx]);
  2929. }
  2930. }
  2931. }
  2932. static void rt2800_config_channel_rf55xx(struct rt2x00_dev *rt2x00dev,
  2933. struct ieee80211_conf *conf,
  2934. struct rf_channel *rf,
  2935. struct channel_info *info)
  2936. {
  2937. u8 rfcsr, ep_reg;
  2938. u32 reg;
  2939. int power_bound;
  2940. /* TODO */
  2941. const bool is_11b = false;
  2942. const bool is_type_ep = false;
  2943. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  2944. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL,
  2945. (rf->channel > 14 || conf_is_ht40(conf)) ? 5 : 0);
  2946. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2947. /* Order of values on rf_channel entry: N, K, mod, R */
  2948. rt2800_rfcsr_write(rt2x00dev, 8, rf->rf1 & 0xff);
  2949. rfcsr = rt2800_rfcsr_read(rt2x00dev, 9);
  2950. rt2x00_set_field8(&rfcsr, RFCSR9_K, rf->rf2 & 0xf);
  2951. rt2x00_set_field8(&rfcsr, RFCSR9_N, (rf->rf1 & 0x100) >> 8);
  2952. rt2x00_set_field8(&rfcsr, RFCSR9_MOD, ((rf->rf3 - 8) & 0x4) >> 2);
  2953. rt2800_rfcsr_write(rt2x00dev, 9, rfcsr);
  2954. rfcsr = rt2800_rfcsr_read(rt2x00dev, 11);
  2955. rt2x00_set_field8(&rfcsr, RFCSR11_R, rf->rf4 - 1);
  2956. rt2x00_set_field8(&rfcsr, RFCSR11_MOD, (rf->rf3 - 8) & 0x3);
  2957. rt2800_rfcsr_write(rt2x00dev, 11, rfcsr);
  2958. if (rf->channel <= 14) {
  2959. rt2800_rfcsr_write(rt2x00dev, 10, 0x90);
  2960. /* FIXME: RF11 owerwrite ? */
  2961. rt2800_rfcsr_write(rt2x00dev, 11, 0x4A);
  2962. rt2800_rfcsr_write(rt2x00dev, 12, 0x52);
  2963. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  2964. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  2965. rt2800_rfcsr_write(rt2x00dev, 24, 0x4A);
  2966. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  2967. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  2968. rt2800_rfcsr_write(rt2x00dev, 36, 0x80);
  2969. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  2970. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  2971. rt2800_rfcsr_write(rt2x00dev, 39, 0x1B);
  2972. rt2800_rfcsr_write(rt2x00dev, 40, 0x0D);
  2973. rt2800_rfcsr_write(rt2x00dev, 41, 0x9B);
  2974. rt2800_rfcsr_write(rt2x00dev, 42, 0xD5);
  2975. rt2800_rfcsr_write(rt2x00dev, 43, 0x72);
  2976. rt2800_rfcsr_write(rt2x00dev, 44, 0x0E);
  2977. rt2800_rfcsr_write(rt2x00dev, 45, 0xA2);
  2978. rt2800_rfcsr_write(rt2x00dev, 46, 0x6B);
  2979. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  2980. rt2800_rfcsr_write(rt2x00dev, 51, 0x3E);
  2981. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  2982. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  2983. rt2800_rfcsr_write(rt2x00dev, 56, 0xA1);
  2984. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  2985. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  2986. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  2987. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  2988. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  2989. /* TODO RF27 <- tssi */
  2990. rfcsr = rf->channel <= 10 ? 0x07 : 0x06;
  2991. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  2992. rt2800_rfcsr_write(rt2x00dev, 59, rfcsr);
  2993. if (is_11b) {
  2994. /* CCK */
  2995. rt2800_rfcsr_write(rt2x00dev, 31, 0xF8);
  2996. rt2800_rfcsr_write(rt2x00dev, 32, 0xC0);
  2997. if (is_type_ep)
  2998. rt2800_rfcsr_write(rt2x00dev, 55, 0x06);
  2999. else
  3000. rt2800_rfcsr_write(rt2x00dev, 55, 0x47);
  3001. } else {
  3002. /* OFDM */
  3003. if (is_type_ep)
  3004. rt2800_rfcsr_write(rt2x00dev, 55, 0x03);
  3005. else
  3006. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  3007. }
  3008. power_bound = POWER_BOUND;
  3009. ep_reg = 0x2;
  3010. } else {
  3011. rt2800_rfcsr_write(rt2x00dev, 10, 0x97);
  3012. /* FIMXE: RF11 overwrite */
  3013. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  3014. rt2800_rfcsr_write(rt2x00dev, 25, 0xBF);
  3015. rt2800_rfcsr_write(rt2x00dev, 27, 0x42);
  3016. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  3017. rt2800_rfcsr_write(rt2x00dev, 37, 0x04);
  3018. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  3019. rt2800_rfcsr_write(rt2x00dev, 40, 0x42);
  3020. rt2800_rfcsr_write(rt2x00dev, 41, 0xBB);
  3021. rt2800_rfcsr_write(rt2x00dev, 42, 0xD7);
  3022. rt2800_rfcsr_write(rt2x00dev, 45, 0x41);
  3023. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  3024. rt2800_rfcsr_write(rt2x00dev, 57, 0x77);
  3025. rt2800_rfcsr_write(rt2x00dev, 60, 0x05);
  3026. rt2800_rfcsr_write(rt2x00dev, 61, 0x01);
  3027. /* TODO RF27 <- tssi */
  3028. if (rf->channel >= 36 && rf->channel <= 64) {
  3029. rt2800_rfcsr_write(rt2x00dev, 12, 0x2E);
  3030. rt2800_rfcsr_write(rt2x00dev, 13, 0x22);
  3031. rt2800_rfcsr_write(rt2x00dev, 22, 0x60);
  3032. rt2800_rfcsr_write(rt2x00dev, 23, 0x7F);
  3033. if (rf->channel <= 50)
  3034. rt2800_rfcsr_write(rt2x00dev, 24, 0x09);
  3035. else if (rf->channel >= 52)
  3036. rt2800_rfcsr_write(rt2x00dev, 24, 0x07);
  3037. rt2800_rfcsr_write(rt2x00dev, 39, 0x1C);
  3038. rt2800_rfcsr_write(rt2x00dev, 43, 0x5B);
  3039. rt2800_rfcsr_write(rt2x00dev, 44, 0X40);
  3040. rt2800_rfcsr_write(rt2x00dev, 46, 0X00);
  3041. rt2800_rfcsr_write(rt2x00dev, 51, 0xFE);
  3042. rt2800_rfcsr_write(rt2x00dev, 52, 0x0C);
  3043. rt2800_rfcsr_write(rt2x00dev, 54, 0xF8);
  3044. if (rf->channel <= 50) {
  3045. rt2800_rfcsr_write(rt2x00dev, 55, 0x06),
  3046. rt2800_rfcsr_write(rt2x00dev, 56, 0xD3);
  3047. } else if (rf->channel >= 52) {
  3048. rt2800_rfcsr_write(rt2x00dev, 55, 0x04);
  3049. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  3050. }
  3051. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  3052. rt2800_rfcsr_write(rt2x00dev, 59, 0x7F);
  3053. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  3054. } else if (rf->channel >= 100 && rf->channel <= 165) {
  3055. rt2800_rfcsr_write(rt2x00dev, 12, 0x0E);
  3056. rt2800_rfcsr_write(rt2x00dev, 13, 0x42);
  3057. rt2800_rfcsr_write(rt2x00dev, 22, 0x40);
  3058. if (rf->channel <= 153) {
  3059. rt2800_rfcsr_write(rt2x00dev, 23, 0x3C);
  3060. rt2800_rfcsr_write(rt2x00dev, 24, 0x06);
  3061. } else if (rf->channel >= 155) {
  3062. rt2800_rfcsr_write(rt2x00dev, 23, 0x38);
  3063. rt2800_rfcsr_write(rt2x00dev, 24, 0x05);
  3064. }
  3065. if (rf->channel <= 138) {
  3066. rt2800_rfcsr_write(rt2x00dev, 39, 0x1A);
  3067. rt2800_rfcsr_write(rt2x00dev, 43, 0x3B);
  3068. rt2800_rfcsr_write(rt2x00dev, 44, 0x20);
  3069. rt2800_rfcsr_write(rt2x00dev, 46, 0x18);
  3070. } else if (rf->channel >= 140) {
  3071. rt2800_rfcsr_write(rt2x00dev, 39, 0x18);
  3072. rt2800_rfcsr_write(rt2x00dev, 43, 0x1B);
  3073. rt2800_rfcsr_write(rt2x00dev, 44, 0x10);
  3074. rt2800_rfcsr_write(rt2x00dev, 46, 0X08);
  3075. }
  3076. if (rf->channel <= 124)
  3077. rt2800_rfcsr_write(rt2x00dev, 51, 0xFC);
  3078. else if (rf->channel >= 126)
  3079. rt2800_rfcsr_write(rt2x00dev, 51, 0xEC);
  3080. if (rf->channel <= 138)
  3081. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  3082. else if (rf->channel >= 140)
  3083. rt2800_rfcsr_write(rt2x00dev, 52, 0x06);
  3084. rt2800_rfcsr_write(rt2x00dev, 54, 0xEB);
  3085. if (rf->channel <= 138)
  3086. rt2800_rfcsr_write(rt2x00dev, 55, 0x01);
  3087. else if (rf->channel >= 140)
  3088. rt2800_rfcsr_write(rt2x00dev, 55, 0x00);
  3089. if (rf->channel <= 128)
  3090. rt2800_rfcsr_write(rt2x00dev, 56, 0xBB);
  3091. else if (rf->channel >= 130)
  3092. rt2800_rfcsr_write(rt2x00dev, 56, 0xAB);
  3093. if (rf->channel <= 116)
  3094. rt2800_rfcsr_write(rt2x00dev, 58, 0x1D);
  3095. else if (rf->channel >= 118)
  3096. rt2800_rfcsr_write(rt2x00dev, 58, 0x15);
  3097. if (rf->channel <= 138)
  3098. rt2800_rfcsr_write(rt2x00dev, 59, 0x3F);
  3099. else if (rf->channel >= 140)
  3100. rt2800_rfcsr_write(rt2x00dev, 59, 0x7C);
  3101. if (rf->channel <= 116)
  3102. rt2800_rfcsr_write(rt2x00dev, 62, 0x1D);
  3103. else if (rf->channel >= 118)
  3104. rt2800_rfcsr_write(rt2x00dev, 62, 0x15);
  3105. }
  3106. power_bound = POWER_BOUND_5G;
  3107. ep_reg = 0x3;
  3108. }
  3109. rfcsr = rt2800_rfcsr_read(rt2x00dev, 49);
  3110. if (info->default_power1 > power_bound)
  3111. rt2x00_set_field8(&rfcsr, RFCSR49_TX, power_bound);
  3112. else
  3113. rt2x00_set_field8(&rfcsr, RFCSR49_TX, info->default_power1);
  3114. if (is_type_ep)
  3115. rt2x00_set_field8(&rfcsr, RFCSR49_EP, ep_reg);
  3116. rt2800_rfcsr_write(rt2x00dev, 49, rfcsr);
  3117. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  3118. if (info->default_power2 > power_bound)
  3119. rt2x00_set_field8(&rfcsr, RFCSR50_TX, power_bound);
  3120. else
  3121. rt2x00_set_field8(&rfcsr, RFCSR50_TX, info->default_power2);
  3122. if (is_type_ep)
  3123. rt2x00_set_field8(&rfcsr, RFCSR50_EP, ep_reg);
  3124. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  3125. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  3126. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  3127. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  3128. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD,
  3129. rt2x00dev->default_ant.tx_chain_num >= 1);
  3130. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD,
  3131. rt2x00dev->default_ant.tx_chain_num == 2);
  3132. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_PD, 0);
  3133. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD,
  3134. rt2x00dev->default_ant.rx_chain_num >= 1);
  3135. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD,
  3136. rt2x00dev->default_ant.rx_chain_num == 2);
  3137. rt2x00_set_field8(&rfcsr, RFCSR1_RX2_PD, 0);
  3138. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3139. rt2800_rfcsr_write(rt2x00dev, 6, 0xe4);
  3140. if (conf_is_ht40(conf))
  3141. rt2800_rfcsr_write(rt2x00dev, 30, 0x16);
  3142. else
  3143. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  3144. if (!is_11b) {
  3145. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  3146. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  3147. }
  3148. /* TODO proper frequency adjustment */
  3149. rt2800_freq_cal_mode1(rt2x00dev);
  3150. /* TODO merge with others */
  3151. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  3152. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3153. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3154. /* BBP settings */
  3155. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3156. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3157. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3158. rt2800_bbp_write(rt2x00dev, 79, (rf->channel <= 14) ? 0x1C : 0x18);
  3159. rt2800_bbp_write(rt2x00dev, 80, (rf->channel <= 14) ? 0x0E : 0x08);
  3160. rt2800_bbp_write(rt2x00dev, 81, (rf->channel <= 14) ? 0x3A : 0x38);
  3161. rt2800_bbp_write(rt2x00dev, 82, (rf->channel <= 14) ? 0x62 : 0x92);
  3162. /* GLRT band configuration */
  3163. rt2800_bbp_write(rt2x00dev, 195, 128);
  3164. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0xE0 : 0xF0);
  3165. rt2800_bbp_write(rt2x00dev, 195, 129);
  3166. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x1F : 0x1E);
  3167. rt2800_bbp_write(rt2x00dev, 195, 130);
  3168. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x38 : 0x28);
  3169. rt2800_bbp_write(rt2x00dev, 195, 131);
  3170. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x32 : 0x20);
  3171. rt2800_bbp_write(rt2x00dev, 195, 133);
  3172. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x28 : 0x7F);
  3173. rt2800_bbp_write(rt2x00dev, 195, 124);
  3174. rt2800_bbp_write(rt2x00dev, 196, (rf->channel <= 14) ? 0x19 : 0x7F);
  3175. }
  3176. static void rt2800_config_channel_rf7620(struct rt2x00_dev *rt2x00dev,
  3177. struct ieee80211_conf *conf,
  3178. struct rf_channel *rf,
  3179. struct channel_info *info)
  3180. {
  3181. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  3182. u8 rx_agc_fc, tx_agc_fc;
  3183. u8 rfcsr;
  3184. /* Frequeny plan setting */
  3185. /* Rdiv setting (set 0x03 if Xtal==20)
  3186. * R13[1:0]
  3187. */
  3188. rfcsr = rt2800_rfcsr_read(rt2x00dev, 13);
  3189. rt2x00_set_field8(&rfcsr, RFCSR13_RDIV_MT7620,
  3190. rt2800_clk_is_20mhz(rt2x00dev) ? 3 : 0);
  3191. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  3192. /* N setting
  3193. * R20[7:0] in rf->rf1
  3194. * R21[0] always 0
  3195. */
  3196. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  3197. rfcsr = (rf->rf1 & 0x00ff);
  3198. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  3199. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  3200. rt2x00_set_field8(&rfcsr, RFCSR21_BIT1, 0);
  3201. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3202. /* K setting (always 0)
  3203. * R16[3:0] (RF PLL freq selection)
  3204. */
  3205. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  3206. rt2x00_set_field8(&rfcsr, RFCSR16_RF_PLL_FREQ_SEL_MT7620, 0);
  3207. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  3208. /* D setting (always 0)
  3209. * R22[2:0] (D=15, R22[2:0]=<111>)
  3210. */
  3211. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  3212. rt2x00_set_field8(&rfcsr, RFCSR22_FREQPLAN_D_MT7620, 0);
  3213. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  3214. /* Ksd setting
  3215. * Ksd: R17<7:0> in rf->rf2
  3216. * R18<7:0> in rf->rf3
  3217. * R19<1:0> in rf->rf4
  3218. */
  3219. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  3220. rfcsr = rf->rf2;
  3221. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  3222. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  3223. rfcsr = rf->rf3;
  3224. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  3225. rfcsr = rt2800_rfcsr_read(rt2x00dev, 19);
  3226. rt2x00_set_field8(&rfcsr, RFCSR19_K, rf->rf4);
  3227. rt2800_rfcsr_write(rt2x00dev, 19, rfcsr);
  3228. /* Default: XO=20MHz , SDM mode */
  3229. rfcsr = rt2800_rfcsr_read(rt2x00dev, 16);
  3230. rt2x00_set_field8(&rfcsr, RFCSR16_SDM_MODE_MT7620, 0x80);
  3231. rt2800_rfcsr_write(rt2x00dev, 16, rfcsr);
  3232. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  3233. rt2x00_set_field8(&rfcsr, RFCSR21_BIT8, 1);
  3234. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  3235. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  3236. rt2x00_set_field8(&rfcsr, RFCSR1_TX2_EN_MT7620,
  3237. rt2x00dev->default_ant.tx_chain_num != 1);
  3238. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  3239. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  3240. rt2x00_set_field8(&rfcsr, RFCSR2_TX2_EN_MT7620,
  3241. rt2x00dev->default_ant.tx_chain_num != 1);
  3242. rt2x00_set_field8(&rfcsr, RFCSR2_RX2_EN_MT7620,
  3243. rt2x00dev->default_ant.rx_chain_num != 1);
  3244. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  3245. rfcsr = rt2800_rfcsr_read(rt2x00dev, 42);
  3246. rt2x00_set_field8(&rfcsr, RFCSR42_TX2_EN_MT7620,
  3247. rt2x00dev->default_ant.tx_chain_num != 1);
  3248. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  3249. /* RF for DC Cal BW */
  3250. if (conf_is_ht40(conf)) {
  3251. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  3252. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  3253. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  3254. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  3255. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  3256. } else {
  3257. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x20);
  3258. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x20);
  3259. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x00);
  3260. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x20);
  3261. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x20);
  3262. }
  3263. if (conf_is_ht40(conf)) {
  3264. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x08);
  3265. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x08);
  3266. } else {
  3267. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x28);
  3268. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x28);
  3269. }
  3270. rfcsr = rt2800_rfcsr_read(rt2x00dev, 28);
  3271. rt2x00_set_field8(&rfcsr, RFCSR28_CH11_HT40,
  3272. conf_is_ht40(conf) && (rf->channel == 11));
  3273. rt2800_rfcsr_write(rt2x00dev, 28, rfcsr);
  3274. if (!test_bit(DEVICE_STATE_SCANNING, &rt2x00dev->flags)) {
  3275. if (conf_is_ht40(conf)) {
  3276. rx_agc_fc = drv_data->rx_calibration_bw40;
  3277. tx_agc_fc = drv_data->tx_calibration_bw40;
  3278. } else {
  3279. rx_agc_fc = drv_data->rx_calibration_bw20;
  3280. tx_agc_fc = drv_data->tx_calibration_bw20;
  3281. }
  3282. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  3283. rfcsr &= (~0x3F);
  3284. rfcsr |= rx_agc_fc;
  3285. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rfcsr);
  3286. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  3287. rfcsr &= (~0x3F);
  3288. rfcsr |= rx_agc_fc;
  3289. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rfcsr);
  3290. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 6);
  3291. rfcsr &= (~0x3F);
  3292. rfcsr |= rx_agc_fc;
  3293. rt2800_rfcsr_write_bank(rt2x00dev, 7, 6, rfcsr);
  3294. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 7);
  3295. rfcsr &= (~0x3F);
  3296. rfcsr |= rx_agc_fc;
  3297. rt2800_rfcsr_write_bank(rt2x00dev, 7, 7, rfcsr);
  3298. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  3299. rfcsr &= (~0x3F);
  3300. rfcsr |= tx_agc_fc;
  3301. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rfcsr);
  3302. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  3303. rfcsr &= (~0x3F);
  3304. rfcsr |= tx_agc_fc;
  3305. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rfcsr);
  3306. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 58);
  3307. rfcsr &= (~0x3F);
  3308. rfcsr |= tx_agc_fc;
  3309. rt2800_rfcsr_write_bank(rt2x00dev, 7, 58, rfcsr);
  3310. rfcsr = rt2800_rfcsr_read_bank(rt2x00dev, 7, 59);
  3311. rfcsr &= (~0x3F);
  3312. rfcsr |= tx_agc_fc;
  3313. rt2800_rfcsr_write_bank(rt2x00dev, 7, 59, rfcsr);
  3314. }
  3315. if (conf_is_ht40(conf)) {
  3316. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x10);
  3317. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2f);
  3318. } else {
  3319. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1a);
  3320. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x40);
  3321. }
  3322. }
  3323. static void rt2800_config_alc(struct rt2x00_dev *rt2x00dev,
  3324. struct ieee80211_channel *chan,
  3325. int power_level) {
  3326. u16 eeprom, target_power, max_power;
  3327. u32 mac_sys_ctrl;
  3328. u32 reg;
  3329. u8 bbp;
  3330. /* hardware unit is 0.5dBm, limited to 23.5dBm */
  3331. power_level *= 2;
  3332. if (power_level > 0x2f)
  3333. power_level = 0x2f;
  3334. max_power = chan->max_power * 2;
  3335. if (max_power > 0x2f)
  3336. max_power = 0x2f;
  3337. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_0);
  3338. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, power_level);
  3339. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, power_level);
  3340. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_0, max_power);
  3341. rt2x00_set_field32(&reg, TX_ALC_CFG_0_LIMIT_1, max_power);
  3342. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  3343. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_INTERNAL_TX_ALC)) {
  3344. /* init base power by eeprom target power */
  3345. target_power = rt2800_eeprom_read(rt2x00dev,
  3346. EEPROM_TXPOWER_INIT);
  3347. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_0, target_power);
  3348. rt2x00_set_field32(&reg, TX_ALC_CFG_0_CH_INIT_1, target_power);
  3349. }
  3350. rt2800_register_write(rt2x00dev, TX_ALC_CFG_0, reg);
  3351. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  3352. rt2x00_set_field32(&reg, TX_ALC_CFG_1_TX_TEMP_COMP, 0);
  3353. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  3354. /* Save MAC SYS CTRL registers */
  3355. mac_sys_ctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  3356. /* Disable Tx/Rx */
  3357. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0);
  3358. /* Check MAC Tx/Rx idle */
  3359. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY)))
  3360. rt2x00_warn(rt2x00dev, "RF busy while configuring ALC\n");
  3361. if (chan->center_freq > 2457) {
  3362. bbp = rt2800_bbp_read(rt2x00dev, 30);
  3363. bbp = 0x40;
  3364. rt2800_bbp_write(rt2x00dev, 30, bbp);
  3365. rt2800_rfcsr_write(rt2x00dev, 39, 0);
  3366. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  3367. rt2800_rfcsr_write(rt2x00dev, 42, 0xfb);
  3368. else
  3369. rt2800_rfcsr_write(rt2x00dev, 42, 0x7b);
  3370. } else {
  3371. bbp = rt2800_bbp_read(rt2x00dev, 30);
  3372. bbp = 0x1f;
  3373. rt2800_bbp_write(rt2x00dev, 30, bbp);
  3374. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  3375. if (rt2x00_has_cap_external_lna_bg(rt2x00dev))
  3376. rt2800_rfcsr_write(rt2x00dev, 42, 0xdb);
  3377. else
  3378. rt2800_rfcsr_write(rt2x00dev, 42, 0x5b);
  3379. }
  3380. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, mac_sys_ctrl);
  3381. rt2800_vco_calibration(rt2x00dev);
  3382. }
  3383. static void rt2800_bbp_write_with_rx_chain(struct rt2x00_dev *rt2x00dev,
  3384. const unsigned int word,
  3385. const u8 value)
  3386. {
  3387. u8 chain, reg;
  3388. for (chain = 0; chain < rt2x00dev->default_ant.rx_chain_num; chain++) {
  3389. reg = rt2800_bbp_read(rt2x00dev, 27);
  3390. rt2x00_set_field8(&reg, BBP27_RX_CHAIN_SEL, chain);
  3391. rt2800_bbp_write(rt2x00dev, 27, reg);
  3392. rt2800_bbp_write(rt2x00dev, word, value);
  3393. }
  3394. }
  3395. static void rt2800_iq_calibrate(struct rt2x00_dev *rt2x00dev, int channel)
  3396. {
  3397. u8 cal;
  3398. /* TX0 IQ Gain */
  3399. rt2800_bbp_write(rt2x00dev, 158, 0x2c);
  3400. if (channel <= 14)
  3401. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX0_2G);
  3402. else if (channel >= 36 && channel <= 64)
  3403. cal = rt2x00_eeprom_byte(rt2x00dev,
  3404. EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G);
  3405. else if (channel >= 100 && channel <= 138)
  3406. cal = rt2x00_eeprom_byte(rt2x00dev,
  3407. EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G);
  3408. else if (channel >= 140 && channel <= 165)
  3409. cal = rt2x00_eeprom_byte(rt2x00dev,
  3410. EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G);
  3411. else
  3412. cal = 0;
  3413. rt2800_bbp_write(rt2x00dev, 159, cal);
  3414. /* TX0 IQ Phase */
  3415. rt2800_bbp_write(rt2x00dev, 158, 0x2d);
  3416. if (channel <= 14)
  3417. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX0_2G);
  3418. else if (channel >= 36 && channel <= 64)
  3419. cal = rt2x00_eeprom_byte(rt2x00dev,
  3420. EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G);
  3421. else if (channel >= 100 && channel <= 138)
  3422. cal = rt2x00_eeprom_byte(rt2x00dev,
  3423. EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G);
  3424. else if (channel >= 140 && channel <= 165)
  3425. cal = rt2x00_eeprom_byte(rt2x00dev,
  3426. EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G);
  3427. else
  3428. cal = 0;
  3429. rt2800_bbp_write(rt2x00dev, 159, cal);
  3430. /* TX1 IQ Gain */
  3431. rt2800_bbp_write(rt2x00dev, 158, 0x4a);
  3432. if (channel <= 14)
  3433. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_GAIN_CAL_TX1_2G);
  3434. else if (channel >= 36 && channel <= 64)
  3435. cal = rt2x00_eeprom_byte(rt2x00dev,
  3436. EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G);
  3437. else if (channel >= 100 && channel <= 138)
  3438. cal = rt2x00_eeprom_byte(rt2x00dev,
  3439. EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G);
  3440. else if (channel >= 140 && channel <= 165)
  3441. cal = rt2x00_eeprom_byte(rt2x00dev,
  3442. EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G);
  3443. else
  3444. cal = 0;
  3445. rt2800_bbp_write(rt2x00dev, 159, cal);
  3446. /* TX1 IQ Phase */
  3447. rt2800_bbp_write(rt2x00dev, 158, 0x4b);
  3448. if (channel <= 14)
  3449. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_IQ_PHASE_CAL_TX1_2G);
  3450. else if (channel >= 36 && channel <= 64)
  3451. cal = rt2x00_eeprom_byte(rt2x00dev,
  3452. EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G);
  3453. else if (channel >= 100 && channel <= 138)
  3454. cal = rt2x00_eeprom_byte(rt2x00dev,
  3455. EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G);
  3456. else if (channel >= 140 && channel <= 165)
  3457. cal = rt2x00_eeprom_byte(rt2x00dev,
  3458. EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G);
  3459. else
  3460. cal = 0;
  3461. rt2800_bbp_write(rt2x00dev, 159, cal);
  3462. /* FIXME: possible RX0, RX1 callibration ? */
  3463. /* RF IQ compensation control */
  3464. rt2800_bbp_write(rt2x00dev, 158, 0x04);
  3465. cal = rt2x00_eeprom_byte(rt2x00dev, EEPROM_RF_IQ_COMPENSATION_CONTROL);
  3466. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3467. /* RF IQ imbalance compensation control */
  3468. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  3469. cal = rt2x00_eeprom_byte(rt2x00dev,
  3470. EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL);
  3471. rt2800_bbp_write(rt2x00dev, 159, cal != 0xff ? cal : 0);
  3472. }
  3473. static s8 rt2800_txpower_to_dev(struct rt2x00_dev *rt2x00dev,
  3474. unsigned int channel,
  3475. s8 txpower)
  3476. {
  3477. if (rt2x00_rt(rt2x00dev, RT3593) ||
  3478. rt2x00_rt(rt2x00dev, RT3883))
  3479. txpower = rt2x00_get_field8(txpower, EEPROM_TXPOWER_ALC);
  3480. if (channel <= 14)
  3481. return clamp_t(s8, txpower, MIN_G_TXPOWER, MAX_G_TXPOWER);
  3482. if (rt2x00_rt(rt2x00dev, RT3593) ||
  3483. rt2x00_rt(rt2x00dev, RT3883))
  3484. return clamp_t(s8, txpower, MIN_A_TXPOWER_3593,
  3485. MAX_A_TXPOWER_3593);
  3486. else
  3487. return clamp_t(s8, txpower, MIN_A_TXPOWER, MAX_A_TXPOWER);
  3488. }
  3489. static void rt3883_bbp_adjust(struct rt2x00_dev *rt2x00dev,
  3490. struct rf_channel *rf)
  3491. {
  3492. u8 bbp;
  3493. bbp = (rf->channel > 14) ? 0x48 : 0x38;
  3494. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, bbp);
  3495. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  3496. if (rf->channel <= 14) {
  3497. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3498. } else {
  3499. /* Disable CCK packet detection */
  3500. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  3501. }
  3502. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  3503. if (rf->channel > 14) {
  3504. rt2800_bbp_write(rt2x00dev, 62, 0x1d);
  3505. rt2800_bbp_write(rt2x00dev, 63, 0x1d);
  3506. rt2800_bbp_write(rt2x00dev, 64, 0x1d);
  3507. } else {
  3508. rt2800_bbp_write(rt2x00dev, 62, 0x2d);
  3509. rt2800_bbp_write(rt2x00dev, 63, 0x2d);
  3510. rt2800_bbp_write(rt2x00dev, 64, 0x2d);
  3511. }
  3512. }
  3513. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  3514. struct ieee80211_conf *conf,
  3515. struct rf_channel *rf,
  3516. struct channel_info *info)
  3517. {
  3518. u32 reg;
  3519. u32 tx_pin;
  3520. u8 bbp, rfcsr;
  3521. info->default_power1 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3522. info->default_power1);
  3523. info->default_power2 = rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3524. info->default_power2);
  3525. if (rt2x00dev->default_ant.tx_chain_num > 2)
  3526. info->default_power3 =
  3527. rt2800_txpower_to_dev(rt2x00dev, rf->channel,
  3528. info->default_power3);
  3529. switch (rt2x00dev->chip.rt) {
  3530. case RT3883:
  3531. rt3883_bbp_adjust(rt2x00dev, rf);
  3532. break;
  3533. }
  3534. switch (rt2x00dev->chip.rf) {
  3535. case RF2020:
  3536. case RF3020:
  3537. case RF3021:
  3538. case RF3022:
  3539. case RF3320:
  3540. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  3541. break;
  3542. case RF3052:
  3543. rt2800_config_channel_rf3052(rt2x00dev, conf, rf, info);
  3544. break;
  3545. case RF3053:
  3546. rt2800_config_channel_rf3053(rt2x00dev, conf, rf, info);
  3547. break;
  3548. case RF3290:
  3549. rt2800_config_channel_rf3290(rt2x00dev, conf, rf, info);
  3550. break;
  3551. case RF3322:
  3552. rt2800_config_channel_rf3322(rt2x00dev, conf, rf, info);
  3553. break;
  3554. case RF3853:
  3555. rt2800_config_channel_rf3853(rt2x00dev, conf, rf, info);
  3556. break;
  3557. case RF3070:
  3558. case RF5350:
  3559. case RF5360:
  3560. case RF5362:
  3561. case RF5370:
  3562. case RF5372:
  3563. case RF5390:
  3564. case RF5392:
  3565. rt2800_config_channel_rf53xx(rt2x00dev, conf, rf, info);
  3566. break;
  3567. case RF5592:
  3568. rt2800_config_channel_rf55xx(rt2x00dev, conf, rf, info);
  3569. break;
  3570. case RF7620:
  3571. rt2800_config_channel_rf7620(rt2x00dev, conf, rf, info);
  3572. break;
  3573. default:
  3574. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  3575. }
  3576. if (rt2x00_rf(rt2x00dev, RF3070) ||
  3577. rt2x00_rf(rt2x00dev, RF3290) ||
  3578. rt2x00_rf(rt2x00dev, RF3322) ||
  3579. rt2x00_rf(rt2x00dev, RF5350) ||
  3580. rt2x00_rf(rt2x00dev, RF5360) ||
  3581. rt2x00_rf(rt2x00dev, RF5362) ||
  3582. rt2x00_rf(rt2x00dev, RF5370) ||
  3583. rt2x00_rf(rt2x00dev, RF5372) ||
  3584. rt2x00_rf(rt2x00dev, RF5390) ||
  3585. rt2x00_rf(rt2x00dev, RF5392)) {
  3586. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  3587. if (rt2x00_rf(rt2x00dev, RF3322)) {
  3588. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_TX_H20M,
  3589. conf_is_ht40(conf));
  3590. rt2x00_set_field8(&rfcsr, RF3322_RFCSR30_RX_H20M,
  3591. conf_is_ht40(conf));
  3592. } else {
  3593. rt2x00_set_field8(&rfcsr, RFCSR30_TX_H20M,
  3594. conf_is_ht40(conf));
  3595. rt2x00_set_field8(&rfcsr, RFCSR30_RX_H20M,
  3596. conf_is_ht40(conf));
  3597. }
  3598. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  3599. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  3600. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  3601. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  3602. }
  3603. /*
  3604. * Change BBP settings
  3605. */
  3606. if (rt2x00_rt(rt2x00dev, RT3352)) {
  3607. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3608. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3609. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3610. rt2800_bbp_write(rt2x00dev, 27, 0x0);
  3611. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3612. rt2800_bbp_write(rt2x00dev, 27, 0x20);
  3613. rt2800_bbp_write(rt2x00dev, 66, 0x26 + rt2x00dev->lna_gain);
  3614. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3615. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  3616. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  3617. if (rf->channel > 14) {
  3618. /* Disable CCK Packet detection on 5GHz */
  3619. rt2800_bbp_write(rt2x00dev, 70, 0x00);
  3620. } else {
  3621. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3622. }
  3623. if (conf_is_ht40(conf))
  3624. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  3625. else
  3626. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3627. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3628. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3629. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3630. rt2800_bbp_write(rt2x00dev, 77, 0x98);
  3631. } else if (rt2x00_rt(rt2x00dev, RT3883)) {
  3632. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3633. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3634. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3635. if (rt2x00dev->default_ant.rx_chain_num > 1)
  3636. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  3637. else
  3638. rt2800_bbp_write(rt2x00dev, 86, 0);
  3639. } else {
  3640. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  3641. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  3642. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  3643. if (rt2x00_rt(rt2x00dev, RT6352))
  3644. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  3645. else
  3646. rt2800_bbp_write(rt2x00dev, 86, 0);
  3647. }
  3648. if (rf->channel <= 14) {
  3649. if (!rt2x00_rt(rt2x00dev, RT5390) &&
  3650. !rt2x00_rt(rt2x00dev, RT5392) &&
  3651. !rt2x00_rt(rt2x00dev, RT6352)) {
  3652. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3653. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3654. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3655. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3656. } else {
  3657. if (rt2x00_rt(rt2x00dev, RT3593))
  3658. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  3659. else
  3660. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  3661. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3662. }
  3663. if (rt2x00_rt(rt2x00dev, RT3593) ||
  3664. rt2x00_rt(rt2x00dev, RT3883))
  3665. rt2800_bbp_write(rt2x00dev, 83, 0x8a);
  3666. }
  3667. } else {
  3668. if (rt2x00_rt(rt2x00dev, RT3572))
  3669. rt2800_bbp_write(rt2x00dev, 82, 0x94);
  3670. else if (rt2x00_rt(rt2x00dev, RT3593) ||
  3671. rt2x00_rt(rt2x00dev, RT3883))
  3672. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  3673. else if (!rt2x00_rt(rt2x00dev, RT6352))
  3674. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  3675. if (rt2x00_rt(rt2x00dev, RT3593) ||
  3676. rt2x00_rt(rt2x00dev, RT3883))
  3677. rt2800_bbp_write(rt2x00dev, 83, 0x9a);
  3678. if (rt2x00_has_cap_external_lna_a(rt2x00dev))
  3679. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  3680. else
  3681. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  3682. }
  3683. reg = rt2800_register_read(rt2x00dev, TX_BAND_CFG);
  3684. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  3685. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  3686. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  3687. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  3688. if (rt2x00_rt(rt2x00dev, RT3572))
  3689. rt2800_rfcsr_write(rt2x00dev, 8, 0);
  3690. if (rt2x00_rt(rt2x00dev, RT6352)) {
  3691. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  3692. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFRX_EN, 1);
  3693. } else {
  3694. tx_pin = 0;
  3695. }
  3696. switch (rt2x00dev->default_ant.tx_chain_num) {
  3697. case 3:
  3698. /* Turn on tertiary PAs */
  3699. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN,
  3700. rf->channel > 14);
  3701. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN,
  3702. rf->channel <= 14);
  3703. fallthrough;
  3704. case 2:
  3705. /* Turn on secondary PAs */
  3706. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN,
  3707. rf->channel > 14);
  3708. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN,
  3709. rf->channel <= 14);
  3710. fallthrough;
  3711. case 1:
  3712. /* Turn on primary PAs */
  3713. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN,
  3714. rf->channel > 14);
  3715. if (rt2x00_has_cap_bt_coexist(rt2x00dev))
  3716. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  3717. else
  3718. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN,
  3719. rf->channel <= 14);
  3720. break;
  3721. }
  3722. switch (rt2x00dev->default_ant.rx_chain_num) {
  3723. case 3:
  3724. /* Turn on tertiary LNAs */
  3725. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A2_EN, 1);
  3726. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G2_EN, 1);
  3727. fallthrough;
  3728. case 2:
  3729. /* Turn on secondary LNAs */
  3730. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  3731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  3732. fallthrough;
  3733. case 1:
  3734. /* Turn on primary LNAs */
  3735. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  3736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  3737. break;
  3738. }
  3739. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  3740. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  3741. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  3742. if (rt2x00_rt(rt2x00dev, RT3572)) {
  3743. rt2800_rfcsr_write(rt2x00dev, 8, 0x80);
  3744. /* AGC init */
  3745. if (rf->channel <= 14)
  3746. reg = 0x1c + (2 * rt2x00dev->lna_gain);
  3747. else
  3748. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3749. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3750. }
  3751. if (rt2x00_rt(rt2x00dev, RT3593)) {
  3752. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  3753. /* Band selection */
  3754. if (rt2x00_is_usb(rt2x00dev) ||
  3755. rt2x00_is_pcie(rt2x00dev)) {
  3756. /* GPIO #8 controls all paths */
  3757. rt2x00_set_field32(&reg, GPIO_CTRL_DIR8, 0);
  3758. if (rf->channel <= 14)
  3759. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 1);
  3760. else
  3761. rt2x00_set_field32(&reg, GPIO_CTRL_VAL8, 0);
  3762. }
  3763. /* LNA PE control. */
  3764. if (rt2x00_is_usb(rt2x00dev)) {
  3765. /* GPIO #4 controls PE0 and PE1,
  3766. * GPIO #7 controls PE2
  3767. */
  3768. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3769. rt2x00_set_field32(&reg, GPIO_CTRL_DIR7, 0);
  3770. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3771. rt2x00_set_field32(&reg, GPIO_CTRL_VAL7, 1);
  3772. } else if (rt2x00_is_pcie(rt2x00dev)) {
  3773. /* GPIO #4 controls PE0, PE1 and PE2 */
  3774. rt2x00_set_field32(&reg, GPIO_CTRL_DIR4, 0);
  3775. rt2x00_set_field32(&reg, GPIO_CTRL_VAL4, 1);
  3776. }
  3777. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  3778. /* AGC init */
  3779. if (rf->channel <= 14)
  3780. reg = 0x1c + 2 * rt2x00dev->lna_gain;
  3781. else
  3782. reg = 0x22 + ((rt2x00dev->lna_gain * 5) / 3);
  3783. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3784. usleep_range(1000, 1500);
  3785. }
  3786. if (rt2x00_rt(rt2x00dev, RT3883)) {
  3787. if (!conf_is_ht40(conf))
  3788. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  3789. else
  3790. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  3791. /* AGC init */
  3792. if (rf->channel <= 14)
  3793. reg = 0x2e + rt2x00dev->lna_gain;
  3794. else
  3795. reg = 0x20 + ((rt2x00dev->lna_gain * 5) / 3);
  3796. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3797. usleep_range(1000, 1500);
  3798. }
  3799. if (rt2x00_rt(rt2x00dev, RT5592) || rt2x00_rt(rt2x00dev, RT6352)) {
  3800. reg = 0x10;
  3801. if (!conf_is_ht40(conf)) {
  3802. if (rt2x00_rt(rt2x00dev, RT6352) &&
  3803. rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  3804. reg |= 0x5;
  3805. } else {
  3806. reg |= 0xa;
  3807. }
  3808. }
  3809. rt2800_bbp_write(rt2x00dev, 195, 141);
  3810. rt2800_bbp_write(rt2x00dev, 196, reg);
  3811. /* AGC init.
  3812. * Despite the vendor driver using different values here for
  3813. * RT6352 chip, we use 0x1c for now. This may have to be changed
  3814. * once TSSI got implemented.
  3815. */
  3816. reg = (rf->channel <= 14 ? 0x1c : 0x24) + 2*rt2x00dev->lna_gain;
  3817. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, reg);
  3818. if (rt2x00_rt(rt2x00dev, RT5592))
  3819. rt2800_iq_calibrate(rt2x00dev, rf->channel);
  3820. }
  3821. if (rt2x00_rt(rt2x00dev, RT6352)) {
  3822. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0,
  3823. &rt2x00dev->cap_flags)) {
  3824. reg = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  3825. reg |= 0x00000101;
  3826. rt2800_register_write(rt2x00dev, RF_CONTROL3, reg);
  3827. reg = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  3828. reg |= 0x00000101;
  3829. rt2800_register_write(rt2x00dev, RF_BYPASS3, reg);
  3830. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0x73);
  3831. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0x73);
  3832. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0x73);
  3833. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
  3834. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0xC8);
  3835. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xA4);
  3836. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x05);
  3837. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
  3838. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xC8);
  3839. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xA4);
  3840. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x05);
  3841. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x27);
  3842. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0xC8);
  3843. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xA4);
  3844. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x05);
  3845. rt2800_rfcsr_write_dccal(rt2x00dev, 05, 0x00);
  3846. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
  3847. 0x36303636);
  3848. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN,
  3849. 0x6C6C6B6C);
  3850. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN,
  3851. 0x6C6C6B6C);
  3852. }
  3853. }
  3854. bbp = rt2800_bbp_read(rt2x00dev, 4);
  3855. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  3856. rt2800_bbp_write(rt2x00dev, 4, bbp);
  3857. bbp = rt2800_bbp_read(rt2x00dev, 3);
  3858. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  3859. rt2800_bbp_write(rt2x00dev, 3, bbp);
  3860. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  3861. if (conf_is_ht40(conf)) {
  3862. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  3863. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  3864. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  3865. } else {
  3866. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  3867. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  3868. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  3869. }
  3870. }
  3871. usleep_range(1000, 1500);
  3872. /*
  3873. * Clear channel statistic counters
  3874. */
  3875. reg = rt2800_register_read(rt2x00dev, CH_IDLE_STA);
  3876. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA);
  3877. reg = rt2800_register_read(rt2x00dev, CH_BUSY_STA_SEC);
  3878. /*
  3879. * Clear update flag
  3880. */
  3881. if (rt2x00_rt(rt2x00dev, RT3352) ||
  3882. rt2x00_rt(rt2x00dev, RT5350)) {
  3883. bbp = rt2800_bbp_read(rt2x00dev, 49);
  3884. rt2x00_set_field8(&bbp, BBP49_UPDATE_FLAG, 0);
  3885. rt2800_bbp_write(rt2x00dev, 49, bbp);
  3886. }
  3887. }
  3888. static int rt2800_get_gain_calibration_delta(struct rt2x00_dev *rt2x00dev)
  3889. {
  3890. u8 tssi_bounds[9];
  3891. u8 current_tssi;
  3892. u16 eeprom;
  3893. u8 step;
  3894. int i;
  3895. /*
  3896. * First check if temperature compensation is supported.
  3897. */
  3898. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  3899. if (!rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC))
  3900. return 0;
  3901. /*
  3902. * Read TSSI boundaries for temperature compensation from
  3903. * the EEPROM.
  3904. *
  3905. * Array idx 0 1 2 3 4 5 6 7 8
  3906. * Matching Delta value -4 -3 -2 -1 0 +1 +2 +3 +4
  3907. * Example TSSI bounds 0xF0 0xD0 0xB5 0xA0 0x88 0x45 0x25 0x15 0x00
  3908. */
  3909. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  3910. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG1);
  3911. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3912. EEPROM_TSSI_BOUND_BG1_MINUS4);
  3913. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3914. EEPROM_TSSI_BOUND_BG1_MINUS3);
  3915. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG2);
  3916. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3917. EEPROM_TSSI_BOUND_BG2_MINUS2);
  3918. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3919. EEPROM_TSSI_BOUND_BG2_MINUS1);
  3920. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG3);
  3921. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3922. EEPROM_TSSI_BOUND_BG3_REF);
  3923. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3924. EEPROM_TSSI_BOUND_BG3_PLUS1);
  3925. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG4);
  3926. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3927. EEPROM_TSSI_BOUND_BG4_PLUS2);
  3928. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3929. EEPROM_TSSI_BOUND_BG4_PLUS3);
  3930. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_BG5);
  3931. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3932. EEPROM_TSSI_BOUND_BG5_PLUS4);
  3933. step = rt2x00_get_field16(eeprom,
  3934. EEPROM_TSSI_BOUND_BG5_AGC_STEP);
  3935. } else {
  3936. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A1);
  3937. tssi_bounds[0] = rt2x00_get_field16(eeprom,
  3938. EEPROM_TSSI_BOUND_A1_MINUS4);
  3939. tssi_bounds[1] = rt2x00_get_field16(eeprom,
  3940. EEPROM_TSSI_BOUND_A1_MINUS3);
  3941. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A2);
  3942. tssi_bounds[2] = rt2x00_get_field16(eeprom,
  3943. EEPROM_TSSI_BOUND_A2_MINUS2);
  3944. tssi_bounds[3] = rt2x00_get_field16(eeprom,
  3945. EEPROM_TSSI_BOUND_A2_MINUS1);
  3946. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A3);
  3947. tssi_bounds[4] = rt2x00_get_field16(eeprom,
  3948. EEPROM_TSSI_BOUND_A3_REF);
  3949. tssi_bounds[5] = rt2x00_get_field16(eeprom,
  3950. EEPROM_TSSI_BOUND_A3_PLUS1);
  3951. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A4);
  3952. tssi_bounds[6] = rt2x00_get_field16(eeprom,
  3953. EEPROM_TSSI_BOUND_A4_PLUS2);
  3954. tssi_bounds[7] = rt2x00_get_field16(eeprom,
  3955. EEPROM_TSSI_BOUND_A4_PLUS3);
  3956. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TSSI_BOUND_A5);
  3957. tssi_bounds[8] = rt2x00_get_field16(eeprom,
  3958. EEPROM_TSSI_BOUND_A5_PLUS4);
  3959. step = rt2x00_get_field16(eeprom,
  3960. EEPROM_TSSI_BOUND_A5_AGC_STEP);
  3961. }
  3962. /*
  3963. * Check if temperature compensation is supported.
  3964. */
  3965. if (tssi_bounds[4] == 0xff || step == 0xff)
  3966. return 0;
  3967. /*
  3968. * Read current TSSI (BBP 49).
  3969. */
  3970. current_tssi = rt2800_bbp_read(rt2x00dev, 49);
  3971. /*
  3972. * Compare TSSI value (BBP49) with the compensation boundaries
  3973. * from the EEPROM and increase or decrease tx power.
  3974. */
  3975. for (i = 0; i <= 3; i++) {
  3976. if (current_tssi > tssi_bounds[i])
  3977. break;
  3978. }
  3979. if (i == 4) {
  3980. for (i = 8; i >= 5; i--) {
  3981. if (current_tssi < tssi_bounds[i])
  3982. break;
  3983. }
  3984. }
  3985. return (i - 4) * step;
  3986. }
  3987. static int rt2800_get_txpower_bw_comp(struct rt2x00_dev *rt2x00dev,
  3988. enum nl80211_band band)
  3989. {
  3990. u16 eeprom;
  3991. u8 comp_en;
  3992. u8 comp_type;
  3993. int comp_value = 0;
  3994. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_TXPOWER_DELTA);
  3995. /*
  3996. * HT40 compensation not required.
  3997. */
  3998. if (eeprom == 0xffff ||
  3999. !test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4000. return 0;
  4001. if (band == NL80211_BAND_2GHZ) {
  4002. comp_en = rt2x00_get_field16(eeprom,
  4003. EEPROM_TXPOWER_DELTA_ENABLE_2G);
  4004. if (comp_en) {
  4005. comp_type = rt2x00_get_field16(eeprom,
  4006. EEPROM_TXPOWER_DELTA_TYPE_2G);
  4007. comp_value = rt2x00_get_field16(eeprom,
  4008. EEPROM_TXPOWER_DELTA_VALUE_2G);
  4009. if (!comp_type)
  4010. comp_value = -comp_value;
  4011. }
  4012. } else {
  4013. comp_en = rt2x00_get_field16(eeprom,
  4014. EEPROM_TXPOWER_DELTA_ENABLE_5G);
  4015. if (comp_en) {
  4016. comp_type = rt2x00_get_field16(eeprom,
  4017. EEPROM_TXPOWER_DELTA_TYPE_5G);
  4018. comp_value = rt2x00_get_field16(eeprom,
  4019. EEPROM_TXPOWER_DELTA_VALUE_5G);
  4020. if (!comp_type)
  4021. comp_value = -comp_value;
  4022. }
  4023. }
  4024. return comp_value;
  4025. }
  4026. static int rt2800_get_txpower_reg_delta(struct rt2x00_dev *rt2x00dev,
  4027. int power_level, int max_power)
  4028. {
  4029. int delta;
  4030. if (rt2x00_has_cap_power_limit(rt2x00dev))
  4031. return 0;
  4032. /*
  4033. * XXX: We don't know the maximum transmit power of our hardware since
  4034. * the EEPROM doesn't expose it. We only know that we are calibrated
  4035. * to 100% tx power.
  4036. *
  4037. * Hence, we assume the regulatory limit that cfg80211 calulated for
  4038. * the current channel is our maximum and if we are requested to lower
  4039. * the value we just reduce our tx power accordingly.
  4040. */
  4041. delta = power_level - max_power;
  4042. return min(delta, 0);
  4043. }
  4044. static u8 rt2800_compensate_txpower(struct rt2x00_dev *rt2x00dev, int is_rate_b,
  4045. enum nl80211_band band, int power_level,
  4046. u8 txpower, int delta)
  4047. {
  4048. u16 eeprom;
  4049. u8 criterion;
  4050. u8 eirp_txpower;
  4051. u8 eirp_txpower_criterion;
  4052. u8 reg_limit;
  4053. if (rt2x00_rt(rt2x00dev, RT3593))
  4054. return min_t(u8, txpower, 0xc);
  4055. if (rt2x00_rt(rt2x00dev, RT3883))
  4056. return min_t(u8, txpower, 0xf);
  4057. if (rt2x00_has_cap_power_limit(rt2x00dev)) {
  4058. /*
  4059. * Check if eirp txpower exceed txpower_limit.
  4060. * We use OFDM 6M as criterion and its eirp txpower
  4061. * is stored at EEPROM_EIRP_MAX_TX_POWER.
  4062. * .11b data rate need add additional 4dbm
  4063. * when calculating eirp txpower.
  4064. */
  4065. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4066. EEPROM_TXPOWER_BYRATE,
  4067. 1);
  4068. criterion = rt2x00_get_field16(eeprom,
  4069. EEPROM_TXPOWER_BYRATE_RATE0);
  4070. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  4071. if (band == NL80211_BAND_2GHZ)
  4072. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  4073. EEPROM_EIRP_MAX_TX_POWER_2GHZ);
  4074. else
  4075. eirp_txpower_criterion = rt2x00_get_field16(eeprom,
  4076. EEPROM_EIRP_MAX_TX_POWER_5GHZ);
  4077. eirp_txpower = eirp_txpower_criterion + (txpower - criterion) +
  4078. (is_rate_b ? 4 : 0) + delta;
  4079. reg_limit = (eirp_txpower > power_level) ?
  4080. (eirp_txpower - power_level) : 0;
  4081. } else
  4082. reg_limit = 0;
  4083. txpower = max(0, txpower + delta - reg_limit);
  4084. return min_t(u8, txpower, 0xc);
  4085. }
  4086. enum {
  4087. TX_PWR_CFG_0_IDX,
  4088. TX_PWR_CFG_1_IDX,
  4089. TX_PWR_CFG_2_IDX,
  4090. TX_PWR_CFG_3_IDX,
  4091. TX_PWR_CFG_4_IDX,
  4092. TX_PWR_CFG_5_IDX,
  4093. TX_PWR_CFG_6_IDX,
  4094. TX_PWR_CFG_7_IDX,
  4095. TX_PWR_CFG_8_IDX,
  4096. TX_PWR_CFG_9_IDX,
  4097. TX_PWR_CFG_0_EXT_IDX,
  4098. TX_PWR_CFG_1_EXT_IDX,
  4099. TX_PWR_CFG_2_EXT_IDX,
  4100. TX_PWR_CFG_3_EXT_IDX,
  4101. TX_PWR_CFG_4_EXT_IDX,
  4102. TX_PWR_CFG_IDX_COUNT,
  4103. };
  4104. static void rt2800_config_txpower_rt3593(struct rt2x00_dev *rt2x00dev,
  4105. struct ieee80211_channel *chan,
  4106. int power_level)
  4107. {
  4108. u8 txpower;
  4109. u16 eeprom;
  4110. u32 regs[TX_PWR_CFG_IDX_COUNT];
  4111. unsigned int offset;
  4112. enum nl80211_band band = chan->band;
  4113. int delta;
  4114. int i;
  4115. memset(regs, '\0', sizeof(regs));
  4116. /* TODO: adapt TX power reduction from the rt28xx code */
  4117. /* calculate temperature compensation delta */
  4118. delta = rt2800_get_gain_calibration_delta(rt2x00dev);
  4119. if (band == NL80211_BAND_5GHZ)
  4120. offset = 16;
  4121. else
  4122. offset = 0;
  4123. if (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4124. offset += 8;
  4125. /* read the next four txpower values */
  4126. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4127. offset);
  4128. /* CCK 1MBS,2MBS */
  4129. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4130. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  4131. txpower, delta);
  4132. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4133. TX_PWR_CFG_0_CCK1_CH0, txpower);
  4134. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4135. TX_PWR_CFG_0_CCK1_CH1, txpower);
  4136. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  4137. TX_PWR_CFG_0_EXT_CCK1_CH2, txpower);
  4138. /* CCK 5.5MBS,11MBS */
  4139. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4140. txpower = rt2800_compensate_txpower(rt2x00dev, 1, band, power_level,
  4141. txpower, delta);
  4142. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4143. TX_PWR_CFG_0_CCK5_CH0, txpower);
  4144. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4145. TX_PWR_CFG_0_CCK5_CH1, txpower);
  4146. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  4147. TX_PWR_CFG_0_EXT_CCK5_CH2, txpower);
  4148. /* OFDM 6MBS,9MBS */
  4149. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4150. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4151. txpower, delta);
  4152. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4153. TX_PWR_CFG_0_OFDM6_CH0, txpower);
  4154. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4155. TX_PWR_CFG_0_OFDM6_CH1, txpower);
  4156. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  4157. TX_PWR_CFG_0_EXT_OFDM6_CH2, txpower);
  4158. /* OFDM 12MBS,18MBS */
  4159. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  4160. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4161. txpower, delta);
  4162. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4163. TX_PWR_CFG_0_OFDM12_CH0, txpower);
  4164. rt2x00_set_field32(&regs[TX_PWR_CFG_0_IDX],
  4165. TX_PWR_CFG_0_OFDM12_CH1, txpower);
  4166. rt2x00_set_field32(&regs[TX_PWR_CFG_0_EXT_IDX],
  4167. TX_PWR_CFG_0_EXT_OFDM12_CH2, txpower);
  4168. /* read the next four txpower values */
  4169. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4170. offset + 1);
  4171. /* OFDM 24MBS,36MBS */
  4172. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4173. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4174. txpower, delta);
  4175. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4176. TX_PWR_CFG_1_OFDM24_CH0, txpower);
  4177. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4178. TX_PWR_CFG_1_OFDM24_CH1, txpower);
  4179. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  4180. TX_PWR_CFG_1_EXT_OFDM24_CH2, txpower);
  4181. /* OFDM 48MBS */
  4182. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4183. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4184. txpower, delta);
  4185. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4186. TX_PWR_CFG_1_OFDM48_CH0, txpower);
  4187. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4188. TX_PWR_CFG_1_OFDM48_CH1, txpower);
  4189. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  4190. TX_PWR_CFG_1_EXT_OFDM48_CH2, txpower);
  4191. /* OFDM 54MBS */
  4192. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4193. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4194. txpower, delta);
  4195. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4196. TX_PWR_CFG_7_OFDM54_CH0, txpower);
  4197. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4198. TX_PWR_CFG_7_OFDM54_CH1, txpower);
  4199. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4200. TX_PWR_CFG_7_OFDM54_CH2, txpower);
  4201. /* read the next four txpower values */
  4202. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4203. offset + 2);
  4204. /* MCS 0,1 */
  4205. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4206. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4207. txpower, delta);
  4208. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4209. TX_PWR_CFG_1_MCS0_CH0, txpower);
  4210. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4211. TX_PWR_CFG_1_MCS0_CH1, txpower);
  4212. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  4213. TX_PWR_CFG_1_EXT_MCS0_CH2, txpower);
  4214. /* MCS 2,3 */
  4215. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4216. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4217. txpower, delta);
  4218. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4219. TX_PWR_CFG_1_MCS2_CH0, txpower);
  4220. rt2x00_set_field32(&regs[TX_PWR_CFG_1_IDX],
  4221. TX_PWR_CFG_1_MCS2_CH1, txpower);
  4222. rt2x00_set_field32(&regs[TX_PWR_CFG_1_EXT_IDX],
  4223. TX_PWR_CFG_1_EXT_MCS2_CH2, txpower);
  4224. /* MCS 4,5 */
  4225. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4226. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4227. txpower, delta);
  4228. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4229. TX_PWR_CFG_2_MCS4_CH0, txpower);
  4230. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4231. TX_PWR_CFG_2_MCS4_CH1, txpower);
  4232. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  4233. TX_PWR_CFG_2_EXT_MCS4_CH2, txpower);
  4234. /* MCS 6 */
  4235. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  4236. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4237. txpower, delta);
  4238. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4239. TX_PWR_CFG_2_MCS6_CH0, txpower);
  4240. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4241. TX_PWR_CFG_2_MCS6_CH1, txpower);
  4242. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  4243. TX_PWR_CFG_2_EXT_MCS6_CH2, txpower);
  4244. /* read the next four txpower values */
  4245. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4246. offset + 3);
  4247. /* MCS 7 */
  4248. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4249. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4250. txpower, delta);
  4251. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4252. TX_PWR_CFG_7_MCS7_CH0, txpower);
  4253. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4254. TX_PWR_CFG_7_MCS7_CH1, txpower);
  4255. rt2x00_set_field32(&regs[TX_PWR_CFG_7_IDX],
  4256. TX_PWR_CFG_7_MCS7_CH2, txpower);
  4257. /* MCS 8,9 */
  4258. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4259. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4260. txpower, delta);
  4261. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4262. TX_PWR_CFG_2_MCS8_CH0, txpower);
  4263. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4264. TX_PWR_CFG_2_MCS8_CH1, txpower);
  4265. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  4266. TX_PWR_CFG_2_EXT_MCS8_CH2, txpower);
  4267. /* MCS 10,11 */
  4268. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4269. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4270. txpower, delta);
  4271. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4272. TX_PWR_CFG_2_MCS10_CH0, txpower);
  4273. rt2x00_set_field32(&regs[TX_PWR_CFG_2_IDX],
  4274. TX_PWR_CFG_2_MCS10_CH1, txpower);
  4275. rt2x00_set_field32(&regs[TX_PWR_CFG_2_EXT_IDX],
  4276. TX_PWR_CFG_2_EXT_MCS10_CH2, txpower);
  4277. /* MCS 12,13 */
  4278. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  4279. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4280. txpower, delta);
  4281. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4282. TX_PWR_CFG_3_MCS12_CH0, txpower);
  4283. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4284. TX_PWR_CFG_3_MCS12_CH1, txpower);
  4285. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  4286. TX_PWR_CFG_3_EXT_MCS12_CH2, txpower);
  4287. /* read the next four txpower values */
  4288. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4289. offset + 4);
  4290. /* MCS 14 */
  4291. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4292. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4293. txpower, delta);
  4294. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4295. TX_PWR_CFG_3_MCS14_CH0, txpower);
  4296. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4297. TX_PWR_CFG_3_MCS14_CH1, txpower);
  4298. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  4299. TX_PWR_CFG_3_EXT_MCS14_CH2, txpower);
  4300. /* MCS 15 */
  4301. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4302. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4303. txpower, delta);
  4304. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4305. TX_PWR_CFG_8_MCS15_CH0, txpower);
  4306. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4307. TX_PWR_CFG_8_MCS15_CH1, txpower);
  4308. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4309. TX_PWR_CFG_8_MCS15_CH2, txpower);
  4310. /* MCS 16,17 */
  4311. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4312. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4313. txpower, delta);
  4314. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4315. TX_PWR_CFG_5_MCS16_CH0, txpower);
  4316. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4317. TX_PWR_CFG_5_MCS16_CH1, txpower);
  4318. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4319. TX_PWR_CFG_5_MCS16_CH2, txpower);
  4320. /* MCS 18,19 */
  4321. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  4322. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4323. txpower, delta);
  4324. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4325. TX_PWR_CFG_5_MCS18_CH0, txpower);
  4326. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4327. TX_PWR_CFG_5_MCS18_CH1, txpower);
  4328. rt2x00_set_field32(&regs[TX_PWR_CFG_5_IDX],
  4329. TX_PWR_CFG_5_MCS18_CH2, txpower);
  4330. /* read the next four txpower values */
  4331. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4332. offset + 5);
  4333. /* MCS 20,21 */
  4334. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4335. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4336. txpower, delta);
  4337. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4338. TX_PWR_CFG_6_MCS20_CH0, txpower);
  4339. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4340. TX_PWR_CFG_6_MCS20_CH1, txpower);
  4341. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4342. TX_PWR_CFG_6_MCS20_CH2, txpower);
  4343. /* MCS 22 */
  4344. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4345. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4346. txpower, delta);
  4347. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4348. TX_PWR_CFG_6_MCS22_CH0, txpower);
  4349. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4350. TX_PWR_CFG_6_MCS22_CH1, txpower);
  4351. rt2x00_set_field32(&regs[TX_PWR_CFG_6_IDX],
  4352. TX_PWR_CFG_6_MCS22_CH2, txpower);
  4353. /* MCS 23 */
  4354. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4355. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4356. txpower, delta);
  4357. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4358. TX_PWR_CFG_8_MCS23_CH0, txpower);
  4359. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4360. TX_PWR_CFG_8_MCS23_CH1, txpower);
  4361. rt2x00_set_field32(&regs[TX_PWR_CFG_8_IDX],
  4362. TX_PWR_CFG_8_MCS23_CH2, txpower);
  4363. /* read the next four txpower values */
  4364. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4365. offset + 6);
  4366. /* STBC, MCS 0,1 */
  4367. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4368. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4369. txpower, delta);
  4370. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4371. TX_PWR_CFG_3_STBC0_CH0, txpower);
  4372. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4373. TX_PWR_CFG_3_STBC0_CH1, txpower);
  4374. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  4375. TX_PWR_CFG_3_EXT_STBC0_CH2, txpower);
  4376. /* STBC, MCS 2,3 */
  4377. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE1);
  4378. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4379. txpower, delta);
  4380. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4381. TX_PWR_CFG_3_STBC2_CH0, txpower);
  4382. rt2x00_set_field32(&regs[TX_PWR_CFG_3_IDX],
  4383. TX_PWR_CFG_3_STBC2_CH1, txpower);
  4384. rt2x00_set_field32(&regs[TX_PWR_CFG_3_EXT_IDX],
  4385. TX_PWR_CFG_3_EXT_STBC2_CH2, txpower);
  4386. /* STBC, MCS 4,5 */
  4387. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE2);
  4388. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4389. txpower, delta);
  4390. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE0, txpower);
  4391. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE1, txpower);
  4392. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE0,
  4393. txpower);
  4394. /* STBC, MCS 6 */
  4395. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE3);
  4396. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4397. txpower, delta);
  4398. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE2, txpower);
  4399. rt2x00_set_field32(&regs[TX_PWR_CFG_4_IDX], TX_PWR_CFG_RATE3, txpower);
  4400. rt2x00_set_field32(&regs[TX_PWR_CFG_4_EXT_IDX], TX_PWR_CFG_RATE2,
  4401. txpower);
  4402. /* read the next four txpower values */
  4403. eeprom = rt2800_eeprom_read_from_array(rt2x00dev, EEPROM_TXPOWER_BYRATE,
  4404. offset + 7);
  4405. /* STBC, MCS 7 */
  4406. txpower = rt2x00_get_field16(eeprom, EEPROM_TXPOWER_BYRATE_RATE0);
  4407. txpower = rt2800_compensate_txpower(rt2x00dev, 0, band, power_level,
  4408. txpower, delta);
  4409. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  4410. TX_PWR_CFG_9_STBC7_CH0, txpower);
  4411. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  4412. TX_PWR_CFG_9_STBC7_CH1, txpower);
  4413. rt2x00_set_field32(&regs[TX_PWR_CFG_9_IDX],
  4414. TX_PWR_CFG_9_STBC7_CH2, txpower);
  4415. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, regs[TX_PWR_CFG_0_IDX]);
  4416. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, regs[TX_PWR_CFG_1_IDX]);
  4417. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, regs[TX_PWR_CFG_2_IDX]);
  4418. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, regs[TX_PWR_CFG_3_IDX]);
  4419. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, regs[TX_PWR_CFG_4_IDX]);
  4420. rt2800_register_write(rt2x00dev, TX_PWR_CFG_5, regs[TX_PWR_CFG_5_IDX]);
  4421. rt2800_register_write(rt2x00dev, TX_PWR_CFG_6, regs[TX_PWR_CFG_6_IDX]);
  4422. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, regs[TX_PWR_CFG_7_IDX]);
  4423. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, regs[TX_PWR_CFG_8_IDX]);
  4424. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, regs[TX_PWR_CFG_9_IDX]);
  4425. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0_EXT,
  4426. regs[TX_PWR_CFG_0_EXT_IDX]);
  4427. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1_EXT,
  4428. regs[TX_PWR_CFG_1_EXT_IDX]);
  4429. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2_EXT,
  4430. regs[TX_PWR_CFG_2_EXT_IDX]);
  4431. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3_EXT,
  4432. regs[TX_PWR_CFG_3_EXT_IDX]);
  4433. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4_EXT,
  4434. regs[TX_PWR_CFG_4_EXT_IDX]);
  4435. for (i = 0; i < TX_PWR_CFG_IDX_COUNT; i++)
  4436. rt2x00_dbg(rt2x00dev,
  4437. "band:%cGHz, BW:%c0MHz, TX_PWR_CFG_%d%s = %08lx\n",
  4438. (band == NL80211_BAND_5GHZ) ? '5' : '2',
  4439. (test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) ?
  4440. '4' : '2',
  4441. (i > TX_PWR_CFG_9_IDX) ?
  4442. (i - TX_PWR_CFG_9_IDX - 1) : i,
  4443. (i > TX_PWR_CFG_9_IDX) ? "_EXT" : "",
  4444. (unsigned long) regs[i]);
  4445. }
  4446. static void rt2800_config_txpower_rt6352(struct rt2x00_dev *rt2x00dev,
  4447. struct ieee80211_channel *chan,
  4448. int power_level)
  4449. {
  4450. u32 reg, pwreg;
  4451. u16 eeprom;
  4452. u32 data, gdata;
  4453. u8 t, i;
  4454. enum nl80211_band band = chan->band;
  4455. int delta;
  4456. /* Warn user if bw_comp is set in EEPROM */
  4457. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  4458. if (delta)
  4459. rt2x00_warn(rt2x00dev, "ignoring EEPROM HT40 power delta: %d\n",
  4460. delta);
  4461. /* populate TX_PWR_CFG_0 up to TX_PWR_CFG_4 from EEPROM for HT20, limit
  4462. * value to 0x3f and replace 0x20 by 0x21 as this is what the vendor
  4463. * driver does as well, though it looks kinda wrong.
  4464. * Maybe some misunderstanding of what a signed 8-bit value is? Maybe
  4465. * the hardware has a problem handling 0x20, and as the code initially
  4466. * used a fixed offset between HT20 and HT40 rates they had to work-
  4467. * around that issue and most likely just forgot about it later on.
  4468. * Maybe we should use rt2800_get_txpower_bw_comp() here as well,
  4469. * however, the corresponding EEPROM value is not respected by the
  4470. * vendor driver, so maybe this is rather being taken care of the
  4471. * TXALC and the driver doesn't need to handle it...?
  4472. * Though this is all very awkward, just do as they did, as that's what
  4473. * board vendors expected when they populated the EEPROM...
  4474. */
  4475. for (i = 0; i < 5; i++) {
  4476. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4477. EEPROM_TXPOWER_BYRATE,
  4478. i * 2);
  4479. data = eeprom;
  4480. t = eeprom & 0x3f;
  4481. if (t == 32)
  4482. t++;
  4483. gdata = t;
  4484. t = (eeprom & 0x3f00) >> 8;
  4485. if (t == 32)
  4486. t++;
  4487. gdata |= (t << 8);
  4488. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4489. EEPROM_TXPOWER_BYRATE,
  4490. (i * 2) + 1);
  4491. t = eeprom & 0x3f;
  4492. if (t == 32)
  4493. t++;
  4494. gdata |= (t << 16);
  4495. t = (eeprom & 0x3f00) >> 8;
  4496. if (t == 32)
  4497. t++;
  4498. gdata |= (t << 24);
  4499. data |= (eeprom << 16);
  4500. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags)) {
  4501. /* HT20 */
  4502. if (data != 0xffffffff)
  4503. rt2800_register_write(rt2x00dev,
  4504. TX_PWR_CFG_0 + (i * 4),
  4505. data);
  4506. } else {
  4507. /* HT40 */
  4508. if (gdata != 0xffffffff)
  4509. rt2800_register_write(rt2x00dev,
  4510. TX_PWR_CFG_0 + (i * 4),
  4511. gdata);
  4512. }
  4513. }
  4514. /* Aparently Ralink ran out of space in the BYRATE calibration section
  4515. * of the EERPOM which is copied to the corresponding TX_PWR_CFG_x
  4516. * registers. As recent 2T chips use 8-bit instead of 4-bit values for
  4517. * power-offsets more space would be needed. Ralink decided to keep the
  4518. * EEPROM layout untouched and rather have some shared values covering
  4519. * multiple bitrates.
  4520. * Populate the registers not covered by the EEPROM in the same way the
  4521. * vendor driver does.
  4522. */
  4523. /* For OFDM 54MBS use value from OFDM 48MBS */
  4524. pwreg = 0;
  4525. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_1);
  4526. t = rt2x00_get_field32(reg, TX_PWR_CFG_1B_48MBS);
  4527. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_54MBS, t);
  4528. /* For MCS 7 use value from MCS 6 */
  4529. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_2);
  4530. t = rt2x00_get_field32(reg, TX_PWR_CFG_2B_MCS6_MCS7);
  4531. rt2x00_set_field32(&pwreg, TX_PWR_CFG_7B_MCS7, t);
  4532. rt2800_register_write(rt2x00dev, TX_PWR_CFG_7, pwreg);
  4533. /* For MCS 15 use value from MCS 14 */
  4534. pwreg = 0;
  4535. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_3);
  4536. t = rt2x00_get_field32(reg, TX_PWR_CFG_3B_MCS14);
  4537. rt2x00_set_field32(&pwreg, TX_PWR_CFG_8B_MCS15, t);
  4538. rt2800_register_write(rt2x00dev, TX_PWR_CFG_8, pwreg);
  4539. /* For STBC MCS 7 use value from STBC MCS 6 */
  4540. pwreg = 0;
  4541. reg = rt2800_register_read(rt2x00dev, TX_PWR_CFG_4);
  4542. t = rt2x00_get_field32(reg, TX_PWR_CFG_4B_STBC_MCS6);
  4543. rt2x00_set_field32(&pwreg, TX_PWR_CFG_9B_STBC_MCS7, t);
  4544. rt2800_register_write(rt2x00dev, TX_PWR_CFG_9, pwreg);
  4545. rt2800_config_alc(rt2x00dev, chan, power_level);
  4546. /* TODO: temperature compensation code! */
  4547. }
  4548. /*
  4549. * We configure transmit power using MAC TX_PWR_CFG_{0,...,N} registers and
  4550. * BBP R1 register. TX_PWR_CFG_X allow to configure per rate TX power values,
  4551. * 4 bits for each rate (tune from 0 to 15 dBm). BBP_R1 controls transmit power
  4552. * for all rates, but allow to set only 4 discrete values: -12, -6, 0 and 6 dBm.
  4553. * Reference per rate transmit power values are located in the EEPROM at
  4554. * EEPROM_TXPOWER_BYRATE offset. We adjust them and BBP R1 settings according to
  4555. * current conditions (i.e. band, bandwidth, temperature, user settings).
  4556. */
  4557. static void rt2800_config_txpower_rt28xx(struct rt2x00_dev *rt2x00dev,
  4558. struct ieee80211_channel *chan,
  4559. int power_level)
  4560. {
  4561. u8 txpower, r1;
  4562. u16 eeprom;
  4563. u32 reg, offset;
  4564. int i, is_rate_b, delta, power_ctrl;
  4565. enum nl80211_band band = chan->band;
  4566. /*
  4567. * Calculate HT40 compensation. For 40MHz we need to add or subtract
  4568. * value read from EEPROM (different for 2GHz and for 5GHz).
  4569. */
  4570. delta = rt2800_get_txpower_bw_comp(rt2x00dev, band);
  4571. /*
  4572. * Calculate temperature compensation. Depends on measurement of current
  4573. * TSSI (Transmitter Signal Strength Indication) we know TX power (due
  4574. * to temperature or maybe other factors) is smaller or bigger than
  4575. * expected. We adjust it, based on TSSI reference and boundaries values
  4576. * provided in EEPROM.
  4577. */
  4578. switch (rt2x00dev->chip.rt) {
  4579. case RT2860:
  4580. case RT2872:
  4581. case RT2883:
  4582. case RT3070:
  4583. case RT3071:
  4584. case RT3090:
  4585. case RT3572:
  4586. delta += rt2800_get_gain_calibration_delta(rt2x00dev);
  4587. break;
  4588. default:
  4589. /* TODO: temperature compensation code for other chips. */
  4590. break;
  4591. }
  4592. /*
  4593. * Decrease power according to user settings, on devices with unknown
  4594. * maximum tx power. For other devices we take user power_level into
  4595. * consideration on rt2800_compensate_txpower().
  4596. */
  4597. delta += rt2800_get_txpower_reg_delta(rt2x00dev, power_level,
  4598. chan->max_power);
  4599. /*
  4600. * BBP_R1 controls TX power for all rates, it allow to set the following
  4601. * gains -12, -6, 0, +6 dBm by setting values 2, 1, 0, 3 respectively.
  4602. *
  4603. * TODO: we do not use +6 dBm option to do not increase power beyond
  4604. * regulatory limit, however this could be utilized for devices with
  4605. * CAPABILITY_POWER_LIMIT.
  4606. */
  4607. if (delta <= -12) {
  4608. power_ctrl = 2;
  4609. delta += 12;
  4610. } else if (delta <= -6) {
  4611. power_ctrl = 1;
  4612. delta += 6;
  4613. } else {
  4614. power_ctrl = 0;
  4615. }
  4616. r1 = rt2800_bbp_read(rt2x00dev, 1);
  4617. rt2x00_set_field8(&r1, BBP1_TX_POWER_CTRL, power_ctrl);
  4618. rt2800_bbp_write(rt2x00dev, 1, r1);
  4619. offset = TX_PWR_CFG_0;
  4620. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  4621. /* just to be safe */
  4622. if (offset > TX_PWR_CFG_4)
  4623. break;
  4624. reg = rt2800_register_read(rt2x00dev, offset);
  4625. /* read the next four txpower values */
  4626. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4627. EEPROM_TXPOWER_BYRATE,
  4628. i);
  4629. is_rate_b = i ? 0 : 1;
  4630. /*
  4631. * TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  4632. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  4633. * TX_PWR_CFG_4: unknown
  4634. */
  4635. txpower = rt2x00_get_field16(eeprom,
  4636. EEPROM_TXPOWER_BYRATE_RATE0);
  4637. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4638. power_level, txpower, delta);
  4639. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0, txpower);
  4640. /*
  4641. * TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  4642. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  4643. * TX_PWR_CFG_4: unknown
  4644. */
  4645. txpower = rt2x00_get_field16(eeprom,
  4646. EEPROM_TXPOWER_BYRATE_RATE1);
  4647. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4648. power_level, txpower, delta);
  4649. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1, txpower);
  4650. /*
  4651. * TX_PWR_CFG_0: 5.5MBS, TX_PWR_CFG_1: 48MBS,
  4652. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  4653. * TX_PWR_CFG_4: unknown
  4654. */
  4655. txpower = rt2x00_get_field16(eeprom,
  4656. EEPROM_TXPOWER_BYRATE_RATE2);
  4657. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4658. power_level, txpower, delta);
  4659. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2, txpower);
  4660. /*
  4661. * TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  4662. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  4663. * TX_PWR_CFG_4: unknown
  4664. */
  4665. txpower = rt2x00_get_field16(eeprom,
  4666. EEPROM_TXPOWER_BYRATE_RATE3);
  4667. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4668. power_level, txpower, delta);
  4669. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3, txpower);
  4670. /* read the next four txpower values */
  4671. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  4672. EEPROM_TXPOWER_BYRATE,
  4673. i + 1);
  4674. is_rate_b = 0;
  4675. /*
  4676. * TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  4677. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  4678. * TX_PWR_CFG_4: unknown
  4679. */
  4680. txpower = rt2x00_get_field16(eeprom,
  4681. EEPROM_TXPOWER_BYRATE_RATE0);
  4682. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4683. power_level, txpower, delta);
  4684. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4, txpower);
  4685. /*
  4686. * TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  4687. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  4688. * TX_PWR_CFG_4: unknown
  4689. */
  4690. txpower = rt2x00_get_field16(eeprom,
  4691. EEPROM_TXPOWER_BYRATE_RATE1);
  4692. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4693. power_level, txpower, delta);
  4694. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5, txpower);
  4695. /*
  4696. * TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  4697. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  4698. * TX_PWR_CFG_4: unknown
  4699. */
  4700. txpower = rt2x00_get_field16(eeprom,
  4701. EEPROM_TXPOWER_BYRATE_RATE2);
  4702. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4703. power_level, txpower, delta);
  4704. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6, txpower);
  4705. /*
  4706. * TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  4707. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  4708. * TX_PWR_CFG_4: unknown
  4709. */
  4710. txpower = rt2x00_get_field16(eeprom,
  4711. EEPROM_TXPOWER_BYRATE_RATE3);
  4712. txpower = rt2800_compensate_txpower(rt2x00dev, is_rate_b, band,
  4713. power_level, txpower, delta);
  4714. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7, txpower);
  4715. rt2800_register_write(rt2x00dev, offset, reg);
  4716. /* next TX_PWR_CFG register */
  4717. offset += 4;
  4718. }
  4719. }
  4720. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  4721. struct ieee80211_channel *chan,
  4722. int power_level)
  4723. {
  4724. if (rt2x00_rt(rt2x00dev, RT3593) ||
  4725. rt2x00_rt(rt2x00dev, RT3883))
  4726. rt2800_config_txpower_rt3593(rt2x00dev, chan, power_level);
  4727. else if (rt2x00_rt(rt2x00dev, RT6352))
  4728. rt2800_config_txpower_rt6352(rt2x00dev, chan, power_level);
  4729. else
  4730. rt2800_config_txpower_rt28xx(rt2x00dev, chan, power_level);
  4731. }
  4732. void rt2800_gain_calibration(struct rt2x00_dev *rt2x00dev)
  4733. {
  4734. rt2800_config_txpower(rt2x00dev, rt2x00dev->hw->conf.chandef.chan,
  4735. rt2x00dev->tx_power);
  4736. }
  4737. EXPORT_SYMBOL_GPL(rt2800_gain_calibration);
  4738. void rt2800_vco_calibration(struct rt2x00_dev *rt2x00dev)
  4739. {
  4740. u32 tx_pin;
  4741. u8 rfcsr;
  4742. unsigned long min_sleep = 0;
  4743. /*
  4744. * A voltage-controlled oscillator(VCO) is an electronic oscillator
  4745. * designed to be controlled in oscillation frequency by a voltage
  4746. * input. Maybe the temperature will affect the frequency of
  4747. * oscillation to be shifted. The VCO calibration will be called
  4748. * periodically to adjust the frequency to be precision.
  4749. */
  4750. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4751. tx_pin &= TX_PIN_CFG_PA_PE_DISABLE;
  4752. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4753. switch (rt2x00dev->chip.rf) {
  4754. case RF2020:
  4755. case RF3020:
  4756. case RF3021:
  4757. case RF3022:
  4758. case RF3320:
  4759. case RF3052:
  4760. rfcsr = rt2800_rfcsr_read(rt2x00dev, 7);
  4761. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  4762. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  4763. break;
  4764. case RF3053:
  4765. case RF3070:
  4766. case RF3290:
  4767. case RF3853:
  4768. case RF5350:
  4769. case RF5360:
  4770. case RF5362:
  4771. case RF5370:
  4772. case RF5372:
  4773. case RF5390:
  4774. case RF5392:
  4775. case RF5592:
  4776. rfcsr = rt2800_rfcsr_read(rt2x00dev, 3);
  4777. rt2x00_set_field8(&rfcsr, RFCSR3_VCOCAL_EN, 1);
  4778. rt2800_rfcsr_write(rt2x00dev, 3, rfcsr);
  4779. min_sleep = 1000;
  4780. break;
  4781. case RF7620:
  4782. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  4783. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  4784. rfcsr = rt2800_rfcsr_read(rt2x00dev, 4);
  4785. rt2x00_set_field8(&rfcsr, RFCSR4_VCOCAL_EN, 1);
  4786. rt2800_rfcsr_write(rt2x00dev, 4, rfcsr);
  4787. min_sleep = 2000;
  4788. break;
  4789. default:
  4790. WARN_ONCE(1, "Not supported RF chipset %x for VCO recalibration",
  4791. rt2x00dev->chip.rf);
  4792. return;
  4793. }
  4794. if (min_sleep > 0)
  4795. usleep_range(min_sleep, min_sleep * 2);
  4796. tx_pin = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  4797. if (rt2x00dev->rf_channel <= 14) {
  4798. switch (rt2x00dev->default_ant.tx_chain_num) {
  4799. case 3:
  4800. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G2_EN, 1);
  4801. fallthrough;
  4802. case 2:
  4803. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  4804. fallthrough;
  4805. case 1:
  4806. default:
  4807. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, 1);
  4808. break;
  4809. }
  4810. } else {
  4811. switch (rt2x00dev->default_ant.tx_chain_num) {
  4812. case 3:
  4813. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A2_EN, 1);
  4814. fallthrough;
  4815. case 2:
  4816. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  4817. fallthrough;
  4818. case 1:
  4819. default:
  4820. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, 1);
  4821. break;
  4822. }
  4823. }
  4824. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  4825. if (rt2x00_rt(rt2x00dev, RT6352)) {
  4826. if (rt2x00dev->default_ant.rx_chain_num == 1) {
  4827. rt2800_bbp_write(rt2x00dev, 91, 0x07);
  4828. rt2800_bbp_write(rt2x00dev, 95, 0x1A);
  4829. rt2800_bbp_write(rt2x00dev, 195, 128);
  4830. rt2800_bbp_write(rt2x00dev, 196, 0xA0);
  4831. rt2800_bbp_write(rt2x00dev, 195, 170);
  4832. rt2800_bbp_write(rt2x00dev, 196, 0x12);
  4833. rt2800_bbp_write(rt2x00dev, 195, 171);
  4834. rt2800_bbp_write(rt2x00dev, 196, 0x10);
  4835. } else {
  4836. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  4837. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  4838. rt2800_bbp_write(rt2x00dev, 195, 128);
  4839. rt2800_bbp_write(rt2x00dev, 196, 0xE0);
  4840. rt2800_bbp_write(rt2x00dev, 195, 170);
  4841. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4842. rt2800_bbp_write(rt2x00dev, 195, 171);
  4843. rt2800_bbp_write(rt2x00dev, 196, 0x30);
  4844. }
  4845. if (rt2x00_has_cap_external_lna_bg(rt2x00dev)) {
  4846. rt2800_bbp_write(rt2x00dev, 75, 0x68);
  4847. rt2800_bbp_write(rt2x00dev, 76, 0x4C);
  4848. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  4849. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  4850. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  4851. }
  4852. /* On 11A, We should delay and wait RF/BBP to be stable
  4853. * and the appropriate time should be 1000 micro seconds
  4854. * 2005/06/05 - On 11G, we also need this delay time.
  4855. * Otherwise it's difficult to pass the WHQL.
  4856. */
  4857. usleep_range(1000, 1500);
  4858. }
  4859. }
  4860. EXPORT_SYMBOL_GPL(rt2800_vco_calibration);
  4861. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  4862. struct rt2x00lib_conf *libconf)
  4863. {
  4864. u32 reg;
  4865. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  4866. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  4867. libconf->conf->short_frame_max_tx_count);
  4868. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  4869. libconf->conf->long_frame_max_tx_count);
  4870. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  4871. }
  4872. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  4873. struct rt2x00lib_conf *libconf)
  4874. {
  4875. enum dev_state state =
  4876. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  4877. STATE_SLEEP : STATE_AWAKE;
  4878. u32 reg;
  4879. if (state == STATE_SLEEP) {
  4880. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  4881. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4882. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  4883. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  4884. libconf->conf->listen_interval - 1);
  4885. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  4886. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4887. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4888. } else {
  4889. reg = rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG);
  4890. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  4891. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  4892. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  4893. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  4894. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  4895. }
  4896. }
  4897. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  4898. struct rt2x00lib_conf *libconf,
  4899. const unsigned int flags)
  4900. {
  4901. /* Always recalculate LNA gain before changing configuration */
  4902. rt2800_config_lna_gain(rt2x00dev, libconf);
  4903. if (flags & IEEE80211_CONF_CHANGE_CHANNEL) {
  4904. /*
  4905. * To provide correct survey data for survey-based ACS algorithm
  4906. * we have to save survey data for current channel before switching.
  4907. */
  4908. rt2800_update_survey(rt2x00dev);
  4909. rt2800_config_channel(rt2x00dev, libconf->conf,
  4910. &libconf->rf, &libconf->channel);
  4911. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4912. libconf->conf->power_level);
  4913. }
  4914. if (flags & IEEE80211_CONF_CHANGE_POWER)
  4915. rt2800_config_txpower(rt2x00dev, libconf->conf->chandef.chan,
  4916. libconf->conf->power_level);
  4917. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  4918. rt2800_config_retry_limit(rt2x00dev, libconf);
  4919. if (flags & IEEE80211_CONF_CHANGE_PS)
  4920. rt2800_config_ps(rt2x00dev, libconf);
  4921. }
  4922. EXPORT_SYMBOL_GPL(rt2800_config);
  4923. /*
  4924. * Link tuning
  4925. */
  4926. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4927. {
  4928. u32 reg;
  4929. /*
  4930. * Update FCS error count from register.
  4931. */
  4932. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  4933. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  4934. }
  4935. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  4936. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  4937. {
  4938. u8 vgc;
  4939. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ) {
  4940. if (rt2x00_rt(rt2x00dev, RT3070) ||
  4941. rt2x00_rt(rt2x00dev, RT3071) ||
  4942. rt2x00_rt(rt2x00dev, RT3090) ||
  4943. rt2x00_rt(rt2x00dev, RT3290) ||
  4944. rt2x00_rt(rt2x00dev, RT3390) ||
  4945. rt2x00_rt(rt2x00dev, RT3572) ||
  4946. rt2x00_rt(rt2x00dev, RT3593) ||
  4947. rt2x00_rt(rt2x00dev, RT5390) ||
  4948. rt2x00_rt(rt2x00dev, RT5392) ||
  4949. rt2x00_rt(rt2x00dev, RT5592) ||
  4950. rt2x00_rt(rt2x00dev, RT6352))
  4951. vgc = 0x1c + (2 * rt2x00dev->lna_gain);
  4952. else
  4953. vgc = 0x2e + rt2x00dev->lna_gain;
  4954. } else { /* 5GHZ band */
  4955. if (rt2x00_rt(rt2x00dev, RT3593) ||
  4956. rt2x00_rt(rt2x00dev, RT3883))
  4957. vgc = 0x20 + (rt2x00dev->lna_gain * 5) / 3;
  4958. else if (rt2x00_rt(rt2x00dev, RT5592))
  4959. vgc = 0x24 + (2 * rt2x00dev->lna_gain);
  4960. else {
  4961. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  4962. vgc = 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  4963. else
  4964. vgc = 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  4965. }
  4966. }
  4967. return vgc;
  4968. }
  4969. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  4970. struct link_qual *qual, u8 vgc_level)
  4971. {
  4972. if (qual->vgc_level != vgc_level) {
  4973. if (rt2x00_rt(rt2x00dev, RT3572) ||
  4974. rt2x00_rt(rt2x00dev, RT3593) ||
  4975. rt2x00_rt(rt2x00dev, RT3883) ||
  4976. rt2x00_rt(rt2x00dev, RT6352)) {
  4977. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66,
  4978. vgc_level);
  4979. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  4980. rt2800_bbp_write(rt2x00dev, 83, qual->rssi > -65 ? 0x4a : 0x7a);
  4981. rt2800_bbp_write_with_rx_chain(rt2x00dev, 66, vgc_level);
  4982. } else {
  4983. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  4984. }
  4985. qual->vgc_level = vgc_level;
  4986. qual->vgc_level_reg = vgc_level;
  4987. }
  4988. }
  4989. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  4990. {
  4991. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  4992. }
  4993. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  4994. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  4995. const u32 count)
  4996. {
  4997. u8 vgc;
  4998. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  4999. return;
  5000. /* When RSSI is better than a certain threshold, increase VGC
  5001. * with a chip specific value in order to improve the balance
  5002. * between sensibility and noise isolation.
  5003. */
  5004. vgc = rt2800_get_default_vgc(rt2x00dev);
  5005. switch (rt2x00dev->chip.rt) {
  5006. case RT3572:
  5007. case RT3593:
  5008. if (qual->rssi > -65) {
  5009. if (rt2x00dev->curr_band == NL80211_BAND_2GHZ)
  5010. vgc += 0x20;
  5011. else
  5012. vgc += 0x10;
  5013. }
  5014. break;
  5015. case RT3883:
  5016. if (qual->rssi > -65)
  5017. vgc += 0x10;
  5018. break;
  5019. case RT5592:
  5020. if (qual->rssi > -65)
  5021. vgc += 0x20;
  5022. break;
  5023. default:
  5024. if (qual->rssi > -80)
  5025. vgc += 0x10;
  5026. break;
  5027. }
  5028. rt2800_set_vgc(rt2x00dev, qual, vgc);
  5029. }
  5030. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  5031. /*
  5032. * Initialization functions.
  5033. */
  5034. static int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  5035. {
  5036. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  5037. u32 reg;
  5038. u16 eeprom;
  5039. unsigned int i;
  5040. int ret;
  5041. rt2800_disable_wpdma(rt2x00dev);
  5042. ret = rt2800_drv_init_registers(rt2x00dev);
  5043. if (ret)
  5044. return ret;
  5045. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  5046. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  5047. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  5048. reg = rt2800_register_read(rt2x00dev, BCN_TIME_CFG);
  5049. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  5050. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  5051. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  5052. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  5053. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  5054. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  5055. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  5056. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  5057. reg = rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG);
  5058. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  5059. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  5060. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  5061. if (rt2x00_rt(rt2x00dev, RT3290)) {
  5062. reg = rt2800_register_read(rt2x00dev, WLAN_FUN_CTRL);
  5063. if (rt2x00_get_field32(reg, WLAN_EN) == 1) {
  5064. rt2x00_set_field32(&reg, PCIE_APP0_CLK_REQ, 1);
  5065. rt2800_register_write(rt2x00dev, WLAN_FUN_CTRL, reg);
  5066. }
  5067. reg = rt2800_register_read(rt2x00dev, CMB_CTRL);
  5068. if (!(rt2x00_get_field32(reg, LDO0_EN) == 1)) {
  5069. rt2x00_set_field32(&reg, LDO0_EN, 1);
  5070. rt2x00_set_field32(&reg, LDO_BGSEL, 3);
  5071. rt2800_register_write(rt2x00dev, CMB_CTRL, reg);
  5072. }
  5073. reg = rt2800_register_read(rt2x00dev, OSC_CTRL);
  5074. rt2x00_set_field32(&reg, OSC_ROSC_EN, 1);
  5075. rt2x00_set_field32(&reg, OSC_CAL_REQ, 1);
  5076. rt2x00_set_field32(&reg, OSC_REF_CYCLE, 0x27);
  5077. rt2800_register_write(rt2x00dev, OSC_CTRL, reg);
  5078. reg = rt2800_register_read(rt2x00dev, COEX_CFG0);
  5079. rt2x00_set_field32(&reg, COEX_CFG_ANT, 0x5e);
  5080. rt2800_register_write(rt2x00dev, COEX_CFG0, reg);
  5081. reg = rt2800_register_read(rt2x00dev, COEX_CFG2);
  5082. rt2x00_set_field32(&reg, BT_COEX_CFG1, 0x00);
  5083. rt2x00_set_field32(&reg, BT_COEX_CFG0, 0x17);
  5084. rt2x00_set_field32(&reg, WL_COEX_CFG1, 0x93);
  5085. rt2x00_set_field32(&reg, WL_COEX_CFG0, 0x7f);
  5086. rt2800_register_write(rt2x00dev, COEX_CFG2, reg);
  5087. reg = rt2800_register_read(rt2x00dev, PLL_CTRL);
  5088. rt2x00_set_field32(&reg, PLL_CONTROL, 1);
  5089. rt2800_register_write(rt2x00dev, PLL_CTRL, reg);
  5090. }
  5091. if (rt2x00_rt(rt2x00dev, RT3071) ||
  5092. rt2x00_rt(rt2x00dev, RT3090) ||
  5093. rt2x00_rt(rt2x00dev, RT3290) ||
  5094. rt2x00_rt(rt2x00dev, RT3390)) {
  5095. if (rt2x00_rt(rt2x00dev, RT3290))
  5096. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  5097. 0x00000404);
  5098. else
  5099. rt2800_register_write(rt2x00dev, TX_SW_CFG0,
  5100. 0x00000400);
  5101. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5102. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  5103. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  5104. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  5105. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5106. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  5107. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  5108. 0x0000002c);
  5109. else
  5110. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  5111. 0x0000000f);
  5112. } else {
  5113. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5114. }
  5115. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  5116. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  5117. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  5118. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5119. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  5120. } else {
  5121. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  5122. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5123. }
  5124. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  5125. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  5126. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5127. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000030);
  5128. } else if (rt2x00_rt(rt2x00dev, RT3352)) {
  5129. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  5130. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  5131. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5132. } else if (rt2x00_rt(rt2x00dev, RT3572)) {
  5133. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  5134. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  5135. } else if (rt2x00_rt(rt2x00dev, RT3593)) {
  5136. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  5137. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5138. if (rt2x00_rt_rev_lt(rt2x00dev, RT3593, REV_RT3593E)) {
  5139. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5140. if (rt2x00_get_field16(eeprom,
  5141. EEPROM_NIC_CONF1_DAC_TEST))
  5142. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  5143. 0x0000001f);
  5144. else
  5145. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  5146. 0x0000000f);
  5147. } else {
  5148. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  5149. 0x00000000);
  5150. }
  5151. } else if (rt2x00_rt(rt2x00dev, RT3883)) {
  5152. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000402);
  5153. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5154. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00040000);
  5155. rt2800_register_write(rt2x00dev, TX_TXBF_CFG_0, 0x8000fc21);
  5156. rt2800_register_write(rt2x00dev, TX_TXBF_CFG_3, 0x00009c40);
  5157. } else if (rt2x00_rt(rt2x00dev, RT5390) ||
  5158. rt2x00_rt(rt2x00dev, RT5392)) {
  5159. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  5160. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  5161. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5162. } else if (rt2x00_rt(rt2x00dev, RT5592)) {
  5163. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  5164. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  5165. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5166. } else if (rt2x00_rt(rt2x00dev, RT5350)) {
  5167. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000404);
  5168. } else if (rt2x00_rt(rt2x00dev, RT6352)) {
  5169. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000401);
  5170. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x000C0001);
  5171. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  5172. rt2800_register_write(rt2x00dev, TX_ALC_VGA3, 0x00000000);
  5173. rt2800_register_write(rt2x00dev, TX0_BB_GAIN_ATTEN, 0x0);
  5174. rt2800_register_write(rt2x00dev, TX1_BB_GAIN_ATTEN, 0x0);
  5175. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_ATTEN, 0x6C6C666C);
  5176. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_ATTEN, 0x6C6C666C);
  5177. rt2800_register_write(rt2x00dev, TX0_RF_GAIN_CORRECT,
  5178. 0x3630363A);
  5179. rt2800_register_write(rt2x00dev, TX1_RF_GAIN_CORRECT,
  5180. 0x3630363A);
  5181. reg = rt2800_register_read(rt2x00dev, TX_ALC_CFG_1);
  5182. rt2x00_set_field32(&reg, TX_ALC_CFG_1_ROS_BUSY_EN, 0);
  5183. rt2800_register_write(rt2x00dev, TX_ALC_CFG_1, reg);
  5184. } else {
  5185. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  5186. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  5187. }
  5188. reg = rt2800_register_read(rt2x00dev, TX_LINK_CFG);
  5189. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  5190. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  5191. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  5192. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  5193. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  5194. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  5195. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  5196. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  5197. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  5198. reg = rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG);
  5199. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  5200. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  5201. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  5202. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  5203. reg = rt2800_register_read(rt2x00dev, MAX_LEN_CFG);
  5204. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  5205. if (rt2x00_is_usb(rt2x00dev)) {
  5206. drv_data->max_psdu = 3;
  5207. } else if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  5208. rt2x00_rt(rt2x00dev, RT2883) ||
  5209. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E)) {
  5210. drv_data->max_psdu = 2;
  5211. } else {
  5212. drv_data->max_psdu = 1;
  5213. }
  5214. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, drv_data->max_psdu);
  5215. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 10);
  5216. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 10);
  5217. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  5218. reg = rt2800_register_read(rt2x00dev, LED_CFG);
  5219. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  5220. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  5221. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  5222. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  5223. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  5224. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  5225. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  5226. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  5227. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  5228. reg = rt2800_register_read(rt2x00dev, TX_RTY_CFG);
  5229. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 2);
  5230. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 2);
  5231. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  5232. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  5233. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  5234. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  5235. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  5236. reg = rt2800_register_read(rt2x00dev, AUTO_RSP_CFG);
  5237. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  5238. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  5239. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 1);
  5240. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  5241. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 0);
  5242. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  5243. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  5244. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  5245. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  5246. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  5247. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  5248. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5249. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  5250. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5251. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5252. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  5253. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5254. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  5255. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  5256. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  5257. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  5258. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  5259. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  5260. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5261. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  5262. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5263. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5264. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  5265. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5266. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  5267. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  5268. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  5269. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  5270. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  5271. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 1);
  5272. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5273. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  5274. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5275. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5276. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  5277. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5278. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  5279. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  5280. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  5281. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  5282. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  5283. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 1);
  5284. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5285. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  5286. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5287. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5288. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  5289. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5290. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  5291. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  5292. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  5293. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  5294. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  5295. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 1);
  5296. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5297. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  5298. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5299. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5300. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  5301. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5302. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  5303. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  5304. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  5305. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  5306. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  5307. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 1);
  5308. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV_SHORT, 1);
  5309. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 0);
  5310. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  5311. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  5312. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  5313. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  5314. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  5315. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  5316. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  5317. if (rt2x00_is_usb(rt2x00dev)) {
  5318. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  5319. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  5320. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  5321. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  5322. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  5323. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  5324. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  5325. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  5326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  5327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  5328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  5329. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  5330. }
  5331. /*
  5332. * The legacy driver also sets TXOP_CTRL_CFG_RESERVED_TRUN_EN to 1
  5333. * although it is reserved.
  5334. */
  5335. reg = rt2800_register_read(rt2x00dev, TXOP_CTRL_CFG);
  5336. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TIMEOUT_TRUN_EN, 1);
  5337. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_AC_TRUN_EN, 1);
  5338. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN, 1);
  5339. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_USER_MODE_TRUN_EN, 1);
  5340. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_MIMO_PS_TRUN_EN, 1);
  5341. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_RESERVED_TRUN_EN, 1);
  5342. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_LSIG_TXOP_EN, 0);
  5343. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_EN, 0);
  5344. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CCA_DLY, 88);
  5345. rt2x00_set_field32(&reg, TXOP_CTRL_CFG_EXT_CWMIN, 0);
  5346. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, reg);
  5347. reg = rt2x00_rt(rt2x00dev, RT5592) ? 0x00000082 : 0x00000002;
  5348. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, reg);
  5349. if (rt2x00_rt(rt2x00dev, RT3883)) {
  5350. rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_0, 0x12111008);
  5351. rt2800_register_write(rt2x00dev, TX_FBK_CFG_3S_1, 0x16151413);
  5352. }
  5353. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  5354. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 7);
  5355. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  5356. IEEE80211_MAX_RTS_THRESHOLD);
  5357. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 1);
  5358. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  5359. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  5360. /*
  5361. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  5362. * time should be set to 16. However, the original Ralink driver uses
  5363. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  5364. * connection problems with 11g + CTS protection. Hence, use the same
  5365. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  5366. */
  5367. reg = rt2800_register_read(rt2x00dev, XIFS_TIME_CFG);
  5368. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  5369. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  5370. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  5371. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  5372. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  5373. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  5374. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  5375. /*
  5376. * ASIC will keep garbage value after boot, clear encryption keys.
  5377. */
  5378. for (i = 0; i < 4; i++)
  5379. rt2800_register_write(rt2x00dev, SHARED_KEY_MODE_ENTRY(i), 0);
  5380. for (i = 0; i < 256; i++) {
  5381. rt2800_config_wcid(rt2x00dev, NULL, i);
  5382. rt2800_delete_wcid_attr(rt2x00dev, i);
  5383. }
  5384. /*
  5385. * Clear encryption initialization vectors on start, but keep them
  5386. * for watchdog reset. Otherwise we will have wrong IVs and not be
  5387. * able to keep connections after reset.
  5388. */
  5389. if (!test_bit(DEVICE_STATE_RESET, &rt2x00dev->flags))
  5390. for (i = 0; i < 256; i++)
  5391. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  5392. /*
  5393. * Clear all beacons
  5394. */
  5395. for (i = 0; i < 8; i++)
  5396. rt2800_clear_beacon_register(rt2x00dev, i);
  5397. if (rt2x00_is_usb(rt2x00dev)) {
  5398. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  5399. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  5400. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  5401. } else if (rt2x00_is_pcie(rt2x00dev)) {
  5402. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  5403. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 125);
  5404. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  5405. } else if (rt2x00_is_soc(rt2x00dev)) {
  5406. struct clk *clk = clk_get_sys("bus", NULL);
  5407. int rate;
  5408. if (IS_ERR(clk)) {
  5409. clk = clk_get_sys("cpu", NULL);
  5410. if (IS_ERR(clk)) {
  5411. rate = 125;
  5412. } else {
  5413. rate = clk_get_rate(clk) / 3000000;
  5414. clk_put(clk);
  5415. }
  5416. } else {
  5417. rate = clk_get_rate(clk) / 1000000;
  5418. clk_put(clk);
  5419. }
  5420. reg = rt2800_register_read(rt2x00dev, US_CYC_CNT);
  5421. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, rate);
  5422. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  5423. }
  5424. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG0);
  5425. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  5426. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  5427. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  5428. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  5429. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  5430. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  5431. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  5432. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  5433. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  5434. reg = rt2800_register_read(rt2x00dev, HT_FBK_CFG1);
  5435. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  5436. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  5437. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  5438. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  5439. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  5440. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  5441. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  5442. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  5443. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  5444. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG0);
  5445. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  5446. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  5447. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  5448. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  5449. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  5450. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  5451. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  5452. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  5453. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  5454. reg = rt2800_register_read(rt2x00dev, LG_FBK_CFG1);
  5455. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  5456. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  5457. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  5458. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  5459. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  5460. /*
  5461. * Do not force the BA window size, we use the TXWI to set it
  5462. */
  5463. reg = rt2800_register_read(rt2x00dev, AMPDU_BA_WINSIZE);
  5464. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE, 0);
  5465. rt2x00_set_field32(&reg, AMPDU_BA_WINSIZE_FORCE_WINSIZE, 0);
  5466. rt2800_register_write(rt2x00dev, AMPDU_BA_WINSIZE, reg);
  5467. /*
  5468. * We must clear the error counters.
  5469. * These registers are cleared on read,
  5470. * so we may pass a useless variable to store the value.
  5471. */
  5472. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT0);
  5473. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT1);
  5474. reg = rt2800_register_read(rt2x00dev, RX_STA_CNT2);
  5475. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT0);
  5476. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT1);
  5477. reg = rt2800_register_read(rt2x00dev, TX_STA_CNT2);
  5478. /*
  5479. * Setup leadtime for pre tbtt interrupt to 6ms
  5480. */
  5481. reg = rt2800_register_read(rt2x00dev, INT_TIMER_CFG);
  5482. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  5483. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  5484. /*
  5485. * Set up channel statistics timer
  5486. */
  5487. reg = rt2800_register_read(rt2x00dev, CH_TIME_CFG);
  5488. rt2x00_set_field32(&reg, CH_TIME_CFG_EIFS_BUSY, 1);
  5489. rt2x00_set_field32(&reg, CH_TIME_CFG_NAV_BUSY, 1);
  5490. rt2x00_set_field32(&reg, CH_TIME_CFG_RX_BUSY, 1);
  5491. rt2x00_set_field32(&reg, CH_TIME_CFG_TX_BUSY, 1);
  5492. rt2x00_set_field32(&reg, CH_TIME_CFG_TMR_EN, 1);
  5493. rt2800_register_write(rt2x00dev, CH_TIME_CFG, reg);
  5494. return 0;
  5495. }
  5496. static void rt2800_bbp4_mac_if_ctrl(struct rt2x00_dev *rt2x00dev)
  5497. {
  5498. u8 value;
  5499. value = rt2800_bbp_read(rt2x00dev, 4);
  5500. rt2x00_set_field8(&value, BBP4_MAC_IF_CTRL, 1);
  5501. rt2800_bbp_write(rt2x00dev, 4, value);
  5502. }
  5503. static void rt2800_init_freq_calibration(struct rt2x00_dev *rt2x00dev)
  5504. {
  5505. rt2800_bbp_write(rt2x00dev, 142, 1);
  5506. rt2800_bbp_write(rt2x00dev, 143, 57);
  5507. }
  5508. static void rt2800_init_bbp_5592_glrt(struct rt2x00_dev *rt2x00dev)
  5509. {
  5510. static const u8 glrt_table[] = {
  5511. 0xE0, 0x1F, 0X38, 0x32, 0x08, 0x28, 0x19, 0x0A, 0xFF, 0x00, /* 128 ~ 137 */
  5512. 0x16, 0x10, 0x10, 0x0B, 0x36, 0x2C, 0x26, 0x24, 0x42, 0x36, /* 138 ~ 147 */
  5513. 0x30, 0x2D, 0x4C, 0x46, 0x3D, 0x40, 0x3E, 0x42, 0x3D, 0x40, /* 148 ~ 157 */
  5514. 0X3C, 0x34, 0x2C, 0x2F, 0x3C, 0x35, 0x2E, 0x2A, 0x49, 0x41, /* 158 ~ 167 */
  5515. 0x36, 0x31, 0x30, 0x30, 0x0E, 0x0D, 0x28, 0x21, 0x1C, 0x16, /* 168 ~ 177 */
  5516. 0x50, 0x4A, 0x43, 0x40, 0x10, 0x10, 0x10, 0x10, 0x00, 0x00, /* 178 ~ 187 */
  5517. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, /* 188 ~ 197 */
  5518. 0x00, 0x00, 0x7D, 0x14, 0x32, 0x2C, 0x36, 0x4C, 0x43, 0x2C, /* 198 ~ 207 */
  5519. 0x2E, 0x36, 0x30, 0x6E, /* 208 ~ 211 */
  5520. };
  5521. int i;
  5522. for (i = 0; i < ARRAY_SIZE(glrt_table); i++) {
  5523. rt2800_bbp_write(rt2x00dev, 195, 128 + i);
  5524. rt2800_bbp_write(rt2x00dev, 196, glrt_table[i]);
  5525. }
  5526. };
  5527. static void rt2800_init_bbp_early(struct rt2x00_dev *rt2x00dev)
  5528. {
  5529. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5530. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5531. rt2800_bbp_write(rt2x00dev, 68, 0x0B);
  5532. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5533. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5534. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5535. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5536. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5537. rt2800_bbp_write(rt2x00dev, 83, 0x6A);
  5538. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5539. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5540. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5541. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5542. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5543. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5544. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5545. }
  5546. static void rt2800_disable_unused_dac_adc(struct rt2x00_dev *rt2x00dev)
  5547. {
  5548. u16 eeprom;
  5549. u8 value;
  5550. value = rt2800_bbp_read(rt2x00dev, 138);
  5551. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  5552. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  5553. value |= 0x20;
  5554. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  5555. value &= ~0x02;
  5556. rt2800_bbp_write(rt2x00dev, 138, value);
  5557. }
  5558. static void rt2800_init_bbp_305x_soc(struct rt2x00_dev *rt2x00dev)
  5559. {
  5560. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5561. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5562. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5563. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5564. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5565. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5566. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5567. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5568. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5569. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5570. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5571. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5572. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5573. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5574. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5575. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  5576. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5577. }
  5578. static void rt2800_init_bbp_28xx(struct rt2x00_dev *rt2x00dev)
  5579. {
  5580. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5581. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5582. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  5583. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  5584. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  5585. } else {
  5586. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5587. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5588. }
  5589. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5590. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5591. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5592. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5593. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  5594. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5595. else
  5596. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5597. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5598. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5599. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5600. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5601. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5602. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5603. }
  5604. static void rt2800_init_bbp_30xx(struct rt2x00_dev *rt2x00dev)
  5605. {
  5606. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5607. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5608. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5609. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5610. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5611. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5612. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5613. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5614. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5615. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5616. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5617. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5618. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5619. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5620. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  5621. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  5622. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E))
  5623. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5624. else
  5625. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5626. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5627. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5628. if (rt2x00_rt(rt2x00dev, RT3071) ||
  5629. rt2x00_rt(rt2x00dev, RT3090))
  5630. rt2800_disable_unused_dac_adc(rt2x00dev);
  5631. }
  5632. static void rt2800_init_bbp_3290(struct rt2x00_dev *rt2x00dev)
  5633. {
  5634. u8 value;
  5635. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5636. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5637. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5638. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5639. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5640. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5641. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5642. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5643. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5644. rt2800_bbp_write(rt2x00dev, 77, 0x58);
  5645. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5646. rt2800_bbp_write(rt2x00dev, 74, 0x0b);
  5647. rt2800_bbp_write(rt2x00dev, 79, 0x18);
  5648. rt2800_bbp_write(rt2x00dev, 80, 0x09);
  5649. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5650. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5651. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5652. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5653. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5654. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5655. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5656. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5657. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5658. rt2800_bbp_write(rt2x00dev, 105, 0x1c);
  5659. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5660. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5661. rt2800_bbp_write(rt2x00dev, 67, 0x24);
  5662. rt2800_bbp_write(rt2x00dev, 143, 0x04);
  5663. rt2800_bbp_write(rt2x00dev, 142, 0x99);
  5664. rt2800_bbp_write(rt2x00dev, 150, 0x30);
  5665. rt2800_bbp_write(rt2x00dev, 151, 0x2e);
  5666. rt2800_bbp_write(rt2x00dev, 152, 0x20);
  5667. rt2800_bbp_write(rt2x00dev, 153, 0x34);
  5668. rt2800_bbp_write(rt2x00dev, 154, 0x40);
  5669. rt2800_bbp_write(rt2x00dev, 155, 0x3b);
  5670. rt2800_bbp_write(rt2x00dev, 253, 0x04);
  5671. value = rt2800_bbp_read(rt2x00dev, 47);
  5672. rt2x00_set_field8(&value, BBP47_TSSI_ADC6, 1);
  5673. rt2800_bbp_write(rt2x00dev, 47, value);
  5674. /* Use 5-bit ADC for Acquisition and 8-bit ADC for data */
  5675. value = rt2800_bbp_read(rt2x00dev, 3);
  5676. rt2x00_set_field8(&value, BBP3_ADC_MODE_SWITCH, 1);
  5677. rt2x00_set_field8(&value, BBP3_ADC_INIT_MODE, 1);
  5678. rt2800_bbp_write(rt2x00dev, 3, value);
  5679. }
  5680. static void rt2800_init_bbp_3352(struct rt2x00_dev *rt2x00dev)
  5681. {
  5682. rt2800_bbp_write(rt2x00dev, 3, 0x00);
  5683. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  5684. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5685. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5686. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5687. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5688. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5689. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5690. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5691. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5692. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5693. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5694. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5695. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  5696. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  5697. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  5698. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5699. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5700. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5701. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5702. } else {
  5703. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5704. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5705. }
  5706. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5707. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5708. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5709. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5710. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5711. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5712. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5713. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5714. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5715. } else {
  5716. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  5717. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  5718. }
  5719. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5720. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5721. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  5722. /* Set ITxBF timeout to 0x9c40=1000msec */
  5723. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  5724. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  5725. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  5726. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  5727. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  5728. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  5729. /* Reprogram the inband interface to put right values in RXWI */
  5730. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  5731. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  5732. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  5733. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  5734. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  5735. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  5736. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  5737. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  5738. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5739. if (rt2x00_rt(rt2x00dev, RT5350)) {
  5740. /* Antenna Software OFDM */
  5741. rt2800_bbp_write(rt2x00dev, 150, 0x40);
  5742. /* Antenna Software CCK */
  5743. rt2800_bbp_write(rt2x00dev, 151, 0x30);
  5744. rt2800_bbp_write(rt2x00dev, 152, 0xa3);
  5745. /* Clear previously selected antenna */
  5746. rt2800_bbp_write(rt2x00dev, 154, 0);
  5747. }
  5748. }
  5749. static void rt2800_init_bbp_3390(struct rt2x00_dev *rt2x00dev)
  5750. {
  5751. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5752. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5753. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5754. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5755. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5756. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5757. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5758. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5759. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5760. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5761. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5762. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5763. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5764. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5765. if (rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E))
  5766. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5767. else
  5768. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  5769. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5770. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5771. rt2800_disable_unused_dac_adc(rt2x00dev);
  5772. }
  5773. static void rt2800_init_bbp_3572(struct rt2x00_dev *rt2x00dev)
  5774. {
  5775. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5776. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5777. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5778. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5779. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  5780. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5781. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5782. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5783. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5784. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5785. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  5786. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  5787. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  5788. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5789. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  5790. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5791. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  5792. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5793. rt2800_disable_unused_dac_adc(rt2x00dev);
  5794. }
  5795. static void rt2800_init_bbp_3593(struct rt2x00_dev *rt2x00dev)
  5796. {
  5797. rt2800_init_bbp_early(rt2x00dev);
  5798. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5799. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5800. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5801. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5802. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5803. /* Enable DC filter */
  5804. if (rt2x00_rt_rev_gte(rt2x00dev, RT3593, REV_RT3593E))
  5805. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5806. }
  5807. static void rt2800_init_bbp_3883(struct rt2x00_dev *rt2x00dev)
  5808. {
  5809. rt2800_init_bbp_early(rt2x00dev);
  5810. rt2800_bbp_write(rt2x00dev, 4, 0x50);
  5811. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  5812. rt2800_bbp_write(rt2x00dev, 86, 0x46);
  5813. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5814. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5815. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5816. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5817. rt2800_bbp_write(rt2x00dev, 105, 0x34);
  5818. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5819. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  5820. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  5821. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  5822. /* Set ITxBF timeout to 0x9C40=1000msec */
  5823. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  5824. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  5825. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  5826. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  5827. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  5828. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  5829. /* Reprogram the inband interface to put right values in RXWI */
  5830. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  5831. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  5832. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  5833. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  5834. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  5835. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  5836. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  5837. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  5838. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  5839. }
  5840. static void rt2800_init_bbp_53xx(struct rt2x00_dev *rt2x00dev)
  5841. {
  5842. int ant, div_mode;
  5843. u16 eeprom;
  5844. u8 value;
  5845. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5846. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5847. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  5848. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  5849. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  5850. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  5851. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5852. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  5853. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5854. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5855. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  5856. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  5857. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  5858. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  5859. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  5860. rt2800_bbp_write(rt2x00dev, 83, 0x7a);
  5861. rt2800_bbp_write(rt2x00dev, 84, 0x9a);
  5862. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5863. if (rt2x00_rt(rt2x00dev, RT5392))
  5864. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5865. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5866. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5867. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5868. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5869. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5870. }
  5871. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5872. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5873. rt2800_bbp_write(rt2x00dev, 105, 0x3c);
  5874. if (rt2x00_rt(rt2x00dev, RT5390))
  5875. rt2800_bbp_write(rt2x00dev, 106, 0x03);
  5876. else if (rt2x00_rt(rt2x00dev, RT5392))
  5877. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  5878. else
  5879. WARN_ON(1);
  5880. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5881. if (rt2x00_rt(rt2x00dev, RT5392)) {
  5882. rt2800_bbp_write(rt2x00dev, 134, 0xd0);
  5883. rt2800_bbp_write(rt2x00dev, 135, 0xf6);
  5884. }
  5885. rt2800_disable_unused_dac_adc(rt2x00dev);
  5886. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5887. div_mode = rt2x00_get_field16(eeprom,
  5888. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5889. ant = (div_mode == 3) ? 1 : 0;
  5890. /* check if this is a Bluetooth combo card */
  5891. if (rt2x00_has_cap_bt_coexist(rt2x00dev)) {
  5892. u32 reg;
  5893. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  5894. rt2x00_set_field32(&reg, GPIO_CTRL_DIR3, 0);
  5895. rt2x00_set_field32(&reg, GPIO_CTRL_DIR6, 0);
  5896. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 0);
  5897. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 0);
  5898. if (ant == 0)
  5899. rt2x00_set_field32(&reg, GPIO_CTRL_VAL3, 1);
  5900. else if (ant == 1)
  5901. rt2x00_set_field32(&reg, GPIO_CTRL_VAL6, 1);
  5902. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  5903. }
  5904. /* These chips have hardware RX antenna diversity */
  5905. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
  5906. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
  5907. rt2800_bbp_write(rt2x00dev, 150, 0); /* Disable Antenna Software OFDM */
  5908. rt2800_bbp_write(rt2x00dev, 151, 0); /* Disable Antenna Software CCK */
  5909. rt2800_bbp_write(rt2x00dev, 154, 0); /* Clear previously selected antenna */
  5910. }
  5911. value = rt2800_bbp_read(rt2x00dev, 152);
  5912. if (ant == 0)
  5913. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5914. else
  5915. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5916. rt2800_bbp_write(rt2x00dev, 152, value);
  5917. rt2800_init_freq_calibration(rt2x00dev);
  5918. }
  5919. static void rt2800_init_bbp_5592(struct rt2x00_dev *rt2x00dev)
  5920. {
  5921. int ant, div_mode;
  5922. u16 eeprom;
  5923. u8 value;
  5924. rt2800_init_bbp_early(rt2x00dev);
  5925. value = rt2800_bbp_read(rt2x00dev, 105);
  5926. rt2x00_set_field8(&value, BBP105_MLD,
  5927. rt2x00dev->default_ant.rx_chain_num == 2);
  5928. rt2800_bbp_write(rt2x00dev, 105, value);
  5929. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5930. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  5931. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  5932. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  5933. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  5934. rt2800_bbp_write(rt2x00dev, 69, 0x1A);
  5935. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  5936. rt2800_bbp_write(rt2x00dev, 73, 0x13);
  5937. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  5938. rt2800_bbp_write(rt2x00dev, 75, 0x4F);
  5939. rt2800_bbp_write(rt2x00dev, 76, 0x28);
  5940. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  5941. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  5942. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  5943. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  5944. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  5945. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  5946. rt2800_bbp_write(rt2x00dev, 95, 0x9a);
  5947. rt2800_bbp_write(rt2x00dev, 98, 0x12);
  5948. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  5949. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  5950. /* FIXME BBP105 owerwrite */
  5951. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  5952. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  5953. rt2800_bbp_write(rt2x00dev, 128, 0x12);
  5954. rt2800_bbp_write(rt2x00dev, 134, 0xD0);
  5955. rt2800_bbp_write(rt2x00dev, 135, 0xF6);
  5956. rt2800_bbp_write(rt2x00dev, 137, 0x0F);
  5957. /* Initialize GLRT (Generalized Likehood Radio Test) */
  5958. rt2800_init_bbp_5592_glrt(rt2x00dev);
  5959. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5960. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  5961. div_mode = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_ANT_DIVERSITY);
  5962. ant = (div_mode == 3) ? 1 : 0;
  5963. value = rt2800_bbp_read(rt2x00dev, 152);
  5964. if (ant == 0) {
  5965. /* Main antenna */
  5966. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 1);
  5967. } else {
  5968. /* Auxiliary antenna */
  5969. rt2x00_set_field8(&value, BBP152_RX_DEFAULT_ANT, 0);
  5970. }
  5971. rt2800_bbp_write(rt2x00dev, 152, value);
  5972. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C)) {
  5973. value = rt2800_bbp_read(rt2x00dev, 254);
  5974. rt2x00_set_field8(&value, BBP254_BIT7, 1);
  5975. rt2800_bbp_write(rt2x00dev, 254, value);
  5976. }
  5977. rt2800_init_freq_calibration(rt2x00dev);
  5978. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  5979. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  5980. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  5981. }
  5982. static void rt2800_init_bbp_6352(struct rt2x00_dev *rt2x00dev)
  5983. {
  5984. u8 bbp;
  5985. /* Apply Maximum Likelihood Detection (MLD) for 2 stream case */
  5986. bbp = rt2800_bbp_read(rt2x00dev, 105);
  5987. rt2x00_set_field8(&bbp, BBP105_MLD,
  5988. rt2x00dev->default_ant.rx_chain_num == 2);
  5989. rt2800_bbp_write(rt2x00dev, 105, bbp);
  5990. /* Avoid data loss and CRC errors */
  5991. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  5992. /* Fix I/Q swap issue */
  5993. bbp = rt2800_bbp_read(rt2x00dev, 1);
  5994. bbp |= 0x04;
  5995. rt2800_bbp_write(rt2x00dev, 1, bbp);
  5996. /* BBP for G band */
  5997. rt2800_bbp_write(rt2x00dev, 3, 0x08);
  5998. rt2800_bbp_write(rt2x00dev, 4, 0x00); /* rt2800_bbp4_mac_if_ctrl? */
  5999. rt2800_bbp_write(rt2x00dev, 6, 0x08);
  6000. rt2800_bbp_write(rt2x00dev, 14, 0x09);
  6001. rt2800_bbp_write(rt2x00dev, 15, 0xFF);
  6002. rt2800_bbp_write(rt2x00dev, 16, 0x01);
  6003. rt2800_bbp_write(rt2x00dev, 20, 0x06);
  6004. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  6005. rt2800_bbp_write(rt2x00dev, 22, 0x00);
  6006. rt2800_bbp_write(rt2x00dev, 27, 0x00);
  6007. rt2800_bbp_write(rt2x00dev, 28, 0x00);
  6008. rt2800_bbp_write(rt2x00dev, 30, 0x00);
  6009. rt2800_bbp_write(rt2x00dev, 31, 0x48);
  6010. rt2800_bbp_write(rt2x00dev, 47, 0x40);
  6011. rt2800_bbp_write(rt2x00dev, 62, 0x00);
  6012. rt2800_bbp_write(rt2x00dev, 63, 0x00);
  6013. rt2800_bbp_write(rt2x00dev, 64, 0x00);
  6014. rt2800_bbp_write(rt2x00dev, 65, 0x2C);
  6015. rt2800_bbp_write(rt2x00dev, 66, 0x1C);
  6016. rt2800_bbp_write(rt2x00dev, 67, 0x20);
  6017. rt2800_bbp_write(rt2x00dev, 68, 0xDD);
  6018. rt2800_bbp_write(rt2x00dev, 69, 0x10);
  6019. rt2800_bbp_write(rt2x00dev, 70, 0x05);
  6020. rt2800_bbp_write(rt2x00dev, 73, 0x18);
  6021. rt2800_bbp_write(rt2x00dev, 74, 0x0F);
  6022. rt2800_bbp_write(rt2x00dev, 75, 0x60);
  6023. rt2800_bbp_write(rt2x00dev, 76, 0x44);
  6024. rt2800_bbp_write(rt2x00dev, 77, 0x59);
  6025. rt2800_bbp_write(rt2x00dev, 78, 0x1E);
  6026. rt2800_bbp_write(rt2x00dev, 79, 0x1C);
  6027. rt2800_bbp_write(rt2x00dev, 80, 0x0C);
  6028. rt2800_bbp_write(rt2x00dev, 81, 0x3A);
  6029. rt2800_bbp_write(rt2x00dev, 82, 0xB6);
  6030. rt2800_bbp_write(rt2x00dev, 83, 0x9A);
  6031. rt2800_bbp_write(rt2x00dev, 84, 0x9A);
  6032. rt2800_bbp_write(rt2x00dev, 86, 0x38);
  6033. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  6034. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  6035. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  6036. rt2800_bbp_write(rt2x00dev, 95, 0x9A);
  6037. rt2800_bbp_write(rt2x00dev, 96, 0x00);
  6038. rt2800_bbp_write(rt2x00dev, 103, 0xC0);
  6039. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  6040. /* FIXME BBP105 owerwrite */
  6041. rt2800_bbp_write(rt2x00dev, 105, 0x3C);
  6042. rt2800_bbp_write(rt2x00dev, 106, 0x12);
  6043. rt2800_bbp_write(rt2x00dev, 109, 0x00);
  6044. rt2800_bbp_write(rt2x00dev, 134, 0x10);
  6045. rt2800_bbp_write(rt2x00dev, 135, 0xA6);
  6046. rt2800_bbp_write(rt2x00dev, 137, 0x04);
  6047. rt2800_bbp_write(rt2x00dev, 142, 0x30);
  6048. rt2800_bbp_write(rt2x00dev, 143, 0xF7);
  6049. rt2800_bbp_write(rt2x00dev, 160, 0xEC);
  6050. rt2800_bbp_write(rt2x00dev, 161, 0xC4);
  6051. rt2800_bbp_write(rt2x00dev, 162, 0x77);
  6052. rt2800_bbp_write(rt2x00dev, 163, 0xF9);
  6053. rt2800_bbp_write(rt2x00dev, 164, 0x00);
  6054. rt2800_bbp_write(rt2x00dev, 165, 0x00);
  6055. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  6056. rt2800_bbp_write(rt2x00dev, 187, 0x00);
  6057. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  6058. rt2800_bbp_write(rt2x00dev, 186, 0x00);
  6059. rt2800_bbp_write(rt2x00dev, 187, 0x01);
  6060. rt2800_bbp_write(rt2x00dev, 188, 0x00);
  6061. rt2800_bbp_write(rt2x00dev, 189, 0x00);
  6062. rt2800_bbp_write(rt2x00dev, 91, 0x06);
  6063. rt2800_bbp_write(rt2x00dev, 92, 0x04);
  6064. rt2800_bbp_write(rt2x00dev, 93, 0x54);
  6065. rt2800_bbp_write(rt2x00dev, 99, 0x50);
  6066. rt2800_bbp_write(rt2x00dev, 148, 0x84);
  6067. rt2800_bbp_write(rt2x00dev, 167, 0x80);
  6068. rt2800_bbp_write(rt2x00dev, 178, 0xFF);
  6069. rt2800_bbp_write(rt2x00dev, 106, 0x13);
  6070. /* BBP for G band GLRT function (BBP_128 ~ BBP_221) */
  6071. rt2800_bbp_glrt_write(rt2x00dev, 0, 0x00);
  6072. rt2800_bbp_glrt_write(rt2x00dev, 1, 0x14);
  6073. rt2800_bbp_glrt_write(rt2x00dev, 2, 0x20);
  6074. rt2800_bbp_glrt_write(rt2x00dev, 3, 0x0A);
  6075. rt2800_bbp_glrt_write(rt2x00dev, 10, 0x16);
  6076. rt2800_bbp_glrt_write(rt2x00dev, 11, 0x06);
  6077. rt2800_bbp_glrt_write(rt2x00dev, 12, 0x02);
  6078. rt2800_bbp_glrt_write(rt2x00dev, 13, 0x07);
  6079. rt2800_bbp_glrt_write(rt2x00dev, 14, 0x05);
  6080. rt2800_bbp_glrt_write(rt2x00dev, 15, 0x09);
  6081. rt2800_bbp_glrt_write(rt2x00dev, 16, 0x20);
  6082. rt2800_bbp_glrt_write(rt2x00dev, 17, 0x08);
  6083. rt2800_bbp_glrt_write(rt2x00dev, 18, 0x4A);
  6084. rt2800_bbp_glrt_write(rt2x00dev, 19, 0x00);
  6085. rt2800_bbp_glrt_write(rt2x00dev, 20, 0x00);
  6086. rt2800_bbp_glrt_write(rt2x00dev, 128, 0xE0);
  6087. rt2800_bbp_glrt_write(rt2x00dev, 129, 0x1F);
  6088. rt2800_bbp_glrt_write(rt2x00dev, 130, 0x4F);
  6089. rt2800_bbp_glrt_write(rt2x00dev, 131, 0x32);
  6090. rt2800_bbp_glrt_write(rt2x00dev, 132, 0x08);
  6091. rt2800_bbp_glrt_write(rt2x00dev, 133, 0x28);
  6092. rt2800_bbp_glrt_write(rt2x00dev, 134, 0x19);
  6093. rt2800_bbp_glrt_write(rt2x00dev, 135, 0x0A);
  6094. rt2800_bbp_glrt_write(rt2x00dev, 138, 0x16);
  6095. rt2800_bbp_glrt_write(rt2x00dev, 139, 0x10);
  6096. rt2800_bbp_glrt_write(rt2x00dev, 140, 0x10);
  6097. rt2800_bbp_glrt_write(rt2x00dev, 141, 0x1A);
  6098. rt2800_bbp_glrt_write(rt2x00dev, 142, 0x36);
  6099. rt2800_bbp_glrt_write(rt2x00dev, 143, 0x2C);
  6100. rt2800_bbp_glrt_write(rt2x00dev, 144, 0x26);
  6101. rt2800_bbp_glrt_write(rt2x00dev, 145, 0x24);
  6102. rt2800_bbp_glrt_write(rt2x00dev, 146, 0x42);
  6103. rt2800_bbp_glrt_write(rt2x00dev, 147, 0x40);
  6104. rt2800_bbp_glrt_write(rt2x00dev, 148, 0x30);
  6105. rt2800_bbp_glrt_write(rt2x00dev, 149, 0x29);
  6106. rt2800_bbp_glrt_write(rt2x00dev, 150, 0x4C);
  6107. rt2800_bbp_glrt_write(rt2x00dev, 151, 0x46);
  6108. rt2800_bbp_glrt_write(rt2x00dev, 152, 0x3D);
  6109. rt2800_bbp_glrt_write(rt2x00dev, 153, 0x40);
  6110. rt2800_bbp_glrt_write(rt2x00dev, 154, 0x3E);
  6111. rt2800_bbp_glrt_write(rt2x00dev, 155, 0x38);
  6112. rt2800_bbp_glrt_write(rt2x00dev, 156, 0x3D);
  6113. rt2800_bbp_glrt_write(rt2x00dev, 157, 0x2F);
  6114. rt2800_bbp_glrt_write(rt2x00dev, 158, 0x3C);
  6115. rt2800_bbp_glrt_write(rt2x00dev, 159, 0x34);
  6116. rt2800_bbp_glrt_write(rt2x00dev, 160, 0x2C);
  6117. rt2800_bbp_glrt_write(rt2x00dev, 161, 0x2F);
  6118. rt2800_bbp_glrt_write(rt2x00dev, 162, 0x3C);
  6119. rt2800_bbp_glrt_write(rt2x00dev, 163, 0x35);
  6120. rt2800_bbp_glrt_write(rt2x00dev, 164, 0x2E);
  6121. rt2800_bbp_glrt_write(rt2x00dev, 165, 0x2F);
  6122. rt2800_bbp_glrt_write(rt2x00dev, 166, 0x49);
  6123. rt2800_bbp_glrt_write(rt2x00dev, 167, 0x41);
  6124. rt2800_bbp_glrt_write(rt2x00dev, 168, 0x36);
  6125. rt2800_bbp_glrt_write(rt2x00dev, 169, 0x39);
  6126. rt2800_bbp_glrt_write(rt2x00dev, 170, 0x30);
  6127. rt2800_bbp_glrt_write(rt2x00dev, 171, 0x30);
  6128. rt2800_bbp_glrt_write(rt2x00dev, 172, 0x0E);
  6129. rt2800_bbp_glrt_write(rt2x00dev, 173, 0x0D);
  6130. rt2800_bbp_glrt_write(rt2x00dev, 174, 0x28);
  6131. rt2800_bbp_glrt_write(rt2x00dev, 175, 0x21);
  6132. rt2800_bbp_glrt_write(rt2x00dev, 176, 0x1C);
  6133. rt2800_bbp_glrt_write(rt2x00dev, 177, 0x16);
  6134. rt2800_bbp_glrt_write(rt2x00dev, 178, 0x50);
  6135. rt2800_bbp_glrt_write(rt2x00dev, 179, 0x4A);
  6136. rt2800_bbp_glrt_write(rt2x00dev, 180, 0x43);
  6137. rt2800_bbp_glrt_write(rt2x00dev, 181, 0x50);
  6138. rt2800_bbp_glrt_write(rt2x00dev, 182, 0x10);
  6139. rt2800_bbp_glrt_write(rt2x00dev, 183, 0x10);
  6140. rt2800_bbp_glrt_write(rt2x00dev, 184, 0x10);
  6141. rt2800_bbp_glrt_write(rt2x00dev, 185, 0x10);
  6142. rt2800_bbp_glrt_write(rt2x00dev, 200, 0x7D);
  6143. rt2800_bbp_glrt_write(rt2x00dev, 201, 0x14);
  6144. rt2800_bbp_glrt_write(rt2x00dev, 202, 0x32);
  6145. rt2800_bbp_glrt_write(rt2x00dev, 203, 0x2C);
  6146. rt2800_bbp_glrt_write(rt2x00dev, 204, 0x36);
  6147. rt2800_bbp_glrt_write(rt2x00dev, 205, 0x4C);
  6148. rt2800_bbp_glrt_write(rt2x00dev, 206, 0x43);
  6149. rt2800_bbp_glrt_write(rt2x00dev, 207, 0x2C);
  6150. rt2800_bbp_glrt_write(rt2x00dev, 208, 0x2E);
  6151. rt2800_bbp_glrt_write(rt2x00dev, 209, 0x36);
  6152. rt2800_bbp_glrt_write(rt2x00dev, 210, 0x30);
  6153. rt2800_bbp_glrt_write(rt2x00dev, 211, 0x6E);
  6154. /* BBP for G band DCOC function */
  6155. rt2800_bbp_dcoc_write(rt2x00dev, 140, 0x0C);
  6156. rt2800_bbp_dcoc_write(rt2x00dev, 141, 0x00);
  6157. rt2800_bbp_dcoc_write(rt2x00dev, 142, 0x10);
  6158. rt2800_bbp_dcoc_write(rt2x00dev, 143, 0x10);
  6159. rt2800_bbp_dcoc_write(rt2x00dev, 144, 0x10);
  6160. rt2800_bbp_dcoc_write(rt2x00dev, 145, 0x10);
  6161. rt2800_bbp_dcoc_write(rt2x00dev, 146, 0x08);
  6162. rt2800_bbp_dcoc_write(rt2x00dev, 147, 0x40);
  6163. rt2800_bbp_dcoc_write(rt2x00dev, 148, 0x04);
  6164. rt2800_bbp_dcoc_write(rt2x00dev, 149, 0x04);
  6165. rt2800_bbp_dcoc_write(rt2x00dev, 150, 0x08);
  6166. rt2800_bbp_dcoc_write(rt2x00dev, 151, 0x08);
  6167. rt2800_bbp_dcoc_write(rt2x00dev, 152, 0x03);
  6168. rt2800_bbp_dcoc_write(rt2x00dev, 153, 0x03);
  6169. rt2800_bbp_dcoc_write(rt2x00dev, 154, 0x03);
  6170. rt2800_bbp_dcoc_write(rt2x00dev, 155, 0x02);
  6171. rt2800_bbp_dcoc_write(rt2x00dev, 156, 0x40);
  6172. rt2800_bbp_dcoc_write(rt2x00dev, 157, 0x40);
  6173. rt2800_bbp_dcoc_write(rt2x00dev, 158, 0x64);
  6174. rt2800_bbp_dcoc_write(rt2x00dev, 159, 0x64);
  6175. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6176. }
  6177. static void rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  6178. {
  6179. unsigned int i;
  6180. u16 eeprom;
  6181. u8 reg_id;
  6182. u8 value;
  6183. if (rt2800_is_305x_soc(rt2x00dev))
  6184. rt2800_init_bbp_305x_soc(rt2x00dev);
  6185. switch (rt2x00dev->chip.rt) {
  6186. case RT2860:
  6187. case RT2872:
  6188. case RT2883:
  6189. rt2800_init_bbp_28xx(rt2x00dev);
  6190. break;
  6191. case RT3070:
  6192. case RT3071:
  6193. case RT3090:
  6194. rt2800_init_bbp_30xx(rt2x00dev);
  6195. break;
  6196. case RT3290:
  6197. rt2800_init_bbp_3290(rt2x00dev);
  6198. break;
  6199. case RT3352:
  6200. case RT5350:
  6201. rt2800_init_bbp_3352(rt2x00dev);
  6202. break;
  6203. case RT3390:
  6204. rt2800_init_bbp_3390(rt2x00dev);
  6205. break;
  6206. case RT3572:
  6207. rt2800_init_bbp_3572(rt2x00dev);
  6208. break;
  6209. case RT3593:
  6210. rt2800_init_bbp_3593(rt2x00dev);
  6211. return;
  6212. case RT3883:
  6213. rt2800_init_bbp_3883(rt2x00dev);
  6214. return;
  6215. case RT5390:
  6216. case RT5392:
  6217. rt2800_init_bbp_53xx(rt2x00dev);
  6218. break;
  6219. case RT5592:
  6220. rt2800_init_bbp_5592(rt2x00dev);
  6221. return;
  6222. case RT6352:
  6223. rt2800_init_bbp_6352(rt2x00dev);
  6224. break;
  6225. }
  6226. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  6227. eeprom = rt2800_eeprom_read_from_array(rt2x00dev,
  6228. EEPROM_BBP_START, i);
  6229. if (eeprom != 0xffff && eeprom != 0x0000) {
  6230. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  6231. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  6232. rt2800_bbp_write(rt2x00dev, reg_id, value);
  6233. }
  6234. }
  6235. }
  6236. static void rt2800_led_open_drain_enable(struct rt2x00_dev *rt2x00dev)
  6237. {
  6238. u32 reg;
  6239. reg = rt2800_register_read(rt2x00dev, OPT_14_CSR);
  6240. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  6241. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  6242. }
  6243. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev, bool bw40,
  6244. u8 filter_target)
  6245. {
  6246. unsigned int i;
  6247. u8 bbp;
  6248. u8 rfcsr;
  6249. u8 passband;
  6250. u8 stopband;
  6251. u8 overtuned = 0;
  6252. u8 rfcsr24 = (bw40) ? 0x27 : 0x07;
  6253. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  6254. bbp = rt2800_bbp_read(rt2x00dev, 4);
  6255. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  6256. rt2800_bbp_write(rt2x00dev, 4, bbp);
  6257. rfcsr = rt2800_rfcsr_read(rt2x00dev, 31);
  6258. rt2x00_set_field8(&rfcsr, RFCSR31_RX_H20M, bw40);
  6259. rt2800_rfcsr_write(rt2x00dev, 31, rfcsr);
  6260. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  6261. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  6262. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  6263. /*
  6264. * Set power & frequency of passband test tone
  6265. */
  6266. rt2800_bbp_write(rt2x00dev, 24, 0);
  6267. for (i = 0; i < 100; i++) {
  6268. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  6269. msleep(1);
  6270. passband = rt2800_bbp_read(rt2x00dev, 55);
  6271. if (passband)
  6272. break;
  6273. }
  6274. /*
  6275. * Set power & frequency of stopband test tone
  6276. */
  6277. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  6278. for (i = 0; i < 100; i++) {
  6279. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  6280. msleep(1);
  6281. stopband = rt2800_bbp_read(rt2x00dev, 55);
  6282. if ((passband - stopband) <= filter_target) {
  6283. rfcsr24++;
  6284. overtuned += ((passband - stopband) == filter_target);
  6285. } else
  6286. break;
  6287. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  6288. }
  6289. rfcsr24 -= !!overtuned;
  6290. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  6291. return rfcsr24;
  6292. }
  6293. static void rt2800_rf_init_calibration(struct rt2x00_dev *rt2x00dev,
  6294. const unsigned int rf_reg)
  6295. {
  6296. u8 rfcsr;
  6297. rfcsr = rt2800_rfcsr_read(rt2x00dev, rf_reg);
  6298. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 1);
  6299. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  6300. msleep(1);
  6301. rt2x00_set_field8(&rfcsr, FIELD8(0x80), 0);
  6302. rt2800_rfcsr_write(rt2x00dev, rf_reg, rfcsr);
  6303. }
  6304. static void rt2800_rx_filter_calibration(struct rt2x00_dev *rt2x00dev)
  6305. {
  6306. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6307. u8 filter_tgt_bw20;
  6308. u8 filter_tgt_bw40;
  6309. u8 rfcsr, bbp;
  6310. /*
  6311. * TODO: sync filter_tgt values with vendor driver
  6312. */
  6313. if (rt2x00_rt(rt2x00dev, RT3070)) {
  6314. filter_tgt_bw20 = 0x16;
  6315. filter_tgt_bw40 = 0x19;
  6316. } else {
  6317. filter_tgt_bw20 = 0x13;
  6318. filter_tgt_bw40 = 0x15;
  6319. }
  6320. drv_data->calibration_bw20 =
  6321. rt2800_init_rx_filter(rt2x00dev, false, filter_tgt_bw20);
  6322. drv_data->calibration_bw40 =
  6323. rt2800_init_rx_filter(rt2x00dev, true, filter_tgt_bw40);
  6324. /*
  6325. * Save BBP 25 & 26 values for later use in channel switching (for 3052)
  6326. */
  6327. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  6328. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  6329. /*
  6330. * Set back to initial state
  6331. */
  6332. rt2800_bbp_write(rt2x00dev, 24, 0);
  6333. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  6334. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  6335. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  6336. /*
  6337. * Set BBP back to BW20
  6338. */
  6339. bbp = rt2800_bbp_read(rt2x00dev, 4);
  6340. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  6341. rt2800_bbp_write(rt2x00dev, 4, bbp);
  6342. }
  6343. static void rt2800_normal_mode_setup_3xxx(struct rt2x00_dev *rt2x00dev)
  6344. {
  6345. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6346. u8 min_gain, rfcsr, bbp;
  6347. u16 eeprom;
  6348. rfcsr = rt2800_rfcsr_read(rt2x00dev, 17);
  6349. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  6350. if (rt2x00_rt(rt2x00dev, RT3070) ||
  6351. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  6352. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  6353. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  6354. if (!rt2x00_has_cap_external_lna_bg(rt2x00dev))
  6355. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  6356. }
  6357. min_gain = rt2x00_rt(rt2x00dev, RT3070) ? 1 : 2;
  6358. if (drv_data->txmixer_gain_24g >= min_gain) {
  6359. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  6360. drv_data->txmixer_gain_24g);
  6361. }
  6362. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  6363. if (rt2x00_rt(rt2x00dev, RT3090)) {
  6364. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  6365. bbp = rt2800_bbp_read(rt2x00dev, 138);
  6366. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  6367. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  6368. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  6369. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  6370. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  6371. rt2800_bbp_write(rt2x00dev, 138, bbp);
  6372. }
  6373. if (rt2x00_rt(rt2x00dev, RT3070)) {
  6374. rfcsr = rt2800_rfcsr_read(rt2x00dev, 27);
  6375. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F))
  6376. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  6377. else
  6378. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  6379. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  6380. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  6381. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  6382. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  6383. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  6384. rt2x00_rt(rt2x00dev, RT3090) ||
  6385. rt2x00_rt(rt2x00dev, RT3390)) {
  6386. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  6387. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  6388. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  6389. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  6390. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  6391. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  6392. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  6393. rfcsr = rt2800_rfcsr_read(rt2x00dev, 15);
  6394. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  6395. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  6396. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  6397. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  6398. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  6399. rfcsr = rt2800_rfcsr_read(rt2x00dev, 21);
  6400. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  6401. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  6402. }
  6403. }
  6404. static void rt2800_normal_mode_setup_3593(struct rt2x00_dev *rt2x00dev)
  6405. {
  6406. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6407. u8 rfcsr;
  6408. u8 tx_gain;
  6409. rfcsr = rt2800_rfcsr_read(rt2x00dev, 50);
  6410. rt2x00_set_field8(&rfcsr, RFCSR50_TX_LO2_EN, 0);
  6411. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  6412. rfcsr = rt2800_rfcsr_read(rt2x00dev, 51);
  6413. tx_gain = rt2x00_get_field8(drv_data->txmixer_gain_24g,
  6414. RFCSR17_TXMIXER_GAIN);
  6415. rt2x00_set_field8(&rfcsr, RFCSR51_BITS24, tx_gain);
  6416. rt2800_rfcsr_write(rt2x00dev, 51, rfcsr);
  6417. rfcsr = rt2800_rfcsr_read(rt2x00dev, 38);
  6418. rt2x00_set_field8(&rfcsr, RFCSR38_RX_LO1_EN, 0);
  6419. rt2800_rfcsr_write(rt2x00dev, 38, rfcsr);
  6420. rfcsr = rt2800_rfcsr_read(rt2x00dev, 39);
  6421. rt2x00_set_field8(&rfcsr, RFCSR39_RX_LO2_EN, 0);
  6422. rt2800_rfcsr_write(rt2x00dev, 39, rfcsr);
  6423. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  6424. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  6425. rt2x00_set_field8(&rfcsr, RFCSR1_PLL_PD, 1);
  6426. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  6427. rfcsr = rt2800_rfcsr_read(rt2x00dev, 30);
  6428. rt2x00_set_field8(&rfcsr, RFCSR30_RX_VCM, 2);
  6429. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  6430. /* TODO: enable stream mode */
  6431. }
  6432. static void rt2800_normal_mode_setup_5xxx(struct rt2x00_dev *rt2x00dev)
  6433. {
  6434. u8 reg;
  6435. u16 eeprom;
  6436. /* Turn off unused DAC1 and ADC1 to reduce power consumption */
  6437. reg = rt2800_bbp_read(rt2x00dev, 138);
  6438. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  6439. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH) == 1)
  6440. rt2x00_set_field8(&reg, BBP138_RX_ADC1, 0);
  6441. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH) == 1)
  6442. rt2x00_set_field8(&reg, BBP138_TX_DAC1, 1);
  6443. rt2800_bbp_write(rt2x00dev, 138, reg);
  6444. reg = rt2800_rfcsr_read(rt2x00dev, 38);
  6445. rt2x00_set_field8(&reg, RFCSR38_RX_LO1_EN, 0);
  6446. rt2800_rfcsr_write(rt2x00dev, 38, reg);
  6447. reg = rt2800_rfcsr_read(rt2x00dev, 39);
  6448. rt2x00_set_field8(&reg, RFCSR39_RX_LO2_EN, 0);
  6449. rt2800_rfcsr_write(rt2x00dev, 39, reg);
  6450. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6451. reg = rt2800_rfcsr_read(rt2x00dev, 30);
  6452. rt2x00_set_field8(&reg, RFCSR30_RX_VCM, 2);
  6453. rt2800_rfcsr_write(rt2x00dev, 30, reg);
  6454. }
  6455. static void rt2800_init_rfcsr_305x_soc(struct rt2x00_dev *rt2x00dev)
  6456. {
  6457. rt2800_rf_init_calibration(rt2x00dev, 30);
  6458. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  6459. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  6460. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  6461. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  6462. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6463. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  6464. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  6465. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  6466. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  6467. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  6468. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  6469. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6470. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  6471. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  6472. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6473. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  6474. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  6475. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  6476. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  6477. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6478. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  6479. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  6480. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6481. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  6482. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  6483. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  6484. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  6485. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  6486. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  6487. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  6488. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  6489. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  6490. }
  6491. static void rt2800_init_rfcsr_30xx(struct rt2x00_dev *rt2x00dev)
  6492. {
  6493. u8 rfcsr;
  6494. u16 eeprom;
  6495. u32 reg;
  6496. /* XXX vendor driver do this only for 3070 */
  6497. rt2800_rf_init_calibration(rt2x00dev, 30);
  6498. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6499. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  6500. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  6501. rt2800_rfcsr_write(rt2x00dev, 7, 0x60);
  6502. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  6503. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  6504. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6505. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  6506. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6507. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  6508. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  6509. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  6510. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  6511. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6512. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  6513. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  6514. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  6515. rt2800_rfcsr_write(rt2x00dev, 25, 0x03);
  6516. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  6517. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  6518. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6519. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6520. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6521. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6522. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  6523. rt2x00_rt(rt2x00dev, RT3090)) {
  6524. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  6525. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  6526. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  6527. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  6528. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6529. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6530. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  6531. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  6532. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  6533. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_DAC_TEST))
  6534. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6535. else
  6536. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6537. }
  6538. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6539. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6540. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  6541. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6542. }
  6543. rt2800_rx_filter_calibration(rt2x00dev);
  6544. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  6545. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  6546. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E))
  6547. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6548. rt2800_led_open_drain_enable(rt2x00dev);
  6549. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6550. }
  6551. static void rt2800_init_rfcsr_3290(struct rt2x00_dev *rt2x00dev)
  6552. {
  6553. u8 rfcsr;
  6554. rt2800_rf_init_calibration(rt2x00dev, 2);
  6555. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  6556. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  6557. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6558. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6559. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  6560. rt2800_rfcsr_write(rt2x00dev, 8, 0xf3);
  6561. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6562. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6563. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6564. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6565. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6566. rt2800_rfcsr_write(rt2x00dev, 18, 0x02);
  6567. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6568. rt2800_rfcsr_write(rt2x00dev, 25, 0x83);
  6569. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  6570. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  6571. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  6572. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6573. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6574. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6575. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6576. rt2800_rfcsr_write(rt2x00dev, 34, 0x05);
  6577. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6578. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6579. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6580. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6581. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6582. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6583. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6584. rt2800_rfcsr_write(rt2x00dev, 43, 0x7b);
  6585. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  6586. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  6587. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6588. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6589. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6590. rt2800_rfcsr_write(rt2x00dev, 49, 0x98);
  6591. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6592. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6593. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  6594. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6595. rt2800_rfcsr_write(rt2x00dev, 56, 0x02);
  6596. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  6597. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  6598. rt2800_rfcsr_write(rt2x00dev, 59, 0x09);
  6599. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6600. rt2800_rfcsr_write(rt2x00dev, 61, 0xc1);
  6601. rfcsr = rt2800_rfcsr_read(rt2x00dev, 29);
  6602. rt2x00_set_field8(&rfcsr, RFCSR29_RSSI_GAIN, 3);
  6603. rt2800_rfcsr_write(rt2x00dev, 29, rfcsr);
  6604. rt2800_led_open_drain_enable(rt2x00dev);
  6605. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6606. }
  6607. static void rt2800_init_rfcsr_3352(struct rt2x00_dev *rt2x00dev)
  6608. {
  6609. int tx0_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX0,
  6610. &rt2x00dev->cap_flags);
  6611. int tx1_ext_pa = test_bit(CAPABILITY_EXTERNAL_PA_TX1,
  6612. &rt2x00dev->cap_flags);
  6613. u8 rfcsr;
  6614. rt2800_rf_init_calibration(rt2x00dev, 30);
  6615. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6616. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6617. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6618. rt2800_rfcsr_write(rt2x00dev, 3, 0x18);
  6619. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6620. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6621. rt2800_rfcsr_write(rt2x00dev, 6, 0x33);
  6622. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6623. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6624. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6625. rt2800_rfcsr_write(rt2x00dev, 10, 0xd2);
  6626. rt2800_rfcsr_write(rt2x00dev, 11, 0x42);
  6627. rt2800_rfcsr_write(rt2x00dev, 12, 0x1c);
  6628. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  6629. rt2800_rfcsr_write(rt2x00dev, 14, 0x5a);
  6630. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6631. rt2800_rfcsr_write(rt2x00dev, 16, 0x01);
  6632. rt2800_rfcsr_write(rt2x00dev, 18, 0x45);
  6633. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  6634. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6635. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6636. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6637. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6638. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6639. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6640. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6641. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6642. rt2800_rfcsr_write(rt2x00dev, 28, 0x03);
  6643. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  6644. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6645. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6646. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6647. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6648. rfcsr = 0x01;
  6649. if (tx0_ext_pa)
  6650. rt2x00_set_field8(&rfcsr, RFCSR34_TX0_EXT_PA, 1);
  6651. if (tx1_ext_pa)
  6652. rt2x00_set_field8(&rfcsr, RFCSR34_TX1_EXT_PA, 1);
  6653. rt2800_rfcsr_write(rt2x00dev, 34, rfcsr);
  6654. rt2800_rfcsr_write(rt2x00dev, 35, 0x03);
  6655. rt2800_rfcsr_write(rt2x00dev, 36, 0xbd);
  6656. rt2800_rfcsr_write(rt2x00dev, 37, 0x3c);
  6657. rt2800_rfcsr_write(rt2x00dev, 38, 0x5f);
  6658. rt2800_rfcsr_write(rt2x00dev, 39, 0xc5);
  6659. rt2800_rfcsr_write(rt2x00dev, 40, 0x33);
  6660. rfcsr = 0x52;
  6661. if (!tx0_ext_pa) {
  6662. rt2x00_set_field8(&rfcsr, RFCSR41_BIT1, 1);
  6663. rt2x00_set_field8(&rfcsr, RFCSR41_BIT4, 1);
  6664. }
  6665. rt2800_rfcsr_write(rt2x00dev, 41, rfcsr);
  6666. rfcsr = 0x52;
  6667. if (!tx1_ext_pa) {
  6668. rt2x00_set_field8(&rfcsr, RFCSR42_BIT1, 1);
  6669. rt2x00_set_field8(&rfcsr, RFCSR42_BIT4, 1);
  6670. }
  6671. rt2800_rfcsr_write(rt2x00dev, 42, rfcsr);
  6672. rt2800_rfcsr_write(rt2x00dev, 43, 0xdb);
  6673. rt2800_rfcsr_write(rt2x00dev, 44, 0xdb);
  6674. rt2800_rfcsr_write(rt2x00dev, 45, 0xdb);
  6675. rt2800_rfcsr_write(rt2x00dev, 46, 0xdd);
  6676. rt2800_rfcsr_write(rt2x00dev, 47, 0x0d);
  6677. rt2800_rfcsr_write(rt2x00dev, 48, 0x14);
  6678. rt2800_rfcsr_write(rt2x00dev, 49, 0x00);
  6679. rfcsr = 0x2d;
  6680. if (tx0_ext_pa)
  6681. rt2x00_set_field8(&rfcsr, RFCSR50_TX0_EXT_PA, 1);
  6682. if (tx1_ext_pa)
  6683. rt2x00_set_field8(&rfcsr, RFCSR50_TX1_EXT_PA, 1);
  6684. rt2800_rfcsr_write(rt2x00dev, 50, rfcsr);
  6685. rt2800_rfcsr_write(rt2x00dev, 51, (tx0_ext_pa ? 0x52 : 0x7f));
  6686. rt2800_rfcsr_write(rt2x00dev, 52, (tx0_ext_pa ? 0xc0 : 0x00));
  6687. rt2800_rfcsr_write(rt2x00dev, 53, (tx0_ext_pa ? 0xd2 : 0x52));
  6688. rt2800_rfcsr_write(rt2x00dev, 54, (tx0_ext_pa ? 0xc0 : 0x1b));
  6689. rt2800_rfcsr_write(rt2x00dev, 55, (tx1_ext_pa ? 0x52 : 0x7f));
  6690. rt2800_rfcsr_write(rt2x00dev, 56, (tx1_ext_pa ? 0xc0 : 0x00));
  6691. rt2800_rfcsr_write(rt2x00dev, 57, (tx0_ext_pa ? 0x49 : 0x52));
  6692. rt2800_rfcsr_write(rt2x00dev, 58, (tx1_ext_pa ? 0xc0 : 0x1b));
  6693. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  6694. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  6695. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  6696. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6697. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6698. rt2800_rx_filter_calibration(rt2x00dev);
  6699. rt2800_led_open_drain_enable(rt2x00dev);
  6700. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6701. }
  6702. static void rt2800_init_rfcsr_3390(struct rt2x00_dev *rt2x00dev)
  6703. {
  6704. u32 reg;
  6705. rt2800_rf_init_calibration(rt2x00dev, 30);
  6706. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  6707. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  6708. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6709. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  6710. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  6711. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  6712. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  6713. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  6714. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  6715. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  6716. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  6717. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  6718. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  6719. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  6720. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  6721. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6722. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  6723. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  6724. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  6725. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  6726. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  6727. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  6728. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6729. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  6730. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  6731. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  6732. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6733. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6734. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  6735. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  6736. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  6737. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  6738. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6739. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  6740. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6741. rt2800_rx_filter_calibration(rt2x00dev);
  6742. if (rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  6743. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6744. rt2800_led_open_drain_enable(rt2x00dev);
  6745. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6746. }
  6747. static void rt2800_init_rfcsr_3572(struct rt2x00_dev *rt2x00dev)
  6748. {
  6749. u8 rfcsr;
  6750. u32 reg;
  6751. rt2800_rf_init_calibration(rt2x00dev, 30);
  6752. rt2800_rfcsr_write(rt2x00dev, 0, 0x70);
  6753. rt2800_rfcsr_write(rt2x00dev, 1, 0x81);
  6754. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  6755. rt2800_rfcsr_write(rt2x00dev, 3, 0x02);
  6756. rt2800_rfcsr_write(rt2x00dev, 4, 0x4c);
  6757. rt2800_rfcsr_write(rt2x00dev, 5, 0x05);
  6758. rt2800_rfcsr_write(rt2x00dev, 6, 0x4a);
  6759. rt2800_rfcsr_write(rt2x00dev, 7, 0xd8);
  6760. rt2800_rfcsr_write(rt2x00dev, 9, 0xc3);
  6761. rt2800_rfcsr_write(rt2x00dev, 10, 0xf1);
  6762. rt2800_rfcsr_write(rt2x00dev, 11, 0xb9);
  6763. rt2800_rfcsr_write(rt2x00dev, 12, 0x70);
  6764. rt2800_rfcsr_write(rt2x00dev, 13, 0x65);
  6765. rt2800_rfcsr_write(rt2x00dev, 14, 0xa0);
  6766. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  6767. rt2800_rfcsr_write(rt2x00dev, 16, 0x4c);
  6768. rt2800_rfcsr_write(rt2x00dev, 17, 0x23);
  6769. rt2800_rfcsr_write(rt2x00dev, 18, 0xac);
  6770. rt2800_rfcsr_write(rt2x00dev, 19, 0x93);
  6771. rt2800_rfcsr_write(rt2x00dev, 20, 0xb3);
  6772. rt2800_rfcsr_write(rt2x00dev, 21, 0xd0);
  6773. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  6774. rt2800_rfcsr_write(rt2x00dev, 23, 0x3c);
  6775. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  6776. rt2800_rfcsr_write(rt2x00dev, 25, 0x15);
  6777. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  6778. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  6779. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6780. rt2800_rfcsr_write(rt2x00dev, 29, 0x9b);
  6781. rt2800_rfcsr_write(rt2x00dev, 30, 0x09);
  6782. rt2800_rfcsr_write(rt2x00dev, 31, 0x10);
  6783. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  6784. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  6785. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  6786. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6787. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6788. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6789. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6790. msleep(1);
  6791. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6792. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6793. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6794. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6795. rt2800_rx_filter_calibration(rt2x00dev);
  6796. rt2800_led_open_drain_enable(rt2x00dev);
  6797. rt2800_normal_mode_setup_3xxx(rt2x00dev);
  6798. }
  6799. static void rt3593_post_bbp_init(struct rt2x00_dev *rt2x00dev)
  6800. {
  6801. u8 bbp;
  6802. bool txbf_enabled = false; /* FIXME */
  6803. bbp = rt2800_bbp_read(rt2x00dev, 105);
  6804. if (rt2x00dev->default_ant.rx_chain_num == 1)
  6805. rt2x00_set_field8(&bbp, BBP105_MLD, 0);
  6806. else
  6807. rt2x00_set_field8(&bbp, BBP105_MLD, 1);
  6808. rt2800_bbp_write(rt2x00dev, 105, bbp);
  6809. rt2800_bbp4_mac_if_ctrl(rt2x00dev);
  6810. rt2800_bbp_write(rt2x00dev, 92, 0x02);
  6811. rt2800_bbp_write(rt2x00dev, 82, 0x82);
  6812. rt2800_bbp_write(rt2x00dev, 106, 0x05);
  6813. rt2800_bbp_write(rt2x00dev, 104, 0x92);
  6814. rt2800_bbp_write(rt2x00dev, 88, 0x90);
  6815. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  6816. rt2800_bbp_write(rt2x00dev, 47, 0x48);
  6817. rt2800_bbp_write(rt2x00dev, 120, 0x50);
  6818. if (txbf_enabled)
  6819. rt2800_bbp_write(rt2x00dev, 163, 0xbd);
  6820. else
  6821. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  6822. /* SNR mapping */
  6823. rt2800_bbp_write(rt2x00dev, 142, 6);
  6824. rt2800_bbp_write(rt2x00dev, 143, 160);
  6825. rt2800_bbp_write(rt2x00dev, 142, 7);
  6826. rt2800_bbp_write(rt2x00dev, 143, 161);
  6827. rt2800_bbp_write(rt2x00dev, 142, 8);
  6828. rt2800_bbp_write(rt2x00dev, 143, 162);
  6829. /* ADC/DAC control */
  6830. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  6831. /* RX AGC energy lower bound in log2 */
  6832. rt2800_bbp_write(rt2x00dev, 68, 0x0b);
  6833. /* FIXME: BBP 105 owerwrite? */
  6834. rt2800_bbp_write(rt2x00dev, 105, 0x04);
  6835. }
  6836. static void rt2800_init_rfcsr_3593(struct rt2x00_dev *rt2x00dev)
  6837. {
  6838. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  6839. u32 reg;
  6840. u8 rfcsr;
  6841. /* Disable GPIO #4 and #7 function for LAN PE control */
  6842. reg = rt2800_register_read(rt2x00dev, GPIO_SWITCH);
  6843. rt2x00_set_field32(&reg, GPIO_SWITCH_4, 0);
  6844. rt2x00_set_field32(&reg, GPIO_SWITCH_7, 0);
  6845. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  6846. /* Initialize default register values */
  6847. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6848. rt2800_rfcsr_write(rt2x00dev, 3, 0x80);
  6849. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6850. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  6851. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6852. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6853. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  6854. rt2800_rfcsr_write(rt2x00dev, 11, 0x40);
  6855. rt2800_rfcsr_write(rt2x00dev, 12, 0x4e);
  6856. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  6857. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  6858. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6859. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6860. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6861. rt2800_rfcsr_write(rt2x00dev, 32, 0x78);
  6862. rt2800_rfcsr_write(rt2x00dev, 33, 0x3b);
  6863. rt2800_rfcsr_write(rt2x00dev, 34, 0x3c);
  6864. rt2800_rfcsr_write(rt2x00dev, 35, 0xe0);
  6865. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  6866. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  6867. rt2800_rfcsr_write(rt2x00dev, 44, 0xd3);
  6868. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  6869. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  6870. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  6871. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  6872. rt2800_rfcsr_write(rt2x00dev, 51, 0x75);
  6873. rt2800_rfcsr_write(rt2x00dev, 52, 0x45);
  6874. rt2800_rfcsr_write(rt2x00dev, 53, 0x18);
  6875. rt2800_rfcsr_write(rt2x00dev, 54, 0x18);
  6876. rt2800_rfcsr_write(rt2x00dev, 55, 0x18);
  6877. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  6878. rt2800_rfcsr_write(rt2x00dev, 57, 0x6e);
  6879. /* Initiate calibration */
  6880. /* TODO: use rt2800_rf_init_calibration ? */
  6881. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  6882. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  6883. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  6884. rt2800_freq_cal_mode1(rt2x00dev);
  6885. rfcsr = rt2800_rfcsr_read(rt2x00dev, 18);
  6886. rt2x00_set_field8(&rfcsr, RFCSR18_XO_TUNE_BYPASS, 1);
  6887. rt2800_rfcsr_write(rt2x00dev, 18, rfcsr);
  6888. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6889. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  6890. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  6891. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6892. usleep_range(1000, 1500);
  6893. reg = rt2800_register_read(rt2x00dev, LDO_CFG0);
  6894. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  6895. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  6896. /* Set initial values for RX filter calibration */
  6897. drv_data->calibration_bw20 = 0x1f;
  6898. drv_data->calibration_bw40 = 0x2f;
  6899. /* Save BBP 25 & 26 values for later use in channel switching */
  6900. drv_data->bbp25 = rt2800_bbp_read(rt2x00dev, 25);
  6901. drv_data->bbp26 = rt2800_bbp_read(rt2x00dev, 26);
  6902. rt2800_led_open_drain_enable(rt2x00dev);
  6903. rt2800_normal_mode_setup_3593(rt2x00dev);
  6904. rt3593_post_bbp_init(rt2x00dev);
  6905. /* TODO: enable stream mode support */
  6906. }
  6907. static void rt2800_init_rfcsr_5350(struct rt2x00_dev *rt2x00dev)
  6908. {
  6909. rt2800_rfcsr_write(rt2x00dev, 0, 0xf0);
  6910. rt2800_rfcsr_write(rt2x00dev, 1, 0x23);
  6911. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6912. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  6913. rt2800_rfcsr_write(rt2x00dev, 4, 0x49);
  6914. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  6915. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  6916. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6917. rt2800_rfcsr_write(rt2x00dev, 8, 0xf1);
  6918. rt2800_rfcsr_write(rt2x00dev, 9, 0x02);
  6919. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  6920. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  6921. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  6922. if (rt2800_clk_is_20mhz(rt2x00dev))
  6923. rt2800_rfcsr_write(rt2x00dev, 13, 0x1f);
  6924. else
  6925. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  6926. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6927. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6928. rt2800_rfcsr_write(rt2x00dev, 16, 0xc0);
  6929. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  6930. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  6931. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  6932. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  6933. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  6934. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  6935. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  6936. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  6937. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  6938. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  6939. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  6940. rt2800_rfcsr_write(rt2x00dev, 29, 0xd0);
  6941. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  6942. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  6943. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  6944. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  6945. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  6946. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  6947. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  6948. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  6949. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  6950. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  6951. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  6952. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  6953. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  6954. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  6955. rt2800_rfcsr_write(rt2x00dev, 44, 0x0c);
  6956. rt2800_rfcsr_write(rt2x00dev, 45, 0xa6);
  6957. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  6958. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  6959. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  6960. rt2800_rfcsr_write(rt2x00dev, 49, 0x80);
  6961. rt2800_rfcsr_write(rt2x00dev, 50, 0x00);
  6962. rt2800_rfcsr_write(rt2x00dev, 51, 0x00);
  6963. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  6964. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  6965. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  6966. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  6967. rt2800_rfcsr_write(rt2x00dev, 56, 0x82);
  6968. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  6969. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  6970. rt2800_rfcsr_write(rt2x00dev, 59, 0x0b);
  6971. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  6972. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  6973. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  6974. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  6975. }
  6976. static void rt2800_init_rfcsr_3883(struct rt2x00_dev *rt2x00dev)
  6977. {
  6978. u8 rfcsr;
  6979. /* TODO: get the actual ECO value from the SoC */
  6980. const unsigned int eco = 5;
  6981. rt2800_rf_init_calibration(rt2x00dev, 2);
  6982. rt2800_rfcsr_write(rt2x00dev, 0, 0xe0);
  6983. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  6984. rt2800_rfcsr_write(rt2x00dev, 2, 0x50);
  6985. rt2800_rfcsr_write(rt2x00dev, 3, 0x20);
  6986. rt2800_rfcsr_write(rt2x00dev, 4, 0x00);
  6987. rt2800_rfcsr_write(rt2x00dev, 5, 0x00);
  6988. rt2800_rfcsr_write(rt2x00dev, 6, 0x40);
  6989. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  6990. rt2800_rfcsr_write(rt2x00dev, 8, 0x5b);
  6991. rt2800_rfcsr_write(rt2x00dev, 9, 0x08);
  6992. rt2800_rfcsr_write(rt2x00dev, 10, 0xd3);
  6993. rt2800_rfcsr_write(rt2x00dev, 11, 0x48);
  6994. rt2800_rfcsr_write(rt2x00dev, 12, 0x1a);
  6995. rt2800_rfcsr_write(rt2x00dev, 13, 0x12);
  6996. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  6997. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  6998. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  6999. /* RFCSR 17 will be initialized later based on the
  7000. * frequency offset stored in the EEPROM
  7001. */
  7002. rt2800_rfcsr_write(rt2x00dev, 18, 0x40);
  7003. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  7004. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  7005. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  7006. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  7007. rt2800_rfcsr_write(rt2x00dev, 23, 0xc0);
  7008. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  7009. rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
  7010. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  7011. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  7012. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  7013. rt2800_rfcsr_write(rt2x00dev, 29, 0x00);
  7014. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  7015. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  7016. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  7017. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  7018. rt2800_rfcsr_write(rt2x00dev, 34, 0x20);
  7019. rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
  7020. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  7021. rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
  7022. rt2800_rfcsr_write(rt2x00dev, 38, 0x86);
  7023. rt2800_rfcsr_write(rt2x00dev, 39, 0x23);
  7024. rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
  7025. rt2800_rfcsr_write(rt2x00dev, 41, 0x00);
  7026. rt2800_rfcsr_write(rt2x00dev, 42, 0x00);
  7027. rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
  7028. rt2800_rfcsr_write(rt2x00dev, 44, 0x93);
  7029. rt2800_rfcsr_write(rt2x00dev, 45, 0xbb);
  7030. rt2800_rfcsr_write(rt2x00dev, 46, 0x60);
  7031. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  7032. rt2800_rfcsr_write(rt2x00dev, 48, 0x00);
  7033. rt2800_rfcsr_write(rt2x00dev, 49, 0x8e);
  7034. rt2800_rfcsr_write(rt2x00dev, 50, 0x86);
  7035. rt2800_rfcsr_write(rt2x00dev, 51, 0x51);
  7036. rt2800_rfcsr_write(rt2x00dev, 52, 0x05);
  7037. rt2800_rfcsr_write(rt2x00dev, 53, 0x76);
  7038. rt2800_rfcsr_write(rt2x00dev, 54, 0x76);
  7039. rt2800_rfcsr_write(rt2x00dev, 55, 0x76);
  7040. rt2800_rfcsr_write(rt2x00dev, 56, 0xdb);
  7041. rt2800_rfcsr_write(rt2x00dev, 57, 0x3e);
  7042. rt2800_rfcsr_write(rt2x00dev, 58, 0x00);
  7043. rt2800_rfcsr_write(rt2x00dev, 59, 0x00);
  7044. rt2800_rfcsr_write(rt2x00dev, 60, 0x00);
  7045. rt2800_rfcsr_write(rt2x00dev, 61, 0x00);
  7046. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  7047. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  7048. /* TODO: rx filter calibration? */
  7049. rt2800_bbp_write(rt2x00dev, 137, 0x0f);
  7050. rt2800_bbp_write(rt2x00dev, 163, 0x9d);
  7051. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  7052. rt2800_bbp_write(rt2x00dev, 179, 0x02);
  7053. rt2800_bbp_write(rt2x00dev, 180, 0x00);
  7054. rt2800_bbp_write(rt2x00dev, 182, 0x40);
  7055. rt2800_bbp_write(rt2x00dev, 180, 0x01);
  7056. rt2800_bbp_write(rt2x00dev, 182, 0x9c);
  7057. rt2800_bbp_write(rt2x00dev, 179, 0x00);
  7058. rt2800_bbp_write(rt2x00dev, 142, 0x04);
  7059. rt2800_bbp_write(rt2x00dev, 143, 0x3b);
  7060. rt2800_bbp_write(rt2x00dev, 142, 0x06);
  7061. rt2800_bbp_write(rt2x00dev, 143, 0xa0);
  7062. rt2800_bbp_write(rt2x00dev, 142, 0x07);
  7063. rt2800_bbp_write(rt2x00dev, 143, 0xa1);
  7064. rt2800_bbp_write(rt2x00dev, 142, 0x08);
  7065. rt2800_bbp_write(rt2x00dev, 143, 0xa2);
  7066. rt2800_bbp_write(rt2x00dev, 148, 0xc8);
  7067. if (eco == 5) {
  7068. rt2800_rfcsr_write(rt2x00dev, 32, 0xd8);
  7069. rt2800_rfcsr_write(rt2x00dev, 33, 0x32);
  7070. }
  7071. rfcsr = rt2800_rfcsr_read(rt2x00dev, 2);
  7072. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_BP, 0);
  7073. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 1);
  7074. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  7075. msleep(1);
  7076. rt2x00_set_field8(&rfcsr, RFCSR2_RESCAL_EN, 0);
  7077. rt2800_rfcsr_write(rt2x00dev, 2, rfcsr);
  7078. rfcsr = rt2800_rfcsr_read(rt2x00dev, 1);
  7079. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  7080. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  7081. rfcsr = rt2800_rfcsr_read(rt2x00dev, 6);
  7082. rfcsr |= 0xc0;
  7083. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  7084. rfcsr = rt2800_rfcsr_read(rt2x00dev, 22);
  7085. rfcsr |= 0x20;
  7086. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  7087. rfcsr = rt2800_rfcsr_read(rt2x00dev, 46);
  7088. rfcsr |= 0x20;
  7089. rt2800_rfcsr_write(rt2x00dev, 46, rfcsr);
  7090. rfcsr = rt2800_rfcsr_read(rt2x00dev, 20);
  7091. rfcsr &= ~0xee;
  7092. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  7093. }
  7094. static void rt2800_init_rfcsr_5390(struct rt2x00_dev *rt2x00dev)
  7095. {
  7096. rt2800_rf_init_calibration(rt2x00dev, 2);
  7097. rt2800_rfcsr_write(rt2x00dev, 1, 0x0f);
  7098. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  7099. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  7100. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  7101. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  7102. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  7103. else
  7104. rt2800_rfcsr_write(rt2x00dev, 6, 0xa0);
  7105. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  7106. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  7107. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  7108. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  7109. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  7110. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  7111. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  7112. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  7113. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  7114. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  7115. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  7116. rt2800_rfcsr_write(rt2x00dev, 21, 0x00);
  7117. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  7118. rt2800_rfcsr_write(rt2x00dev, 23, 0x00);
  7119. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  7120. if (rt2x00_is_usb(rt2x00dev) &&
  7121. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  7122. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  7123. else
  7124. rt2800_rfcsr_write(rt2x00dev, 25, 0xc0);
  7125. rt2800_rfcsr_write(rt2x00dev, 26, 0x00);
  7126. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  7127. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  7128. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  7129. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  7130. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  7131. rt2800_rfcsr_write(rt2x00dev, 32, 0x80);
  7132. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  7133. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  7134. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  7135. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  7136. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  7137. rt2800_rfcsr_write(rt2x00dev, 38, 0x85);
  7138. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  7139. rt2800_rfcsr_write(rt2x00dev, 40, 0x0b);
  7140. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  7141. rt2800_rfcsr_write(rt2x00dev, 42, 0xd2);
  7142. rt2800_rfcsr_write(rt2x00dev, 43, 0x9a);
  7143. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  7144. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  7145. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  7146. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  7147. else
  7148. rt2800_rfcsr_write(rt2x00dev, 46, 0x7b);
  7149. rt2800_rfcsr_write(rt2x00dev, 47, 0x00);
  7150. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  7151. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  7152. rt2800_rfcsr_write(rt2x00dev, 52, 0x38);
  7153. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  7154. rt2800_rfcsr_write(rt2x00dev, 53, 0x00);
  7155. else
  7156. rt2800_rfcsr_write(rt2x00dev, 53, 0x84);
  7157. rt2800_rfcsr_write(rt2x00dev, 54, 0x78);
  7158. rt2800_rfcsr_write(rt2x00dev, 55, 0x44);
  7159. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F))
  7160. rt2800_rfcsr_write(rt2x00dev, 56, 0x42);
  7161. else
  7162. rt2800_rfcsr_write(rt2x00dev, 56, 0x22);
  7163. rt2800_rfcsr_write(rt2x00dev, 57, 0x80);
  7164. rt2800_rfcsr_write(rt2x00dev, 58, 0x7f);
  7165. rt2800_rfcsr_write(rt2x00dev, 59, 0x8f);
  7166. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  7167. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390F)) {
  7168. if (rt2x00_is_usb(rt2x00dev))
  7169. rt2800_rfcsr_write(rt2x00dev, 61, 0xd1);
  7170. else
  7171. rt2800_rfcsr_write(rt2x00dev, 61, 0xd5);
  7172. } else {
  7173. if (rt2x00_is_usb(rt2x00dev))
  7174. rt2800_rfcsr_write(rt2x00dev, 61, 0xdd);
  7175. else
  7176. rt2800_rfcsr_write(rt2x00dev, 61, 0xb5);
  7177. }
  7178. rt2800_rfcsr_write(rt2x00dev, 62, 0x00);
  7179. rt2800_rfcsr_write(rt2x00dev, 63, 0x00);
  7180. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  7181. rt2800_led_open_drain_enable(rt2x00dev);
  7182. }
  7183. static void rt2800_init_rfcsr_5392(struct rt2x00_dev *rt2x00dev)
  7184. {
  7185. rt2800_rf_init_calibration(rt2x00dev, 2);
  7186. rt2800_rfcsr_write(rt2x00dev, 1, 0x17);
  7187. rt2800_rfcsr_write(rt2x00dev, 3, 0x88);
  7188. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  7189. rt2800_rfcsr_write(rt2x00dev, 6, 0xe0);
  7190. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  7191. rt2800_rfcsr_write(rt2x00dev, 10, 0x53);
  7192. rt2800_rfcsr_write(rt2x00dev, 11, 0x4a);
  7193. rt2800_rfcsr_write(rt2x00dev, 12, 0x46);
  7194. rt2800_rfcsr_write(rt2x00dev, 13, 0x9f);
  7195. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  7196. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  7197. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  7198. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  7199. rt2800_rfcsr_write(rt2x00dev, 19, 0x4d);
  7200. rt2800_rfcsr_write(rt2x00dev, 20, 0x00);
  7201. rt2800_rfcsr_write(rt2x00dev, 21, 0x8d);
  7202. rt2800_rfcsr_write(rt2x00dev, 22, 0x20);
  7203. rt2800_rfcsr_write(rt2x00dev, 23, 0x0b);
  7204. rt2800_rfcsr_write(rt2x00dev, 24, 0x44);
  7205. rt2800_rfcsr_write(rt2x00dev, 25, 0x80);
  7206. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  7207. rt2800_rfcsr_write(rt2x00dev, 27, 0x09);
  7208. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  7209. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  7210. rt2800_rfcsr_write(rt2x00dev, 30, 0x10);
  7211. rt2800_rfcsr_write(rt2x00dev, 31, 0x80);
  7212. rt2800_rfcsr_write(rt2x00dev, 32, 0x20);
  7213. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  7214. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  7215. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  7216. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  7217. rt2800_rfcsr_write(rt2x00dev, 37, 0x08);
  7218. rt2800_rfcsr_write(rt2x00dev, 38, 0x89);
  7219. rt2800_rfcsr_write(rt2x00dev, 39, 0x1b);
  7220. rt2800_rfcsr_write(rt2x00dev, 40, 0x0f);
  7221. rt2800_rfcsr_write(rt2x00dev, 41, 0xbb);
  7222. rt2800_rfcsr_write(rt2x00dev, 42, 0xd5);
  7223. rt2800_rfcsr_write(rt2x00dev, 43, 0x9b);
  7224. rt2800_rfcsr_write(rt2x00dev, 44, 0x0e);
  7225. rt2800_rfcsr_write(rt2x00dev, 45, 0xa2);
  7226. rt2800_rfcsr_write(rt2x00dev, 46, 0x73);
  7227. rt2800_rfcsr_write(rt2x00dev, 47, 0x0c);
  7228. rt2800_rfcsr_write(rt2x00dev, 48, 0x10);
  7229. rt2800_rfcsr_write(rt2x00dev, 49, 0x94);
  7230. rt2800_rfcsr_write(rt2x00dev, 50, 0x94);
  7231. rt2800_rfcsr_write(rt2x00dev, 51, 0x3a);
  7232. rt2800_rfcsr_write(rt2x00dev, 52, 0x48);
  7233. rt2800_rfcsr_write(rt2x00dev, 53, 0x44);
  7234. rt2800_rfcsr_write(rt2x00dev, 54, 0x38);
  7235. rt2800_rfcsr_write(rt2x00dev, 55, 0x43);
  7236. rt2800_rfcsr_write(rt2x00dev, 56, 0xa1);
  7237. rt2800_rfcsr_write(rt2x00dev, 57, 0x00);
  7238. rt2800_rfcsr_write(rt2x00dev, 58, 0x39);
  7239. rt2800_rfcsr_write(rt2x00dev, 59, 0x07);
  7240. rt2800_rfcsr_write(rt2x00dev, 60, 0x45);
  7241. rt2800_rfcsr_write(rt2x00dev, 61, 0x91);
  7242. rt2800_rfcsr_write(rt2x00dev, 62, 0x39);
  7243. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  7244. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  7245. rt2800_led_open_drain_enable(rt2x00dev);
  7246. }
  7247. static void rt2800_init_rfcsr_5592(struct rt2x00_dev *rt2x00dev)
  7248. {
  7249. rt2800_rf_init_calibration(rt2x00dev, 30);
  7250. rt2800_rfcsr_write(rt2x00dev, 1, 0x3F);
  7251. rt2800_rfcsr_write(rt2x00dev, 3, 0x08);
  7252. rt2800_rfcsr_write(rt2x00dev, 5, 0x10);
  7253. rt2800_rfcsr_write(rt2x00dev, 6, 0xE4);
  7254. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  7255. rt2800_rfcsr_write(rt2x00dev, 14, 0x00);
  7256. rt2800_rfcsr_write(rt2x00dev, 15, 0x00);
  7257. rt2800_rfcsr_write(rt2x00dev, 16, 0x00);
  7258. rt2800_rfcsr_write(rt2x00dev, 18, 0x03);
  7259. rt2800_rfcsr_write(rt2x00dev, 19, 0x4D);
  7260. rt2800_rfcsr_write(rt2x00dev, 20, 0x10);
  7261. rt2800_rfcsr_write(rt2x00dev, 21, 0x8D);
  7262. rt2800_rfcsr_write(rt2x00dev, 26, 0x82);
  7263. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  7264. rt2800_rfcsr_write(rt2x00dev, 29, 0x10);
  7265. rt2800_rfcsr_write(rt2x00dev, 33, 0xC0);
  7266. rt2800_rfcsr_write(rt2x00dev, 34, 0x07);
  7267. rt2800_rfcsr_write(rt2x00dev, 35, 0x12);
  7268. rt2800_rfcsr_write(rt2x00dev, 47, 0x0C);
  7269. rt2800_rfcsr_write(rt2x00dev, 53, 0x22);
  7270. rt2800_rfcsr_write(rt2x00dev, 63, 0x07);
  7271. rt2800_rfcsr_write(rt2x00dev, 2, 0x80);
  7272. msleep(1);
  7273. rt2800_freq_cal_mode1(rt2x00dev);
  7274. /* Enable DC filter */
  7275. if (rt2x00_rt_rev_gte(rt2x00dev, RT5592, REV_RT5592C))
  7276. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  7277. rt2800_normal_mode_setup_5xxx(rt2x00dev);
  7278. if (rt2x00_rt_rev_lt(rt2x00dev, RT5592, REV_RT5592C))
  7279. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  7280. rt2800_led_open_drain_enable(rt2x00dev);
  7281. }
  7282. static void rt2800_rf_self_txdc_cal(struct rt2x00_dev *rt2x00dev)
  7283. {
  7284. u8 rfb5r1_org, rfb7r1_org, rfvalue;
  7285. u32 mac0518, mac051c, mac0528, mac052c;
  7286. u8 i;
  7287. mac0518 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  7288. mac051c = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  7289. mac0528 = rt2800_register_read(rt2x00dev, RF_CONTROL2);
  7290. mac052c = rt2800_register_read(rt2x00dev, RF_BYPASS2);
  7291. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x0);
  7292. rt2800_register_write(rt2x00dev, RF_BYPASS2, 0x0);
  7293. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0xC);
  7294. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x3306);
  7295. rt2800_register_write(rt2x00dev, RF_CONTROL2, 0x3330);
  7296. rt2800_register_write(rt2x00dev, RF_BYPASS2, 0xfffff);
  7297. rfb5r1_org = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  7298. rfb7r1_org = rt2800_rfcsr_read_bank(rt2x00dev, 7, 1);
  7299. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, 0x4);
  7300. for (i = 0; i < 100; ++i) {
  7301. usleep_range(50, 100);
  7302. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  7303. if ((rfvalue & 0x04) != 0x4)
  7304. break;
  7305. }
  7306. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rfb5r1_org);
  7307. rt2800_rfcsr_write_bank(rt2x00dev, 7, 1, 0x4);
  7308. for (i = 0; i < 100; ++i) {
  7309. usleep_range(50, 100);
  7310. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 1);
  7311. if ((rfvalue & 0x04) != 0x4)
  7312. break;
  7313. }
  7314. rt2800_rfcsr_write_bank(rt2x00dev, 7, 1, rfb7r1_org);
  7315. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x0);
  7316. rt2800_register_write(rt2x00dev, RF_BYPASS2, 0x0);
  7317. rt2800_register_write(rt2x00dev, RF_CONTROL0, mac0518);
  7318. rt2800_register_write(rt2x00dev, RF_BYPASS0, mac051c);
  7319. rt2800_register_write(rt2x00dev, RF_CONTROL2, mac0528);
  7320. rt2800_register_write(rt2x00dev, RF_BYPASS2, mac052c);
  7321. }
  7322. static int rt2800_calcrcalibrationcode(struct rt2x00_dev *rt2x00dev, int d1, int d2)
  7323. {
  7324. int calcode = ((d2 - d1) * 1000) / 43;
  7325. if ((calcode % 10) >= 5)
  7326. calcode += 10;
  7327. calcode = (calcode / 10);
  7328. return calcode;
  7329. }
  7330. static void rt2800_r_calibration(struct rt2x00_dev *rt2x00dev)
  7331. {
  7332. u32 savemacsysctrl;
  7333. u8 saverfb0r1, saverfb0r34, saverfb0r35;
  7334. u8 saverfb5r4, saverfb5r17, saverfb5r18;
  7335. u8 saverfb5r19, saverfb5r20;
  7336. u8 savebbpr22, savebbpr47, savebbpr49;
  7337. u8 bytevalue = 0;
  7338. int rcalcode;
  7339. u8 r_cal_code = 0;
  7340. s8 d1 = 0, d2 = 0;
  7341. u8 rfvalue;
  7342. u32 MAC_RF_BYPASS0, MAC_RF_CONTROL0, MAC_PWR_PIN_CFG;
  7343. u32 maccfg;
  7344. saverfb0r1 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  7345. saverfb0r34 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 34);
  7346. saverfb0r35 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  7347. saverfb5r4 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  7348. saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  7349. saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  7350. saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  7351. saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  7352. savebbpr22 = rt2800_bbp_read(rt2x00dev, 22);
  7353. savebbpr47 = rt2800_bbp_read(rt2x00dev, 47);
  7354. savebbpr49 = rt2800_bbp_read(rt2x00dev, 49);
  7355. savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7356. MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  7357. MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  7358. MAC_PWR_PIN_CFG = rt2800_register_read(rt2x00dev, PWR_PIN_CFG);
  7359. maccfg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7360. maccfg &= (~0x04);
  7361. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, maccfg);
  7362. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_TX)))
  7363. rt2x00_warn(rt2x00dev, "Wait MAC Tx Status to MAX !!!\n");
  7364. maccfg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7365. maccfg &= (~0x04);
  7366. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, maccfg);
  7367. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_RX)))
  7368. rt2x00_warn(rt2x00dev, "Wait MAC Rx Status to MAX !!!\n");
  7369. rfvalue = (MAC_RF_BYPASS0 | 0x3004);
  7370. rt2800_register_write(rt2x00dev, RF_BYPASS0, rfvalue);
  7371. rfvalue = (MAC_RF_CONTROL0 | (~0x3002));
  7372. rt2800_register_write(rt2x00dev, RF_CONTROL0, rfvalue);
  7373. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, 0x27);
  7374. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, 0x80);
  7375. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0x83);
  7376. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x00);
  7377. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x20);
  7378. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x00);
  7379. rt2800_rfcsr_write_bank(rt2x00dev, 0, 34, 0x13);
  7380. rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  7381. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x1);
  7382. rt2800_bbp_write(rt2x00dev, 47, 0x04);
  7383. rt2800_bbp_write(rt2x00dev, 22, 0x80);
  7384. usleep_range(100, 200);
  7385. bytevalue = rt2800_bbp_read(rt2x00dev, 49);
  7386. if (bytevalue > 128)
  7387. d1 = bytevalue - 256;
  7388. else
  7389. d1 = (s8)bytevalue;
  7390. rt2800_bbp_write(rt2x00dev, 22, 0x0);
  7391. rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x01);
  7392. rt2800_bbp_write(rt2x00dev, 22, 0x80);
  7393. usleep_range(100, 200);
  7394. bytevalue = rt2800_bbp_read(rt2x00dev, 49);
  7395. if (bytevalue > 128)
  7396. d2 = bytevalue - 256;
  7397. else
  7398. d2 = (s8)bytevalue;
  7399. rt2800_bbp_write(rt2x00dev, 22, 0x0);
  7400. rcalcode = rt2800_calcrcalibrationcode(rt2x00dev, d1, d2);
  7401. if (rcalcode < 0)
  7402. r_cal_code = 256 + rcalcode;
  7403. else
  7404. r_cal_code = (u8)rcalcode;
  7405. rt2800_rfcsr_write_bank(rt2x00dev, 0, 7, r_cal_code);
  7406. rt2800_bbp_write(rt2x00dev, 22, 0x0);
  7407. bytevalue = rt2800_bbp_read(rt2x00dev, 21);
  7408. bytevalue |= 0x1;
  7409. rt2800_bbp_write(rt2x00dev, 21, bytevalue);
  7410. bytevalue = rt2800_bbp_read(rt2x00dev, 21);
  7411. bytevalue &= (~0x1);
  7412. rt2800_bbp_write(rt2x00dev, 21, bytevalue);
  7413. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, saverfb0r1);
  7414. rt2800_rfcsr_write_bank(rt2x00dev, 0, 34, saverfb0r34);
  7415. rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, saverfb0r35);
  7416. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r4);
  7417. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
  7418. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
  7419. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
  7420. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
  7421. rt2800_bbp_write(rt2x00dev, 22, savebbpr22);
  7422. rt2800_bbp_write(rt2x00dev, 47, savebbpr47);
  7423. rt2800_bbp_write(rt2x00dev, 49, savebbpr49);
  7424. rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
  7425. rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
  7426. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  7427. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, MAC_PWR_PIN_CFG);
  7428. }
  7429. static void rt2800_rxdcoc_calibration(struct rt2x00_dev *rt2x00dev)
  7430. {
  7431. u8 bbpreg = 0;
  7432. u32 macvalue = 0;
  7433. u8 saverfb0r2, saverfb5r4, saverfb7r4, rfvalue;
  7434. int i;
  7435. saverfb0r2 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  7436. rfvalue = saverfb0r2;
  7437. rfvalue |= 0x03;
  7438. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, rfvalue);
  7439. rt2800_bbp_write(rt2x00dev, 158, 141);
  7440. bbpreg = rt2800_bbp_read(rt2x00dev, 159);
  7441. bbpreg |= 0x10;
  7442. rt2800_bbp_write(rt2x00dev, 159, bbpreg);
  7443. macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7444. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x8);
  7445. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_TX)))
  7446. rt2x00_warn(rt2x00dev, "RF TX busy in RX RXDCOC calibration\n");
  7447. saverfb5r4 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  7448. saverfb7r4 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
  7449. saverfb5r4 = saverfb5r4 & (~0x40);
  7450. saverfb7r4 = saverfb7r4 & (~0x40);
  7451. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x64);
  7452. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r4);
  7453. rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, saverfb7r4);
  7454. rt2800_bbp_write(rt2x00dev, 158, 141);
  7455. bbpreg = rt2800_bbp_read(rt2x00dev, 159);
  7456. bbpreg = bbpreg & (~0x40);
  7457. rt2800_bbp_write(rt2x00dev, 159, bbpreg);
  7458. bbpreg |= 0x48;
  7459. rt2800_bbp_write(rt2x00dev, 159, bbpreg);
  7460. for (i = 0; i < 10000; i++) {
  7461. bbpreg = rt2800_bbp_read(rt2x00dev, 159);
  7462. if ((bbpreg & 0x40) == 0)
  7463. break;
  7464. usleep_range(50, 100);
  7465. }
  7466. bbpreg = rt2800_bbp_read(rt2x00dev, 159);
  7467. bbpreg = bbpreg & (~0x40);
  7468. rt2800_bbp_write(rt2x00dev, 159, bbpreg);
  7469. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  7470. rt2800_bbp_write(rt2x00dev, 158, 141);
  7471. bbpreg = rt2800_bbp_read(rt2x00dev, 159);
  7472. bbpreg &= (~0x10);
  7473. rt2800_bbp_write(rt2x00dev, 159, bbpreg);
  7474. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, saverfb0r2);
  7475. }
  7476. static u32 rt2800_do_sqrt_accumulation(u32 si)
  7477. {
  7478. u32 root, root_pre, bit;
  7479. s8 i;
  7480. bit = 1 << 15;
  7481. root = 0;
  7482. for (i = 15; i >= 0; i = i - 1) {
  7483. root_pre = root + bit;
  7484. if ((root_pre * root_pre) <= si)
  7485. root = root_pre;
  7486. bit = bit >> 1;
  7487. }
  7488. return root;
  7489. }
  7490. static void rt2800_rxiq_calibration(struct rt2x00_dev *rt2x00dev)
  7491. {
  7492. u8 rfb0r1, rfb0r2, rfb0r42;
  7493. u8 rfb4r0, rfb4r19;
  7494. u8 rfb5r3, rfb5r4, rfb5r17, rfb5r18, rfb5r19, rfb5r20;
  7495. u8 rfb6r0, rfb6r19;
  7496. u8 rfb7r3, rfb7r4, rfb7r17, rfb7r18, rfb7r19, rfb7r20;
  7497. u8 bbp1, bbp4;
  7498. u8 bbpr241, bbpr242;
  7499. u32 i;
  7500. u8 ch_idx;
  7501. u8 bbpval;
  7502. u8 rfval, vga_idx = 0;
  7503. int mi = 0, mq = 0, si = 0, sq = 0, riq = 0;
  7504. int sigma_i, sigma_q, r_iq, g_rx;
  7505. int g_imb;
  7506. int ph_rx;
  7507. u32 savemacsysctrl = 0;
  7508. u32 orig_RF_CONTROL0 = 0;
  7509. u32 orig_RF_BYPASS0 = 0;
  7510. u32 orig_RF_CONTROL1 = 0;
  7511. u32 orig_RF_BYPASS1 = 0;
  7512. u32 orig_RF_CONTROL3 = 0;
  7513. u32 orig_RF_BYPASS3 = 0;
  7514. u32 bbpval1 = 0;
  7515. static const u8 rf_vga_table[] = {0x20, 0x21, 0x22, 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3f};
  7516. savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  7517. orig_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  7518. orig_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  7519. orig_RF_CONTROL1 = rt2800_register_read(rt2x00dev, RF_CONTROL1);
  7520. orig_RF_BYPASS1 = rt2800_register_read(rt2x00dev, RF_BYPASS1);
  7521. orig_RF_CONTROL3 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  7522. orig_RF_BYPASS3 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  7523. bbp1 = rt2800_bbp_read(rt2x00dev, 1);
  7524. bbp4 = rt2800_bbp_read(rt2x00dev, 4);
  7525. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x0);
  7526. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY)))
  7527. rt2x00_warn(rt2x00dev, "Timeout waiting for MAC status in RXIQ calibration\n");
  7528. bbpval = bbp4 & (~0x18);
  7529. bbpval = bbp4 | 0x00;
  7530. rt2800_bbp_write(rt2x00dev, 4, bbpval);
  7531. bbpval = rt2800_bbp_read(rt2x00dev, 21);
  7532. bbpval = bbpval | 1;
  7533. rt2800_bbp_write(rt2x00dev, 21, bbpval);
  7534. bbpval = bbpval & 0xfe;
  7535. rt2800_bbp_write(rt2x00dev, 21, bbpval);
  7536. rt2800_register_write(rt2x00dev, RF_CONTROL1, 0x00000202);
  7537. rt2800_register_write(rt2x00dev, RF_BYPASS1, 0x00000303);
  7538. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags))
  7539. rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x0101);
  7540. else
  7541. rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x0000);
  7542. rt2800_register_write(rt2x00dev, RF_BYPASS3, 0xf1f1);
  7543. rfb0r1 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  7544. rfb0r2 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  7545. rfb0r42 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  7546. rfb4r0 = rt2800_rfcsr_read_bank(rt2x00dev, 4, 0);
  7547. rfb4r19 = rt2800_rfcsr_read_bank(rt2x00dev, 4, 19);
  7548. rfb5r3 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  7549. rfb5r4 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  7550. rfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  7551. rfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  7552. rfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  7553. rfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  7554. rfb6r0 = rt2800_rfcsr_read_bank(rt2x00dev, 6, 0);
  7555. rfb6r19 = rt2800_rfcsr_read_bank(rt2x00dev, 6, 19);
  7556. rfb7r3 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 3);
  7557. rfb7r4 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
  7558. rfb7r17 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 17);
  7559. rfb7r18 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 18);
  7560. rfb7r19 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 19);
  7561. rfb7r20 = rt2800_rfcsr_read_bank(rt2x00dev, 7, 20);
  7562. rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x87);
  7563. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0x27);
  7564. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x38);
  7565. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x38);
  7566. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x80);
  7567. rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0xC1);
  7568. rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x60);
  7569. rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
  7570. rt2800_bbp_write(rt2x00dev, 23, 0x0);
  7571. rt2800_bbp_write(rt2x00dev, 24, 0x0);
  7572. rt2800_bbp_dcoc_write(rt2x00dev, 5, 0x0);
  7573. bbpr241 = rt2800_bbp_read(rt2x00dev, 241);
  7574. bbpr242 = rt2800_bbp_read(rt2x00dev, 242);
  7575. rt2800_bbp_write(rt2x00dev, 241, 0x10);
  7576. rt2800_bbp_write(rt2x00dev, 242, 0x84);
  7577. rt2800_bbp_write(rt2x00dev, 244, 0x31);
  7578. bbpval = rt2800_bbp_dcoc_read(rt2x00dev, 3);
  7579. bbpval = bbpval & (~0x7);
  7580. rt2800_bbp_dcoc_write(rt2x00dev, 3, bbpval);
  7581. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  7582. udelay(1);
  7583. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000006);
  7584. usleep_range(1, 200);
  7585. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003376);
  7586. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001006);
  7587. udelay(1);
  7588. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  7589. rt2800_bbp_write(rt2x00dev, 23, 0x06);
  7590. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  7591. } else {
  7592. rt2800_bbp_write(rt2x00dev, 23, 0x02);
  7593. rt2800_bbp_write(rt2x00dev, 24, 0x02);
  7594. }
  7595. for (ch_idx = 0; ch_idx < 2; ch_idx = ch_idx + 1) {
  7596. if (ch_idx == 0) {
  7597. rfval = rfb0r1 & (~0x3);
  7598. rfval = rfb0r1 | 0x1;
  7599. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, rfval);
  7600. rfval = rfb0r2 & (~0x33);
  7601. rfval = rfb0r2 | 0x11;
  7602. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, rfval);
  7603. rfval = rfb0r42 & (~0x50);
  7604. rfval = rfb0r42 | 0x10;
  7605. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfval);
  7606. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001006);
  7607. udelay(1);
  7608. bbpval = bbp1 & (~0x18);
  7609. bbpval = bbpval | 0x00;
  7610. rt2800_bbp_write(rt2x00dev, 1, bbpval);
  7611. rt2800_bbp_dcoc_write(rt2x00dev, 1, 0x00);
  7612. } else {
  7613. rfval = rfb0r1 & (~0x3);
  7614. rfval = rfb0r1 | 0x2;
  7615. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, rfval);
  7616. rfval = rfb0r2 & (~0x33);
  7617. rfval = rfb0r2 | 0x22;
  7618. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, rfval);
  7619. rfval = rfb0r42 & (~0x50);
  7620. rfval = rfb0r42 | 0x40;
  7621. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfval);
  7622. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002006);
  7623. udelay(1);
  7624. bbpval = bbp1 & (~0x18);
  7625. bbpval = bbpval | 0x08;
  7626. rt2800_bbp_write(rt2x00dev, 1, bbpval);
  7627. rt2800_bbp_dcoc_write(rt2x00dev, 1, 0x01);
  7628. }
  7629. usleep_range(500, 1500);
  7630. vga_idx = 0;
  7631. while (vga_idx < 11) {
  7632. rt2800_rfcsr_write_dccal(rt2x00dev, 3, rf_vga_table[vga_idx]);
  7633. rt2800_rfcsr_write_dccal(rt2x00dev, 4, rf_vga_table[vga_idx]);
  7634. rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x93);
  7635. for (i = 0; i < 10000; i++) {
  7636. bbpval = rt2800_bbp_read(rt2x00dev, 159);
  7637. if ((bbpval & 0xff) == 0x93)
  7638. usleep_range(50, 100);
  7639. else
  7640. break;
  7641. }
  7642. if ((bbpval & 0xff) == 0x93) {
  7643. rt2x00_warn(rt2x00dev, "Fatal Error: Calibration doesn't finish");
  7644. goto restore_value;
  7645. }
  7646. for (i = 0; i < 5; i++) {
  7647. u32 bbptemp = 0;
  7648. u8 value = 0;
  7649. int result = 0;
  7650. rt2800_bbp_write(rt2x00dev, 158, 0x1e);
  7651. rt2800_bbp_write(rt2x00dev, 159, i);
  7652. rt2800_bbp_write(rt2x00dev, 158, 0x22);
  7653. value = rt2800_bbp_read(rt2x00dev, 159);
  7654. bbptemp = bbptemp + (value << 24);
  7655. rt2800_bbp_write(rt2x00dev, 158, 0x21);
  7656. value = rt2800_bbp_read(rt2x00dev, 159);
  7657. bbptemp = bbptemp + (value << 16);
  7658. rt2800_bbp_write(rt2x00dev, 158, 0x20);
  7659. value = rt2800_bbp_read(rt2x00dev, 159);
  7660. bbptemp = bbptemp + (value << 8);
  7661. rt2800_bbp_write(rt2x00dev, 158, 0x1f);
  7662. value = rt2800_bbp_read(rt2x00dev, 159);
  7663. bbptemp = bbptemp + value;
  7664. if (i < 2 && (bbptemp & 0x800000))
  7665. result = (bbptemp & 0xffffff) - 0x1000000;
  7666. else if (i == 4)
  7667. result = bbptemp;
  7668. else
  7669. result = bbptemp;
  7670. if (i == 0)
  7671. mi = result / 4096;
  7672. else if (i == 1)
  7673. mq = result / 4096;
  7674. else if (i == 2)
  7675. si = bbptemp / 4096;
  7676. else if (i == 3)
  7677. sq = bbptemp / 4096;
  7678. else
  7679. riq = result / 4096;
  7680. }
  7681. bbpval1 = si - mi * mi;
  7682. rt2x00_dbg(rt2x00dev,
  7683. "RXIQ si=%d, sq=%d, riq=%d, bbpval %d, vga_idx %d",
  7684. si, sq, riq, bbpval1, vga_idx);
  7685. if (bbpval1 >= (100 * 100))
  7686. break;
  7687. if (bbpval1 <= 100)
  7688. vga_idx = vga_idx + 9;
  7689. else if (bbpval1 <= 158)
  7690. vga_idx = vga_idx + 8;
  7691. else if (bbpval1 <= 251)
  7692. vga_idx = vga_idx + 7;
  7693. else if (bbpval1 <= 398)
  7694. vga_idx = vga_idx + 6;
  7695. else if (bbpval1 <= 630)
  7696. vga_idx = vga_idx + 5;
  7697. else if (bbpval1 <= 1000)
  7698. vga_idx = vga_idx + 4;
  7699. else if (bbpval1 <= 1584)
  7700. vga_idx = vga_idx + 3;
  7701. else if (bbpval1 <= 2511)
  7702. vga_idx = vga_idx + 2;
  7703. else
  7704. vga_idx = vga_idx + 1;
  7705. }
  7706. sigma_i = rt2800_do_sqrt_accumulation(100 * (si - mi * mi));
  7707. sigma_q = rt2800_do_sqrt_accumulation(100 * (sq - mq * mq));
  7708. r_iq = 10 * (riq - (mi * mq));
  7709. rt2x00_dbg(rt2x00dev, "Sigma_i=%d, Sigma_q=%d, R_iq=%d", sigma_i, sigma_q, r_iq);
  7710. if (sigma_i <= 1400 && sigma_i >= 1000 &&
  7711. (sigma_i - sigma_q) <= 112 &&
  7712. (sigma_i - sigma_q) >= -112 &&
  7713. mi <= 32 && mi >= -32 &&
  7714. mq <= 32 && mq >= -32) {
  7715. r_iq = 10 * (riq - (mi * mq));
  7716. rt2x00_dbg(rt2x00dev, "RXIQ Sigma_i=%d, Sigma_q=%d, R_iq=%d\n",
  7717. sigma_i, sigma_q, r_iq);
  7718. g_rx = (1000 * sigma_q) / sigma_i;
  7719. g_imb = ((-2) * 128 * (1000 - g_rx)) / (1000 + g_rx);
  7720. ph_rx = (r_iq * 2292) / (sigma_i * sigma_q);
  7721. if (ph_rx > 20 || ph_rx < -20) {
  7722. ph_rx = 0;
  7723. rt2x00_warn(rt2x00dev, "RXIQ calibration FAIL");
  7724. }
  7725. if (g_imb > 12 || g_imb < -12) {
  7726. g_imb = 0;
  7727. rt2x00_warn(rt2x00dev, "RXIQ calibration FAIL");
  7728. }
  7729. } else {
  7730. g_imb = 0;
  7731. ph_rx = 0;
  7732. rt2x00_dbg(rt2x00dev, "RXIQ Sigma_i=%d, Sigma_q=%d, R_iq=%d\n",
  7733. sigma_i, sigma_q, r_iq);
  7734. rt2x00_warn(rt2x00dev, "RXIQ calibration FAIL");
  7735. }
  7736. if (ch_idx == 0) {
  7737. rt2800_bbp_write(rt2x00dev, 158, 0x37);
  7738. rt2800_bbp_write(rt2x00dev, 159, g_imb & 0x3f);
  7739. rt2800_bbp_write(rt2x00dev, 158, 0x35);
  7740. rt2800_bbp_write(rt2x00dev, 159, ph_rx & 0x3f);
  7741. } else {
  7742. rt2800_bbp_write(rt2x00dev, 158, 0x55);
  7743. rt2800_bbp_write(rt2x00dev, 159, g_imb & 0x3f);
  7744. rt2800_bbp_write(rt2x00dev, 158, 0x53);
  7745. rt2800_bbp_write(rt2x00dev, 159, ph_rx & 0x3f);
  7746. }
  7747. }
  7748. restore_value:
  7749. rt2800_bbp_write(rt2x00dev, 158, 0x3);
  7750. bbpval = rt2800_bbp_read(rt2x00dev, 159);
  7751. rt2800_bbp_write(rt2x00dev, 159, (bbpval | 0x07));
  7752. rt2800_bbp_write(rt2x00dev, 158, 0x00);
  7753. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  7754. rt2800_bbp_write(rt2x00dev, 1, bbp1);
  7755. rt2800_bbp_write(rt2x00dev, 4, bbp4);
  7756. rt2800_bbp_write(rt2x00dev, 241, bbpr241);
  7757. rt2800_bbp_write(rt2x00dev, 242, bbpr242);
  7758. rt2800_bbp_write(rt2x00dev, 244, 0x00);
  7759. bbpval = rt2800_bbp_read(rt2x00dev, 21);
  7760. bbpval |= 0x1;
  7761. rt2800_bbp_write(rt2x00dev, 21, bbpval);
  7762. usleep_range(10, 200);
  7763. bbpval &= 0xfe;
  7764. rt2800_bbp_write(rt2x00dev, 21, bbpval);
  7765. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, rfb0r1);
  7766. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, rfb0r2);
  7767. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfb0r42);
  7768. rt2800_rfcsr_write_bank(rt2x00dev, 4, 0, rfb4r0);
  7769. rt2800_rfcsr_write_bank(rt2x00dev, 4, 19, rfb4r19);
  7770. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rfb5r3);
  7771. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rfb5r4);
  7772. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rfb5r17);
  7773. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, rfb5r18);
  7774. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, rfb5r19);
  7775. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, rfb5r20);
  7776. rt2800_rfcsr_write_bank(rt2x00dev, 6, 0, rfb6r0);
  7777. rt2800_rfcsr_write_bank(rt2x00dev, 6, 19, rfb6r19);
  7778. rt2800_rfcsr_write_bank(rt2x00dev, 7, 3, rfb7r3);
  7779. rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, rfb7r4);
  7780. rt2800_rfcsr_write_bank(rt2x00dev, 7, 17, rfb7r17);
  7781. rt2800_rfcsr_write_bank(rt2x00dev, 7, 18, rfb7r18);
  7782. rt2800_rfcsr_write_bank(rt2x00dev, 7, 19, rfb7r19);
  7783. rt2800_rfcsr_write_bank(rt2x00dev, 7, 20, rfb7r20);
  7784. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000006);
  7785. udelay(1);
  7786. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  7787. udelay(1);
  7788. rt2800_register_write(rt2x00dev, RF_CONTROL0, orig_RF_CONTROL0);
  7789. udelay(1);
  7790. rt2800_register_write(rt2x00dev, RF_BYPASS0, orig_RF_BYPASS0);
  7791. rt2800_register_write(rt2x00dev, RF_CONTROL1, orig_RF_CONTROL1);
  7792. rt2800_register_write(rt2x00dev, RF_BYPASS1, orig_RF_BYPASS1);
  7793. rt2800_register_write(rt2x00dev, RF_CONTROL3, orig_RF_CONTROL3);
  7794. rt2800_register_write(rt2x00dev, RF_BYPASS3, orig_RF_BYPASS3);
  7795. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  7796. }
  7797. static void rt2800_rf_configstore(struct rt2x00_dev *rt2x00dev,
  7798. struct rf_reg_pair rf_reg_record[][13], u8 chain)
  7799. {
  7800. u8 rfvalue = 0;
  7801. if (chain == CHAIN_0) {
  7802. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  7803. rf_reg_record[CHAIN_0][0].bank = 0;
  7804. rf_reg_record[CHAIN_0][0].reg = 1;
  7805. rf_reg_record[CHAIN_0][0].value = rfvalue;
  7806. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  7807. rf_reg_record[CHAIN_0][1].bank = 0;
  7808. rf_reg_record[CHAIN_0][1].reg = 2;
  7809. rf_reg_record[CHAIN_0][1].value = rfvalue;
  7810. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  7811. rf_reg_record[CHAIN_0][2].bank = 0;
  7812. rf_reg_record[CHAIN_0][2].reg = 35;
  7813. rf_reg_record[CHAIN_0][2].value = rfvalue;
  7814. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  7815. rf_reg_record[CHAIN_0][3].bank = 0;
  7816. rf_reg_record[CHAIN_0][3].reg = 42;
  7817. rf_reg_record[CHAIN_0][3].value = rfvalue;
  7818. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 0);
  7819. rf_reg_record[CHAIN_0][4].bank = 4;
  7820. rf_reg_record[CHAIN_0][4].reg = 0;
  7821. rf_reg_record[CHAIN_0][4].value = rfvalue;
  7822. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 2);
  7823. rf_reg_record[CHAIN_0][5].bank = 4;
  7824. rf_reg_record[CHAIN_0][5].reg = 2;
  7825. rf_reg_record[CHAIN_0][5].value = rfvalue;
  7826. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 4, 34);
  7827. rf_reg_record[CHAIN_0][6].bank = 4;
  7828. rf_reg_record[CHAIN_0][6].reg = 34;
  7829. rf_reg_record[CHAIN_0][6].value = rfvalue;
  7830. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  7831. rf_reg_record[CHAIN_0][7].bank = 5;
  7832. rf_reg_record[CHAIN_0][7].reg = 3;
  7833. rf_reg_record[CHAIN_0][7].value = rfvalue;
  7834. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  7835. rf_reg_record[CHAIN_0][8].bank = 5;
  7836. rf_reg_record[CHAIN_0][8].reg = 4;
  7837. rf_reg_record[CHAIN_0][8].value = rfvalue;
  7838. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  7839. rf_reg_record[CHAIN_0][9].bank = 5;
  7840. rf_reg_record[CHAIN_0][9].reg = 17;
  7841. rf_reg_record[CHAIN_0][9].value = rfvalue;
  7842. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  7843. rf_reg_record[CHAIN_0][10].bank = 5;
  7844. rf_reg_record[CHAIN_0][10].reg = 18;
  7845. rf_reg_record[CHAIN_0][10].value = rfvalue;
  7846. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  7847. rf_reg_record[CHAIN_0][11].bank = 5;
  7848. rf_reg_record[CHAIN_0][11].reg = 19;
  7849. rf_reg_record[CHAIN_0][11].value = rfvalue;
  7850. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  7851. rf_reg_record[CHAIN_0][12].bank = 5;
  7852. rf_reg_record[CHAIN_0][12].reg = 20;
  7853. rf_reg_record[CHAIN_0][12].value = rfvalue;
  7854. } else if (chain == CHAIN_1) {
  7855. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 1);
  7856. rf_reg_record[CHAIN_1][0].bank = 0;
  7857. rf_reg_record[CHAIN_1][0].reg = 1;
  7858. rf_reg_record[CHAIN_1][0].value = rfvalue;
  7859. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 2);
  7860. rf_reg_record[CHAIN_1][1].bank = 0;
  7861. rf_reg_record[CHAIN_1][1].reg = 2;
  7862. rf_reg_record[CHAIN_1][1].value = rfvalue;
  7863. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 35);
  7864. rf_reg_record[CHAIN_1][2].bank = 0;
  7865. rf_reg_record[CHAIN_1][2].reg = 35;
  7866. rf_reg_record[CHAIN_1][2].value = rfvalue;
  7867. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  7868. rf_reg_record[CHAIN_1][3].bank = 0;
  7869. rf_reg_record[CHAIN_1][3].reg = 42;
  7870. rf_reg_record[CHAIN_1][3].value = rfvalue;
  7871. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 0);
  7872. rf_reg_record[CHAIN_1][4].bank = 6;
  7873. rf_reg_record[CHAIN_1][4].reg = 0;
  7874. rf_reg_record[CHAIN_1][4].value = rfvalue;
  7875. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 2);
  7876. rf_reg_record[CHAIN_1][5].bank = 6;
  7877. rf_reg_record[CHAIN_1][5].reg = 2;
  7878. rf_reg_record[CHAIN_1][5].value = rfvalue;
  7879. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 6, 34);
  7880. rf_reg_record[CHAIN_1][6].bank = 6;
  7881. rf_reg_record[CHAIN_1][6].reg = 34;
  7882. rf_reg_record[CHAIN_1][6].value = rfvalue;
  7883. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 3);
  7884. rf_reg_record[CHAIN_1][7].bank = 7;
  7885. rf_reg_record[CHAIN_1][7].reg = 3;
  7886. rf_reg_record[CHAIN_1][7].value = rfvalue;
  7887. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 4);
  7888. rf_reg_record[CHAIN_1][8].bank = 7;
  7889. rf_reg_record[CHAIN_1][8].reg = 4;
  7890. rf_reg_record[CHAIN_1][8].value = rfvalue;
  7891. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 17);
  7892. rf_reg_record[CHAIN_1][9].bank = 7;
  7893. rf_reg_record[CHAIN_1][9].reg = 17;
  7894. rf_reg_record[CHAIN_1][9].value = rfvalue;
  7895. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 18);
  7896. rf_reg_record[CHAIN_1][10].bank = 7;
  7897. rf_reg_record[CHAIN_1][10].reg = 18;
  7898. rf_reg_record[CHAIN_1][10].value = rfvalue;
  7899. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 19);
  7900. rf_reg_record[CHAIN_1][11].bank = 7;
  7901. rf_reg_record[CHAIN_1][11].reg = 19;
  7902. rf_reg_record[CHAIN_1][11].value = rfvalue;
  7903. rfvalue = rt2800_rfcsr_read_bank(rt2x00dev, 7, 20);
  7904. rf_reg_record[CHAIN_1][12].bank = 7;
  7905. rf_reg_record[CHAIN_1][12].reg = 20;
  7906. rf_reg_record[CHAIN_1][12].value = rfvalue;
  7907. } else {
  7908. rt2x00_warn(rt2x00dev, "Unknown chain = %u\n", chain);
  7909. }
  7910. }
  7911. static void rt2800_rf_configrecover(struct rt2x00_dev *rt2x00dev,
  7912. struct rf_reg_pair rf_record[][13])
  7913. {
  7914. u8 chain_index = 0, record_index = 0;
  7915. u8 bank = 0, rf_register = 0, value = 0;
  7916. for (chain_index = 0; chain_index < 2; chain_index++) {
  7917. for (record_index = 0; record_index < 13; record_index++) {
  7918. bank = rf_record[chain_index][record_index].bank;
  7919. rf_register = rf_record[chain_index][record_index].reg;
  7920. value = rf_record[chain_index][record_index].value;
  7921. rt2800_rfcsr_write_bank(rt2x00dev, bank, rf_register, value);
  7922. rt2x00_dbg(rt2x00dev, "bank: %d, rf_register: %d, value: %x\n",
  7923. bank, rf_register, value);
  7924. }
  7925. }
  7926. }
  7927. static void rt2800_setbbptonegenerator(struct rt2x00_dev *rt2x00dev)
  7928. {
  7929. rt2800_bbp_write(rt2x00dev, 158, 0xAA);
  7930. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  7931. rt2800_bbp_write(rt2x00dev, 158, 0xAB);
  7932. rt2800_bbp_write(rt2x00dev, 159, 0x0A);
  7933. rt2800_bbp_write(rt2x00dev, 158, 0xAC);
  7934. rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  7935. rt2800_bbp_write(rt2x00dev, 158, 0xAD);
  7936. rt2800_bbp_write(rt2x00dev, 159, 0x3F);
  7937. rt2800_bbp_write(rt2x00dev, 244, 0x40);
  7938. }
  7939. static u32 rt2800_do_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx, u8 read_neg)
  7940. {
  7941. u32 macvalue = 0;
  7942. int fftout_i = 0, fftout_q = 0;
  7943. u32 ptmp = 0, pint = 0;
  7944. u8 bbp = 0;
  7945. u8 tidxi;
  7946. rt2800_bbp_write(rt2x00dev, 158, 0x00);
  7947. rt2800_bbp_write(rt2x00dev, 159, 0x9b);
  7948. bbp = 0x9b;
  7949. while (bbp == 0x9b) {
  7950. usleep_range(10, 50);
  7951. bbp = rt2800_bbp_read(rt2x00dev, 159);
  7952. bbp = bbp & 0xff;
  7953. }
  7954. rt2800_bbp_write(rt2x00dev, 158, 0xba);
  7955. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7956. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7957. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7958. macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  7959. fftout_i = (macvalue >> 16);
  7960. fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  7961. fftout_q = (macvalue & 0xffff);
  7962. fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  7963. ptmp = (fftout_i * fftout_i);
  7964. ptmp = ptmp + (fftout_q * fftout_q);
  7965. pint = ptmp;
  7966. rt2x00_dbg(rt2x00dev, "I = %d, Q = %d, power = %x\n", fftout_i, fftout_q, pint);
  7967. if (read_neg) {
  7968. pint = pint >> 1;
  7969. tidxi = 0x40 - tidx;
  7970. tidxi = tidxi & 0x3f;
  7971. rt2800_bbp_write(rt2x00dev, 158, 0xba);
  7972. rt2800_bbp_write(rt2x00dev, 159, tidxi);
  7973. rt2800_bbp_write(rt2x00dev, 159, tidxi);
  7974. rt2800_bbp_write(rt2x00dev, 159, tidxi);
  7975. macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  7976. fftout_i = (macvalue >> 16);
  7977. fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  7978. fftout_q = (macvalue & 0xffff);
  7979. fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  7980. ptmp = (fftout_i * fftout_i);
  7981. ptmp = ptmp + (fftout_q * fftout_q);
  7982. ptmp = ptmp >> 1;
  7983. pint = pint + ptmp;
  7984. }
  7985. return pint;
  7986. }
  7987. static u32 rt2800_read_fft_accumulation(struct rt2x00_dev *rt2x00dev, u8 tidx)
  7988. {
  7989. u32 macvalue = 0;
  7990. int fftout_i = 0, fftout_q = 0;
  7991. u32 ptmp = 0, pint = 0;
  7992. rt2800_bbp_write(rt2x00dev, 158, 0xBA);
  7993. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7994. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7995. rt2800_bbp_write(rt2x00dev, 159, tidx);
  7996. macvalue = rt2800_register_read(rt2x00dev, 0x057C);
  7997. fftout_i = (macvalue >> 16);
  7998. fftout_i = (fftout_i & 0x8000) ? (fftout_i - 0x10000) : fftout_i;
  7999. fftout_q = (macvalue & 0xffff);
  8000. fftout_q = (fftout_q & 0x8000) ? (fftout_q - 0x10000) : fftout_q;
  8001. ptmp = (fftout_i * fftout_i);
  8002. ptmp = ptmp + (fftout_q * fftout_q);
  8003. pint = ptmp;
  8004. return pint;
  8005. }
  8006. static void rt2800_write_dc(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 alc, u8 iorq, u8 dc)
  8007. {
  8008. u8 bbp = 0;
  8009. rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  8010. bbp = alc | 0x80;
  8011. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8012. if (ch_idx == 0)
  8013. bbp = (iorq == 0) ? 0xb1 : 0xb2;
  8014. else
  8015. bbp = (iorq == 0) ? 0xb8 : 0xb9;
  8016. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8017. bbp = dc;
  8018. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8019. }
  8020. static void rt2800_loft_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx,
  8021. u8 alc_idx, u8 dc_result[][RF_ALC_NUM][2])
  8022. {
  8023. u32 p0 = 0, p1 = 0, pf = 0;
  8024. s8 idx0 = 0, idx1 = 0;
  8025. u8 idxf[] = {0x00, 0x00};
  8026. u8 ibit = 0x20;
  8027. u8 iorq;
  8028. s8 bidx;
  8029. rt2800_bbp_write(rt2x00dev, 158, 0xb0);
  8030. rt2800_bbp_write(rt2x00dev, 159, 0x80);
  8031. for (bidx = 5; bidx >= 0; bidx--) {
  8032. for (iorq = 0; iorq <= 1; iorq++) {
  8033. if (idxf[iorq] == 0x20) {
  8034. idx0 = 0x20;
  8035. p0 = pf;
  8036. } else {
  8037. idx0 = idxf[iorq] - ibit;
  8038. idx0 = idx0 & 0x3F;
  8039. rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx0);
  8040. p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  8041. }
  8042. idx1 = idxf[iorq] + (bidx == 5 ? 0 : ibit);
  8043. idx1 = idx1 & 0x3F;
  8044. rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idx1);
  8045. p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  8046. rt2x00_dbg(rt2x00dev, "alc=%u, IorQ=%u, idx_final=%2x\n",
  8047. alc_idx, iorq, idxf[iorq]);
  8048. rt2x00_dbg(rt2x00dev, "p0=%x, p1=%x, pf=%x, idx_0=%x, idx_1=%x, ibit=%x\n",
  8049. p0, p1, pf, idx0, idx1, ibit);
  8050. if (bidx != 5 && pf <= p0 && pf < p1) {
  8051. idxf[iorq] = idxf[iorq];
  8052. } else if (p0 < p1) {
  8053. pf = p0;
  8054. idxf[iorq] = idx0 & 0x3F;
  8055. } else {
  8056. pf = p1;
  8057. idxf[iorq] = idx1 & 0x3F;
  8058. }
  8059. rt2x00_dbg(rt2x00dev, "IorQ=%u, idx_final[%u]:%x, pf:%8x\n",
  8060. iorq, iorq, idxf[iorq], pf);
  8061. rt2800_write_dc(rt2x00dev, ch_idx, 0, iorq, idxf[iorq]);
  8062. }
  8063. ibit = ibit >> 1;
  8064. }
  8065. dc_result[ch_idx][alc_idx][0] = idxf[0];
  8066. dc_result[ch_idx][alc_idx][1] = idxf[1];
  8067. }
  8068. static void rt2800_iq_search(struct rt2x00_dev *rt2x00dev, u8 ch_idx, u8 *ges, u8 *pes)
  8069. {
  8070. u32 p0 = 0, p1 = 0, pf = 0;
  8071. s8 perr = 0, gerr = 0, iq_err = 0;
  8072. s8 pef = 0, gef = 0;
  8073. s8 psta, pend;
  8074. s8 gsta, gend;
  8075. u8 ibit = 0x20;
  8076. u8 first_search = 0x00, touch_neg_max = 0x00;
  8077. s8 idx0 = 0, idx1 = 0;
  8078. u8 gop;
  8079. u8 bbp = 0;
  8080. s8 bidx;
  8081. for (bidx = 5; bidx >= 1; bidx--) {
  8082. for (gop = 0; gop < 2; gop++) {
  8083. if (gop == 1 || bidx < 4) {
  8084. if (gop == 0)
  8085. iq_err = gerr;
  8086. else
  8087. iq_err = perr;
  8088. first_search = (gop == 0) ? (bidx == 3) : (bidx == 5);
  8089. touch_neg_max = (gop) ? ((iq_err & 0x0F) == 0x08) :
  8090. ((iq_err & 0x3F) == 0x20);
  8091. if (touch_neg_max) {
  8092. p0 = pf;
  8093. idx0 = iq_err;
  8094. } else {
  8095. idx0 = iq_err - ibit;
  8096. bbp = (ch_idx == 0) ? ((gop == 0) ? 0x28 : 0x29) :
  8097. ((gop == 0) ? 0x46 : 0x47);
  8098. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8099. rt2800_bbp_write(rt2x00dev, 159, idx0);
  8100. p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  8101. }
  8102. idx1 = iq_err + (first_search ? 0 : ibit);
  8103. idx1 = (gop == 0) ? (idx1 & 0x0F) : (idx1 & 0x3F);
  8104. bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 :
  8105. (gop == 0) ? 0x46 : 0x47;
  8106. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8107. rt2800_bbp_write(rt2x00dev, 159, idx1);
  8108. p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  8109. rt2x00_dbg(rt2x00dev,
  8110. "p0=%x, p1=%x, pwer_final=%x, idx0=%x, idx1=%x, iq_err=%x, gop=%d, ibit=%x\n",
  8111. p0, p1, pf, idx0, idx1, iq_err, gop, ibit);
  8112. if (!(!first_search && pf <= p0 && pf < p1)) {
  8113. if (p0 < p1) {
  8114. pf = p0;
  8115. iq_err = idx0;
  8116. } else {
  8117. pf = p1;
  8118. iq_err = idx1;
  8119. }
  8120. }
  8121. bbp = (ch_idx == 0) ? (gop == 0) ? 0x28 : 0x29 :
  8122. (gop == 0) ? 0x46 : 0x47;
  8123. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8124. rt2800_bbp_write(rt2x00dev, 159, iq_err);
  8125. if (gop == 0)
  8126. gerr = iq_err;
  8127. else
  8128. perr = iq_err;
  8129. rt2x00_dbg(rt2x00dev, "IQCalibration pf=%8x (%2x, %2x) !\n",
  8130. pf, gerr & 0x0F, perr & 0x3F);
  8131. }
  8132. }
  8133. if (bidx > 0)
  8134. ibit = (ibit >> 1);
  8135. }
  8136. gerr = (gerr & 0x08) ? (gerr & 0x0F) - 0x10 : (gerr & 0x0F);
  8137. perr = (perr & 0x20) ? (perr & 0x3F) - 0x40 : (perr & 0x3F);
  8138. gerr = (gerr < -0x07) ? -0x07 : (gerr > 0x05) ? 0x05 : gerr;
  8139. gsta = gerr - 1;
  8140. gend = gerr + 2;
  8141. perr = (perr < -0x1f) ? -0x1f : (perr > 0x1d) ? 0x1d : perr;
  8142. psta = perr - 1;
  8143. pend = perr + 2;
  8144. for (gef = gsta; gef <= gend; gef = gef + 1)
  8145. for (pef = psta; pef <= pend; pef = pef + 1) {
  8146. bbp = (ch_idx == 0) ? 0x28 : 0x46;
  8147. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8148. rt2800_bbp_write(rt2x00dev, 159, gef & 0x0F);
  8149. bbp = (ch_idx == 0) ? 0x29 : 0x47;
  8150. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8151. rt2800_bbp_write(rt2x00dev, 159, pef & 0x3F);
  8152. p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 1);
  8153. if (gef == gsta && pef == psta) {
  8154. pf = p1;
  8155. gerr = gef;
  8156. perr = pef;
  8157. } else if (pf > p1) {
  8158. pf = p1;
  8159. gerr = gef;
  8160. perr = pef;
  8161. }
  8162. rt2x00_dbg(rt2x00dev, "Fine IQCalibration p1=%8x pf=%8x (%2x, %2x) !\n",
  8163. p1, pf, gef & 0x0F, pef & 0x3F);
  8164. }
  8165. ges[ch_idx] = gerr & 0x0F;
  8166. pes[ch_idx] = perr & 0x3F;
  8167. }
  8168. static void rt2800_rf_aux_tx0_loopback(struct rt2x00_dev *rt2x00dev)
  8169. {
  8170. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x21);
  8171. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x10);
  8172. rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  8173. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x1b);
  8174. rt2800_rfcsr_write_bank(rt2x00dev, 4, 0, 0x81);
  8175. rt2800_rfcsr_write_bank(rt2x00dev, 4, 2, 0x81);
  8176. rt2800_rfcsr_write_bank(rt2x00dev, 4, 34, 0xee);
  8177. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, 0x2d);
  8178. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, 0x2d);
  8179. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, 0x80);
  8180. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xd7);
  8181. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0xa2);
  8182. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x20);
  8183. }
  8184. static void rt2800_rf_aux_tx1_loopback(struct rt2x00_dev *rt2x00dev)
  8185. {
  8186. rt2800_rfcsr_write_bank(rt2x00dev, 0, 1, 0x22);
  8187. rt2800_rfcsr_write_bank(rt2x00dev, 0, 2, 0x20);
  8188. rt2800_rfcsr_write_bank(rt2x00dev, 0, 35, 0x00);
  8189. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x4b);
  8190. rt2800_rfcsr_write_bank(rt2x00dev, 6, 0, 0x81);
  8191. rt2800_rfcsr_write_bank(rt2x00dev, 6, 2, 0x81);
  8192. rt2800_rfcsr_write_bank(rt2x00dev, 6, 34, 0xee);
  8193. rt2800_rfcsr_write_bank(rt2x00dev, 7, 3, 0x2d);
  8194. rt2800_rfcsr_write_bank(rt2x00dev, 7, 4, 0x2d);
  8195. rt2800_rfcsr_write_bank(rt2x00dev, 7, 17, 0x80);
  8196. rt2800_rfcsr_write_bank(rt2x00dev, 7, 18, 0xd7);
  8197. rt2800_rfcsr_write_bank(rt2x00dev, 7, 19, 0xa2);
  8198. rt2800_rfcsr_write_bank(rt2x00dev, 7, 20, 0x20);
  8199. }
  8200. static void rt2800_loft_iq_calibration(struct rt2x00_dev *rt2x00dev)
  8201. {
  8202. struct rf_reg_pair rf_store[CHAIN_NUM][13];
  8203. u32 macorg1 = 0;
  8204. u32 macorg2 = 0;
  8205. u32 macorg3 = 0;
  8206. u32 macorg4 = 0;
  8207. u32 macorg5 = 0;
  8208. u32 orig528 = 0;
  8209. u32 orig52c = 0;
  8210. u32 savemacsysctrl = 0;
  8211. u32 macvalue = 0;
  8212. u32 mac13b8 = 0;
  8213. u32 p0 = 0, p1 = 0;
  8214. u32 p0_idx10 = 0, p1_idx10 = 0;
  8215. u8 rfvalue;
  8216. u8 loft_dc_search_result[CHAIN_NUM][RF_ALC_NUM][2];
  8217. u8 ger[CHAIN_NUM], per[CHAIN_NUM];
  8218. u8 vga_gain[] = {14, 14};
  8219. u8 bbp = 0, ch_idx = 0, rf_alc_idx = 0, idx = 0;
  8220. u8 bbpr30, rfb0r39, rfb0r42;
  8221. u8 bbpr1;
  8222. u8 bbpr4;
  8223. u8 bbpr241, bbpr242;
  8224. u8 count_step;
  8225. static const u8 rf_gain[] = {0x00, 0x01, 0x02, 0x04, 0x08, 0x0c};
  8226. static const u8 rfvga_gain_table[] = {0x24, 0x25, 0x26, 0x27, 0x28, 0x2c, 0x2d, 0x2e, 0x2f, 0x30,
  8227. 0x31, 0x38, 0x39, 0x3a, 0x3b, 0x3c, 0x3d, 0x3e, 0x3F};
  8228. static const u8 bbp_2324gain[] = {0x16, 0x14, 0x12, 0x10, 0x0c, 0x08};
  8229. savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8230. macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  8231. macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  8232. macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  8233. macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  8234. macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  8235. mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  8236. orig528 = rt2800_register_read(rt2x00dev, RF_CONTROL2);
  8237. orig52c = rt2800_register_read(rt2x00dev, RF_BYPASS2);
  8238. macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8239. macvalue &= (~0x04);
  8240. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  8241. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_TX)))
  8242. rt2x00_warn(rt2x00dev, "RF TX busy in LOFT IQ calibration\n");
  8243. macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8244. macvalue &= (~0x08);
  8245. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  8246. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_RX)))
  8247. rt2x00_warn(rt2x00dev, "RF RX busy in LOFT IQ calibration\n");
  8248. for (ch_idx = 0; ch_idx < 2; ch_idx++)
  8249. rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  8250. bbpr30 = rt2800_bbp_read(rt2x00dev, 30);
  8251. rfb0r39 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 39);
  8252. rfb0r42 = rt2800_rfcsr_read_bank(rt2x00dev, 0, 42);
  8253. rt2800_bbp_write(rt2x00dev, 30, 0x1F);
  8254. rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, 0x80);
  8255. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, 0x5B);
  8256. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8257. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8258. rt2800_setbbptonegenerator(rt2x00dev);
  8259. for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  8260. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8261. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8262. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00);
  8263. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  8264. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  8265. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  8266. rt2800_register_write(rt2x00dev, 0x13b8, 0x10);
  8267. udelay(1);
  8268. if (ch_idx == 0)
  8269. rt2800_rf_aux_tx0_loopback(rt2x00dev);
  8270. else
  8271. rt2800_rf_aux_tx1_loopback(rt2x00dev);
  8272. udelay(1);
  8273. if (ch_idx == 0)
  8274. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  8275. else
  8276. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  8277. rt2800_bbp_write(rt2x00dev, 158, 0x05);
  8278. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8279. rt2800_bbp_write(rt2x00dev, 158, 0x01);
  8280. if (ch_idx == 0)
  8281. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8282. else
  8283. rt2800_bbp_write(rt2x00dev, 159, 0x01);
  8284. vga_gain[ch_idx] = 18;
  8285. for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  8286. rt2800_bbp_write(rt2x00dev, 23, bbp_2324gain[rf_alc_idx]);
  8287. rt2800_bbp_write(rt2x00dev, 24, bbp_2324gain[rf_alc_idx]);
  8288. macvalue = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  8289. macvalue &= (~0x0000F1F1);
  8290. macvalue |= (rf_gain[rf_alc_idx] << 4);
  8291. macvalue |= (rf_gain[rf_alc_idx] << 12);
  8292. rt2800_register_write(rt2x00dev, RF_CONTROL3, macvalue);
  8293. macvalue = (0x0000F1F1);
  8294. rt2800_register_write(rt2x00dev, RF_BYPASS3, macvalue);
  8295. if (rf_alc_idx == 0) {
  8296. rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x21);
  8297. for (; vga_gain[ch_idx] > 0;
  8298. vga_gain[ch_idx] = vga_gain[ch_idx] - 2) {
  8299. rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  8300. rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  8301. rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  8302. rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  8303. rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  8304. p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  8305. rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x21);
  8306. p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x0A, 0);
  8307. rt2x00_dbg(rt2x00dev, "LOFT AGC %d %d\n", p0, p1);
  8308. if ((p0 < 7000 * 7000) && (p1 < (7000 * 7000)))
  8309. break;
  8310. }
  8311. rt2800_write_dc(rt2x00dev, ch_idx, 0, 0, 0x00);
  8312. rt2800_write_dc(rt2x00dev, ch_idx, 0, 1, 0x00);
  8313. rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n", vga_gain[ch_idx],
  8314. rfvga_gain_table[vga_gain[ch_idx]]);
  8315. if (vga_gain[ch_idx] < 0)
  8316. vga_gain[ch_idx] = 0;
  8317. }
  8318. rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  8319. rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  8320. rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  8321. rt2800_loft_search(rt2x00dev, ch_idx, rf_alc_idx, loft_dc_search_result);
  8322. }
  8323. }
  8324. for (rf_alc_idx = 0; rf_alc_idx < 3; rf_alc_idx++) {
  8325. for (idx = 0; idx < 4; idx++) {
  8326. rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  8327. bbp = (idx << 2) + rf_alc_idx;
  8328. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8329. rt2x00_dbg(rt2x00dev, " ALC %2x,", bbp);
  8330. rt2800_bbp_write(rt2x00dev, 158, 0xb1);
  8331. bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x00];
  8332. bbp = bbp & 0x3F;
  8333. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8334. rt2x00_dbg(rt2x00dev, " I0 %2x,", bbp);
  8335. rt2800_bbp_write(rt2x00dev, 158, 0xb2);
  8336. bbp = loft_dc_search_result[CHAIN_0][rf_alc_idx][0x01];
  8337. bbp = bbp & 0x3F;
  8338. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8339. rt2x00_dbg(rt2x00dev, " Q0 %2x,", bbp);
  8340. rt2800_bbp_write(rt2x00dev, 158, 0xb8);
  8341. bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x00];
  8342. bbp = bbp & 0x3F;
  8343. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8344. rt2x00_dbg(rt2x00dev, " I1 %2x,", bbp);
  8345. rt2800_bbp_write(rt2x00dev, 158, 0xb9);
  8346. bbp = loft_dc_search_result[CHAIN_1][rf_alc_idx][0x01];
  8347. bbp = bbp & 0x3F;
  8348. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8349. rt2x00_dbg(rt2x00dev, " Q1 %2x\n", bbp);
  8350. }
  8351. }
  8352. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8353. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8354. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  8355. rt2800_bbp_write(rt2x00dev, 158, 0x00);
  8356. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8357. bbp = 0x00;
  8358. rt2800_bbp_write(rt2x00dev, 244, 0x00);
  8359. rt2800_bbp_write(rt2x00dev, 21, 0x01);
  8360. udelay(1);
  8361. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  8362. rt2800_rf_configrecover(rt2x00dev, rf_store);
  8363. rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  8364. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  8365. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  8366. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  8367. rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  8368. udelay(1);
  8369. rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  8370. rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  8371. rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  8372. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  8373. rt2800_register_write(rt2x00dev, RF_CONTROL2, orig528);
  8374. rt2800_register_write(rt2x00dev, RF_BYPASS2, orig52c);
  8375. rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  8376. savemacsysctrl = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8377. macorg1 = rt2800_register_read(rt2x00dev, TX_PIN_CFG);
  8378. macorg2 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  8379. macorg3 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  8380. macorg4 = rt2800_register_read(rt2x00dev, RF_CONTROL3);
  8381. macorg5 = rt2800_register_read(rt2x00dev, RF_BYPASS3);
  8382. bbpr1 = rt2800_bbp_read(rt2x00dev, 1);
  8383. bbpr4 = rt2800_bbp_read(rt2x00dev, 4);
  8384. bbpr241 = rt2800_bbp_read(rt2x00dev, 241);
  8385. bbpr242 = rt2800_bbp_read(rt2x00dev, 242);
  8386. mac13b8 = rt2800_register_read(rt2x00dev, 0x13b8);
  8387. macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8388. macvalue &= (~0x04);
  8389. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  8390. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_TX)))
  8391. rt2x00_warn(rt2x00dev, "RF TX busy in LOFT IQ calibration\n");
  8392. macvalue = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  8393. macvalue &= (~0x08);
  8394. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, macvalue);
  8395. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY_RX)))
  8396. rt2x00_warn(rt2x00dev, "RF RX busy in LOFT IQ calibration\n");
  8397. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8398. rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000101);
  8399. rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  8400. }
  8401. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8402. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8403. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8404. rt2800_bbp_write(rt2x00dev, 4, bbpr4 & (~0x18));
  8405. rt2800_bbp_write(rt2x00dev, 21, 0x01);
  8406. udelay(1);
  8407. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  8408. rt2800_bbp_write(rt2x00dev, 241, 0x14);
  8409. rt2800_bbp_write(rt2x00dev, 242, 0x80);
  8410. rt2800_bbp_write(rt2x00dev, 244, 0x31);
  8411. } else {
  8412. rt2800_setbbptonegenerator(rt2x00dev);
  8413. }
  8414. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00000004);
  8415. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00003306);
  8416. udelay(1);
  8417. rt2800_register_write(rt2x00dev, TX_PIN_CFG, 0x0000000F);
  8418. if (!test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8419. rt2800_register_write(rt2x00dev, RF_CONTROL3, 0x00000000);
  8420. rt2800_register_write(rt2x00dev, RF_BYPASS3, 0x0000F1F1);
  8421. }
  8422. rt2800_register_write(rt2x00dev, 0x13b8, 0x00000010);
  8423. for (ch_idx = 0; ch_idx < 2; ch_idx++)
  8424. rt2800_rf_configstore(rt2x00dev, rf_store, ch_idx);
  8425. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x3B);
  8426. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x3B);
  8427. rt2800_bbp_write(rt2x00dev, 158, 0x03);
  8428. rt2800_bbp_write(rt2x00dev, 159, 0x60);
  8429. rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  8430. rt2800_bbp_write(rt2x00dev, 159, 0x80);
  8431. for (ch_idx = 0; ch_idx < 2; ch_idx++) {
  8432. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8433. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8434. if (ch_idx == 0) {
  8435. rt2800_bbp_write(rt2x00dev, 158, 0x01);
  8436. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8437. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8438. bbp = bbpr1 & (~0x18);
  8439. bbp = bbp | 0x00;
  8440. rt2800_bbp_write(rt2x00dev, 1, bbp);
  8441. }
  8442. rt2800_rf_aux_tx0_loopback(rt2x00dev);
  8443. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00001004);
  8444. } else {
  8445. rt2800_bbp_write(rt2x00dev, 158, 0x01);
  8446. rt2800_bbp_write(rt2x00dev, 159, 0x01);
  8447. if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags)) {
  8448. bbp = bbpr1 & (~0x18);
  8449. bbp = bbp | 0x08;
  8450. rt2800_bbp_write(rt2x00dev, 1, bbp);
  8451. }
  8452. rt2800_rf_aux_tx1_loopback(rt2x00dev);
  8453. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00002004);
  8454. }
  8455. rt2800_bbp_write(rt2x00dev, 158, 0x05);
  8456. rt2800_bbp_write(rt2x00dev, 159, 0x04);
  8457. bbp = (ch_idx == 0) ? 0x28 : 0x46;
  8458. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8459. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8460. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8461. rt2800_bbp_write(rt2x00dev, 23, 0x06);
  8462. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  8463. count_step = 1;
  8464. } else {
  8465. rt2800_bbp_write(rt2x00dev, 23, 0x1F);
  8466. rt2800_bbp_write(rt2x00dev, 24, 0x1F);
  8467. count_step = 2;
  8468. }
  8469. for (; vga_gain[ch_idx] < 19; vga_gain[ch_idx] = (vga_gain[ch_idx] + count_step)) {
  8470. rfvalue = rfvga_gain_table[vga_gain[ch_idx]];
  8471. rt2800_rfcsr_write_dccal(rt2x00dev, 3, rfvalue);
  8472. rt2800_rfcsr_write_dccal(rt2x00dev, 4, rfvalue);
  8473. bbp = (ch_idx == 0) ? 0x29 : 0x47;
  8474. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8475. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8476. p0 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  8477. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags))
  8478. p0_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  8479. bbp = (ch_idx == 0) ? 0x29 : 0x47;
  8480. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8481. rt2800_bbp_write(rt2x00dev, 159, 0x21);
  8482. p1 = rt2800_do_fft_accumulation(rt2x00dev, 0x14, 0);
  8483. if (test_bit(CAPABILITY_EXTERNAL_PA_TX1, &rt2x00dev->cap_flags))
  8484. p1_idx10 = rt2800_read_fft_accumulation(rt2x00dev, 0x0A);
  8485. rt2x00_dbg(rt2x00dev, "IQ AGC %d %d\n", p0, p1);
  8486. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8487. rt2x00_dbg(rt2x00dev, "IQ AGC IDX 10 %d %d\n", p0_idx10, p1_idx10);
  8488. if ((p0_idx10 > 7000 * 7000) || (p1_idx10 > 7000 * 7000)) {
  8489. if (vga_gain[ch_idx] != 0)
  8490. vga_gain[ch_idx] = vga_gain[ch_idx] - 1;
  8491. break;
  8492. }
  8493. }
  8494. if ((p0 > 2500 * 2500) || (p1 > 2500 * 2500))
  8495. break;
  8496. }
  8497. if (vga_gain[ch_idx] > 18)
  8498. vga_gain[ch_idx] = 18;
  8499. rt2x00_dbg(rt2x00dev, "Used VGA %d %x\n", vga_gain[ch_idx],
  8500. rfvga_gain_table[vga_gain[ch_idx]]);
  8501. bbp = (ch_idx == 0) ? 0x29 : 0x47;
  8502. rt2800_bbp_write(rt2x00dev, 158, bbp);
  8503. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8504. rt2800_iq_search(rt2x00dev, ch_idx, ger, per);
  8505. }
  8506. rt2800_bbp_write(rt2x00dev, 23, 0x00);
  8507. rt2800_bbp_write(rt2x00dev, 24, 0x00);
  8508. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  8509. rt2800_bbp_write(rt2x00dev, 158, 0x28);
  8510. bbp = ger[CHAIN_0] & 0x0F;
  8511. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8512. rt2800_bbp_write(rt2x00dev, 158, 0x29);
  8513. bbp = per[CHAIN_0] & 0x3F;
  8514. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8515. rt2800_bbp_write(rt2x00dev, 158, 0x46);
  8516. bbp = ger[CHAIN_1] & 0x0F;
  8517. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8518. rt2800_bbp_write(rt2x00dev, 158, 0x47);
  8519. bbp = per[CHAIN_1] & 0x3F;
  8520. rt2800_bbp_write(rt2x00dev, 159, bbp);
  8521. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags)) {
  8522. rt2800_bbp_write(rt2x00dev, 1, bbpr1);
  8523. rt2800_bbp_write(rt2x00dev, 241, bbpr241);
  8524. rt2800_bbp_write(rt2x00dev, 242, bbpr242);
  8525. }
  8526. rt2800_bbp_write(rt2x00dev, 244, 0x00);
  8527. rt2800_bbp_write(rt2x00dev, 158, 0x00);
  8528. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8529. rt2800_bbp_write(rt2x00dev, 158, 0xB0);
  8530. rt2800_bbp_write(rt2x00dev, 159, 0x00);
  8531. rt2800_bbp_write(rt2x00dev, 30, bbpr30);
  8532. rt2800_rfcsr_write_bank(rt2x00dev, 0, 39, rfb0r39);
  8533. rt2800_rfcsr_write_bank(rt2x00dev, 0, 42, rfb0r42);
  8534. if (test_bit(CAPABILITY_EXTERNAL_PA_TX0, &rt2x00dev->cap_flags))
  8535. rt2800_bbp_write(rt2x00dev, 4, bbpr4);
  8536. rt2800_bbp_write(rt2x00dev, 21, 0x01);
  8537. udelay(1);
  8538. rt2800_bbp_write(rt2x00dev, 21, 0x00);
  8539. rt2800_rf_configrecover(rt2x00dev, rf_store);
  8540. rt2800_register_write(rt2x00dev, TX_PIN_CFG, macorg1);
  8541. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x00);
  8542. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x00);
  8543. rt2800_register_write(rt2x00dev, RF_CONTROL0, macorg2);
  8544. udelay(1);
  8545. rt2800_register_write(rt2x00dev, RF_BYPASS0, macorg3);
  8546. rt2800_register_write(rt2x00dev, RF_CONTROL3, macorg4);
  8547. rt2800_register_write(rt2x00dev, RF_BYPASS3, macorg5);
  8548. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, savemacsysctrl);
  8549. rt2800_register_write(rt2x00dev, 0x13b8, mac13b8);
  8550. }
  8551. static void rt2800_bbp_core_soft_reset(struct rt2x00_dev *rt2x00dev,
  8552. bool set_bw, bool is_ht40)
  8553. {
  8554. u8 bbp_val;
  8555. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  8556. bbp_val |= 0x1;
  8557. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  8558. usleep_range(100, 200);
  8559. if (set_bw) {
  8560. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  8561. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH, 2 * is_ht40);
  8562. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  8563. usleep_range(100, 200);
  8564. }
  8565. bbp_val = rt2800_bbp_read(rt2x00dev, 21);
  8566. bbp_val &= (~0x1);
  8567. rt2800_bbp_write(rt2x00dev, 21, bbp_val);
  8568. usleep_range(100, 200);
  8569. }
  8570. static int rt2800_rf_lp_config(struct rt2x00_dev *rt2x00dev, bool btxcal)
  8571. {
  8572. u8 rf_val;
  8573. if (btxcal)
  8574. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x04);
  8575. else
  8576. rt2800_register_write(rt2x00dev, RF_CONTROL0, 0x02);
  8577. rt2800_register_write(rt2x00dev, RF_BYPASS0, 0x06);
  8578. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  8579. rf_val |= 0x80;
  8580. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, rf_val);
  8581. if (btxcal) {
  8582. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xC1);
  8583. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x20);
  8584. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  8585. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  8586. rf_val &= (~0x3F);
  8587. rf_val |= 0x3F;
  8588. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  8589. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  8590. rf_val &= (~0x3F);
  8591. rf_val |= 0x3F;
  8592. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  8593. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, 0x31);
  8594. } else {
  8595. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, 0xF1);
  8596. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, 0x18);
  8597. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, 0x02);
  8598. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  8599. rf_val &= (~0x3F);
  8600. rf_val |= 0x34;
  8601. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, rf_val);
  8602. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  8603. rf_val &= (~0x3F);
  8604. rf_val |= 0x34;
  8605. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, rf_val);
  8606. }
  8607. return 0;
  8608. }
  8609. static s8 rt2800_lp_tx_filter_bw_cal(struct rt2x00_dev *rt2x00dev)
  8610. {
  8611. unsigned int cnt;
  8612. u8 bbp_val;
  8613. s8 cal_val;
  8614. rt2800_bbp_dcoc_write(rt2x00dev, 0, 0x82);
  8615. cnt = 0;
  8616. do {
  8617. usleep_range(500, 2000);
  8618. bbp_val = rt2800_bbp_read(rt2x00dev, 159);
  8619. if (bbp_val == 0x02 || cnt == 20)
  8620. break;
  8621. cnt++;
  8622. } while (cnt < 20);
  8623. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 0x39);
  8624. cal_val = bbp_val & 0x7F;
  8625. if (cal_val >= 0x40)
  8626. cal_val -= 128;
  8627. return cal_val;
  8628. }
  8629. static void rt2800_bw_filter_calibration(struct rt2x00_dev *rt2x00dev,
  8630. bool btxcal)
  8631. {
  8632. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  8633. u8 tx_agc_fc = 0, rx_agc_fc = 0, cmm_agc_fc;
  8634. u8 filter_target;
  8635. u8 tx_filter_target_20m = 0x09, tx_filter_target_40m = 0x02;
  8636. u8 rx_filter_target_20m = 0x27, rx_filter_target_40m = 0x31;
  8637. int loop = 0, is_ht40, cnt;
  8638. u8 bbp_val, rf_val;
  8639. s8 cal_r32_init, cal_r32_val, cal_diff;
  8640. u8 saverfb5r00, saverfb5r01, saverfb5r03, saverfb5r04, saverfb5r05;
  8641. u8 saverfb5r06, saverfb5r07;
  8642. u8 saverfb5r08, saverfb5r17, saverfb5r18, saverfb5r19, saverfb5r20;
  8643. u8 saverfb5r37, saverfb5r38, saverfb5r39, saverfb5r40, saverfb5r41;
  8644. u8 saverfb5r42, saverfb5r43, saverfb5r44, saverfb5r45, saverfb5r46;
  8645. u8 saverfb5r58, saverfb5r59;
  8646. u8 savebbp159r0, savebbp159r2, savebbpr23;
  8647. u32 MAC_RF_CONTROL0, MAC_RF_BYPASS0;
  8648. /* Save MAC registers */
  8649. MAC_RF_CONTROL0 = rt2800_register_read(rt2x00dev, RF_CONTROL0);
  8650. MAC_RF_BYPASS0 = rt2800_register_read(rt2x00dev, RF_BYPASS0);
  8651. /* save BBP registers */
  8652. savebbpr23 = rt2800_bbp_read(rt2x00dev, 23);
  8653. savebbp159r0 = rt2800_bbp_dcoc_read(rt2x00dev, 0);
  8654. savebbp159r2 = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  8655. /* Save RF registers */
  8656. saverfb5r00 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  8657. saverfb5r01 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  8658. saverfb5r03 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 3);
  8659. saverfb5r04 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 4);
  8660. saverfb5r05 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 5);
  8661. saverfb5r06 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  8662. saverfb5r07 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  8663. saverfb5r08 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  8664. saverfb5r17 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 17);
  8665. saverfb5r18 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 18);
  8666. saverfb5r19 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 19);
  8667. saverfb5r20 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 20);
  8668. saverfb5r37 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 37);
  8669. saverfb5r38 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 38);
  8670. saverfb5r39 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 39);
  8671. saverfb5r40 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 40);
  8672. saverfb5r41 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 41);
  8673. saverfb5r42 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 42);
  8674. saverfb5r43 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 43);
  8675. saverfb5r44 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 44);
  8676. saverfb5r45 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 45);
  8677. saverfb5r46 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 46);
  8678. saverfb5r58 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  8679. saverfb5r59 = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  8680. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  8681. rf_val |= 0x3;
  8682. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  8683. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  8684. rf_val |= 0x1;
  8685. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, rf_val);
  8686. cnt = 0;
  8687. do {
  8688. usleep_range(500, 2000);
  8689. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 1);
  8690. if (((rf_val & 0x1) == 0x00) || (cnt == 40))
  8691. break;
  8692. cnt++;
  8693. } while (cnt < 40);
  8694. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 0);
  8695. rf_val &= (~0x3);
  8696. rf_val |= 0x1;
  8697. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, rf_val);
  8698. /* I-3 */
  8699. bbp_val = rt2800_bbp_read(rt2x00dev, 23);
  8700. bbp_val &= (~0x1F);
  8701. bbp_val |= 0x10;
  8702. rt2800_bbp_write(rt2x00dev, 23, bbp_val);
  8703. do {
  8704. /* I-4,5,6,7,8,9 */
  8705. if (loop == 0) {
  8706. is_ht40 = false;
  8707. if (btxcal)
  8708. filter_target = tx_filter_target_20m;
  8709. else
  8710. filter_target = rx_filter_target_20m;
  8711. } else {
  8712. is_ht40 = true;
  8713. if (btxcal)
  8714. filter_target = tx_filter_target_40m;
  8715. else
  8716. filter_target = rx_filter_target_40m;
  8717. }
  8718. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 8);
  8719. rf_val &= (~0x04);
  8720. if (loop == 1)
  8721. rf_val |= 0x4;
  8722. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, rf_val);
  8723. rt2800_bbp_core_soft_reset(rt2x00dev, true, is_ht40);
  8724. rt2800_rf_lp_config(rt2x00dev, btxcal);
  8725. if (btxcal) {
  8726. tx_agc_fc = 0;
  8727. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  8728. rf_val &= (~0x7F);
  8729. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  8730. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  8731. rf_val &= (~0x7F);
  8732. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  8733. } else {
  8734. rx_agc_fc = 0;
  8735. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  8736. rf_val &= (~0x7F);
  8737. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  8738. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  8739. rf_val &= (~0x7F);
  8740. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  8741. }
  8742. usleep_range(1000, 2000);
  8743. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  8744. bbp_val &= (~0x6);
  8745. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  8746. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  8747. cal_r32_init = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  8748. bbp_val = rt2800_bbp_dcoc_read(rt2x00dev, 2);
  8749. bbp_val |= 0x6;
  8750. rt2800_bbp_dcoc_write(rt2x00dev, 2, bbp_val);
  8751. do_cal:
  8752. if (btxcal) {
  8753. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 58);
  8754. rf_val &= (~0x7F);
  8755. rf_val |= tx_agc_fc;
  8756. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, rf_val);
  8757. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 59);
  8758. rf_val &= (~0x7F);
  8759. rf_val |= tx_agc_fc;
  8760. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, rf_val);
  8761. } else {
  8762. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 6);
  8763. rf_val &= (~0x7F);
  8764. rf_val |= rx_agc_fc;
  8765. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, rf_val);
  8766. rf_val = rt2800_rfcsr_read_bank(rt2x00dev, 5, 7);
  8767. rf_val &= (~0x7F);
  8768. rf_val |= rx_agc_fc;
  8769. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, rf_val);
  8770. }
  8771. usleep_range(500, 1000);
  8772. rt2800_bbp_core_soft_reset(rt2x00dev, false, is_ht40);
  8773. cal_r32_val = rt2800_lp_tx_filter_bw_cal(rt2x00dev);
  8774. cal_diff = cal_r32_init - cal_r32_val;
  8775. if (btxcal)
  8776. cmm_agc_fc = tx_agc_fc;
  8777. else
  8778. cmm_agc_fc = rx_agc_fc;
  8779. if (((cal_diff > filter_target) && (cmm_agc_fc == 0)) ||
  8780. ((cal_diff < filter_target) && (cmm_agc_fc == 0x3f))) {
  8781. if (btxcal)
  8782. tx_agc_fc = 0;
  8783. else
  8784. rx_agc_fc = 0;
  8785. } else if ((cal_diff <= filter_target) && (cmm_agc_fc < 0x3f)) {
  8786. if (btxcal)
  8787. tx_agc_fc++;
  8788. else
  8789. rx_agc_fc++;
  8790. goto do_cal;
  8791. }
  8792. if (btxcal) {
  8793. if (loop == 0)
  8794. drv_data->tx_calibration_bw20 = tx_agc_fc;
  8795. else
  8796. drv_data->tx_calibration_bw40 = tx_agc_fc;
  8797. } else {
  8798. if (loop == 0)
  8799. drv_data->rx_calibration_bw20 = rx_agc_fc;
  8800. else
  8801. drv_data->rx_calibration_bw40 = rx_agc_fc;
  8802. }
  8803. loop++;
  8804. } while (loop <= 1);
  8805. rt2800_rfcsr_write_bank(rt2x00dev, 5, 0, saverfb5r00);
  8806. rt2800_rfcsr_write_bank(rt2x00dev, 5, 1, saverfb5r01);
  8807. rt2800_rfcsr_write_bank(rt2x00dev, 5, 3, saverfb5r03);
  8808. rt2800_rfcsr_write_bank(rt2x00dev, 5, 4, saverfb5r04);
  8809. rt2800_rfcsr_write_bank(rt2x00dev, 5, 5, saverfb5r05);
  8810. rt2800_rfcsr_write_bank(rt2x00dev, 5, 6, saverfb5r06);
  8811. rt2800_rfcsr_write_bank(rt2x00dev, 5, 7, saverfb5r07);
  8812. rt2800_rfcsr_write_bank(rt2x00dev, 5, 8, saverfb5r08);
  8813. rt2800_rfcsr_write_bank(rt2x00dev, 5, 17, saverfb5r17);
  8814. rt2800_rfcsr_write_bank(rt2x00dev, 5, 18, saverfb5r18);
  8815. rt2800_rfcsr_write_bank(rt2x00dev, 5, 19, saverfb5r19);
  8816. rt2800_rfcsr_write_bank(rt2x00dev, 5, 20, saverfb5r20);
  8817. rt2800_rfcsr_write_bank(rt2x00dev, 5, 37, saverfb5r37);
  8818. rt2800_rfcsr_write_bank(rt2x00dev, 5, 38, saverfb5r38);
  8819. rt2800_rfcsr_write_bank(rt2x00dev, 5, 39, saverfb5r39);
  8820. rt2800_rfcsr_write_bank(rt2x00dev, 5, 40, saverfb5r40);
  8821. rt2800_rfcsr_write_bank(rt2x00dev, 5, 41, saverfb5r41);
  8822. rt2800_rfcsr_write_bank(rt2x00dev, 5, 42, saverfb5r42);
  8823. rt2800_rfcsr_write_bank(rt2x00dev, 5, 43, saverfb5r43);
  8824. rt2800_rfcsr_write_bank(rt2x00dev, 5, 44, saverfb5r44);
  8825. rt2800_rfcsr_write_bank(rt2x00dev, 5, 45, saverfb5r45);
  8826. rt2800_rfcsr_write_bank(rt2x00dev, 5, 46, saverfb5r46);
  8827. rt2800_rfcsr_write_bank(rt2x00dev, 5, 58, saverfb5r58);
  8828. rt2800_rfcsr_write_bank(rt2x00dev, 5, 59, saverfb5r59);
  8829. rt2800_bbp_write(rt2x00dev, 23, savebbpr23);
  8830. rt2800_bbp_dcoc_write(rt2x00dev, 0, savebbp159r0);
  8831. rt2800_bbp_dcoc_write(rt2x00dev, 2, savebbp159r2);
  8832. bbp_val = rt2800_bbp_read(rt2x00dev, 4);
  8833. rt2x00_set_field8(&bbp_val, BBP4_BANDWIDTH,
  8834. 2 * test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags));
  8835. rt2800_bbp_write(rt2x00dev, 4, bbp_val);
  8836. rt2800_register_write(rt2x00dev, RF_CONTROL0, MAC_RF_CONTROL0);
  8837. rt2800_register_write(rt2x00dev, RF_BYPASS0, MAC_RF_BYPASS0);
  8838. }
  8839. static void rt2800_init_rfcsr_6352(struct rt2x00_dev *rt2x00dev)
  8840. {
  8841. /* Initialize RF central register to default value */
  8842. rt2800_rfcsr_write(rt2x00dev, 0, 0x02);
  8843. rt2800_rfcsr_write(rt2x00dev, 1, 0x03);
  8844. rt2800_rfcsr_write(rt2x00dev, 2, 0x33);
  8845. rt2800_rfcsr_write(rt2x00dev, 3, 0xFF);
  8846. rt2800_rfcsr_write(rt2x00dev, 4, 0x0C);
  8847. rt2800_rfcsr_write(rt2x00dev, 5, 0x40);
  8848. rt2800_rfcsr_write(rt2x00dev, 6, 0x00);
  8849. rt2800_rfcsr_write(rt2x00dev, 7, 0x00);
  8850. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  8851. rt2800_rfcsr_write(rt2x00dev, 9, 0x00);
  8852. rt2800_rfcsr_write(rt2x00dev, 10, 0x00);
  8853. rt2800_rfcsr_write(rt2x00dev, 11, 0x00);
  8854. rt2800_rfcsr_write(rt2x00dev, 12, rt2x00dev->freq_offset);
  8855. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  8856. rt2800_rfcsr_write(rt2x00dev, 14, 0x40);
  8857. rt2800_rfcsr_write(rt2x00dev, 15, 0x22);
  8858. rt2800_rfcsr_write(rt2x00dev, 16, 0x4C);
  8859. rt2800_rfcsr_write(rt2x00dev, 17, 0x00);
  8860. rt2800_rfcsr_write(rt2x00dev, 18, 0x00);
  8861. rt2800_rfcsr_write(rt2x00dev, 19, 0x00);
  8862. rt2800_rfcsr_write(rt2x00dev, 20, 0xA0);
  8863. rt2800_rfcsr_write(rt2x00dev, 21, 0x12);
  8864. rt2800_rfcsr_write(rt2x00dev, 22, 0x07);
  8865. rt2800_rfcsr_write(rt2x00dev, 23, 0x13);
  8866. rt2800_rfcsr_write(rt2x00dev, 24, 0xFE);
  8867. rt2800_rfcsr_write(rt2x00dev, 25, 0x24);
  8868. rt2800_rfcsr_write(rt2x00dev, 26, 0x7A);
  8869. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  8870. rt2800_rfcsr_write(rt2x00dev, 28, 0x00);
  8871. rt2800_rfcsr_write(rt2x00dev, 29, 0x05);
  8872. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  8873. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  8874. rt2800_rfcsr_write(rt2x00dev, 32, 0x00);
  8875. rt2800_rfcsr_write(rt2x00dev, 33, 0x00);
  8876. rt2800_rfcsr_write(rt2x00dev, 34, 0x00);
  8877. rt2800_rfcsr_write(rt2x00dev, 35, 0x00);
  8878. rt2800_rfcsr_write(rt2x00dev, 36, 0x00);
  8879. rt2800_rfcsr_write(rt2x00dev, 37, 0x00);
  8880. rt2800_rfcsr_write(rt2x00dev, 38, 0x00);
  8881. rt2800_rfcsr_write(rt2x00dev, 39, 0x00);
  8882. rt2800_rfcsr_write(rt2x00dev, 40, 0x00);
  8883. rt2800_rfcsr_write(rt2x00dev, 41, 0xD0);
  8884. rt2800_rfcsr_write(rt2x00dev, 42, 0x5B);
  8885. rt2800_rfcsr_write(rt2x00dev, 43, 0x00);
  8886. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  8887. if (rt2800_clk_is_20mhz(rt2x00dev))
  8888. rt2800_rfcsr_write(rt2x00dev, 13, 0x03);
  8889. else
  8890. rt2800_rfcsr_write(rt2x00dev, 13, 0x00);
  8891. rt2800_rfcsr_write(rt2x00dev, 14, 0x7C);
  8892. rt2800_rfcsr_write(rt2x00dev, 16, 0x80);
  8893. rt2800_rfcsr_write(rt2x00dev, 17, 0x99);
  8894. rt2800_rfcsr_write(rt2x00dev, 18, 0x99);
  8895. rt2800_rfcsr_write(rt2x00dev, 19, 0x09);
  8896. rt2800_rfcsr_write(rt2x00dev, 20, 0x50);
  8897. rt2800_rfcsr_write(rt2x00dev, 21, 0xB0);
  8898. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  8899. rt2800_rfcsr_write(rt2x00dev, 23, 0x06);
  8900. rt2800_rfcsr_write(rt2x00dev, 24, 0x00);
  8901. rt2800_rfcsr_write(rt2x00dev, 25, 0x00);
  8902. rt2800_rfcsr_write(rt2x00dev, 26, 0x5D);
  8903. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  8904. rt2800_rfcsr_write(rt2x00dev, 28, 0x61);
  8905. rt2800_rfcsr_write(rt2x00dev, 29, 0xB5);
  8906. rt2800_rfcsr_write(rt2x00dev, 43, 0x02);
  8907. rt2800_rfcsr_write(rt2x00dev, 28, 0x62);
  8908. rt2800_rfcsr_write(rt2x00dev, 29, 0xAD);
  8909. rt2800_rfcsr_write(rt2x00dev, 39, 0x80);
  8910. /* Initialize RF channel register to default value */
  8911. rt2800_rfcsr_write_chanreg(rt2x00dev, 0, 0x03);
  8912. rt2800_rfcsr_write_chanreg(rt2x00dev, 1, 0x00);
  8913. rt2800_rfcsr_write_chanreg(rt2x00dev, 2, 0x00);
  8914. rt2800_rfcsr_write_chanreg(rt2x00dev, 3, 0x00);
  8915. rt2800_rfcsr_write_chanreg(rt2x00dev, 4, 0x00);
  8916. rt2800_rfcsr_write_chanreg(rt2x00dev, 5, 0x08);
  8917. rt2800_rfcsr_write_chanreg(rt2x00dev, 6, 0x00);
  8918. rt2800_rfcsr_write_chanreg(rt2x00dev, 7, 0x51);
  8919. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x53);
  8920. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x16);
  8921. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x61);
  8922. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  8923. rt2800_rfcsr_write_chanreg(rt2x00dev, 12, 0x22);
  8924. rt2800_rfcsr_write_chanreg(rt2x00dev, 13, 0x3D);
  8925. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  8926. rt2800_rfcsr_write_chanreg(rt2x00dev, 15, 0x13);
  8927. rt2800_rfcsr_write_chanreg(rt2x00dev, 16, 0x22);
  8928. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x27);
  8929. rt2800_rfcsr_write_chanreg(rt2x00dev, 18, 0x02);
  8930. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  8931. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x01);
  8932. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x52);
  8933. rt2800_rfcsr_write_chanreg(rt2x00dev, 22, 0x80);
  8934. rt2800_rfcsr_write_chanreg(rt2x00dev, 23, 0xB3);
  8935. rt2800_rfcsr_write_chanreg(rt2x00dev, 24, 0x00);
  8936. rt2800_rfcsr_write_chanreg(rt2x00dev, 25, 0x00);
  8937. rt2800_rfcsr_write_chanreg(rt2x00dev, 26, 0x00);
  8938. rt2800_rfcsr_write_chanreg(rt2x00dev, 27, 0x00);
  8939. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x5C);
  8940. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0x6B);
  8941. rt2800_rfcsr_write_chanreg(rt2x00dev, 30, 0x6B);
  8942. rt2800_rfcsr_write_chanreg(rt2x00dev, 31, 0x31);
  8943. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x5D);
  8944. rt2800_rfcsr_write_chanreg(rt2x00dev, 33, 0x00);
  8945. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xE6);
  8946. rt2800_rfcsr_write_chanreg(rt2x00dev, 35, 0x55);
  8947. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x00);
  8948. rt2800_rfcsr_write_chanreg(rt2x00dev, 37, 0xBB);
  8949. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB3);
  8950. rt2800_rfcsr_write_chanreg(rt2x00dev, 39, 0xB3);
  8951. rt2800_rfcsr_write_chanreg(rt2x00dev, 40, 0x03);
  8952. rt2800_rfcsr_write_chanreg(rt2x00dev, 41, 0x00);
  8953. rt2800_rfcsr_write_chanreg(rt2x00dev, 42, 0x00);
  8954. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xB3);
  8955. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xD3);
  8956. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  8957. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x07);
  8958. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x68);
  8959. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xEF);
  8960. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1C);
  8961. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x07);
  8962. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0xA8);
  8963. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0x85);
  8964. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x10);
  8965. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x07);
  8966. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6A);
  8967. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0x85);
  8968. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x10);
  8969. rt2800_rfcsr_write_chanreg(rt2x00dev, 62, 0x1C);
  8970. rt2800_rfcsr_write_chanreg(rt2x00dev, 63, 0x00);
  8971. rt2800_rfcsr_write_bank(rt2x00dev, 6, 45, 0xC5);
  8972. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x47);
  8973. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x71);
  8974. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x33);
  8975. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x0E);
  8976. rt2800_rfcsr_write_chanreg(rt2x00dev, 17, 0x23);
  8977. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA4);
  8978. rt2800_rfcsr_write_chanreg(rt2x00dev, 20, 0x02);
  8979. rt2800_rfcsr_write_chanreg(rt2x00dev, 21, 0x12);
  8980. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x1C);
  8981. rt2800_rfcsr_write_chanreg(rt2x00dev, 29, 0xEB);
  8982. rt2800_rfcsr_write_chanreg(rt2x00dev, 32, 0x7D);
  8983. rt2800_rfcsr_write_chanreg(rt2x00dev, 34, 0xD6);
  8984. rt2800_rfcsr_write_chanreg(rt2x00dev, 36, 0x08);
  8985. rt2800_rfcsr_write_chanreg(rt2x00dev, 38, 0xB4);
  8986. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  8987. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xB3);
  8988. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xD5);
  8989. rt2800_rfcsr_write_chanreg(rt2x00dev, 46, 0x27);
  8990. rt2800_rfcsr_write_bank(rt2x00dev, 4, 47, 0x67);
  8991. rt2800_rfcsr_write_bank(rt2x00dev, 6, 47, 0x69);
  8992. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFF);
  8993. rt2800_rfcsr_write_bank(rt2x00dev, 4, 54, 0x27);
  8994. rt2800_rfcsr_write_bank(rt2x00dev, 6, 54, 0x20);
  8995. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  8996. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xFF);
  8997. rt2800_rfcsr_write_chanreg(rt2x00dev, 57, 0x1C);
  8998. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x20);
  8999. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  9000. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xF7);
  9001. rt2800_rfcsr_write_chanreg(rt2x00dev, 61, 0x09);
  9002. rt2800_rfcsr_write_chanreg(rt2x00dev, 10, 0x51);
  9003. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x06);
  9004. rt2800_rfcsr_write_chanreg(rt2x00dev, 19, 0xA7);
  9005. rt2800_rfcsr_write_chanreg(rt2x00dev, 28, 0x2C);
  9006. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x64);
  9007. rt2800_rfcsr_write_chanreg(rt2x00dev, 8, 0x51);
  9008. rt2800_rfcsr_write_chanreg(rt2x00dev, 9, 0x36);
  9009. rt2800_rfcsr_write_chanreg(rt2x00dev, 11, 0x53);
  9010. rt2800_rfcsr_write_chanreg(rt2x00dev, 14, 0x16);
  9011. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x6C);
  9012. rt2800_rfcsr_write_chanreg(rt2x00dev, 48, 0xFC);
  9013. rt2800_rfcsr_write_chanreg(rt2x00dev, 49, 0x1F);
  9014. rt2800_rfcsr_write_chanreg(rt2x00dev, 54, 0x27);
  9015. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x66);
  9016. rt2800_rfcsr_write_chanreg(rt2x00dev, 59, 0x6B);
  9017. /* Initialize RF channel register for DRQFN */
  9018. rt2800_rfcsr_write_chanreg(rt2x00dev, 43, 0xD3);
  9019. rt2800_rfcsr_write_chanreg(rt2x00dev, 44, 0xE3);
  9020. rt2800_rfcsr_write_chanreg(rt2x00dev, 45, 0xE5);
  9021. rt2800_rfcsr_write_chanreg(rt2x00dev, 47, 0x28);
  9022. rt2800_rfcsr_write_chanreg(rt2x00dev, 55, 0x68);
  9023. rt2800_rfcsr_write_chanreg(rt2x00dev, 56, 0xF7);
  9024. rt2800_rfcsr_write_chanreg(rt2x00dev, 58, 0x02);
  9025. rt2800_rfcsr_write_chanreg(rt2x00dev, 60, 0xC7);
  9026. /* Initialize RF DC calibration register to default value */
  9027. rt2800_rfcsr_write_dccal(rt2x00dev, 0, 0x47);
  9028. rt2800_rfcsr_write_dccal(rt2x00dev, 1, 0x00);
  9029. rt2800_rfcsr_write_dccal(rt2x00dev, 2, 0x00);
  9030. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x00);
  9031. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x00);
  9032. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  9033. rt2800_rfcsr_write_dccal(rt2x00dev, 6, 0x10);
  9034. rt2800_rfcsr_write_dccal(rt2x00dev, 7, 0x10);
  9035. rt2800_rfcsr_write_dccal(rt2x00dev, 8, 0x04);
  9036. rt2800_rfcsr_write_dccal(rt2x00dev, 9, 0x00);
  9037. rt2800_rfcsr_write_dccal(rt2x00dev, 10, 0x07);
  9038. rt2800_rfcsr_write_dccal(rt2x00dev, 11, 0x01);
  9039. rt2800_rfcsr_write_dccal(rt2x00dev, 12, 0x07);
  9040. rt2800_rfcsr_write_dccal(rt2x00dev, 13, 0x07);
  9041. rt2800_rfcsr_write_dccal(rt2x00dev, 14, 0x07);
  9042. rt2800_rfcsr_write_dccal(rt2x00dev, 15, 0x20);
  9043. rt2800_rfcsr_write_dccal(rt2x00dev, 16, 0x22);
  9044. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x00);
  9045. rt2800_rfcsr_write_dccal(rt2x00dev, 18, 0x00);
  9046. rt2800_rfcsr_write_dccal(rt2x00dev, 19, 0x00);
  9047. rt2800_rfcsr_write_dccal(rt2x00dev, 20, 0x00);
  9048. rt2800_rfcsr_write_dccal(rt2x00dev, 21, 0xF1);
  9049. rt2800_rfcsr_write_dccal(rt2x00dev, 22, 0x11);
  9050. rt2800_rfcsr_write_dccal(rt2x00dev, 23, 0x02);
  9051. rt2800_rfcsr_write_dccal(rt2x00dev, 24, 0x41);
  9052. rt2800_rfcsr_write_dccal(rt2x00dev, 25, 0x20);
  9053. rt2800_rfcsr_write_dccal(rt2x00dev, 26, 0x00);
  9054. rt2800_rfcsr_write_dccal(rt2x00dev, 27, 0xD7);
  9055. rt2800_rfcsr_write_dccal(rt2x00dev, 28, 0xA2);
  9056. rt2800_rfcsr_write_dccal(rt2x00dev, 29, 0x20);
  9057. rt2800_rfcsr_write_dccal(rt2x00dev, 30, 0x49);
  9058. rt2800_rfcsr_write_dccal(rt2x00dev, 31, 0x20);
  9059. rt2800_rfcsr_write_dccal(rt2x00dev, 32, 0x04);
  9060. rt2800_rfcsr_write_dccal(rt2x00dev, 33, 0xF1);
  9061. rt2800_rfcsr_write_dccal(rt2x00dev, 34, 0xA1);
  9062. rt2800_rfcsr_write_dccal(rt2x00dev, 35, 0x01);
  9063. rt2800_rfcsr_write_dccal(rt2x00dev, 41, 0x00);
  9064. rt2800_rfcsr_write_dccal(rt2x00dev, 42, 0x00);
  9065. rt2800_rfcsr_write_dccal(rt2x00dev, 43, 0x00);
  9066. rt2800_rfcsr_write_dccal(rt2x00dev, 44, 0x00);
  9067. rt2800_rfcsr_write_dccal(rt2x00dev, 45, 0x00);
  9068. rt2800_rfcsr_write_dccal(rt2x00dev, 46, 0x00);
  9069. rt2800_rfcsr_write_dccal(rt2x00dev, 47, 0x3E);
  9070. rt2800_rfcsr_write_dccal(rt2x00dev, 48, 0x3D);
  9071. rt2800_rfcsr_write_dccal(rt2x00dev, 49, 0x3E);
  9072. rt2800_rfcsr_write_dccal(rt2x00dev, 50, 0x3D);
  9073. rt2800_rfcsr_write_dccal(rt2x00dev, 51, 0x3E);
  9074. rt2800_rfcsr_write_dccal(rt2x00dev, 52, 0x3D);
  9075. rt2800_rfcsr_write_dccal(rt2x00dev, 53, 0x00);
  9076. rt2800_rfcsr_write_dccal(rt2x00dev, 54, 0x00);
  9077. rt2800_rfcsr_write_dccal(rt2x00dev, 55, 0x00);
  9078. rt2800_rfcsr_write_dccal(rt2x00dev, 56, 0x00);
  9079. rt2800_rfcsr_write_dccal(rt2x00dev, 57, 0x00);
  9080. rt2800_rfcsr_write_dccal(rt2x00dev, 58, 0x10);
  9081. rt2800_rfcsr_write_dccal(rt2x00dev, 59, 0x10);
  9082. rt2800_rfcsr_write_dccal(rt2x00dev, 60, 0x0A);
  9083. rt2800_rfcsr_write_dccal(rt2x00dev, 61, 0x00);
  9084. rt2800_rfcsr_write_dccal(rt2x00dev, 62, 0x00);
  9085. rt2800_rfcsr_write_dccal(rt2x00dev, 63, 0x00);
  9086. rt2800_rfcsr_write_dccal(rt2x00dev, 3, 0x08);
  9087. rt2800_rfcsr_write_dccal(rt2x00dev, 4, 0x04);
  9088. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x20);
  9089. rt2800_rfcsr_write_dccal(rt2x00dev, 5, 0x00);
  9090. rt2800_rfcsr_write_dccal(rt2x00dev, 17, 0x7C);
  9091. rt2800_r_calibration(rt2x00dev);
  9092. rt2800_rf_self_txdc_cal(rt2x00dev);
  9093. rt2800_rxdcoc_calibration(rt2x00dev);
  9094. rt2800_bw_filter_calibration(rt2x00dev, true);
  9095. rt2800_bw_filter_calibration(rt2x00dev, false);
  9096. rt2800_loft_iq_calibration(rt2x00dev);
  9097. rt2800_rxiq_calibration(rt2x00dev);
  9098. }
  9099. static void rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  9100. {
  9101. if (rt2800_is_305x_soc(rt2x00dev)) {
  9102. rt2800_init_rfcsr_305x_soc(rt2x00dev);
  9103. return;
  9104. }
  9105. switch (rt2x00dev->chip.rt) {
  9106. case RT3070:
  9107. case RT3071:
  9108. case RT3090:
  9109. rt2800_init_rfcsr_30xx(rt2x00dev);
  9110. break;
  9111. case RT3290:
  9112. rt2800_init_rfcsr_3290(rt2x00dev);
  9113. break;
  9114. case RT3352:
  9115. rt2800_init_rfcsr_3352(rt2x00dev);
  9116. break;
  9117. case RT3390:
  9118. rt2800_init_rfcsr_3390(rt2x00dev);
  9119. break;
  9120. case RT3883:
  9121. rt2800_init_rfcsr_3883(rt2x00dev);
  9122. break;
  9123. case RT3572:
  9124. rt2800_init_rfcsr_3572(rt2x00dev);
  9125. break;
  9126. case RT3593:
  9127. rt2800_init_rfcsr_3593(rt2x00dev);
  9128. break;
  9129. case RT5350:
  9130. rt2800_init_rfcsr_5350(rt2x00dev);
  9131. break;
  9132. case RT5390:
  9133. rt2800_init_rfcsr_5390(rt2x00dev);
  9134. break;
  9135. case RT5392:
  9136. rt2800_init_rfcsr_5392(rt2x00dev);
  9137. break;
  9138. case RT5592:
  9139. rt2800_init_rfcsr_5592(rt2x00dev);
  9140. break;
  9141. case RT6352:
  9142. rt2800_init_rfcsr_6352(rt2x00dev);
  9143. break;
  9144. }
  9145. }
  9146. int rt2800_enable_radio(struct rt2x00_dev *rt2x00dev)
  9147. {
  9148. u32 reg;
  9149. u16 word;
  9150. /*
  9151. * Initialize MAC registers.
  9152. */
  9153. if (unlikely(rt2800_wait_wpdma_ready(rt2x00dev) ||
  9154. rt2800_init_registers(rt2x00dev)))
  9155. return -EIO;
  9156. /*
  9157. * Wait BBP/RF to wake up.
  9158. */
  9159. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev, MAC_STATUS_CFG_BBP_RF_BUSY)))
  9160. return -EIO;
  9161. /*
  9162. * Send signal during boot time to initialize firmware.
  9163. */
  9164. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  9165. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  9166. if (rt2x00_is_usb(rt2x00dev))
  9167. rt2800_register_write(rt2x00dev, H2M_INT_SRC, 0);
  9168. rt2800_mcu_request(rt2x00dev, MCU_BOOT_SIGNAL, 0, 0, 0);
  9169. msleep(1);
  9170. /*
  9171. * Make sure BBP is up and running.
  9172. */
  9173. if (unlikely(rt2800_wait_bbp_ready(rt2x00dev)))
  9174. return -EIO;
  9175. /*
  9176. * Initialize BBP/RF registers.
  9177. */
  9178. rt2800_init_bbp(rt2x00dev);
  9179. rt2800_init_rfcsr(rt2x00dev);
  9180. if (rt2x00_is_usb(rt2x00dev) &&
  9181. (rt2x00_rt(rt2x00dev, RT3070) ||
  9182. rt2x00_rt(rt2x00dev, RT3071) ||
  9183. rt2x00_rt(rt2x00dev, RT3572))) {
  9184. udelay(200);
  9185. rt2800_mcu_request(rt2x00dev, MCU_CURRENT, 0, 0, 0);
  9186. udelay(10);
  9187. }
  9188. /*
  9189. * Enable RX.
  9190. */
  9191. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  9192. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  9193. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  9194. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  9195. udelay(50);
  9196. reg = rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG);
  9197. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 1);
  9198. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 1);
  9199. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  9200. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  9201. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  9202. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 1);
  9203. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 1);
  9204. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  9205. /*
  9206. * Initialize LED control
  9207. */
  9208. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_AG_CONF);
  9209. rt2800_mcu_request(rt2x00dev, MCU_LED_AG_CONF, 0xff,
  9210. word & 0xff, (word >> 8) & 0xff);
  9211. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_ACT_CONF);
  9212. rt2800_mcu_request(rt2x00dev, MCU_LED_ACT_CONF, 0xff,
  9213. word & 0xff, (word >> 8) & 0xff);
  9214. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LED_POLARITY);
  9215. rt2800_mcu_request(rt2x00dev, MCU_LED_LED_POLARITY, 0xff,
  9216. word & 0xff, (word >> 8) & 0xff);
  9217. return 0;
  9218. }
  9219. EXPORT_SYMBOL_GPL(rt2800_enable_radio);
  9220. void rt2800_disable_radio(struct rt2x00_dev *rt2x00dev)
  9221. {
  9222. u32 reg;
  9223. rt2800_disable_wpdma(rt2x00dev);
  9224. /* Wait for DMA, ignore error */
  9225. rt2800_wait_wpdma_ready(rt2x00dev);
  9226. reg = rt2800_register_read(rt2x00dev, MAC_SYS_CTRL);
  9227. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_TX, 0);
  9228. rt2x00_set_field32(&reg, MAC_SYS_CTRL_ENABLE_RX, 0);
  9229. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  9230. }
  9231. EXPORT_SYMBOL_GPL(rt2800_disable_radio);
  9232. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  9233. {
  9234. u32 reg;
  9235. u16 efuse_ctrl_reg;
  9236. if (rt2x00_rt(rt2x00dev, RT3290))
  9237. efuse_ctrl_reg = EFUSE_CTRL_3290;
  9238. else
  9239. efuse_ctrl_reg = EFUSE_CTRL;
  9240. reg = rt2800_register_read(rt2x00dev, efuse_ctrl_reg);
  9241. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  9242. }
  9243. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  9244. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  9245. {
  9246. u32 reg;
  9247. u16 efuse_ctrl_reg;
  9248. u16 efuse_data0_reg;
  9249. u16 efuse_data1_reg;
  9250. u16 efuse_data2_reg;
  9251. u16 efuse_data3_reg;
  9252. if (rt2x00_rt(rt2x00dev, RT3290)) {
  9253. efuse_ctrl_reg = EFUSE_CTRL_3290;
  9254. efuse_data0_reg = EFUSE_DATA0_3290;
  9255. efuse_data1_reg = EFUSE_DATA1_3290;
  9256. efuse_data2_reg = EFUSE_DATA2_3290;
  9257. efuse_data3_reg = EFUSE_DATA3_3290;
  9258. } else {
  9259. efuse_ctrl_reg = EFUSE_CTRL;
  9260. efuse_data0_reg = EFUSE_DATA0;
  9261. efuse_data1_reg = EFUSE_DATA1;
  9262. efuse_data2_reg = EFUSE_DATA2;
  9263. efuse_data3_reg = EFUSE_DATA3;
  9264. }
  9265. mutex_lock(&rt2x00dev->csr_mutex);
  9266. reg = rt2800_register_read_lock(rt2x00dev, efuse_ctrl_reg);
  9267. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  9268. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  9269. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  9270. rt2800_register_write_lock(rt2x00dev, efuse_ctrl_reg, reg);
  9271. /* Wait until the EEPROM has been loaded */
  9272. rt2800_regbusy_read(rt2x00dev, efuse_ctrl_reg, EFUSE_CTRL_KICK, &reg);
  9273. /* Apparently the data is read from end to start */
  9274. reg = rt2800_register_read_lock(rt2x00dev, efuse_data3_reg);
  9275. /* The returned value is in CPU order, but eeprom is le */
  9276. *(u32 *)&rt2x00dev->eeprom[i] = cpu_to_le32(reg);
  9277. reg = rt2800_register_read_lock(rt2x00dev, efuse_data2_reg);
  9278. *(u32 *)&rt2x00dev->eeprom[i + 2] = cpu_to_le32(reg);
  9279. reg = rt2800_register_read_lock(rt2x00dev, efuse_data1_reg);
  9280. *(u32 *)&rt2x00dev->eeprom[i + 4] = cpu_to_le32(reg);
  9281. reg = rt2800_register_read_lock(rt2x00dev, efuse_data0_reg);
  9282. *(u32 *)&rt2x00dev->eeprom[i + 6] = cpu_to_le32(reg);
  9283. mutex_unlock(&rt2x00dev->csr_mutex);
  9284. }
  9285. int rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  9286. {
  9287. unsigned int i;
  9288. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  9289. rt2800_efuse_read(rt2x00dev, i);
  9290. return 0;
  9291. }
  9292. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  9293. static u8 rt2800_get_txmixer_gain_24g(struct rt2x00_dev *rt2x00dev)
  9294. {
  9295. u16 word;
  9296. if (rt2x00_rt(rt2x00dev, RT3593) ||
  9297. rt2x00_rt(rt2x00dev, RT3883))
  9298. return 0;
  9299. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG);
  9300. if ((word & 0x00ff) != 0x00ff)
  9301. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_BG_VAL);
  9302. return 0;
  9303. }
  9304. static u8 rt2800_get_txmixer_gain_5g(struct rt2x00_dev *rt2x00dev)
  9305. {
  9306. u16 word;
  9307. if (rt2x00_rt(rt2x00dev, RT3593) ||
  9308. rt2x00_rt(rt2x00dev, RT3883))
  9309. return 0;
  9310. word = rt2800_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_A);
  9311. if ((word & 0x00ff) != 0x00ff)
  9312. return rt2x00_get_field16(word, EEPROM_TXMIXER_GAIN_A_VAL);
  9313. return 0;
  9314. }
  9315. static int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  9316. {
  9317. struct rt2800_drv_data *drv_data = rt2x00dev->drv_data;
  9318. u16 word;
  9319. u8 *mac;
  9320. u8 default_lna_gain;
  9321. int retval;
  9322. /*
  9323. * Read the EEPROM.
  9324. */
  9325. retval = rt2800_read_eeprom(rt2x00dev);
  9326. if (retval)
  9327. return retval;
  9328. /*
  9329. * Start validation of the data that has been read.
  9330. */
  9331. mac = rt2800_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  9332. rt2x00lib_set_mac_address(rt2x00dev, mac);
  9333. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  9334. if (word == 0xffff) {
  9335. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  9336. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_TXPATH, 1);
  9337. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RF_TYPE, RF2820);
  9338. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  9339. rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
  9340. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  9341. rt2x00_rt(rt2x00dev, RT2872)) {
  9342. /*
  9343. * There is a max of 2 RX streams for RT28x0 series
  9344. */
  9345. if (rt2x00_get_field16(word, EEPROM_NIC_CONF0_RXPATH) > 2)
  9346. rt2x00_set_field16(&word, EEPROM_NIC_CONF0_RXPATH, 2);
  9347. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF0, word);
  9348. }
  9349. word = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  9350. if (word == 0xffff) {
  9351. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_HW_RADIO, 0);
  9352. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_TX_ALC, 0);
  9353. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G, 0);
  9354. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G, 0);
  9355. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_CARDBUS_ACCEL, 0);
  9356. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_2G, 0);
  9357. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_SB_5G, 0);
  9358. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_WPS_PBC, 0);
  9359. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_2G, 0);
  9360. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BW40M_5G, 0);
  9361. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BROADBAND_EXT_LNA, 0);
  9362. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_ANT_DIVERSITY, 0);
  9363. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_INTERNAL_TX_ALC, 0);
  9364. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_BT_COEXIST, 0);
  9365. rt2x00_set_field16(&word, EEPROM_NIC_CONF1_DAC_TEST, 0);
  9366. rt2800_eeprom_write(rt2x00dev, EEPROM_NIC_CONF1, word);
  9367. rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
  9368. }
  9369. word = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  9370. if ((word & 0x00ff) == 0x00ff) {
  9371. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  9372. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  9373. rt2x00_eeprom_dbg(rt2x00dev, "Freq: 0x%04x\n", word);
  9374. }
  9375. if ((word & 0xff00) == 0xff00) {
  9376. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  9377. LED_MODE_TXRX_ACTIVITY);
  9378. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  9379. rt2800_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  9380. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_AG_CONF, 0x5555);
  9381. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_ACT_CONF, 0x2221);
  9382. rt2800_eeprom_write(rt2x00dev, EEPROM_LED_POLARITY, 0xa9f8);
  9383. rt2x00_eeprom_dbg(rt2x00dev, "Led Mode: 0x%04x\n", word);
  9384. }
  9385. /*
  9386. * During the LNA validation we are going to use
  9387. * lna0 as correct value. Note that EEPROM_LNA
  9388. * is never validated.
  9389. */
  9390. word = rt2800_eeprom_read(rt2x00dev, EEPROM_LNA);
  9391. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  9392. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG);
  9393. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  9394. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  9395. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  9396. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  9397. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  9398. drv_data->txmixer_gain_24g = rt2800_get_txmixer_gain_24g(rt2x00dev);
  9399. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2);
  9400. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  9401. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  9402. if (!rt2x00_rt(rt2x00dev, RT3593) &&
  9403. !rt2x00_rt(rt2x00dev, RT3883)) {
  9404. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  9405. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  9406. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  9407. default_lna_gain);
  9408. }
  9409. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  9410. drv_data->txmixer_gain_5g = rt2800_get_txmixer_gain_5g(rt2x00dev);
  9411. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A);
  9412. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  9413. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  9414. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  9415. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  9416. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  9417. word = rt2800_eeprom_read(rt2x00dev, EEPROM_RSSI_A2);
  9418. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  9419. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  9420. if (!rt2x00_rt(rt2x00dev, RT3593) &&
  9421. !rt2x00_rt(rt2x00dev, RT3883)) {
  9422. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  9423. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  9424. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  9425. default_lna_gain);
  9426. }
  9427. rt2800_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  9428. if (rt2x00_rt(rt2x00dev, RT3593) ||
  9429. rt2x00_rt(rt2x00dev, RT3883)) {
  9430. word = rt2800_eeprom_read(rt2x00dev, EEPROM_EXT_LNA2);
  9431. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0x00 ||
  9432. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A1) == 0xff)
  9433. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  9434. default_lna_gain);
  9435. if (rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0x00 ||
  9436. rt2x00_get_field16(word, EEPROM_EXT_LNA2_A2) == 0xff)
  9437. rt2x00_set_field16(&word, EEPROM_EXT_LNA2_A1,
  9438. default_lna_gain);
  9439. rt2800_eeprom_write(rt2x00dev, EEPROM_EXT_LNA2, word);
  9440. }
  9441. return 0;
  9442. }
  9443. static int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  9444. {
  9445. u16 value;
  9446. u16 eeprom;
  9447. u16 rf;
  9448. /*
  9449. * Read EEPROM word for configuration.
  9450. */
  9451. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF0);
  9452. /*
  9453. * Identify RF chipset by EEPROM value
  9454. * RT28xx/RT30xx: defined in "EEPROM_NIC_CONF0_RF_TYPE" field
  9455. * RT53xx: defined in "EEPROM_CHIP_ID" field
  9456. */
  9457. if (rt2x00_rt(rt2x00dev, RT3290) ||
  9458. rt2x00_rt(rt2x00dev, RT5390) ||
  9459. rt2x00_rt(rt2x00dev, RT5392) ||
  9460. rt2x00_rt(rt2x00dev, RT6352))
  9461. rf = rt2800_eeprom_read(rt2x00dev, EEPROM_CHIP_ID);
  9462. else if (rt2x00_rt(rt2x00dev, RT3352))
  9463. rf = RF3322;
  9464. else if (rt2x00_rt(rt2x00dev, RT3883))
  9465. rf = RF3853;
  9466. else if (rt2x00_rt(rt2x00dev, RT5350))
  9467. rf = RF5350;
  9468. else if (rt2x00_rt(rt2x00dev, RT5592))
  9469. rf = RF5592;
  9470. else
  9471. rf = rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RF_TYPE);
  9472. switch (rf) {
  9473. case RF2820:
  9474. case RF2850:
  9475. case RF2720:
  9476. case RF2750:
  9477. case RF3020:
  9478. case RF2020:
  9479. case RF3021:
  9480. case RF3022:
  9481. case RF3052:
  9482. case RF3053:
  9483. case RF3070:
  9484. case RF3290:
  9485. case RF3320:
  9486. case RF3322:
  9487. case RF3853:
  9488. case RF5350:
  9489. case RF5360:
  9490. case RF5362:
  9491. case RF5370:
  9492. case RF5372:
  9493. case RF5390:
  9494. case RF5392:
  9495. case RF5592:
  9496. case RF7620:
  9497. break;
  9498. default:
  9499. rt2x00_err(rt2x00dev, "Invalid RF chipset 0x%04x detected\n",
  9500. rf);
  9501. return -ENODEV;
  9502. }
  9503. rt2x00_set_rf(rt2x00dev, rf);
  9504. /*
  9505. * Identify default antenna configuration.
  9506. */
  9507. rt2x00dev->default_ant.tx_chain_num =
  9508. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_TXPATH);
  9509. rt2x00dev->default_ant.rx_chain_num =
  9510. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF0_RXPATH);
  9511. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  9512. if (rt2x00_rt(rt2x00dev, RT3070) ||
  9513. rt2x00_rt(rt2x00dev, RT3090) ||
  9514. rt2x00_rt(rt2x00dev, RT3352) ||
  9515. rt2x00_rt(rt2x00dev, RT3390)) {
  9516. value = rt2x00_get_field16(eeprom,
  9517. EEPROM_NIC_CONF1_ANT_DIVERSITY);
  9518. switch (value) {
  9519. case 0:
  9520. case 1:
  9521. case 2:
  9522. rt2x00dev->default_ant.tx = ANTENNA_A;
  9523. rt2x00dev->default_ant.rx = ANTENNA_A;
  9524. break;
  9525. case 3:
  9526. rt2x00dev->default_ant.tx = ANTENNA_A;
  9527. rt2x00dev->default_ant.rx = ANTENNA_B;
  9528. break;
  9529. }
  9530. } else {
  9531. rt2x00dev->default_ant.tx = ANTENNA_A;
  9532. rt2x00dev->default_ant.rx = ANTENNA_A;
  9533. }
  9534. /* These chips have hardware RX antenna diversity */
  9535. if (rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5390R) ||
  9536. rt2x00_rt_rev_gte(rt2x00dev, RT5390, REV_RT5370G)) {
  9537. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY; /* Unused */
  9538. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY; /* Unused */
  9539. }
  9540. /*
  9541. * Determine external LNA informations.
  9542. */
  9543. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_5G))
  9544. __set_bit(CAPABILITY_EXTERNAL_LNA_A, &rt2x00dev->cap_flags);
  9545. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_EXTERNAL_LNA_2G))
  9546. __set_bit(CAPABILITY_EXTERNAL_LNA_BG, &rt2x00dev->cap_flags);
  9547. /*
  9548. * Detect if this device has an hardware controlled radio.
  9549. */
  9550. if (rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_HW_RADIO))
  9551. __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
  9552. /*
  9553. * Detect if this device has Bluetooth co-existence.
  9554. */
  9555. if (!rt2x00_rt(rt2x00dev, RT3352) &&
  9556. rt2x00_get_field16(eeprom, EEPROM_NIC_CONF1_BT_COEXIST))
  9557. __set_bit(CAPABILITY_BT_COEXIST, &rt2x00dev->cap_flags);
  9558. /*
  9559. * Read frequency offset and RF programming sequence.
  9560. */
  9561. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_FREQ);
  9562. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  9563. /*
  9564. * Store led settings, for correct led behaviour.
  9565. */
  9566. #ifdef CONFIG_RT2X00_LIB_LEDS
  9567. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  9568. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  9569. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  9570. rt2x00dev->led_mcu_reg = eeprom;
  9571. #endif /* CONFIG_RT2X00_LIB_LEDS */
  9572. /*
  9573. * Check if support EIRP tx power limit feature.
  9574. */
  9575. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_EIRP_MAX_TX_POWER);
  9576. if (rt2x00_get_field16(eeprom, EEPROM_EIRP_MAX_TX_POWER_2GHZ) <
  9577. EIRP_MAX_TX_POWER_LIMIT)
  9578. __set_bit(CAPABILITY_POWER_LIMIT, &rt2x00dev->cap_flags);
  9579. /*
  9580. * Detect if device uses internal or external PA
  9581. */
  9582. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF1);
  9583. if (rt2x00_rt(rt2x00dev, RT3352) ||
  9584. rt2x00_rt(rt2x00dev, RT6352)) {
  9585. if (rt2x00_get_field16(eeprom,
  9586. EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352))
  9587. __set_bit(CAPABILITY_EXTERNAL_PA_TX0,
  9588. &rt2x00dev->cap_flags);
  9589. if (rt2x00_get_field16(eeprom,
  9590. EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352))
  9591. __set_bit(CAPABILITY_EXTERNAL_PA_TX1,
  9592. &rt2x00dev->cap_flags);
  9593. }
  9594. eeprom = rt2800_eeprom_read(rt2x00dev, EEPROM_NIC_CONF2);
  9595. if (rt2x00_rt(rt2x00dev, RT6352) && eeprom != 0 && eeprom != 0xffff) {
  9596. if (!rt2x00_get_field16(eeprom,
  9597. EEPROM_NIC_CONF2_EXTERNAL_PA)) {
  9598. __clear_bit(CAPABILITY_EXTERNAL_PA_TX0,
  9599. &rt2x00dev->cap_flags);
  9600. __clear_bit(CAPABILITY_EXTERNAL_PA_TX1,
  9601. &rt2x00dev->cap_flags);
  9602. }
  9603. }
  9604. return 0;
  9605. }
  9606. /*
  9607. * RF value list for rt28xx
  9608. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  9609. */
  9610. static const struct rf_channel rf_vals[] = {
  9611. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  9612. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  9613. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  9614. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  9615. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  9616. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  9617. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  9618. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  9619. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  9620. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  9621. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  9622. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  9623. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  9624. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  9625. /* 802.11 UNI / HyperLan 2 */
  9626. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  9627. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  9628. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  9629. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  9630. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  9631. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  9632. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  9633. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  9634. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  9635. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  9636. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  9637. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  9638. /* 802.11 HyperLan 2 */
  9639. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  9640. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  9641. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  9642. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  9643. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  9644. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  9645. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  9646. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  9647. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  9648. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  9649. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  9650. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  9651. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  9652. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  9653. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  9654. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  9655. /* 802.11 UNII */
  9656. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  9657. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  9658. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  9659. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  9660. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  9661. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  9662. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  9663. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  9664. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  9665. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  9666. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  9667. /* 802.11 Japan */
  9668. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  9669. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  9670. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  9671. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  9672. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  9673. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  9674. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  9675. };
  9676. /*
  9677. * RF value list for rt3xxx
  9678. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052 & RF3053)
  9679. */
  9680. static const struct rf_channel rf_vals_3x[] = {
  9681. {1, 241, 2, 2 },
  9682. {2, 241, 2, 7 },
  9683. {3, 242, 2, 2 },
  9684. {4, 242, 2, 7 },
  9685. {5, 243, 2, 2 },
  9686. {6, 243, 2, 7 },
  9687. {7, 244, 2, 2 },
  9688. {8, 244, 2, 7 },
  9689. {9, 245, 2, 2 },
  9690. {10, 245, 2, 7 },
  9691. {11, 246, 2, 2 },
  9692. {12, 246, 2, 7 },
  9693. {13, 247, 2, 2 },
  9694. {14, 248, 2, 4 },
  9695. /* 802.11 UNI / HyperLan 2 */
  9696. {36, 0x56, 0, 4},
  9697. {38, 0x56, 0, 6},
  9698. {40, 0x56, 0, 8},
  9699. {44, 0x57, 0, 0},
  9700. {46, 0x57, 0, 2},
  9701. {48, 0x57, 0, 4},
  9702. {52, 0x57, 0, 8},
  9703. {54, 0x57, 0, 10},
  9704. {56, 0x58, 0, 0},
  9705. {60, 0x58, 0, 4},
  9706. {62, 0x58, 0, 6},
  9707. {64, 0x58, 0, 8},
  9708. /* 802.11 HyperLan 2 */
  9709. {100, 0x5b, 0, 8},
  9710. {102, 0x5b, 0, 10},
  9711. {104, 0x5c, 0, 0},
  9712. {108, 0x5c, 0, 4},
  9713. {110, 0x5c, 0, 6},
  9714. {112, 0x5c, 0, 8},
  9715. {116, 0x5d, 0, 0},
  9716. {118, 0x5d, 0, 2},
  9717. {120, 0x5d, 0, 4},
  9718. {124, 0x5d, 0, 8},
  9719. {126, 0x5d, 0, 10},
  9720. {128, 0x5e, 0, 0},
  9721. {132, 0x5e, 0, 4},
  9722. {134, 0x5e, 0, 6},
  9723. {136, 0x5e, 0, 8},
  9724. {140, 0x5f, 0, 0},
  9725. /* 802.11 UNII */
  9726. {149, 0x5f, 0, 9},
  9727. {151, 0x5f, 0, 11},
  9728. {153, 0x60, 0, 1},
  9729. {157, 0x60, 0, 5},
  9730. {159, 0x60, 0, 7},
  9731. {161, 0x60, 0, 9},
  9732. {165, 0x61, 0, 1},
  9733. {167, 0x61, 0, 3},
  9734. {169, 0x61, 0, 5},
  9735. {171, 0x61, 0, 7},
  9736. {173, 0x61, 0, 9},
  9737. };
  9738. /*
  9739. * RF value list for rt3xxx with Xtal20MHz
  9740. * Supports: 2.4 GHz (all) (RF3322)
  9741. */
  9742. static const struct rf_channel rf_vals_3x_xtal20[] = {
  9743. {1, 0xE2, 2, 0x14},
  9744. {2, 0xE3, 2, 0x14},
  9745. {3, 0xE4, 2, 0x14},
  9746. {4, 0xE5, 2, 0x14},
  9747. {5, 0xE6, 2, 0x14},
  9748. {6, 0xE7, 2, 0x14},
  9749. {7, 0xE8, 2, 0x14},
  9750. {8, 0xE9, 2, 0x14},
  9751. {9, 0xEA, 2, 0x14},
  9752. {10, 0xEB, 2, 0x14},
  9753. {11, 0xEC, 2, 0x14},
  9754. {12, 0xED, 2, 0x14},
  9755. {13, 0xEE, 2, 0x14},
  9756. {14, 0xF0, 2, 0x18},
  9757. };
  9758. static const struct rf_channel rf_vals_3853[] = {
  9759. {1, 241, 6, 2},
  9760. {2, 241, 6, 7},
  9761. {3, 242, 6, 2},
  9762. {4, 242, 6, 7},
  9763. {5, 243, 6, 2},
  9764. {6, 243, 6, 7},
  9765. {7, 244, 6, 2},
  9766. {8, 244, 6, 7},
  9767. {9, 245, 6, 2},
  9768. {10, 245, 6, 7},
  9769. {11, 246, 6, 2},
  9770. {12, 246, 6, 7},
  9771. {13, 247, 6, 2},
  9772. {14, 248, 6, 4},
  9773. {36, 0x56, 8, 4},
  9774. {38, 0x56, 8, 6},
  9775. {40, 0x56, 8, 8},
  9776. {44, 0x57, 8, 0},
  9777. {46, 0x57, 8, 2},
  9778. {48, 0x57, 8, 4},
  9779. {52, 0x57, 8, 8},
  9780. {54, 0x57, 8, 10},
  9781. {56, 0x58, 8, 0},
  9782. {60, 0x58, 8, 4},
  9783. {62, 0x58, 8, 6},
  9784. {64, 0x58, 8, 8},
  9785. {100, 0x5b, 8, 8},
  9786. {102, 0x5b, 8, 10},
  9787. {104, 0x5c, 8, 0},
  9788. {108, 0x5c, 8, 4},
  9789. {110, 0x5c, 8, 6},
  9790. {112, 0x5c, 8, 8},
  9791. {114, 0x5c, 8, 10},
  9792. {116, 0x5d, 8, 0},
  9793. {118, 0x5d, 8, 2},
  9794. {120, 0x5d, 8, 4},
  9795. {124, 0x5d, 8, 8},
  9796. {126, 0x5d, 8, 10},
  9797. {128, 0x5e, 8, 0},
  9798. {132, 0x5e, 8, 4},
  9799. {134, 0x5e, 8, 6},
  9800. {136, 0x5e, 8, 8},
  9801. {140, 0x5f, 8, 0},
  9802. {149, 0x5f, 8, 9},
  9803. {151, 0x5f, 8, 11},
  9804. {153, 0x60, 8, 1},
  9805. {157, 0x60, 8, 5},
  9806. {159, 0x60, 8, 7},
  9807. {161, 0x60, 8, 9},
  9808. {165, 0x61, 8, 1},
  9809. {167, 0x61, 8, 3},
  9810. {169, 0x61, 8, 5},
  9811. {171, 0x61, 8, 7},
  9812. {173, 0x61, 8, 9},
  9813. };
  9814. static const struct rf_channel rf_vals_5592_xtal20[] = {
  9815. /* Channel, N, K, mod, R */
  9816. {1, 482, 4, 10, 3},
  9817. {2, 483, 4, 10, 3},
  9818. {3, 484, 4, 10, 3},
  9819. {4, 485, 4, 10, 3},
  9820. {5, 486, 4, 10, 3},
  9821. {6, 487, 4, 10, 3},
  9822. {7, 488, 4, 10, 3},
  9823. {8, 489, 4, 10, 3},
  9824. {9, 490, 4, 10, 3},
  9825. {10, 491, 4, 10, 3},
  9826. {11, 492, 4, 10, 3},
  9827. {12, 493, 4, 10, 3},
  9828. {13, 494, 4, 10, 3},
  9829. {14, 496, 8, 10, 3},
  9830. {36, 172, 8, 12, 1},
  9831. {38, 173, 0, 12, 1},
  9832. {40, 173, 4, 12, 1},
  9833. {42, 173, 8, 12, 1},
  9834. {44, 174, 0, 12, 1},
  9835. {46, 174, 4, 12, 1},
  9836. {48, 174, 8, 12, 1},
  9837. {50, 175, 0, 12, 1},
  9838. {52, 175, 4, 12, 1},
  9839. {54, 175, 8, 12, 1},
  9840. {56, 176, 0, 12, 1},
  9841. {58, 176, 4, 12, 1},
  9842. {60, 176, 8, 12, 1},
  9843. {62, 177, 0, 12, 1},
  9844. {64, 177, 4, 12, 1},
  9845. {100, 183, 4, 12, 1},
  9846. {102, 183, 8, 12, 1},
  9847. {104, 184, 0, 12, 1},
  9848. {106, 184, 4, 12, 1},
  9849. {108, 184, 8, 12, 1},
  9850. {110, 185, 0, 12, 1},
  9851. {112, 185, 4, 12, 1},
  9852. {114, 185, 8, 12, 1},
  9853. {116, 186, 0, 12, 1},
  9854. {118, 186, 4, 12, 1},
  9855. {120, 186, 8, 12, 1},
  9856. {122, 187, 0, 12, 1},
  9857. {124, 187, 4, 12, 1},
  9858. {126, 187, 8, 12, 1},
  9859. {128, 188, 0, 12, 1},
  9860. {130, 188, 4, 12, 1},
  9861. {132, 188, 8, 12, 1},
  9862. {134, 189, 0, 12, 1},
  9863. {136, 189, 4, 12, 1},
  9864. {138, 189, 8, 12, 1},
  9865. {140, 190, 0, 12, 1},
  9866. {149, 191, 6, 12, 1},
  9867. {151, 191, 10, 12, 1},
  9868. {153, 192, 2, 12, 1},
  9869. {155, 192, 6, 12, 1},
  9870. {157, 192, 10, 12, 1},
  9871. {159, 193, 2, 12, 1},
  9872. {161, 193, 6, 12, 1},
  9873. {165, 194, 2, 12, 1},
  9874. {184, 164, 0, 12, 1},
  9875. {188, 164, 4, 12, 1},
  9876. {192, 165, 8, 12, 1},
  9877. {196, 166, 0, 12, 1},
  9878. };
  9879. static const struct rf_channel rf_vals_5592_xtal40[] = {
  9880. /* Channel, N, K, mod, R */
  9881. {1, 241, 2, 10, 3},
  9882. {2, 241, 7, 10, 3},
  9883. {3, 242, 2, 10, 3},
  9884. {4, 242, 7, 10, 3},
  9885. {5, 243, 2, 10, 3},
  9886. {6, 243, 7, 10, 3},
  9887. {7, 244, 2, 10, 3},
  9888. {8, 244, 7, 10, 3},
  9889. {9, 245, 2, 10, 3},
  9890. {10, 245, 7, 10, 3},
  9891. {11, 246, 2, 10, 3},
  9892. {12, 246, 7, 10, 3},
  9893. {13, 247, 2, 10, 3},
  9894. {14, 248, 4, 10, 3},
  9895. {36, 86, 4, 12, 1},
  9896. {38, 86, 6, 12, 1},
  9897. {40, 86, 8, 12, 1},
  9898. {42, 86, 10, 12, 1},
  9899. {44, 87, 0, 12, 1},
  9900. {46, 87, 2, 12, 1},
  9901. {48, 87, 4, 12, 1},
  9902. {50, 87, 6, 12, 1},
  9903. {52, 87, 8, 12, 1},
  9904. {54, 87, 10, 12, 1},
  9905. {56, 88, 0, 12, 1},
  9906. {58, 88, 2, 12, 1},
  9907. {60, 88, 4, 12, 1},
  9908. {62, 88, 6, 12, 1},
  9909. {64, 88, 8, 12, 1},
  9910. {100, 91, 8, 12, 1},
  9911. {102, 91, 10, 12, 1},
  9912. {104, 92, 0, 12, 1},
  9913. {106, 92, 2, 12, 1},
  9914. {108, 92, 4, 12, 1},
  9915. {110, 92, 6, 12, 1},
  9916. {112, 92, 8, 12, 1},
  9917. {114, 92, 10, 12, 1},
  9918. {116, 93, 0, 12, 1},
  9919. {118, 93, 2, 12, 1},
  9920. {120, 93, 4, 12, 1},
  9921. {122, 93, 6, 12, 1},
  9922. {124, 93, 8, 12, 1},
  9923. {126, 93, 10, 12, 1},
  9924. {128, 94, 0, 12, 1},
  9925. {130, 94, 2, 12, 1},
  9926. {132, 94, 4, 12, 1},
  9927. {134, 94, 6, 12, 1},
  9928. {136, 94, 8, 12, 1},
  9929. {138, 94, 10, 12, 1},
  9930. {140, 95, 0, 12, 1},
  9931. {149, 95, 9, 12, 1},
  9932. {151, 95, 11, 12, 1},
  9933. {153, 96, 1, 12, 1},
  9934. {155, 96, 3, 12, 1},
  9935. {157, 96, 5, 12, 1},
  9936. {159, 96, 7, 12, 1},
  9937. {161, 96, 9, 12, 1},
  9938. {165, 97, 1, 12, 1},
  9939. {184, 82, 0, 12, 1},
  9940. {188, 82, 4, 12, 1},
  9941. {192, 82, 8, 12, 1},
  9942. {196, 83, 0, 12, 1},
  9943. };
  9944. static const struct rf_channel rf_vals_7620[] = {
  9945. {1, 0x50, 0x99, 0x99, 1},
  9946. {2, 0x50, 0x44, 0x44, 2},
  9947. {3, 0x50, 0xEE, 0xEE, 2},
  9948. {4, 0x50, 0x99, 0x99, 3},
  9949. {5, 0x51, 0x44, 0x44, 0},
  9950. {6, 0x51, 0xEE, 0xEE, 0},
  9951. {7, 0x51, 0x99, 0x99, 1},
  9952. {8, 0x51, 0x44, 0x44, 2},
  9953. {9, 0x51, 0xEE, 0xEE, 2},
  9954. {10, 0x51, 0x99, 0x99, 3},
  9955. {11, 0x52, 0x44, 0x44, 0},
  9956. {12, 0x52, 0xEE, 0xEE, 0},
  9957. {13, 0x52, 0x99, 0x99, 1},
  9958. {14, 0x52, 0x33, 0x33, 3},
  9959. };
  9960. static int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  9961. {
  9962. struct hw_mode_spec *spec = &rt2x00dev->spec;
  9963. struct channel_info *info;
  9964. s8 *default_power1;
  9965. s8 *default_power2;
  9966. s8 *default_power3;
  9967. unsigned int i, tx_chains, rx_chains;
  9968. u32 reg;
  9969. /*
  9970. * Disable powersaving as default.
  9971. */
  9972. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  9973. /*
  9974. * Change default retry settings to values corresponding more closely
  9975. * to rate[0].count setting of minstrel rate control algorithm.
  9976. */
  9977. rt2x00dev->hw->wiphy->retry_short = 2;
  9978. rt2x00dev->hw->wiphy->retry_long = 2;
  9979. /*
  9980. * Initialize all hw fields.
  9981. */
  9982. ieee80211_hw_set(rt2x00dev->hw, REPORTS_TX_ACK_STATUS);
  9983. ieee80211_hw_set(rt2x00dev->hw, AMPDU_AGGREGATION);
  9984. ieee80211_hw_set(rt2x00dev->hw, PS_NULLFUNC_STACK);
  9985. ieee80211_hw_set(rt2x00dev->hw, SIGNAL_DBM);
  9986. ieee80211_hw_set(rt2x00dev->hw, SUPPORTS_PS);
  9987. /*
  9988. * Don't set IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING for USB devices
  9989. * unless we are capable of sending the buffered frames out after the
  9990. * DTIM transmission using rt2x00lib_beacondone. This will send out
  9991. * multicast and broadcast traffic immediately instead of buffering it
  9992. * infinitly and thus dropping it after some time.
  9993. */
  9994. if (!rt2x00_is_usb(rt2x00dev))
  9995. ieee80211_hw_set(rt2x00dev->hw, HOST_BROADCAST_PS_BUFFERING);
  9996. ieee80211_hw_set(rt2x00dev->hw, MFP_CAPABLE);
  9997. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  9998. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  9999. rt2800_eeprom_addr(rt2x00dev,
  10000. EEPROM_MAC_ADDR_0));
  10001. /*
  10002. * As rt2800 has a global fallback table we cannot specify
  10003. * more then one tx rate per frame but since the hw will
  10004. * try several rates (based on the fallback table) we should
  10005. * initialize max_report_rates to the maximum number of rates
  10006. * we are going to try. Otherwise mac80211 will truncate our
  10007. * reported tx rates and the rc algortihm will end up with
  10008. * incorrect data.
  10009. */
  10010. rt2x00dev->hw->max_rates = 1;
  10011. rt2x00dev->hw->max_report_rates = 7;
  10012. rt2x00dev->hw->max_rate_tries = 1;
  10013. /*
  10014. * Initialize hw_mode information.
  10015. */
  10016. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  10017. switch (rt2x00dev->chip.rf) {
  10018. case RF2720:
  10019. case RF2820:
  10020. spec->num_channels = 14;
  10021. spec->channels = rf_vals;
  10022. break;
  10023. case RF2750:
  10024. case RF2850:
  10025. spec->num_channels = ARRAY_SIZE(rf_vals);
  10026. spec->channels = rf_vals;
  10027. break;
  10028. case RF2020:
  10029. case RF3020:
  10030. case RF3021:
  10031. case RF3022:
  10032. case RF3070:
  10033. case RF3290:
  10034. case RF3320:
  10035. case RF3322:
  10036. case RF5350:
  10037. case RF5360:
  10038. case RF5362:
  10039. case RF5370:
  10040. case RF5372:
  10041. case RF5390:
  10042. case RF5392:
  10043. spec->num_channels = 14;
  10044. if (rt2800_clk_is_20mhz(rt2x00dev))
  10045. spec->channels = rf_vals_3x_xtal20;
  10046. else
  10047. spec->channels = rf_vals_3x;
  10048. break;
  10049. case RF7620:
  10050. spec->num_channels = ARRAY_SIZE(rf_vals_7620);
  10051. spec->channels = rf_vals_7620;
  10052. break;
  10053. case RF3052:
  10054. case RF3053:
  10055. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  10056. spec->channels = rf_vals_3x;
  10057. break;
  10058. case RF3853:
  10059. spec->num_channels = ARRAY_SIZE(rf_vals_3853);
  10060. spec->channels = rf_vals_3853;
  10061. break;
  10062. case RF5592:
  10063. reg = rt2800_register_read(rt2x00dev, MAC_DEBUG_INDEX);
  10064. if (rt2x00_get_field32(reg, MAC_DEBUG_INDEX_XTAL)) {
  10065. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal40);
  10066. spec->channels = rf_vals_5592_xtal40;
  10067. } else {
  10068. spec->num_channels = ARRAY_SIZE(rf_vals_5592_xtal20);
  10069. spec->channels = rf_vals_5592_xtal20;
  10070. }
  10071. break;
  10072. }
  10073. if (WARN_ON_ONCE(!spec->channels))
  10074. return -ENODEV;
  10075. spec->supported_bands = SUPPORT_BAND_2GHZ;
  10076. if (spec->num_channels > 14)
  10077. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  10078. /*
  10079. * Initialize HT information.
  10080. */
  10081. if (!rt2x00_rf(rt2x00dev, RF2020))
  10082. spec->ht.ht_supported = true;
  10083. else
  10084. spec->ht.ht_supported = false;
  10085. spec->ht.cap =
  10086. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  10087. IEEE80211_HT_CAP_GRN_FLD |
  10088. IEEE80211_HT_CAP_SGI_20 |
  10089. IEEE80211_HT_CAP_SGI_40;
  10090. tx_chains = rt2x00dev->default_ant.tx_chain_num;
  10091. rx_chains = rt2x00dev->default_ant.rx_chain_num;
  10092. if (tx_chains >= 2)
  10093. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  10094. spec->ht.cap |= rx_chains << IEEE80211_HT_CAP_RX_STBC_SHIFT;
  10095. spec->ht.ampdu_factor = (rx_chains > 1) ? 3 : 2;
  10096. spec->ht.ampdu_density = 4;
  10097. spec->ht.mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  10098. if (tx_chains != rx_chains) {
  10099. spec->ht.mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  10100. spec->ht.mcs.tx_params |=
  10101. (tx_chains - 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
  10102. }
  10103. switch (rx_chains) {
  10104. case 3:
  10105. spec->ht.mcs.rx_mask[2] = 0xff;
  10106. fallthrough;
  10107. case 2:
  10108. spec->ht.mcs.rx_mask[1] = 0xff;
  10109. fallthrough;
  10110. case 1:
  10111. spec->ht.mcs.rx_mask[0] = 0xff;
  10112. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  10113. break;
  10114. }
  10115. /*
  10116. * Create channel information and survey arrays
  10117. */
  10118. info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
  10119. if (!info)
  10120. return -ENOMEM;
  10121. rt2x00dev->chan_survey =
  10122. kcalloc(spec->num_channels, sizeof(struct rt2x00_chan_survey),
  10123. GFP_KERNEL);
  10124. if (!rt2x00dev->chan_survey) {
  10125. kfree(info);
  10126. return -ENOMEM;
  10127. }
  10128. spec->channels_info = info;
  10129. default_power1 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  10130. default_power2 = rt2800_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  10131. if (rt2x00dev->default_ant.tx_chain_num > 2)
  10132. default_power3 = rt2800_eeprom_addr(rt2x00dev,
  10133. EEPROM_EXT_TXPOWER_BG3);
  10134. else
  10135. default_power3 = NULL;
  10136. for (i = 0; i < 14; i++) {
  10137. info[i].default_power1 = default_power1[i];
  10138. info[i].default_power2 = default_power2[i];
  10139. if (default_power3)
  10140. info[i].default_power3 = default_power3[i];
  10141. }
  10142. if (spec->num_channels > 14) {
  10143. default_power1 = rt2800_eeprom_addr(rt2x00dev,
  10144. EEPROM_TXPOWER_A1);
  10145. default_power2 = rt2800_eeprom_addr(rt2x00dev,
  10146. EEPROM_TXPOWER_A2);
  10147. if (rt2x00dev->default_ant.tx_chain_num > 2)
  10148. default_power3 =
  10149. rt2800_eeprom_addr(rt2x00dev,
  10150. EEPROM_EXT_TXPOWER_A3);
  10151. else
  10152. default_power3 = NULL;
  10153. for (i = 14; i < spec->num_channels; i++) {
  10154. info[i].default_power1 = default_power1[i - 14];
  10155. info[i].default_power2 = default_power2[i - 14];
  10156. if (default_power3)
  10157. info[i].default_power3 = default_power3[i - 14];
  10158. }
  10159. }
  10160. switch (rt2x00dev->chip.rf) {
  10161. case RF2020:
  10162. case RF3020:
  10163. case RF3021:
  10164. case RF3022:
  10165. case RF3320:
  10166. case RF3052:
  10167. case RF3053:
  10168. case RF3070:
  10169. case RF3290:
  10170. case RF3853:
  10171. case RF5350:
  10172. case RF5360:
  10173. case RF5362:
  10174. case RF5370:
  10175. case RF5372:
  10176. case RF5390:
  10177. case RF5392:
  10178. case RF5592:
  10179. case RF7620:
  10180. __set_bit(CAPABILITY_VCO_RECALIBRATION, &rt2x00dev->cap_flags);
  10181. break;
  10182. }
  10183. return 0;
  10184. }
  10185. static int rt2800_probe_rt(struct rt2x00_dev *rt2x00dev)
  10186. {
  10187. u32 reg;
  10188. u32 rt;
  10189. u32 rev;
  10190. if (rt2x00_rt(rt2x00dev, RT3290))
  10191. reg = rt2800_register_read(rt2x00dev, MAC_CSR0_3290);
  10192. else
  10193. reg = rt2800_register_read(rt2x00dev, MAC_CSR0);
  10194. rt = rt2x00_get_field32(reg, MAC_CSR0_CHIPSET);
  10195. rev = rt2x00_get_field32(reg, MAC_CSR0_REVISION);
  10196. switch (rt) {
  10197. case RT2860:
  10198. case RT2872:
  10199. case RT2883:
  10200. case RT3070:
  10201. case RT3071:
  10202. case RT3090:
  10203. case RT3290:
  10204. case RT3352:
  10205. case RT3390:
  10206. case RT3572:
  10207. case RT3593:
  10208. case RT3883:
  10209. case RT5350:
  10210. case RT5390:
  10211. case RT5392:
  10212. case RT5592:
  10213. break;
  10214. default:
  10215. rt2x00_err(rt2x00dev, "Invalid RT chipset 0x%04x, rev %04x detected\n",
  10216. rt, rev);
  10217. return -ENODEV;
  10218. }
  10219. if (rt == RT5390 && rt2x00_is_soc(rt2x00dev))
  10220. rt = RT6352;
  10221. rt2x00_set_rt(rt2x00dev, rt, rev);
  10222. return 0;
  10223. }
  10224. int rt2800_probe_hw(struct rt2x00_dev *rt2x00dev)
  10225. {
  10226. int retval;
  10227. u32 reg;
  10228. retval = rt2800_probe_rt(rt2x00dev);
  10229. if (retval)
  10230. return retval;
  10231. /*
  10232. * Allocate eeprom data.
  10233. */
  10234. retval = rt2800_validate_eeprom(rt2x00dev);
  10235. if (retval)
  10236. return retval;
  10237. retval = rt2800_init_eeprom(rt2x00dev);
  10238. if (retval)
  10239. return retval;
  10240. /*
  10241. * Enable rfkill polling by setting GPIO direction of the
  10242. * rfkill switch GPIO pin correctly.
  10243. */
  10244. reg = rt2800_register_read(rt2x00dev, GPIO_CTRL);
  10245. rt2x00_set_field32(&reg, GPIO_CTRL_DIR2, 1);
  10246. rt2800_register_write(rt2x00dev, GPIO_CTRL, reg);
  10247. /*
  10248. * Initialize hw specifications.
  10249. */
  10250. retval = rt2800_probe_hw_mode(rt2x00dev);
  10251. if (retval)
  10252. return retval;
  10253. /*
  10254. * Set device capabilities.
  10255. */
  10256. __set_bit(CAPABILITY_CONTROL_FILTERS, &rt2x00dev->cap_flags);
  10257. __set_bit(CAPABILITY_CONTROL_FILTER_PSPOLL, &rt2x00dev->cap_flags);
  10258. if (!rt2x00_is_usb(rt2x00dev))
  10259. __set_bit(CAPABILITY_PRE_TBTT_INTERRUPT, &rt2x00dev->cap_flags);
  10260. /*
  10261. * Set device requirements.
  10262. */
  10263. if (!rt2x00_is_soc(rt2x00dev))
  10264. __set_bit(REQUIRE_FIRMWARE, &rt2x00dev->cap_flags);
  10265. __set_bit(REQUIRE_L2PAD, &rt2x00dev->cap_flags);
  10266. __set_bit(REQUIRE_TXSTATUS_FIFO, &rt2x00dev->cap_flags);
  10267. if (!rt2800_hwcrypt_disabled(rt2x00dev))
  10268. __set_bit(CAPABILITY_HW_CRYPTO, &rt2x00dev->cap_flags);
  10269. __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
  10270. __set_bit(REQUIRE_HT_TX_DESC, &rt2x00dev->cap_flags);
  10271. if (rt2x00_is_usb(rt2x00dev))
  10272. __set_bit(REQUIRE_PS_AUTOWAKE, &rt2x00dev->cap_flags);
  10273. else {
  10274. __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
  10275. __set_bit(REQUIRE_TASKLET_CONTEXT, &rt2x00dev->cap_flags);
  10276. }
  10277. if (modparam_watchdog) {
  10278. __set_bit(CAPABILITY_RESTART_HW, &rt2x00dev->cap_flags);
  10279. rt2x00dev->link.watchdog_interval = msecs_to_jiffies(100);
  10280. } else {
  10281. rt2x00dev->link.watchdog_disabled = true;
  10282. }
  10283. /*
  10284. * Set the rssi offset.
  10285. */
  10286. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  10287. return 0;
  10288. }
  10289. EXPORT_SYMBOL_GPL(rt2800_probe_hw);
  10290. /*
  10291. * IEEE80211 stack callback functions.
  10292. */
  10293. void rt2800_get_key_seq(struct ieee80211_hw *hw,
  10294. struct ieee80211_key_conf *key,
  10295. struct ieee80211_key_seq *seq)
  10296. {
  10297. struct rt2x00_dev *rt2x00dev = hw->priv;
  10298. struct mac_iveiv_entry iveiv_entry;
  10299. u32 offset;
  10300. if (key->cipher != WLAN_CIPHER_SUITE_TKIP)
  10301. return;
  10302. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  10303. rt2800_register_multiread(rt2x00dev, offset,
  10304. &iveiv_entry, sizeof(iveiv_entry));
  10305. memcpy(&seq->tkip.iv16, &iveiv_entry.iv[0], 2);
  10306. memcpy(&seq->tkip.iv32, &iveiv_entry.iv[4], 4);
  10307. }
  10308. EXPORT_SYMBOL_GPL(rt2800_get_key_seq);
  10309. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  10310. {
  10311. struct rt2x00_dev *rt2x00dev = hw->priv;
  10312. u32 reg;
  10313. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  10314. reg = rt2800_register_read(rt2x00dev, TX_RTS_CFG);
  10315. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  10316. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  10317. reg = rt2800_register_read(rt2x00dev, CCK_PROT_CFG);
  10318. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  10319. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  10320. reg = rt2800_register_read(rt2x00dev, OFDM_PROT_CFG);
  10321. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  10322. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  10323. reg = rt2800_register_read(rt2x00dev, MM20_PROT_CFG);
  10324. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  10325. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  10326. reg = rt2800_register_read(rt2x00dev, MM40_PROT_CFG);
  10327. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  10328. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  10329. reg = rt2800_register_read(rt2x00dev, GF20_PROT_CFG);
  10330. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  10331. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  10332. reg = rt2800_register_read(rt2x00dev, GF40_PROT_CFG);
  10333. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  10334. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  10335. return 0;
  10336. }
  10337. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  10338. int rt2800_conf_tx(struct ieee80211_hw *hw,
  10339. struct ieee80211_vif *vif,
  10340. unsigned int link_id, u16 queue_idx,
  10341. const struct ieee80211_tx_queue_params *params)
  10342. {
  10343. struct rt2x00_dev *rt2x00dev = hw->priv;
  10344. struct data_queue *queue;
  10345. struct rt2x00_field32 field;
  10346. int retval;
  10347. u32 reg;
  10348. u32 offset;
  10349. /*
  10350. * First pass the configuration through rt2x00lib, that will
  10351. * update the queue settings and validate the input. After that
  10352. * we are free to update the registers based on the value
  10353. * in the queue parameter.
  10354. */
  10355. retval = rt2x00mac_conf_tx(hw, vif, link_id, queue_idx, params);
  10356. if (retval)
  10357. return retval;
  10358. /*
  10359. * We only need to perform additional register initialization
  10360. * for WMM queues/
  10361. */
  10362. if (queue_idx >= 4)
  10363. return 0;
  10364. queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
  10365. /* Update WMM TXOP register */
  10366. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  10367. field.bit_offset = (queue_idx & 1) * 16;
  10368. field.bit_mask = 0xffff << field.bit_offset;
  10369. reg = rt2800_register_read(rt2x00dev, offset);
  10370. rt2x00_set_field32(&reg, field, queue->txop);
  10371. rt2800_register_write(rt2x00dev, offset, reg);
  10372. /* Update WMM registers */
  10373. field.bit_offset = queue_idx * 4;
  10374. field.bit_mask = 0xf << field.bit_offset;
  10375. reg = rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG);
  10376. rt2x00_set_field32(&reg, field, queue->aifs);
  10377. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  10378. reg = rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG);
  10379. rt2x00_set_field32(&reg, field, queue->cw_min);
  10380. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  10381. reg = rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG);
  10382. rt2x00_set_field32(&reg, field, queue->cw_max);
  10383. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  10384. /* Update EDCA registers */
  10385. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  10386. reg = rt2800_register_read(rt2x00dev, offset);
  10387. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  10388. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  10389. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  10390. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  10391. rt2800_register_write(rt2x00dev, offset, reg);
  10392. return 0;
  10393. }
  10394. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  10395. u64 rt2800_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  10396. {
  10397. struct rt2x00_dev *rt2x00dev = hw->priv;
  10398. u64 tsf;
  10399. u32 reg;
  10400. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW1);
  10401. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  10402. reg = rt2800_register_read(rt2x00dev, TSF_TIMER_DW0);
  10403. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  10404. return tsf;
  10405. }
  10406. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  10407. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  10408. struct ieee80211_ampdu_params *params)
  10409. {
  10410. struct ieee80211_sta *sta = params->sta;
  10411. enum ieee80211_ampdu_mlme_action action = params->action;
  10412. u16 tid = params->tid;
  10413. struct rt2x00_sta *sta_priv = (struct rt2x00_sta *)sta->drv_priv;
  10414. int ret = 0;
  10415. /*
  10416. * Don't allow aggregation for stations the hardware isn't aware
  10417. * of because tx status reports for frames to an unknown station
  10418. * always contain wcid=WCID_END+1 and thus we can't distinguish
  10419. * between multiple stations which leads to unwanted situations
  10420. * when the hw reorders frames due to aggregation.
  10421. */
  10422. if (sta_priv->wcid > WCID_END)
  10423. return -ENOSPC;
  10424. switch (action) {
  10425. case IEEE80211_AMPDU_RX_START:
  10426. case IEEE80211_AMPDU_RX_STOP:
  10427. /*
  10428. * The hw itself takes care of setting up BlockAck mechanisms.
  10429. * So, we only have to allow mac80211 to nagotiate a BlockAck
  10430. * agreement. Once that is done, the hw will BlockAck incoming
  10431. * AMPDUs without further setup.
  10432. */
  10433. break;
  10434. case IEEE80211_AMPDU_TX_START:
  10435. ret = IEEE80211_AMPDU_TX_START_IMMEDIATE;
  10436. break;
  10437. case IEEE80211_AMPDU_TX_STOP_CONT:
  10438. case IEEE80211_AMPDU_TX_STOP_FLUSH:
  10439. case IEEE80211_AMPDU_TX_STOP_FLUSH_CONT:
  10440. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  10441. break;
  10442. case IEEE80211_AMPDU_TX_OPERATIONAL:
  10443. break;
  10444. default:
  10445. rt2x00_warn((struct rt2x00_dev *)hw->priv,
  10446. "Unknown AMPDU action\n");
  10447. }
  10448. return ret;
  10449. }
  10450. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  10451. int rt2800_get_survey(struct ieee80211_hw *hw, int idx,
  10452. struct survey_info *survey)
  10453. {
  10454. struct rt2x00_dev *rt2x00dev = hw->priv;
  10455. struct rt2x00_chan_survey *chan_survey =
  10456. &rt2x00dev->chan_survey[idx];
  10457. enum nl80211_band band = NL80211_BAND_2GHZ;
  10458. if (idx >= rt2x00dev->bands[band].n_channels) {
  10459. idx -= rt2x00dev->bands[band].n_channels;
  10460. band = NL80211_BAND_5GHZ;
  10461. }
  10462. if (idx >= rt2x00dev->bands[band].n_channels)
  10463. return -ENOENT;
  10464. if (idx == 0)
  10465. rt2800_update_survey(rt2x00dev);
  10466. survey->channel = &rt2x00dev->bands[band].channels[idx];
  10467. survey->filled = SURVEY_INFO_TIME |
  10468. SURVEY_INFO_TIME_BUSY |
  10469. SURVEY_INFO_TIME_EXT_BUSY;
  10470. survey->time = div_u64(chan_survey->time_idle + chan_survey->time_busy, 1000);
  10471. survey->time_busy = div_u64(chan_survey->time_busy, 1000);
  10472. survey->time_ext_busy = div_u64(chan_survey->time_ext_busy, 1000);
  10473. if (!(hw->conf.flags & IEEE80211_CONF_OFFCHANNEL))
  10474. survey->filled |= SURVEY_INFO_IN_USE;
  10475. return 0;
  10476. }
  10477. EXPORT_SYMBOL_GPL(rt2800_get_survey);
  10478. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  10479. MODULE_VERSION(DRV_VERSION);
  10480. MODULE_DESCRIPTION("Ralink RT2800 library");
  10481. MODULE_LICENSE("GPL");