rt2500usb.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2009 Ivo van Doorn <[email protected]>
  4. <http://rt2x00.serialmonkey.com>
  5. */
  6. /*
  7. Module: rt2500usb
  8. Abstract: Data structures and registers for the rt2500usb module.
  9. Supported chipsets: RT2570.
  10. */
  11. #ifndef RT2500USB_H
  12. #define RT2500USB_H
  13. /*
  14. * RF chip defines.
  15. */
  16. #define RF2522 0x0000
  17. #define RF2523 0x0001
  18. #define RF2524 0x0002
  19. #define RF2525 0x0003
  20. #define RF2525E 0x0005
  21. #define RF5222 0x0010
  22. /*
  23. * RT2570 version
  24. */
  25. #define RT2570_VERSION_B 2
  26. #define RT2570_VERSION_C 3
  27. #define RT2570_VERSION_D 4
  28. /*
  29. * Signal information.
  30. * Default offset is required for RSSI <-> dBm conversion.
  31. */
  32. #define DEFAULT_RSSI_OFFSET 120
  33. /*
  34. * Register layout information.
  35. */
  36. #define CSR_REG_BASE 0x0400
  37. #define CSR_REG_SIZE 0x0100
  38. #define EEPROM_BASE 0x0000
  39. #define EEPROM_SIZE 0x006e
  40. #define BBP_BASE 0x0000
  41. #define BBP_SIZE 0x0060
  42. #define RF_BASE 0x0004
  43. #define RF_SIZE 0x0010
  44. /*
  45. * Number of TX queues.
  46. */
  47. #define NUM_TX_QUEUES 2
  48. /*
  49. * Control/Status Registers(CSR).
  50. * Some values are set in TU, whereas 1 TU == 1024 us.
  51. */
  52. /*
  53. * MAC_CSR0: ASIC revision number.
  54. */
  55. #define MAC_CSR0 0x0400
  56. /*
  57. * MAC_CSR1: System control.
  58. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  59. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  60. * HOST_READY: Host ready after initialization.
  61. */
  62. #define MAC_CSR1 0x0402
  63. #define MAC_CSR1_SOFT_RESET FIELD16(0x00000001)
  64. #define MAC_CSR1_BBP_RESET FIELD16(0x00000002)
  65. #define MAC_CSR1_HOST_READY FIELD16(0x00000004)
  66. /*
  67. * MAC_CSR2: STA MAC register 0.
  68. */
  69. #define MAC_CSR2 0x0404
  70. #define MAC_CSR2_BYTE0 FIELD16(0x00ff)
  71. #define MAC_CSR2_BYTE1 FIELD16(0xff00)
  72. /*
  73. * MAC_CSR3: STA MAC register 1.
  74. */
  75. #define MAC_CSR3 0x0406
  76. #define MAC_CSR3_BYTE2 FIELD16(0x00ff)
  77. #define MAC_CSR3_BYTE3 FIELD16(0xff00)
  78. /*
  79. * MAC_CSR4: STA MAC register 2.
  80. */
  81. #define MAC_CSR4 0X0408
  82. #define MAC_CSR4_BYTE4 FIELD16(0x00ff)
  83. #define MAC_CSR4_BYTE5 FIELD16(0xff00)
  84. /*
  85. * MAC_CSR5: BSSID register 0.
  86. */
  87. #define MAC_CSR5 0x040a
  88. #define MAC_CSR5_BYTE0 FIELD16(0x00ff)
  89. #define MAC_CSR5_BYTE1 FIELD16(0xff00)
  90. /*
  91. * MAC_CSR6: BSSID register 1.
  92. */
  93. #define MAC_CSR6 0x040c
  94. #define MAC_CSR6_BYTE2 FIELD16(0x00ff)
  95. #define MAC_CSR6_BYTE3 FIELD16(0xff00)
  96. /*
  97. * MAC_CSR7: BSSID register 2.
  98. */
  99. #define MAC_CSR7 0x040e
  100. #define MAC_CSR7_BYTE4 FIELD16(0x00ff)
  101. #define MAC_CSR7_BYTE5 FIELD16(0xff00)
  102. /*
  103. * MAC_CSR8: Max frame length.
  104. */
  105. #define MAC_CSR8 0x0410
  106. #define MAC_CSR8_MAX_FRAME_UNIT FIELD16(0x0fff)
  107. /*
  108. * Misc MAC_CSR registers.
  109. * MAC_CSR9: Timer control.
  110. * MAC_CSR10: Slot time.
  111. * MAC_CSR11: SIFS.
  112. * MAC_CSR12: EIFS.
  113. * MAC_CSR13: Power mode0.
  114. * MAC_CSR14: Power mode1.
  115. * MAC_CSR15: Power saving transition0
  116. * MAC_CSR16: Power saving transition1
  117. */
  118. #define MAC_CSR9 0x0412
  119. #define MAC_CSR10 0x0414
  120. #define MAC_CSR11 0x0416
  121. #define MAC_CSR12 0x0418
  122. #define MAC_CSR13 0x041a
  123. #define MAC_CSR14 0x041c
  124. #define MAC_CSR15 0x041e
  125. #define MAC_CSR16 0x0420
  126. /*
  127. * MAC_CSR17: Manual power control / status register.
  128. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  129. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  130. * BBP_DESIRE_STATE: BBP desired state.
  131. * RF_DESIRE_STATE: RF desired state.
  132. * BBP_CURRENT_STATE: BBP current state.
  133. * RF_CURRENT_STATE: RF current state.
  134. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  135. */
  136. #define MAC_CSR17 0x0422
  137. #define MAC_CSR17_SET_STATE FIELD16(0x0001)
  138. #define MAC_CSR17_BBP_DESIRE_STATE FIELD16(0x0006)
  139. #define MAC_CSR17_RF_DESIRE_STATE FIELD16(0x0018)
  140. #define MAC_CSR17_BBP_CURR_STATE FIELD16(0x0060)
  141. #define MAC_CSR17_RF_CURR_STATE FIELD16(0x0180)
  142. #define MAC_CSR17_PUT_TO_SLEEP FIELD16(0x0200)
  143. /*
  144. * MAC_CSR18: Wakeup timer register.
  145. * DELAY_AFTER_BEACON: Delay after Tbcn expired in units of 1/16 TU.
  146. * BEACONS_BEFORE_WAKEUP: Number of beacon before wakeup.
  147. * AUTO_WAKE: Enable auto wakeup / sleep mechanism.
  148. */
  149. #define MAC_CSR18 0x0424
  150. #define MAC_CSR18_DELAY_AFTER_BEACON FIELD16(0x00ff)
  151. #define MAC_CSR18_BEACONS_BEFORE_WAKEUP FIELD16(0x7f00)
  152. #define MAC_CSR18_AUTO_WAKE FIELD16(0x8000)
  153. /*
  154. * MAC_CSR19: GPIO control register.
  155. * MAC_CSR19_VALx: GPIO value
  156. * MAC_CSR19_DIRx: GPIO direction: 0 = input; 1 = output
  157. */
  158. #define MAC_CSR19 0x0426
  159. #define MAC_CSR19_VAL0 FIELD16(0x0001)
  160. #define MAC_CSR19_VAL1 FIELD16(0x0002)
  161. #define MAC_CSR19_VAL2 FIELD16(0x0004)
  162. #define MAC_CSR19_VAL3 FIELD16(0x0008)
  163. #define MAC_CSR19_VAL4 FIELD16(0x0010)
  164. #define MAC_CSR19_VAL5 FIELD16(0x0020)
  165. #define MAC_CSR19_VAL6 FIELD16(0x0040)
  166. #define MAC_CSR19_VAL7 FIELD16(0x0080)
  167. #define MAC_CSR19_DIR0 FIELD16(0x0100)
  168. #define MAC_CSR19_DIR1 FIELD16(0x0200)
  169. #define MAC_CSR19_DIR2 FIELD16(0x0400)
  170. #define MAC_CSR19_DIR3 FIELD16(0x0800)
  171. #define MAC_CSR19_DIR4 FIELD16(0x1000)
  172. #define MAC_CSR19_DIR5 FIELD16(0x2000)
  173. #define MAC_CSR19_DIR6 FIELD16(0x4000)
  174. #define MAC_CSR19_DIR7 FIELD16(0x8000)
  175. /*
  176. * MAC_CSR20: LED control register.
  177. * ACTIVITY: 0: idle, 1: active.
  178. * LINK: 0: linkoff, 1: linkup.
  179. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  180. */
  181. #define MAC_CSR20 0x0428
  182. #define MAC_CSR20_ACTIVITY FIELD16(0x0001)
  183. #define MAC_CSR20_LINK FIELD16(0x0002)
  184. #define MAC_CSR20_ACTIVITY_POLARITY FIELD16(0x0004)
  185. /*
  186. * MAC_CSR21: LED control register.
  187. * ON_PERIOD: On period, default 70ms.
  188. * OFF_PERIOD: Off period, default 30ms.
  189. */
  190. #define MAC_CSR21 0x042a
  191. #define MAC_CSR21_ON_PERIOD FIELD16(0x00ff)
  192. #define MAC_CSR21_OFF_PERIOD FIELD16(0xff00)
  193. /*
  194. * MAC_CSR22: Collision window control register.
  195. */
  196. #define MAC_CSR22 0x042c
  197. /*
  198. * Transmit related CSRs.
  199. * Some values are set in TU, whereas 1 TU == 1024 us.
  200. */
  201. /*
  202. * TXRX_CSR0: Security control register.
  203. */
  204. #define TXRX_CSR0 0x0440
  205. #define TXRX_CSR0_ALGORITHM FIELD16(0x0007)
  206. #define TXRX_CSR0_IV_OFFSET FIELD16(0x01f8)
  207. #define TXRX_CSR0_KEY_ID FIELD16(0x1e00)
  208. /*
  209. * TXRX_CSR1: TX configuration.
  210. * ACK_TIMEOUT: ACK Timeout in unit of 1-us.
  211. * TSF_OFFSET: TSF offset in MAC header.
  212. * AUTO_SEQUENCE: Let ASIC control frame sequence number.
  213. */
  214. #define TXRX_CSR1 0x0442
  215. #define TXRX_CSR1_ACK_TIMEOUT FIELD16(0x00ff)
  216. #define TXRX_CSR1_TSF_OFFSET FIELD16(0x7f00)
  217. #define TXRX_CSR1_AUTO_SEQUENCE FIELD16(0x8000)
  218. /*
  219. * TXRX_CSR2: RX control.
  220. * DISABLE_RX: Disable rx engine.
  221. * DROP_CRC: Drop crc error.
  222. * DROP_PHYSICAL: Drop physical error.
  223. * DROP_CONTROL: Drop control frame.
  224. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  225. * DROP_TODS: Drop frame tods bit is true.
  226. * DROP_VERSION_ERROR: Drop version error frame.
  227. * DROP_MCAST: Drop multicast frames.
  228. * DROP_BCAST: Drop broadcast frames.
  229. */
  230. #define TXRX_CSR2 0x0444
  231. #define TXRX_CSR2_DISABLE_RX FIELD16(0x0001)
  232. #define TXRX_CSR2_DROP_CRC FIELD16(0x0002)
  233. #define TXRX_CSR2_DROP_PHYSICAL FIELD16(0x0004)
  234. #define TXRX_CSR2_DROP_CONTROL FIELD16(0x0008)
  235. #define TXRX_CSR2_DROP_NOT_TO_ME FIELD16(0x0010)
  236. #define TXRX_CSR2_DROP_TODS FIELD16(0x0020)
  237. #define TXRX_CSR2_DROP_VERSION_ERROR FIELD16(0x0040)
  238. #define TXRX_CSR2_DROP_MULTICAST FIELD16(0x0200)
  239. #define TXRX_CSR2_DROP_BROADCAST FIELD16(0x0400)
  240. /*
  241. * RX BBP ID registers
  242. * TXRX_CSR3: CCK RX BBP ID.
  243. * TXRX_CSR4: OFDM RX BBP ID.
  244. */
  245. #define TXRX_CSR3 0x0446
  246. #define TXRX_CSR4 0x0448
  247. /*
  248. * TXRX_CSR5: CCK TX BBP ID0.
  249. */
  250. #define TXRX_CSR5 0x044a
  251. #define TXRX_CSR5_BBP_ID0 FIELD16(0x007f)
  252. #define TXRX_CSR5_BBP_ID0_VALID FIELD16(0x0080)
  253. #define TXRX_CSR5_BBP_ID1 FIELD16(0x7f00)
  254. #define TXRX_CSR5_BBP_ID1_VALID FIELD16(0x8000)
  255. /*
  256. * TXRX_CSR6: CCK TX BBP ID1.
  257. */
  258. #define TXRX_CSR6 0x044c
  259. #define TXRX_CSR6_BBP_ID0 FIELD16(0x007f)
  260. #define TXRX_CSR6_BBP_ID0_VALID FIELD16(0x0080)
  261. #define TXRX_CSR6_BBP_ID1 FIELD16(0x7f00)
  262. #define TXRX_CSR6_BBP_ID1_VALID FIELD16(0x8000)
  263. /*
  264. * TXRX_CSR7: OFDM TX BBP ID0.
  265. */
  266. #define TXRX_CSR7 0x044e
  267. #define TXRX_CSR7_BBP_ID0 FIELD16(0x007f)
  268. #define TXRX_CSR7_BBP_ID0_VALID FIELD16(0x0080)
  269. #define TXRX_CSR7_BBP_ID1 FIELD16(0x7f00)
  270. #define TXRX_CSR7_BBP_ID1_VALID FIELD16(0x8000)
  271. /*
  272. * TXRX_CSR8: OFDM TX BBP ID1.
  273. */
  274. #define TXRX_CSR8 0x0450
  275. #define TXRX_CSR8_BBP_ID0 FIELD16(0x007f)
  276. #define TXRX_CSR8_BBP_ID0_VALID FIELD16(0x0080)
  277. #define TXRX_CSR8_BBP_ID1 FIELD16(0x7f00)
  278. #define TXRX_CSR8_BBP_ID1_VALID FIELD16(0x8000)
  279. /*
  280. * TXRX_CSR9: TX ACK time-out.
  281. */
  282. #define TXRX_CSR9 0x0452
  283. /*
  284. * TXRX_CSR10: Auto responder control.
  285. */
  286. #define TXRX_CSR10 0x0454
  287. #define TXRX_CSR10_AUTORESPOND_PREAMBLE FIELD16(0x0004)
  288. /*
  289. * TXRX_CSR11: Auto responder basic rate.
  290. */
  291. #define TXRX_CSR11 0x0456
  292. /*
  293. * ACK/CTS time registers.
  294. */
  295. #define TXRX_CSR12 0x0458
  296. #define TXRX_CSR13 0x045a
  297. #define TXRX_CSR14 0x045c
  298. #define TXRX_CSR15 0x045e
  299. #define TXRX_CSR16 0x0460
  300. #define TXRX_CSR17 0x0462
  301. /*
  302. * TXRX_CSR18: Synchronization control register.
  303. */
  304. #define TXRX_CSR18 0x0464
  305. #define TXRX_CSR18_OFFSET FIELD16(0x000f)
  306. #define TXRX_CSR18_INTERVAL FIELD16(0xfff0)
  307. /*
  308. * TXRX_CSR19: Synchronization control register.
  309. * TSF_COUNT: Enable TSF auto counting.
  310. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  311. * TBCN: Enable Tbcn with reload value.
  312. * BEACON_GEN: Enable beacon generator.
  313. */
  314. #define TXRX_CSR19 0x0466
  315. #define TXRX_CSR19_TSF_COUNT FIELD16(0x0001)
  316. #define TXRX_CSR19_TSF_SYNC FIELD16(0x0006)
  317. #define TXRX_CSR19_TBCN FIELD16(0x0008)
  318. #define TXRX_CSR19_BEACON_GEN FIELD16(0x0010)
  319. /*
  320. * TXRX_CSR20: Tx BEACON offset time control register.
  321. * OFFSET: In units of usec.
  322. * BCN_EXPECT_WINDOW: Default: 2^CWmin
  323. */
  324. #define TXRX_CSR20 0x0468
  325. #define TXRX_CSR20_OFFSET FIELD16(0x1fff)
  326. #define TXRX_CSR20_BCN_EXPECT_WINDOW FIELD16(0xe000)
  327. /*
  328. * TXRX_CSR21
  329. */
  330. #define TXRX_CSR21 0x046a
  331. /*
  332. * Encryption related CSRs.
  333. *
  334. */
  335. /*
  336. * SEC_CSR0: Shared key 0, word 0
  337. * SEC_CSR1: Shared key 0, word 1
  338. * SEC_CSR2: Shared key 0, word 2
  339. * SEC_CSR3: Shared key 0, word 3
  340. * SEC_CSR4: Shared key 0, word 4
  341. * SEC_CSR5: Shared key 0, word 5
  342. * SEC_CSR6: Shared key 0, word 6
  343. * SEC_CSR7: Shared key 0, word 7
  344. */
  345. #define SEC_CSR0 0x0480
  346. #define SEC_CSR1 0x0482
  347. #define SEC_CSR2 0x0484
  348. #define SEC_CSR3 0x0486
  349. #define SEC_CSR4 0x0488
  350. #define SEC_CSR5 0x048a
  351. #define SEC_CSR6 0x048c
  352. #define SEC_CSR7 0x048e
  353. /*
  354. * SEC_CSR8: Shared key 1, word 0
  355. * SEC_CSR9: Shared key 1, word 1
  356. * SEC_CSR10: Shared key 1, word 2
  357. * SEC_CSR11: Shared key 1, word 3
  358. * SEC_CSR12: Shared key 1, word 4
  359. * SEC_CSR13: Shared key 1, word 5
  360. * SEC_CSR14: Shared key 1, word 6
  361. * SEC_CSR15: Shared key 1, word 7
  362. */
  363. #define SEC_CSR8 0x0490
  364. #define SEC_CSR9 0x0492
  365. #define SEC_CSR10 0x0494
  366. #define SEC_CSR11 0x0496
  367. #define SEC_CSR12 0x0498
  368. #define SEC_CSR13 0x049a
  369. #define SEC_CSR14 0x049c
  370. #define SEC_CSR15 0x049e
  371. /*
  372. * SEC_CSR16: Shared key 2, word 0
  373. * SEC_CSR17: Shared key 2, word 1
  374. * SEC_CSR18: Shared key 2, word 2
  375. * SEC_CSR19: Shared key 2, word 3
  376. * SEC_CSR20: Shared key 2, word 4
  377. * SEC_CSR21: Shared key 2, word 5
  378. * SEC_CSR22: Shared key 2, word 6
  379. * SEC_CSR23: Shared key 2, word 7
  380. */
  381. #define SEC_CSR16 0x04a0
  382. #define SEC_CSR17 0x04a2
  383. #define SEC_CSR18 0X04A4
  384. #define SEC_CSR19 0x04a6
  385. #define SEC_CSR20 0x04a8
  386. #define SEC_CSR21 0x04aa
  387. #define SEC_CSR22 0x04ac
  388. #define SEC_CSR23 0x04ae
  389. /*
  390. * SEC_CSR24: Shared key 3, word 0
  391. * SEC_CSR25: Shared key 3, word 1
  392. * SEC_CSR26: Shared key 3, word 2
  393. * SEC_CSR27: Shared key 3, word 3
  394. * SEC_CSR28: Shared key 3, word 4
  395. * SEC_CSR29: Shared key 3, word 5
  396. * SEC_CSR30: Shared key 3, word 6
  397. * SEC_CSR31: Shared key 3, word 7
  398. */
  399. #define SEC_CSR24 0x04b0
  400. #define SEC_CSR25 0x04b2
  401. #define SEC_CSR26 0x04b4
  402. #define SEC_CSR27 0x04b6
  403. #define SEC_CSR28 0x04b8
  404. #define SEC_CSR29 0x04ba
  405. #define SEC_CSR30 0x04bc
  406. #define SEC_CSR31 0x04be
  407. #define KEY_ENTRY(__idx) \
  408. ( SEC_CSR0 + ((__idx) * 16) )
  409. /*
  410. * PHY control registers.
  411. */
  412. /*
  413. * PHY_CSR0: RF switching timing control.
  414. */
  415. #define PHY_CSR0 0x04c0
  416. /*
  417. * PHY_CSR1: TX PA configuration.
  418. */
  419. #define PHY_CSR1 0x04c2
  420. /*
  421. * MAC configuration registers.
  422. */
  423. /*
  424. * PHY_CSR2: TX MAC configuration.
  425. * NOTE: Both register fields are complete dummy,
  426. * documentation and legacy drivers are unclear un
  427. * what this register means or what fields exists.
  428. */
  429. #define PHY_CSR2 0x04c4
  430. #define PHY_CSR2_LNA FIELD16(0x0002)
  431. #define PHY_CSR2_LNA_MODE FIELD16(0x3000)
  432. /*
  433. * PHY_CSR3: RX MAC configuration.
  434. */
  435. #define PHY_CSR3 0x04c6
  436. /*
  437. * PHY_CSR4: Interface configuration.
  438. */
  439. #define PHY_CSR4 0x04c8
  440. #define PHY_CSR4_LOW_RF_LE FIELD16(0x0001)
  441. /*
  442. * BBP pre-TX registers.
  443. * PHY_CSR5: BBP pre-TX CCK.
  444. */
  445. #define PHY_CSR5 0x04ca
  446. #define PHY_CSR5_CCK FIELD16(0x0003)
  447. #define PHY_CSR5_CCK_FLIP FIELD16(0x0004)
  448. /*
  449. * BBP pre-TX registers.
  450. * PHY_CSR6: BBP pre-TX OFDM.
  451. */
  452. #define PHY_CSR6 0x04cc
  453. #define PHY_CSR6_OFDM FIELD16(0x0003)
  454. #define PHY_CSR6_OFDM_FLIP FIELD16(0x0004)
  455. /*
  456. * PHY_CSR7: BBP access register 0.
  457. * BBP_DATA: BBP data.
  458. * BBP_REG_ID: BBP register ID.
  459. * BBP_READ_CONTROL: 0: write, 1: read.
  460. */
  461. #define PHY_CSR7 0x04ce
  462. #define PHY_CSR7_DATA FIELD16(0x00ff)
  463. #define PHY_CSR7_REG_ID FIELD16(0x7f00)
  464. #define PHY_CSR7_READ_CONTROL FIELD16(0x8000)
  465. /*
  466. * PHY_CSR8: BBP access register 1.
  467. * BBP_BUSY: ASIC is busy execute BBP programming.
  468. */
  469. #define PHY_CSR8 0x04d0
  470. #define PHY_CSR8_BUSY FIELD16(0x0001)
  471. /*
  472. * PHY_CSR9: RF access register.
  473. * RF_VALUE: Register value + id to program into rf/if.
  474. */
  475. #define PHY_CSR9 0x04d2
  476. #define PHY_CSR9_RF_VALUE FIELD16(0xffff)
  477. /*
  478. * PHY_CSR10: RF access register.
  479. * RF_VALUE: Register value + id to program into rf/if.
  480. * RF_NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  481. * RF_IF_SELECT: Chip to program: 0: rf, 1: if.
  482. * RF_PLL_LD: Rf pll_ld status.
  483. * RF_BUSY: 1: asic is busy execute rf programming.
  484. */
  485. #define PHY_CSR10 0x04d4
  486. #define PHY_CSR10_RF_VALUE FIELD16(0x00ff)
  487. #define PHY_CSR10_RF_NUMBER_OF_BITS FIELD16(0x1f00)
  488. #define PHY_CSR10_RF_IF_SELECT FIELD16(0x2000)
  489. #define PHY_CSR10_RF_PLL_LD FIELD16(0x4000)
  490. #define PHY_CSR10_RF_BUSY FIELD16(0x8000)
  491. /*
  492. * STA_CSR0: FCS error count.
  493. * FCS_ERROR: FCS error count, cleared when read.
  494. */
  495. #define STA_CSR0 0x04e0
  496. #define STA_CSR0_FCS_ERROR FIELD16(0xffff)
  497. /*
  498. * STA_CSR1: PLCP error count.
  499. */
  500. #define STA_CSR1 0x04e2
  501. /*
  502. * STA_CSR2: LONG error count.
  503. */
  504. #define STA_CSR2 0x04e4
  505. /*
  506. * STA_CSR3: CCA false alarm.
  507. * FALSE_CCA_ERROR: False CCA error count, cleared when read.
  508. */
  509. #define STA_CSR3 0x04e6
  510. #define STA_CSR3_FALSE_CCA_ERROR FIELD16(0xffff)
  511. /*
  512. * STA_CSR4: RX FIFO overflow.
  513. */
  514. #define STA_CSR4 0x04e8
  515. /*
  516. * STA_CSR5: Beacon sent counter.
  517. */
  518. #define STA_CSR5 0x04ea
  519. /*
  520. * Statistics registers
  521. */
  522. #define STA_CSR6 0x04ec
  523. #define STA_CSR7 0x04ee
  524. #define STA_CSR8 0x04f0
  525. #define STA_CSR9 0x04f2
  526. #define STA_CSR10 0x04f4
  527. /*
  528. * BBP registers.
  529. * The wordsize of the BBP is 8 bits.
  530. */
  531. /*
  532. * R2: TX antenna control
  533. */
  534. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  535. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  536. /*
  537. * R14: RX antenna control
  538. */
  539. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  540. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  541. /*
  542. * RF registers.
  543. */
  544. /*
  545. * RF 1
  546. */
  547. #define RF1_TUNER FIELD32(0x00020000)
  548. /*
  549. * RF 3
  550. */
  551. #define RF3_TUNER FIELD32(0x00000100)
  552. #define RF3_TXPOWER FIELD32(0x00003e00)
  553. /*
  554. * EEPROM contents.
  555. */
  556. /*
  557. * HW MAC address.
  558. */
  559. #define EEPROM_MAC_ADDR_0 0x0002
  560. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  561. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  562. #define EEPROM_MAC_ADDR1 0x0003
  563. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  564. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  565. #define EEPROM_MAC_ADDR_2 0x0004
  566. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  567. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  568. /*
  569. * EEPROM antenna.
  570. * ANTENNA_NUM: Number of antenna's.
  571. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  572. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  573. * LED_MODE: 0: default, 1: TX/RX activity, 2: Single (ignore link), 3: rsvd.
  574. * DYN_TXAGC: Dynamic TX AGC control.
  575. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  576. * RF_TYPE: Rf_type of this adapter.
  577. */
  578. #define EEPROM_ANTENNA 0x000b
  579. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  580. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  581. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  582. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  583. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  584. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  585. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  586. /*
  587. * EEPROM NIC config.
  588. * CARDBUS_ACCEL: 0: enable, 1: disable.
  589. * DYN_BBP_TUNE: 0: enable, 1: disable.
  590. * CCK_TX_POWER: CCK TX power compensation.
  591. */
  592. #define EEPROM_NIC 0x000c
  593. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  594. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  595. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  596. /*
  597. * EEPROM geography.
  598. * GEO: Default geography setting for device.
  599. */
  600. #define EEPROM_GEOGRAPHY 0x000d
  601. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  602. /*
  603. * EEPROM BBP.
  604. */
  605. #define EEPROM_BBP_START 0x000e
  606. #define EEPROM_BBP_SIZE 16
  607. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  608. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  609. /*
  610. * EEPROM TXPOWER
  611. */
  612. #define EEPROM_TXPOWER_START 0x001e
  613. #define EEPROM_TXPOWER_SIZE 7
  614. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  615. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  616. /*
  617. * EEPROM Tuning threshold
  618. */
  619. #define EEPROM_BBPTUNE 0x0030
  620. #define EEPROM_BBPTUNE_THRESHOLD FIELD16(0x00ff)
  621. /*
  622. * EEPROM BBP R24 Tuning.
  623. */
  624. #define EEPROM_BBPTUNE_R24 0x0031
  625. #define EEPROM_BBPTUNE_R24_LOW FIELD16(0x00ff)
  626. #define EEPROM_BBPTUNE_R24_HIGH FIELD16(0xff00)
  627. /*
  628. * EEPROM BBP R25 Tuning.
  629. */
  630. #define EEPROM_BBPTUNE_R25 0x0032
  631. #define EEPROM_BBPTUNE_R25_LOW FIELD16(0x00ff)
  632. #define EEPROM_BBPTUNE_R25_HIGH FIELD16(0xff00)
  633. /*
  634. * EEPROM BBP R24 Tuning.
  635. */
  636. #define EEPROM_BBPTUNE_R61 0x0033
  637. #define EEPROM_BBPTUNE_R61_LOW FIELD16(0x00ff)
  638. #define EEPROM_BBPTUNE_R61_HIGH FIELD16(0xff00)
  639. /*
  640. * EEPROM BBP VGC Tuning.
  641. */
  642. #define EEPROM_BBPTUNE_VGC 0x0034
  643. #define EEPROM_BBPTUNE_VGCUPPER FIELD16(0x00ff)
  644. #define EEPROM_BBPTUNE_VGCLOWER FIELD16(0xff00)
  645. /*
  646. * EEPROM BBP R17 Tuning.
  647. */
  648. #define EEPROM_BBPTUNE_R17 0x0035
  649. #define EEPROM_BBPTUNE_R17_LOW FIELD16(0x00ff)
  650. #define EEPROM_BBPTUNE_R17_HIGH FIELD16(0xff00)
  651. /*
  652. * RSSI <-> dBm offset calibration
  653. */
  654. #define EEPROM_CALIBRATE_OFFSET 0x0036
  655. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  656. /*
  657. * DMA descriptor defines.
  658. */
  659. #define TXD_DESC_SIZE ( 5 * sizeof(__le32) )
  660. #define RXD_DESC_SIZE ( 4 * sizeof(__le32) )
  661. /*
  662. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  663. */
  664. /*
  665. * Word0
  666. */
  667. #define TXD_W0_PACKET_ID FIELD32(0x0000000f)
  668. #define TXD_W0_RETRY_LIMIT FIELD32(0x000000f0)
  669. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  670. #define TXD_W0_ACK FIELD32(0x00000200)
  671. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  672. #define TXD_W0_OFDM FIELD32(0x00000800)
  673. #define TXD_W0_NEW_SEQ FIELD32(0x00001000)
  674. #define TXD_W0_IFS FIELD32(0x00006000)
  675. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  676. #define TXD_W0_CIPHER FIELD32(0x20000000)
  677. #define TXD_W0_KEY_ID FIELD32(0xc0000000)
  678. /*
  679. * Word1
  680. */
  681. #define TXD_W1_IV_OFFSET FIELD32(0x0000003f)
  682. #define TXD_W1_AIFS FIELD32(0x000000c0)
  683. #define TXD_W1_CWMIN FIELD32(0x00000f00)
  684. #define TXD_W1_CWMAX FIELD32(0x0000f000)
  685. /*
  686. * Word2: PLCP information
  687. */
  688. #define TXD_W2_PLCP_SIGNAL FIELD32(0x000000ff)
  689. #define TXD_W2_PLCP_SERVICE FIELD32(0x0000ff00)
  690. #define TXD_W2_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  691. #define TXD_W2_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  692. /*
  693. * Word3
  694. */
  695. #define TXD_W3_IV FIELD32(0xffffffff)
  696. /*
  697. * Word4
  698. */
  699. #define TXD_W4_EIV FIELD32(0xffffffff)
  700. /*
  701. * RX descriptor format for RX Ring.
  702. */
  703. /*
  704. * Word0
  705. */
  706. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  707. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  708. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  709. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  710. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  711. #define RXD_W0_OFDM FIELD32(0x00000040)
  712. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  713. #define RXD_W0_CIPHER FIELD32(0x00000100)
  714. #define RXD_W0_CIPHER_ERROR FIELD32(0x00000200)
  715. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  716. /*
  717. * Word1
  718. */
  719. #define RXD_W1_RSSI FIELD32(0x000000ff)
  720. #define RXD_W1_SIGNAL FIELD32(0x0000ff00)
  721. /*
  722. * Word2
  723. */
  724. #define RXD_W2_IV FIELD32(0xffffffff)
  725. /*
  726. * Word3
  727. */
  728. #define RXD_W3_EIV FIELD32(0xffffffff)
  729. /*
  730. * Macros for converting txpower from EEPROM to mac80211 value
  731. * and from mac80211 value to register value.
  732. */
  733. #define MIN_TXPOWER 0
  734. #define MAX_TXPOWER 31
  735. #define DEFAULT_TXPOWER 24
  736. #define TXPOWER_FROM_DEV(__txpower) \
  737. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  738. #define TXPOWER_TO_DEV(__txpower) \
  739. clamp_t(u8, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  740. #endif /* RT2500USB_H */