pcie.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* @file mwifiex_pcie.h
  3. *
  4. * @brief This file contains definitions for PCI-E interface.
  5. * driver.
  6. *
  7. * Copyright 2011-2020 NXP
  8. */
  9. #ifndef _MWIFIEX_PCIE_H
  10. #define _MWIFIEX_PCIE_H
  11. #include <linux/completion.h>
  12. #include <linux/pci.h>
  13. #include <linux/interrupt.h>
  14. #include "decl.h"
  15. #include "main.h"
  16. #define PCIE8766_DEFAULT_FW_NAME "mrvl/pcie8766_uapsta.bin"
  17. #define PCIE8897_DEFAULT_FW_NAME "mrvl/pcie8897_uapsta.bin"
  18. #define PCIE8897_A0_FW_NAME "mrvl/pcie8897_uapsta_a0.bin"
  19. #define PCIE8897_B0_FW_NAME "mrvl/pcie8897_uapsta.bin"
  20. #define PCIEUART8997_FW_NAME_V4 "mrvl/pcieuart8997_combo_v4.bin"
  21. #define PCIEUSB8997_FW_NAME_V4 "mrvl/pcieusb8997_combo_v4.bin"
  22. #define PCIE_VENDOR_ID_MARVELL (0x11ab)
  23. #define PCIE_VENDOR_ID_V2_MARVELL (0x1b4b)
  24. #define PCIE_DEVICE_ID_MARVELL_88W8766P (0x2b30)
  25. #define PCIE_DEVICE_ID_MARVELL_88W8897 (0x2b38)
  26. #define PCIE_DEVICE_ID_MARVELL_88W8997 (0x2b42)
  27. #define PCIE8897_A0 0x1100
  28. #define PCIE8897_B0 0x1200
  29. #define PCIE8997_A0 0x10
  30. #define PCIE8997_A1 0x11
  31. #define CHIP_VER_PCIEUART 0x3
  32. #define CHIP_MAGIC_VALUE 0x24
  33. /* Constants for Buffer Descriptor (BD) rings */
  34. #define MWIFIEX_MAX_TXRX_BD 0x20
  35. #define MWIFIEX_TXBD_MASK 0x3F
  36. #define MWIFIEX_RXBD_MASK 0x3F
  37. #define MWIFIEX_MAX_EVT_BD 0x08
  38. #define MWIFIEX_EVTBD_MASK 0x0f
  39. /* PCIE INTERNAL REGISTERS */
  40. #define PCIE_SCRATCH_0_REG 0xC10
  41. #define PCIE_SCRATCH_1_REG 0xC14
  42. #define PCIE_CPU_INT_EVENT 0xC18
  43. #define PCIE_CPU_INT_STATUS 0xC1C
  44. #define PCIE_HOST_INT_STATUS 0xC30
  45. #define PCIE_HOST_INT_MASK 0xC34
  46. #define PCIE_HOST_INT_STATUS_MASK 0xC3C
  47. #define PCIE_SCRATCH_2_REG 0xC40
  48. #define PCIE_SCRATCH_3_REG 0xC44
  49. #define PCIE_SCRATCH_4_REG 0xCD0
  50. #define PCIE_SCRATCH_5_REG 0xCD4
  51. #define PCIE_SCRATCH_6_REG 0xCD8
  52. #define PCIE_SCRATCH_7_REG 0xCDC
  53. #define PCIE_SCRATCH_8_REG 0xCE0
  54. #define PCIE_SCRATCH_9_REG 0xCE4
  55. #define PCIE_SCRATCH_10_REG 0xCE8
  56. #define PCIE_SCRATCH_11_REG 0xCEC
  57. #define PCIE_SCRATCH_12_REG 0xCF0
  58. #define PCIE_SCRATCH_13_REG 0xCF4
  59. #define PCIE_SCRATCH_14_REG 0xCF8
  60. #define PCIE_SCRATCH_15_REG 0xCFC
  61. #define PCIE_RD_DATA_PTR_Q0_Q1 0xC08C
  62. #define PCIE_WR_DATA_PTR_Q0_Q1 0xC05C
  63. #define CPU_INTR_DNLD_RDY BIT(0)
  64. #define CPU_INTR_DOOR_BELL BIT(1)
  65. #define CPU_INTR_SLEEP_CFM_DONE BIT(2)
  66. #define CPU_INTR_RESET BIT(3)
  67. #define CPU_INTR_EVENT_DONE BIT(5)
  68. #define HOST_INTR_DNLD_DONE BIT(0)
  69. #define HOST_INTR_UPLD_RDY BIT(1)
  70. #define HOST_INTR_CMD_DONE BIT(2)
  71. #define HOST_INTR_EVENT_RDY BIT(3)
  72. #define HOST_INTR_MASK (HOST_INTR_DNLD_DONE | \
  73. HOST_INTR_UPLD_RDY | \
  74. HOST_INTR_CMD_DONE | \
  75. HOST_INTR_EVENT_RDY)
  76. #define MWIFIEX_BD_FLAG_ROLLOVER_IND BIT(7)
  77. #define MWIFIEX_BD_FLAG_FIRST_DESC BIT(0)
  78. #define MWIFIEX_BD_FLAG_LAST_DESC BIT(1)
  79. #define MWIFIEX_BD_FLAG_SOP BIT(0)
  80. #define MWIFIEX_BD_FLAG_EOP BIT(1)
  81. #define MWIFIEX_BD_FLAG_XS_SOP BIT(2)
  82. #define MWIFIEX_BD_FLAG_XS_EOP BIT(3)
  83. #define MWIFIEX_BD_FLAG_EVT_ROLLOVER_IND BIT(7)
  84. #define MWIFIEX_BD_FLAG_RX_ROLLOVER_IND BIT(10)
  85. #define MWIFIEX_BD_FLAG_TX_START_PTR BIT(16)
  86. #define MWIFIEX_BD_FLAG_TX_ROLLOVER_IND BIT(26)
  87. /* Max retry number of command write */
  88. #define MAX_WRITE_IOMEM_RETRY 2
  89. /* Define PCIE block size for firmware download */
  90. #define MWIFIEX_PCIE_BLOCK_SIZE_FW_DNLD 256
  91. /* FW awake cookie after FW ready */
  92. #define FW_AWAKE_COOKIE (0xAA55AA55)
  93. #define MWIFIEX_DEF_SLEEP_COOKIE 0xBEEFBEEF
  94. #define MWIFIEX_SLEEP_COOKIE_SIZE 4
  95. #define MWIFIEX_MAX_DELAY_COUNT 100
  96. #define MWIFIEX_PCIE_FLR_HAPPENS 0xFEDCBABA
  97. struct mwifiex_pcie_card_reg {
  98. u16 cmd_addr_lo;
  99. u16 cmd_addr_hi;
  100. u16 fw_status;
  101. u16 cmd_size;
  102. u16 cmdrsp_addr_lo;
  103. u16 cmdrsp_addr_hi;
  104. u16 tx_rdptr;
  105. u16 tx_wrptr;
  106. u16 rx_rdptr;
  107. u16 rx_wrptr;
  108. u16 evt_rdptr;
  109. u16 evt_wrptr;
  110. u16 drv_rdy;
  111. u16 tx_start_ptr;
  112. u32 tx_mask;
  113. u32 tx_wrap_mask;
  114. u32 rx_mask;
  115. u32 rx_wrap_mask;
  116. u32 tx_rollover_ind;
  117. u32 rx_rollover_ind;
  118. u32 evt_rollover_ind;
  119. u8 ring_flag_sop;
  120. u8 ring_flag_eop;
  121. u8 ring_flag_xs_sop;
  122. u8 ring_flag_xs_eop;
  123. u32 ring_tx_start_ptr;
  124. u8 pfu_enabled;
  125. u8 sleep_cookie;
  126. u16 fw_dump_ctrl;
  127. u16 fw_dump_start;
  128. u16 fw_dump_end;
  129. u8 fw_dump_host_ready;
  130. u8 fw_dump_read_done;
  131. u8 msix_support;
  132. };
  133. struct mwifiex_pcie_device {
  134. const struct mwifiex_pcie_card_reg *reg;
  135. u16 blksz_fw_dl;
  136. u16 tx_buf_size;
  137. bool can_dump_fw;
  138. struct memory_type_mapping *mem_type_mapping_tbl;
  139. u8 num_mem_types;
  140. bool can_ext_scan;
  141. };
  142. struct mwifiex_evt_buf_desc {
  143. u64 paddr;
  144. u16 len;
  145. u16 flags;
  146. } __packed;
  147. struct mwifiex_pcie_buf_desc {
  148. u64 paddr;
  149. u16 len;
  150. u16 flags;
  151. } __packed;
  152. struct mwifiex_pfu_buf_desc {
  153. u16 flags;
  154. u16 offset;
  155. u16 frag_len;
  156. u16 len;
  157. u64 paddr;
  158. u32 reserved;
  159. } __packed;
  160. #define MWIFIEX_NUM_MSIX_VECTORS 4
  161. struct mwifiex_msix_context {
  162. struct pci_dev *dev;
  163. u16 msg_id;
  164. };
  165. struct pcie_service_card {
  166. struct pci_dev *dev;
  167. struct mwifiex_adapter *adapter;
  168. struct mwifiex_pcie_device pcie;
  169. struct completion fw_done;
  170. u8 txbd_flush;
  171. u32 txbd_wrptr;
  172. u32 txbd_rdptr;
  173. u32 txbd_ring_size;
  174. u8 *txbd_ring_vbase;
  175. dma_addr_t txbd_ring_pbase;
  176. void *txbd_ring[MWIFIEX_MAX_TXRX_BD];
  177. struct sk_buff *tx_buf_list[MWIFIEX_MAX_TXRX_BD];
  178. u32 rxbd_wrptr;
  179. u32 rxbd_rdptr;
  180. u32 rxbd_ring_size;
  181. u8 *rxbd_ring_vbase;
  182. dma_addr_t rxbd_ring_pbase;
  183. void *rxbd_ring[MWIFIEX_MAX_TXRX_BD];
  184. struct sk_buff *rx_buf_list[MWIFIEX_MAX_TXRX_BD];
  185. u32 evtbd_wrptr;
  186. u32 evtbd_rdptr;
  187. u32 evtbd_ring_size;
  188. u8 *evtbd_ring_vbase;
  189. dma_addr_t evtbd_ring_pbase;
  190. void *evtbd_ring[MWIFIEX_MAX_EVT_BD];
  191. struct sk_buff *evt_buf_list[MWIFIEX_MAX_EVT_BD];
  192. struct sk_buff *cmd_buf;
  193. struct sk_buff *cmdrsp_buf;
  194. u8 *sleep_cookie_vbase;
  195. dma_addr_t sleep_cookie_pbase;
  196. void __iomem *pci_mmap;
  197. void __iomem *pci_mmap1;
  198. int msi_enable;
  199. int msix_enable;
  200. #ifdef CONFIG_PCI
  201. struct msix_entry msix_entries[MWIFIEX_NUM_MSIX_VECTORS];
  202. #endif
  203. struct mwifiex_msix_context msix_ctx[MWIFIEX_NUM_MSIX_VECTORS];
  204. struct mwifiex_msix_context share_irq_ctx;
  205. struct work_struct work;
  206. unsigned long work_flags;
  207. bool pci_reset_ongoing;
  208. unsigned long quirks;
  209. };
  210. static inline int
  211. mwifiex_pcie_txbd_empty(struct pcie_service_card *card, u32 rdptr)
  212. {
  213. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  214. switch (card->dev->device) {
  215. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  216. if (((card->txbd_wrptr & reg->tx_mask) ==
  217. (rdptr & reg->tx_mask)) &&
  218. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  219. (rdptr & reg->tx_rollover_ind)))
  220. return 1;
  221. break;
  222. case PCIE_DEVICE_ID_MARVELL_88W8897:
  223. case PCIE_DEVICE_ID_MARVELL_88W8997:
  224. if (((card->txbd_wrptr & reg->tx_mask) ==
  225. (rdptr & reg->tx_mask)) &&
  226. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  227. (rdptr & reg->tx_rollover_ind)))
  228. return 1;
  229. break;
  230. }
  231. return 0;
  232. }
  233. static inline int
  234. mwifiex_pcie_txbd_not_full(struct pcie_service_card *card)
  235. {
  236. const struct mwifiex_pcie_card_reg *reg = card->pcie.reg;
  237. switch (card->dev->device) {
  238. case PCIE_DEVICE_ID_MARVELL_88W8766P:
  239. if (((card->txbd_wrptr & reg->tx_mask) !=
  240. (card->txbd_rdptr & reg->tx_mask)) ||
  241. ((card->txbd_wrptr & reg->tx_rollover_ind) !=
  242. (card->txbd_rdptr & reg->tx_rollover_ind)))
  243. return 1;
  244. break;
  245. case PCIE_DEVICE_ID_MARVELL_88W8897:
  246. case PCIE_DEVICE_ID_MARVELL_88W8997:
  247. if (((card->txbd_wrptr & reg->tx_mask) !=
  248. (card->txbd_rdptr & reg->tx_mask)) ||
  249. ((card->txbd_wrptr & reg->tx_rollover_ind) ==
  250. (card->txbd_rdptr & reg->tx_rollover_ind)))
  251. return 1;
  252. break;
  253. }
  254. return 0;
  255. }
  256. #endif /* _MWIFIEX_PCIE_H */