eeprom.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * eeprom specific definitions for mac80211 Prism54 drivers
  4. *
  5. * Copyright (c) 2006, Michael Wu <[email protected]>
  6. * Copyright (c) 2007-2009, Christian Lamparter <[email protected]>
  7. *
  8. * Based on:
  9. * - the islsm (softmac prism54) driver, which is:
  10. * Copyright 2004-2006 Jean-Baptiste Note <[email protected]>, et al.
  11. *
  12. * - LMAC API interface header file for STLC4560 (lmac_longbow.h)
  13. * Copyright (C) 2007 Conexant Systems, Inc.
  14. *
  15. * - islmvc driver
  16. * Copyright (C) 2001 Intersil Americas Inc.
  17. */
  18. #ifndef EEPROM_H
  19. #define EEPROM_H
  20. /* PDA defines are Copyright (C) 2005 Nokia Corporation (taken from islsm_pda.h) */
  21. struct pda_entry {
  22. __le16 len; /* includes both code and data */
  23. __le16 code;
  24. u8 data[];
  25. } __packed;
  26. struct eeprom_pda_wrap {
  27. __le32 magic;
  28. __le16 pad;
  29. __le16 len;
  30. __le32 arm_opcode;
  31. u8 data[];
  32. } __packed;
  33. struct p54_iq_autocal_entry {
  34. __le16 iq_param[4];
  35. } __packed;
  36. struct pda_iq_autocal_entry {
  37. __le16 freq;
  38. struct p54_iq_autocal_entry params;
  39. } __packed;
  40. struct pda_channel_output_limit {
  41. __le16 freq;
  42. u8 val_bpsk;
  43. u8 val_qpsk;
  44. u8 val_16qam;
  45. u8 val_64qam;
  46. u8 rate_set_mask;
  47. u8 rate_set_size;
  48. } __packed;
  49. struct pda_channel_output_limit_point_longbow {
  50. __le16 val_bpsk;
  51. __le16 val_qpsk;
  52. __le16 val_16qam;
  53. __le16 val_64qam;
  54. } __packed;
  55. struct pda_channel_output_limit_longbow {
  56. __le16 freq;
  57. struct pda_channel_output_limit_point_longbow point[3];
  58. } __packed;
  59. struct pda_pa_curve_data_sample_rev0 {
  60. u8 rf_power;
  61. u8 pa_detector;
  62. u8 pcv;
  63. } __packed;
  64. struct pda_pa_curve_data_sample_rev1 {
  65. u8 rf_power;
  66. u8 pa_detector;
  67. u8 data_barker;
  68. u8 data_bpsk;
  69. u8 data_qpsk;
  70. u8 data_16qam;
  71. u8 data_64qam;
  72. } __packed;
  73. struct pda_pa_curve_data {
  74. u8 cal_method_rev;
  75. u8 channels;
  76. u8 points_per_channel;
  77. u8 padding;
  78. u8 data[];
  79. } __packed;
  80. struct pda_rssi_cal_ext_entry {
  81. __le16 freq;
  82. __le16 mul;
  83. __le16 add;
  84. } __packed;
  85. struct pda_rssi_cal_entry {
  86. __le16 mul;
  87. __le16 add;
  88. } __packed;
  89. struct pda_country {
  90. u8 regdomain;
  91. u8 alpha2[2];
  92. u8 flags;
  93. } __packed;
  94. struct pda_antenna_gain {
  95. struct {
  96. u8 gain_5GHz; /* 0.25 dBi units */
  97. u8 gain_2GHz; /* 0.25 dBi units */
  98. } __packed antenna[0];
  99. } __packed;
  100. struct pda_custom_wrapper {
  101. __le16 entries;
  102. __le16 entry_size;
  103. __le16 offset;
  104. __le16 len;
  105. u8 data[];
  106. } __packed;
  107. /*
  108. * this defines the PDR codes used to build PDAs as defined in document
  109. * number 553155. The current implementation mirrors version 1.1 of the
  110. * document and lists only PDRs supported by the ARM platform.
  111. */
  112. /* common and choice range (0x0000 - 0x0fff) */
  113. #define PDR_END 0x0000
  114. #define PDR_MANUFACTURING_PART_NUMBER 0x0001
  115. #define PDR_PDA_VERSION 0x0002
  116. #define PDR_NIC_SERIAL_NUMBER 0x0003
  117. #define PDR_NIC_RAM_SIZE 0x0005
  118. #define PDR_RFMODEM_SUP_RANGE 0x0006
  119. #define PDR_PRISM_MAC_SUP_RANGE 0x0007
  120. #define PDR_NIC_ID 0x0008
  121. #define PDR_MAC_ADDRESS 0x0101
  122. #define PDR_REGULATORY_DOMAIN_LIST 0x0103 /* obsolete */
  123. #define PDR_ALLOWED_CHAN_SET 0x0104
  124. #define PDR_DEFAULT_CHAN 0x0105
  125. #define PDR_TEMPERATURE_TYPE 0x0107
  126. #define PDR_IFR_SETTING 0x0200
  127. #define PDR_RFR_SETTING 0x0201
  128. #define PDR_3861_BASELINE_REG_SETTINGS 0x0202
  129. #define PDR_3861_SHADOW_REG_SETTINGS 0x0203
  130. #define PDR_3861_IFRF_REG_SETTINGS 0x0204
  131. #define PDR_3861_CHAN_CALIB_SET_POINTS 0x0300
  132. #define PDR_3861_CHAN_CALIB_INTEGRATOR 0x0301
  133. #define PDR_3842_PRISM_II_NIC_CONFIG 0x0400
  134. #define PDR_PRISM_USB_ID 0x0401
  135. #define PDR_PRISM_PCI_ID 0x0402
  136. #define PDR_PRISM_PCI_IF_CONFIG 0x0403
  137. #define PDR_PRISM_PCI_PM_CONFIG 0x0404
  138. #define PDR_3861_MF_TEST_CHAN_SET_POINTS 0x0900
  139. #define PDR_3861_MF_TEST_CHAN_INTEGRATORS 0x0901
  140. /* ARM range (0x1000 - 0x1fff) */
  141. #define PDR_COUNTRY_INFORMATION 0x1000 /* obsolete */
  142. #define PDR_INTERFACE_LIST 0x1001
  143. #define PDR_HARDWARE_PLATFORM_COMPONENT_ID 0x1002
  144. #define PDR_OEM_NAME 0x1003
  145. #define PDR_PRODUCT_NAME 0x1004
  146. #define PDR_UTF8_OEM_NAME 0x1005
  147. #define PDR_UTF8_PRODUCT_NAME 0x1006
  148. #define PDR_COUNTRY_LIST 0x1007
  149. #define PDR_DEFAULT_COUNTRY 0x1008
  150. #define PDR_ANTENNA_GAIN 0x1100
  151. #define PDR_PRISM_INDIGO_PA_CALIBRATION_DATA 0x1901
  152. #define PDR_RSSI_LINEAR_APPROXIMATION 0x1902
  153. #define PDR_PRISM_PA_CAL_OUTPUT_POWER_LIMITS 0x1903
  154. #define PDR_PRISM_PA_CAL_CURVE_DATA 0x1904
  155. #define PDR_RSSI_LINEAR_APPROXIMATION_DUAL_BAND 0x1905
  156. #define PDR_PRISM_ZIF_TX_IQ_CALIBRATION 0x1906
  157. #define PDR_REGULATORY_POWER_LIMITS 0x1907
  158. #define PDR_RSSI_LINEAR_APPROXIMATION_EXTENDED 0x1908
  159. #define PDR_RADIATED_TRANSMISSION_CORRECTION 0x1909
  160. #define PDR_PRISM_TX_IQ_CALIBRATION 0x190a
  161. /* reserved range (0x2000 - 0x7fff) */
  162. /* customer range (0x8000 - 0xffff) */
  163. #define PDR_BASEBAND_REGISTERS 0x8000
  164. #define PDR_PER_CHANNEL_BASEBAND_REGISTERS 0x8001
  165. /* used by our modificated eeprom image */
  166. #define PDR_RSSI_LINEAR_APPROXIMATION_CUSTOM 0xDEAD
  167. #define PDR_RSSI_LINEAR_APPROXIMATION_CUSTOMV2 0xCAFF
  168. #define PDR_PRISM_PA_CAL_OUTPUT_POWER_LIMITS_CUSTOM 0xBEEF
  169. #define PDR_PRISM_PA_CAL_CURVE_DATA_CUSTOM 0xB05D
  170. /* Interface Definitions */
  171. #define PDR_INTERFACE_ROLE_SERVER 0x0000
  172. #define PDR_INTERFACE_ROLE_CLIENT 0x0001
  173. /* PDR definitions for default country & country list */
  174. #define PDR_COUNTRY_CERT_CODE 0x80
  175. #define PDR_COUNTRY_CERT_CODE_REAL 0x00
  176. #define PDR_COUNTRY_CERT_CODE_PSEUDO 0x80
  177. #define PDR_COUNTRY_CERT_BAND 0x40
  178. #define PDR_COUNTRY_CERT_BAND_2GHZ 0x00
  179. #define PDR_COUNTRY_CERT_BAND_5GHZ 0x40
  180. #define PDR_COUNTRY_CERT_IODOOR 0x30
  181. #define PDR_COUNTRY_CERT_IODOOR_BOTH 0x00
  182. #define PDR_COUNTRY_CERT_IODOOR_INDOOR 0x20
  183. #define PDR_COUNTRY_CERT_IODOOR_OUTDOOR 0x30
  184. #define PDR_COUNTRY_CERT_INDEX 0x0f
  185. /* Specific LMAC FW/HW variant definitions */
  186. #define PDR_SYNTH_FRONTEND_MASK 0x0007
  187. #define PDR_SYNTH_FRONTEND_DUETTE3 0x0001
  188. #define PDR_SYNTH_FRONTEND_DUETTE2 0x0002
  189. #define PDR_SYNTH_FRONTEND_FRISBEE 0x0003
  190. #define PDR_SYNTH_FRONTEND_XBOW 0x0004
  191. #define PDR_SYNTH_FRONTEND_LONGBOW 0x0005
  192. #define PDR_SYNTH_IQ_CAL_MASK 0x0018
  193. #define PDR_SYNTH_IQ_CAL_PA_DETECTOR 0x0000
  194. #define PDR_SYNTH_IQ_CAL_DISABLED 0x0008
  195. #define PDR_SYNTH_IQ_CAL_ZIF 0x0010
  196. #define PDR_SYNTH_FAA_SWITCH_MASK 0x0020
  197. #define PDR_SYNTH_FAA_SWITCH_ENABLED 0x0020
  198. #define PDR_SYNTH_24_GHZ_MASK 0x0040
  199. #define PDR_SYNTH_24_GHZ_DISABLED 0x0040
  200. #define PDR_SYNTH_5_GHZ_MASK 0x0080
  201. #define PDR_SYNTH_5_GHZ_DISABLED 0x0080
  202. #define PDR_SYNTH_RX_DIV_MASK 0x0100
  203. #define PDR_SYNTH_RX_DIV_SUPPORTED 0x0100
  204. #define PDR_SYNTH_TX_DIV_MASK 0x0200
  205. #define PDR_SYNTH_TX_DIV_SUPPORTED 0x0200
  206. #define PDR_SYNTH_ASM_MASK 0x0400
  207. #define PDR_SYNTH_ASM_XSWON 0x0400
  208. #endif /* EEPROM_H */