iwl-prph.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /*
  3. * Copyright (C) 2005-2014, 2018-2022 Intel Corporation
  4. * Copyright (C) 2013-2015 Intel Mobile Communications GmbH
  5. * Copyright (C) 2016 Intel Deutschland GmbH
  6. */
  7. #ifndef __iwl_prph_h__
  8. #define __iwl_prph_h__
  9. #include <linux/bitfield.h>
  10. /*
  11. * Registers in this file are internal, not PCI bus memory mapped.
  12. * Driver accesses these via HBUS_TARG_PRPH_* registers.
  13. */
  14. #define PRPH_BASE (0x00000)
  15. #define PRPH_END (0xFFFFF)
  16. /* APMG (power management) constants */
  17. #define APMG_BASE (PRPH_BASE + 0x3000)
  18. #define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
  19. #define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
  20. #define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
  21. #define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
  22. #define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
  23. #define APMG_RFKILL_REG (APMG_BASE + 0x0014)
  24. #define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
  25. #define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
  26. #define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
  27. #define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
  28. #define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
  29. #define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
  30. #define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
  31. #define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
  32. #define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
  33. #define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
  34. #define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
  35. #define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
  36. #define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
  37. #define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
  38. #define APMG_PCIDEV_STT_VAL_PERSIST_DIS (0x00000200)
  39. #define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
  40. #define APMG_PCIDEV_STT_VAL_WAKE_ME (0x00004000)
  41. #define APMG_RTC_INT_STT_RFKILL (0x10000000)
  42. /* Device system time */
  43. #define DEVICE_SYSTEM_TIME_REG 0xA0206C
  44. /* Device NMI register and value for 8000 family and lower hw's */
  45. #define DEVICE_SET_NMI_REG 0x00a01c30
  46. #define DEVICE_SET_NMI_VAL_DRV BIT(7)
  47. /* Device NMI register and value for 9000 family and above hw's */
  48. #define UREG_NIC_SET_NMI_DRIVER 0x00a05c10
  49. #define UREG_NIC_SET_NMI_DRIVER_NMI_FROM_DRIVER BIT(24)
  50. #define UREG_NIC_SET_NMI_DRIVER_RESET_HANDSHAKE (BIT(24) | BIT(25))
  51. /* Shared registers (0x0..0x3ff, via target indirect or periphery */
  52. #define SHR_BASE 0x00a10000
  53. /* Shared GP1 register */
  54. #define SHR_APMG_GP1_REG 0x01dc
  55. #define SHR_APMG_GP1_REG_PRPH (SHR_BASE + SHR_APMG_GP1_REG)
  56. #define SHR_APMG_GP1_WF_XTAL_LP_EN 0x00000004
  57. #define SHR_APMG_GP1_CHICKEN_BIT_SELECT 0x80000000
  58. /* Shared DL_CFG register */
  59. #define SHR_APMG_DL_CFG_REG 0x01c4
  60. #define SHR_APMG_DL_CFG_REG_PRPH (SHR_BASE + SHR_APMG_DL_CFG_REG)
  61. #define SHR_APMG_DL_CFG_RTCS_CLK_SELECTOR_MSK 0x000000c0
  62. #define SHR_APMG_DL_CFG_RTCS_CLK_INTERNAL_XTAL 0x00000080
  63. #define SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP 0x00000100
  64. /* Shared APMG_XTAL_CFG register */
  65. #define SHR_APMG_XTAL_CFG_REG 0x1c0
  66. #define SHR_APMG_XTAL_CFG_XTAL_ON_REQ 0x80000000
  67. /*
  68. * Device reset for family 8000
  69. * write to bit 24 in order to reset the CPU
  70. */
  71. #define RELEASE_CPU_RESET (0x300C)
  72. #define RELEASE_CPU_RESET_BIT BIT(24)
  73. /*****************************************************************************
  74. * 7000/3000 series SHR DTS addresses *
  75. *****************************************************************************/
  76. #define SHR_MISC_WFM_DTS_EN (0x00a10024)
  77. #define DTSC_CFG_MODE (0x00a10604)
  78. #define DTSC_VREF_AVG (0x00a10648)
  79. #define DTSC_VREF5_AVG (0x00a1064c)
  80. #define DTSC_CFG_MODE_PERIODIC (0x2)
  81. #define DTSC_PTAT_AVG (0x00a10650)
  82. /**
  83. * Tx Scheduler
  84. *
  85. * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
  86. * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
  87. * host DRAM. It steers each frame's Tx command (which contains the frame
  88. * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
  89. * device. A queue maps to only one (selectable by driver) Tx DMA channel,
  90. * but one DMA channel may take input from several queues.
  91. *
  92. * Tx DMA FIFOs have dedicated purposes.
  93. *
  94. * For 5000 series and up, they are used differently
  95. * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
  96. *
  97. * 0 -- EDCA BK (background) frames, lowest priority
  98. * 1 -- EDCA BE (best effort) frames, normal priority
  99. * 2 -- EDCA VI (video) frames, higher priority
  100. * 3 -- EDCA VO (voice) and management frames, highest priority
  101. * 4 -- unused
  102. * 5 -- unused
  103. * 6 -- unused
  104. * 7 -- Commands
  105. *
  106. * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
  107. * In addition, driver can map the remaining queues to Tx DMA/FIFO
  108. * channels 0-3 to support 11n aggregation via EDCA DMA channels.
  109. *
  110. * The driver sets up each queue to work in one of two modes:
  111. *
  112. * 1) Scheduler-Ack, in which the scheduler automatically supports a
  113. * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
  114. * contains TFDs for a unique combination of Recipient Address (RA)
  115. * and Traffic Identifier (TID), that is, traffic of a given
  116. * Quality-Of-Service (QOS) priority, destined for a single station.
  117. *
  118. * In scheduler-ack mode, the scheduler keeps track of the Tx status of
  119. * each frame within the BA window, including whether it's been transmitted,
  120. * and whether it's been acknowledged by the receiving station. The device
  121. * automatically processes block-acks received from the receiving STA,
  122. * and reschedules un-acked frames to be retransmitted (successful
  123. * Tx completion may end up being out-of-order).
  124. *
  125. * The driver must maintain the queue's Byte Count table in host DRAM
  126. * for this mode.
  127. * This mode does not support fragmentation.
  128. *
  129. * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
  130. * The device may automatically retry Tx, but will retry only one frame
  131. * at a time, until receiving ACK from receiving station, or reaching
  132. * retry limit and giving up.
  133. *
  134. * The command queue (#4/#9) must use this mode!
  135. * This mode does not require use of the Byte Count table in host DRAM.
  136. *
  137. * Driver controls scheduler operation via 3 means:
  138. * 1) Scheduler registers
  139. * 2) Shared scheduler data base in internal SRAM
  140. * 3) Shared data in host DRAM
  141. *
  142. * Initialization:
  143. *
  144. * When loading, driver should allocate memory for:
  145. * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
  146. * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
  147. * (1024 bytes for each queue).
  148. *
  149. * After receiving "Alive" response from uCode, driver must initialize
  150. * the scheduler (especially for queue #4/#9, the command queue, otherwise
  151. * the driver can't issue commands!):
  152. */
  153. #define SCD_MEM_LOWER_BOUND (0x0000)
  154. /**
  155. * Max Tx window size is the max number of contiguous TFDs that the scheduler
  156. * can keep track of at one time when creating block-ack chains of frames.
  157. * Note that "64" matches the number of ack bits in a block-ack packet.
  158. */
  159. #define SCD_WIN_SIZE 64
  160. #define SCD_FRAME_LIMIT 64
  161. #define SCD_TXFIFO_POS_TID (0)
  162. #define SCD_TXFIFO_POS_RA (4)
  163. #define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
  164. /* agn SCD */
  165. #define SCD_QUEUE_STTS_REG_POS_TXF (0)
  166. #define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
  167. #define SCD_QUEUE_STTS_REG_POS_WSL (4)
  168. #define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
  169. #define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
  170. #define SCD_QUEUE_CTX_REG1_CREDIT (0x00FFFF00)
  171. #define SCD_QUEUE_CTX_REG1_SUPER_CREDIT (0xFF000000)
  172. #define SCD_QUEUE_CTX_REG1_VAL(_n, _v) FIELD_PREP(SCD_QUEUE_CTX_REG1_ ## _n, _v)
  173. #define SCD_QUEUE_CTX_REG2_WIN_SIZE (0x0000007F)
  174. #define SCD_QUEUE_CTX_REG2_FRAME_LIMIT (0x007F0000)
  175. #define SCD_QUEUE_CTX_REG2_VAL(_n, _v) FIELD_PREP(SCD_QUEUE_CTX_REG2_ ## _n, _v)
  176. #define SCD_GP_CTRL_ENABLE_31_QUEUES BIT(0)
  177. #define SCD_GP_CTRL_AUTO_ACTIVE_MODE BIT(18)
  178. /* Context Data */
  179. #define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
  180. #define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  181. /* Tx status */
  182. #define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
  183. #define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  184. /* Translation Data */
  185. #define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
  186. #define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
  187. #define SCD_CONTEXT_QUEUE_OFFSET(x)\
  188. (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
  189. #define SCD_TX_STTS_QUEUE_OFFSET(x)\
  190. (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
  191. #define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
  192. ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
  193. #define SCD_BASE (PRPH_BASE + 0xa02c00)
  194. #define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
  195. #define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
  196. #define SCD_AIT (SCD_BASE + 0x0c)
  197. #define SCD_TXFACT (SCD_BASE + 0x10)
  198. #define SCD_ACTIVE (SCD_BASE + 0x14)
  199. #define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
  200. #define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
  201. #define SCD_AGGR_SEL (SCD_BASE + 0x248)
  202. #define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
  203. #define SCD_GP_CTRL (SCD_BASE + 0x1a8)
  204. #define SCD_EN_CTRL (SCD_BASE + 0x254)
  205. /*********************** END TX SCHEDULER *************************************/
  206. /* Oscillator clock */
  207. #define OSC_CLK (0xa04068)
  208. #define OSC_CLK_FORCE_CONTROL (0x8)
  209. #define FH_UCODE_LOAD_STATUS (0x1AF0)
  210. /*
  211. * Replacing FH_UCODE_LOAD_STATUS
  212. * This register is writen by driver and is read by uCode during boot flow.
  213. * Note this address is cleared after MAC reset.
  214. */
  215. #define UREG_UCODE_LOAD_STATUS (0xa05c40)
  216. #define UREG_CPU_INIT_RUN (0xa05c44)
  217. #define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
  218. #define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
  219. #define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
  220. #define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
  221. #define LMAC2_PRPH_OFFSET (0x100000)
  222. /* Rx FIFO */
  223. #define RXF_SIZE_ADDR (0xa00c88)
  224. #define RXF_RD_D_SPACE (0xa00c40)
  225. #define RXF_RD_WR_PTR (0xa00c50)
  226. #define RXF_RD_RD_PTR (0xa00c54)
  227. #define RXF_RD_FENCE_PTR (0xa00c4c)
  228. #define RXF_SET_FENCE_MODE (0xa00c14)
  229. #define RXF_LD_WR2FENCE (0xa00c1c)
  230. #define RXF_FIFO_RD_FENCE_INC (0xa00c68)
  231. #define RXF_SIZE_BYTE_CND_POS (7)
  232. #define RXF_SIZE_BYTE_CNT_MSK (0x3ff << RXF_SIZE_BYTE_CND_POS)
  233. #define RXF_DIFF_FROM_PREV (0x200)
  234. #define RXF2C_DIFF_FROM_PREV (0x4e00)
  235. #define RXF_LD_FENCE_OFFSET_ADDR (0xa00c10)
  236. #define RXF_FIFO_RD_FENCE_ADDR (0xa00c0c)
  237. /* Tx FIFO */
  238. #define TXF_FIFO_ITEM_CNT (0xa00438)
  239. #define TXF_WR_PTR (0xa00414)
  240. #define TXF_RD_PTR (0xa00410)
  241. #define TXF_FENCE_PTR (0xa00418)
  242. #define TXF_LOCK_FENCE (0xa00424)
  243. #define TXF_LARC_NUM (0xa0043c)
  244. #define TXF_READ_MODIFY_DATA (0xa00448)
  245. #define TXF_READ_MODIFY_ADDR (0xa0044c)
  246. /* UMAC Internal Tx Fifo */
  247. #define TXF_CPU2_FIFO_ITEM_CNT (0xA00538)
  248. #define TXF_CPU2_WR_PTR (0xA00514)
  249. #define TXF_CPU2_RD_PTR (0xA00510)
  250. #define TXF_CPU2_FENCE_PTR (0xA00518)
  251. #define TXF_CPU2_LOCK_FENCE (0xA00524)
  252. #define TXF_CPU2_NUM (0xA0053C)
  253. #define TXF_CPU2_READ_MODIFY_DATA (0xA00548)
  254. #define TXF_CPU2_READ_MODIFY_ADDR (0xA0054C)
  255. /* Radio registers access */
  256. #define RSP_RADIO_CMD (0xa02804)
  257. #define RSP_RADIO_RDDAT (0xa02814)
  258. #define RADIO_RSP_ADDR_POS (6)
  259. #define RADIO_RSP_RD_CMD (3)
  260. /* LTR control (Qu only) */
  261. #define HPM_MAC_LTR_CSR 0xa0348c
  262. #define HPM_MAC_LRT_ENABLE_ALL 0xf
  263. /* also uses CSR_LTR_* for values */
  264. #define HPM_UMAC_LTR 0xa03480
  265. /* FW monitor */
  266. #define MON_BUFF_SAMPLE_CTL (0xa03c00)
  267. #define MON_BUFF_BASE_ADDR (0xa03c1c)
  268. #define MON_BUFF_END_ADDR (0xa03c40)
  269. #define MON_BUFF_WRPTR (0xa03c44)
  270. #define MON_BUFF_CYCLE_CNT (0xa03c48)
  271. /* FW monitor family 8000 and on */
  272. #define MON_BUFF_BASE_ADDR_VER2 (0xa03c1c)
  273. #define MON_BUFF_END_ADDR_VER2 (0xa03c20)
  274. #define MON_BUFF_WRPTR_VER2 (0xa03c24)
  275. #define MON_BUFF_CYCLE_CNT_VER2 (0xa03c28)
  276. #define MON_BUFF_SHIFT_VER2 (0x8)
  277. /* FW monitor familiy AX210 and on */
  278. #define DBGC_CUR_DBGBUF_BASE_ADDR_LSB (0xd03c20)
  279. #define DBGC_CUR_DBGBUF_BASE_ADDR_MSB (0xd03c24)
  280. #define DBGC_CUR_DBGBUF_STATUS (0xd03c1c)
  281. #define DBGC_DBGBUF_WRAP_AROUND (0xd03c2c)
  282. #define DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK (0x00ffffff)
  283. #define DBGC_CUR_DBGBUF_STATUS_IDX_MSK (0x0f000000)
  284. #define MON_DMARB_RD_CTL_ADDR (0xa03c60)
  285. #define MON_DMARB_RD_DATA_ADDR (0xa03c5c)
  286. #define DBGC_IN_SAMPLE (0xa03c00)
  287. #define DBGC_OUT_CTRL (0xa03c0c)
  288. /* M2S registers */
  289. #define LDBG_M2S_BUF_WPTR (0xa0476c)
  290. #define LDBG_M2S_BUF_WRAP_CNT (0xa04774)
  291. #define LDBG_M2S_BUF_WPTR_VAL_MSK (0x000fffff)
  292. #define LDBG_M2S_BUF_WRAP_CNT_VAL_MSK (0x000fffff)
  293. /* enable the ID buf for read */
  294. #define WFPM_PS_CTL_CLR 0xA0300C
  295. #define WFMP_MAC_ADDR_0 0xA03080
  296. #define WFMP_MAC_ADDR_1 0xA03084
  297. #define LMPM_PMG_EN 0xA01CEC
  298. #define RADIO_REG_SYS_MANUAL_DFT_0 0xAD4078
  299. #define RFIC_REG_RD 0xAD0470
  300. #define WFPM_CTRL_REG 0xA03030
  301. #define WFPM_OTP_CFG1_ADDR 0x00a03098
  302. #define WFPM_OTP_CFG1_IS_JACKET_BIT BIT(4)
  303. #define WFPM_OTP_CFG1_IS_CDB_BIT BIT(5)
  304. #define WFPM_GP2 0xA030B4
  305. /* DBGI SRAM Register details */
  306. #define DBGI_SRAM_TARGET_ACCESS_RDATA_LSB 0x00A2E154
  307. #define DBGI_SRAM_TARGET_ACCESS_RDATA_MSB 0x00A2E158
  308. #define DBGI_SRAM_FIFO_POINTERS 0x00A2E148
  309. #define DBGI_SRAM_FIFO_POINTERS_WR_PTR_MSK 0x00000FFF
  310. enum {
  311. ENABLE_WFPM = BIT(31),
  312. WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK = 0x80000000,
  313. };
  314. #define CNVI_AUX_MISC_CHIP 0xA200B0
  315. #define CNVR_AUX_MISC_CHIP 0xA2B800
  316. #define CNVR_SCU_SD_REGS_SD_REG_DIG_DCDC_VTRIM 0xA29890
  317. #define CNVR_SCU_SD_REGS_SD_REG_ACTIVE_VDIG_MIRROR 0xA29938
  318. #define PREG_AUX_BUS_WPROT_0 0xA04CC0
  319. /* device family 9000 WPROT register */
  320. #define PREG_PRPH_WPROT_9000 0xA04CE0
  321. /* device family 22000 WPROT register */
  322. #define PREG_PRPH_WPROT_22000 0xA04D00
  323. #define SB_MODIFY_CFG_FLAG 0xA03088
  324. #define SB_CPU_1_STATUS 0xA01E30
  325. #define SB_CPU_2_STATUS 0xA01E34
  326. #define UMAG_SB_CPU_1_STATUS 0xA038C0
  327. #define UMAG_SB_CPU_2_STATUS 0xA038C4
  328. #define UMAG_GEN_HW_STATUS 0xA038C8
  329. #define UREG_UMAC_CURRENT_PC 0xa05c18
  330. #define UREG_LMAC1_CURRENT_PC 0xa05c1c
  331. #define UREG_LMAC2_CURRENT_PC 0xa05c20
  332. #define WFPM_LMAC1_PD_NOTIFICATION 0xa0338c
  333. #define WFPM_ARC1_PD_NOTIFICATION 0xa03044
  334. #define HPM_SECONDARY_DEVICE_STATE 0xa03404
  335. #define WFPM_MAC_OTP_CFG7_ADDR 0xa03338
  336. #define WFPM_MAC_OTP_CFG7_DATA 0xa0333c
  337. /* For UMAG_GEN_HW_STATUS reg check */
  338. enum {
  339. UMAG_GEN_HW_IS_FPGA = BIT(1),
  340. };
  341. /* FW chicken bits */
  342. #define LMPM_CHICK 0xA01FF8
  343. enum {
  344. LMPM_CHICK_EXTENDED_ADDR_SPACE = BIT(0),
  345. };
  346. /* FW chicken bits */
  347. #define LMPM_PAGE_PASS_NOTIF 0xA03824
  348. enum {
  349. LMPM_PAGE_PASS_NOTIF_POS = BIT(20),
  350. };
  351. /*
  352. * CRF ID register
  353. *
  354. * type: bits 0-11
  355. * reserved: bits 12-18
  356. * slave_exist: bit 19
  357. * dash: bits 20-23
  358. * step: bits 24-26
  359. * flavor: bits 27-31
  360. */
  361. #define REG_CRF_ID_TYPE(val) (((val) & 0x00000FFF) >> 0)
  362. #define REG_CRF_ID_SLAVE(val) (((val) & 0x00080000) >> 19)
  363. #define REG_CRF_ID_DASH(val) (((val) & 0x00F00000) >> 20)
  364. #define REG_CRF_ID_STEP(val) (((val) & 0x07000000) >> 24)
  365. #define REG_CRF_ID_FLAVOR(val) (((val) & 0xF8000000) >> 27)
  366. #define UREG_CHICK (0xA05C00)
  367. #define UREG_CHICK_MSI_ENABLE BIT(24)
  368. #define UREG_CHICK_MSIX_ENABLE BIT(25)
  369. #define SD_REG_VER 0xa29600
  370. #define SD_REG_VER_GEN2 0x00a2b800
  371. #define REG_CRF_ID_TYPE_JF_1 0x201
  372. #define REG_CRF_ID_TYPE_JF_2 0x202
  373. #define REG_CRF_ID_TYPE_HR_CDB 0x503
  374. #define REG_CRF_ID_TYPE_HR_NONE_CDB 0x504
  375. #define REG_CRF_ID_TYPE_HR_NONE_CDB_1X1 0x501
  376. #define REG_CRF_ID_TYPE_HR_NONE_CDB_CCP 0x532
  377. #define REG_CRF_ID_TYPE_GF 0x410
  378. #define REG_CRF_ID_TYPE_GF_TC 0xF08
  379. #define REG_CRF_ID_TYPE_MR 0x810
  380. #define REG_CRF_ID_TYPE_FM 0x910
  381. #define HPM_DEBUG 0xA03440
  382. #define PERSISTENCE_BIT BIT(12)
  383. #define PREG_WFPM_ACCESS BIT(12)
  384. #define HPM_HIPM_GEN_CFG 0xA03458
  385. #define HPM_HIPM_GEN_CFG_CR_PG_EN BIT(0)
  386. #define HPM_HIPM_GEN_CFG_CR_SLP_EN BIT(1)
  387. #define HPM_HIPM_GEN_CFG_CR_FORCE_ACTIVE BIT(10)
  388. #define UREG_DOORBELL_TO_ISR6 0xA05C04
  389. #define UREG_DOORBELL_TO_ISR6_NMI_BIT BIT(0)
  390. #define UREG_DOORBELL_TO_ISR6_RESET_HANDSHAKE (BIT(0) | BIT(1))
  391. #define UREG_DOORBELL_TO_ISR6_SUSPEND BIT(18)
  392. #define UREG_DOORBELL_TO_ISR6_RESUME BIT(19)
  393. #define UREG_DOORBELL_TO_ISR6_PNVM BIT(20)
  394. /*
  395. * From BZ family driver triggers this bit for suspend and resume
  396. * The driver should update CSR_IPC_SLEEP_CONTROL before triggering
  397. * this interrupt with suspend/resume value
  398. */
  399. #define UREG_DOORBELL_TO_ISR6_SLEEP_CTRL BIT(31)
  400. #define CNVI_MBOX_C 0xA3400C
  401. #define FSEQ_ERROR_CODE 0xA340C8
  402. #define FSEQ_TOP_INIT_VERSION 0xA34038
  403. #define FSEQ_CNVIO_INIT_VERSION 0xA3403C
  404. #define FSEQ_OTP_VERSION 0xA340FC
  405. #define FSEQ_TOP_CONTENT_VERSION 0xA340F4
  406. #define FSEQ_ALIVE_TOKEN 0xA340F0
  407. #define FSEQ_CNVI_ID 0xA3408C
  408. #define FSEQ_CNVR_ID 0xA34090
  409. #define IWL_D3_SLEEP_STATUS_SUSPEND 0xD3
  410. #define IWL_D3_SLEEP_STATUS_RESUME 0xD0
  411. #define WMAL_INDRCT_RD_CMD1_OPMOD_POS 28
  412. #define WMAL_INDRCT_RD_CMD1_BYTE_ADDRESS_MSK 0xFFFFF
  413. #define WMAL_CMD_READ_BURST_ACCESS 2
  414. #define WMAL_MRSPF_1 0xADFC20
  415. #define WMAL_INDRCT_RD_CMD1 0xADFD44
  416. #define WMAL_INDRCT_CMD1 0xADFC14
  417. #define WMAL_INDRCT_CMD(addr) \
  418. ((WMAL_CMD_READ_BURST_ACCESS << WMAL_INDRCT_RD_CMD1_OPMOD_POS) | \
  419. ((addr) & WMAL_INDRCT_RD_CMD1_BYTE_ADDRESS_MSK))
  420. #define WFPM_LMAC1_PS_CTL_RW 0xA03380
  421. #define WFPM_LMAC2_PS_CTL_RW 0xA033C0
  422. #define WFPM_PS_CTL_RW_PHYRF_PD_FSM_CURSTATE_MSK 0x0000000F
  423. #define WFPM_PHYRF_STATE_ON 5
  424. #define HBUS_TIMEOUT 0xA5A5A5A1
  425. #define WFPM_DPHY_OFF 0xDF10FF
  426. #define REG_OTP_MINOR 0xA0333C
  427. #endif /* __iwl_prph_h__ */