3945.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /******************************************************************************
  3. *
  4. * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
  5. *
  6. * Contact Information:
  7. * Intel Linux Wireless <[email protected]>
  8. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  9. *
  10. *****************************************************************************/
  11. #ifndef __il_3945_h__
  12. #define __il_3945_h__
  13. #include <linux/pci.h> /* for struct pci_device_id */
  14. #include <linux/kernel.h>
  15. #include <net/ieee80211_radiotap.h>
  16. /* Hardware specific file defines the PCI IDs table for that hardware module */
  17. extern const struct pci_device_id il3945_hw_card_ids[];
  18. #include "common.h"
  19. extern const struct il_ops il3945_ops;
  20. /* Highest firmware API version supported */
  21. #define IL3945_UCODE_API_MAX 2
  22. /* Lowest firmware API version supported */
  23. #define IL3945_UCODE_API_MIN 1
  24. #define IL3945_FW_PRE "iwlwifi-3945-"
  25. #define _IL3945_MODULE_FIRMWARE(api) IL3945_FW_PRE #api ".ucode"
  26. #define IL3945_MODULE_FIRMWARE(api) _IL3945_MODULE_FIRMWARE(api)
  27. /* Default noise level to report when noise measurement is not available.
  28. * This may be because we're:
  29. * 1) Not associated (4965, no beacon stats being sent to driver)
  30. * 2) Scanning (noise measurement does not apply to associated channel)
  31. * 3) Receiving CCK (3945 delivers noise info only for OFDM frames)
  32. * Use default noise value of -127 ... this is below the range of measurable
  33. * Rx dBm for either 3945 or 4965, so it can indicate "unmeasurable" to user.
  34. * Also, -127 works better than 0 when averaging frames with/without
  35. * noise info (e.g. averaging might be done in app); measured dBm values are
  36. * always negative ... using a negative value as the default keeps all
  37. * averages within an s8's (used in some apps) range of negative values. */
  38. #define IL_NOISE_MEAS_NOT_AVAILABLE (-127)
  39. /* Module parameters accessible from iwl-*.c */
  40. extern struct il_mod_params il3945_mod_params;
  41. struct il3945_rate_scale_data {
  42. u64 data;
  43. s32 success_counter;
  44. s32 success_ratio;
  45. s32 counter;
  46. s32 average_tpt;
  47. unsigned long stamp;
  48. };
  49. struct il3945_rs_sta {
  50. spinlock_t lock;
  51. struct il_priv *il;
  52. s32 *expected_tpt;
  53. unsigned long last_partial_flush;
  54. unsigned long last_flush;
  55. u32 flush_time;
  56. u32 last_tx_packets;
  57. u32 tx_packets;
  58. u8 tgg;
  59. u8 flush_pending;
  60. u8 start_rate;
  61. struct timer_list rate_scale_flush;
  62. struct il3945_rate_scale_data win[RATE_COUNT_3945];
  63. /* used to be in sta_info */
  64. int last_txrate_idx;
  65. };
  66. /*
  67. * The common struct MUST be first because it is shared between
  68. * 3945 and 4965!
  69. */
  70. struct il3945_sta_priv {
  71. struct il_station_priv_common common;
  72. struct il3945_rs_sta rs_sta;
  73. };
  74. enum il3945_antenna {
  75. IL_ANTENNA_DIVERSITY,
  76. IL_ANTENNA_MAIN,
  77. IL_ANTENNA_AUX
  78. };
  79. /*
  80. * RTS threshold here is total size [2347] minus 4 FCS bytes
  81. * Per spec:
  82. * a value of 0 means RTS on all data/management packets
  83. * a value > max MSDU size means no RTS
  84. * else RTS for data/management frames where MPDU is larger
  85. * than RTS value.
  86. */
  87. #define DEFAULT_RTS_THRESHOLD 2347U
  88. #define MIN_RTS_THRESHOLD 0U
  89. #define MAX_RTS_THRESHOLD 2347U
  90. #define MAX_MSDU_SIZE 2304U
  91. #define MAX_MPDU_SIZE 2346U
  92. #define DEFAULT_BEACON_INTERVAL 100U
  93. #define DEFAULT_SHORT_RETRY_LIMIT 7U
  94. #define DEFAULT_LONG_RETRY_LIMIT 4U
  95. #define IL_TX_FIFO_AC0 0
  96. #define IL_TX_FIFO_AC1 1
  97. #define IL_TX_FIFO_AC2 2
  98. #define IL_TX_FIFO_AC3 3
  99. #define IL_TX_FIFO_HCCA_1 5
  100. #define IL_TX_FIFO_HCCA_2 6
  101. #define IL_TX_FIFO_NONE 7
  102. #define IEEE80211_DATA_LEN 2304
  103. #define IEEE80211_4ADDR_LEN 30
  104. #define IEEE80211_HLEN (IEEE80211_4ADDR_LEN)
  105. #define IEEE80211_FRAME_LEN (IEEE80211_DATA_LEN + IEEE80211_HLEN)
  106. struct il3945_frame {
  107. union {
  108. struct ieee80211_hdr frame;
  109. struct il3945_tx_beacon_cmd beacon;
  110. u8 raw[IEEE80211_FRAME_LEN];
  111. u8 cmd[360];
  112. } u;
  113. struct list_head list;
  114. };
  115. #define SUP_RATE_11A_MAX_NUM_CHANNELS 8
  116. #define SUP_RATE_11B_MAX_NUM_CHANNELS 4
  117. #define SUP_RATE_11G_MAX_NUM_CHANNELS 12
  118. #define IL_SUPPORTED_RATES_IE_LEN 8
  119. #define SCAN_INTERVAL 100
  120. #define MAX_TID_COUNT 9
  121. #define IL_INVALID_RATE 0xFF
  122. #define IL_INVALID_VALUE -1
  123. #define STA_PS_STATUS_WAKE 0
  124. #define STA_PS_STATUS_SLEEP 1
  125. struct il3945_ibss_seq {
  126. u8 mac[ETH_ALEN];
  127. u16 seq_num;
  128. u16 frag_num;
  129. unsigned long packet_time;
  130. struct list_head list;
  131. };
  132. #define IL_RX_HDR(x) ((struct il3945_rx_frame_hdr *)(\
  133. x->u.rx_frame.stats.payload + \
  134. x->u.rx_frame.stats.phy_count))
  135. #define IL_RX_END(x) ((struct il3945_rx_frame_end *)(\
  136. IL_RX_HDR(x)->payload + \
  137. le16_to_cpu(IL_RX_HDR(x)->len)))
  138. #define IL_RX_STATS(x) (&x->u.rx_frame.stats)
  139. #define IL_RX_DATA(x) (IL_RX_HDR(x)->payload)
  140. /******************************************************************************
  141. *
  142. * Functions implemented in iwl3945-base.c which are forward declared here
  143. * for use by iwl-*.c
  144. *
  145. *****************************************************************************/
  146. int il3945_calc_db_from_ratio(int sig_ratio);
  147. void il3945_rx_replenish(void *data);
  148. void il3945_rx_queue_reset(struct il_priv *il, struct il_rx_queue *rxq);
  149. unsigned int il3945_fill_beacon_frame(struct il_priv *il,
  150. struct ieee80211_hdr *hdr, int left);
  151. int il3945_dump_nic_event_log(struct il_priv *il, bool full_log, char **buf,
  152. bool display);
  153. void il3945_dump_nic_error_log(struct il_priv *il);
  154. /******************************************************************************
  155. *
  156. * Functions implemented in iwl-[34]*.c which are forward declared here
  157. * for use by iwl3945-base.c
  158. *
  159. * NOTE: The implementation of these functions are hardware specific
  160. * which is why they are in the hardware specific files (vs. iwl-base.c)
  161. *
  162. * Naming convention --
  163. * il3945_ <-- Its part of iwlwifi (should be changed to il3945_)
  164. * il3945_hw_ <-- Hardware specific (implemented in iwl-XXXX.c by all HW)
  165. * iwlXXXX_ <-- Hardware specific (implemented in iwl-XXXX.c for XXXX)
  166. * il3945_bg_ <-- Called from work queue context
  167. * il3945_mac_ <-- mac80211 callback
  168. *
  169. ****************************************************************************/
  170. void il3945_hw_handler_setup(struct il_priv *il);
  171. void il3945_hw_setup_deferred_work(struct il_priv *il);
  172. void il3945_hw_cancel_deferred_work(struct il_priv *il);
  173. int il3945_hw_rxq_stop(struct il_priv *il);
  174. int il3945_hw_set_hw_params(struct il_priv *il);
  175. int il3945_hw_nic_init(struct il_priv *il);
  176. int il3945_hw_nic_stop_master(struct il_priv *il);
  177. void il3945_hw_txq_ctx_free(struct il_priv *il);
  178. void il3945_hw_txq_ctx_stop(struct il_priv *il);
  179. int il3945_hw_nic_reset(struct il_priv *il);
  180. int il3945_hw_txq_attach_buf_to_tfd(struct il_priv *il, struct il_tx_queue *txq,
  181. dma_addr_t addr, u16 len, u8 reset, u8 pad);
  182. void il3945_hw_txq_free_tfd(struct il_priv *il, struct il_tx_queue *txq);
  183. int il3945_hw_get_temperature(struct il_priv *il);
  184. int il3945_hw_tx_queue_init(struct il_priv *il, struct il_tx_queue *txq);
  185. unsigned int il3945_hw_get_beacon_cmd(struct il_priv *il,
  186. struct il3945_frame *frame, u8 rate);
  187. void il3945_hw_build_tx_cmd_rate(struct il_priv *il, struct il_device_cmd *cmd,
  188. struct ieee80211_tx_info *info,
  189. struct ieee80211_hdr *hdr, int sta_id);
  190. int il3945_hw_reg_send_txpower(struct il_priv *il);
  191. int il3945_hw_reg_set_txpower(struct il_priv *il, s8 power);
  192. void il3945_hdl_stats(struct il_priv *il, struct il_rx_buf *rxb);
  193. void il3945_hdl_c_stats(struct il_priv *il, struct il_rx_buf *rxb);
  194. void il3945_disable_events(struct il_priv *il);
  195. int il4965_get_temperature(const struct il_priv *il);
  196. void il3945_post_associate(struct il_priv *il);
  197. void il3945_config_ap(struct il_priv *il);
  198. int il3945_commit_rxon(struct il_priv *il);
  199. /**
  200. * il3945_hw_find_station - Find station id for a given BSSID
  201. * @bssid: MAC address of station ID to find
  202. *
  203. * NOTE: This should not be hardware specific but the code has
  204. * not yet been merged into a single common layer for managing the
  205. * station tables.
  206. */
  207. u8 il3945_hw_find_station(struct il_priv *il, const u8 *bssid);
  208. __le32 il3945_get_antenna_flags(const struct il_priv *il);
  209. int il3945_init_hw_rate_table(struct il_priv *il);
  210. void il3945_reg_txpower_periodic(struct il_priv *il);
  211. int il3945_txpower_set_from_eeprom(struct il_priv *il);
  212. int il3945_rs_next_rate(struct il_priv *il, int rate);
  213. /* scanning */
  214. int il3945_request_scan(struct il_priv *il, struct ieee80211_vif *vif);
  215. void il3945_post_scan(struct il_priv *il);
  216. /* rates */
  217. extern const struct il3945_rate_info il3945_rates[RATE_COUNT_3945];
  218. /* RSSI to dBm */
  219. #define IL39_RSSI_OFFSET 95
  220. /*
  221. * EEPROM related constants, enums, and structures.
  222. */
  223. #define EEPROM_SKU_CAP_OP_MODE_MRC (1 << 7)
  224. /*
  225. * Mapping of a Tx power level, at factory calibration temperature,
  226. * to a radio/DSP gain table idx.
  227. * One for each of 5 "sample" power levels in each band.
  228. * v_det is measured at the factory, using the 3945's built-in power amplifier
  229. * (PA) output voltage detector. This same detector is used during Tx of
  230. * long packets in normal operation to provide feedback as to proper output
  231. * level.
  232. * Data copied from EEPROM.
  233. * DO NOT ALTER THIS STRUCTURE!!!
  234. */
  235. struct il3945_eeprom_txpower_sample {
  236. u8 gain_idx; /* idx into power (gain) setup table ... */
  237. s8 power; /* ... for this pwr level for this chnl group */
  238. u16 v_det; /* PA output voltage */
  239. } __packed;
  240. /*
  241. * Mappings of Tx power levels -> nominal radio/DSP gain table idxes.
  242. * One for each channel group (a.k.a. "band") (1 for BG, 4 for A).
  243. * Tx power setup code interpolates between the 5 "sample" power levels
  244. * to determine the nominal setup for a requested power level.
  245. * Data copied from EEPROM.
  246. * DO NOT ALTER THIS STRUCTURE!!!
  247. */
  248. struct il3945_eeprom_txpower_group {
  249. struct il3945_eeprom_txpower_sample samples[5]; /* 5 power levels */
  250. s32 a, b, c, d, e; /* coefficients for voltage->power
  251. * formula (signed) */
  252. s32 Fa, Fb, Fc, Fd, Fe; /* these modify coeffs based on
  253. * frequency (signed) */
  254. s8 saturation_power; /* highest power possible by h/w in this
  255. * band */
  256. u8 group_channel; /* "representative" channel # in this band */
  257. s16 temperature; /* h/w temperature at factory calib this band
  258. * (signed) */
  259. } __packed;
  260. /*
  261. * Temperature-based Tx-power compensation data, not band-specific.
  262. * These coefficients are use to modify a/b/c/d/e coeffs based on
  263. * difference between current temperature and factory calib temperature.
  264. * Data copied from EEPROM.
  265. */
  266. struct il3945_eeprom_temperature_corr {
  267. u32 Ta;
  268. u32 Tb;
  269. u32 Tc;
  270. u32 Td;
  271. u32 Te;
  272. } __packed;
  273. /*
  274. * EEPROM map
  275. */
  276. struct il3945_eeprom {
  277. u8 reserved0[16];
  278. u16 device_id; /* abs.ofs: 16 */
  279. u8 reserved1[2];
  280. u16 pmc; /* abs.ofs: 20 */
  281. u8 reserved2[20];
  282. u8 mac_address[6]; /* abs.ofs: 42 */
  283. u8 reserved3[58];
  284. u16 board_revision; /* abs.ofs: 106 */
  285. u8 reserved4[11];
  286. u8 board_pba_number[9]; /* abs.ofs: 119 */
  287. u8 reserved5[8];
  288. u16 version; /* abs.ofs: 136 */
  289. u8 sku_cap; /* abs.ofs: 138 */
  290. u8 leds_mode; /* abs.ofs: 139 */
  291. u16 oem_mode;
  292. u16 wowlan_mode; /* abs.ofs: 142 */
  293. u16 leds_time_interval; /* abs.ofs: 144 */
  294. u8 leds_off_time; /* abs.ofs: 146 */
  295. u8 leds_on_time; /* abs.ofs: 147 */
  296. u8 almgor_m_version; /* abs.ofs: 148 */
  297. u8 antenna_switch_type; /* abs.ofs: 149 */
  298. u8 reserved6[42];
  299. u8 sku_id[4]; /* abs.ofs: 192 */
  300. /*
  301. * Per-channel regulatory data.
  302. *
  303. * Each channel that *might* be supported by 3945 has a fixed location
  304. * in EEPROM containing EEPROM_CHANNEL_* usage flags (LSB) and max regulatory
  305. * txpower (MSB).
  306. *
  307. * Entries immediately below are for 20 MHz channel width.
  308. *
  309. * 2.4 GHz channels 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
  310. */
  311. u16 band_1_count; /* abs.ofs: 196 */
  312. struct il_eeprom_channel band_1_channels[14]; /* abs.ofs: 198 */
  313. /*
  314. * 4.9 GHz channels 183, 184, 185, 187, 188, 189, 192, 196,
  315. * 5.0 GHz channels 7, 8, 11, 12, 16
  316. * (4915-5080MHz) (none of these is ever supported)
  317. */
  318. u16 band_2_count; /* abs.ofs: 226 */
  319. struct il_eeprom_channel band_2_channels[13]; /* abs.ofs: 228 */
  320. /*
  321. * 5.2 GHz channels 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
  322. * (5170-5320MHz)
  323. */
  324. u16 band_3_count; /* abs.ofs: 254 */
  325. struct il_eeprom_channel band_3_channels[12]; /* abs.ofs: 256 */
  326. /*
  327. * 5.5 GHz channels 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
  328. * (5500-5700MHz)
  329. */
  330. u16 band_4_count; /* abs.ofs: 280 */
  331. struct il_eeprom_channel band_4_channels[11]; /* abs.ofs: 282 */
  332. /*
  333. * 5.7 GHz channels 145, 149, 153, 157, 161, 165
  334. * (5725-5825MHz)
  335. */
  336. u16 band_5_count; /* abs.ofs: 304 */
  337. struct il_eeprom_channel band_5_channels[6]; /* abs.ofs: 306 */
  338. u8 reserved9[194];
  339. /*
  340. * 3945 Txpower calibration data.
  341. */
  342. #define IL_NUM_TX_CALIB_GROUPS 5
  343. struct il3945_eeprom_txpower_group groups[IL_NUM_TX_CALIB_GROUPS];
  344. /* abs.ofs: 512 */
  345. struct il3945_eeprom_temperature_corr corrections; /* abs.ofs: 832 */
  346. u8 reserved16[172]; /* fill out to full 1024 byte block */
  347. } __packed;
  348. #define IL3945_EEPROM_IMG_SIZE 1024
  349. /* End of EEPROM */
  350. #define PCI_CFG_REV_ID_BIT_BASIC_SKU (0x40) /* bit 6 */
  351. #define PCI_CFG_REV_ID_BIT_RTP (0x80) /* bit 7 */
  352. /* 4 DATA + 1 CMD. There are 2 HCCA queues that are not used. */
  353. #define IL39_NUM_QUEUES 5
  354. #define IL39_CMD_QUEUE_NUM 4
  355. #define IL_DEFAULT_TX_RETRY 15
  356. /*********************************************/
  357. #define RFD_SIZE 4
  358. #define NUM_TFD_CHUNKS 4
  359. #define TFD_CTL_COUNT_SET(n) (n << 24)
  360. #define TFD_CTL_COUNT_GET(ctl) ((ctl >> 24) & 7)
  361. #define TFD_CTL_PAD_SET(n) (n << 28)
  362. #define TFD_CTL_PAD_GET(ctl) (ctl >> 28)
  363. /* Sizes and addresses for instruction and data memory (SRAM) in
  364. * 3945's embedded processor. Driver access is via HBUS_TARG_MEM_* regs. */
  365. #define IL39_RTC_INST_LOWER_BOUND (0x000000)
  366. #define IL39_RTC_INST_UPPER_BOUND (0x014000)
  367. #define IL39_RTC_DATA_LOWER_BOUND (0x800000)
  368. #define IL39_RTC_DATA_UPPER_BOUND (0x808000)
  369. #define IL39_RTC_INST_SIZE (IL39_RTC_INST_UPPER_BOUND - \
  370. IL39_RTC_INST_LOWER_BOUND)
  371. #define IL39_RTC_DATA_SIZE (IL39_RTC_DATA_UPPER_BOUND - \
  372. IL39_RTC_DATA_LOWER_BOUND)
  373. #define IL39_MAX_INST_SIZE IL39_RTC_INST_SIZE
  374. #define IL39_MAX_DATA_SIZE IL39_RTC_DATA_SIZE
  375. /* Size of uCode instruction memory in bootstrap state machine */
  376. #define IL39_MAX_BSM_SIZE IL39_RTC_INST_SIZE
  377. static inline int
  378. il3945_hw_valid_rtc_data_addr(u32 addr)
  379. {
  380. return (addr >= IL39_RTC_DATA_LOWER_BOUND &&
  381. addr < IL39_RTC_DATA_UPPER_BOUND);
  382. }
  383. /* Base physical address of il3945_shared is provided to FH39_TSSR_CBB_BASE
  384. * and &il3945_shared.rx_read_ptr[0] is provided to FH39_RCSR_RPTR_ADDR(0) */
  385. struct il3945_shared {
  386. __le32 tx_base_ptr[8];
  387. } __packed;
  388. /************************************/
  389. /* iwl3945 Flow Handler Definitions */
  390. /************************************/
  391. /**
  392. * This I/O area is directly read/writable by driver (e.g. Linux uses writel())
  393. * Addresses are offsets from device's PCI hardware base address.
  394. */
  395. #define FH39_MEM_LOWER_BOUND (0x0800)
  396. #define FH39_MEM_UPPER_BOUND (0x1000)
  397. #define FH39_CBCC_TBL (FH39_MEM_LOWER_BOUND + 0x140)
  398. #define FH39_TFDB_TBL (FH39_MEM_LOWER_BOUND + 0x180)
  399. #define FH39_RCSR_TBL (FH39_MEM_LOWER_BOUND + 0x400)
  400. #define FH39_RSSR_TBL (FH39_MEM_LOWER_BOUND + 0x4c0)
  401. #define FH39_TCSR_TBL (FH39_MEM_LOWER_BOUND + 0x500)
  402. #define FH39_TSSR_TBL (FH39_MEM_LOWER_BOUND + 0x680)
  403. /* TFDB (Transmit Frame Buffer Descriptor) */
  404. #define FH39_TFDB(_ch, buf) (FH39_TFDB_TBL + \
  405. ((_ch) * 2 + (buf)) * 0x28)
  406. #define FH39_TFDB_CHNL_BUF_CTRL_REG(_ch) (FH39_TFDB_TBL + 0x50 * (_ch))
  407. /* CBCC channel is [0,2] */
  408. #define FH39_CBCC(_ch) (FH39_CBCC_TBL + (_ch) * 0x8)
  409. #define FH39_CBCC_CTRL(_ch) (FH39_CBCC(_ch) + 0x00)
  410. #define FH39_CBCC_BASE(_ch) (FH39_CBCC(_ch) + 0x04)
  411. /* RCSR channel is [0,2] */
  412. #define FH39_RCSR(_ch) (FH39_RCSR_TBL + (_ch) * 0x40)
  413. #define FH39_RCSR_CONFIG(_ch) (FH39_RCSR(_ch) + 0x00)
  414. #define FH39_RCSR_RBD_BASE(_ch) (FH39_RCSR(_ch) + 0x04)
  415. #define FH39_RCSR_WPTR(_ch) (FH39_RCSR(_ch) + 0x20)
  416. #define FH39_RCSR_RPTR_ADDR(_ch) (FH39_RCSR(_ch) + 0x24)
  417. #define FH39_RSCSR_CHNL0_WPTR (FH39_RCSR_WPTR(0))
  418. /* RSSR */
  419. #define FH39_RSSR_CTRL (FH39_RSSR_TBL + 0x000)
  420. #define FH39_RSSR_STATUS (FH39_RSSR_TBL + 0x004)
  421. /* TCSR */
  422. #define FH39_TCSR(_ch) (FH39_TCSR_TBL + (_ch) * 0x20)
  423. #define FH39_TCSR_CONFIG(_ch) (FH39_TCSR(_ch) + 0x00)
  424. #define FH39_TCSR_CREDIT(_ch) (FH39_TCSR(_ch) + 0x04)
  425. #define FH39_TCSR_BUFF_STTS(_ch) (FH39_TCSR(_ch) + 0x08)
  426. /* TSSR */
  427. #define FH39_TSSR_CBB_BASE (FH39_TSSR_TBL + 0x000)
  428. #define FH39_TSSR_MSG_CONFIG (FH39_TSSR_TBL + 0x008)
  429. #define FH39_TSSR_TX_STATUS (FH39_TSSR_TBL + 0x010)
  430. /* DBM */
  431. #define FH39_SRVC_CHNL (6)
  432. #define FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE (20)
  433. #define FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH (4)
  434. #define FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN (0x08000000)
  435. #define FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE (0x80000000)
  436. #define FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE (0x20000000)
  437. #define FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 (0x01000000)
  438. #define FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST (0x00001000)
  439. #define FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH (0x00000000)
  440. #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF (0x00000000)
  441. #define FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_DRIVER (0x00000001)
  442. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE_VAL (0x00000000)
  443. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL (0x00000008)
  444. #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD (0x00200000)
  445. #define FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT (0x00000000)
  446. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE (0x00000000)
  447. #define FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE (0x80000000)
  448. #define FH39_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID (0x00004000)
  449. #define FH39_TCSR_CHNL_TX_BUF_STS_REG_BIT_TFDB_WPTR (0x00000001)
  450. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON (0xFF000000)
  451. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON (0x00FF0000)
  452. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B (0x00000400)
  453. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON (0x00000100)
  454. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON (0x00000080)
  455. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH (0x00000020)
  456. #define FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH (0x00000005)
  457. #define FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) (BIT(_ch) << 24)
  458. #define FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch) (BIT(_ch) << 16)
  459. #define FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(_ch) \
  460. (FH39_TSSR_TX_STATUS_REG_BIT_BUFS_EMPTY(_ch) | \
  461. FH39_TSSR_TX_STATUS_REG_BIT_NO_PEND_REQ(_ch))
  462. #define FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE (0x01000000)
  463. struct il3945_tfd_tb {
  464. __le32 addr;
  465. __le32 len;
  466. } __packed;
  467. struct il3945_tfd {
  468. __le32 control_flags;
  469. struct il3945_tfd_tb tbs[4];
  470. u8 __pad[28];
  471. } __packed;
  472. #ifdef CONFIG_IWLEGACY_DEBUGFS
  473. extern const struct il_debugfs_ops il3945_debugfs_ops;
  474. #endif
  475. #endif