main.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. Broadcom B43 wireless driver
  4. Copyright (c) 2005 Martin Langer <[email protected]>
  5. Copyright (c) 2005 Stefano Brivio <[email protected]>
  6. Copyright (c) 2005-2009 Michael Buesch <[email protected]>
  7. Copyright (c) 2005 Danny van Dyk <[email protected]>
  8. Copyright (c) 2005 Andreas Jaggi <[email protected]>
  9. Copyright (c) 2010-2011 Rafał Miłecki <[email protected]>
  10. SDIO support
  11. Copyright (c) 2009 Albert Herranz <[email protected]>
  12. Some parts of the code in this file are derived from the ipw2200
  13. driver Copyright(c) 2003 - 2004 Intel Corporation.
  14. */
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/if_arp.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/firmware.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/skbuff.h>
  23. #include <linux/io.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/slab.h>
  26. #include <asm/unaligned.h>
  27. #include "b43.h"
  28. #include "main.h"
  29. #include "debugfs.h"
  30. #include "phy_common.h"
  31. #include "phy_g.h"
  32. #include "phy_n.h"
  33. #include "dma.h"
  34. #include "pio.h"
  35. #include "sysfs.h"
  36. #include "xmit.h"
  37. #include "lo.h"
  38. #include "sdio.h"
  39. #include <linux/mmc/sdio_func.h>
  40. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  41. MODULE_AUTHOR("Martin Langer");
  42. MODULE_AUTHOR("Stefano Brivio");
  43. MODULE_AUTHOR("Michael Buesch");
  44. MODULE_AUTHOR("Gábor Stefanik");
  45. MODULE_AUTHOR("Rafał Miłecki");
  46. MODULE_LICENSE("GPL");
  47. MODULE_FIRMWARE("b43/ucode11.fw");
  48. MODULE_FIRMWARE("b43/ucode13.fw");
  49. MODULE_FIRMWARE("b43/ucode14.fw");
  50. MODULE_FIRMWARE("b43/ucode15.fw");
  51. MODULE_FIRMWARE("b43/ucode16_lp.fw");
  52. MODULE_FIRMWARE("b43/ucode16_mimo.fw");
  53. MODULE_FIRMWARE("b43/ucode24_lcn.fw");
  54. MODULE_FIRMWARE("b43/ucode25_lcn.fw");
  55. MODULE_FIRMWARE("b43/ucode25_mimo.fw");
  56. MODULE_FIRMWARE("b43/ucode26_mimo.fw");
  57. MODULE_FIRMWARE("b43/ucode29_mimo.fw");
  58. MODULE_FIRMWARE("b43/ucode33_lcn40.fw");
  59. MODULE_FIRMWARE("b43/ucode30_mimo.fw");
  60. MODULE_FIRMWARE("b43/ucode5.fw");
  61. MODULE_FIRMWARE("b43/ucode40.fw");
  62. MODULE_FIRMWARE("b43/ucode42.fw");
  63. MODULE_FIRMWARE("b43/ucode9.fw");
  64. static int modparam_bad_frames_preempt;
  65. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  66. MODULE_PARM_DESC(bad_frames_preempt,
  67. "enable(1) / disable(0) Bad Frames Preemption");
  68. static char modparam_fwpostfix[16];
  69. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  70. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  71. static int modparam_hwpctl;
  72. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  73. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  74. static int modparam_nohwcrypt;
  75. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  76. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  77. static int modparam_hwtkip;
  78. module_param_named(hwtkip, modparam_hwtkip, int, 0444);
  79. MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
  80. static int modparam_qos = 1;
  81. module_param_named(qos, modparam_qos, int, 0444);
  82. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  83. static int modparam_btcoex = 1;
  84. module_param_named(btcoex, modparam_btcoex, int, 0444);
  85. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
  86. int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
  87. module_param_named(verbose, b43_modparam_verbose, int, 0644);
  88. MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
  89. static int b43_modparam_pio;
  90. module_param_named(pio, b43_modparam_pio, int, 0644);
  91. MODULE_PARM_DESC(pio, "Use PIO accesses by default: 0=DMA, 1=PIO");
  92. static int modparam_allhwsupport = !IS_ENABLED(CONFIG_BRCMSMAC);
  93. module_param_named(allhwsupport, modparam_allhwsupport, int, 0444);
  94. MODULE_PARM_DESC(allhwsupport, "Enable support for all hardware (even it if overlaps with the brcmsmac driver)");
  95. #ifdef CONFIG_B43_BCMA
  96. static const struct bcma_device_id b43_bcma_tbl[] = {
  97. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x11, BCMA_ANY_CLASS),
  98. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x15, BCMA_ANY_CLASS),
  99. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x17, BCMA_ANY_CLASS),
  100. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x18, BCMA_ANY_CLASS),
  101. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1C, BCMA_ANY_CLASS),
  102. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1D, BCMA_ANY_CLASS),
  103. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x1E, BCMA_ANY_CLASS),
  104. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x28, BCMA_ANY_CLASS),
  105. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_80211, 0x2A, BCMA_ANY_CLASS),
  106. {},
  107. };
  108. MODULE_DEVICE_TABLE(bcma, b43_bcma_tbl);
  109. #endif
  110. #ifdef CONFIG_B43_SSB
  111. static const struct ssb_device_id b43_ssb_tbl[] = {
  112. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  113. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  114. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  115. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  116. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  117. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  118. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
  119. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  120. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
  121. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
  122. {},
  123. };
  124. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  125. #endif
  126. /* Channel and ratetables are shared for all devices.
  127. * They can't be const, because ieee80211 puts some precalculated
  128. * data in there. This data is the same for all devices, so we don't
  129. * get concurrency issues */
  130. #define RATETAB_ENT(_rateid, _flags) \
  131. { \
  132. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  133. .hw_value = (_rateid), \
  134. .flags = (_flags), \
  135. }
  136. /*
  137. * NOTE: When changing this, sync with xmit.c's
  138. * b43_plcp_get_bitrate_idx_* functions!
  139. */
  140. static struct ieee80211_rate __b43_ratetable[] = {
  141. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  142. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  143. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  144. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  145. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  146. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  147. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  148. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  149. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  150. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  151. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  152. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  153. };
  154. #define b43_a_ratetable (__b43_ratetable + 4)
  155. #define b43_a_ratetable_size 8
  156. #define b43_b_ratetable (__b43_ratetable + 0)
  157. #define b43_b_ratetable_size 4
  158. #define b43_g_ratetable (__b43_ratetable + 0)
  159. #define b43_g_ratetable_size 12
  160. #define CHAN2G(_channel, _freq, _flags) { \
  161. .band = NL80211_BAND_2GHZ, \
  162. .center_freq = (_freq), \
  163. .hw_value = (_channel), \
  164. .flags = (_flags), \
  165. .max_antenna_gain = 0, \
  166. .max_power = 30, \
  167. }
  168. static struct ieee80211_channel b43_2ghz_chantable[] = {
  169. CHAN2G(1, 2412, 0),
  170. CHAN2G(2, 2417, 0),
  171. CHAN2G(3, 2422, 0),
  172. CHAN2G(4, 2427, 0),
  173. CHAN2G(5, 2432, 0),
  174. CHAN2G(6, 2437, 0),
  175. CHAN2G(7, 2442, 0),
  176. CHAN2G(8, 2447, 0),
  177. CHAN2G(9, 2452, 0),
  178. CHAN2G(10, 2457, 0),
  179. CHAN2G(11, 2462, 0),
  180. CHAN2G(12, 2467, 0),
  181. CHAN2G(13, 2472, 0),
  182. CHAN2G(14, 2484, 0),
  183. };
  184. /* No support for the last 3 channels (12, 13, 14) */
  185. #define b43_2ghz_chantable_limited_size 11
  186. #undef CHAN2G
  187. #define CHAN4G(_channel, _flags) { \
  188. .band = NL80211_BAND_5GHZ, \
  189. .center_freq = 4000 + (5 * (_channel)), \
  190. .hw_value = (_channel), \
  191. .flags = (_flags), \
  192. .max_antenna_gain = 0, \
  193. .max_power = 30, \
  194. }
  195. #define CHAN5G(_channel, _flags) { \
  196. .band = NL80211_BAND_5GHZ, \
  197. .center_freq = 5000 + (5 * (_channel)), \
  198. .hw_value = (_channel), \
  199. .flags = (_flags), \
  200. .max_antenna_gain = 0, \
  201. .max_power = 30, \
  202. }
  203. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  204. CHAN4G(184, 0), CHAN4G(186, 0),
  205. CHAN4G(188, 0), CHAN4G(190, 0),
  206. CHAN4G(192, 0), CHAN4G(194, 0),
  207. CHAN4G(196, 0), CHAN4G(198, 0),
  208. CHAN4G(200, 0), CHAN4G(202, 0),
  209. CHAN4G(204, 0), CHAN4G(206, 0),
  210. CHAN4G(208, 0), CHAN4G(210, 0),
  211. CHAN4G(212, 0), CHAN4G(214, 0),
  212. CHAN4G(216, 0), CHAN4G(218, 0),
  213. CHAN4G(220, 0), CHAN4G(222, 0),
  214. CHAN4G(224, 0), CHAN4G(226, 0),
  215. CHAN4G(228, 0),
  216. CHAN5G(32, 0), CHAN5G(34, 0),
  217. CHAN5G(36, 0), CHAN5G(38, 0),
  218. CHAN5G(40, 0), CHAN5G(42, 0),
  219. CHAN5G(44, 0), CHAN5G(46, 0),
  220. CHAN5G(48, 0), CHAN5G(50, 0),
  221. CHAN5G(52, 0), CHAN5G(54, 0),
  222. CHAN5G(56, 0), CHAN5G(58, 0),
  223. CHAN5G(60, 0), CHAN5G(62, 0),
  224. CHAN5G(64, 0), CHAN5G(66, 0),
  225. CHAN5G(68, 0), CHAN5G(70, 0),
  226. CHAN5G(72, 0), CHAN5G(74, 0),
  227. CHAN5G(76, 0), CHAN5G(78, 0),
  228. CHAN5G(80, 0), CHAN5G(82, 0),
  229. CHAN5G(84, 0), CHAN5G(86, 0),
  230. CHAN5G(88, 0), CHAN5G(90, 0),
  231. CHAN5G(92, 0), CHAN5G(94, 0),
  232. CHAN5G(96, 0), CHAN5G(98, 0),
  233. CHAN5G(100, 0), CHAN5G(102, 0),
  234. CHAN5G(104, 0), CHAN5G(106, 0),
  235. CHAN5G(108, 0), CHAN5G(110, 0),
  236. CHAN5G(112, 0), CHAN5G(114, 0),
  237. CHAN5G(116, 0), CHAN5G(118, 0),
  238. CHAN5G(120, 0), CHAN5G(122, 0),
  239. CHAN5G(124, 0), CHAN5G(126, 0),
  240. CHAN5G(128, 0), CHAN5G(130, 0),
  241. CHAN5G(132, 0), CHAN5G(134, 0),
  242. CHAN5G(136, 0), CHAN5G(138, 0),
  243. CHAN5G(140, 0), CHAN5G(142, 0),
  244. CHAN5G(144, 0), CHAN5G(145, 0),
  245. CHAN5G(146, 0), CHAN5G(147, 0),
  246. CHAN5G(148, 0), CHAN5G(149, 0),
  247. CHAN5G(150, 0), CHAN5G(151, 0),
  248. CHAN5G(152, 0), CHAN5G(153, 0),
  249. CHAN5G(154, 0), CHAN5G(155, 0),
  250. CHAN5G(156, 0), CHAN5G(157, 0),
  251. CHAN5G(158, 0), CHAN5G(159, 0),
  252. CHAN5G(160, 0), CHAN5G(161, 0),
  253. CHAN5G(162, 0), CHAN5G(163, 0),
  254. CHAN5G(164, 0), CHAN5G(165, 0),
  255. CHAN5G(166, 0), CHAN5G(168, 0),
  256. CHAN5G(170, 0), CHAN5G(172, 0),
  257. CHAN5G(174, 0), CHAN5G(176, 0),
  258. CHAN5G(178, 0), CHAN5G(180, 0),
  259. CHAN5G(182, 0),
  260. };
  261. static struct ieee80211_channel b43_5ghz_nphy_chantable_limited[] = {
  262. CHAN5G(36, 0), CHAN5G(40, 0),
  263. CHAN5G(44, 0), CHAN5G(48, 0),
  264. CHAN5G(149, 0), CHAN5G(153, 0),
  265. CHAN5G(157, 0), CHAN5G(161, 0),
  266. CHAN5G(165, 0),
  267. };
  268. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  269. CHAN5G(34, 0), CHAN5G(36, 0),
  270. CHAN5G(38, 0), CHAN5G(40, 0),
  271. CHAN5G(42, 0), CHAN5G(44, 0),
  272. CHAN5G(46, 0), CHAN5G(48, 0),
  273. CHAN5G(52, 0), CHAN5G(56, 0),
  274. CHAN5G(60, 0), CHAN5G(64, 0),
  275. CHAN5G(100, 0), CHAN5G(104, 0),
  276. CHAN5G(108, 0), CHAN5G(112, 0),
  277. CHAN5G(116, 0), CHAN5G(120, 0),
  278. CHAN5G(124, 0), CHAN5G(128, 0),
  279. CHAN5G(132, 0), CHAN5G(136, 0),
  280. CHAN5G(140, 0), CHAN5G(149, 0),
  281. CHAN5G(153, 0), CHAN5G(157, 0),
  282. CHAN5G(161, 0), CHAN5G(165, 0),
  283. CHAN5G(184, 0), CHAN5G(188, 0),
  284. CHAN5G(192, 0), CHAN5G(196, 0),
  285. CHAN5G(200, 0), CHAN5G(204, 0),
  286. CHAN5G(208, 0), CHAN5G(212, 0),
  287. CHAN5G(216, 0),
  288. };
  289. #undef CHAN4G
  290. #undef CHAN5G
  291. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  292. .band = NL80211_BAND_5GHZ,
  293. .channels = b43_5ghz_nphy_chantable,
  294. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  295. .bitrates = b43_a_ratetable,
  296. .n_bitrates = b43_a_ratetable_size,
  297. };
  298. static struct ieee80211_supported_band b43_band_5GHz_nphy_limited = {
  299. .band = NL80211_BAND_5GHZ,
  300. .channels = b43_5ghz_nphy_chantable_limited,
  301. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable_limited),
  302. .bitrates = b43_a_ratetable,
  303. .n_bitrates = b43_a_ratetable_size,
  304. };
  305. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  306. .band = NL80211_BAND_5GHZ,
  307. .channels = b43_5ghz_aphy_chantable,
  308. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  309. .bitrates = b43_a_ratetable,
  310. .n_bitrates = b43_a_ratetable_size,
  311. };
  312. static struct ieee80211_supported_band b43_band_2GHz = {
  313. .band = NL80211_BAND_2GHZ,
  314. .channels = b43_2ghz_chantable,
  315. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  316. .bitrates = b43_g_ratetable,
  317. .n_bitrates = b43_g_ratetable_size,
  318. };
  319. static struct ieee80211_supported_band b43_band_2ghz_limited = {
  320. .band = NL80211_BAND_2GHZ,
  321. .channels = b43_2ghz_chantable,
  322. .n_channels = b43_2ghz_chantable_limited_size,
  323. .bitrates = b43_g_ratetable,
  324. .n_bitrates = b43_g_ratetable_size,
  325. };
  326. static void b43_wireless_core_exit(struct b43_wldev *dev);
  327. static int b43_wireless_core_init(struct b43_wldev *dev);
  328. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
  329. static int b43_wireless_core_start(struct b43_wldev *dev);
  330. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  331. struct ieee80211_vif *vif,
  332. struct ieee80211_bss_conf *conf,
  333. u64 changed);
  334. static int b43_ratelimit(struct b43_wl *wl)
  335. {
  336. if (!wl || !wl->current_dev)
  337. return 1;
  338. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  339. return 1;
  340. /* We are up and running.
  341. * Ratelimit the messages to avoid DoS over the net. */
  342. return net_ratelimit();
  343. }
  344. void b43info(struct b43_wl *wl, const char *fmt, ...)
  345. {
  346. struct va_format vaf;
  347. va_list args;
  348. if (b43_modparam_verbose < B43_VERBOSITY_INFO)
  349. return;
  350. if (!b43_ratelimit(wl))
  351. return;
  352. va_start(args, fmt);
  353. vaf.fmt = fmt;
  354. vaf.va = &args;
  355. printk(KERN_INFO "b43-%s: %pV",
  356. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  357. va_end(args);
  358. }
  359. void b43err(struct b43_wl *wl, const char *fmt, ...)
  360. {
  361. struct va_format vaf;
  362. va_list args;
  363. if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
  364. return;
  365. if (!b43_ratelimit(wl))
  366. return;
  367. va_start(args, fmt);
  368. vaf.fmt = fmt;
  369. vaf.va = &args;
  370. printk(KERN_ERR "b43-%s ERROR: %pV",
  371. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  372. va_end(args);
  373. }
  374. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  375. {
  376. struct va_format vaf;
  377. va_list args;
  378. if (b43_modparam_verbose < B43_VERBOSITY_WARN)
  379. return;
  380. if (!b43_ratelimit(wl))
  381. return;
  382. va_start(args, fmt);
  383. vaf.fmt = fmt;
  384. vaf.va = &args;
  385. printk(KERN_WARNING "b43-%s warning: %pV",
  386. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  387. va_end(args);
  388. }
  389. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  390. {
  391. struct va_format vaf;
  392. va_list args;
  393. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  394. return;
  395. va_start(args, fmt);
  396. vaf.fmt = fmt;
  397. vaf.va = &args;
  398. printk(KERN_DEBUG "b43-%s debug: %pV",
  399. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan", &vaf);
  400. va_end(args);
  401. }
  402. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  403. {
  404. u32 macctl;
  405. B43_WARN_ON(offset % 4 != 0);
  406. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  407. if (macctl & B43_MACCTL_BE)
  408. val = swab32(val);
  409. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  410. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  411. }
  412. static inline void b43_shm_control_word(struct b43_wldev *dev,
  413. u16 routing, u16 offset)
  414. {
  415. u32 control;
  416. /* "offset" is the WORD offset. */
  417. control = routing;
  418. control <<= 16;
  419. control |= offset;
  420. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  421. }
  422. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  423. {
  424. u32 ret;
  425. if (routing == B43_SHM_SHARED) {
  426. B43_WARN_ON(offset & 0x0001);
  427. if (offset & 0x0003) {
  428. /* Unaligned access */
  429. b43_shm_control_word(dev, routing, offset >> 2);
  430. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  431. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  432. ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
  433. goto out;
  434. }
  435. offset >>= 2;
  436. }
  437. b43_shm_control_word(dev, routing, offset);
  438. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  439. out:
  440. return ret;
  441. }
  442. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  443. {
  444. u16 ret;
  445. if (routing == B43_SHM_SHARED) {
  446. B43_WARN_ON(offset & 0x0001);
  447. if (offset & 0x0003) {
  448. /* Unaligned access */
  449. b43_shm_control_word(dev, routing, offset >> 2);
  450. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  451. goto out;
  452. }
  453. offset >>= 2;
  454. }
  455. b43_shm_control_word(dev, routing, offset);
  456. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  457. out:
  458. return ret;
  459. }
  460. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  461. {
  462. if (routing == B43_SHM_SHARED) {
  463. B43_WARN_ON(offset & 0x0001);
  464. if (offset & 0x0003) {
  465. /* Unaligned access */
  466. b43_shm_control_word(dev, routing, offset >> 2);
  467. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  468. value & 0xFFFF);
  469. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  470. b43_write16(dev, B43_MMIO_SHM_DATA,
  471. (value >> 16) & 0xFFFF);
  472. return;
  473. }
  474. offset >>= 2;
  475. }
  476. b43_shm_control_word(dev, routing, offset);
  477. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  478. }
  479. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  480. {
  481. if (routing == B43_SHM_SHARED) {
  482. B43_WARN_ON(offset & 0x0001);
  483. if (offset & 0x0003) {
  484. /* Unaligned access */
  485. b43_shm_control_word(dev, routing, offset >> 2);
  486. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  487. return;
  488. }
  489. offset >>= 2;
  490. }
  491. b43_shm_control_word(dev, routing, offset);
  492. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  493. }
  494. /* Read HostFlags */
  495. u64 b43_hf_read(struct b43_wldev *dev)
  496. {
  497. u64 ret;
  498. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3);
  499. ret <<= 16;
  500. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2);
  501. ret <<= 16;
  502. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1);
  503. return ret;
  504. }
  505. /* Write HostFlags */
  506. void b43_hf_write(struct b43_wldev *dev, u64 value)
  507. {
  508. u16 lo, mi, hi;
  509. lo = (value & 0x00000000FFFFULL);
  510. mi = (value & 0x0000FFFF0000ULL) >> 16;
  511. hi = (value & 0xFFFF00000000ULL) >> 32;
  512. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF1, lo);
  513. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF2, mi);
  514. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTF3, hi);
  515. }
  516. /* Read the firmware capabilities bitmask (Opensource firmware only) */
  517. static u16 b43_fwcapa_read(struct b43_wldev *dev)
  518. {
  519. B43_WARN_ON(!dev->fw.opensource);
  520. return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
  521. }
  522. void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
  523. {
  524. u32 low, high;
  525. B43_WARN_ON(dev->dev->core_rev < 3);
  526. /* The hardware guarantees us an atomic read, if we
  527. * read the low register first. */
  528. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  529. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  530. *tsf = high;
  531. *tsf <<= 32;
  532. *tsf |= low;
  533. }
  534. static void b43_time_lock(struct b43_wldev *dev)
  535. {
  536. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_TBTTHOLD);
  537. /* Commit the write */
  538. b43_read32(dev, B43_MMIO_MACCTL);
  539. }
  540. static void b43_time_unlock(struct b43_wldev *dev)
  541. {
  542. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_TBTTHOLD, 0);
  543. /* Commit the write */
  544. b43_read32(dev, B43_MMIO_MACCTL);
  545. }
  546. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  547. {
  548. u32 low, high;
  549. B43_WARN_ON(dev->dev->core_rev < 3);
  550. low = tsf;
  551. high = (tsf >> 32);
  552. /* The hardware guarantees us an atomic write, if we
  553. * write the low register first. */
  554. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
  555. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
  556. }
  557. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  558. {
  559. b43_time_lock(dev);
  560. b43_tsf_write_locked(dev, tsf);
  561. b43_time_unlock(dev);
  562. }
  563. static
  564. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
  565. {
  566. static const u8 zero_addr[ETH_ALEN] = { 0 };
  567. u16 data;
  568. if (!mac)
  569. mac = zero_addr;
  570. offset |= 0x0020;
  571. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  572. data = mac[0];
  573. data |= mac[1] << 8;
  574. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  575. data = mac[2];
  576. data |= mac[3] << 8;
  577. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  578. data = mac[4];
  579. data |= mac[5] << 8;
  580. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  581. }
  582. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  583. {
  584. const u8 *mac;
  585. const u8 *bssid;
  586. u8 mac_bssid[ETH_ALEN * 2];
  587. int i;
  588. u32 tmp;
  589. bssid = dev->wl->bssid;
  590. mac = dev->wl->mac_addr;
  591. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  592. memcpy(mac_bssid, mac, ETH_ALEN);
  593. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  594. /* Write our MAC address and BSSID to template ram */
  595. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  596. tmp = (u32) (mac_bssid[i + 0]);
  597. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  598. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  599. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  600. b43_ram_write(dev, 0x20 + i, tmp);
  601. }
  602. }
  603. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  604. {
  605. b43_write_mac_bssid_templates(dev);
  606. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  607. }
  608. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  609. {
  610. /* slot_time is in usec. */
  611. /* This test used to exit for all but a G PHY. */
  612. if (b43_current_band(dev->wl) == NL80211_BAND_5GHZ)
  613. return;
  614. b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
  615. /* Shared memory location 0x0010 is the slot time and should be
  616. * set to slot_time; however, this register is initially 0 and changing
  617. * the value adversely affects the transmit rate for BCM4311
  618. * devices. Until this behavior is unterstood, delete this step
  619. *
  620. * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  621. */
  622. }
  623. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  624. {
  625. b43_set_slot_time(dev, 9);
  626. }
  627. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  628. {
  629. b43_set_slot_time(dev, 20);
  630. }
  631. /* DummyTransmission function, as documented on
  632. * https://bcm-v4.sipsolutions.net/802.11/DummyTransmission
  633. */
  634. void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
  635. {
  636. struct b43_phy *phy = &dev->phy;
  637. unsigned int i, max_loop;
  638. u16 value;
  639. u32 buffer[5] = {
  640. 0x00000000,
  641. 0x00D40000,
  642. 0x00000000,
  643. 0x01000000,
  644. 0x00000000,
  645. };
  646. if (ofdm) {
  647. max_loop = 0x1E;
  648. buffer[0] = 0x000201CC;
  649. } else {
  650. max_loop = 0xFA;
  651. buffer[0] = 0x000B846E;
  652. }
  653. for (i = 0; i < 5; i++)
  654. b43_ram_write(dev, i * 4, buffer[i]);
  655. b43_write16(dev, B43_MMIO_XMTSEL, 0x0000);
  656. if (dev->dev->core_rev < 11)
  657. b43_write16(dev, B43_MMIO_WEPCTL, 0x0000);
  658. else
  659. b43_write16(dev, B43_MMIO_WEPCTL, 0x0100);
  660. value = (ofdm ? 0x41 : 0x40);
  661. b43_write16(dev, B43_MMIO_TXE0_PHYCTL, value);
  662. if (phy->type == B43_PHYTYPE_N || phy->type == B43_PHYTYPE_LP ||
  663. phy->type == B43_PHYTYPE_LCN)
  664. b43_write16(dev, B43_MMIO_TXE0_PHYCTL1, 0x1A02);
  665. b43_write16(dev, B43_MMIO_TXE0_WM_0, 0x0000);
  666. b43_write16(dev, B43_MMIO_TXE0_WM_1, 0x0000);
  667. b43_write16(dev, B43_MMIO_XMTTPLATETXPTR, 0x0000);
  668. b43_write16(dev, B43_MMIO_XMTTXCNT, 0x0014);
  669. b43_write16(dev, B43_MMIO_XMTSEL, 0x0826);
  670. b43_write16(dev, B43_MMIO_TXE0_CTL, 0x0000);
  671. if (!pa_on && phy->type == B43_PHYTYPE_N) {
  672. ; /*b43_nphy_pa_override(dev, false) */
  673. }
  674. switch (phy->type) {
  675. case B43_PHYTYPE_N:
  676. case B43_PHYTYPE_LCN:
  677. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x00D0);
  678. break;
  679. case B43_PHYTYPE_LP:
  680. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0050);
  681. break;
  682. default:
  683. b43_write16(dev, B43_MMIO_TXE0_AUX, 0x0030);
  684. }
  685. b43_read16(dev, B43_MMIO_TXE0_AUX);
  686. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  687. b43_radio_write16(dev, 0x0051, 0x0017);
  688. for (i = 0x00; i < max_loop; i++) {
  689. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  690. if (value & 0x0080)
  691. break;
  692. udelay(10);
  693. }
  694. for (i = 0x00; i < 0x0A; i++) {
  695. value = b43_read16(dev, B43_MMIO_TXE0_STATUS);
  696. if (value & 0x0400)
  697. break;
  698. udelay(10);
  699. }
  700. for (i = 0x00; i < 0x19; i++) {
  701. value = b43_read16(dev, B43_MMIO_IFSSTAT);
  702. if (!(value & 0x0100))
  703. break;
  704. udelay(10);
  705. }
  706. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  707. b43_radio_write16(dev, 0x0051, 0x0037);
  708. }
  709. static void key_write(struct b43_wldev *dev,
  710. u8 index, u8 algorithm, const u8 *key)
  711. {
  712. unsigned int i;
  713. u32 offset;
  714. u16 value;
  715. u16 kidx;
  716. /* Key index/algo block */
  717. kidx = b43_kidx_to_fw(dev, index);
  718. value = ((kidx << 4) | algorithm);
  719. b43_shm_write16(dev, B43_SHM_SHARED,
  720. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  721. /* Write the key to the Key Table Pointer offset */
  722. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  723. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  724. value = key[i];
  725. value |= (u16) (key[i + 1]) << 8;
  726. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  727. }
  728. }
  729. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
  730. {
  731. u32 addrtmp[2] = { 0, 0, };
  732. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  733. if (b43_new_kidx_api(dev))
  734. pairwise_keys_start = B43_NR_GROUP_KEYS;
  735. B43_WARN_ON(index < pairwise_keys_start);
  736. /* We have four default TX keys and possibly four default RX keys.
  737. * Physical mac 0 is mapped to physical key 4 or 8, depending
  738. * on the firmware version.
  739. * So we must adjust the index here.
  740. */
  741. index -= pairwise_keys_start;
  742. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  743. if (addr) {
  744. addrtmp[0] = addr[0];
  745. addrtmp[0] |= ((u32) (addr[1]) << 8);
  746. addrtmp[0] |= ((u32) (addr[2]) << 16);
  747. addrtmp[0] |= ((u32) (addr[3]) << 24);
  748. addrtmp[1] = addr[4];
  749. addrtmp[1] |= ((u32) (addr[5]) << 8);
  750. }
  751. /* Receive match transmitter address (RCMTA) mechanism */
  752. b43_shm_write32(dev, B43_SHM_RCMTA,
  753. (index * 2) + 0, addrtmp[0]);
  754. b43_shm_write16(dev, B43_SHM_RCMTA,
  755. (index * 2) + 1, addrtmp[1]);
  756. }
  757. /* The ucode will use phase1 key with TEK key to decrypt rx packets.
  758. * When a packet is received, the iv32 is checked.
  759. * - if it doesn't the packet is returned without modification (and software
  760. * decryption can be done). That's what happen when iv16 wrap.
  761. * - if it does, the rc4 key is computed, and decryption is tried.
  762. * Either it will success and B43_RX_MAC_DEC is returned,
  763. * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
  764. * and the packet is not usable (it got modified by the ucode).
  765. * So in order to never have B43_RX_MAC_DECERR, we should provide
  766. * a iv32 and phase1key that match. Because we drop packets in case of
  767. * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
  768. * packets will be lost without higher layer knowing (ie no resync possible
  769. * until next wrap).
  770. *
  771. * NOTE : this should support 50 key like RCMTA because
  772. * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
  773. */
  774. static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
  775. u16 *phase1key)
  776. {
  777. unsigned int i;
  778. u32 offset;
  779. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  780. if (!modparam_hwtkip)
  781. return;
  782. if (b43_new_kidx_api(dev))
  783. pairwise_keys_start = B43_NR_GROUP_KEYS;
  784. B43_WARN_ON(index < pairwise_keys_start);
  785. /* We have four default TX keys and possibly four default RX keys.
  786. * Physical mac 0 is mapped to physical key 4 or 8, depending
  787. * on the firmware version.
  788. * So we must adjust the index here.
  789. */
  790. index -= pairwise_keys_start;
  791. B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
  792. if (b43_debug(dev, B43_DBG_KEYS)) {
  793. b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
  794. index, iv32);
  795. }
  796. /* Write the key to the RX tkip shared mem */
  797. offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
  798. for (i = 0; i < 10; i += 2) {
  799. b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
  800. phase1key ? phase1key[i / 2] : 0);
  801. }
  802. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
  803. b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
  804. }
  805. static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
  806. struct ieee80211_vif *vif,
  807. struct ieee80211_key_conf *keyconf,
  808. struct ieee80211_sta *sta,
  809. u32 iv32, u16 *phase1key)
  810. {
  811. struct b43_wl *wl = hw_to_b43_wl(hw);
  812. struct b43_wldev *dev;
  813. int index = keyconf->hw_key_idx;
  814. if (B43_WARN_ON(!modparam_hwtkip))
  815. return;
  816. /* This is only called from the RX path through mac80211, where
  817. * our mutex is already locked. */
  818. B43_WARN_ON(!mutex_is_locked(&wl->mutex));
  819. dev = wl->current_dev;
  820. B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
  821. keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
  822. rx_tkip_phase1_write(dev, index, iv32, phase1key);
  823. /* only pairwise TKIP keys are supported right now */
  824. if (WARN_ON(!sta))
  825. return;
  826. keymac_write(dev, index, sta->addr);
  827. }
  828. static void do_key_write(struct b43_wldev *dev,
  829. u8 index, u8 algorithm,
  830. const u8 *key, size_t key_len, const u8 *mac_addr)
  831. {
  832. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  833. u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  834. if (b43_new_kidx_api(dev))
  835. pairwise_keys_start = B43_NR_GROUP_KEYS;
  836. B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
  837. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  838. if (index >= pairwise_keys_start)
  839. keymac_write(dev, index, NULL); /* First zero out mac. */
  840. if (algorithm == B43_SEC_ALGO_TKIP) {
  841. /*
  842. * We should provide an initial iv32, phase1key pair.
  843. * We could start with iv32=0 and compute the corresponding
  844. * phase1key, but this means calling ieee80211_get_tkip_key
  845. * with a fake skb (or export other tkip function).
  846. * Because we are lazy we hope iv32 won't start with
  847. * 0xffffffff and let's b43_op_update_tkip_key provide a
  848. * correct pair.
  849. */
  850. rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
  851. } else if (index >= pairwise_keys_start) /* clear it */
  852. rx_tkip_phase1_write(dev, index, 0, NULL);
  853. if (key)
  854. memcpy(buf, key, key_len);
  855. key_write(dev, index, algorithm, buf);
  856. if (index >= pairwise_keys_start)
  857. keymac_write(dev, index, mac_addr);
  858. dev->key[index].algorithm = algorithm;
  859. }
  860. static int b43_key_write(struct b43_wldev *dev,
  861. int index, u8 algorithm,
  862. const u8 *key, size_t key_len,
  863. const u8 *mac_addr,
  864. struct ieee80211_key_conf *keyconf)
  865. {
  866. int i;
  867. int pairwise_keys_start;
  868. /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
  869. * - Temporal Encryption Key (128 bits)
  870. * - Temporal Authenticator Tx MIC Key (64 bits)
  871. * - Temporal Authenticator Rx MIC Key (64 bits)
  872. *
  873. * Hardware only store TEK
  874. */
  875. if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
  876. key_len = 16;
  877. if (key_len > B43_SEC_KEYSIZE)
  878. return -EINVAL;
  879. for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
  880. /* Check that we don't already have this key. */
  881. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  882. }
  883. if (index < 0) {
  884. /* Pairwise key. Get an empty slot for the key. */
  885. if (b43_new_kidx_api(dev))
  886. pairwise_keys_start = B43_NR_GROUP_KEYS;
  887. else
  888. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  889. for (i = pairwise_keys_start;
  890. i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
  891. i++) {
  892. B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
  893. if (!dev->key[i].keyconf) {
  894. /* found empty */
  895. index = i;
  896. break;
  897. }
  898. }
  899. if (index < 0) {
  900. b43warn(dev->wl, "Out of hardware key memory\n");
  901. return -ENOSPC;
  902. }
  903. } else
  904. B43_WARN_ON(index > 3);
  905. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  906. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  907. /* Default RX key */
  908. B43_WARN_ON(mac_addr);
  909. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  910. }
  911. keyconf->hw_key_idx = index;
  912. dev->key[index].keyconf = keyconf;
  913. return 0;
  914. }
  915. static int b43_key_clear(struct b43_wldev *dev, int index)
  916. {
  917. if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
  918. return -EINVAL;
  919. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  920. NULL, B43_SEC_KEYSIZE, NULL);
  921. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  922. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  923. NULL, B43_SEC_KEYSIZE, NULL);
  924. }
  925. dev->key[index].keyconf = NULL;
  926. return 0;
  927. }
  928. static void b43_clear_keys(struct b43_wldev *dev)
  929. {
  930. int i, count;
  931. if (b43_new_kidx_api(dev))
  932. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  933. else
  934. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  935. for (i = 0; i < count; i++)
  936. b43_key_clear(dev, i);
  937. }
  938. static void b43_dump_keymemory(struct b43_wldev *dev)
  939. {
  940. unsigned int i, index, count, offset, pairwise_keys_start;
  941. u8 mac[ETH_ALEN];
  942. u16 algo;
  943. u32 rcmta0;
  944. u16 rcmta1;
  945. u64 hf;
  946. struct b43_key *key;
  947. if (!b43_debug(dev, B43_DBG_KEYS))
  948. return;
  949. hf = b43_hf_read(dev);
  950. b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
  951. !!(hf & B43_HF_USEDEFKEYS));
  952. if (b43_new_kidx_api(dev)) {
  953. pairwise_keys_start = B43_NR_GROUP_KEYS;
  954. count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
  955. } else {
  956. pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
  957. count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
  958. }
  959. for (index = 0; index < count; index++) {
  960. key = &(dev->key[index]);
  961. printk(KERN_DEBUG "Key slot %02u: %s",
  962. index, (key->keyconf == NULL) ? " " : "*");
  963. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  964. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  965. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  966. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  967. }
  968. algo = b43_shm_read16(dev, B43_SHM_SHARED,
  969. B43_SHM_SH_KEYIDXBLOCK + (index * 2));
  970. printk(" Algo: %04X/%02X", algo, key->algorithm);
  971. if (index >= pairwise_keys_start) {
  972. if (key->algorithm == B43_SEC_ALGO_TKIP) {
  973. printk(" TKIP: ");
  974. offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
  975. for (i = 0; i < 14; i += 2) {
  976. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
  977. printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
  978. }
  979. }
  980. rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
  981. ((index - pairwise_keys_start) * 2) + 0);
  982. rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
  983. ((index - pairwise_keys_start) * 2) + 1);
  984. *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
  985. *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
  986. printk(" MAC: %pM", mac);
  987. } else
  988. printk(" DEFAULT KEY");
  989. printk("\n");
  990. }
  991. }
  992. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  993. {
  994. u32 macctl;
  995. u16 ucstat;
  996. bool hwps;
  997. bool awake;
  998. int i;
  999. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  1000. (ps_flags & B43_PS_DISABLED));
  1001. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  1002. if (ps_flags & B43_PS_ENABLED) {
  1003. hwps = true;
  1004. } else if (ps_flags & B43_PS_DISABLED) {
  1005. hwps = false;
  1006. } else {
  1007. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  1008. // and thus is not an AP and we are associated, set bit 25
  1009. }
  1010. if (ps_flags & B43_PS_AWAKE) {
  1011. awake = true;
  1012. } else if (ps_flags & B43_PS_ASLEEP) {
  1013. awake = false;
  1014. } else {
  1015. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  1016. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  1017. // successful, set bit26
  1018. }
  1019. /* FIXME: For now we force awake-on and hwps-off */
  1020. hwps = false;
  1021. awake = true;
  1022. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1023. if (hwps)
  1024. macctl |= B43_MACCTL_HWPS;
  1025. else
  1026. macctl &= ~B43_MACCTL_HWPS;
  1027. if (awake)
  1028. macctl |= B43_MACCTL_AWAKE;
  1029. else
  1030. macctl &= ~B43_MACCTL_AWAKE;
  1031. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1032. /* Commit write */
  1033. b43_read32(dev, B43_MMIO_MACCTL);
  1034. if (awake && dev->dev->core_rev >= 5) {
  1035. /* Wait for the microcode to wake up. */
  1036. for (i = 0; i < 100; i++) {
  1037. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  1038. B43_SHM_SH_UCODESTAT);
  1039. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  1040. break;
  1041. udelay(10);
  1042. }
  1043. }
  1044. }
  1045. /* https://bcm-v4.sipsolutions.net/802.11/PHY/BmacCorePllReset */
  1046. void b43_wireless_core_phy_pll_reset(struct b43_wldev *dev)
  1047. {
  1048. struct bcma_drv_cc *bcma_cc __maybe_unused;
  1049. struct ssb_chipcommon *ssb_cc __maybe_unused;
  1050. switch (dev->dev->bus_type) {
  1051. #ifdef CONFIG_B43_BCMA
  1052. case B43_BUS_BCMA:
  1053. bcma_cc = &dev->dev->bdev->bus->drv_cc;
  1054. bcma_cc_write32(bcma_cc, BCMA_CC_PMU_CHIPCTL_ADDR, 0);
  1055. bcma_cc_mask32(bcma_cc, BCMA_CC_PMU_CHIPCTL_DATA, ~0x4);
  1056. bcma_cc_set32(bcma_cc, BCMA_CC_PMU_CHIPCTL_DATA, 0x4);
  1057. bcma_cc_mask32(bcma_cc, BCMA_CC_PMU_CHIPCTL_DATA, ~0x4);
  1058. break;
  1059. #endif
  1060. #ifdef CONFIG_B43_SSB
  1061. case B43_BUS_SSB:
  1062. ssb_cc = &dev->dev->sdev->bus->chipco;
  1063. chipco_write32(ssb_cc, SSB_CHIPCO_CHIPCTL_ADDR, 0);
  1064. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1065. chipco_set32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, 0x4);
  1066. chipco_mask32(ssb_cc, SSB_CHIPCO_CHIPCTL_DATA, ~0x4);
  1067. break;
  1068. #endif
  1069. }
  1070. }
  1071. #ifdef CONFIG_B43_BCMA
  1072. static void b43_bcma_phy_reset(struct b43_wldev *dev)
  1073. {
  1074. u32 flags;
  1075. /* Put PHY into reset */
  1076. flags = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1077. flags |= B43_BCMA_IOCTL_PHY_RESET;
  1078. flags |= B43_BCMA_IOCTL_PHY_BW_20MHZ; /* Make 20 MHz def */
  1079. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, flags);
  1080. udelay(2);
  1081. b43_phy_take_out_of_reset(dev);
  1082. }
  1083. static void b43_bcma_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1084. {
  1085. u32 req = B43_BCMA_CLKCTLST_80211_PLL_REQ |
  1086. B43_BCMA_CLKCTLST_PHY_PLL_REQ;
  1087. u32 status = B43_BCMA_CLKCTLST_80211_PLL_ST |
  1088. B43_BCMA_CLKCTLST_PHY_PLL_ST;
  1089. u32 flags;
  1090. flags = B43_BCMA_IOCTL_PHY_CLKEN;
  1091. if (gmode)
  1092. flags |= B43_BCMA_IOCTL_GMODE;
  1093. b43_device_enable(dev, flags);
  1094. if (dev->phy.type == B43_PHYTYPE_AC) {
  1095. u16 tmp;
  1096. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1097. tmp &= ~B43_BCMA_IOCTL_DAC;
  1098. tmp |= 0x100;
  1099. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1100. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1101. tmp &= ~B43_BCMA_IOCTL_PHY_CLKEN;
  1102. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1103. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  1104. tmp |= B43_BCMA_IOCTL_PHY_CLKEN;
  1105. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  1106. }
  1107. bcma_core_set_clockmode(dev->dev->bdev, BCMA_CLKMODE_FAST);
  1108. b43_bcma_phy_reset(dev);
  1109. bcma_core_pll_ctl(dev->dev->bdev, req, status, true);
  1110. }
  1111. #endif
  1112. #ifdef CONFIG_B43_SSB
  1113. static void b43_ssb_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1114. {
  1115. u32 flags = 0;
  1116. if (gmode)
  1117. flags |= B43_TMSLOW_GMODE;
  1118. flags |= B43_TMSLOW_PHYCLKEN;
  1119. flags |= B43_TMSLOW_PHYRESET;
  1120. if (dev->phy.type == B43_PHYTYPE_N)
  1121. flags |= B43_TMSLOW_PHY_BANDWIDTH_20MHZ; /* Make 20 MHz def */
  1122. b43_device_enable(dev, flags);
  1123. msleep(2); /* Wait for the PLL to turn on. */
  1124. b43_phy_take_out_of_reset(dev);
  1125. }
  1126. #endif
  1127. void b43_wireless_core_reset(struct b43_wldev *dev, bool gmode)
  1128. {
  1129. u32 macctl;
  1130. switch (dev->dev->bus_type) {
  1131. #ifdef CONFIG_B43_BCMA
  1132. case B43_BUS_BCMA:
  1133. b43_bcma_wireless_core_reset(dev, gmode);
  1134. break;
  1135. #endif
  1136. #ifdef CONFIG_B43_SSB
  1137. case B43_BUS_SSB:
  1138. b43_ssb_wireless_core_reset(dev, gmode);
  1139. break;
  1140. #endif
  1141. }
  1142. /* Turn Analog ON, but only if we already know the PHY-type.
  1143. * This protects against very early setup where we don't know the
  1144. * PHY-type, yet. wireless_core_reset will be called once again later,
  1145. * when we know the PHY-type. */
  1146. if (dev->phy.ops)
  1147. dev->phy.ops->switch_analog(dev, 1);
  1148. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1149. macctl &= ~B43_MACCTL_GMODE;
  1150. if (gmode)
  1151. macctl |= B43_MACCTL_GMODE;
  1152. macctl |= B43_MACCTL_IHR_ENABLED;
  1153. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1154. }
  1155. static void handle_irq_transmit_status(struct b43_wldev *dev)
  1156. {
  1157. u32 v0, v1;
  1158. u16 tmp;
  1159. struct b43_txstatus stat;
  1160. while (1) {
  1161. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1162. if (!(v0 & 0x00000001))
  1163. break;
  1164. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1165. stat.cookie = (v0 >> 16);
  1166. stat.seq = (v1 & 0x0000FFFF);
  1167. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  1168. tmp = (v0 & 0x0000FFFF);
  1169. stat.frame_count = ((tmp & 0xF000) >> 12);
  1170. stat.rts_count = ((tmp & 0x0F00) >> 8);
  1171. stat.supp_reason = ((tmp & 0x001C) >> 2);
  1172. stat.pm_indicated = !!(tmp & 0x0080);
  1173. stat.intermediate = !!(tmp & 0x0040);
  1174. stat.for_ampdu = !!(tmp & 0x0020);
  1175. stat.acked = !!(tmp & 0x0002);
  1176. b43_handle_txstatus(dev, &stat);
  1177. }
  1178. }
  1179. static void drain_txstatus_queue(struct b43_wldev *dev)
  1180. {
  1181. u32 dummy;
  1182. if (dev->dev->core_rev < 5)
  1183. return;
  1184. /* Read all entries from the microcode TXstatus FIFO
  1185. * and throw them away.
  1186. */
  1187. while (1) {
  1188. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  1189. if (!(dummy & 0x00000001))
  1190. break;
  1191. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  1192. }
  1193. }
  1194. static u32 b43_jssi_read(struct b43_wldev *dev)
  1195. {
  1196. u32 val = 0;
  1197. val = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1);
  1198. val <<= 16;
  1199. val |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0);
  1200. return val;
  1201. }
  1202. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  1203. {
  1204. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI0,
  1205. (jssi & 0x0000FFFF));
  1206. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_JSSI1,
  1207. (jssi & 0xFFFF0000) >> 16);
  1208. }
  1209. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1210. {
  1211. b43_jssi_write(dev, 0x7F7F7F7F);
  1212. b43_write32(dev, B43_MMIO_MACCMD,
  1213. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1214. }
  1215. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1216. {
  1217. /* Top half of Link Quality calculation. */
  1218. if (dev->phy.type != B43_PHYTYPE_G)
  1219. return;
  1220. if (dev->noisecalc.calculation_running)
  1221. return;
  1222. dev->noisecalc.calculation_running = true;
  1223. dev->noisecalc.nr_samples = 0;
  1224. b43_generate_noise_sample(dev);
  1225. }
  1226. static void handle_irq_noise(struct b43_wldev *dev)
  1227. {
  1228. struct b43_phy_g *phy = dev->phy.g;
  1229. u16 tmp;
  1230. u8 noise[4];
  1231. u8 i, j;
  1232. s32 average;
  1233. /* Bottom half of Link Quality calculation. */
  1234. if (dev->phy.type != B43_PHYTYPE_G)
  1235. return;
  1236. /* Possible race condition: It might be possible that the user
  1237. * changed to a different channel in the meantime since we
  1238. * started the calculation. We ignore that fact, since it's
  1239. * not really that much of a problem. The background noise is
  1240. * an estimation only anyway. Slightly wrong results will get damped
  1241. * by the averaging of the 8 sample rounds. Additionally the
  1242. * value is shortlived. So it will be replaced by the next noise
  1243. * calculation round soon. */
  1244. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1245. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1246. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1247. noise[2] == 0x7F || noise[3] == 0x7F)
  1248. goto generate_new;
  1249. /* Get the noise samples. */
  1250. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1251. i = dev->noisecalc.nr_samples;
  1252. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1253. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1254. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1255. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1256. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1257. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1258. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1259. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1260. dev->noisecalc.nr_samples++;
  1261. if (dev->noisecalc.nr_samples == 8) {
  1262. /* Calculate the Link Quality by the noise samples. */
  1263. average = 0;
  1264. for (i = 0; i < 8; i++) {
  1265. for (j = 0; j < 4; j++)
  1266. average += dev->noisecalc.samples[i][j];
  1267. }
  1268. average /= (8 * 4);
  1269. average *= 125;
  1270. average += 64;
  1271. average /= 128;
  1272. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1273. tmp = (tmp / 128) & 0x1F;
  1274. if (tmp >= 8)
  1275. average += 2;
  1276. else
  1277. average -= 25;
  1278. if (tmp == 8)
  1279. average -= 72;
  1280. else
  1281. average -= 48;
  1282. dev->stats.link_noise = average;
  1283. dev->noisecalc.calculation_running = false;
  1284. return;
  1285. }
  1286. generate_new:
  1287. b43_generate_noise_sample(dev);
  1288. }
  1289. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1290. {
  1291. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1292. ///TODO: PS TBTT
  1293. } else {
  1294. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1295. b43_power_saving_ctl_bits(dev, 0);
  1296. }
  1297. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1298. dev->dfq_valid = true;
  1299. }
  1300. static void handle_irq_atim_end(struct b43_wldev *dev)
  1301. {
  1302. if (dev->dfq_valid) {
  1303. b43_write32(dev, B43_MMIO_MACCMD,
  1304. b43_read32(dev, B43_MMIO_MACCMD)
  1305. | B43_MACCMD_DFQ_VALID);
  1306. dev->dfq_valid = false;
  1307. }
  1308. }
  1309. static void handle_irq_pmq(struct b43_wldev *dev)
  1310. {
  1311. u32 tmp;
  1312. //TODO: AP mode.
  1313. while (1) {
  1314. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1315. if (!(tmp & 0x00000008))
  1316. break;
  1317. }
  1318. /* 16bit write is odd, but correct. */
  1319. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1320. }
  1321. static void b43_write_template_common(struct b43_wldev *dev,
  1322. const u8 *data, u16 size,
  1323. u16 ram_offset,
  1324. u16 shm_size_offset, u8 rate)
  1325. {
  1326. u32 i, tmp;
  1327. struct b43_plcp_hdr4 plcp;
  1328. plcp.data = 0;
  1329. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1330. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1331. ram_offset += sizeof(u32);
  1332. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1333. * So leave the first two bytes of the next write blank.
  1334. */
  1335. tmp = (u32) (data[0]) << 16;
  1336. tmp |= (u32) (data[1]) << 24;
  1337. b43_ram_write(dev, ram_offset, tmp);
  1338. ram_offset += sizeof(u32);
  1339. for (i = 2; i < size; i += sizeof(u32)) {
  1340. tmp = (u32) (data[i + 0]);
  1341. if (i + 1 < size)
  1342. tmp |= (u32) (data[i + 1]) << 8;
  1343. if (i + 2 < size)
  1344. tmp |= (u32) (data[i + 2]) << 16;
  1345. if (i + 3 < size)
  1346. tmp |= (u32) (data[i + 3]) << 24;
  1347. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1348. }
  1349. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1350. size + sizeof(struct b43_plcp_hdr6));
  1351. }
  1352. /* Check if the use of the antenna that ieee80211 told us to
  1353. * use is possible. This will fall back to DEFAULT.
  1354. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1355. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1356. u8 antenna_nr)
  1357. {
  1358. u8 antenna_mask;
  1359. if (antenna_nr == 0) {
  1360. /* Zero means "use default antenna". That's always OK. */
  1361. return 0;
  1362. }
  1363. /* Get the mask of available antennas. */
  1364. if (dev->phy.gmode)
  1365. antenna_mask = dev->dev->bus_sprom->ant_available_bg;
  1366. else
  1367. antenna_mask = dev->dev->bus_sprom->ant_available_a;
  1368. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1369. /* This antenna is not available. Fall back to default. */
  1370. return 0;
  1371. }
  1372. return antenna_nr;
  1373. }
  1374. /* Convert a b43 antenna number value to the PHY TX control value. */
  1375. static u16 b43_antenna_to_phyctl(int antenna)
  1376. {
  1377. switch (antenna) {
  1378. case B43_ANTENNA0:
  1379. return B43_TXH_PHY_ANT0;
  1380. case B43_ANTENNA1:
  1381. return B43_TXH_PHY_ANT1;
  1382. case B43_ANTENNA2:
  1383. return B43_TXH_PHY_ANT2;
  1384. case B43_ANTENNA3:
  1385. return B43_TXH_PHY_ANT3;
  1386. case B43_ANTENNA_AUTO0:
  1387. case B43_ANTENNA_AUTO1:
  1388. return B43_TXH_PHY_ANT01AUTO;
  1389. }
  1390. B43_WARN_ON(1);
  1391. return 0;
  1392. }
  1393. static void b43_write_beacon_template(struct b43_wldev *dev,
  1394. u16 ram_offset,
  1395. u16 shm_size_offset)
  1396. {
  1397. unsigned int i, len, variable_len;
  1398. const struct ieee80211_mgmt *bcn;
  1399. const u8 *ie;
  1400. bool tim_found = false;
  1401. unsigned int rate;
  1402. u16 ctl;
  1403. int antenna;
  1404. struct ieee80211_tx_info *info;
  1405. unsigned long flags;
  1406. struct sk_buff *beacon_skb;
  1407. spin_lock_irqsave(&dev->wl->beacon_lock, flags);
  1408. info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1409. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1410. /* Clone the beacon, so it cannot go away, while we write it to hw. */
  1411. beacon_skb = skb_clone(dev->wl->current_beacon, GFP_ATOMIC);
  1412. spin_unlock_irqrestore(&dev->wl->beacon_lock, flags);
  1413. if (!beacon_skb) {
  1414. b43dbg(dev->wl, "Could not upload beacon. "
  1415. "Failed to clone beacon skb.");
  1416. return;
  1417. }
  1418. bcn = (const struct ieee80211_mgmt *)(beacon_skb->data);
  1419. len = min_t(size_t, beacon_skb->len,
  1420. 0x200 - sizeof(struct b43_plcp_hdr6));
  1421. b43_write_template_common(dev, (const u8 *)bcn,
  1422. len, ram_offset, shm_size_offset, rate);
  1423. /* Write the PHY TX control parameters. */
  1424. antenna = B43_ANTENNA_DEFAULT;
  1425. antenna = b43_antenna_to_phyctl(antenna);
  1426. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1427. /* We can't send beacons with short preamble. Would get PHY errors. */
  1428. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1429. ctl &= ~B43_TXH_PHY_ANT;
  1430. ctl &= ~B43_TXH_PHY_ENC;
  1431. ctl |= antenna;
  1432. if (b43_is_cck_rate(rate))
  1433. ctl |= B43_TXH_PHY_ENC_CCK;
  1434. else
  1435. ctl |= B43_TXH_PHY_ENC_OFDM;
  1436. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1437. /* Find the position of the TIM and the DTIM_period value
  1438. * and write them to SHM. */
  1439. ie = bcn->u.beacon.variable;
  1440. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1441. for (i = 0; i < variable_len - 2; ) {
  1442. uint8_t ie_id, ie_len;
  1443. ie_id = ie[i];
  1444. ie_len = ie[i + 1];
  1445. if (ie_id == 5) {
  1446. u16 tim_position;
  1447. u16 dtim_period;
  1448. /* This is the TIM Information Element */
  1449. /* Check whether the ie_len is in the beacon data range. */
  1450. if (variable_len < ie_len + 2 + i)
  1451. break;
  1452. /* A valid TIM is at least 4 bytes long. */
  1453. if (ie_len < 4)
  1454. break;
  1455. tim_found = true;
  1456. tim_position = sizeof(struct b43_plcp_hdr6);
  1457. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1458. tim_position += i;
  1459. dtim_period = ie[i + 3];
  1460. b43_shm_write16(dev, B43_SHM_SHARED,
  1461. B43_SHM_SH_TIMBPOS, tim_position);
  1462. b43_shm_write16(dev, B43_SHM_SHARED,
  1463. B43_SHM_SH_DTIMPER, dtim_period);
  1464. break;
  1465. }
  1466. i += ie_len + 2;
  1467. }
  1468. if (!tim_found) {
  1469. /*
  1470. * If ucode wants to modify TIM do it behind the beacon, this
  1471. * will happen, for example, when doing mesh networking.
  1472. */
  1473. b43_shm_write16(dev, B43_SHM_SHARED,
  1474. B43_SHM_SH_TIMBPOS,
  1475. len + sizeof(struct b43_plcp_hdr6));
  1476. b43_shm_write16(dev, B43_SHM_SHARED,
  1477. B43_SHM_SH_DTIMPER, 0);
  1478. }
  1479. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1480. dev_kfree_skb_any(beacon_skb);
  1481. }
  1482. static void b43_upload_beacon0(struct b43_wldev *dev)
  1483. {
  1484. struct b43_wl *wl = dev->wl;
  1485. if (wl->beacon0_uploaded)
  1486. return;
  1487. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE0, B43_SHM_SH_BTL0);
  1488. wl->beacon0_uploaded = true;
  1489. }
  1490. static void b43_upload_beacon1(struct b43_wldev *dev)
  1491. {
  1492. struct b43_wl *wl = dev->wl;
  1493. if (wl->beacon1_uploaded)
  1494. return;
  1495. b43_write_beacon_template(dev, B43_SHM_SH_BT_BASE1, B43_SHM_SH_BTL1);
  1496. wl->beacon1_uploaded = true;
  1497. }
  1498. static void handle_irq_beacon(struct b43_wldev *dev)
  1499. {
  1500. struct b43_wl *wl = dev->wl;
  1501. u32 cmd, beacon0_valid, beacon1_valid;
  1502. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1503. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) &&
  1504. !b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  1505. return;
  1506. /* This is the bottom half of the asynchronous beacon update. */
  1507. /* Ignore interrupt in the future. */
  1508. dev->irq_mask &= ~B43_IRQ_BEACON;
  1509. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1510. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1511. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1512. /* Schedule interrupt manually, if busy. */
  1513. if (beacon0_valid && beacon1_valid) {
  1514. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1515. dev->irq_mask |= B43_IRQ_BEACON;
  1516. return;
  1517. }
  1518. if (unlikely(wl->beacon_templates_virgin)) {
  1519. /* We never uploaded a beacon before.
  1520. * Upload both templates now, but only mark one valid. */
  1521. wl->beacon_templates_virgin = false;
  1522. b43_upload_beacon0(dev);
  1523. b43_upload_beacon1(dev);
  1524. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1525. cmd |= B43_MACCMD_BEACON0_VALID;
  1526. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1527. } else {
  1528. if (!beacon0_valid) {
  1529. b43_upload_beacon0(dev);
  1530. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1531. cmd |= B43_MACCMD_BEACON0_VALID;
  1532. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1533. } else if (!beacon1_valid) {
  1534. b43_upload_beacon1(dev);
  1535. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1536. cmd |= B43_MACCMD_BEACON1_VALID;
  1537. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1538. }
  1539. }
  1540. }
  1541. static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
  1542. {
  1543. u32 old_irq_mask = dev->irq_mask;
  1544. /* update beacon right away or defer to irq */
  1545. handle_irq_beacon(dev);
  1546. if (old_irq_mask != dev->irq_mask) {
  1547. /* The handler updated the IRQ mask. */
  1548. B43_WARN_ON(!dev->irq_mask);
  1549. if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
  1550. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1551. } else {
  1552. /* Device interrupts are currently disabled. That means
  1553. * we just ran the hardirq handler and scheduled the
  1554. * IRQ thread. The thread will write the IRQ mask when
  1555. * it finished, so there's nothing to do here. Writing
  1556. * the mask _here_ would incorrectly re-enable IRQs. */
  1557. }
  1558. }
  1559. }
  1560. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1561. {
  1562. struct b43_wl *wl = container_of(work, struct b43_wl,
  1563. beacon_update_trigger);
  1564. struct b43_wldev *dev;
  1565. mutex_lock(&wl->mutex);
  1566. dev = wl->current_dev;
  1567. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1568. if (b43_bus_host_is_sdio(dev->dev)) {
  1569. /* wl->mutex is enough. */
  1570. b43_do_beacon_update_trigger_work(dev);
  1571. } else {
  1572. spin_lock_irq(&wl->hardirq_lock);
  1573. b43_do_beacon_update_trigger_work(dev);
  1574. spin_unlock_irq(&wl->hardirq_lock);
  1575. }
  1576. }
  1577. mutex_unlock(&wl->mutex);
  1578. }
  1579. /* Asynchronously update the packet templates in template RAM. */
  1580. static void b43_update_templates(struct b43_wl *wl)
  1581. {
  1582. struct sk_buff *beacon, *old_beacon;
  1583. unsigned long flags;
  1584. /* This is the top half of the asynchronous beacon update.
  1585. * The bottom half is the beacon IRQ.
  1586. * Beacon update must be asynchronous to avoid sending an
  1587. * invalid beacon. This can happen for example, if the firmware
  1588. * transmits a beacon while we are updating it. */
  1589. /* We could modify the existing beacon and set the aid bit in
  1590. * the TIM field, but that would probably require resizing and
  1591. * moving of data within the beacon template.
  1592. * Simply request a new beacon and let mac80211 do the hard work. */
  1593. beacon = ieee80211_beacon_get(wl->hw, wl->vif, 0);
  1594. if (unlikely(!beacon))
  1595. return;
  1596. spin_lock_irqsave(&wl->beacon_lock, flags);
  1597. old_beacon = wl->current_beacon;
  1598. wl->current_beacon = beacon;
  1599. wl->beacon0_uploaded = false;
  1600. wl->beacon1_uploaded = false;
  1601. spin_unlock_irqrestore(&wl->beacon_lock, flags);
  1602. ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
  1603. if (old_beacon)
  1604. dev_kfree_skb_any(old_beacon);
  1605. }
  1606. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1607. {
  1608. b43_time_lock(dev);
  1609. if (dev->dev->core_rev >= 3) {
  1610. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1611. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1612. } else {
  1613. b43_write16(dev, 0x606, (beacon_int >> 6));
  1614. b43_write16(dev, 0x610, beacon_int);
  1615. }
  1616. b43_time_unlock(dev);
  1617. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1618. }
  1619. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1620. {
  1621. u16 reason;
  1622. /* Read the register that contains the reason code for the panic. */
  1623. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1624. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1625. switch (reason) {
  1626. default:
  1627. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1628. fallthrough;
  1629. case B43_FWPANIC_DIE:
  1630. /* Do not restart the controller or firmware.
  1631. * The device is nonfunctional from now on.
  1632. * Restarting would result in this panic to trigger again,
  1633. * so we avoid that recursion. */
  1634. break;
  1635. case B43_FWPANIC_RESTART:
  1636. b43_controller_restart(dev, "Microcode panic");
  1637. break;
  1638. }
  1639. }
  1640. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1641. {
  1642. unsigned int i, cnt;
  1643. u16 reason, marker_id, marker_line;
  1644. __le16 *buf;
  1645. /* The proprietary firmware doesn't have this IRQ. */
  1646. if (!dev->fw.opensource)
  1647. return;
  1648. /* Read the register that contains the reason code for this IRQ. */
  1649. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1650. switch (reason) {
  1651. case B43_DEBUGIRQ_PANIC:
  1652. b43_handle_firmware_panic(dev);
  1653. break;
  1654. case B43_DEBUGIRQ_DUMP_SHM:
  1655. if (!B43_DEBUG)
  1656. break; /* Only with driver debugging enabled. */
  1657. buf = kmalloc(4096, GFP_ATOMIC);
  1658. if (!buf) {
  1659. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1660. goto out;
  1661. }
  1662. for (i = 0; i < 4096; i += 2) {
  1663. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1664. buf[i / 2] = cpu_to_le16(tmp);
  1665. }
  1666. b43info(dev->wl, "Shared memory dump:\n");
  1667. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1668. 16, 2, buf, 4096, 1);
  1669. kfree(buf);
  1670. break;
  1671. case B43_DEBUGIRQ_DUMP_REGS:
  1672. if (!B43_DEBUG)
  1673. break; /* Only with driver debugging enabled. */
  1674. b43info(dev->wl, "Microcode register dump:\n");
  1675. for (i = 0, cnt = 0; i < 64; i++) {
  1676. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1677. if (cnt == 0)
  1678. printk(KERN_INFO);
  1679. printk("r%02u: 0x%04X ", i, tmp);
  1680. cnt++;
  1681. if (cnt == 6) {
  1682. printk("\n");
  1683. cnt = 0;
  1684. }
  1685. }
  1686. printk("\n");
  1687. break;
  1688. case B43_DEBUGIRQ_MARKER:
  1689. if (!B43_DEBUG)
  1690. break; /* Only with driver debugging enabled. */
  1691. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1692. B43_MARKER_ID_REG);
  1693. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1694. B43_MARKER_LINE_REG);
  1695. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1696. "at line number %u\n",
  1697. marker_id, marker_line);
  1698. break;
  1699. default:
  1700. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1701. reason);
  1702. }
  1703. out:
  1704. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1705. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1706. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1707. }
  1708. static void b43_do_interrupt_thread(struct b43_wldev *dev)
  1709. {
  1710. u32 reason;
  1711. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1712. u32 merged_dma_reason = 0;
  1713. int i;
  1714. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  1715. return;
  1716. reason = dev->irq_reason;
  1717. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1718. dma_reason[i] = dev->dma_reason[i];
  1719. merged_dma_reason |= dma_reason[i];
  1720. }
  1721. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1722. b43err(dev->wl, "MAC transmission error\n");
  1723. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1724. b43err(dev->wl, "PHY transmission error\n");
  1725. rmb();
  1726. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1727. atomic_set(&dev->phy.txerr_cnt,
  1728. B43_PHY_TX_BADNESS_LIMIT);
  1729. b43err(dev->wl, "Too many PHY TX errors, "
  1730. "restarting the controller\n");
  1731. b43_controller_restart(dev, "PHY TX errors");
  1732. }
  1733. }
  1734. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK))) {
  1735. b43err(dev->wl,
  1736. "Fatal DMA error: 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1737. dma_reason[0], dma_reason[1],
  1738. dma_reason[2], dma_reason[3],
  1739. dma_reason[4], dma_reason[5]);
  1740. b43err(dev->wl, "This device does not support DMA "
  1741. "on your system. It will now be switched to PIO.\n");
  1742. /* Fall back to PIO transfers if we get fatal DMA errors! */
  1743. dev->use_pio = true;
  1744. b43_controller_restart(dev, "DMA error");
  1745. return;
  1746. }
  1747. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1748. handle_irq_ucode_debug(dev);
  1749. if (reason & B43_IRQ_TBTT_INDI)
  1750. handle_irq_tbtt_indication(dev);
  1751. if (reason & B43_IRQ_ATIM_END)
  1752. handle_irq_atim_end(dev);
  1753. if (reason & B43_IRQ_BEACON)
  1754. handle_irq_beacon(dev);
  1755. if (reason & B43_IRQ_PMQ)
  1756. handle_irq_pmq(dev);
  1757. if (reason & B43_IRQ_TXFIFO_FLUSH_OK) {
  1758. ;/* TODO */
  1759. }
  1760. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1761. handle_irq_noise(dev);
  1762. /* Check the DMA reason registers for received data. */
  1763. if (dma_reason[0] & B43_DMAIRQ_RDESC_UFLOW) {
  1764. if (B43_DEBUG)
  1765. b43warn(dev->wl, "RX descriptor underrun\n");
  1766. b43_dma_handle_rx_overflow(dev->dma.rx_ring);
  1767. }
  1768. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1769. if (b43_using_pio_transfers(dev))
  1770. b43_pio_rx(dev->pio.rx_queue);
  1771. else
  1772. b43_dma_rx(dev->dma.rx_ring);
  1773. }
  1774. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1775. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1776. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1777. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1778. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1779. if (reason & B43_IRQ_TX_OK)
  1780. handle_irq_transmit_status(dev);
  1781. /* Re-enable interrupts on the device by restoring the current interrupt mask. */
  1782. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  1783. #if B43_DEBUG
  1784. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  1785. dev->irq_count++;
  1786. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  1787. if (reason & (1 << i))
  1788. dev->irq_bit_count[i]++;
  1789. }
  1790. }
  1791. #endif
  1792. }
  1793. /* Interrupt thread handler. Handles device interrupts in thread context. */
  1794. static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
  1795. {
  1796. struct b43_wldev *dev = dev_id;
  1797. mutex_lock(&dev->wl->mutex);
  1798. b43_do_interrupt_thread(dev);
  1799. mutex_unlock(&dev->wl->mutex);
  1800. return IRQ_HANDLED;
  1801. }
  1802. static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
  1803. {
  1804. u32 reason;
  1805. /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
  1806. * On SDIO, this runs under wl->mutex. */
  1807. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1808. if (reason == 0xffffffff) /* shared IRQ */
  1809. return IRQ_NONE;
  1810. reason &= dev->irq_mask;
  1811. if (!reason)
  1812. return IRQ_NONE;
  1813. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1814. & 0x0001FC00;
  1815. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1816. & 0x0000DC00;
  1817. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1818. & 0x0000DC00;
  1819. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1820. & 0x0001DC00;
  1821. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1822. & 0x0000DC00;
  1823. /* Unused ring
  1824. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1825. & 0x0000DC00;
  1826. */
  1827. /* ACK the interrupt. */
  1828. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1829. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1830. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1831. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1832. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1833. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1834. /* Unused ring
  1835. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1836. */
  1837. /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
  1838. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  1839. /* Save the reason bitmasks for the IRQ thread handler. */
  1840. dev->irq_reason = reason;
  1841. return IRQ_WAKE_THREAD;
  1842. }
  1843. /* Interrupt handler top-half. This runs with interrupts disabled. */
  1844. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1845. {
  1846. struct b43_wldev *dev = dev_id;
  1847. irqreturn_t ret;
  1848. if (unlikely(b43_status(dev) < B43_STAT_STARTED))
  1849. return IRQ_NONE;
  1850. spin_lock(&dev->wl->hardirq_lock);
  1851. ret = b43_do_interrupt(dev);
  1852. spin_unlock(&dev->wl->hardirq_lock);
  1853. return ret;
  1854. }
  1855. /* SDIO interrupt handler. This runs in process context. */
  1856. static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
  1857. {
  1858. struct b43_wl *wl = dev->wl;
  1859. irqreturn_t ret;
  1860. mutex_lock(&wl->mutex);
  1861. ret = b43_do_interrupt(dev);
  1862. if (ret == IRQ_WAKE_THREAD)
  1863. b43_do_interrupt_thread(dev);
  1864. mutex_unlock(&wl->mutex);
  1865. }
  1866. void b43_do_release_fw(struct b43_firmware_file *fw)
  1867. {
  1868. release_firmware(fw->data);
  1869. fw->data = NULL;
  1870. fw->filename = NULL;
  1871. }
  1872. static void b43_release_firmware(struct b43_wldev *dev)
  1873. {
  1874. complete(&dev->fw_load_complete);
  1875. b43_do_release_fw(&dev->fw.ucode);
  1876. b43_do_release_fw(&dev->fw.pcm);
  1877. b43_do_release_fw(&dev->fw.initvals);
  1878. b43_do_release_fw(&dev->fw.initvals_band);
  1879. }
  1880. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1881. {
  1882. const char text[] =
  1883. "You must go to " \
  1884. "https://wireless.wiki.kernel.org/en/users/Drivers/b43#devicefirmware " \
  1885. "and download the correct firmware for this driver version. " \
  1886. "Please carefully read all instructions on this website.\n";
  1887. if (error)
  1888. b43err(wl, text);
  1889. else
  1890. b43warn(wl, text);
  1891. }
  1892. static void b43_fw_cb(const struct firmware *firmware, void *context)
  1893. {
  1894. struct b43_request_fw_context *ctx = context;
  1895. ctx->blob = firmware;
  1896. complete(&ctx->dev->fw_load_complete);
  1897. }
  1898. int b43_do_request_fw(struct b43_request_fw_context *ctx,
  1899. const char *name,
  1900. struct b43_firmware_file *fw, bool async)
  1901. {
  1902. struct b43_fw_header *hdr;
  1903. u32 size;
  1904. int err;
  1905. if (!name) {
  1906. /* Don't fetch anything. Free possibly cached firmware. */
  1907. /* FIXME: We should probably keep it anyway, to save some headache
  1908. * on suspend/resume with multiband devices. */
  1909. b43_do_release_fw(fw);
  1910. return 0;
  1911. }
  1912. if (fw->filename) {
  1913. if ((fw->type == ctx->req_type) &&
  1914. (strcmp(fw->filename, name) == 0))
  1915. return 0; /* Already have this fw. */
  1916. /* Free the cached firmware first. */
  1917. /* FIXME: We should probably do this later after we successfully
  1918. * got the new fw. This could reduce headache with multiband devices.
  1919. * We could also redesign this to cache the firmware for all possible
  1920. * bands all the time. */
  1921. b43_do_release_fw(fw);
  1922. }
  1923. switch (ctx->req_type) {
  1924. case B43_FWTYPE_PROPRIETARY:
  1925. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1926. "b43%s/%s.fw",
  1927. modparam_fwpostfix, name);
  1928. break;
  1929. case B43_FWTYPE_OPENSOURCE:
  1930. snprintf(ctx->fwname, sizeof(ctx->fwname),
  1931. "b43-open%s/%s.fw",
  1932. modparam_fwpostfix, name);
  1933. break;
  1934. default:
  1935. B43_WARN_ON(1);
  1936. return -ENOSYS;
  1937. }
  1938. if (async) {
  1939. /* do this part asynchronously */
  1940. init_completion(&ctx->dev->fw_load_complete);
  1941. err = request_firmware_nowait(THIS_MODULE, 1, ctx->fwname,
  1942. ctx->dev->dev->dev, GFP_KERNEL,
  1943. ctx, b43_fw_cb);
  1944. if (err < 0) {
  1945. pr_err("Unable to load firmware\n");
  1946. return err;
  1947. }
  1948. wait_for_completion(&ctx->dev->fw_load_complete);
  1949. if (ctx->blob)
  1950. goto fw_ready;
  1951. /* On some ARM systems, the async request will fail, but the next sync
  1952. * request works. For this reason, we fall through here
  1953. */
  1954. }
  1955. err = request_firmware(&ctx->blob, ctx->fwname,
  1956. ctx->dev->dev->dev);
  1957. if (err == -ENOENT) {
  1958. snprintf(ctx->errors[ctx->req_type],
  1959. sizeof(ctx->errors[ctx->req_type]),
  1960. "Firmware file \"%s\" not found\n",
  1961. ctx->fwname);
  1962. return err;
  1963. } else if (err) {
  1964. snprintf(ctx->errors[ctx->req_type],
  1965. sizeof(ctx->errors[ctx->req_type]),
  1966. "Firmware file \"%s\" request failed (err=%d)\n",
  1967. ctx->fwname, err);
  1968. return err;
  1969. }
  1970. fw_ready:
  1971. if (ctx->blob->size < sizeof(struct b43_fw_header))
  1972. goto err_format;
  1973. hdr = (struct b43_fw_header *)(ctx->blob->data);
  1974. switch (hdr->type) {
  1975. case B43_FW_TYPE_UCODE:
  1976. case B43_FW_TYPE_PCM:
  1977. size = be32_to_cpu(hdr->size);
  1978. if (size != ctx->blob->size - sizeof(struct b43_fw_header))
  1979. goto err_format;
  1980. fallthrough;
  1981. case B43_FW_TYPE_IV:
  1982. if (hdr->ver != 1)
  1983. goto err_format;
  1984. break;
  1985. default:
  1986. goto err_format;
  1987. }
  1988. fw->data = ctx->blob;
  1989. fw->filename = name;
  1990. fw->type = ctx->req_type;
  1991. return 0;
  1992. err_format:
  1993. snprintf(ctx->errors[ctx->req_type],
  1994. sizeof(ctx->errors[ctx->req_type]),
  1995. "Firmware file \"%s\" format error.\n", ctx->fwname);
  1996. release_firmware(ctx->blob);
  1997. return -EPROTO;
  1998. }
  1999. /* https://bcm-v4.sipsolutions.net/802.11/Init/Firmware */
  2000. static int b43_try_request_fw(struct b43_request_fw_context *ctx)
  2001. {
  2002. struct b43_wldev *dev = ctx->dev;
  2003. struct b43_firmware *fw = &ctx->dev->fw;
  2004. struct b43_phy *phy = &dev->phy;
  2005. const u8 rev = ctx->dev->dev->core_rev;
  2006. const char *filename;
  2007. int err;
  2008. /* Get microcode */
  2009. filename = NULL;
  2010. switch (rev) {
  2011. case 42:
  2012. if (phy->type == B43_PHYTYPE_AC)
  2013. filename = "ucode42";
  2014. break;
  2015. case 40:
  2016. if (phy->type == B43_PHYTYPE_AC)
  2017. filename = "ucode40";
  2018. break;
  2019. case 33:
  2020. if (phy->type == B43_PHYTYPE_LCN40)
  2021. filename = "ucode33_lcn40";
  2022. break;
  2023. case 30:
  2024. if (phy->type == B43_PHYTYPE_N)
  2025. filename = "ucode30_mimo";
  2026. break;
  2027. case 29:
  2028. if (phy->type == B43_PHYTYPE_HT)
  2029. filename = "ucode29_mimo";
  2030. break;
  2031. case 26:
  2032. if (phy->type == B43_PHYTYPE_HT)
  2033. filename = "ucode26_mimo";
  2034. break;
  2035. case 28:
  2036. case 25:
  2037. if (phy->type == B43_PHYTYPE_N)
  2038. filename = "ucode25_mimo";
  2039. else if (phy->type == B43_PHYTYPE_LCN)
  2040. filename = "ucode25_lcn";
  2041. break;
  2042. case 24:
  2043. if (phy->type == B43_PHYTYPE_LCN)
  2044. filename = "ucode24_lcn";
  2045. break;
  2046. case 23:
  2047. if (phy->type == B43_PHYTYPE_N)
  2048. filename = "ucode16_mimo";
  2049. break;
  2050. case 16 ... 19:
  2051. if (phy->type == B43_PHYTYPE_N)
  2052. filename = "ucode16_mimo";
  2053. else if (phy->type == B43_PHYTYPE_LP)
  2054. filename = "ucode16_lp";
  2055. break;
  2056. case 15:
  2057. filename = "ucode15";
  2058. break;
  2059. case 14:
  2060. filename = "ucode14";
  2061. break;
  2062. case 13:
  2063. filename = "ucode13";
  2064. break;
  2065. case 11 ... 12:
  2066. filename = "ucode11";
  2067. break;
  2068. case 5 ... 10:
  2069. filename = "ucode5";
  2070. break;
  2071. }
  2072. if (!filename)
  2073. goto err_no_ucode;
  2074. err = b43_do_request_fw(ctx, filename, &fw->ucode, true);
  2075. if (err)
  2076. goto err_load;
  2077. /* Get PCM code */
  2078. if ((rev >= 5) && (rev <= 10))
  2079. filename = "pcm5";
  2080. else if (rev >= 11)
  2081. filename = NULL;
  2082. else
  2083. goto err_no_pcm;
  2084. fw->pcm_request_failed = false;
  2085. err = b43_do_request_fw(ctx, filename, &fw->pcm, false);
  2086. if (err == -ENOENT) {
  2087. /* We did not find a PCM file? Not fatal, but
  2088. * core rev <= 10 must do without hwcrypto then. */
  2089. fw->pcm_request_failed = true;
  2090. } else if (err)
  2091. goto err_load;
  2092. /* Get initvals */
  2093. filename = NULL;
  2094. switch (dev->phy.type) {
  2095. case B43_PHYTYPE_G:
  2096. if (rev == 13)
  2097. filename = "b0g0initvals13";
  2098. else if (rev >= 5 && rev <= 10)
  2099. filename = "b0g0initvals5";
  2100. break;
  2101. case B43_PHYTYPE_N:
  2102. if (rev == 30)
  2103. filename = "n16initvals30";
  2104. else if (rev == 28 || rev == 25)
  2105. filename = "n0initvals25";
  2106. else if (rev == 24)
  2107. filename = "n0initvals24";
  2108. else if (rev == 23)
  2109. filename = "n0initvals16"; /* What about n0initvals22? */
  2110. else if (rev >= 16 && rev <= 18)
  2111. filename = "n0initvals16";
  2112. else if (rev >= 11 && rev <= 12)
  2113. filename = "n0initvals11";
  2114. break;
  2115. case B43_PHYTYPE_LP:
  2116. if (rev >= 16 && rev <= 18)
  2117. filename = "lp0initvals16";
  2118. else if (rev == 15)
  2119. filename = "lp0initvals15";
  2120. else if (rev == 14)
  2121. filename = "lp0initvals14";
  2122. else if (rev == 13)
  2123. filename = "lp0initvals13";
  2124. break;
  2125. case B43_PHYTYPE_HT:
  2126. if (rev == 29)
  2127. filename = "ht0initvals29";
  2128. else if (rev == 26)
  2129. filename = "ht0initvals26";
  2130. break;
  2131. case B43_PHYTYPE_LCN:
  2132. if (rev == 24)
  2133. filename = "lcn0initvals24";
  2134. break;
  2135. case B43_PHYTYPE_LCN40:
  2136. if (rev == 33)
  2137. filename = "lcn400initvals33";
  2138. break;
  2139. case B43_PHYTYPE_AC:
  2140. if (rev == 42)
  2141. filename = "ac1initvals42";
  2142. else if (rev == 40)
  2143. filename = "ac0initvals40";
  2144. break;
  2145. }
  2146. if (!filename)
  2147. goto err_no_initvals;
  2148. err = b43_do_request_fw(ctx, filename, &fw->initvals, false);
  2149. if (err)
  2150. goto err_load;
  2151. /* Get bandswitch initvals */
  2152. filename = NULL;
  2153. switch (dev->phy.type) {
  2154. case B43_PHYTYPE_G:
  2155. if (rev == 13)
  2156. filename = "b0g0bsinitvals13";
  2157. else if (rev >= 5 && rev <= 10)
  2158. filename = "b0g0bsinitvals5";
  2159. break;
  2160. case B43_PHYTYPE_N:
  2161. if (rev == 30)
  2162. filename = "n16bsinitvals30";
  2163. else if (rev == 28 || rev == 25)
  2164. filename = "n0bsinitvals25";
  2165. else if (rev == 24)
  2166. filename = "n0bsinitvals24";
  2167. else if (rev == 23)
  2168. filename = "n0bsinitvals16"; /* What about n0bsinitvals22? */
  2169. else if (rev >= 16 && rev <= 18)
  2170. filename = "n0bsinitvals16";
  2171. else if (rev >= 11 && rev <= 12)
  2172. filename = "n0bsinitvals11";
  2173. break;
  2174. case B43_PHYTYPE_LP:
  2175. if (rev >= 16 && rev <= 18)
  2176. filename = "lp0bsinitvals16";
  2177. else if (rev == 15)
  2178. filename = "lp0bsinitvals15";
  2179. else if (rev == 14)
  2180. filename = "lp0bsinitvals14";
  2181. else if (rev == 13)
  2182. filename = "lp0bsinitvals13";
  2183. break;
  2184. case B43_PHYTYPE_HT:
  2185. if (rev == 29)
  2186. filename = "ht0bsinitvals29";
  2187. else if (rev == 26)
  2188. filename = "ht0bsinitvals26";
  2189. break;
  2190. case B43_PHYTYPE_LCN:
  2191. if (rev == 24)
  2192. filename = "lcn0bsinitvals24";
  2193. break;
  2194. case B43_PHYTYPE_LCN40:
  2195. if (rev == 33)
  2196. filename = "lcn400bsinitvals33";
  2197. break;
  2198. case B43_PHYTYPE_AC:
  2199. if (rev == 42)
  2200. filename = "ac1bsinitvals42";
  2201. else if (rev == 40)
  2202. filename = "ac0bsinitvals40";
  2203. break;
  2204. }
  2205. if (!filename)
  2206. goto err_no_initvals;
  2207. err = b43_do_request_fw(ctx, filename, &fw->initvals_band, false);
  2208. if (err)
  2209. goto err_load;
  2210. fw->opensource = (ctx->req_type == B43_FWTYPE_OPENSOURCE);
  2211. return 0;
  2212. err_no_ucode:
  2213. err = ctx->fatal_failure = -EOPNOTSUPP;
  2214. b43err(dev->wl, "The driver does not know which firmware (ucode) "
  2215. "is required for your device (wl-core rev %u)\n", rev);
  2216. goto error;
  2217. err_no_pcm:
  2218. err = ctx->fatal_failure = -EOPNOTSUPP;
  2219. b43err(dev->wl, "The driver does not know which firmware (PCM) "
  2220. "is required for your device (wl-core rev %u)\n", rev);
  2221. goto error;
  2222. err_no_initvals:
  2223. err = ctx->fatal_failure = -EOPNOTSUPP;
  2224. b43err(dev->wl, "The driver does not know which firmware (initvals) "
  2225. "is required for your device (wl-core rev %u)\n", rev);
  2226. goto error;
  2227. err_load:
  2228. /* We failed to load this firmware image. The error message
  2229. * already is in ctx->errors. Return and let our caller decide
  2230. * what to do. */
  2231. goto error;
  2232. error:
  2233. b43_release_firmware(dev);
  2234. return err;
  2235. }
  2236. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl);
  2237. static void b43_one_core_detach(struct b43_bus_dev *dev);
  2238. static int b43_rng_init(struct b43_wl *wl);
  2239. static void b43_request_firmware(struct work_struct *work)
  2240. {
  2241. struct b43_wl *wl = container_of(work,
  2242. struct b43_wl, firmware_load);
  2243. struct b43_wldev *dev = wl->current_dev;
  2244. struct b43_request_fw_context *ctx;
  2245. unsigned int i;
  2246. int err;
  2247. const char *errmsg;
  2248. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  2249. if (!ctx)
  2250. return;
  2251. ctx->dev = dev;
  2252. ctx->req_type = B43_FWTYPE_PROPRIETARY;
  2253. err = b43_try_request_fw(ctx);
  2254. if (!err)
  2255. goto start_ieee80211; /* Successfully loaded it. */
  2256. /* Was fw version known? */
  2257. if (ctx->fatal_failure)
  2258. goto out;
  2259. /* proprietary fw not found, try open source */
  2260. ctx->req_type = B43_FWTYPE_OPENSOURCE;
  2261. err = b43_try_request_fw(ctx);
  2262. if (!err)
  2263. goto start_ieee80211; /* Successfully loaded it. */
  2264. if(ctx->fatal_failure)
  2265. goto out;
  2266. /* Could not find a usable firmware. Print the errors. */
  2267. for (i = 0; i < B43_NR_FWTYPES; i++) {
  2268. errmsg = ctx->errors[i];
  2269. if (strlen(errmsg))
  2270. b43err(dev->wl, "%s", errmsg);
  2271. }
  2272. b43_print_fw_helptext(dev->wl, 1);
  2273. goto out;
  2274. start_ieee80211:
  2275. wl->hw->queues = B43_QOS_QUEUE_NUM;
  2276. if (!modparam_qos || dev->fw.opensource)
  2277. wl->hw->queues = 1;
  2278. err = ieee80211_register_hw(wl->hw);
  2279. if (err)
  2280. goto out;
  2281. wl->hw_registered = true;
  2282. b43_leds_register(wl->current_dev);
  2283. /* Register HW RNG driver */
  2284. b43_rng_init(wl);
  2285. out:
  2286. kfree(ctx);
  2287. }
  2288. static int b43_upload_microcode(struct b43_wldev *dev)
  2289. {
  2290. struct wiphy *wiphy = dev->wl->hw->wiphy;
  2291. const size_t hdr_len = sizeof(struct b43_fw_header);
  2292. const __be32 *data;
  2293. unsigned int i, len;
  2294. u16 fwrev, fwpatch, fwdate, fwtime;
  2295. u32 tmp, macctl;
  2296. int err = 0;
  2297. /* Jump the microcode PSM to offset 0 */
  2298. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2299. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  2300. macctl |= B43_MACCTL_PSM_JMP0;
  2301. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2302. /* Zero out all microcode PSM registers and shared memory. */
  2303. for (i = 0; i < 64; i++)
  2304. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  2305. for (i = 0; i < 4096; i += 2)
  2306. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  2307. /* Upload Microcode. */
  2308. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  2309. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  2310. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  2311. for (i = 0; i < len; i++) {
  2312. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2313. udelay(10);
  2314. }
  2315. if (dev->fw.pcm.data) {
  2316. /* Upload PCM data. */
  2317. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  2318. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  2319. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  2320. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  2321. /* No need for autoinc bit in SHM_HW */
  2322. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  2323. for (i = 0; i < len; i++) {
  2324. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  2325. udelay(10);
  2326. }
  2327. }
  2328. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  2329. /* Start the microcode PSM */
  2330. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_JMP0,
  2331. B43_MACCTL_PSM_RUN);
  2332. /* Wait for the microcode to load and respond */
  2333. i = 0;
  2334. while (1) {
  2335. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2336. if (tmp == B43_IRQ_MAC_SUSPENDED)
  2337. break;
  2338. i++;
  2339. if (i >= 20) {
  2340. b43err(dev->wl, "Microcode not responding\n");
  2341. b43_print_fw_helptext(dev->wl, 1);
  2342. err = -ENODEV;
  2343. goto error;
  2344. }
  2345. msleep(50);
  2346. }
  2347. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  2348. /* Get and check the revisions. */
  2349. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  2350. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  2351. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  2352. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  2353. if (fwrev <= 0x128) {
  2354. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  2355. "binary drivers older than version 4.x is unsupported. "
  2356. "You must upgrade your firmware files.\n");
  2357. b43_print_fw_helptext(dev->wl, 1);
  2358. err = -EOPNOTSUPP;
  2359. goto error;
  2360. }
  2361. dev->fw.rev = fwrev;
  2362. dev->fw.patch = fwpatch;
  2363. if (dev->fw.rev >= 598)
  2364. dev->fw.hdr_format = B43_FW_HDR_598;
  2365. else if (dev->fw.rev >= 410)
  2366. dev->fw.hdr_format = B43_FW_HDR_410;
  2367. else
  2368. dev->fw.hdr_format = B43_FW_HDR_351;
  2369. WARN_ON(dev->fw.opensource != (fwdate == 0xFFFF));
  2370. dev->qos_enabled = dev->wl->hw->queues > 1;
  2371. /* Default to firmware/hardware crypto acceleration. */
  2372. dev->hwcrypto_enabled = true;
  2373. if (dev->fw.opensource) {
  2374. u16 fwcapa;
  2375. /* Patchlevel info is encoded in the "time" field. */
  2376. dev->fw.patch = fwtime;
  2377. b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
  2378. dev->fw.rev, dev->fw.patch);
  2379. fwcapa = b43_fwcapa_read(dev);
  2380. if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
  2381. b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
  2382. /* Disable hardware crypto and fall back to software crypto. */
  2383. dev->hwcrypto_enabled = false;
  2384. }
  2385. /* adding QoS support should use an offline discovery mechanism */
  2386. WARN(fwcapa & B43_FWCAPA_QOS, "QoS in OpenFW not supported\n");
  2387. } else {
  2388. b43info(dev->wl, "Loading firmware version %u.%u "
  2389. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2390. fwrev, fwpatch,
  2391. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2392. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2393. if (dev->fw.pcm_request_failed) {
  2394. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2395. "Hardware accelerated cryptography is disabled.\n");
  2396. b43_print_fw_helptext(dev->wl, 0);
  2397. }
  2398. }
  2399. snprintf(wiphy->fw_version, sizeof(wiphy->fw_version), "%u.%u",
  2400. dev->fw.rev, dev->fw.patch);
  2401. wiphy->hw_version = dev->dev->core_id;
  2402. if (dev->fw.hdr_format == B43_FW_HDR_351) {
  2403. /* We're over the deadline, but we keep support for old fw
  2404. * until it turns out to be in major conflict with something new. */
  2405. b43warn(dev->wl, "You are using an old firmware image. "
  2406. "Support for old firmware will be removed soon "
  2407. "(official deadline was July 2008).\n");
  2408. b43_print_fw_helptext(dev->wl, 0);
  2409. }
  2410. return 0;
  2411. error:
  2412. /* Stop the microcode PSM. */
  2413. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  2414. B43_MACCTL_PSM_JMP0);
  2415. return err;
  2416. }
  2417. static int b43_write_initvals(struct b43_wldev *dev,
  2418. const struct b43_iv *ivals,
  2419. size_t count,
  2420. size_t array_size)
  2421. {
  2422. const struct b43_iv *iv;
  2423. u16 offset;
  2424. size_t i;
  2425. bool bit32;
  2426. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2427. iv = ivals;
  2428. for (i = 0; i < count; i++) {
  2429. if (array_size < sizeof(iv->offset_size))
  2430. goto err_format;
  2431. array_size -= sizeof(iv->offset_size);
  2432. offset = be16_to_cpu(iv->offset_size);
  2433. bit32 = !!(offset & B43_IV_32BIT);
  2434. offset &= B43_IV_OFFSET_MASK;
  2435. if (offset >= 0x1000)
  2436. goto err_format;
  2437. if (bit32) {
  2438. u32 value;
  2439. if (array_size < sizeof(iv->data.d32))
  2440. goto err_format;
  2441. array_size -= sizeof(iv->data.d32);
  2442. value = get_unaligned_be32(&iv->data.d32);
  2443. b43_write32(dev, offset, value);
  2444. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2445. sizeof(__be16) +
  2446. sizeof(__be32));
  2447. } else {
  2448. u16 value;
  2449. if (array_size < sizeof(iv->data.d16))
  2450. goto err_format;
  2451. array_size -= sizeof(iv->data.d16);
  2452. value = be16_to_cpu(iv->data.d16);
  2453. b43_write16(dev, offset, value);
  2454. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2455. sizeof(__be16) +
  2456. sizeof(__be16));
  2457. }
  2458. }
  2459. if (array_size)
  2460. goto err_format;
  2461. return 0;
  2462. err_format:
  2463. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2464. b43_print_fw_helptext(dev->wl, 1);
  2465. return -EPROTO;
  2466. }
  2467. static int b43_upload_initvals(struct b43_wldev *dev)
  2468. {
  2469. const size_t hdr_len = sizeof(struct b43_fw_header);
  2470. const struct b43_fw_header *hdr;
  2471. struct b43_firmware *fw = &dev->fw;
  2472. const struct b43_iv *ivals;
  2473. size_t count;
  2474. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2475. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2476. count = be32_to_cpu(hdr->size);
  2477. return b43_write_initvals(dev, ivals, count,
  2478. fw->initvals.data->size - hdr_len);
  2479. }
  2480. static int b43_upload_initvals_band(struct b43_wldev *dev)
  2481. {
  2482. const size_t hdr_len = sizeof(struct b43_fw_header);
  2483. const struct b43_fw_header *hdr;
  2484. struct b43_firmware *fw = &dev->fw;
  2485. const struct b43_iv *ivals;
  2486. size_t count;
  2487. if (!fw->initvals_band.data)
  2488. return 0;
  2489. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2490. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2491. count = be32_to_cpu(hdr->size);
  2492. return b43_write_initvals(dev, ivals, count,
  2493. fw->initvals_band.data->size - hdr_len);
  2494. }
  2495. /* Initialize the GPIOs
  2496. * https://bcm-specs.sipsolutions.net/GPIO
  2497. */
  2498. #ifdef CONFIG_B43_SSB
  2499. static struct ssb_device *b43_ssb_gpio_dev(struct b43_wldev *dev)
  2500. {
  2501. struct ssb_bus *bus = dev->dev->sdev->bus;
  2502. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2503. return (bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev);
  2504. #else
  2505. return bus->chipco.dev;
  2506. #endif
  2507. }
  2508. #endif
  2509. static int b43_gpio_init(struct b43_wldev *dev)
  2510. {
  2511. #ifdef CONFIG_B43_SSB
  2512. struct ssb_device *gpiodev;
  2513. #endif
  2514. u32 mask, set;
  2515. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_GPOUTSMSK, 0);
  2516. b43_maskset16(dev, B43_MMIO_GPIO_MASK, ~0, 0xF);
  2517. mask = 0x0000001F;
  2518. set = 0x0000000F;
  2519. if (dev->dev->chip_id == 0x4301) {
  2520. mask |= 0x0060;
  2521. set |= 0x0060;
  2522. } else if (dev->dev->chip_id == 0x5354) {
  2523. /* Don't allow overtaking buttons GPIOs */
  2524. set &= 0x2; /* 0x2 is LED GPIO on BCM5354 */
  2525. }
  2526. if (0 /* FIXME: conditional unknown */ ) {
  2527. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2528. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2529. | 0x0100);
  2530. /* BT Coexistance Input */
  2531. mask |= 0x0080;
  2532. set |= 0x0080;
  2533. /* BT Coexistance Out */
  2534. mask |= 0x0100;
  2535. set |= 0x0100;
  2536. }
  2537. if (dev->dev->bus_sprom->boardflags_lo & B43_BFL_PACTRL) {
  2538. /* PA is controlled by gpio 9, let ucode handle it */
  2539. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2540. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2541. | 0x0200);
  2542. mask |= 0x0200;
  2543. set |= 0x0200;
  2544. }
  2545. switch (dev->dev->bus_type) {
  2546. #ifdef CONFIG_B43_BCMA
  2547. case B43_BUS_BCMA:
  2548. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, mask, set);
  2549. break;
  2550. #endif
  2551. #ifdef CONFIG_B43_SSB
  2552. case B43_BUS_SSB:
  2553. gpiodev = b43_ssb_gpio_dev(dev);
  2554. if (gpiodev)
  2555. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2556. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2557. & ~mask) | set);
  2558. break;
  2559. #endif
  2560. }
  2561. return 0;
  2562. }
  2563. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2564. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2565. {
  2566. #ifdef CONFIG_B43_SSB
  2567. struct ssb_device *gpiodev;
  2568. #endif
  2569. switch (dev->dev->bus_type) {
  2570. #ifdef CONFIG_B43_BCMA
  2571. case B43_BUS_BCMA:
  2572. bcma_chipco_gpio_control(&dev->dev->bdev->bus->drv_cc, ~0, 0);
  2573. break;
  2574. #endif
  2575. #ifdef CONFIG_B43_SSB
  2576. case B43_BUS_SSB:
  2577. gpiodev = b43_ssb_gpio_dev(dev);
  2578. if (gpiodev)
  2579. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2580. break;
  2581. #endif
  2582. }
  2583. }
  2584. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2585. void b43_mac_enable(struct b43_wldev *dev)
  2586. {
  2587. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2588. u16 fwstate;
  2589. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2590. B43_SHM_SH_UCODESTAT);
  2591. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2592. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2593. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2594. "should be suspended, but current state is %u\n",
  2595. fwstate);
  2596. }
  2597. }
  2598. dev->mac_suspended--;
  2599. B43_WARN_ON(dev->mac_suspended < 0);
  2600. if (dev->mac_suspended == 0) {
  2601. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_ENABLED);
  2602. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2603. B43_IRQ_MAC_SUSPENDED);
  2604. /* Commit writes */
  2605. b43_read32(dev, B43_MMIO_MACCTL);
  2606. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2607. b43_power_saving_ctl_bits(dev, 0);
  2608. }
  2609. }
  2610. /* https://bcm-specs.sipsolutions.net/SuspendMAC */
  2611. void b43_mac_suspend(struct b43_wldev *dev)
  2612. {
  2613. int i;
  2614. u32 tmp;
  2615. might_sleep();
  2616. B43_WARN_ON(dev->mac_suspended < 0);
  2617. if (dev->mac_suspended == 0) {
  2618. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2619. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_ENABLED, 0);
  2620. /* force pci to flush the write */
  2621. b43_read32(dev, B43_MMIO_MACCTL);
  2622. for (i = 35; i; i--) {
  2623. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2624. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2625. goto out;
  2626. udelay(10);
  2627. }
  2628. /* Hm, it seems this will take some time. Use msleep(). */
  2629. for (i = 40; i; i--) {
  2630. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2631. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2632. goto out;
  2633. msleep(1);
  2634. }
  2635. b43err(dev->wl, "MAC suspend failed\n");
  2636. }
  2637. out:
  2638. dev->mac_suspended++;
  2639. }
  2640. /* https://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2641. void b43_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2642. {
  2643. u32 tmp;
  2644. switch (dev->dev->bus_type) {
  2645. #ifdef CONFIG_B43_BCMA
  2646. case B43_BUS_BCMA:
  2647. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  2648. if (on)
  2649. tmp |= B43_BCMA_IOCTL_MACPHYCLKEN;
  2650. else
  2651. tmp &= ~B43_BCMA_IOCTL_MACPHYCLKEN;
  2652. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  2653. break;
  2654. #endif
  2655. #ifdef CONFIG_B43_SSB
  2656. case B43_BUS_SSB:
  2657. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  2658. if (on)
  2659. tmp |= B43_TMSLOW_MACPHYCLKEN;
  2660. else
  2661. tmp &= ~B43_TMSLOW_MACPHYCLKEN;
  2662. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  2663. break;
  2664. #endif
  2665. }
  2666. }
  2667. /* brcms_b_switch_macfreq */
  2668. void b43_mac_switch_freq(struct b43_wldev *dev, u8 spurmode)
  2669. {
  2670. u16 chip_id = dev->dev->chip_id;
  2671. if (chip_id == BCMA_CHIP_ID_BCM4331) {
  2672. switch (spurmode) {
  2673. case 2: /* 168 Mhz: 2^26/168 = 0x61862 */
  2674. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x1862);
  2675. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2676. break;
  2677. case 1: /* 164 Mhz: 2^26/164 = 0x63e70 */
  2678. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x3e70);
  2679. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2680. break;
  2681. default: /* 160 Mhz: 2^26/160 = 0x66666 */
  2682. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x6666);
  2683. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x6);
  2684. break;
  2685. }
  2686. } else if (chip_id == BCMA_CHIP_ID_BCM43131 ||
  2687. chip_id == BCMA_CHIP_ID_BCM43217 ||
  2688. chip_id == BCMA_CHIP_ID_BCM43222 ||
  2689. chip_id == BCMA_CHIP_ID_BCM43224 ||
  2690. chip_id == BCMA_CHIP_ID_BCM43225 ||
  2691. chip_id == BCMA_CHIP_ID_BCM43227 ||
  2692. chip_id == BCMA_CHIP_ID_BCM43228) {
  2693. switch (spurmode) {
  2694. case 2: /* 126 Mhz */
  2695. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x2082);
  2696. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2697. break;
  2698. case 1: /* 123 Mhz */
  2699. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x5341);
  2700. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2701. break;
  2702. default: /* 120 Mhz */
  2703. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x8889);
  2704. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0x8);
  2705. break;
  2706. }
  2707. } else if (dev->phy.type == B43_PHYTYPE_LCN) {
  2708. switch (spurmode) {
  2709. case 1: /* 82 Mhz */
  2710. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0x7CE0);
  2711. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2712. break;
  2713. default: /* 80 Mhz */
  2714. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_LOW, 0xCCCD);
  2715. b43_write16(dev, B43_MMIO_TSF_CLK_FRAC_HIGH, 0xC);
  2716. break;
  2717. }
  2718. }
  2719. }
  2720. static void b43_adjust_opmode(struct b43_wldev *dev)
  2721. {
  2722. struct b43_wl *wl = dev->wl;
  2723. u32 ctl;
  2724. u16 cfp_pretbtt;
  2725. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2726. /* Reset status to STA infrastructure mode. */
  2727. ctl &= ~B43_MACCTL_AP;
  2728. ctl &= ~B43_MACCTL_KEEP_CTL;
  2729. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2730. ctl &= ~B43_MACCTL_KEEP_BAD;
  2731. ctl &= ~B43_MACCTL_PROMISC;
  2732. ctl &= ~B43_MACCTL_BEACPROMISC;
  2733. ctl |= B43_MACCTL_INFRA;
  2734. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2735. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2736. ctl |= B43_MACCTL_AP;
  2737. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2738. ctl &= ~B43_MACCTL_INFRA;
  2739. if (wl->filter_flags & FIF_CONTROL)
  2740. ctl |= B43_MACCTL_KEEP_CTL;
  2741. if (wl->filter_flags & FIF_FCSFAIL)
  2742. ctl |= B43_MACCTL_KEEP_BAD;
  2743. if (wl->filter_flags & FIF_PLCPFAIL)
  2744. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2745. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2746. ctl |= B43_MACCTL_BEACPROMISC;
  2747. /* Workaround: On old hardware the HW-MAC-address-filter
  2748. * doesn't work properly, so always run promisc in filter
  2749. * it in software. */
  2750. if (dev->dev->core_rev <= 4)
  2751. ctl |= B43_MACCTL_PROMISC;
  2752. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2753. cfp_pretbtt = 2;
  2754. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2755. if (dev->dev->chip_id == 0x4306 &&
  2756. dev->dev->chip_rev == 3)
  2757. cfp_pretbtt = 100;
  2758. else
  2759. cfp_pretbtt = 50;
  2760. }
  2761. b43_write16(dev, 0x612, cfp_pretbtt);
  2762. /* FIXME: We don't currently implement the PMQ mechanism,
  2763. * so always disable it. If we want to implement PMQ,
  2764. * we need to enable it here (clear DISCPMQ) in AP mode.
  2765. */
  2766. if (0 /* ctl & B43_MACCTL_AP */)
  2767. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_DISCPMQ, 0);
  2768. else
  2769. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_DISCPMQ);
  2770. }
  2771. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2772. {
  2773. u16 offset;
  2774. if (is_ofdm) {
  2775. offset = 0x480;
  2776. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2777. } else {
  2778. offset = 0x4C0;
  2779. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2780. }
  2781. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2782. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2783. }
  2784. static void b43_rate_memory_init(struct b43_wldev *dev)
  2785. {
  2786. switch (dev->phy.type) {
  2787. case B43_PHYTYPE_G:
  2788. case B43_PHYTYPE_N:
  2789. case B43_PHYTYPE_LP:
  2790. case B43_PHYTYPE_HT:
  2791. case B43_PHYTYPE_LCN:
  2792. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2793. b43_rate_memory_write(dev, B43_OFDM_RATE_9MB, 1);
  2794. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2795. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2796. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2797. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2798. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2799. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2800. fallthrough;
  2801. case B43_PHYTYPE_B:
  2802. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2803. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2804. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2805. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2806. break;
  2807. default:
  2808. B43_WARN_ON(1);
  2809. }
  2810. }
  2811. /* Set the default values for the PHY TX Control Words. */
  2812. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2813. {
  2814. u16 ctl = 0;
  2815. ctl |= B43_TXH_PHY_ENC_CCK;
  2816. ctl |= B43_TXH_PHY_ANT01AUTO;
  2817. ctl |= B43_TXH_PHY_TXPWR;
  2818. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2819. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2820. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2821. }
  2822. /* Set the TX-Antenna for management frames sent by firmware. */
  2823. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2824. {
  2825. u16 ant;
  2826. u16 tmp;
  2827. ant = b43_antenna_to_phyctl(antenna);
  2828. /* For ACK/CTS */
  2829. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2830. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2831. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2832. /* For Probe Resposes */
  2833. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2834. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2835. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2836. }
  2837. /* This is the opposite of b43_chip_init() */
  2838. static void b43_chip_exit(struct b43_wldev *dev)
  2839. {
  2840. b43_phy_exit(dev);
  2841. b43_gpio_cleanup(dev);
  2842. /* firmware is released later */
  2843. }
  2844. /* Initialize the chip
  2845. * https://bcm-specs.sipsolutions.net/ChipInit
  2846. */
  2847. static int b43_chip_init(struct b43_wldev *dev)
  2848. {
  2849. struct b43_phy *phy = &dev->phy;
  2850. int err;
  2851. u32 macctl;
  2852. u16 value16;
  2853. /* Initialize the MAC control */
  2854. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2855. if (dev->phy.gmode)
  2856. macctl |= B43_MACCTL_GMODE;
  2857. macctl |= B43_MACCTL_INFRA;
  2858. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2859. err = b43_upload_microcode(dev);
  2860. if (err)
  2861. goto out; /* firmware is released later */
  2862. err = b43_gpio_init(dev);
  2863. if (err)
  2864. goto out; /* firmware is released later */
  2865. err = b43_upload_initvals(dev);
  2866. if (err)
  2867. goto err_gpio_clean;
  2868. err = b43_upload_initvals_band(dev);
  2869. if (err)
  2870. goto err_gpio_clean;
  2871. /* Turn the Analog on and initialize the PHY. */
  2872. phy->ops->switch_analog(dev, 1);
  2873. err = b43_phy_init(dev);
  2874. if (err)
  2875. goto err_gpio_clean;
  2876. /* Disable Interference Mitigation. */
  2877. if (phy->ops->interf_mitigation)
  2878. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2879. /* Select the antennae */
  2880. if (phy->ops->set_rx_antenna)
  2881. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2882. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2883. if (phy->type == B43_PHYTYPE_B) {
  2884. value16 = b43_read16(dev, 0x005E);
  2885. value16 |= 0x0004;
  2886. b43_write16(dev, 0x005E, value16);
  2887. }
  2888. b43_write32(dev, 0x0100, 0x01000000);
  2889. if (dev->dev->core_rev < 5)
  2890. b43_write32(dev, 0x010C, 0x01000000);
  2891. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_INFRA, 0);
  2892. b43_maskset32(dev, B43_MMIO_MACCTL, ~0, B43_MACCTL_INFRA);
  2893. /* Probe Response Timeout value */
  2894. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2895. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 0);
  2896. /* Initially set the wireless operation mode. */
  2897. b43_adjust_opmode(dev);
  2898. if (dev->dev->core_rev < 3) {
  2899. b43_write16(dev, 0x060E, 0x0000);
  2900. b43_write16(dev, 0x0610, 0x8000);
  2901. b43_write16(dev, 0x0604, 0x0000);
  2902. b43_write16(dev, 0x0606, 0x0200);
  2903. } else {
  2904. b43_write32(dev, 0x0188, 0x80000000);
  2905. b43_write32(dev, 0x018C, 0x02000000);
  2906. }
  2907. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2908. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001FC00);
  2909. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2910. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2911. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2912. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2913. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2914. b43_mac_phy_clock_set(dev, true);
  2915. switch (dev->dev->bus_type) {
  2916. #ifdef CONFIG_B43_BCMA
  2917. case B43_BUS_BCMA:
  2918. /* FIXME: 0xE74 is quite common, but should be read from CC */
  2919. b43_write16(dev, B43_MMIO_POWERUP_DELAY, 0xE74);
  2920. break;
  2921. #endif
  2922. #ifdef CONFIG_B43_SSB
  2923. case B43_BUS_SSB:
  2924. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2925. dev->dev->sdev->bus->chipco.fast_pwrup_delay);
  2926. break;
  2927. #endif
  2928. }
  2929. err = 0;
  2930. b43dbg(dev->wl, "Chip initialized\n");
  2931. out:
  2932. return err;
  2933. err_gpio_clean:
  2934. b43_gpio_cleanup(dev);
  2935. return err;
  2936. }
  2937. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2938. {
  2939. const struct b43_phy_operations *ops = dev->phy.ops;
  2940. if (ops->pwork_60sec)
  2941. ops->pwork_60sec(dev);
  2942. /* Force check the TX power emission now. */
  2943. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2944. }
  2945. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2946. {
  2947. /* Update device statistics. */
  2948. b43_calculate_link_quality(dev);
  2949. }
  2950. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2951. {
  2952. struct b43_phy *phy = &dev->phy;
  2953. u16 wdr;
  2954. if (dev->fw.opensource) {
  2955. /* Check if the firmware is still alive.
  2956. * It will reset the watchdog counter to 0 in its idle loop. */
  2957. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2958. if (unlikely(wdr)) {
  2959. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2960. b43_controller_restart(dev, "Firmware watchdog");
  2961. return;
  2962. } else {
  2963. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2964. B43_WATCHDOG_REG, 1);
  2965. }
  2966. }
  2967. if (phy->ops->pwork_15sec)
  2968. phy->ops->pwork_15sec(dev);
  2969. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2970. wmb();
  2971. #if B43_DEBUG
  2972. if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
  2973. unsigned int i;
  2974. b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
  2975. dev->irq_count / 15,
  2976. dev->tx_count / 15,
  2977. dev->rx_count / 15);
  2978. dev->irq_count = 0;
  2979. dev->tx_count = 0;
  2980. dev->rx_count = 0;
  2981. for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
  2982. if (dev->irq_bit_count[i]) {
  2983. b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
  2984. dev->irq_bit_count[i] / 15, i, (1 << i));
  2985. dev->irq_bit_count[i] = 0;
  2986. }
  2987. }
  2988. }
  2989. #endif
  2990. }
  2991. static void do_periodic_work(struct b43_wldev *dev)
  2992. {
  2993. unsigned int state;
  2994. state = dev->periodic_state;
  2995. if (state % 4 == 0)
  2996. b43_periodic_every60sec(dev);
  2997. if (state % 2 == 0)
  2998. b43_periodic_every30sec(dev);
  2999. b43_periodic_every15sec(dev);
  3000. }
  3001. /* Periodic work locking policy:
  3002. * The whole periodic work handler is protected by
  3003. * wl->mutex. If another lock is needed somewhere in the
  3004. * pwork callchain, it's acquired in-place, where it's needed.
  3005. */
  3006. static void b43_periodic_work_handler(struct work_struct *work)
  3007. {
  3008. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  3009. periodic_work.work);
  3010. struct b43_wl *wl = dev->wl;
  3011. unsigned long delay;
  3012. mutex_lock(&wl->mutex);
  3013. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  3014. goto out;
  3015. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  3016. goto out_requeue;
  3017. do_periodic_work(dev);
  3018. dev->periodic_state++;
  3019. out_requeue:
  3020. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  3021. delay = msecs_to_jiffies(50);
  3022. else
  3023. delay = round_jiffies_relative(HZ * 15);
  3024. ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
  3025. out:
  3026. mutex_unlock(&wl->mutex);
  3027. }
  3028. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  3029. {
  3030. struct delayed_work *work = &dev->periodic_work;
  3031. dev->periodic_state = 0;
  3032. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  3033. ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
  3034. }
  3035. /* Check if communication with the device works correctly. */
  3036. static int b43_validate_chipaccess(struct b43_wldev *dev)
  3037. {
  3038. u32 v, backup0, backup4;
  3039. backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  3040. backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
  3041. /* Check for read/write and endianness problems. */
  3042. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  3043. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  3044. goto error;
  3045. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  3046. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  3047. goto error;
  3048. /* Check if unaligned 32bit SHM_SHARED access works properly.
  3049. * However, don't bail out on failure, because it's noncritical. */
  3050. b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
  3051. b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
  3052. b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
  3053. b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
  3054. if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
  3055. b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
  3056. b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
  3057. if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
  3058. b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
  3059. b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
  3060. b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
  3061. b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
  3062. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
  3063. b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
  3064. if ((dev->dev->core_rev >= 3) && (dev->dev->core_rev <= 10)) {
  3065. /* The 32bit register shadows the two 16bit registers
  3066. * with update sideeffects. Validate this. */
  3067. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  3068. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  3069. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  3070. goto error;
  3071. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  3072. goto error;
  3073. }
  3074. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  3075. v = b43_read32(dev, B43_MMIO_MACCTL);
  3076. v |= B43_MACCTL_GMODE;
  3077. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  3078. goto error;
  3079. return 0;
  3080. error:
  3081. b43err(dev->wl, "Failed to validate the chipaccess\n");
  3082. return -ENODEV;
  3083. }
  3084. static void b43_security_init(struct b43_wldev *dev)
  3085. {
  3086. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  3087. /* KTP is a word address, but we address SHM bytewise.
  3088. * So multiply by two.
  3089. */
  3090. dev->ktp *= 2;
  3091. /* Number of RCMTA address slots */
  3092. b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
  3093. /* Clear the key memory. */
  3094. b43_clear_keys(dev);
  3095. }
  3096. #ifdef CONFIG_B43_HWRNG
  3097. static int b43_rng_read(struct hwrng *rng, u32 *data)
  3098. {
  3099. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  3100. struct b43_wldev *dev;
  3101. int count = -ENODEV;
  3102. mutex_lock(&wl->mutex);
  3103. dev = wl->current_dev;
  3104. if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
  3105. *data = b43_read16(dev, B43_MMIO_RNG);
  3106. count = sizeof(u16);
  3107. }
  3108. mutex_unlock(&wl->mutex);
  3109. return count;
  3110. }
  3111. #endif /* CONFIG_B43_HWRNG */
  3112. static void b43_rng_exit(struct b43_wl *wl)
  3113. {
  3114. #ifdef CONFIG_B43_HWRNG
  3115. if (wl->rng_initialized)
  3116. hwrng_unregister(&wl->rng);
  3117. #endif /* CONFIG_B43_HWRNG */
  3118. }
  3119. static int b43_rng_init(struct b43_wl *wl)
  3120. {
  3121. int err = 0;
  3122. #ifdef CONFIG_B43_HWRNG
  3123. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  3124. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  3125. wl->rng.name = wl->rng_name;
  3126. wl->rng.data_read = b43_rng_read;
  3127. wl->rng.priv = (unsigned long)wl;
  3128. wl->rng_initialized = true;
  3129. err = hwrng_register(&wl->rng);
  3130. if (err) {
  3131. wl->rng_initialized = false;
  3132. b43err(wl, "Failed to register the random "
  3133. "number generator (%d)\n", err);
  3134. }
  3135. #endif /* CONFIG_B43_HWRNG */
  3136. return err;
  3137. }
  3138. static void b43_tx_work(struct work_struct *work)
  3139. {
  3140. struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
  3141. struct b43_wldev *dev;
  3142. struct sk_buff *skb;
  3143. int queue_num;
  3144. int err = 0;
  3145. mutex_lock(&wl->mutex);
  3146. dev = wl->current_dev;
  3147. if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
  3148. mutex_unlock(&wl->mutex);
  3149. return;
  3150. }
  3151. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3152. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3153. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3154. if (b43_using_pio_transfers(dev))
  3155. err = b43_pio_tx(dev, skb);
  3156. else
  3157. err = b43_dma_tx(dev, skb);
  3158. if (err == -ENOSPC) {
  3159. wl->tx_queue_stopped[queue_num] = true;
  3160. ieee80211_stop_queue(wl->hw, queue_num);
  3161. skb_queue_head(&wl->tx_queue[queue_num], skb);
  3162. break;
  3163. }
  3164. if (unlikely(err))
  3165. ieee80211_free_txskb(wl->hw, skb);
  3166. err = 0;
  3167. }
  3168. if (!err)
  3169. wl->tx_queue_stopped[queue_num] = false;
  3170. }
  3171. #if B43_DEBUG
  3172. dev->tx_count++;
  3173. #endif
  3174. mutex_unlock(&wl->mutex);
  3175. }
  3176. static void b43_op_tx(struct ieee80211_hw *hw,
  3177. struct ieee80211_tx_control *control,
  3178. struct sk_buff *skb)
  3179. {
  3180. struct b43_wl *wl = hw_to_b43_wl(hw);
  3181. if (unlikely(skb->len < 2 + 2 + 6)) {
  3182. /* Too short, this can't be a valid frame. */
  3183. ieee80211_free_txskb(hw, skb);
  3184. return;
  3185. }
  3186. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  3187. skb_queue_tail(&wl->tx_queue[skb->queue_mapping], skb);
  3188. if (!wl->tx_queue_stopped[skb->queue_mapping]) {
  3189. ieee80211_queue_work(wl->hw, &wl->tx_work);
  3190. } else {
  3191. ieee80211_stop_queue(wl->hw, skb->queue_mapping);
  3192. }
  3193. }
  3194. static void b43_qos_params_upload(struct b43_wldev *dev,
  3195. const struct ieee80211_tx_queue_params *p,
  3196. u16 shm_offset)
  3197. {
  3198. u16 params[B43_NR_QOSPARAMS];
  3199. int bslots, tmp;
  3200. unsigned int i;
  3201. if (!dev->qos_enabled)
  3202. return;
  3203. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  3204. memset(&params, 0, sizeof(params));
  3205. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  3206. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  3207. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  3208. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  3209. params[B43_QOSPARAM_AIFS] = p->aifs;
  3210. params[B43_QOSPARAM_BSLOTS] = bslots;
  3211. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  3212. for (i = 0; i < ARRAY_SIZE(params); i++) {
  3213. if (i == B43_QOSPARAM_STATUS) {
  3214. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  3215. shm_offset + (i * 2));
  3216. /* Mark the parameters as updated. */
  3217. tmp |= 0x100;
  3218. b43_shm_write16(dev, B43_SHM_SHARED,
  3219. shm_offset + (i * 2),
  3220. tmp);
  3221. } else {
  3222. b43_shm_write16(dev, B43_SHM_SHARED,
  3223. shm_offset + (i * 2),
  3224. params[i]);
  3225. }
  3226. }
  3227. }
  3228. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  3229. static const u16 b43_qos_shm_offsets[] = {
  3230. /* [mac80211-queue-nr] = SHM_OFFSET, */
  3231. [0] = B43_QOS_VOICE,
  3232. [1] = B43_QOS_VIDEO,
  3233. [2] = B43_QOS_BESTEFFORT,
  3234. [3] = B43_QOS_BACKGROUND,
  3235. };
  3236. /* Update all QOS parameters in hardware. */
  3237. static void b43_qos_upload_all(struct b43_wldev *dev)
  3238. {
  3239. struct b43_wl *wl = dev->wl;
  3240. struct b43_qos_params *params;
  3241. unsigned int i;
  3242. if (!dev->qos_enabled)
  3243. return;
  3244. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3245. ARRAY_SIZE(wl->qos_params));
  3246. b43_mac_suspend(dev);
  3247. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3248. params = &(wl->qos_params[i]);
  3249. b43_qos_params_upload(dev, &(params->p),
  3250. b43_qos_shm_offsets[i]);
  3251. }
  3252. b43_mac_enable(dev);
  3253. }
  3254. static void b43_qos_clear(struct b43_wl *wl)
  3255. {
  3256. struct b43_qos_params *params;
  3257. unsigned int i;
  3258. /* Initialize QoS parameters to sane defaults. */
  3259. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3260. ARRAY_SIZE(wl->qos_params));
  3261. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  3262. params = &(wl->qos_params[i]);
  3263. switch (b43_qos_shm_offsets[i]) {
  3264. case B43_QOS_VOICE:
  3265. params->p.txop = 0;
  3266. params->p.aifs = 2;
  3267. params->p.cw_min = 0x0001;
  3268. params->p.cw_max = 0x0001;
  3269. break;
  3270. case B43_QOS_VIDEO:
  3271. params->p.txop = 0;
  3272. params->p.aifs = 2;
  3273. params->p.cw_min = 0x0001;
  3274. params->p.cw_max = 0x0001;
  3275. break;
  3276. case B43_QOS_BESTEFFORT:
  3277. params->p.txop = 0;
  3278. params->p.aifs = 3;
  3279. params->p.cw_min = 0x0001;
  3280. params->p.cw_max = 0x03FF;
  3281. break;
  3282. case B43_QOS_BACKGROUND:
  3283. params->p.txop = 0;
  3284. params->p.aifs = 7;
  3285. params->p.cw_min = 0x0001;
  3286. params->p.cw_max = 0x03FF;
  3287. break;
  3288. default:
  3289. B43_WARN_ON(1);
  3290. }
  3291. }
  3292. }
  3293. /* Initialize the core's QOS capabilities */
  3294. static void b43_qos_init(struct b43_wldev *dev)
  3295. {
  3296. if (!dev->qos_enabled) {
  3297. /* Disable QOS support. */
  3298. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
  3299. b43_write16(dev, B43_MMIO_IFSCTL,
  3300. b43_read16(dev, B43_MMIO_IFSCTL)
  3301. & ~B43_MMIO_IFSCTL_USE_EDCF);
  3302. b43dbg(dev->wl, "QoS disabled\n");
  3303. return;
  3304. }
  3305. /* Upload the current QOS parameters. */
  3306. b43_qos_upload_all(dev);
  3307. /* Enable QOS support. */
  3308. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  3309. b43_write16(dev, B43_MMIO_IFSCTL,
  3310. b43_read16(dev, B43_MMIO_IFSCTL)
  3311. | B43_MMIO_IFSCTL_USE_EDCF);
  3312. b43dbg(dev->wl, "QoS enabled\n");
  3313. }
  3314. static int b43_op_conf_tx(struct ieee80211_hw *hw,
  3315. struct ieee80211_vif *vif,
  3316. unsigned int link_id, u16 _queue,
  3317. const struct ieee80211_tx_queue_params *params)
  3318. {
  3319. struct b43_wl *wl = hw_to_b43_wl(hw);
  3320. struct b43_wldev *dev;
  3321. unsigned int queue = (unsigned int)_queue;
  3322. int err = -ENODEV;
  3323. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  3324. /* Queue not available or don't support setting
  3325. * params on this queue. Return success to not
  3326. * confuse mac80211. */
  3327. return 0;
  3328. }
  3329. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  3330. ARRAY_SIZE(wl->qos_params));
  3331. mutex_lock(&wl->mutex);
  3332. dev = wl->current_dev;
  3333. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  3334. goto out_unlock;
  3335. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  3336. b43_mac_suspend(dev);
  3337. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  3338. b43_qos_shm_offsets[queue]);
  3339. b43_mac_enable(dev);
  3340. err = 0;
  3341. out_unlock:
  3342. mutex_unlock(&wl->mutex);
  3343. return err;
  3344. }
  3345. static int b43_op_get_stats(struct ieee80211_hw *hw,
  3346. struct ieee80211_low_level_stats *stats)
  3347. {
  3348. struct b43_wl *wl = hw_to_b43_wl(hw);
  3349. mutex_lock(&wl->mutex);
  3350. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  3351. mutex_unlock(&wl->mutex);
  3352. return 0;
  3353. }
  3354. static u64 b43_op_get_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  3355. {
  3356. struct b43_wl *wl = hw_to_b43_wl(hw);
  3357. struct b43_wldev *dev;
  3358. u64 tsf;
  3359. mutex_lock(&wl->mutex);
  3360. dev = wl->current_dev;
  3361. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3362. b43_tsf_read(dev, &tsf);
  3363. else
  3364. tsf = 0;
  3365. mutex_unlock(&wl->mutex);
  3366. return tsf;
  3367. }
  3368. static void b43_op_set_tsf(struct ieee80211_hw *hw,
  3369. struct ieee80211_vif *vif, u64 tsf)
  3370. {
  3371. struct b43_wl *wl = hw_to_b43_wl(hw);
  3372. struct b43_wldev *dev;
  3373. mutex_lock(&wl->mutex);
  3374. dev = wl->current_dev;
  3375. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
  3376. b43_tsf_write(dev, tsf);
  3377. mutex_unlock(&wl->mutex);
  3378. }
  3379. static const char *band_to_string(enum nl80211_band band)
  3380. {
  3381. switch (band) {
  3382. case NL80211_BAND_5GHZ:
  3383. return "5";
  3384. case NL80211_BAND_2GHZ:
  3385. return "2.4";
  3386. default:
  3387. break;
  3388. }
  3389. B43_WARN_ON(1);
  3390. return "";
  3391. }
  3392. /* Expects wl->mutex locked */
  3393. static int b43_switch_band(struct b43_wldev *dev,
  3394. struct ieee80211_channel *chan)
  3395. {
  3396. struct b43_phy *phy = &dev->phy;
  3397. bool gmode;
  3398. u32 tmp;
  3399. switch (chan->band) {
  3400. case NL80211_BAND_5GHZ:
  3401. gmode = false;
  3402. break;
  3403. case NL80211_BAND_2GHZ:
  3404. gmode = true;
  3405. break;
  3406. default:
  3407. B43_WARN_ON(1);
  3408. return -EINVAL;
  3409. }
  3410. if (!((gmode && phy->supports_2ghz) ||
  3411. (!gmode && phy->supports_5ghz))) {
  3412. b43err(dev->wl, "This device doesn't support %s-GHz band\n",
  3413. band_to_string(chan->band));
  3414. return -ENODEV;
  3415. }
  3416. if (!!phy->gmode == !!gmode) {
  3417. /* This device is already running. */
  3418. return 0;
  3419. }
  3420. b43dbg(dev->wl, "Switching to %s GHz band\n",
  3421. band_to_string(chan->band));
  3422. /* Some new devices don't need disabling radio for band switching */
  3423. if (!(phy->type == B43_PHYTYPE_N && phy->rev >= 3))
  3424. b43_software_rfkill(dev, true);
  3425. phy->gmode = gmode;
  3426. b43_phy_put_into_reset(dev);
  3427. switch (dev->dev->bus_type) {
  3428. #ifdef CONFIG_B43_BCMA
  3429. case B43_BUS_BCMA:
  3430. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOCTL);
  3431. if (gmode)
  3432. tmp |= B43_BCMA_IOCTL_GMODE;
  3433. else
  3434. tmp &= ~B43_BCMA_IOCTL_GMODE;
  3435. bcma_awrite32(dev->dev->bdev, BCMA_IOCTL, tmp);
  3436. break;
  3437. #endif
  3438. #ifdef CONFIG_B43_SSB
  3439. case B43_BUS_SSB:
  3440. tmp = ssb_read32(dev->dev->sdev, SSB_TMSLOW);
  3441. if (gmode)
  3442. tmp |= B43_TMSLOW_GMODE;
  3443. else
  3444. tmp &= ~B43_TMSLOW_GMODE;
  3445. ssb_write32(dev->dev->sdev, SSB_TMSLOW, tmp);
  3446. break;
  3447. #endif
  3448. }
  3449. b43_phy_take_out_of_reset(dev);
  3450. b43_upload_initvals_band(dev);
  3451. b43_phy_init(dev);
  3452. return 0;
  3453. }
  3454. static void b43_set_beacon_listen_interval(struct b43_wldev *dev, u16 interval)
  3455. {
  3456. interval = min_t(u16, interval, (u16)0xFF);
  3457. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BCN_LI, interval);
  3458. }
  3459. /* Write the short and long frame retry limit values. */
  3460. static void b43_set_retry_limits(struct b43_wldev *dev,
  3461. unsigned int short_retry,
  3462. unsigned int long_retry)
  3463. {
  3464. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  3465. * the chip-internal counter. */
  3466. short_retry = min(short_retry, (unsigned int)0xF);
  3467. long_retry = min(long_retry, (unsigned int)0xF);
  3468. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  3469. short_retry);
  3470. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  3471. long_retry);
  3472. }
  3473. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  3474. {
  3475. struct b43_wl *wl = hw_to_b43_wl(hw);
  3476. struct b43_wldev *dev = wl->current_dev;
  3477. struct b43_phy *phy = &dev->phy;
  3478. struct ieee80211_conf *conf = &hw->conf;
  3479. int antenna;
  3480. int err = 0;
  3481. mutex_lock(&wl->mutex);
  3482. b43_mac_suspend(dev);
  3483. if (changed & IEEE80211_CONF_CHANGE_LISTEN_INTERVAL)
  3484. b43_set_beacon_listen_interval(dev, conf->listen_interval);
  3485. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  3486. phy->chandef = &conf->chandef;
  3487. phy->channel = conf->chandef.chan->hw_value;
  3488. /* Switch the band (if necessary). */
  3489. err = b43_switch_band(dev, conf->chandef.chan);
  3490. if (err)
  3491. goto out_mac_enable;
  3492. /* Switch to the requested channel.
  3493. * The firmware takes care of races with the TX handler.
  3494. */
  3495. b43_switch_channel(dev, phy->channel);
  3496. }
  3497. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  3498. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  3499. conf->long_frame_max_tx_count);
  3500. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  3501. if (!changed)
  3502. goto out_mac_enable;
  3503. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
  3504. /* Adjust the desired TX power level. */
  3505. if (conf->power_level != 0) {
  3506. if (conf->power_level != phy->desired_txpower) {
  3507. phy->desired_txpower = conf->power_level;
  3508. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  3509. B43_TXPWR_IGNORE_TSSI);
  3510. }
  3511. }
  3512. /* Antennas for RX and management frame TX. */
  3513. antenna = B43_ANTENNA_DEFAULT;
  3514. b43_mgmtframe_txantenna(dev, antenna);
  3515. antenna = B43_ANTENNA_DEFAULT;
  3516. if (phy->ops->set_rx_antenna)
  3517. phy->ops->set_rx_antenna(dev, antenna);
  3518. if (wl->radio_enabled != phy->radio_on) {
  3519. if (wl->radio_enabled) {
  3520. b43_software_rfkill(dev, false);
  3521. b43info(dev->wl, "Radio turned on by software\n");
  3522. if (!dev->radio_hw_enable) {
  3523. b43info(dev->wl, "The hardware RF-kill button "
  3524. "still turns the radio physically off. "
  3525. "Press the button to turn it on.\n");
  3526. }
  3527. } else {
  3528. b43_software_rfkill(dev, true);
  3529. b43info(dev->wl, "Radio turned off by software\n");
  3530. }
  3531. }
  3532. out_mac_enable:
  3533. b43_mac_enable(dev);
  3534. mutex_unlock(&wl->mutex);
  3535. return err;
  3536. }
  3537. static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
  3538. {
  3539. struct ieee80211_supported_band *sband =
  3540. dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
  3541. const struct ieee80211_rate *rate;
  3542. int i;
  3543. u16 basic, direct, offset, basic_offset, rateptr;
  3544. for (i = 0; i < sband->n_bitrates; i++) {
  3545. rate = &sband->bitrates[i];
  3546. if (b43_is_cck_rate(rate->hw_value)) {
  3547. direct = B43_SHM_SH_CCKDIRECT;
  3548. basic = B43_SHM_SH_CCKBASIC;
  3549. offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3550. offset &= 0xF;
  3551. } else {
  3552. direct = B43_SHM_SH_OFDMDIRECT;
  3553. basic = B43_SHM_SH_OFDMBASIC;
  3554. offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3555. offset &= 0xF;
  3556. }
  3557. rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
  3558. if (b43_is_cck_rate(rate->hw_value)) {
  3559. basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
  3560. basic_offset &= 0xF;
  3561. } else {
  3562. basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
  3563. basic_offset &= 0xF;
  3564. }
  3565. /*
  3566. * Get the pointer that we need to point to
  3567. * from the direct map
  3568. */
  3569. rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
  3570. direct + 2 * basic_offset);
  3571. /* and write it to the basic map */
  3572. b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
  3573. rateptr);
  3574. }
  3575. }
  3576. static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
  3577. struct ieee80211_vif *vif,
  3578. struct ieee80211_bss_conf *conf,
  3579. u64 changed)
  3580. {
  3581. struct b43_wl *wl = hw_to_b43_wl(hw);
  3582. struct b43_wldev *dev;
  3583. mutex_lock(&wl->mutex);
  3584. dev = wl->current_dev;
  3585. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3586. goto out_unlock_mutex;
  3587. B43_WARN_ON(wl->vif != vif);
  3588. if (changed & BSS_CHANGED_BSSID) {
  3589. if (conf->bssid)
  3590. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3591. else
  3592. eth_zero_addr(wl->bssid);
  3593. }
  3594. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3595. if (changed & BSS_CHANGED_BEACON &&
  3596. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3597. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3598. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
  3599. b43_update_templates(wl);
  3600. if (changed & BSS_CHANGED_BSSID)
  3601. b43_write_mac_bssid_templates(dev);
  3602. }
  3603. b43_mac_suspend(dev);
  3604. /* Update templates for AP/mesh mode. */
  3605. if (changed & BSS_CHANGED_BEACON_INT &&
  3606. (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3607. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
  3608. b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) &&
  3609. conf->beacon_int)
  3610. b43_set_beacon_int(dev, conf->beacon_int);
  3611. if (changed & BSS_CHANGED_BASIC_RATES)
  3612. b43_update_basic_rates(dev, conf->basic_rates);
  3613. if (changed & BSS_CHANGED_ERP_SLOT) {
  3614. if (conf->use_short_slot)
  3615. b43_short_slot_timing_enable(dev);
  3616. else
  3617. b43_short_slot_timing_disable(dev);
  3618. }
  3619. b43_mac_enable(dev);
  3620. out_unlock_mutex:
  3621. mutex_unlock(&wl->mutex);
  3622. }
  3623. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3624. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  3625. struct ieee80211_key_conf *key)
  3626. {
  3627. struct b43_wl *wl = hw_to_b43_wl(hw);
  3628. struct b43_wldev *dev;
  3629. u8 algorithm;
  3630. u8 index;
  3631. int err;
  3632. static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  3633. if (modparam_nohwcrypt)
  3634. return -ENOSPC; /* User disabled HW-crypto */
  3635. if ((vif->type == NL80211_IFTYPE_ADHOC ||
  3636. vif->type == NL80211_IFTYPE_MESH_POINT) &&
  3637. (key->cipher == WLAN_CIPHER_SUITE_TKIP ||
  3638. key->cipher == WLAN_CIPHER_SUITE_CCMP) &&
  3639. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
  3640. /*
  3641. * For now, disable hw crypto for the RSN IBSS group keys. This
  3642. * could be optimized in the future, but until that gets
  3643. * implemented, use of software crypto for group addressed
  3644. * frames is a acceptable to allow RSN IBSS to be used.
  3645. */
  3646. return -EOPNOTSUPP;
  3647. }
  3648. mutex_lock(&wl->mutex);
  3649. dev = wl->current_dev;
  3650. err = -ENODEV;
  3651. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3652. goto out_unlock;
  3653. if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
  3654. /* We don't have firmware for the crypto engine.
  3655. * Must use software-crypto. */
  3656. err = -EOPNOTSUPP;
  3657. goto out_unlock;
  3658. }
  3659. err = -EINVAL;
  3660. switch (key->cipher) {
  3661. case WLAN_CIPHER_SUITE_WEP40:
  3662. algorithm = B43_SEC_ALGO_WEP40;
  3663. break;
  3664. case WLAN_CIPHER_SUITE_WEP104:
  3665. algorithm = B43_SEC_ALGO_WEP104;
  3666. break;
  3667. case WLAN_CIPHER_SUITE_TKIP:
  3668. algorithm = B43_SEC_ALGO_TKIP;
  3669. break;
  3670. case WLAN_CIPHER_SUITE_CCMP:
  3671. algorithm = B43_SEC_ALGO_AES;
  3672. break;
  3673. default:
  3674. B43_WARN_ON(1);
  3675. goto out_unlock;
  3676. }
  3677. index = (u8) (key->keyidx);
  3678. if (index > 3)
  3679. goto out_unlock;
  3680. switch (cmd) {
  3681. case SET_KEY:
  3682. if (algorithm == B43_SEC_ALGO_TKIP &&
  3683. (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
  3684. !modparam_hwtkip)) {
  3685. /* We support only pairwise key */
  3686. err = -EOPNOTSUPP;
  3687. goto out_unlock;
  3688. }
  3689. if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
  3690. if (WARN_ON(!sta)) {
  3691. err = -EOPNOTSUPP;
  3692. goto out_unlock;
  3693. }
  3694. /* Pairwise key with an assigned MAC address. */
  3695. err = b43_key_write(dev, -1, algorithm,
  3696. key->key, key->keylen,
  3697. sta->addr, key);
  3698. } else {
  3699. /* Group key */
  3700. err = b43_key_write(dev, index, algorithm,
  3701. key->key, key->keylen, NULL, key);
  3702. }
  3703. if (err)
  3704. goto out_unlock;
  3705. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3706. algorithm == B43_SEC_ALGO_WEP104) {
  3707. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3708. } else {
  3709. b43_hf_write(dev,
  3710. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3711. }
  3712. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3713. if (algorithm == B43_SEC_ALGO_TKIP)
  3714. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  3715. break;
  3716. case DISABLE_KEY: {
  3717. err = b43_key_clear(dev, key->hw_key_idx);
  3718. if (err)
  3719. goto out_unlock;
  3720. break;
  3721. }
  3722. default:
  3723. B43_WARN_ON(1);
  3724. }
  3725. out_unlock:
  3726. if (!err) {
  3727. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3728. "mac: %pM\n",
  3729. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3730. sta ? sta->addr : bcast_addr);
  3731. b43_dump_keymemory(dev);
  3732. }
  3733. mutex_unlock(&wl->mutex);
  3734. return err;
  3735. }
  3736. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3737. unsigned int changed, unsigned int *fflags,
  3738. u64 multicast)
  3739. {
  3740. struct b43_wl *wl = hw_to_b43_wl(hw);
  3741. struct b43_wldev *dev;
  3742. mutex_lock(&wl->mutex);
  3743. dev = wl->current_dev;
  3744. if (!dev) {
  3745. *fflags = 0;
  3746. goto out_unlock;
  3747. }
  3748. *fflags &= FIF_ALLMULTI |
  3749. FIF_FCSFAIL |
  3750. FIF_PLCPFAIL |
  3751. FIF_CONTROL |
  3752. FIF_OTHER_BSS |
  3753. FIF_BCN_PRBRESP_PROMISC;
  3754. changed &= FIF_ALLMULTI |
  3755. FIF_FCSFAIL |
  3756. FIF_PLCPFAIL |
  3757. FIF_CONTROL |
  3758. FIF_OTHER_BSS |
  3759. FIF_BCN_PRBRESP_PROMISC;
  3760. wl->filter_flags = *fflags;
  3761. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3762. b43_adjust_opmode(dev);
  3763. out_unlock:
  3764. mutex_unlock(&wl->mutex);
  3765. }
  3766. /* Locking: wl->mutex
  3767. * Returns the current dev. This might be different from the passed in dev,
  3768. * because the core might be gone away while we unlocked the mutex. */
  3769. static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
  3770. {
  3771. struct b43_wl *wl;
  3772. struct b43_wldev *orig_dev;
  3773. u32 mask;
  3774. int queue_num;
  3775. if (!dev)
  3776. return NULL;
  3777. wl = dev->wl;
  3778. redo:
  3779. if (!dev || b43_status(dev) < B43_STAT_STARTED)
  3780. return dev;
  3781. /* Cancel work. Unlock to avoid deadlocks. */
  3782. mutex_unlock(&wl->mutex);
  3783. cancel_delayed_work_sync(&dev->periodic_work);
  3784. cancel_work_sync(&wl->tx_work);
  3785. b43_leds_stop(dev);
  3786. mutex_lock(&wl->mutex);
  3787. dev = wl->current_dev;
  3788. if (!dev || b43_status(dev) < B43_STAT_STARTED) {
  3789. /* Whoops, aliens ate up the device while we were unlocked. */
  3790. return dev;
  3791. }
  3792. /* Disable interrupts on the device. */
  3793. b43_set_status(dev, B43_STAT_INITIALIZED);
  3794. if (b43_bus_host_is_sdio(dev->dev)) {
  3795. /* wl->mutex is locked. That is enough. */
  3796. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3797. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3798. } else {
  3799. spin_lock_irq(&wl->hardirq_lock);
  3800. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
  3801. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
  3802. spin_unlock_irq(&wl->hardirq_lock);
  3803. }
  3804. /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
  3805. orig_dev = dev;
  3806. mutex_unlock(&wl->mutex);
  3807. if (b43_bus_host_is_sdio(dev->dev))
  3808. b43_sdio_free_irq(dev);
  3809. else
  3810. free_irq(dev->dev->irq, dev);
  3811. mutex_lock(&wl->mutex);
  3812. dev = wl->current_dev;
  3813. if (!dev)
  3814. return dev;
  3815. if (dev != orig_dev) {
  3816. if (b43_status(dev) >= B43_STAT_STARTED)
  3817. goto redo;
  3818. return dev;
  3819. }
  3820. mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  3821. B43_WARN_ON(mask != 0xFFFFFFFF && mask);
  3822. /* Drain all TX queues. */
  3823. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  3824. while (skb_queue_len(&wl->tx_queue[queue_num])) {
  3825. struct sk_buff *skb;
  3826. skb = skb_dequeue(&wl->tx_queue[queue_num]);
  3827. ieee80211_free_txskb(wl->hw, skb);
  3828. }
  3829. }
  3830. b43_mac_suspend(dev);
  3831. b43_leds_exit(dev);
  3832. b43dbg(wl, "Wireless interface stopped\n");
  3833. return dev;
  3834. }
  3835. /* Locking: wl->mutex */
  3836. static int b43_wireless_core_start(struct b43_wldev *dev)
  3837. {
  3838. int err;
  3839. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3840. drain_txstatus_queue(dev);
  3841. if (b43_bus_host_is_sdio(dev->dev)) {
  3842. err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
  3843. if (err) {
  3844. b43err(dev->wl, "Cannot request SDIO IRQ\n");
  3845. goto out;
  3846. }
  3847. } else {
  3848. err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
  3849. b43_interrupt_thread_handler,
  3850. IRQF_SHARED, KBUILD_MODNAME, dev);
  3851. if (err) {
  3852. b43err(dev->wl, "Cannot request IRQ-%d\n",
  3853. dev->dev->irq);
  3854. goto out;
  3855. }
  3856. }
  3857. /* We are ready to run. */
  3858. ieee80211_wake_queues(dev->wl->hw);
  3859. b43_set_status(dev, B43_STAT_STARTED);
  3860. /* Start data flow (TX/RX). */
  3861. b43_mac_enable(dev);
  3862. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
  3863. /* Start maintenance work */
  3864. b43_periodic_tasks_setup(dev);
  3865. b43_leds_init(dev);
  3866. b43dbg(dev->wl, "Wireless interface started\n");
  3867. out:
  3868. return err;
  3869. }
  3870. static char *b43_phy_name(struct b43_wldev *dev, u8 phy_type)
  3871. {
  3872. switch (phy_type) {
  3873. case B43_PHYTYPE_A:
  3874. return "A";
  3875. case B43_PHYTYPE_B:
  3876. return "B";
  3877. case B43_PHYTYPE_G:
  3878. return "G";
  3879. case B43_PHYTYPE_N:
  3880. return "N";
  3881. case B43_PHYTYPE_LP:
  3882. return "LP";
  3883. case B43_PHYTYPE_SSLPN:
  3884. return "SSLPN";
  3885. case B43_PHYTYPE_HT:
  3886. return "HT";
  3887. case B43_PHYTYPE_LCN:
  3888. return "LCN";
  3889. case B43_PHYTYPE_LCNXN:
  3890. return "LCNXN";
  3891. case B43_PHYTYPE_LCN40:
  3892. return "LCN40";
  3893. case B43_PHYTYPE_AC:
  3894. return "AC";
  3895. }
  3896. return "UNKNOWN";
  3897. }
  3898. /* Get PHY and RADIO versioning numbers */
  3899. static int b43_phy_versioning(struct b43_wldev *dev)
  3900. {
  3901. struct b43_phy *phy = &dev->phy;
  3902. const u8 core_rev = dev->dev->core_rev;
  3903. u32 tmp;
  3904. u8 analog_type;
  3905. u8 phy_type;
  3906. u8 phy_rev;
  3907. u16 radio_manuf;
  3908. u16 radio_id;
  3909. u16 radio_rev;
  3910. u8 radio_ver;
  3911. int unsupported = 0;
  3912. /* Get PHY versioning */
  3913. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3914. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3915. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3916. phy_rev = (tmp & B43_PHYVER_VERSION);
  3917. /* LCNXN is continuation of N which run out of revisions */
  3918. if (phy_type == B43_PHYTYPE_LCNXN) {
  3919. phy_type = B43_PHYTYPE_N;
  3920. phy_rev += 16;
  3921. }
  3922. switch (phy_type) {
  3923. #ifdef CONFIG_B43_PHY_G
  3924. case B43_PHYTYPE_G:
  3925. if (phy_rev > 9)
  3926. unsupported = 1;
  3927. break;
  3928. #endif
  3929. #ifdef CONFIG_B43_PHY_N
  3930. case B43_PHYTYPE_N:
  3931. if (phy_rev >= 19)
  3932. unsupported = 1;
  3933. break;
  3934. #endif
  3935. #ifdef CONFIG_B43_PHY_LP
  3936. case B43_PHYTYPE_LP:
  3937. if (phy_rev > 2)
  3938. unsupported = 1;
  3939. break;
  3940. #endif
  3941. #ifdef CONFIG_B43_PHY_HT
  3942. case B43_PHYTYPE_HT:
  3943. if (phy_rev > 1)
  3944. unsupported = 1;
  3945. break;
  3946. #endif
  3947. #ifdef CONFIG_B43_PHY_LCN
  3948. case B43_PHYTYPE_LCN:
  3949. if (phy_rev > 1)
  3950. unsupported = 1;
  3951. break;
  3952. #endif
  3953. #ifdef CONFIG_B43_PHY_AC
  3954. case B43_PHYTYPE_AC:
  3955. if (phy_rev > 1)
  3956. unsupported = 1;
  3957. break;
  3958. #endif
  3959. default:
  3960. unsupported = 1;
  3961. }
  3962. if (unsupported) {
  3963. b43err(dev->wl, "FOUND UNSUPPORTED PHY (Analog %u, Type %d (%s), Revision %u)\n",
  3964. analog_type, phy_type, b43_phy_name(dev, phy_type),
  3965. phy_rev);
  3966. return -EOPNOTSUPP;
  3967. }
  3968. b43info(dev->wl, "Found PHY: Analog %u, Type %d (%s), Revision %u\n",
  3969. analog_type, phy_type, b43_phy_name(dev, phy_type), phy_rev);
  3970. /* Get RADIO versioning */
  3971. if (core_rev == 40 || core_rev == 42) {
  3972. radio_manuf = 0x17F;
  3973. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 0);
  3974. radio_rev = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3975. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, 1);
  3976. radio_id = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3977. radio_ver = 0; /* Is there version somewhere? */
  3978. } else if (core_rev >= 24) {
  3979. u16 radio24[3];
  3980. for (tmp = 0; tmp < 3; tmp++) {
  3981. b43_write16f(dev, B43_MMIO_RADIO24_CONTROL, tmp);
  3982. radio24[tmp] = b43_read16(dev, B43_MMIO_RADIO24_DATA);
  3983. }
  3984. radio_manuf = 0x17F;
  3985. radio_id = (radio24[2] << 8) | radio24[1];
  3986. radio_rev = (radio24[0] & 0xF);
  3987. radio_ver = (radio24[0] & 0xF0) >> 4;
  3988. } else {
  3989. if (dev->dev->chip_id == 0x4317) {
  3990. if (dev->dev->chip_rev == 0)
  3991. tmp = 0x3205017F;
  3992. else if (dev->dev->chip_rev == 1)
  3993. tmp = 0x4205017F;
  3994. else
  3995. tmp = 0x5205017F;
  3996. } else {
  3997. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  3998. B43_RADIOCTL_ID);
  3999. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  4000. b43_write16f(dev, B43_MMIO_RADIO_CONTROL,
  4001. B43_RADIOCTL_ID);
  4002. tmp |= b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  4003. }
  4004. radio_manuf = (tmp & 0x00000FFF);
  4005. radio_id = (tmp & 0x0FFFF000) >> 12;
  4006. radio_rev = (tmp & 0xF0000000) >> 28;
  4007. radio_ver = 0; /* Probably not available on old hw */
  4008. }
  4009. if (radio_manuf != 0x17F /* Broadcom */)
  4010. unsupported = 1;
  4011. switch (phy_type) {
  4012. case B43_PHYTYPE_B:
  4013. if ((radio_id & 0xFFF0) != 0x2050)
  4014. unsupported = 1;
  4015. break;
  4016. case B43_PHYTYPE_G:
  4017. if (radio_id != 0x2050)
  4018. unsupported = 1;
  4019. break;
  4020. case B43_PHYTYPE_N:
  4021. if (radio_id != 0x2055 && radio_id != 0x2056 &&
  4022. radio_id != 0x2057)
  4023. unsupported = 1;
  4024. if (radio_id == 0x2057 &&
  4025. !(radio_rev == 9 || radio_rev == 14))
  4026. unsupported = 1;
  4027. break;
  4028. case B43_PHYTYPE_LP:
  4029. if (radio_id != 0x2062 && radio_id != 0x2063)
  4030. unsupported = 1;
  4031. break;
  4032. case B43_PHYTYPE_HT:
  4033. if (radio_id != 0x2059)
  4034. unsupported = 1;
  4035. break;
  4036. case B43_PHYTYPE_LCN:
  4037. if (radio_id != 0x2064)
  4038. unsupported = 1;
  4039. break;
  4040. case B43_PHYTYPE_AC:
  4041. if (radio_id != 0x2069)
  4042. unsupported = 1;
  4043. break;
  4044. default:
  4045. B43_WARN_ON(1);
  4046. }
  4047. if (unsupported) {
  4048. b43err(dev->wl,
  4049. "FOUND UNSUPPORTED RADIO (Manuf 0x%X, ID 0x%X, Revision %u, Version %u)\n",
  4050. radio_manuf, radio_id, radio_rev, radio_ver);
  4051. return -EOPNOTSUPP;
  4052. }
  4053. b43info(dev->wl,
  4054. "Found Radio: Manuf 0x%X, ID 0x%X, Revision %u, Version %u\n",
  4055. radio_manuf, radio_id, radio_rev, radio_ver);
  4056. /* FIXME: b43 treats "id" as "ver" and ignores the real "ver" */
  4057. phy->radio_manuf = radio_manuf;
  4058. phy->radio_ver = radio_id;
  4059. phy->radio_rev = radio_rev;
  4060. phy->analog = analog_type;
  4061. phy->type = phy_type;
  4062. phy->rev = phy_rev;
  4063. return 0;
  4064. }
  4065. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  4066. struct b43_phy *phy)
  4067. {
  4068. phy->hardware_power_control = !!modparam_hwpctl;
  4069. phy->next_txpwr_check_time = jiffies;
  4070. /* PHY TX errors counter. */
  4071. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  4072. #if B43_DEBUG
  4073. phy->phy_locked = false;
  4074. phy->radio_locked = false;
  4075. #endif
  4076. }
  4077. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  4078. {
  4079. dev->dfq_valid = false;
  4080. /* Assume the radio is enabled. If it's not enabled, the state will
  4081. * immediately get fixed on the first periodic work run. */
  4082. dev->radio_hw_enable = true;
  4083. /* Stats */
  4084. memset(&dev->stats, 0, sizeof(dev->stats));
  4085. setup_struct_phy_for_init(dev, &dev->phy);
  4086. /* IRQ related flags */
  4087. dev->irq_reason = 0;
  4088. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  4089. dev->irq_mask = B43_IRQ_MASKTEMPLATE;
  4090. if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
  4091. dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
  4092. dev->mac_suspended = 1;
  4093. /* Noise calculation context */
  4094. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  4095. }
  4096. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  4097. {
  4098. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4099. u64 hf;
  4100. if (!modparam_btcoex)
  4101. return;
  4102. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  4103. return;
  4104. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  4105. return;
  4106. hf = b43_hf_read(dev);
  4107. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  4108. hf |= B43_HF_BTCOEXALT;
  4109. else
  4110. hf |= B43_HF_BTCOEX;
  4111. b43_hf_write(dev, hf);
  4112. }
  4113. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  4114. {
  4115. if (!modparam_btcoex)
  4116. return;
  4117. //TODO
  4118. }
  4119. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  4120. {
  4121. struct ssb_bus *bus;
  4122. u32 tmp;
  4123. #ifdef CONFIG_B43_SSB
  4124. if (dev->dev->bus_type != B43_BUS_SSB)
  4125. return;
  4126. #else
  4127. return;
  4128. #endif
  4129. bus = dev->dev->sdev->bus;
  4130. if ((bus->chip_id == 0x4311 && bus->chip_rev == 2) ||
  4131. (bus->chip_id == 0x4312)) {
  4132. tmp = ssb_read32(dev->dev->sdev, SSB_IMCFGLO);
  4133. tmp &= ~SSB_IMCFGLO_REQTO;
  4134. tmp &= ~SSB_IMCFGLO_SERTO;
  4135. tmp |= 0x3;
  4136. ssb_write32(dev->dev->sdev, SSB_IMCFGLO, tmp);
  4137. ssb_commit_settings(bus);
  4138. }
  4139. }
  4140. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  4141. {
  4142. u16 pu_delay;
  4143. /* The time value is in microseconds. */
  4144. pu_delay = 1050;
  4145. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  4146. pu_delay = 500;
  4147. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  4148. pu_delay = max(pu_delay, (u16)2400);
  4149. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  4150. }
  4151. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  4152. static void b43_set_pretbtt(struct b43_wldev *dev)
  4153. {
  4154. u16 pretbtt;
  4155. /* The time value is in microseconds. */
  4156. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  4157. pretbtt = 2;
  4158. else
  4159. pretbtt = 250;
  4160. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  4161. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  4162. }
  4163. /* Shutdown a wireless core */
  4164. /* Locking: wl->mutex */
  4165. static void b43_wireless_core_exit(struct b43_wldev *dev)
  4166. {
  4167. B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
  4168. if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
  4169. return;
  4170. b43_set_status(dev, B43_STAT_UNINIT);
  4171. /* Stop the microcode PSM. */
  4172. b43_maskset32(dev, B43_MMIO_MACCTL, ~B43_MACCTL_PSM_RUN,
  4173. B43_MACCTL_PSM_JMP0);
  4174. switch (dev->dev->bus_type) {
  4175. #ifdef CONFIG_B43_BCMA
  4176. case B43_BUS_BCMA:
  4177. bcma_host_pci_down(dev->dev->bdev->bus);
  4178. break;
  4179. #endif
  4180. #ifdef CONFIG_B43_SSB
  4181. case B43_BUS_SSB:
  4182. /* TODO */
  4183. break;
  4184. #endif
  4185. }
  4186. b43_dma_free(dev);
  4187. b43_pio_free(dev);
  4188. b43_chip_exit(dev);
  4189. dev->phy.ops->switch_analog(dev, 0);
  4190. if (dev->wl->current_beacon) {
  4191. dev_kfree_skb_any(dev->wl->current_beacon);
  4192. dev->wl->current_beacon = NULL;
  4193. }
  4194. b43_device_disable(dev, 0);
  4195. b43_bus_may_powerdown(dev);
  4196. }
  4197. /* Initialize a wireless core */
  4198. static int b43_wireless_core_init(struct b43_wldev *dev)
  4199. {
  4200. struct ssb_sprom *sprom = dev->dev->bus_sprom;
  4201. struct b43_phy *phy = &dev->phy;
  4202. int err;
  4203. u64 hf;
  4204. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4205. err = b43_bus_powerup(dev, 0);
  4206. if (err)
  4207. goto out;
  4208. if (!b43_device_is_enabled(dev))
  4209. b43_wireless_core_reset(dev, phy->gmode);
  4210. /* Reset all data structures. */
  4211. setup_struct_wldev_for_init(dev);
  4212. phy->ops->prepare_structs(dev);
  4213. /* Enable IRQ routing to this device. */
  4214. switch (dev->dev->bus_type) {
  4215. #ifdef CONFIG_B43_BCMA
  4216. case B43_BUS_BCMA:
  4217. bcma_host_pci_irq_ctl(dev->dev->bdev->bus,
  4218. dev->dev->bdev, true);
  4219. bcma_host_pci_up(dev->dev->bdev->bus);
  4220. break;
  4221. #endif
  4222. #ifdef CONFIG_B43_SSB
  4223. case B43_BUS_SSB:
  4224. ssb_pcicore_dev_irqvecs_enable(&dev->dev->sdev->bus->pcicore,
  4225. dev->dev->sdev);
  4226. break;
  4227. #endif
  4228. }
  4229. b43_imcfglo_timeouts_workaround(dev);
  4230. b43_bluetooth_coext_disable(dev);
  4231. if (phy->ops->prepare_hardware) {
  4232. err = phy->ops->prepare_hardware(dev);
  4233. if (err)
  4234. goto err_busdown;
  4235. }
  4236. err = b43_chip_init(dev);
  4237. if (err)
  4238. goto err_busdown;
  4239. b43_shm_write16(dev, B43_SHM_SHARED,
  4240. B43_SHM_SH_WLCOREREV, dev->dev->core_rev);
  4241. hf = b43_hf_read(dev);
  4242. if (phy->type == B43_PHYTYPE_G) {
  4243. hf |= B43_HF_SYMW;
  4244. if (phy->rev == 1)
  4245. hf |= B43_HF_GDCW;
  4246. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  4247. hf |= B43_HF_OFDMPABOOST;
  4248. }
  4249. if (phy->radio_ver == 0x2050) {
  4250. if (phy->radio_rev == 6)
  4251. hf |= B43_HF_4318TSSI;
  4252. if (phy->radio_rev < 6)
  4253. hf |= B43_HF_VCORECALC;
  4254. }
  4255. if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
  4256. hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
  4257. #if defined(CONFIG_B43_SSB) && defined(CONFIG_SSB_DRIVER_PCICORE)
  4258. if (dev->dev->bus_type == B43_BUS_SSB &&
  4259. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  4260. dev->dev->sdev->bus->pcicore.dev->id.revision <= 10)
  4261. hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
  4262. #endif
  4263. hf &= ~B43_HF_SKCFPUP;
  4264. b43_hf_write(dev, hf);
  4265. /* tell the ucode MAC capabilities */
  4266. if (dev->dev->core_rev >= 13) {
  4267. u32 mac_hw_cap = b43_read32(dev, B43_MMIO_MAC_HW_CAP);
  4268. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_L,
  4269. mac_hw_cap & 0xffff);
  4270. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_MACHW_H,
  4271. (mac_hw_cap >> 16) & 0xffff);
  4272. }
  4273. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  4274. B43_DEFAULT_LONG_RETRY_LIMIT);
  4275. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  4276. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  4277. /* Disable sending probe responses from firmware.
  4278. * Setting the MaxTime to one usec will always trigger
  4279. * a timeout, so we never send any probe resp.
  4280. * A timeout of zero is infinite. */
  4281. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  4282. b43_rate_memory_init(dev);
  4283. b43_set_phytxctl_defaults(dev);
  4284. /* Minimum Contention Window */
  4285. if (phy->type == B43_PHYTYPE_B)
  4286. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  4287. else
  4288. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  4289. /* Maximum Contention Window */
  4290. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  4291. /* write phytype and phyvers */
  4292. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYTYPE, phy->type);
  4293. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PHYVER, phy->rev);
  4294. if (b43_bus_host_is_pcmcia(dev->dev) ||
  4295. b43_bus_host_is_sdio(dev->dev)) {
  4296. dev->__using_pio_transfers = true;
  4297. err = b43_pio_init(dev);
  4298. } else if (dev->use_pio) {
  4299. b43warn(dev->wl, "Forced PIO by use_pio module parameter. "
  4300. "This should not be needed and will result in lower "
  4301. "performance.\n");
  4302. dev->__using_pio_transfers = true;
  4303. err = b43_pio_init(dev);
  4304. } else {
  4305. dev->__using_pio_transfers = false;
  4306. err = b43_dma_init(dev);
  4307. }
  4308. if (err)
  4309. goto err_chip_exit;
  4310. b43_qos_init(dev);
  4311. b43_set_synth_pu_delay(dev, 1);
  4312. b43_bluetooth_coext_enable(dev);
  4313. b43_bus_powerup(dev, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
  4314. b43_upload_card_macaddress(dev);
  4315. b43_security_init(dev);
  4316. ieee80211_wake_queues(dev->wl->hw);
  4317. b43_set_status(dev, B43_STAT_INITIALIZED);
  4318. out:
  4319. return err;
  4320. err_chip_exit:
  4321. b43_chip_exit(dev);
  4322. err_busdown:
  4323. b43_bus_may_powerdown(dev);
  4324. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  4325. return err;
  4326. }
  4327. static int b43_op_add_interface(struct ieee80211_hw *hw,
  4328. struct ieee80211_vif *vif)
  4329. {
  4330. struct b43_wl *wl = hw_to_b43_wl(hw);
  4331. struct b43_wldev *dev;
  4332. int err = -EOPNOTSUPP;
  4333. /* TODO: allow AP devices to coexist */
  4334. if (vif->type != NL80211_IFTYPE_AP &&
  4335. vif->type != NL80211_IFTYPE_MESH_POINT &&
  4336. vif->type != NL80211_IFTYPE_STATION &&
  4337. vif->type != NL80211_IFTYPE_ADHOC)
  4338. return -EOPNOTSUPP;
  4339. mutex_lock(&wl->mutex);
  4340. if (wl->operating)
  4341. goto out_mutex_unlock;
  4342. b43dbg(wl, "Adding Interface type %d\n", vif->type);
  4343. dev = wl->current_dev;
  4344. wl->operating = true;
  4345. wl->vif = vif;
  4346. wl->if_type = vif->type;
  4347. memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
  4348. b43_adjust_opmode(dev);
  4349. b43_set_pretbtt(dev);
  4350. b43_set_synth_pu_delay(dev, 0);
  4351. b43_upload_card_macaddress(dev);
  4352. err = 0;
  4353. out_mutex_unlock:
  4354. mutex_unlock(&wl->mutex);
  4355. if (err == 0)
  4356. b43_op_bss_info_changed(hw, vif, &vif->bss_conf, ~0);
  4357. return err;
  4358. }
  4359. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  4360. struct ieee80211_vif *vif)
  4361. {
  4362. struct b43_wl *wl = hw_to_b43_wl(hw);
  4363. struct b43_wldev *dev = wl->current_dev;
  4364. b43dbg(wl, "Removing Interface type %d\n", vif->type);
  4365. mutex_lock(&wl->mutex);
  4366. B43_WARN_ON(!wl->operating);
  4367. B43_WARN_ON(wl->vif != vif);
  4368. wl->vif = NULL;
  4369. wl->operating = false;
  4370. b43_adjust_opmode(dev);
  4371. eth_zero_addr(wl->mac_addr);
  4372. b43_upload_card_macaddress(dev);
  4373. mutex_unlock(&wl->mutex);
  4374. }
  4375. static int b43_op_start(struct ieee80211_hw *hw)
  4376. {
  4377. struct b43_wl *wl = hw_to_b43_wl(hw);
  4378. struct b43_wldev *dev = wl->current_dev;
  4379. int did_init = 0;
  4380. int err = 0;
  4381. /* Kill all old instance specific information to make sure
  4382. * the card won't use it in the short timeframe between start
  4383. * and mac80211 reconfiguring it. */
  4384. eth_zero_addr(wl->bssid);
  4385. eth_zero_addr(wl->mac_addr);
  4386. wl->filter_flags = 0;
  4387. wl->radiotap_enabled = false;
  4388. b43_qos_clear(wl);
  4389. wl->beacon0_uploaded = false;
  4390. wl->beacon1_uploaded = false;
  4391. wl->beacon_templates_virgin = true;
  4392. wl->radio_enabled = true;
  4393. mutex_lock(&wl->mutex);
  4394. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  4395. err = b43_wireless_core_init(dev);
  4396. if (err)
  4397. goto out_mutex_unlock;
  4398. did_init = 1;
  4399. }
  4400. if (b43_status(dev) < B43_STAT_STARTED) {
  4401. err = b43_wireless_core_start(dev);
  4402. if (err) {
  4403. if (did_init)
  4404. b43_wireless_core_exit(dev);
  4405. goto out_mutex_unlock;
  4406. }
  4407. }
  4408. /* XXX: only do if device doesn't support rfkill irq */
  4409. wiphy_rfkill_start_polling(hw->wiphy);
  4410. out_mutex_unlock:
  4411. mutex_unlock(&wl->mutex);
  4412. /*
  4413. * Configuration may have been overwritten during initialization.
  4414. * Reload the configuration, but only if initialization was
  4415. * successful. Reloading the configuration after a failed init
  4416. * may hang the system.
  4417. */
  4418. if (!err)
  4419. b43_op_config(hw, ~0);
  4420. return err;
  4421. }
  4422. static void b43_op_stop(struct ieee80211_hw *hw)
  4423. {
  4424. struct b43_wl *wl = hw_to_b43_wl(hw);
  4425. struct b43_wldev *dev = wl->current_dev;
  4426. cancel_work_sync(&(wl->beacon_update_trigger));
  4427. if (!dev)
  4428. goto out;
  4429. mutex_lock(&wl->mutex);
  4430. if (b43_status(dev) >= B43_STAT_STARTED) {
  4431. dev = b43_wireless_core_stop(dev);
  4432. if (!dev)
  4433. goto out_unlock;
  4434. }
  4435. b43_wireless_core_exit(dev);
  4436. wl->radio_enabled = false;
  4437. out_unlock:
  4438. mutex_unlock(&wl->mutex);
  4439. out:
  4440. cancel_work_sync(&(wl->txpower_adjust_work));
  4441. }
  4442. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  4443. struct ieee80211_sta *sta, bool set)
  4444. {
  4445. struct b43_wl *wl = hw_to_b43_wl(hw);
  4446. b43_update_templates(wl);
  4447. return 0;
  4448. }
  4449. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  4450. struct ieee80211_vif *vif,
  4451. enum sta_notify_cmd notify_cmd,
  4452. struct ieee80211_sta *sta)
  4453. {
  4454. struct b43_wl *wl = hw_to_b43_wl(hw);
  4455. B43_WARN_ON(!vif || wl->vif != vif);
  4456. }
  4457. static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw,
  4458. struct ieee80211_vif *vif,
  4459. const u8 *mac_addr)
  4460. {
  4461. struct b43_wl *wl = hw_to_b43_wl(hw);
  4462. struct b43_wldev *dev;
  4463. mutex_lock(&wl->mutex);
  4464. dev = wl->current_dev;
  4465. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4466. /* Disable CFP update during scan on other channels. */
  4467. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
  4468. }
  4469. mutex_unlock(&wl->mutex);
  4470. }
  4471. static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw,
  4472. struct ieee80211_vif *vif)
  4473. {
  4474. struct b43_wl *wl = hw_to_b43_wl(hw);
  4475. struct b43_wldev *dev;
  4476. mutex_lock(&wl->mutex);
  4477. dev = wl->current_dev;
  4478. if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
  4479. /* Re-enable CFP update. */
  4480. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
  4481. }
  4482. mutex_unlock(&wl->mutex);
  4483. }
  4484. static int b43_op_get_survey(struct ieee80211_hw *hw, int idx,
  4485. struct survey_info *survey)
  4486. {
  4487. struct b43_wl *wl = hw_to_b43_wl(hw);
  4488. struct b43_wldev *dev = wl->current_dev;
  4489. struct ieee80211_conf *conf = &hw->conf;
  4490. if (idx != 0)
  4491. return -ENOENT;
  4492. survey->channel = conf->chandef.chan;
  4493. survey->filled = SURVEY_INFO_NOISE_DBM;
  4494. survey->noise = dev->stats.link_noise;
  4495. return 0;
  4496. }
  4497. static const struct ieee80211_ops b43_hw_ops = {
  4498. .tx = b43_op_tx,
  4499. .conf_tx = b43_op_conf_tx,
  4500. .add_interface = b43_op_add_interface,
  4501. .remove_interface = b43_op_remove_interface,
  4502. .config = b43_op_config,
  4503. .bss_info_changed = b43_op_bss_info_changed,
  4504. .configure_filter = b43_op_configure_filter,
  4505. .set_key = b43_op_set_key,
  4506. .update_tkip_key = b43_op_update_tkip_key,
  4507. .get_stats = b43_op_get_stats,
  4508. .get_tsf = b43_op_get_tsf,
  4509. .set_tsf = b43_op_set_tsf,
  4510. .start = b43_op_start,
  4511. .stop = b43_op_stop,
  4512. .set_tim = b43_op_beacon_set_tim,
  4513. .sta_notify = b43_op_sta_notify,
  4514. .sw_scan_start = b43_op_sw_scan_start_notifier,
  4515. .sw_scan_complete = b43_op_sw_scan_complete_notifier,
  4516. .get_survey = b43_op_get_survey,
  4517. .rfkill_poll = b43_rfkill_poll,
  4518. };
  4519. /* Hard-reset the chip. Do not call this directly.
  4520. * Use b43_controller_restart()
  4521. */
  4522. static void b43_chip_reset(struct work_struct *work)
  4523. {
  4524. struct b43_wldev *dev =
  4525. container_of(work, struct b43_wldev, restart_work);
  4526. struct b43_wl *wl = dev->wl;
  4527. int err = 0;
  4528. int prev_status;
  4529. mutex_lock(&wl->mutex);
  4530. prev_status = b43_status(dev);
  4531. /* Bring the device down... */
  4532. if (prev_status >= B43_STAT_STARTED) {
  4533. dev = b43_wireless_core_stop(dev);
  4534. if (!dev) {
  4535. err = -ENODEV;
  4536. goto out;
  4537. }
  4538. }
  4539. if (prev_status >= B43_STAT_INITIALIZED)
  4540. b43_wireless_core_exit(dev);
  4541. /* ...and up again. */
  4542. if (prev_status >= B43_STAT_INITIALIZED) {
  4543. err = b43_wireless_core_init(dev);
  4544. if (err)
  4545. goto out;
  4546. }
  4547. if (prev_status >= B43_STAT_STARTED) {
  4548. err = b43_wireless_core_start(dev);
  4549. if (err) {
  4550. b43_wireless_core_exit(dev);
  4551. goto out;
  4552. }
  4553. }
  4554. out:
  4555. if (err)
  4556. wl->current_dev = NULL; /* Failed to init the dev. */
  4557. mutex_unlock(&wl->mutex);
  4558. if (err) {
  4559. b43err(wl, "Controller restart FAILED\n");
  4560. return;
  4561. }
  4562. /* reload configuration */
  4563. b43_op_config(wl->hw, ~0);
  4564. if (wl->vif)
  4565. b43_op_bss_info_changed(wl->hw, wl->vif, &wl->vif->bss_conf, ~0);
  4566. b43info(wl, "Controller restarted\n");
  4567. }
  4568. static int b43_setup_bands(struct b43_wldev *dev,
  4569. bool have_2ghz_phy, bool have_5ghz_phy)
  4570. {
  4571. struct ieee80211_hw *hw = dev->wl->hw;
  4572. struct b43_phy *phy = &dev->phy;
  4573. bool limited_2g;
  4574. bool limited_5g;
  4575. /* We don't support all 2 GHz channels on some devices */
  4576. limited_2g = phy->radio_ver == 0x2057 &&
  4577. (phy->radio_rev == 9 || phy->radio_rev == 14);
  4578. limited_5g = phy->radio_ver == 0x2057 &&
  4579. phy->radio_rev == 9;
  4580. if (have_2ghz_phy)
  4581. hw->wiphy->bands[NL80211_BAND_2GHZ] = limited_2g ?
  4582. &b43_band_2ghz_limited : &b43_band_2GHz;
  4583. if (dev->phy.type == B43_PHYTYPE_N) {
  4584. if (have_5ghz_phy)
  4585. hw->wiphy->bands[NL80211_BAND_5GHZ] = limited_5g ?
  4586. &b43_band_5GHz_nphy_limited :
  4587. &b43_band_5GHz_nphy;
  4588. } else {
  4589. if (have_5ghz_phy)
  4590. hw->wiphy->bands[NL80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  4591. }
  4592. dev->phy.supports_2ghz = have_2ghz_phy;
  4593. dev->phy.supports_5ghz = have_5ghz_phy;
  4594. return 0;
  4595. }
  4596. static void b43_wireless_core_detach(struct b43_wldev *dev)
  4597. {
  4598. /* We release firmware that late to not be required to re-request
  4599. * is all the time when we reinit the core. */
  4600. b43_release_firmware(dev);
  4601. b43_phy_free(dev);
  4602. }
  4603. static void b43_supported_bands(struct b43_wldev *dev, bool *have_2ghz_phy,
  4604. bool *have_5ghz_phy)
  4605. {
  4606. u16 dev_id = 0;
  4607. #ifdef CONFIG_B43_BCMA
  4608. if (dev->dev->bus_type == B43_BUS_BCMA &&
  4609. dev->dev->bdev->bus->hosttype == BCMA_HOSTTYPE_PCI)
  4610. dev_id = dev->dev->bdev->bus->host_pci->device;
  4611. #endif
  4612. #ifdef CONFIG_B43_SSB
  4613. if (dev->dev->bus_type == B43_BUS_SSB &&
  4614. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI)
  4615. dev_id = dev->dev->sdev->bus->host_pci->device;
  4616. #endif
  4617. /* Override with SPROM value if available */
  4618. if (dev->dev->bus_sprom->dev_id)
  4619. dev_id = dev->dev->bus_sprom->dev_id;
  4620. /* Note: below IDs can be "virtual" (not maching e.g. real PCI ID) */
  4621. switch (dev_id) {
  4622. case 0x4324: /* BCM4306 */
  4623. case 0x4312: /* BCM4311 */
  4624. case 0x4319: /* BCM4318 */
  4625. case 0x4328: /* BCM4321 */
  4626. case 0x432b: /* BCM4322 */
  4627. case 0x4350: /* BCM43222 */
  4628. case 0x4353: /* BCM43224 */
  4629. case 0x0576: /* BCM43224 */
  4630. case 0x435f: /* BCM6362 */
  4631. case 0x4331: /* BCM4331 */
  4632. case 0x4359: /* BCM43228 */
  4633. case 0x43a0: /* BCM4360 */
  4634. case 0x43b1: /* BCM4352 */
  4635. /* Dual band devices */
  4636. *have_2ghz_phy = true;
  4637. *have_5ghz_phy = true;
  4638. return;
  4639. case 0x4321: /* BCM4306 */
  4640. /* There are 14e4:4321 PCI devs with 2.4 GHz BCM4321 (N-PHY) */
  4641. if (dev->phy.type != B43_PHYTYPE_G)
  4642. break;
  4643. fallthrough;
  4644. case 0x4313: /* BCM4311 */
  4645. case 0x431a: /* BCM4318 */
  4646. case 0x432a: /* BCM4321 */
  4647. case 0x432d: /* BCM4322 */
  4648. case 0x4352: /* BCM43222 */
  4649. case 0x435a: /* BCM43228 */
  4650. case 0x4333: /* BCM4331 */
  4651. case 0x43a2: /* BCM4360 */
  4652. case 0x43b3: /* BCM4352 */
  4653. /* 5 GHz only devices */
  4654. *have_2ghz_phy = false;
  4655. *have_5ghz_phy = true;
  4656. return;
  4657. }
  4658. /* As a fallback, try to guess using PHY type */
  4659. switch (dev->phy.type) {
  4660. case B43_PHYTYPE_G:
  4661. case B43_PHYTYPE_N:
  4662. case B43_PHYTYPE_LP:
  4663. case B43_PHYTYPE_HT:
  4664. case B43_PHYTYPE_LCN:
  4665. *have_2ghz_phy = true;
  4666. *have_5ghz_phy = false;
  4667. return;
  4668. }
  4669. B43_WARN_ON(1);
  4670. }
  4671. static int b43_wireless_core_attach(struct b43_wldev *dev)
  4672. {
  4673. struct b43_wl *wl = dev->wl;
  4674. struct b43_phy *phy = &dev->phy;
  4675. int err;
  4676. u32 tmp;
  4677. bool have_2ghz_phy = false, have_5ghz_phy = false;
  4678. /* Do NOT do any device initialization here.
  4679. * Do it in wireless_core_init() instead.
  4680. * This function is for gathering basic information about the HW, only.
  4681. * Also some structs may be set up here. But most likely you want to have
  4682. * that in core_init(), too.
  4683. */
  4684. err = b43_bus_powerup(dev, 0);
  4685. if (err) {
  4686. b43err(wl, "Bus powerup failed\n");
  4687. goto out;
  4688. }
  4689. phy->do_full_init = true;
  4690. /* Try to guess supported bands for the first init needs */
  4691. switch (dev->dev->bus_type) {
  4692. #ifdef CONFIG_B43_BCMA
  4693. case B43_BUS_BCMA:
  4694. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  4695. have_2ghz_phy = !!(tmp & B43_BCMA_IOST_2G_PHY);
  4696. have_5ghz_phy = !!(tmp & B43_BCMA_IOST_5G_PHY);
  4697. break;
  4698. #endif
  4699. #ifdef CONFIG_B43_SSB
  4700. case B43_BUS_SSB:
  4701. if (dev->dev->core_rev >= 5) {
  4702. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  4703. have_2ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_2GHZ_PHY);
  4704. have_5ghz_phy = !!(tmp & B43_TMSHIGH_HAVE_5GHZ_PHY);
  4705. } else
  4706. B43_WARN_ON(1);
  4707. break;
  4708. #endif
  4709. }
  4710. dev->phy.gmode = have_2ghz_phy;
  4711. b43_wireless_core_reset(dev, dev->phy.gmode);
  4712. /* Get the PHY type. */
  4713. err = b43_phy_versioning(dev);
  4714. if (err)
  4715. goto err_powerdown;
  4716. /* Get real info about supported bands */
  4717. b43_supported_bands(dev, &have_2ghz_phy, &have_5ghz_phy);
  4718. /* We don't support 5 GHz on some PHYs yet */
  4719. if (have_5ghz_phy) {
  4720. switch (dev->phy.type) {
  4721. case B43_PHYTYPE_G:
  4722. case B43_PHYTYPE_LP:
  4723. case B43_PHYTYPE_HT:
  4724. b43warn(wl, "5 GHz band is unsupported on this PHY\n");
  4725. have_5ghz_phy = false;
  4726. }
  4727. }
  4728. if (!have_2ghz_phy && !have_5ghz_phy) {
  4729. b43err(wl, "b43 can't support any band on this device\n");
  4730. err = -EOPNOTSUPP;
  4731. goto err_powerdown;
  4732. }
  4733. err = b43_phy_allocate(dev);
  4734. if (err)
  4735. goto err_powerdown;
  4736. dev->phy.gmode = have_2ghz_phy;
  4737. b43_wireless_core_reset(dev, dev->phy.gmode);
  4738. err = b43_validate_chipaccess(dev);
  4739. if (err)
  4740. goto err_phy_free;
  4741. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  4742. if (err)
  4743. goto err_phy_free;
  4744. /* Now set some default "current_dev" */
  4745. if (!wl->current_dev)
  4746. wl->current_dev = dev;
  4747. INIT_WORK(&dev->restart_work, b43_chip_reset);
  4748. dev->phy.ops->switch_analog(dev, 0);
  4749. b43_device_disable(dev, 0);
  4750. b43_bus_may_powerdown(dev);
  4751. out:
  4752. return err;
  4753. err_phy_free:
  4754. b43_phy_free(dev);
  4755. err_powerdown:
  4756. b43_bus_may_powerdown(dev);
  4757. return err;
  4758. }
  4759. static void b43_one_core_detach(struct b43_bus_dev *dev)
  4760. {
  4761. struct b43_wldev *wldev;
  4762. /* Do not cancel ieee80211-workqueue based work here.
  4763. * See comment in b43_remove(). */
  4764. wldev = b43_bus_get_wldev(dev);
  4765. b43_debugfs_remove_device(wldev);
  4766. b43_wireless_core_detach(wldev);
  4767. list_del(&wldev->list);
  4768. b43_bus_set_wldev(dev, NULL);
  4769. kfree(wldev);
  4770. }
  4771. static int b43_one_core_attach(struct b43_bus_dev *dev, struct b43_wl *wl)
  4772. {
  4773. struct b43_wldev *wldev;
  4774. int err = -ENOMEM;
  4775. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  4776. if (!wldev)
  4777. goto out;
  4778. wldev->use_pio = b43_modparam_pio;
  4779. wldev->dev = dev;
  4780. wldev->wl = wl;
  4781. b43_set_status(wldev, B43_STAT_UNINIT);
  4782. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  4783. INIT_LIST_HEAD(&wldev->list);
  4784. err = b43_wireless_core_attach(wldev);
  4785. if (err)
  4786. goto err_kfree_wldev;
  4787. b43_bus_set_wldev(dev, wldev);
  4788. b43_debugfs_add_device(wldev);
  4789. out:
  4790. return err;
  4791. err_kfree_wldev:
  4792. kfree(wldev);
  4793. return err;
  4794. }
  4795. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  4796. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  4797. (pdev->device == _device) && \
  4798. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  4799. (pdev->subsystem_device == _subdevice) )
  4800. #ifdef CONFIG_B43_SSB
  4801. static void b43_sprom_fixup(struct ssb_bus *bus)
  4802. {
  4803. struct pci_dev *pdev;
  4804. /* boardflags workarounds */
  4805. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  4806. bus->chip_id == 0x4301 && bus->sprom.board_rev == 0x74)
  4807. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  4808. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  4809. bus->boardinfo.type == 0x4E && bus->sprom.board_rev > 0x40)
  4810. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  4811. if (bus->bustype == SSB_BUSTYPE_PCI) {
  4812. pdev = bus->host_pci;
  4813. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  4814. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  4815. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  4816. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  4817. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  4818. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  4819. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  4820. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  4821. }
  4822. }
  4823. static void b43_wireless_exit(struct b43_bus_dev *dev, struct b43_wl *wl)
  4824. {
  4825. struct ieee80211_hw *hw = wl->hw;
  4826. ssb_set_devtypedata(dev->sdev, NULL);
  4827. ieee80211_free_hw(hw);
  4828. }
  4829. #endif
  4830. static struct b43_wl *b43_wireless_init(struct b43_bus_dev *dev)
  4831. {
  4832. struct ssb_sprom *sprom = dev->bus_sprom;
  4833. struct ieee80211_hw *hw;
  4834. struct b43_wl *wl;
  4835. char chip_name[6];
  4836. int queue_num;
  4837. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  4838. if (!hw) {
  4839. b43err(NULL, "Could not allocate ieee80211 device\n");
  4840. return ERR_PTR(-ENOMEM);
  4841. }
  4842. wl = hw_to_b43_wl(hw);
  4843. /* fill hw info */
  4844. ieee80211_hw_set(hw, RX_INCLUDES_FCS);
  4845. ieee80211_hw_set(hw, SIGNAL_DBM);
  4846. ieee80211_hw_set(hw, MFP_CAPABLE);
  4847. hw->wiphy->interface_modes =
  4848. BIT(NL80211_IFTYPE_AP) |
  4849. BIT(NL80211_IFTYPE_MESH_POINT) |
  4850. BIT(NL80211_IFTYPE_STATION) |
  4851. BIT(NL80211_IFTYPE_ADHOC);
  4852. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  4853. wiphy_ext_feature_set(hw->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
  4854. wl->hw_registered = false;
  4855. hw->max_rates = 2;
  4856. SET_IEEE80211_DEV(hw, dev->dev);
  4857. if (is_valid_ether_addr(sprom->et1mac))
  4858. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  4859. else
  4860. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  4861. /* Initialize struct b43_wl */
  4862. wl->hw = hw;
  4863. mutex_init(&wl->mutex);
  4864. spin_lock_init(&wl->hardirq_lock);
  4865. spin_lock_init(&wl->beacon_lock);
  4866. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  4867. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  4868. INIT_WORK(&wl->tx_work, b43_tx_work);
  4869. /* Initialize queues and flags. */
  4870. for (queue_num = 0; queue_num < B43_QOS_QUEUE_NUM; queue_num++) {
  4871. skb_queue_head_init(&wl->tx_queue[queue_num]);
  4872. wl->tx_queue_stopped[queue_num] = false;
  4873. }
  4874. snprintf(chip_name, ARRAY_SIZE(chip_name),
  4875. (dev->chip_id > 0x9999) ? "%d" : "%04X", dev->chip_id);
  4876. b43info(wl, "Broadcom %s WLAN found (core revision %u)\n", chip_name,
  4877. dev->core_rev);
  4878. return wl;
  4879. }
  4880. #ifdef CONFIG_B43_BCMA
  4881. static int b43_bcma_probe(struct bcma_device *core)
  4882. {
  4883. struct b43_bus_dev *dev;
  4884. struct b43_wl *wl;
  4885. int err;
  4886. if (!modparam_allhwsupport &&
  4887. (core->id.rev == 0x17 || core->id.rev == 0x18)) {
  4888. pr_err("Support for cores revisions 0x17 and 0x18 disabled by module param allhwsupport=0. Try b43.allhwsupport=1\n");
  4889. return -ENOTSUPP;
  4890. }
  4891. dev = b43_bus_dev_bcma_init(core);
  4892. if (!dev)
  4893. return -ENODEV;
  4894. wl = b43_wireless_init(dev);
  4895. if (IS_ERR(wl)) {
  4896. err = PTR_ERR(wl);
  4897. goto bcma_out;
  4898. }
  4899. err = b43_one_core_attach(dev, wl);
  4900. if (err)
  4901. goto bcma_err_wireless_exit;
  4902. /* setup and start work to load firmware */
  4903. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4904. schedule_work(&wl->firmware_load);
  4905. return err;
  4906. bcma_err_wireless_exit:
  4907. ieee80211_free_hw(wl->hw);
  4908. bcma_out:
  4909. kfree(dev);
  4910. return err;
  4911. }
  4912. static void b43_bcma_remove(struct bcma_device *core)
  4913. {
  4914. struct b43_wldev *wldev = bcma_get_drvdata(core);
  4915. struct b43_wl *wl = wldev->wl;
  4916. /* We must cancel any work here before unregistering from ieee80211,
  4917. * as the ieee80211 unreg will destroy the workqueue. */
  4918. cancel_work_sync(&wldev->restart_work);
  4919. cancel_work_sync(&wl->firmware_load);
  4920. B43_WARN_ON(!wl);
  4921. if (!wldev->fw.ucode.data)
  4922. return; /* NULL if firmware never loaded */
  4923. if (wl->current_dev == wldev && wl->hw_registered) {
  4924. b43_leds_stop(wldev);
  4925. ieee80211_unregister_hw(wl->hw);
  4926. }
  4927. b43_one_core_detach(wldev->dev);
  4928. /* Unregister HW RNG driver */
  4929. b43_rng_exit(wl);
  4930. b43_leds_unregister(wl);
  4931. ieee80211_free_hw(wl->hw);
  4932. kfree(wldev->dev);
  4933. }
  4934. static struct bcma_driver b43_bcma_driver = {
  4935. .name = KBUILD_MODNAME,
  4936. .id_table = b43_bcma_tbl,
  4937. .probe = b43_bcma_probe,
  4938. .remove = b43_bcma_remove,
  4939. };
  4940. #endif
  4941. #ifdef CONFIG_B43_SSB
  4942. static
  4943. int b43_ssb_probe(struct ssb_device *sdev, const struct ssb_device_id *id)
  4944. {
  4945. struct b43_bus_dev *dev;
  4946. struct b43_wl *wl;
  4947. int err;
  4948. dev = b43_bus_dev_ssb_init(sdev);
  4949. if (!dev)
  4950. return -ENOMEM;
  4951. wl = ssb_get_devtypedata(sdev);
  4952. if (wl) {
  4953. b43err(NULL, "Dual-core devices are not supported\n");
  4954. err = -ENOTSUPP;
  4955. goto err_ssb_kfree_dev;
  4956. }
  4957. b43_sprom_fixup(sdev->bus);
  4958. wl = b43_wireless_init(dev);
  4959. if (IS_ERR(wl)) {
  4960. err = PTR_ERR(wl);
  4961. goto err_ssb_kfree_dev;
  4962. }
  4963. ssb_set_devtypedata(sdev, wl);
  4964. B43_WARN_ON(ssb_get_devtypedata(sdev) != wl);
  4965. err = b43_one_core_attach(dev, wl);
  4966. if (err)
  4967. goto err_ssb_wireless_exit;
  4968. /* setup and start work to load firmware */
  4969. INIT_WORK(&wl->firmware_load, b43_request_firmware);
  4970. schedule_work(&wl->firmware_load);
  4971. return err;
  4972. err_ssb_wireless_exit:
  4973. b43_wireless_exit(dev, wl);
  4974. err_ssb_kfree_dev:
  4975. kfree(dev);
  4976. return err;
  4977. }
  4978. static void b43_ssb_remove(struct ssb_device *sdev)
  4979. {
  4980. struct b43_wl *wl = ssb_get_devtypedata(sdev);
  4981. struct b43_wldev *wldev = ssb_get_drvdata(sdev);
  4982. struct b43_bus_dev *dev = wldev->dev;
  4983. /* We must cancel any work here before unregistering from ieee80211,
  4984. * as the ieee80211 unreg will destroy the workqueue. */
  4985. cancel_work_sync(&wldev->restart_work);
  4986. cancel_work_sync(&wl->firmware_load);
  4987. B43_WARN_ON(!wl);
  4988. if (!wldev->fw.ucode.data)
  4989. return; /* NULL if firmware never loaded */
  4990. if (wl->current_dev == wldev && wl->hw_registered) {
  4991. b43_leds_stop(wldev);
  4992. ieee80211_unregister_hw(wl->hw);
  4993. }
  4994. b43_one_core_detach(dev);
  4995. /* Unregister HW RNG driver */
  4996. b43_rng_exit(wl);
  4997. b43_leds_unregister(wl);
  4998. b43_wireless_exit(dev, wl);
  4999. kfree(dev);
  5000. }
  5001. static struct ssb_driver b43_ssb_driver = {
  5002. .name = KBUILD_MODNAME,
  5003. .id_table = b43_ssb_tbl,
  5004. .probe = b43_ssb_probe,
  5005. .remove = b43_ssb_remove,
  5006. };
  5007. #endif /* CONFIG_B43_SSB */
  5008. /* Perform a hardware reset. This can be called from any context. */
  5009. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  5010. {
  5011. /* Must avoid requeueing, if we are in shutdown. */
  5012. if (b43_status(dev) < B43_STAT_INITIALIZED)
  5013. return;
  5014. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  5015. ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
  5016. }
  5017. static void b43_print_driverinfo(void)
  5018. {
  5019. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  5020. *feat_leds = "", *feat_sdio = "";
  5021. #ifdef CONFIG_B43_PCI_AUTOSELECT
  5022. feat_pci = "P";
  5023. #endif
  5024. #ifdef CONFIG_B43_PCMCIA
  5025. feat_pcmcia = "M";
  5026. #endif
  5027. #ifdef CONFIG_B43_PHY_N
  5028. feat_nphy = "N";
  5029. #endif
  5030. #ifdef CONFIG_B43_LEDS
  5031. feat_leds = "L";
  5032. #endif
  5033. #ifdef CONFIG_B43_SDIO
  5034. feat_sdio = "S";
  5035. #endif
  5036. printk(KERN_INFO "Broadcom 43xx driver loaded "
  5037. "[ Features: %s%s%s%s%s ]\n",
  5038. feat_pci, feat_pcmcia, feat_nphy,
  5039. feat_leds, feat_sdio);
  5040. }
  5041. static int __init b43_init(void)
  5042. {
  5043. int err;
  5044. b43_debugfs_init();
  5045. err = b43_sdio_init();
  5046. if (err)
  5047. goto err_dfs_exit;
  5048. #ifdef CONFIG_B43_BCMA
  5049. err = bcma_driver_register(&b43_bcma_driver);
  5050. if (err)
  5051. goto err_sdio_exit;
  5052. #endif
  5053. #ifdef CONFIG_B43_SSB
  5054. err = ssb_driver_register(&b43_ssb_driver);
  5055. if (err)
  5056. goto err_bcma_driver_exit;
  5057. #endif
  5058. b43_print_driverinfo();
  5059. return err;
  5060. #ifdef CONFIG_B43_SSB
  5061. err_bcma_driver_exit:
  5062. #endif
  5063. #ifdef CONFIG_B43_BCMA
  5064. bcma_driver_unregister(&b43_bcma_driver);
  5065. err_sdio_exit:
  5066. #endif
  5067. b43_sdio_exit();
  5068. err_dfs_exit:
  5069. b43_debugfs_exit();
  5070. return err;
  5071. }
  5072. static void __exit b43_exit(void)
  5073. {
  5074. #ifdef CONFIG_B43_SSB
  5075. ssb_driver_unregister(&b43_ssb_driver);
  5076. #endif
  5077. #ifdef CONFIG_B43_BCMA
  5078. bcma_driver_unregister(&b43_bcma_driver);
  5079. #endif
  5080. b43_sdio_exit();
  5081. b43_debugfs_exit();
  5082. }
  5083. module_init(b43_init)
  5084. module_exit(b43_exit)