vmxnet3_drv.c 115 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2022, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: [email protected]
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static const struct pci_device_id vmxnet3_pciid_table[] = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static int enable_mq = 1;
  41. static void
  42. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, const u8 *mac);
  43. /*
  44. * Enable/Disable the given intr
  45. */
  46. static void
  47. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  48. {
  49. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  50. }
  51. static void
  52. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  53. {
  54. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  55. }
  56. /*
  57. * Enable/Disable all intrs used by the device
  58. */
  59. static void
  60. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  61. {
  62. int i;
  63. for (i = 0; i < adapter->intr.num_intrs; i++)
  64. vmxnet3_enable_intr(adapter, i);
  65. if (!VMXNET3_VERSION_GE_6(adapter) ||
  66. !adapter->queuesExtEnabled) {
  67. adapter->shared->devRead.intrConf.intrCtrl &=
  68. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  69. } else {
  70. adapter->shared->devReadExt.intrConfExt.intrCtrl &=
  71. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  72. }
  73. }
  74. static void
  75. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  76. {
  77. int i;
  78. if (!VMXNET3_VERSION_GE_6(adapter) ||
  79. !adapter->queuesExtEnabled) {
  80. adapter->shared->devRead.intrConf.intrCtrl |=
  81. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  82. } else {
  83. adapter->shared->devReadExt.intrConfExt.intrCtrl |=
  84. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  85. }
  86. for (i = 0; i < adapter->intr.num_intrs; i++)
  87. vmxnet3_disable_intr(adapter, i);
  88. }
  89. static void
  90. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  91. {
  92. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  93. }
  94. static bool
  95. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  96. {
  97. return tq->stopped;
  98. }
  99. static void
  100. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  101. {
  102. tq->stopped = false;
  103. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  104. }
  105. static void
  106. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  107. {
  108. tq->stopped = false;
  109. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  110. }
  111. static void
  112. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  113. {
  114. tq->stopped = true;
  115. tq->num_stop++;
  116. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  117. }
  118. /* Check if capability is supported by UPT device or
  119. * UPT is even requested
  120. */
  121. bool
  122. vmxnet3_check_ptcapability(u32 cap_supported, u32 cap)
  123. {
  124. if (cap_supported & (1UL << VMXNET3_DCR_ERROR) ||
  125. cap_supported & (1UL << cap)) {
  126. return true;
  127. }
  128. return false;
  129. }
  130. /*
  131. * Check the link state. This may start or stop the tx queue.
  132. */
  133. static void
  134. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  135. {
  136. u32 ret;
  137. int i;
  138. unsigned long flags;
  139. spin_lock_irqsave(&adapter->cmd_lock, flags);
  140. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  141. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  142. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  143. adapter->link_speed = ret >> 16;
  144. if (ret & 1) { /* Link is up. */
  145. netdev_info(adapter->netdev, "NIC Link is Up %d Mbps\n",
  146. adapter->link_speed);
  147. netif_carrier_on(adapter->netdev);
  148. if (affectTxQueue) {
  149. for (i = 0; i < adapter->num_tx_queues; i++)
  150. vmxnet3_tq_start(&adapter->tx_queue[i],
  151. adapter);
  152. }
  153. } else {
  154. netdev_info(adapter->netdev, "NIC Link is Down\n");
  155. netif_carrier_off(adapter->netdev);
  156. if (affectTxQueue) {
  157. for (i = 0; i < adapter->num_tx_queues; i++)
  158. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  159. }
  160. }
  161. }
  162. static void
  163. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  164. {
  165. int i;
  166. unsigned long flags;
  167. u32 events = le32_to_cpu(adapter->shared->ecr);
  168. if (!events)
  169. return;
  170. vmxnet3_ack_events(adapter, events);
  171. /* Check if link state has changed */
  172. if (events & VMXNET3_ECR_LINK)
  173. vmxnet3_check_link(adapter, true);
  174. /* Check if there is an error on xmit/recv queues */
  175. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  176. spin_lock_irqsave(&adapter->cmd_lock, flags);
  177. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  178. VMXNET3_CMD_GET_QUEUE_STATUS);
  179. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  180. for (i = 0; i < adapter->num_tx_queues; i++)
  181. if (adapter->tqd_start[i].status.stopped)
  182. dev_err(&adapter->netdev->dev,
  183. "%s: tq[%d] error 0x%x\n",
  184. adapter->netdev->name, i, le32_to_cpu(
  185. adapter->tqd_start[i].status.error));
  186. for (i = 0; i < adapter->num_rx_queues; i++)
  187. if (adapter->rqd_start[i].status.stopped)
  188. dev_err(&adapter->netdev->dev,
  189. "%s: rq[%d] error 0x%x\n",
  190. adapter->netdev->name, i,
  191. adapter->rqd_start[i].status.error);
  192. schedule_work(&adapter->work);
  193. }
  194. }
  195. #ifdef __BIG_ENDIAN_BITFIELD
  196. /*
  197. * The device expects the bitfields in shared structures to be written in
  198. * little endian. When CPU is big endian, the following routines are used to
  199. * correctly read and write into ABI.
  200. * The general technique used here is : double word bitfields are defined in
  201. * opposite order for big endian architecture. Then before reading them in
  202. * driver the complete double word is translated using le32_to_cpu. Similarly
  203. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  204. * double words into required format.
  205. * In order to avoid touching bits in shared structure more than once, temporary
  206. * descriptors are used. These are passed as srcDesc to following functions.
  207. */
  208. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  209. struct Vmxnet3_RxDesc *dstDesc)
  210. {
  211. u32 *src = (u32 *)srcDesc + 2;
  212. u32 *dst = (u32 *)dstDesc + 2;
  213. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  214. *dst = le32_to_cpu(*src);
  215. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  216. }
  217. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  218. struct Vmxnet3_TxDesc *dstDesc)
  219. {
  220. int i;
  221. u32 *src = (u32 *)(srcDesc + 1);
  222. u32 *dst = (u32 *)(dstDesc + 1);
  223. /* Working backwards so that the gen bit is set at the end. */
  224. for (i = 2; i > 0; i--) {
  225. src--;
  226. dst--;
  227. *dst = cpu_to_le32(*src);
  228. }
  229. }
  230. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  231. struct Vmxnet3_RxCompDesc *dstDesc)
  232. {
  233. int i = 0;
  234. u32 *src = (u32 *)srcDesc;
  235. u32 *dst = (u32 *)dstDesc;
  236. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  237. *dst = le32_to_cpu(*src);
  238. src++;
  239. dst++;
  240. }
  241. }
  242. /* Used to read bitfield values from double words. */
  243. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  244. {
  245. u32 temp = le32_to_cpu(*bitfield);
  246. u32 mask = ((1 << size) - 1) << pos;
  247. temp &= mask;
  248. temp >>= pos;
  249. return temp;
  250. }
  251. #endif /* __BIG_ENDIAN_BITFIELD */
  252. #ifdef __BIG_ENDIAN_BITFIELD
  253. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  254. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  255. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  256. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  257. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  258. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  259. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  260. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  261. VMXNET3_TCD_GEN_SIZE)
  262. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  263. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  264. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  265. (dstrcd) = (tmp); \
  266. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  267. } while (0)
  268. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  269. (dstrxd) = (tmp); \
  270. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  271. } while (0)
  272. #else
  273. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  274. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  275. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  276. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  277. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  278. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  279. #endif /* __BIG_ENDIAN_BITFIELD */
  280. static void
  281. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  282. struct pci_dev *pdev)
  283. {
  284. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  285. dma_unmap_single(&pdev->dev, tbi->dma_addr, tbi->len,
  286. DMA_TO_DEVICE);
  287. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  288. dma_unmap_page(&pdev->dev, tbi->dma_addr, tbi->len,
  289. DMA_TO_DEVICE);
  290. else
  291. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  292. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  293. }
  294. static int
  295. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  296. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  297. {
  298. struct sk_buff *skb;
  299. int entries = 0;
  300. /* no out of order completion */
  301. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  302. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  303. skb = tq->buf_info[eop_idx].skb;
  304. BUG_ON(skb == NULL);
  305. tq->buf_info[eop_idx].skb = NULL;
  306. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  307. while (tq->tx_ring.next2comp != eop_idx) {
  308. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  309. pdev);
  310. /* update next2comp w/o tx_lock. Since we are marking more,
  311. * instead of less, tx ring entries avail, the worst case is
  312. * that the tx routine incorrectly re-queues a pkt due to
  313. * insufficient tx ring entries.
  314. */
  315. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  316. entries++;
  317. }
  318. dev_kfree_skb_any(skb);
  319. return entries;
  320. }
  321. static int
  322. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  323. struct vmxnet3_adapter *adapter)
  324. {
  325. int completed = 0;
  326. union Vmxnet3_GenericDesc *gdesc;
  327. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  328. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  329. /* Prevent any &gdesc->tcd field from being (speculatively)
  330. * read before (&gdesc->tcd)->gen is read.
  331. */
  332. dma_rmb();
  333. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  334. &gdesc->tcd), tq, adapter->pdev,
  335. adapter);
  336. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  337. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  338. }
  339. if (completed) {
  340. spin_lock(&tq->tx_lock);
  341. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  342. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  343. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  344. netif_carrier_ok(adapter->netdev))) {
  345. vmxnet3_tq_wake(tq, adapter);
  346. }
  347. spin_unlock(&tq->tx_lock);
  348. }
  349. return completed;
  350. }
  351. static void
  352. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  353. struct vmxnet3_adapter *adapter)
  354. {
  355. int i;
  356. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  357. struct vmxnet3_tx_buf_info *tbi;
  358. tbi = tq->buf_info + tq->tx_ring.next2comp;
  359. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  360. if (tbi->skb) {
  361. dev_kfree_skb_any(tbi->skb);
  362. tbi->skb = NULL;
  363. }
  364. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  365. }
  366. /* sanity check, verify all buffers are indeed unmapped and freed */
  367. for (i = 0; i < tq->tx_ring.size; i++) {
  368. BUG_ON(tq->buf_info[i].skb != NULL ||
  369. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  370. }
  371. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  372. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  373. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  374. tq->comp_ring.next2proc = 0;
  375. }
  376. static void
  377. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  378. struct vmxnet3_adapter *adapter)
  379. {
  380. if (tq->tx_ring.base) {
  381. dma_free_coherent(&adapter->pdev->dev, tq->tx_ring.size *
  382. sizeof(struct Vmxnet3_TxDesc),
  383. tq->tx_ring.base, tq->tx_ring.basePA);
  384. tq->tx_ring.base = NULL;
  385. }
  386. if (tq->data_ring.base) {
  387. dma_free_coherent(&adapter->pdev->dev,
  388. tq->data_ring.size * tq->txdata_desc_size,
  389. tq->data_ring.base, tq->data_ring.basePA);
  390. tq->data_ring.base = NULL;
  391. }
  392. if (tq->comp_ring.base) {
  393. dma_free_coherent(&adapter->pdev->dev, tq->comp_ring.size *
  394. sizeof(struct Vmxnet3_TxCompDesc),
  395. tq->comp_ring.base, tq->comp_ring.basePA);
  396. tq->comp_ring.base = NULL;
  397. }
  398. kfree(tq->buf_info);
  399. tq->buf_info = NULL;
  400. }
  401. /* Destroy all tx queues */
  402. void
  403. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  404. {
  405. int i;
  406. for (i = 0; i < adapter->num_tx_queues; i++)
  407. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  408. }
  409. static void
  410. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  411. struct vmxnet3_adapter *adapter)
  412. {
  413. int i;
  414. /* reset the tx ring contents to 0 and reset the tx ring states */
  415. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  416. sizeof(struct Vmxnet3_TxDesc));
  417. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  418. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  419. memset(tq->data_ring.base, 0,
  420. tq->data_ring.size * tq->txdata_desc_size);
  421. /* reset the tx comp ring contents to 0 and reset comp ring states */
  422. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  423. sizeof(struct Vmxnet3_TxCompDesc));
  424. tq->comp_ring.next2proc = 0;
  425. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  426. /* reset the bookkeeping data */
  427. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  428. for (i = 0; i < tq->tx_ring.size; i++)
  429. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  430. /* stats are not reset */
  431. }
  432. static int
  433. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  434. struct vmxnet3_adapter *adapter)
  435. {
  436. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  437. tq->comp_ring.base || tq->buf_info);
  438. tq->tx_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  439. tq->tx_ring.size * sizeof(struct Vmxnet3_TxDesc),
  440. &tq->tx_ring.basePA, GFP_KERNEL);
  441. if (!tq->tx_ring.base) {
  442. netdev_err(adapter->netdev, "failed to allocate tx ring\n");
  443. goto err;
  444. }
  445. tq->data_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  446. tq->data_ring.size * tq->txdata_desc_size,
  447. &tq->data_ring.basePA, GFP_KERNEL);
  448. if (!tq->data_ring.base) {
  449. netdev_err(adapter->netdev, "failed to allocate tx data ring\n");
  450. goto err;
  451. }
  452. tq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev,
  453. tq->comp_ring.size * sizeof(struct Vmxnet3_TxCompDesc),
  454. &tq->comp_ring.basePA, GFP_KERNEL);
  455. if (!tq->comp_ring.base) {
  456. netdev_err(adapter->netdev, "failed to allocate tx comp ring\n");
  457. goto err;
  458. }
  459. tq->buf_info = kcalloc_node(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  460. GFP_KERNEL,
  461. dev_to_node(&adapter->pdev->dev));
  462. if (!tq->buf_info)
  463. goto err;
  464. return 0;
  465. err:
  466. vmxnet3_tq_destroy(tq, adapter);
  467. return -ENOMEM;
  468. }
  469. static void
  470. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  471. {
  472. int i;
  473. for (i = 0; i < adapter->num_tx_queues; i++)
  474. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  475. }
  476. /*
  477. * starting from ring->next2fill, allocate rx buffers for the given ring
  478. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  479. * are allocated or allocation fails
  480. */
  481. static int
  482. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  483. int num_to_alloc, struct vmxnet3_adapter *adapter)
  484. {
  485. int num_allocated = 0;
  486. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  487. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  488. u32 val;
  489. while (num_allocated <= num_to_alloc) {
  490. struct vmxnet3_rx_buf_info *rbi;
  491. union Vmxnet3_GenericDesc *gd;
  492. rbi = rbi_base + ring->next2fill;
  493. gd = ring->base + ring->next2fill;
  494. rbi->comp_state = VMXNET3_RXD_COMP_PENDING;
  495. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  496. if (rbi->skb == NULL) {
  497. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  498. rbi->len,
  499. GFP_KERNEL);
  500. if (unlikely(rbi->skb == NULL)) {
  501. rq->stats.rx_buf_alloc_failure++;
  502. break;
  503. }
  504. rbi->dma_addr = dma_map_single(
  505. &adapter->pdev->dev,
  506. rbi->skb->data, rbi->len,
  507. DMA_FROM_DEVICE);
  508. if (dma_mapping_error(&adapter->pdev->dev,
  509. rbi->dma_addr)) {
  510. dev_kfree_skb_any(rbi->skb);
  511. rbi->skb = NULL;
  512. rq->stats.rx_buf_alloc_failure++;
  513. break;
  514. }
  515. } else {
  516. /* rx buffer skipped by the device */
  517. }
  518. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  519. } else {
  520. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  521. rbi->len != PAGE_SIZE);
  522. if (rbi->page == NULL) {
  523. rbi->page = alloc_page(GFP_ATOMIC);
  524. if (unlikely(rbi->page == NULL)) {
  525. rq->stats.rx_buf_alloc_failure++;
  526. break;
  527. }
  528. rbi->dma_addr = dma_map_page(
  529. &adapter->pdev->dev,
  530. rbi->page, 0, PAGE_SIZE,
  531. DMA_FROM_DEVICE);
  532. if (dma_mapping_error(&adapter->pdev->dev,
  533. rbi->dma_addr)) {
  534. put_page(rbi->page);
  535. rbi->page = NULL;
  536. rq->stats.rx_buf_alloc_failure++;
  537. break;
  538. }
  539. } else {
  540. /* rx buffers skipped by the device */
  541. }
  542. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  543. }
  544. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  545. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  546. | val | rbi->len);
  547. /* Fill the last buffer but dont mark it ready, or else the
  548. * device will think that the queue is full */
  549. if (num_allocated == num_to_alloc) {
  550. rbi->comp_state = VMXNET3_RXD_COMP_DONE;
  551. break;
  552. }
  553. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  554. num_allocated++;
  555. vmxnet3_cmd_ring_adv_next2fill(ring);
  556. }
  557. netdev_dbg(adapter->netdev,
  558. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  559. num_allocated, ring->next2fill, ring->next2comp);
  560. /* so that the device can distinguish a full ring and an empty ring */
  561. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  562. return num_allocated;
  563. }
  564. static void
  565. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  566. struct vmxnet3_rx_buf_info *rbi)
  567. {
  568. skb_frag_t *frag = skb_shinfo(skb)->frags + skb_shinfo(skb)->nr_frags;
  569. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  570. __skb_frag_set_page(frag, rbi->page);
  571. skb_frag_off_set(frag, 0);
  572. skb_frag_size_set(frag, rcd->len);
  573. skb->data_len += rcd->len;
  574. skb->truesize += PAGE_SIZE;
  575. skb_shinfo(skb)->nr_frags++;
  576. }
  577. static int
  578. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  579. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  580. struct vmxnet3_adapter *adapter)
  581. {
  582. u32 dw2, len;
  583. unsigned long buf_offset;
  584. int i;
  585. union Vmxnet3_GenericDesc *gdesc;
  586. struct vmxnet3_tx_buf_info *tbi = NULL;
  587. BUG_ON(ctx->copy_size > skb_headlen(skb));
  588. /* use the previous gen bit for the SOP desc */
  589. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  590. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  591. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  592. /* no need to map the buffer if headers are copied */
  593. if (ctx->copy_size) {
  594. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  595. tq->tx_ring.next2fill *
  596. tq->txdata_desc_size);
  597. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  598. ctx->sop_txd->dword[3] = 0;
  599. tbi = tq->buf_info + tq->tx_ring.next2fill;
  600. tbi->map_type = VMXNET3_MAP_NONE;
  601. netdev_dbg(adapter->netdev,
  602. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  603. tq->tx_ring.next2fill,
  604. le64_to_cpu(ctx->sop_txd->txd.addr),
  605. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  606. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  607. /* use the right gen for non-SOP desc */
  608. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  609. }
  610. /* linear part can use multiple tx desc if it's big */
  611. len = skb_headlen(skb) - ctx->copy_size;
  612. buf_offset = ctx->copy_size;
  613. while (len) {
  614. u32 buf_size;
  615. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  616. buf_size = len;
  617. dw2 |= len;
  618. } else {
  619. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  620. /* spec says that for TxDesc.len, 0 == 2^14 */
  621. }
  622. tbi = tq->buf_info + tq->tx_ring.next2fill;
  623. tbi->map_type = VMXNET3_MAP_SINGLE;
  624. tbi->dma_addr = dma_map_single(&adapter->pdev->dev,
  625. skb->data + buf_offset, buf_size,
  626. DMA_TO_DEVICE);
  627. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  628. return -EFAULT;
  629. tbi->len = buf_size;
  630. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  631. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  632. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  633. gdesc->dword[2] = cpu_to_le32(dw2);
  634. gdesc->dword[3] = 0;
  635. netdev_dbg(adapter->netdev,
  636. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  637. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  638. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  639. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  640. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  641. len -= buf_size;
  642. buf_offset += buf_size;
  643. }
  644. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  645. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  646. u32 buf_size;
  647. buf_offset = 0;
  648. len = skb_frag_size(frag);
  649. while (len) {
  650. tbi = tq->buf_info + tq->tx_ring.next2fill;
  651. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  652. buf_size = len;
  653. dw2 |= len;
  654. } else {
  655. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  656. /* spec says that for TxDesc.len, 0 == 2^14 */
  657. }
  658. tbi->map_type = VMXNET3_MAP_PAGE;
  659. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  660. buf_offset, buf_size,
  661. DMA_TO_DEVICE);
  662. if (dma_mapping_error(&adapter->pdev->dev, tbi->dma_addr))
  663. return -EFAULT;
  664. tbi->len = buf_size;
  665. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  666. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  667. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  668. gdesc->dword[2] = cpu_to_le32(dw2);
  669. gdesc->dword[3] = 0;
  670. netdev_dbg(adapter->netdev,
  671. "txd[%u]: 0x%llx %u %u\n",
  672. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  673. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  674. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  675. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  676. len -= buf_size;
  677. buf_offset += buf_size;
  678. }
  679. }
  680. ctx->eop_txd = gdesc;
  681. /* set the last buf_info for the pkt */
  682. tbi->skb = skb;
  683. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  684. return 0;
  685. }
  686. /* Init all tx queues */
  687. static void
  688. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  689. {
  690. int i;
  691. for (i = 0; i < adapter->num_tx_queues; i++)
  692. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  693. }
  694. /*
  695. * parse relevant protocol headers:
  696. * For a tso pkt, relevant headers are L2/3/4 including options
  697. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  698. * if it's a TCP/UDP pkt
  699. *
  700. * Returns:
  701. * -1: error happens during parsing
  702. * 0: protocol headers parsed, but too big to be copied
  703. * 1: protocol headers parsed and copied
  704. *
  705. * Other effects:
  706. * 1. related *ctx fields are updated.
  707. * 2. ctx->copy_size is # of bytes copied
  708. * 3. the portion to be copied is guaranteed to be in the linear part
  709. *
  710. */
  711. static int
  712. vmxnet3_parse_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  713. struct vmxnet3_tx_ctx *ctx,
  714. struct vmxnet3_adapter *adapter)
  715. {
  716. u8 protocol = 0;
  717. if (ctx->mss) { /* TSO */
  718. if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
  719. ctx->l4_offset = skb_inner_transport_offset(skb);
  720. ctx->l4_hdr_size = inner_tcp_hdrlen(skb);
  721. ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
  722. } else {
  723. ctx->l4_offset = skb_transport_offset(skb);
  724. ctx->l4_hdr_size = tcp_hdrlen(skb);
  725. ctx->copy_size = ctx->l4_offset + ctx->l4_hdr_size;
  726. }
  727. } else {
  728. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  729. /* For encap packets, skb_checksum_start_offset refers
  730. * to inner L4 offset. Thus, below works for encap as
  731. * well as non-encap case
  732. */
  733. ctx->l4_offset = skb_checksum_start_offset(skb);
  734. if (VMXNET3_VERSION_GE_4(adapter) &&
  735. skb->encapsulation) {
  736. struct iphdr *iph = inner_ip_hdr(skb);
  737. if (iph->version == 4) {
  738. protocol = iph->protocol;
  739. } else {
  740. const struct ipv6hdr *ipv6h;
  741. ipv6h = inner_ipv6_hdr(skb);
  742. protocol = ipv6h->nexthdr;
  743. }
  744. } else {
  745. if (ctx->ipv4) {
  746. const struct iphdr *iph = ip_hdr(skb);
  747. protocol = iph->protocol;
  748. } else if (ctx->ipv6) {
  749. const struct ipv6hdr *ipv6h;
  750. ipv6h = ipv6_hdr(skb);
  751. protocol = ipv6h->nexthdr;
  752. }
  753. }
  754. switch (protocol) {
  755. case IPPROTO_TCP:
  756. ctx->l4_hdr_size = skb->encapsulation ? inner_tcp_hdrlen(skb) :
  757. tcp_hdrlen(skb);
  758. break;
  759. case IPPROTO_UDP:
  760. ctx->l4_hdr_size = sizeof(struct udphdr);
  761. break;
  762. default:
  763. ctx->l4_hdr_size = 0;
  764. break;
  765. }
  766. ctx->copy_size = min(ctx->l4_offset +
  767. ctx->l4_hdr_size, skb->len);
  768. } else {
  769. ctx->l4_offset = 0;
  770. ctx->l4_hdr_size = 0;
  771. /* copy as much as allowed */
  772. ctx->copy_size = min_t(unsigned int,
  773. tq->txdata_desc_size,
  774. skb_headlen(skb));
  775. }
  776. if (skb->len <= VMXNET3_HDR_COPY_SIZE)
  777. ctx->copy_size = skb->len;
  778. /* make sure headers are accessible directly */
  779. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  780. goto err;
  781. }
  782. if (unlikely(ctx->copy_size > tq->txdata_desc_size)) {
  783. tq->stats.oversized_hdr++;
  784. ctx->copy_size = 0;
  785. return 0;
  786. }
  787. return 1;
  788. err:
  789. return -1;
  790. }
  791. /*
  792. * copy relevant protocol headers to the transmit ring:
  793. * For a tso pkt, relevant headers are L2/3/4 including options
  794. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  795. * if it's a TCP/UDP pkt
  796. *
  797. *
  798. * Note that this requires that vmxnet3_parse_hdr be called first to set the
  799. * appropriate bits in ctx first
  800. */
  801. static void
  802. vmxnet3_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  803. struct vmxnet3_tx_ctx *ctx,
  804. struct vmxnet3_adapter *adapter)
  805. {
  806. struct Vmxnet3_TxDataDesc *tdd;
  807. tdd = (struct Vmxnet3_TxDataDesc *)((u8 *)tq->data_ring.base +
  808. tq->tx_ring.next2fill *
  809. tq->txdata_desc_size);
  810. memcpy(tdd->data, skb->data, ctx->copy_size);
  811. netdev_dbg(adapter->netdev,
  812. "copy %u bytes to dataRing[%u]\n",
  813. ctx->copy_size, tq->tx_ring.next2fill);
  814. }
  815. static void
  816. vmxnet3_prepare_inner_tso(struct sk_buff *skb,
  817. struct vmxnet3_tx_ctx *ctx)
  818. {
  819. struct tcphdr *tcph = inner_tcp_hdr(skb);
  820. struct iphdr *iph = inner_ip_hdr(skb);
  821. if (iph->version == 4) {
  822. iph->check = 0;
  823. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  824. IPPROTO_TCP, 0);
  825. } else {
  826. struct ipv6hdr *iph = inner_ipv6_hdr(skb);
  827. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  828. IPPROTO_TCP, 0);
  829. }
  830. }
  831. static void
  832. vmxnet3_prepare_tso(struct sk_buff *skb,
  833. struct vmxnet3_tx_ctx *ctx)
  834. {
  835. struct tcphdr *tcph = tcp_hdr(skb);
  836. if (ctx->ipv4) {
  837. struct iphdr *iph = ip_hdr(skb);
  838. iph->check = 0;
  839. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  840. IPPROTO_TCP, 0);
  841. } else if (ctx->ipv6) {
  842. tcp_v6_gso_csum_prep(skb);
  843. }
  844. }
  845. static int txd_estimate(const struct sk_buff *skb)
  846. {
  847. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  848. int i;
  849. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  850. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  851. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  852. }
  853. return count;
  854. }
  855. /*
  856. * Transmits a pkt thru a given tq
  857. * Returns:
  858. * NETDEV_TX_OK: descriptors are setup successfully
  859. * NETDEV_TX_OK: error occurred, the pkt is dropped
  860. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  861. *
  862. * Side-effects:
  863. * 1. tx ring may be changed
  864. * 2. tq stats may be updated accordingly
  865. * 3. shared->txNumDeferred may be updated
  866. */
  867. static int
  868. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  869. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  870. {
  871. int ret;
  872. u32 count;
  873. int num_pkts;
  874. int tx_num_deferred;
  875. unsigned long flags;
  876. struct vmxnet3_tx_ctx ctx;
  877. union Vmxnet3_GenericDesc *gdesc;
  878. #ifdef __BIG_ENDIAN_BITFIELD
  879. /* Use temporary descriptor to avoid touching bits multiple times */
  880. union Vmxnet3_GenericDesc tempTxDesc;
  881. #endif
  882. count = txd_estimate(skb);
  883. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  884. ctx.ipv6 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IPV6));
  885. ctx.mss = skb_shinfo(skb)->gso_size;
  886. if (ctx.mss) {
  887. if (skb_header_cloned(skb)) {
  888. if (unlikely(pskb_expand_head(skb, 0, 0,
  889. GFP_ATOMIC) != 0)) {
  890. tq->stats.drop_tso++;
  891. goto drop_pkt;
  892. }
  893. tq->stats.copy_skb_header++;
  894. }
  895. if (unlikely(count > VMXNET3_MAX_TSO_TXD_PER_PKT)) {
  896. /* tso pkts must not use more than
  897. * VMXNET3_MAX_TSO_TXD_PER_PKT entries
  898. */
  899. if (skb_linearize(skb) != 0) {
  900. tq->stats.drop_too_many_frags++;
  901. goto drop_pkt;
  902. }
  903. tq->stats.linearized++;
  904. /* recalculate the # of descriptors to use */
  905. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  906. if (unlikely(count > VMXNET3_MAX_TSO_TXD_PER_PKT)) {
  907. tq->stats.drop_too_many_frags++;
  908. goto drop_pkt;
  909. }
  910. }
  911. if (skb->encapsulation) {
  912. vmxnet3_prepare_inner_tso(skb, &ctx);
  913. } else {
  914. vmxnet3_prepare_tso(skb, &ctx);
  915. }
  916. } else {
  917. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  918. /* non-tso pkts must not use more than
  919. * VMXNET3_MAX_TXD_PER_PKT entries
  920. */
  921. if (skb_linearize(skb) != 0) {
  922. tq->stats.drop_too_many_frags++;
  923. goto drop_pkt;
  924. }
  925. tq->stats.linearized++;
  926. /* recalculate the # of descriptors to use */
  927. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  928. }
  929. }
  930. ret = vmxnet3_parse_hdr(skb, tq, &ctx, adapter);
  931. if (ret >= 0) {
  932. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  933. /* hdrs parsed, check against other limits */
  934. if (ctx.mss) {
  935. if (unlikely(ctx.l4_offset + ctx.l4_hdr_size >
  936. VMXNET3_MAX_TX_BUF_SIZE)) {
  937. tq->stats.drop_oversized_hdr++;
  938. goto drop_pkt;
  939. }
  940. } else {
  941. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  942. if (unlikely(ctx.l4_offset +
  943. skb->csum_offset >
  944. VMXNET3_MAX_CSUM_OFFSET)) {
  945. tq->stats.drop_oversized_hdr++;
  946. goto drop_pkt;
  947. }
  948. }
  949. }
  950. } else {
  951. tq->stats.drop_hdr_inspect_err++;
  952. goto drop_pkt;
  953. }
  954. spin_lock_irqsave(&tq->tx_lock, flags);
  955. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  956. tq->stats.tx_ring_full++;
  957. netdev_dbg(adapter->netdev,
  958. "tx queue stopped on %s, next2comp %u"
  959. " next2fill %u\n", adapter->netdev->name,
  960. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  961. vmxnet3_tq_stop(tq, adapter);
  962. spin_unlock_irqrestore(&tq->tx_lock, flags);
  963. return NETDEV_TX_BUSY;
  964. }
  965. vmxnet3_copy_hdr(skb, tq, &ctx, adapter);
  966. /* fill tx descs related to addr & len */
  967. if (vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter))
  968. goto unlock_drop_pkt;
  969. /* setup the EOP desc */
  970. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  971. /* setup the SOP desc */
  972. #ifdef __BIG_ENDIAN_BITFIELD
  973. gdesc = &tempTxDesc;
  974. gdesc->dword[2] = ctx.sop_txd->dword[2];
  975. gdesc->dword[3] = ctx.sop_txd->dword[3];
  976. #else
  977. gdesc = ctx.sop_txd;
  978. #endif
  979. tx_num_deferred = le32_to_cpu(tq->shared->txNumDeferred);
  980. if (ctx.mss) {
  981. if (VMXNET3_VERSION_GE_4(adapter) && skb->encapsulation) {
  982. gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
  983. if (VMXNET3_VERSION_GE_7(adapter)) {
  984. gdesc->txd.om = VMXNET3_OM_TSO;
  985. gdesc->txd.ext1 = 1;
  986. } else {
  987. gdesc->txd.om = VMXNET3_OM_ENCAP;
  988. }
  989. gdesc->txd.msscof = ctx.mss;
  990. if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)
  991. gdesc->txd.oco = 1;
  992. } else {
  993. gdesc->txd.hlen = ctx.l4_offset + ctx.l4_hdr_size;
  994. gdesc->txd.om = VMXNET3_OM_TSO;
  995. gdesc->txd.msscof = ctx.mss;
  996. }
  997. num_pkts = (skb->len - gdesc->txd.hlen + ctx.mss - 1) / ctx.mss;
  998. } else {
  999. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1000. if (VMXNET3_VERSION_GE_4(adapter) &&
  1001. skb->encapsulation) {
  1002. gdesc->txd.hlen = ctx.l4_offset +
  1003. ctx.l4_hdr_size;
  1004. if (VMXNET3_VERSION_GE_7(adapter)) {
  1005. gdesc->txd.om = VMXNET3_OM_CSUM;
  1006. gdesc->txd.msscof = ctx.l4_offset +
  1007. skb->csum_offset;
  1008. gdesc->txd.ext1 = 1;
  1009. } else {
  1010. gdesc->txd.om = VMXNET3_OM_ENCAP;
  1011. gdesc->txd.msscof = 0; /* Reserved */
  1012. }
  1013. } else {
  1014. gdesc->txd.hlen = ctx.l4_offset;
  1015. gdesc->txd.om = VMXNET3_OM_CSUM;
  1016. gdesc->txd.msscof = ctx.l4_offset +
  1017. skb->csum_offset;
  1018. }
  1019. } else {
  1020. gdesc->txd.om = 0;
  1021. gdesc->txd.msscof = 0;
  1022. }
  1023. num_pkts = 1;
  1024. }
  1025. le32_add_cpu(&tq->shared->txNumDeferred, num_pkts);
  1026. tx_num_deferred += num_pkts;
  1027. if (skb_vlan_tag_present(skb)) {
  1028. gdesc->txd.ti = 1;
  1029. gdesc->txd.tci = skb_vlan_tag_get(skb);
  1030. }
  1031. /* Ensure that the write to (&gdesc->txd)->gen will be observed after
  1032. * all other writes to &gdesc->txd.
  1033. */
  1034. dma_wmb();
  1035. /* finally flips the GEN bit of the SOP desc. */
  1036. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  1037. VMXNET3_TXD_GEN);
  1038. #ifdef __BIG_ENDIAN_BITFIELD
  1039. /* Finished updating in bitfields of Tx Desc, so write them in original
  1040. * place.
  1041. */
  1042. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  1043. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  1044. gdesc = ctx.sop_txd;
  1045. #endif
  1046. netdev_dbg(adapter->netdev,
  1047. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  1048. (u32)(ctx.sop_txd -
  1049. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  1050. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  1051. spin_unlock_irqrestore(&tq->tx_lock, flags);
  1052. if (tx_num_deferred >= le32_to_cpu(tq->shared->txThreshold)) {
  1053. tq->shared->txNumDeferred = 0;
  1054. VMXNET3_WRITE_BAR0_REG(adapter,
  1055. adapter->tx_prod_offset + tq->qid * 8,
  1056. tq->tx_ring.next2fill);
  1057. }
  1058. return NETDEV_TX_OK;
  1059. unlock_drop_pkt:
  1060. spin_unlock_irqrestore(&tq->tx_lock, flags);
  1061. drop_pkt:
  1062. tq->stats.drop_total++;
  1063. dev_kfree_skb_any(skb);
  1064. return NETDEV_TX_OK;
  1065. }
  1066. static netdev_tx_t
  1067. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  1068. {
  1069. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1070. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  1071. return vmxnet3_tq_xmit(skb,
  1072. &adapter->tx_queue[skb->queue_mapping],
  1073. adapter, netdev);
  1074. }
  1075. static void
  1076. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  1077. struct sk_buff *skb,
  1078. union Vmxnet3_GenericDesc *gdesc)
  1079. {
  1080. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  1081. if (gdesc->rcd.v4 &&
  1082. (le32_to_cpu(gdesc->dword[3]) &
  1083. VMXNET3_RCD_CSUM_OK) == VMXNET3_RCD_CSUM_OK) {
  1084. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1085. if ((le32_to_cpu(gdesc->dword[0]) &
  1086. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT))) {
  1087. skb->csum_level = 1;
  1088. }
  1089. WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
  1090. !(le32_to_cpu(gdesc->dword[0]) &
  1091. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1092. WARN_ON_ONCE(gdesc->rcd.frg &&
  1093. !(le32_to_cpu(gdesc->dword[0]) &
  1094. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1095. } else if (gdesc->rcd.v6 && (le32_to_cpu(gdesc->dword[3]) &
  1096. (1 << VMXNET3_RCD_TUC_SHIFT))) {
  1097. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1098. if ((le32_to_cpu(gdesc->dword[0]) &
  1099. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT))) {
  1100. skb->csum_level = 1;
  1101. }
  1102. WARN_ON_ONCE(!(gdesc->rcd.tcp || gdesc->rcd.udp) &&
  1103. !(le32_to_cpu(gdesc->dword[0]) &
  1104. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1105. WARN_ON_ONCE(gdesc->rcd.frg &&
  1106. !(le32_to_cpu(gdesc->dword[0]) &
  1107. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT)));
  1108. } else {
  1109. if (gdesc->rcd.csum) {
  1110. skb->csum = htons(gdesc->rcd.csum);
  1111. skb->ip_summed = CHECKSUM_PARTIAL;
  1112. } else {
  1113. skb_checksum_none_assert(skb);
  1114. }
  1115. }
  1116. } else {
  1117. skb_checksum_none_assert(skb);
  1118. }
  1119. }
  1120. static void
  1121. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  1122. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  1123. {
  1124. rq->stats.drop_err++;
  1125. if (!rcd->fcs)
  1126. rq->stats.drop_fcs++;
  1127. rq->stats.drop_total++;
  1128. /*
  1129. * We do not unmap and chain the rx buffer to the skb.
  1130. * We basically pretend this buffer is not used and will be recycled
  1131. * by vmxnet3_rq_alloc_rx_buf()
  1132. */
  1133. /*
  1134. * ctx->skb may be NULL if this is the first and the only one
  1135. * desc for the pkt
  1136. */
  1137. if (ctx->skb)
  1138. dev_kfree_skb_irq(ctx->skb);
  1139. ctx->skb = NULL;
  1140. }
  1141. static u32
  1142. vmxnet3_get_hdr_len(struct vmxnet3_adapter *adapter, struct sk_buff *skb,
  1143. union Vmxnet3_GenericDesc *gdesc)
  1144. {
  1145. u32 hlen, maplen;
  1146. union {
  1147. void *ptr;
  1148. struct ethhdr *eth;
  1149. struct vlan_ethhdr *veth;
  1150. struct iphdr *ipv4;
  1151. struct ipv6hdr *ipv6;
  1152. struct tcphdr *tcp;
  1153. } hdr;
  1154. BUG_ON(gdesc->rcd.tcp == 0);
  1155. maplen = skb_headlen(skb);
  1156. if (unlikely(sizeof(struct iphdr) + sizeof(struct tcphdr) > maplen))
  1157. return 0;
  1158. if (skb->protocol == cpu_to_be16(ETH_P_8021Q) ||
  1159. skb->protocol == cpu_to_be16(ETH_P_8021AD))
  1160. hlen = sizeof(struct vlan_ethhdr);
  1161. else
  1162. hlen = sizeof(struct ethhdr);
  1163. hdr.eth = eth_hdr(skb);
  1164. if (gdesc->rcd.v4) {
  1165. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IP) &&
  1166. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IP));
  1167. hdr.ptr += hlen;
  1168. BUG_ON(hdr.ipv4->protocol != IPPROTO_TCP);
  1169. hlen = hdr.ipv4->ihl << 2;
  1170. hdr.ptr += hdr.ipv4->ihl << 2;
  1171. } else if (gdesc->rcd.v6) {
  1172. BUG_ON(hdr.eth->h_proto != htons(ETH_P_IPV6) &&
  1173. hdr.veth->h_vlan_encapsulated_proto != htons(ETH_P_IPV6));
  1174. hdr.ptr += hlen;
  1175. /* Use an estimated value, since we also need to handle
  1176. * TSO case.
  1177. */
  1178. if (hdr.ipv6->nexthdr != IPPROTO_TCP)
  1179. return sizeof(struct ipv6hdr) + sizeof(struct tcphdr);
  1180. hlen = sizeof(struct ipv6hdr);
  1181. hdr.ptr += sizeof(struct ipv6hdr);
  1182. } else {
  1183. /* Non-IP pkt, dont estimate header length */
  1184. return 0;
  1185. }
  1186. if (hlen + sizeof(struct tcphdr) > maplen)
  1187. return 0;
  1188. return (hlen + (hdr.tcp->doff << 2));
  1189. }
  1190. static int
  1191. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  1192. struct vmxnet3_adapter *adapter, int quota)
  1193. {
  1194. u32 rxprod_reg[2] = {
  1195. adapter->rx_prod_offset, adapter->rx_prod2_offset
  1196. };
  1197. u32 num_pkts = 0;
  1198. bool skip_page_frags = false;
  1199. bool encap_lro = false;
  1200. struct Vmxnet3_RxCompDesc *rcd;
  1201. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  1202. u16 segCnt = 0, mss = 0;
  1203. int comp_offset, fill_offset;
  1204. #ifdef __BIG_ENDIAN_BITFIELD
  1205. struct Vmxnet3_RxDesc rxCmdDesc;
  1206. struct Vmxnet3_RxCompDesc rxComp;
  1207. #endif
  1208. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  1209. &rxComp);
  1210. while (rcd->gen == rq->comp_ring.gen) {
  1211. struct vmxnet3_rx_buf_info *rbi;
  1212. struct sk_buff *skb, *new_skb = NULL;
  1213. struct page *new_page = NULL;
  1214. dma_addr_t new_dma_addr;
  1215. int num_to_alloc;
  1216. struct Vmxnet3_RxDesc *rxd;
  1217. u32 idx, ring_idx;
  1218. struct vmxnet3_cmd_ring *ring = NULL;
  1219. if (num_pkts >= quota) {
  1220. /* we may stop even before we see the EOP desc of
  1221. * the current pkt
  1222. */
  1223. break;
  1224. }
  1225. /* Prevent any rcd field from being (speculatively) read before
  1226. * rcd->gen is read.
  1227. */
  1228. dma_rmb();
  1229. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2 &&
  1230. rcd->rqID != rq->dataRingQid);
  1231. idx = rcd->rxdIdx;
  1232. ring_idx = VMXNET3_GET_RING_IDX(adapter, rcd->rqID);
  1233. ring = rq->rx_ring + ring_idx;
  1234. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  1235. &rxCmdDesc);
  1236. rbi = rq->buf_info[ring_idx] + idx;
  1237. BUG_ON(rxd->addr != rbi->dma_addr ||
  1238. rxd->len != rbi->len);
  1239. if (unlikely(rcd->eop && rcd->err)) {
  1240. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1241. goto rcd_done;
  1242. }
  1243. if (rcd->sop) { /* first buf of the pkt */
  1244. bool rxDataRingUsed;
  1245. u16 len;
  1246. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1247. (rcd->rqID != rq->qid &&
  1248. rcd->rqID != rq->dataRingQid));
  1249. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1250. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1251. if (unlikely(rcd->len == 0)) {
  1252. /* Pretend the rx buffer is skipped. */
  1253. BUG_ON(!(rcd->sop && rcd->eop));
  1254. netdev_dbg(adapter->netdev,
  1255. "rxRing[%u][%u] 0 length\n",
  1256. ring_idx, idx);
  1257. goto rcd_done;
  1258. }
  1259. skip_page_frags = false;
  1260. ctx->skb = rbi->skb;
  1261. rxDataRingUsed =
  1262. VMXNET3_RX_DATA_RING(adapter, rcd->rqID);
  1263. len = rxDataRingUsed ? rcd->len : rbi->len;
  1264. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1265. len);
  1266. if (new_skb == NULL) {
  1267. /* Skb allocation failed, do not handover this
  1268. * skb to stack. Reuse it. Drop the existing pkt
  1269. */
  1270. rq->stats.rx_buf_alloc_failure++;
  1271. ctx->skb = NULL;
  1272. rq->stats.drop_total++;
  1273. skip_page_frags = true;
  1274. goto rcd_done;
  1275. }
  1276. if (rxDataRingUsed) {
  1277. size_t sz;
  1278. BUG_ON(rcd->len > rq->data_ring.desc_size);
  1279. ctx->skb = new_skb;
  1280. sz = rcd->rxdIdx * rq->data_ring.desc_size;
  1281. memcpy(new_skb->data,
  1282. &rq->data_ring.base[sz], rcd->len);
  1283. } else {
  1284. ctx->skb = rbi->skb;
  1285. new_dma_addr =
  1286. dma_map_single(&adapter->pdev->dev,
  1287. new_skb->data, rbi->len,
  1288. DMA_FROM_DEVICE);
  1289. if (dma_mapping_error(&adapter->pdev->dev,
  1290. new_dma_addr)) {
  1291. dev_kfree_skb(new_skb);
  1292. /* Skb allocation failed, do not
  1293. * handover this skb to stack. Reuse
  1294. * it. Drop the existing pkt.
  1295. */
  1296. rq->stats.rx_buf_alloc_failure++;
  1297. ctx->skb = NULL;
  1298. rq->stats.drop_total++;
  1299. skip_page_frags = true;
  1300. goto rcd_done;
  1301. }
  1302. dma_unmap_single(&adapter->pdev->dev,
  1303. rbi->dma_addr,
  1304. rbi->len,
  1305. DMA_FROM_DEVICE);
  1306. /* Immediate refill */
  1307. rbi->skb = new_skb;
  1308. rbi->dma_addr = new_dma_addr;
  1309. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1310. rxd->len = rbi->len;
  1311. }
  1312. skb_record_rx_queue(ctx->skb, rq->qid);
  1313. skb_put(ctx->skb, rcd->len);
  1314. if (VMXNET3_VERSION_GE_2(adapter) &&
  1315. rcd->type == VMXNET3_CDTYPE_RXCOMP_LRO) {
  1316. struct Vmxnet3_RxCompDescExt *rcdlro;
  1317. union Vmxnet3_GenericDesc *gdesc;
  1318. rcdlro = (struct Vmxnet3_RxCompDescExt *)rcd;
  1319. gdesc = (union Vmxnet3_GenericDesc *)rcd;
  1320. segCnt = rcdlro->segCnt;
  1321. WARN_ON_ONCE(segCnt == 0);
  1322. mss = rcdlro->mss;
  1323. if (unlikely(segCnt <= 1))
  1324. segCnt = 0;
  1325. encap_lro = (le32_to_cpu(gdesc->dword[0]) &
  1326. (1UL << VMXNET3_RCD_HDR_INNER_SHIFT));
  1327. } else {
  1328. segCnt = 0;
  1329. }
  1330. } else {
  1331. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1332. /* non SOP buffer must be type 1 in most cases */
  1333. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1334. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1335. /* If an sop buffer was dropped, skip all
  1336. * following non-sop fragments. They will be reused.
  1337. */
  1338. if (skip_page_frags)
  1339. goto rcd_done;
  1340. if (rcd->len) {
  1341. new_page = alloc_page(GFP_ATOMIC);
  1342. /* Replacement page frag could not be allocated.
  1343. * Reuse this page. Drop the pkt and free the
  1344. * skb which contained this page as a frag. Skip
  1345. * processing all the following non-sop frags.
  1346. */
  1347. if (unlikely(!new_page)) {
  1348. rq->stats.rx_buf_alloc_failure++;
  1349. dev_kfree_skb(ctx->skb);
  1350. ctx->skb = NULL;
  1351. skip_page_frags = true;
  1352. goto rcd_done;
  1353. }
  1354. new_dma_addr = dma_map_page(&adapter->pdev->dev,
  1355. new_page,
  1356. 0, PAGE_SIZE,
  1357. DMA_FROM_DEVICE);
  1358. if (dma_mapping_error(&adapter->pdev->dev,
  1359. new_dma_addr)) {
  1360. put_page(new_page);
  1361. rq->stats.rx_buf_alloc_failure++;
  1362. dev_kfree_skb(ctx->skb);
  1363. ctx->skb = NULL;
  1364. skip_page_frags = true;
  1365. goto rcd_done;
  1366. }
  1367. dma_unmap_page(&adapter->pdev->dev,
  1368. rbi->dma_addr, rbi->len,
  1369. DMA_FROM_DEVICE);
  1370. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1371. /* Immediate refill */
  1372. rbi->page = new_page;
  1373. rbi->dma_addr = new_dma_addr;
  1374. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1375. rxd->len = rbi->len;
  1376. }
  1377. }
  1378. skb = ctx->skb;
  1379. if (rcd->eop) {
  1380. u32 mtu = adapter->netdev->mtu;
  1381. skb->len += skb->data_len;
  1382. #ifdef VMXNET3_RSS
  1383. if (rcd->rssType != VMXNET3_RCD_RSS_TYPE_NONE &&
  1384. (adapter->netdev->features & NETIF_F_RXHASH)) {
  1385. enum pkt_hash_types hash_type;
  1386. switch (rcd->rssType) {
  1387. case VMXNET3_RCD_RSS_TYPE_IPV4:
  1388. case VMXNET3_RCD_RSS_TYPE_IPV6:
  1389. hash_type = PKT_HASH_TYPE_L3;
  1390. break;
  1391. case VMXNET3_RCD_RSS_TYPE_TCPIPV4:
  1392. case VMXNET3_RCD_RSS_TYPE_TCPIPV6:
  1393. case VMXNET3_RCD_RSS_TYPE_UDPIPV4:
  1394. case VMXNET3_RCD_RSS_TYPE_UDPIPV6:
  1395. hash_type = PKT_HASH_TYPE_L4;
  1396. break;
  1397. default:
  1398. hash_type = PKT_HASH_TYPE_L3;
  1399. break;
  1400. }
  1401. skb_set_hash(skb,
  1402. le32_to_cpu(rcd->rssHash),
  1403. hash_type);
  1404. }
  1405. #endif
  1406. vmxnet3_rx_csum(adapter, skb,
  1407. (union Vmxnet3_GenericDesc *)rcd);
  1408. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1409. if ((!rcd->tcp && !encap_lro) ||
  1410. !(adapter->netdev->features & NETIF_F_LRO))
  1411. goto not_lro;
  1412. if (segCnt != 0 && mss != 0) {
  1413. skb_shinfo(skb)->gso_type = rcd->v4 ?
  1414. SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1415. skb_shinfo(skb)->gso_size = mss;
  1416. skb_shinfo(skb)->gso_segs = segCnt;
  1417. } else if ((segCnt != 0 || skb->len > mtu) && !encap_lro) {
  1418. u32 hlen;
  1419. hlen = vmxnet3_get_hdr_len(adapter, skb,
  1420. (union Vmxnet3_GenericDesc *)rcd);
  1421. if (hlen == 0)
  1422. goto not_lro;
  1423. skb_shinfo(skb)->gso_type =
  1424. rcd->v4 ? SKB_GSO_TCPV4 : SKB_GSO_TCPV6;
  1425. if (segCnt != 0) {
  1426. skb_shinfo(skb)->gso_segs = segCnt;
  1427. skb_shinfo(skb)->gso_size =
  1428. DIV_ROUND_UP(skb->len -
  1429. hlen, segCnt);
  1430. } else {
  1431. skb_shinfo(skb)->gso_size = mtu - hlen;
  1432. }
  1433. }
  1434. not_lro:
  1435. if (unlikely(rcd->ts))
  1436. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), rcd->tci);
  1437. /* Use GRO callback if UPT is enabled */
  1438. if ((adapter->netdev->features & NETIF_F_LRO) &&
  1439. !rq->shared->updateRxProd)
  1440. netif_receive_skb(skb);
  1441. else
  1442. napi_gro_receive(&rq->napi, skb);
  1443. ctx->skb = NULL;
  1444. encap_lro = false;
  1445. num_pkts++;
  1446. }
  1447. rcd_done:
  1448. /* device may have skipped some rx descs */
  1449. ring = rq->rx_ring + ring_idx;
  1450. rbi->comp_state = VMXNET3_RXD_COMP_DONE;
  1451. comp_offset = vmxnet3_cmd_ring_desc_avail(ring);
  1452. fill_offset = (idx > ring->next2fill ? 0 : ring->size) +
  1453. idx - ring->next2fill - 1;
  1454. if (!ring->isOutOfOrder || fill_offset >= comp_offset)
  1455. ring->next2comp = idx;
  1456. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1457. /* Ensure that the writes to rxd->gen bits will be observed
  1458. * after all other writes to rxd objects.
  1459. */
  1460. dma_wmb();
  1461. while (num_to_alloc) {
  1462. rbi = rq->buf_info[ring_idx] + ring->next2fill;
  1463. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_OOORX_COMP)))
  1464. goto refill_buf;
  1465. if (ring_idx == 0) {
  1466. /* ring0 Type1 buffers can get skipped; re-fill them */
  1467. if (rbi->buf_type != VMXNET3_RX_BUF_SKB)
  1468. goto refill_buf;
  1469. }
  1470. if (rbi->comp_state == VMXNET3_RXD_COMP_DONE) {
  1471. refill_buf:
  1472. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1473. &rxCmdDesc);
  1474. WARN_ON(!rxd->addr);
  1475. /* Recv desc is ready to be used by the device */
  1476. rxd->gen = ring->gen;
  1477. vmxnet3_cmd_ring_adv_next2fill(ring);
  1478. rbi->comp_state = VMXNET3_RXD_COMP_PENDING;
  1479. num_to_alloc--;
  1480. } else {
  1481. /* rx completion hasn't occurred */
  1482. ring->isOutOfOrder = 1;
  1483. break;
  1484. }
  1485. }
  1486. if (num_to_alloc == 0) {
  1487. ring->isOutOfOrder = 0;
  1488. }
  1489. /* if needed, update the register */
  1490. if (unlikely(rq->shared->updateRxProd) && (ring->next2fill & 0xf) == 0) {
  1491. VMXNET3_WRITE_BAR0_REG(adapter,
  1492. rxprod_reg[ring_idx] + rq->qid * 8,
  1493. ring->next2fill);
  1494. }
  1495. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1496. vmxnet3_getRxComp(rcd,
  1497. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1498. }
  1499. return num_pkts;
  1500. }
  1501. static void
  1502. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1503. struct vmxnet3_adapter *adapter)
  1504. {
  1505. u32 i, ring_idx;
  1506. struct Vmxnet3_RxDesc *rxd;
  1507. /* ring has already been cleaned up */
  1508. if (!rq->rx_ring[0].base)
  1509. return;
  1510. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1511. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1512. #ifdef __BIG_ENDIAN_BITFIELD
  1513. struct Vmxnet3_RxDesc rxDesc;
  1514. #endif
  1515. vmxnet3_getRxDesc(rxd,
  1516. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1517. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1518. rq->buf_info[ring_idx][i].skb) {
  1519. dma_unmap_single(&adapter->pdev->dev, rxd->addr,
  1520. rxd->len, DMA_FROM_DEVICE);
  1521. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1522. rq->buf_info[ring_idx][i].skb = NULL;
  1523. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1524. rq->buf_info[ring_idx][i].page) {
  1525. dma_unmap_page(&adapter->pdev->dev, rxd->addr,
  1526. rxd->len, DMA_FROM_DEVICE);
  1527. put_page(rq->buf_info[ring_idx][i].page);
  1528. rq->buf_info[ring_idx][i].page = NULL;
  1529. }
  1530. }
  1531. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1532. rq->rx_ring[ring_idx].next2fill =
  1533. rq->rx_ring[ring_idx].next2comp = 0;
  1534. }
  1535. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1536. rq->comp_ring.next2proc = 0;
  1537. }
  1538. static void
  1539. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1540. {
  1541. int i;
  1542. for (i = 0; i < adapter->num_rx_queues; i++)
  1543. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1544. }
  1545. static void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1546. struct vmxnet3_adapter *adapter)
  1547. {
  1548. int i;
  1549. int j;
  1550. /* all rx buffers must have already been freed */
  1551. for (i = 0; i < 2; i++) {
  1552. if (rq->buf_info[i]) {
  1553. for (j = 0; j < rq->rx_ring[i].size; j++)
  1554. BUG_ON(rq->buf_info[i][j].page != NULL);
  1555. }
  1556. }
  1557. for (i = 0; i < 2; i++) {
  1558. if (rq->rx_ring[i].base) {
  1559. dma_free_coherent(&adapter->pdev->dev,
  1560. rq->rx_ring[i].size
  1561. * sizeof(struct Vmxnet3_RxDesc),
  1562. rq->rx_ring[i].base,
  1563. rq->rx_ring[i].basePA);
  1564. rq->rx_ring[i].base = NULL;
  1565. }
  1566. }
  1567. if (rq->data_ring.base) {
  1568. dma_free_coherent(&adapter->pdev->dev,
  1569. rq->rx_ring[0].size * rq->data_ring.desc_size,
  1570. rq->data_ring.base, rq->data_ring.basePA);
  1571. rq->data_ring.base = NULL;
  1572. }
  1573. if (rq->comp_ring.base) {
  1574. dma_free_coherent(&adapter->pdev->dev, rq->comp_ring.size
  1575. * sizeof(struct Vmxnet3_RxCompDesc),
  1576. rq->comp_ring.base, rq->comp_ring.basePA);
  1577. rq->comp_ring.base = NULL;
  1578. }
  1579. kfree(rq->buf_info[0]);
  1580. rq->buf_info[0] = NULL;
  1581. rq->buf_info[1] = NULL;
  1582. }
  1583. static void
  1584. vmxnet3_rq_destroy_all_rxdataring(struct vmxnet3_adapter *adapter)
  1585. {
  1586. int i;
  1587. for (i = 0; i < adapter->num_rx_queues; i++) {
  1588. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1589. if (rq->data_ring.base) {
  1590. dma_free_coherent(&adapter->pdev->dev,
  1591. (rq->rx_ring[0].size *
  1592. rq->data_ring.desc_size),
  1593. rq->data_ring.base,
  1594. rq->data_ring.basePA);
  1595. rq->data_ring.base = NULL;
  1596. rq->data_ring.desc_size = 0;
  1597. }
  1598. }
  1599. }
  1600. static int
  1601. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1602. struct vmxnet3_adapter *adapter)
  1603. {
  1604. int i;
  1605. /* initialize buf_info */
  1606. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1607. /* 1st buf for a pkt is skbuff */
  1608. if (i % adapter->rx_buf_per_pkt == 0) {
  1609. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1610. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1611. } else { /* subsequent bufs for a pkt is frag */
  1612. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1613. rq->buf_info[0][i].len = PAGE_SIZE;
  1614. }
  1615. }
  1616. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1617. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1618. rq->buf_info[1][i].len = PAGE_SIZE;
  1619. }
  1620. /* reset internal state and allocate buffers for both rings */
  1621. for (i = 0; i < 2; i++) {
  1622. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1623. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1624. sizeof(struct Vmxnet3_RxDesc));
  1625. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1626. rq->rx_ring[i].isOutOfOrder = 0;
  1627. }
  1628. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1629. adapter) == 0) {
  1630. /* at least has 1 rx buffer for the 1st ring */
  1631. return -ENOMEM;
  1632. }
  1633. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1634. /* reset the comp ring */
  1635. rq->comp_ring.next2proc = 0;
  1636. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1637. sizeof(struct Vmxnet3_RxCompDesc));
  1638. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1639. /* reset rxctx */
  1640. rq->rx_ctx.skb = NULL;
  1641. /* stats are not reset */
  1642. return 0;
  1643. }
  1644. static int
  1645. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1646. {
  1647. int i, err = 0;
  1648. for (i = 0; i < adapter->num_rx_queues; i++) {
  1649. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1650. if (unlikely(err)) {
  1651. dev_err(&adapter->netdev->dev, "%s: failed to "
  1652. "initialize rx queue%i\n",
  1653. adapter->netdev->name, i);
  1654. break;
  1655. }
  1656. }
  1657. return err;
  1658. }
  1659. static int
  1660. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1661. {
  1662. int i;
  1663. size_t sz;
  1664. struct vmxnet3_rx_buf_info *bi;
  1665. for (i = 0; i < 2; i++) {
  1666. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1667. rq->rx_ring[i].base = dma_alloc_coherent(
  1668. &adapter->pdev->dev, sz,
  1669. &rq->rx_ring[i].basePA,
  1670. GFP_KERNEL);
  1671. if (!rq->rx_ring[i].base) {
  1672. netdev_err(adapter->netdev,
  1673. "failed to allocate rx ring %d\n", i);
  1674. goto err;
  1675. }
  1676. }
  1677. if ((adapter->rxdataring_enabled) && (rq->data_ring.desc_size != 0)) {
  1678. sz = rq->rx_ring[0].size * rq->data_ring.desc_size;
  1679. rq->data_ring.base =
  1680. dma_alloc_coherent(&adapter->pdev->dev, sz,
  1681. &rq->data_ring.basePA,
  1682. GFP_KERNEL);
  1683. if (!rq->data_ring.base) {
  1684. netdev_err(adapter->netdev,
  1685. "rx data ring will be disabled\n");
  1686. adapter->rxdataring_enabled = false;
  1687. }
  1688. } else {
  1689. rq->data_ring.base = NULL;
  1690. rq->data_ring.desc_size = 0;
  1691. }
  1692. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1693. rq->comp_ring.base = dma_alloc_coherent(&adapter->pdev->dev, sz,
  1694. &rq->comp_ring.basePA,
  1695. GFP_KERNEL);
  1696. if (!rq->comp_ring.base) {
  1697. netdev_err(adapter->netdev, "failed to allocate rx comp ring\n");
  1698. goto err;
  1699. }
  1700. bi = kcalloc_node(rq->rx_ring[0].size + rq->rx_ring[1].size,
  1701. sizeof(rq->buf_info[0][0]), GFP_KERNEL,
  1702. dev_to_node(&adapter->pdev->dev));
  1703. if (!bi)
  1704. goto err;
  1705. rq->buf_info[0] = bi;
  1706. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1707. return 0;
  1708. err:
  1709. vmxnet3_rq_destroy(rq, adapter);
  1710. return -ENOMEM;
  1711. }
  1712. static int
  1713. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1714. {
  1715. int i, err = 0;
  1716. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  1717. for (i = 0; i < adapter->num_rx_queues; i++) {
  1718. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1719. if (unlikely(err)) {
  1720. dev_err(&adapter->netdev->dev,
  1721. "%s: failed to create rx queue%i\n",
  1722. adapter->netdev->name, i);
  1723. goto err_out;
  1724. }
  1725. }
  1726. if (!adapter->rxdataring_enabled)
  1727. vmxnet3_rq_destroy_all_rxdataring(adapter);
  1728. return err;
  1729. err_out:
  1730. vmxnet3_rq_destroy_all(adapter);
  1731. return err;
  1732. }
  1733. /* Multiple queue aware polling function for tx and rx */
  1734. static int
  1735. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1736. {
  1737. int rcd_done = 0, i;
  1738. if (unlikely(adapter->shared->ecr))
  1739. vmxnet3_process_events(adapter);
  1740. for (i = 0; i < adapter->num_tx_queues; i++)
  1741. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1742. for (i = 0; i < adapter->num_rx_queues; i++)
  1743. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1744. adapter, budget);
  1745. return rcd_done;
  1746. }
  1747. static int
  1748. vmxnet3_poll(struct napi_struct *napi, int budget)
  1749. {
  1750. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1751. struct vmxnet3_rx_queue, napi);
  1752. int rxd_done;
  1753. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1754. if (rxd_done < budget) {
  1755. napi_complete_done(napi, rxd_done);
  1756. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1757. }
  1758. return rxd_done;
  1759. }
  1760. /*
  1761. * NAPI polling function for MSI-X mode with multiple Rx queues
  1762. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1763. */
  1764. static int
  1765. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1766. {
  1767. struct vmxnet3_rx_queue *rq = container_of(napi,
  1768. struct vmxnet3_rx_queue, napi);
  1769. struct vmxnet3_adapter *adapter = rq->adapter;
  1770. int rxd_done;
  1771. /* When sharing interrupt with corresponding tx queue, process
  1772. * tx completions in that queue as well
  1773. */
  1774. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1775. struct vmxnet3_tx_queue *tq =
  1776. &adapter->tx_queue[rq - adapter->rx_queue];
  1777. vmxnet3_tq_tx_complete(tq, adapter);
  1778. }
  1779. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1780. if (rxd_done < budget) {
  1781. napi_complete_done(napi, rxd_done);
  1782. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1783. }
  1784. return rxd_done;
  1785. }
  1786. #ifdef CONFIG_PCI_MSI
  1787. /*
  1788. * Handle completion interrupts on tx queues
  1789. * Returns whether or not the intr is handled
  1790. */
  1791. static irqreturn_t
  1792. vmxnet3_msix_tx(int irq, void *data)
  1793. {
  1794. struct vmxnet3_tx_queue *tq = data;
  1795. struct vmxnet3_adapter *adapter = tq->adapter;
  1796. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1797. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1798. /* Handle the case where only one irq is allocate for all tx queues */
  1799. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1800. int i;
  1801. for (i = 0; i < adapter->num_tx_queues; i++) {
  1802. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1803. vmxnet3_tq_tx_complete(txq, adapter);
  1804. }
  1805. } else {
  1806. vmxnet3_tq_tx_complete(tq, adapter);
  1807. }
  1808. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1809. return IRQ_HANDLED;
  1810. }
  1811. /*
  1812. * Handle completion interrupts on rx queues. Returns whether or not the
  1813. * intr is handled
  1814. */
  1815. static irqreturn_t
  1816. vmxnet3_msix_rx(int irq, void *data)
  1817. {
  1818. struct vmxnet3_rx_queue *rq = data;
  1819. struct vmxnet3_adapter *adapter = rq->adapter;
  1820. /* disable intr if needed */
  1821. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1822. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1823. napi_schedule(&rq->napi);
  1824. return IRQ_HANDLED;
  1825. }
  1826. /*
  1827. *----------------------------------------------------------------------------
  1828. *
  1829. * vmxnet3_msix_event --
  1830. *
  1831. * vmxnet3 msix event intr handler
  1832. *
  1833. * Result:
  1834. * whether or not the intr is handled
  1835. *
  1836. *----------------------------------------------------------------------------
  1837. */
  1838. static irqreturn_t
  1839. vmxnet3_msix_event(int irq, void *data)
  1840. {
  1841. struct net_device *dev = data;
  1842. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1843. /* disable intr if needed */
  1844. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1845. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1846. if (adapter->shared->ecr)
  1847. vmxnet3_process_events(adapter);
  1848. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1849. return IRQ_HANDLED;
  1850. }
  1851. #endif /* CONFIG_PCI_MSI */
  1852. /* Interrupt handler for vmxnet3 */
  1853. static irqreturn_t
  1854. vmxnet3_intr(int irq, void *dev_id)
  1855. {
  1856. struct net_device *dev = dev_id;
  1857. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1858. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1859. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1860. if (unlikely(icr == 0))
  1861. /* not ours */
  1862. return IRQ_NONE;
  1863. }
  1864. /* disable intr if needed */
  1865. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1866. vmxnet3_disable_all_intrs(adapter);
  1867. napi_schedule(&adapter->rx_queue[0].napi);
  1868. return IRQ_HANDLED;
  1869. }
  1870. #ifdef CONFIG_NET_POLL_CONTROLLER
  1871. /* netpoll callback. */
  1872. static void
  1873. vmxnet3_netpoll(struct net_device *netdev)
  1874. {
  1875. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1876. switch (adapter->intr.type) {
  1877. #ifdef CONFIG_PCI_MSI
  1878. case VMXNET3_IT_MSIX: {
  1879. int i;
  1880. for (i = 0; i < adapter->num_rx_queues; i++)
  1881. vmxnet3_msix_rx(0, &adapter->rx_queue[i]);
  1882. break;
  1883. }
  1884. #endif
  1885. case VMXNET3_IT_MSI:
  1886. default:
  1887. vmxnet3_intr(0, adapter->netdev);
  1888. break;
  1889. }
  1890. }
  1891. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1892. static int
  1893. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1894. {
  1895. struct vmxnet3_intr *intr = &adapter->intr;
  1896. int err = 0, i;
  1897. int vector = 0;
  1898. #ifdef CONFIG_PCI_MSI
  1899. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1900. for (i = 0; i < adapter->num_tx_queues; i++) {
  1901. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1902. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1903. adapter->netdev->name, vector);
  1904. err = request_irq(
  1905. intr->msix_entries[vector].vector,
  1906. vmxnet3_msix_tx, 0,
  1907. adapter->tx_queue[i].name,
  1908. &adapter->tx_queue[i]);
  1909. } else {
  1910. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1911. adapter->netdev->name, vector);
  1912. }
  1913. if (err) {
  1914. dev_err(&adapter->netdev->dev,
  1915. "Failed to request irq for MSIX, %s, "
  1916. "error %d\n",
  1917. adapter->tx_queue[i].name, err);
  1918. return err;
  1919. }
  1920. /* Handle the case where only 1 MSIx was allocated for
  1921. * all tx queues */
  1922. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1923. for (; i < adapter->num_tx_queues; i++)
  1924. adapter->tx_queue[i].comp_ring.intr_idx
  1925. = vector;
  1926. vector++;
  1927. break;
  1928. } else {
  1929. adapter->tx_queue[i].comp_ring.intr_idx
  1930. = vector++;
  1931. }
  1932. }
  1933. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1934. vector = 0;
  1935. for (i = 0; i < adapter->num_rx_queues; i++) {
  1936. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1937. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1938. adapter->netdev->name, vector);
  1939. else
  1940. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1941. adapter->netdev->name, vector);
  1942. err = request_irq(intr->msix_entries[vector].vector,
  1943. vmxnet3_msix_rx, 0,
  1944. adapter->rx_queue[i].name,
  1945. &(adapter->rx_queue[i]));
  1946. if (err) {
  1947. netdev_err(adapter->netdev,
  1948. "Failed to request irq for MSIX, "
  1949. "%s, error %d\n",
  1950. adapter->rx_queue[i].name, err);
  1951. return err;
  1952. }
  1953. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1954. }
  1955. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1956. adapter->netdev->name, vector);
  1957. err = request_irq(intr->msix_entries[vector].vector,
  1958. vmxnet3_msix_event, 0,
  1959. intr->event_msi_vector_name, adapter->netdev);
  1960. intr->event_intr_idx = vector;
  1961. } else if (intr->type == VMXNET3_IT_MSI) {
  1962. adapter->num_rx_queues = 1;
  1963. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1964. adapter->netdev->name, adapter->netdev);
  1965. } else {
  1966. #endif
  1967. adapter->num_rx_queues = 1;
  1968. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1969. IRQF_SHARED, adapter->netdev->name,
  1970. adapter->netdev);
  1971. #ifdef CONFIG_PCI_MSI
  1972. }
  1973. #endif
  1974. intr->num_intrs = vector + 1;
  1975. if (err) {
  1976. netdev_err(adapter->netdev,
  1977. "Failed to request irq (intr type:%d), error %d\n",
  1978. intr->type, err);
  1979. } else {
  1980. /* Number of rx queues will not change after this */
  1981. for (i = 0; i < adapter->num_rx_queues; i++) {
  1982. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1983. rq->qid = i;
  1984. rq->qid2 = i + adapter->num_rx_queues;
  1985. rq->dataRingQid = i + 2 * adapter->num_rx_queues;
  1986. }
  1987. /* init our intr settings */
  1988. for (i = 0; i < intr->num_intrs; i++)
  1989. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1990. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1991. adapter->intr.event_intr_idx = 0;
  1992. for (i = 0; i < adapter->num_tx_queues; i++)
  1993. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1994. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1995. }
  1996. netdev_info(adapter->netdev,
  1997. "intr type %u, mode %u, %u vectors allocated\n",
  1998. intr->type, intr->mask_mode, intr->num_intrs);
  1999. }
  2000. return err;
  2001. }
  2002. static void
  2003. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  2004. {
  2005. struct vmxnet3_intr *intr = &adapter->intr;
  2006. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  2007. switch (intr->type) {
  2008. #ifdef CONFIG_PCI_MSI
  2009. case VMXNET3_IT_MSIX:
  2010. {
  2011. int i, vector = 0;
  2012. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  2013. for (i = 0; i < adapter->num_tx_queues; i++) {
  2014. free_irq(intr->msix_entries[vector++].vector,
  2015. &(adapter->tx_queue[i]));
  2016. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  2017. break;
  2018. }
  2019. }
  2020. for (i = 0; i < adapter->num_rx_queues; i++) {
  2021. free_irq(intr->msix_entries[vector++].vector,
  2022. &(adapter->rx_queue[i]));
  2023. }
  2024. free_irq(intr->msix_entries[vector].vector,
  2025. adapter->netdev);
  2026. BUG_ON(vector >= intr->num_intrs);
  2027. break;
  2028. }
  2029. #endif
  2030. case VMXNET3_IT_MSI:
  2031. free_irq(adapter->pdev->irq, adapter->netdev);
  2032. break;
  2033. case VMXNET3_IT_INTX:
  2034. free_irq(adapter->pdev->irq, adapter->netdev);
  2035. break;
  2036. default:
  2037. BUG();
  2038. }
  2039. }
  2040. static void
  2041. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  2042. {
  2043. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2044. u16 vid;
  2045. /* allow untagged pkts */
  2046. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  2047. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  2048. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  2049. }
  2050. static int
  2051. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, __be16 proto, u16 vid)
  2052. {
  2053. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2054. if (!(netdev->flags & IFF_PROMISC)) {
  2055. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2056. unsigned long flags;
  2057. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  2058. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2059. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2060. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2061. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2062. }
  2063. set_bit(vid, adapter->active_vlans);
  2064. return 0;
  2065. }
  2066. static int
  2067. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto, u16 vid)
  2068. {
  2069. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2070. if (!(netdev->flags & IFF_PROMISC)) {
  2071. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2072. unsigned long flags;
  2073. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  2074. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2075. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2076. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2077. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2078. }
  2079. clear_bit(vid, adapter->active_vlans);
  2080. return 0;
  2081. }
  2082. static u8 *
  2083. vmxnet3_copy_mc(struct net_device *netdev)
  2084. {
  2085. u8 *buf = NULL;
  2086. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  2087. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  2088. if (sz <= 0xffff) {
  2089. /* We may be called with BH disabled */
  2090. buf = kmalloc(sz, GFP_ATOMIC);
  2091. if (buf) {
  2092. struct netdev_hw_addr *ha;
  2093. int i = 0;
  2094. netdev_for_each_mc_addr(ha, netdev)
  2095. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  2096. ETH_ALEN);
  2097. }
  2098. }
  2099. return buf;
  2100. }
  2101. static void
  2102. vmxnet3_set_mc(struct net_device *netdev)
  2103. {
  2104. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2105. unsigned long flags;
  2106. struct Vmxnet3_RxFilterConf *rxConf =
  2107. &adapter->shared->devRead.rxFilterConf;
  2108. u8 *new_table = NULL;
  2109. dma_addr_t new_table_pa = 0;
  2110. bool new_table_pa_valid = false;
  2111. u32 new_mode = VMXNET3_RXM_UCAST;
  2112. if (netdev->flags & IFF_PROMISC) {
  2113. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  2114. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  2115. new_mode |= VMXNET3_RXM_PROMISC;
  2116. } else {
  2117. vmxnet3_restore_vlan(adapter);
  2118. }
  2119. if (netdev->flags & IFF_BROADCAST)
  2120. new_mode |= VMXNET3_RXM_BCAST;
  2121. if (netdev->flags & IFF_ALLMULTI)
  2122. new_mode |= VMXNET3_RXM_ALL_MULTI;
  2123. else
  2124. if (!netdev_mc_empty(netdev)) {
  2125. new_table = vmxnet3_copy_mc(netdev);
  2126. if (new_table) {
  2127. size_t sz = netdev_mc_count(netdev) * ETH_ALEN;
  2128. rxConf->mfTableLen = cpu_to_le16(sz);
  2129. new_table_pa = dma_map_single(
  2130. &adapter->pdev->dev,
  2131. new_table,
  2132. sz,
  2133. DMA_TO_DEVICE);
  2134. if (!dma_mapping_error(&adapter->pdev->dev,
  2135. new_table_pa)) {
  2136. new_mode |= VMXNET3_RXM_MCAST;
  2137. new_table_pa_valid = true;
  2138. rxConf->mfTablePA = cpu_to_le64(
  2139. new_table_pa);
  2140. }
  2141. }
  2142. if (!new_table_pa_valid) {
  2143. netdev_info(netdev,
  2144. "failed to copy mcast list, setting ALL_MULTI\n");
  2145. new_mode |= VMXNET3_RXM_ALL_MULTI;
  2146. }
  2147. }
  2148. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  2149. rxConf->mfTableLen = 0;
  2150. rxConf->mfTablePA = 0;
  2151. }
  2152. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2153. if (new_mode != rxConf->rxMode) {
  2154. rxConf->rxMode = cpu_to_le32(new_mode);
  2155. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2156. VMXNET3_CMD_UPDATE_RX_MODE);
  2157. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2158. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  2159. }
  2160. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2161. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  2162. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2163. if (new_table_pa_valid)
  2164. dma_unmap_single(&adapter->pdev->dev, new_table_pa,
  2165. rxConf->mfTableLen, DMA_TO_DEVICE);
  2166. kfree(new_table);
  2167. }
  2168. void
  2169. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  2170. {
  2171. int i;
  2172. for (i = 0; i < adapter->num_rx_queues; i++)
  2173. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  2174. }
  2175. /*
  2176. * Set up driver_shared based on settings in adapter.
  2177. */
  2178. static void
  2179. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  2180. {
  2181. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2182. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  2183. struct Vmxnet3_DSDevReadExt *devReadExt = &shared->devReadExt;
  2184. struct Vmxnet3_TxQueueConf *tqc;
  2185. struct Vmxnet3_RxQueueConf *rqc;
  2186. int i;
  2187. memset(shared, 0, sizeof(*shared));
  2188. /* driver settings */
  2189. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  2190. devRead->misc.driverInfo.version = cpu_to_le32(
  2191. VMXNET3_DRIVER_VERSION_NUM);
  2192. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  2193. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  2194. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  2195. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  2196. *((u32 *)&devRead->misc.driverInfo.gos));
  2197. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  2198. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  2199. devRead->misc.ddPA = cpu_to_le64(adapter->adapter_pa);
  2200. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  2201. /* set up feature flags */
  2202. if (adapter->netdev->features & NETIF_F_RXCSUM)
  2203. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  2204. if (adapter->netdev->features & NETIF_F_LRO) {
  2205. devRead->misc.uptFeatures |= UPT1_F_LRO;
  2206. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  2207. }
  2208. if (adapter->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
  2209. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  2210. if (adapter->netdev->features & (NETIF_F_GSO_UDP_TUNNEL |
  2211. NETIF_F_GSO_UDP_TUNNEL_CSUM))
  2212. devRead->misc.uptFeatures |= UPT1_F_RXINNEROFLD;
  2213. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  2214. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  2215. devRead->misc.queueDescLen = cpu_to_le32(
  2216. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  2217. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  2218. /* tx queue settings */
  2219. devRead->misc.numTxQueues = adapter->num_tx_queues;
  2220. for (i = 0; i < adapter->num_tx_queues; i++) {
  2221. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2222. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  2223. tqc = &adapter->tqd_start[i].conf;
  2224. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  2225. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  2226. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  2227. tqc->ddPA = cpu_to_le64(~0ULL);
  2228. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  2229. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  2230. tqc->txDataRingDescSize = cpu_to_le32(tq->txdata_desc_size);
  2231. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  2232. tqc->ddLen = cpu_to_le32(0);
  2233. tqc->intrIdx = tq->comp_ring.intr_idx;
  2234. }
  2235. /* rx queue settings */
  2236. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2237. for (i = 0; i < adapter->num_rx_queues; i++) {
  2238. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2239. rqc = &adapter->rqd_start[i].conf;
  2240. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  2241. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  2242. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  2243. rqc->ddPA = cpu_to_le64(~0ULL);
  2244. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  2245. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  2246. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  2247. rqc->ddLen = cpu_to_le32(0);
  2248. rqc->intrIdx = rq->comp_ring.intr_idx;
  2249. if (VMXNET3_VERSION_GE_3(adapter)) {
  2250. rqc->rxDataRingBasePA =
  2251. cpu_to_le64(rq->data_ring.basePA);
  2252. rqc->rxDataRingDescSize =
  2253. cpu_to_le16(rq->data_ring.desc_size);
  2254. }
  2255. }
  2256. #ifdef VMXNET3_RSS
  2257. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  2258. if (adapter->rss) {
  2259. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  2260. devRead->misc.uptFeatures |= UPT1_F_RSS;
  2261. devRead->misc.numRxQueues = adapter->num_rx_queues;
  2262. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  2263. UPT1_RSS_HASH_TYPE_IPV4 |
  2264. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  2265. UPT1_RSS_HASH_TYPE_IPV6;
  2266. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  2267. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  2268. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  2269. netdev_rss_key_fill(rssConf->hashKey, sizeof(rssConf->hashKey));
  2270. for (i = 0; i < rssConf->indTableSize; i++)
  2271. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  2272. i, adapter->num_rx_queues);
  2273. devRead->rssConfDesc.confVer = 1;
  2274. devRead->rssConfDesc.confLen = cpu_to_le32(sizeof(*rssConf));
  2275. devRead->rssConfDesc.confPA =
  2276. cpu_to_le64(adapter->rss_conf_pa);
  2277. }
  2278. #endif /* VMXNET3_RSS */
  2279. /* intr settings */
  2280. if (!VMXNET3_VERSION_GE_6(adapter) ||
  2281. !adapter->queuesExtEnabled) {
  2282. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  2283. VMXNET3_IMM_AUTO;
  2284. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  2285. for (i = 0; i < adapter->intr.num_intrs; i++)
  2286. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  2287. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  2288. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2289. } else {
  2290. devReadExt->intrConfExt.autoMask = adapter->intr.mask_mode ==
  2291. VMXNET3_IMM_AUTO;
  2292. devReadExt->intrConfExt.numIntrs = adapter->intr.num_intrs;
  2293. for (i = 0; i < adapter->intr.num_intrs; i++)
  2294. devReadExt->intrConfExt.modLevels[i] = adapter->intr.mod_levels[i];
  2295. devReadExt->intrConfExt.eventIntrIdx = adapter->intr.event_intr_idx;
  2296. devReadExt->intrConfExt.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  2297. }
  2298. /* rx filter settings */
  2299. devRead->rxFilterConf.rxMode = 0;
  2300. vmxnet3_restore_vlan(adapter);
  2301. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  2302. /* the rest are already zeroed */
  2303. }
  2304. static void
  2305. vmxnet3_init_bufsize(struct vmxnet3_adapter *adapter)
  2306. {
  2307. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2308. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2309. unsigned long flags;
  2310. if (!VMXNET3_VERSION_GE_7(adapter))
  2311. return;
  2312. cmdInfo->ringBufSize = adapter->ringBufSize;
  2313. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2314. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2315. VMXNET3_CMD_SET_RING_BUFFER_SIZE);
  2316. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2317. }
  2318. static void
  2319. vmxnet3_init_coalesce(struct vmxnet3_adapter *adapter)
  2320. {
  2321. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2322. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2323. unsigned long flags;
  2324. if (!VMXNET3_VERSION_GE_3(adapter))
  2325. return;
  2326. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2327. cmdInfo->varConf.confVer = 1;
  2328. cmdInfo->varConf.confLen =
  2329. cpu_to_le32(sizeof(*adapter->coal_conf));
  2330. cmdInfo->varConf.confPA = cpu_to_le64(adapter->coal_conf_pa);
  2331. if (adapter->default_coal_mode) {
  2332. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2333. VMXNET3_CMD_GET_COALESCE);
  2334. } else {
  2335. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2336. VMXNET3_CMD_SET_COALESCE);
  2337. }
  2338. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2339. }
  2340. static void
  2341. vmxnet3_init_rssfields(struct vmxnet3_adapter *adapter)
  2342. {
  2343. struct Vmxnet3_DriverShared *shared = adapter->shared;
  2344. union Vmxnet3_CmdInfo *cmdInfo = &shared->cu.cmdInfo;
  2345. unsigned long flags;
  2346. if (!VMXNET3_VERSION_GE_4(adapter))
  2347. return;
  2348. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2349. if (adapter->default_rss_fields) {
  2350. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2351. VMXNET3_CMD_GET_RSS_FIELDS);
  2352. adapter->rss_fields =
  2353. VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2354. } else {
  2355. if (VMXNET3_VERSION_GE_7(adapter)) {
  2356. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_UDPIP4 ||
  2357. adapter->rss_fields & VMXNET3_RSS_FIELDS_UDPIP6) &&
  2358. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2359. VMXNET3_CAP_UDP_RSS)) {
  2360. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_UDP_RSS;
  2361. } else {
  2362. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_UDP_RSS);
  2363. }
  2364. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_ESPIP4) &&
  2365. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2366. VMXNET3_CAP_ESP_RSS_IPV4)) {
  2367. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_ESP_RSS_IPV4;
  2368. } else {
  2369. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_ESP_RSS_IPV4);
  2370. }
  2371. if ((adapter->rss_fields & VMXNET3_RSS_FIELDS_ESPIP6) &&
  2372. vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2373. VMXNET3_CAP_ESP_RSS_IPV6)) {
  2374. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_ESP_RSS_IPV6;
  2375. } else {
  2376. adapter->dev_caps[0] &= ~(1UL << VMXNET3_CAP_ESP_RSS_IPV6);
  2377. }
  2378. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  2379. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  2380. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2381. }
  2382. cmdInfo->setRssFields = adapter->rss_fields;
  2383. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2384. VMXNET3_CMD_SET_RSS_FIELDS);
  2385. /* Not all requested RSS may get applied, so get and
  2386. * cache what was actually applied.
  2387. */
  2388. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2389. VMXNET3_CMD_GET_RSS_FIELDS);
  2390. adapter->rss_fields =
  2391. VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2392. }
  2393. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2394. }
  2395. int
  2396. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  2397. {
  2398. int err, i;
  2399. u32 ret;
  2400. unsigned long flags;
  2401. netdev_dbg(adapter->netdev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  2402. " ring sizes %u %u %u\n", adapter->netdev->name,
  2403. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  2404. adapter->tx_queue[0].tx_ring.size,
  2405. adapter->rx_queue[0].rx_ring[0].size,
  2406. adapter->rx_queue[0].rx_ring[1].size);
  2407. vmxnet3_tq_init_all(adapter);
  2408. err = vmxnet3_rq_init_all(adapter);
  2409. if (err) {
  2410. netdev_err(adapter->netdev,
  2411. "Failed to init rx queue error %d\n", err);
  2412. goto rq_err;
  2413. }
  2414. err = vmxnet3_request_irqs(adapter);
  2415. if (err) {
  2416. netdev_err(adapter->netdev,
  2417. "Failed to setup irq for error %d\n", err);
  2418. goto irq_err;
  2419. }
  2420. vmxnet3_setup_driver_shared(adapter);
  2421. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  2422. adapter->shared_pa));
  2423. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  2424. adapter->shared_pa));
  2425. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2426. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2427. VMXNET3_CMD_ACTIVATE_DEV);
  2428. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2429. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2430. if (ret != 0) {
  2431. netdev_err(adapter->netdev,
  2432. "Failed to activate dev: error %u\n", ret);
  2433. err = -EINVAL;
  2434. goto activate_err;
  2435. }
  2436. vmxnet3_init_bufsize(adapter);
  2437. vmxnet3_init_coalesce(adapter);
  2438. vmxnet3_init_rssfields(adapter);
  2439. for (i = 0; i < adapter->num_rx_queues; i++) {
  2440. VMXNET3_WRITE_BAR0_REG(adapter,
  2441. adapter->rx_prod_offset + i * VMXNET3_REG_ALIGN,
  2442. adapter->rx_queue[i].rx_ring[0].next2fill);
  2443. VMXNET3_WRITE_BAR0_REG(adapter, (adapter->rx_prod2_offset +
  2444. (i * VMXNET3_REG_ALIGN)),
  2445. adapter->rx_queue[i].rx_ring[1].next2fill);
  2446. }
  2447. /* Apply the rx filter settins last. */
  2448. vmxnet3_set_mc(adapter->netdev);
  2449. /*
  2450. * Check link state when first activating device. It will start the
  2451. * tx queue if the link is up.
  2452. */
  2453. vmxnet3_check_link(adapter, true);
  2454. netif_tx_wake_all_queues(adapter->netdev);
  2455. for (i = 0; i < adapter->num_rx_queues; i++)
  2456. napi_enable(&adapter->rx_queue[i].napi);
  2457. vmxnet3_enable_all_intrs(adapter);
  2458. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2459. return 0;
  2460. activate_err:
  2461. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  2462. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  2463. vmxnet3_free_irqs(adapter);
  2464. irq_err:
  2465. rq_err:
  2466. /* free up buffers we allocated */
  2467. vmxnet3_rq_cleanup_all(adapter);
  2468. return err;
  2469. }
  2470. void
  2471. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  2472. {
  2473. unsigned long flags;
  2474. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2475. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  2476. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2477. }
  2478. int
  2479. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  2480. {
  2481. int i;
  2482. unsigned long flags;
  2483. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  2484. return 0;
  2485. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2486. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2487. VMXNET3_CMD_QUIESCE_DEV);
  2488. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2489. vmxnet3_disable_all_intrs(adapter);
  2490. for (i = 0; i < adapter->num_rx_queues; i++)
  2491. napi_disable(&adapter->rx_queue[i].napi);
  2492. netif_tx_disable(adapter->netdev);
  2493. adapter->link_speed = 0;
  2494. netif_carrier_off(adapter->netdev);
  2495. vmxnet3_tq_cleanup_all(adapter);
  2496. vmxnet3_rq_cleanup_all(adapter);
  2497. vmxnet3_free_irqs(adapter);
  2498. return 0;
  2499. }
  2500. static void
  2501. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, const u8 *mac)
  2502. {
  2503. u32 tmp;
  2504. tmp = *(u32 *)mac;
  2505. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  2506. tmp = (mac[5] << 8) | mac[4];
  2507. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  2508. }
  2509. static int
  2510. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  2511. {
  2512. struct sockaddr *addr = p;
  2513. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2514. dev_addr_set(netdev, addr->sa_data);
  2515. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  2516. return 0;
  2517. }
  2518. /* ==================== initialization and cleanup routines ============ */
  2519. static int
  2520. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter)
  2521. {
  2522. int err;
  2523. unsigned long mmio_start, mmio_len;
  2524. struct pci_dev *pdev = adapter->pdev;
  2525. err = pci_enable_device(pdev);
  2526. if (err) {
  2527. dev_err(&pdev->dev, "Failed to enable adapter: error %d\n", err);
  2528. return err;
  2529. }
  2530. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  2531. vmxnet3_driver_name);
  2532. if (err) {
  2533. dev_err(&pdev->dev,
  2534. "Failed to request region for adapter: error %d\n", err);
  2535. goto err_enable_device;
  2536. }
  2537. pci_set_master(pdev);
  2538. mmio_start = pci_resource_start(pdev, 0);
  2539. mmio_len = pci_resource_len(pdev, 0);
  2540. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  2541. if (!adapter->hw_addr0) {
  2542. dev_err(&pdev->dev, "Failed to map bar0\n");
  2543. err = -EIO;
  2544. goto err_ioremap;
  2545. }
  2546. mmio_start = pci_resource_start(pdev, 1);
  2547. mmio_len = pci_resource_len(pdev, 1);
  2548. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  2549. if (!adapter->hw_addr1) {
  2550. dev_err(&pdev->dev, "Failed to map bar1\n");
  2551. err = -EIO;
  2552. goto err_bar1;
  2553. }
  2554. return 0;
  2555. err_bar1:
  2556. iounmap(adapter->hw_addr0);
  2557. err_ioremap:
  2558. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2559. err_enable_device:
  2560. pci_disable_device(pdev);
  2561. return err;
  2562. }
  2563. static void
  2564. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2565. {
  2566. BUG_ON(!adapter->pdev);
  2567. iounmap(adapter->hw_addr0);
  2568. iounmap(adapter->hw_addr1);
  2569. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2570. pci_disable_device(adapter->pdev);
  2571. }
  2572. static void
  2573. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2574. {
  2575. size_t sz, i, ring0_size, ring1_size, comp_size;
  2576. /* With version7 ring1 will have only T0 buffers */
  2577. if (!VMXNET3_VERSION_GE_7(adapter)) {
  2578. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2579. VMXNET3_MAX_ETH_HDR_SIZE) {
  2580. adapter->skb_buf_size = adapter->netdev->mtu +
  2581. VMXNET3_MAX_ETH_HDR_SIZE;
  2582. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2583. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2584. adapter->rx_buf_per_pkt = 1;
  2585. } else {
  2586. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2587. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2588. VMXNET3_MAX_ETH_HDR_SIZE;
  2589. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2590. }
  2591. } else {
  2592. adapter->skb_buf_size = min((int)adapter->netdev->mtu + VMXNET3_MAX_ETH_HDR_SIZE,
  2593. VMXNET3_MAX_SKB_BUF_SIZE);
  2594. adapter->rx_buf_per_pkt = 1;
  2595. adapter->ringBufSize.ring1BufSizeType0 = cpu_to_le16(adapter->skb_buf_size);
  2596. adapter->ringBufSize.ring1BufSizeType1 = 0;
  2597. adapter->ringBufSize.ring2BufSizeType1 = cpu_to_le16(PAGE_SIZE);
  2598. }
  2599. /*
  2600. * for simplicity, force the ring0 size to be a multiple of
  2601. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2602. */
  2603. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2604. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2605. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2606. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2607. sz * sz);
  2608. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2609. ring1_size = (ring1_size + sz - 1) / sz * sz;
  2610. ring1_size = min_t(u32, ring1_size, VMXNET3_RX_RING2_MAX_SIZE /
  2611. sz * sz);
  2612. /* For v7 and later, keep ring size power of 2 for UPT */
  2613. if (VMXNET3_VERSION_GE_7(adapter)) {
  2614. ring0_size = rounddown_pow_of_two(ring0_size);
  2615. ring1_size = rounddown_pow_of_two(ring1_size);
  2616. }
  2617. comp_size = ring0_size + ring1_size;
  2618. for (i = 0; i < adapter->num_rx_queues; i++) {
  2619. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2620. rq->rx_ring[0].size = ring0_size;
  2621. rq->rx_ring[1].size = ring1_size;
  2622. rq->comp_ring.size = comp_size;
  2623. }
  2624. }
  2625. int
  2626. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2627. u32 rx_ring_size, u32 rx_ring2_size,
  2628. u16 txdata_desc_size, u16 rxdata_desc_size)
  2629. {
  2630. int err = 0, i;
  2631. for (i = 0; i < adapter->num_tx_queues; i++) {
  2632. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2633. tq->tx_ring.size = tx_ring_size;
  2634. tq->data_ring.size = tx_ring_size;
  2635. tq->comp_ring.size = tx_ring_size;
  2636. tq->txdata_desc_size = txdata_desc_size;
  2637. tq->shared = &adapter->tqd_start[i].ctrl;
  2638. tq->stopped = true;
  2639. tq->adapter = adapter;
  2640. tq->qid = i;
  2641. err = vmxnet3_tq_create(tq, adapter);
  2642. /*
  2643. * Too late to change num_tx_queues. We cannot do away with
  2644. * lesser number of queues than what we asked for
  2645. */
  2646. if (err)
  2647. goto queue_err;
  2648. }
  2649. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2650. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2651. vmxnet3_adjust_rx_ring_size(adapter);
  2652. adapter->rxdataring_enabled = VMXNET3_VERSION_GE_3(adapter);
  2653. for (i = 0; i < adapter->num_rx_queues; i++) {
  2654. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2655. /* qid and qid2 for rx queues will be assigned later when num
  2656. * of rx queues is finalized after allocating intrs */
  2657. rq->shared = &adapter->rqd_start[i].ctrl;
  2658. rq->adapter = adapter;
  2659. rq->data_ring.desc_size = rxdata_desc_size;
  2660. err = vmxnet3_rq_create(rq, adapter);
  2661. if (err) {
  2662. if (i == 0) {
  2663. netdev_err(adapter->netdev,
  2664. "Could not allocate any rx queues. "
  2665. "Aborting.\n");
  2666. goto queue_err;
  2667. } else {
  2668. netdev_info(adapter->netdev,
  2669. "Number of rx queues changed "
  2670. "to : %d.\n", i);
  2671. adapter->num_rx_queues = i;
  2672. err = 0;
  2673. break;
  2674. }
  2675. }
  2676. }
  2677. if (!adapter->rxdataring_enabled)
  2678. vmxnet3_rq_destroy_all_rxdataring(adapter);
  2679. return err;
  2680. queue_err:
  2681. vmxnet3_tq_destroy_all(adapter);
  2682. return err;
  2683. }
  2684. static int
  2685. vmxnet3_open(struct net_device *netdev)
  2686. {
  2687. struct vmxnet3_adapter *adapter;
  2688. int err, i;
  2689. adapter = netdev_priv(netdev);
  2690. for (i = 0; i < adapter->num_tx_queues; i++)
  2691. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2692. if (VMXNET3_VERSION_GE_3(adapter)) {
  2693. unsigned long flags;
  2694. u16 txdata_desc_size;
  2695. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2696. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2697. VMXNET3_CMD_GET_TXDATA_DESC_SIZE);
  2698. txdata_desc_size = VMXNET3_READ_BAR1_REG(adapter,
  2699. VMXNET3_REG_CMD);
  2700. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2701. if ((txdata_desc_size < VMXNET3_TXDATA_DESC_MIN_SIZE) ||
  2702. (txdata_desc_size > VMXNET3_TXDATA_DESC_MAX_SIZE) ||
  2703. (txdata_desc_size & VMXNET3_TXDATA_DESC_SIZE_MASK)) {
  2704. adapter->txdata_desc_size =
  2705. sizeof(struct Vmxnet3_TxDataDesc);
  2706. } else {
  2707. adapter->txdata_desc_size = txdata_desc_size;
  2708. }
  2709. } else {
  2710. adapter->txdata_desc_size = sizeof(struct Vmxnet3_TxDataDesc);
  2711. }
  2712. err = vmxnet3_create_queues(adapter,
  2713. adapter->tx_ring_size,
  2714. adapter->rx_ring_size,
  2715. adapter->rx_ring2_size,
  2716. adapter->txdata_desc_size,
  2717. adapter->rxdata_desc_size);
  2718. if (err)
  2719. goto queue_err;
  2720. err = vmxnet3_activate_dev(adapter);
  2721. if (err)
  2722. goto activate_err;
  2723. return 0;
  2724. activate_err:
  2725. vmxnet3_rq_destroy_all(adapter);
  2726. vmxnet3_tq_destroy_all(adapter);
  2727. queue_err:
  2728. return err;
  2729. }
  2730. static int
  2731. vmxnet3_close(struct net_device *netdev)
  2732. {
  2733. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2734. /*
  2735. * Reset_work may be in the middle of resetting the device, wait for its
  2736. * completion.
  2737. */
  2738. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2739. usleep_range(1000, 2000);
  2740. vmxnet3_quiesce_dev(adapter);
  2741. vmxnet3_rq_destroy_all(adapter);
  2742. vmxnet3_tq_destroy_all(adapter);
  2743. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2744. return 0;
  2745. }
  2746. void
  2747. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2748. {
  2749. int i;
  2750. /*
  2751. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2752. * vmxnet3_close() will deadlock.
  2753. */
  2754. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2755. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2756. for (i = 0; i < adapter->num_rx_queues; i++)
  2757. napi_enable(&adapter->rx_queue[i].napi);
  2758. /*
  2759. * Need to clear the quiesce bit to ensure that vmxnet3_close
  2760. * can quiesce the device properly
  2761. */
  2762. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2763. dev_close(adapter->netdev);
  2764. }
  2765. static int
  2766. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2767. {
  2768. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2769. int err = 0;
  2770. netdev->mtu = new_mtu;
  2771. /*
  2772. * Reset_work may be in the middle of resetting the device, wait for its
  2773. * completion.
  2774. */
  2775. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2776. usleep_range(1000, 2000);
  2777. if (netif_running(netdev)) {
  2778. vmxnet3_quiesce_dev(adapter);
  2779. vmxnet3_reset_dev(adapter);
  2780. /* we need to re-create the rx queue based on the new mtu */
  2781. vmxnet3_rq_destroy_all(adapter);
  2782. vmxnet3_adjust_rx_ring_size(adapter);
  2783. err = vmxnet3_rq_create_all(adapter);
  2784. if (err) {
  2785. netdev_err(netdev,
  2786. "failed to re-create rx queues, "
  2787. " error %d. Closing it.\n", err);
  2788. goto out;
  2789. }
  2790. err = vmxnet3_activate_dev(adapter);
  2791. if (err) {
  2792. netdev_err(netdev,
  2793. "failed to re-activate, error %d. "
  2794. "Closing it\n", err);
  2795. goto out;
  2796. }
  2797. }
  2798. out:
  2799. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2800. if (err)
  2801. vmxnet3_force_close(adapter);
  2802. return err;
  2803. }
  2804. static void
  2805. vmxnet3_declare_features(struct vmxnet3_adapter *adapter)
  2806. {
  2807. struct net_device *netdev = adapter->netdev;
  2808. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2809. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2810. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2811. NETIF_F_LRO | NETIF_F_HIGHDMA;
  2812. if (VMXNET3_VERSION_GE_4(adapter)) {
  2813. netdev->hw_features |= NETIF_F_GSO_UDP_TUNNEL |
  2814. NETIF_F_GSO_UDP_TUNNEL_CSUM;
  2815. netdev->hw_enc_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2816. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_CTAG_TX |
  2817. NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2818. NETIF_F_LRO | NETIF_F_GSO_UDP_TUNNEL |
  2819. NETIF_F_GSO_UDP_TUNNEL_CSUM;
  2820. }
  2821. if (VMXNET3_VERSION_GE_7(adapter)) {
  2822. unsigned long flags;
  2823. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2824. VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD)) {
  2825. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD;
  2826. }
  2827. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2828. VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD)) {
  2829. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD;
  2830. }
  2831. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2832. VMXNET3_CAP_GENEVE_TSO)) {
  2833. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_TSO;
  2834. }
  2835. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2836. VMXNET3_CAP_VXLAN_TSO)) {
  2837. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_TSO;
  2838. }
  2839. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2840. VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD)) {
  2841. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD;
  2842. }
  2843. if (vmxnet3_check_ptcapability(adapter->ptcap_supported[0],
  2844. VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD)) {
  2845. adapter->dev_caps[0] |= 1UL << VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD;
  2846. }
  2847. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  2848. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2849. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  2850. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2851. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2852. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_CHECKSUM_OFFLOAD)) &&
  2853. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_CHECKSUM_OFFLOAD)) &&
  2854. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_TSO)) &&
  2855. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_TSO))) {
  2856. netdev->hw_enc_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  2857. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  2858. }
  2859. if (!(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_GENEVE_OUTER_CHECKSUM_OFFLOAD)) &&
  2860. !(adapter->dev_caps[0] & (1UL << VMXNET3_CAP_VXLAN_OUTER_CHECKSUM_OFFLOAD))) {
  2861. netdev->hw_enc_features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
  2862. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL_CSUM;
  2863. }
  2864. }
  2865. netdev->vlan_features = netdev->hw_features &
  2866. ~(NETIF_F_HW_VLAN_CTAG_TX |
  2867. NETIF_F_HW_VLAN_CTAG_RX);
  2868. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_CTAG_FILTER;
  2869. }
  2870. static void
  2871. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2872. {
  2873. u32 tmp;
  2874. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2875. *(u32 *)mac = tmp;
  2876. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2877. mac[4] = tmp & 0xff;
  2878. mac[5] = (tmp >> 8) & 0xff;
  2879. }
  2880. #ifdef CONFIG_PCI_MSI
  2881. /*
  2882. * Enable MSIx vectors.
  2883. * Returns :
  2884. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2885. * were enabled.
  2886. * number of vectors which were enabled otherwise (this number is greater
  2887. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2888. */
  2889. static int
  2890. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter, int nvec)
  2891. {
  2892. int ret = pci_enable_msix_range(adapter->pdev,
  2893. adapter->intr.msix_entries, nvec, nvec);
  2894. if (ret == -ENOSPC && nvec > VMXNET3_LINUX_MIN_MSIX_VECT) {
  2895. dev_err(&adapter->netdev->dev,
  2896. "Failed to enable %d MSI-X, trying %d\n",
  2897. nvec, VMXNET3_LINUX_MIN_MSIX_VECT);
  2898. ret = pci_enable_msix_range(adapter->pdev,
  2899. adapter->intr.msix_entries,
  2900. VMXNET3_LINUX_MIN_MSIX_VECT,
  2901. VMXNET3_LINUX_MIN_MSIX_VECT);
  2902. }
  2903. if (ret < 0) {
  2904. dev_err(&adapter->netdev->dev,
  2905. "Failed to enable MSI-X, error: %d\n", ret);
  2906. }
  2907. return ret;
  2908. }
  2909. #endif /* CONFIG_PCI_MSI */
  2910. static void
  2911. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2912. {
  2913. u32 cfg;
  2914. unsigned long flags;
  2915. /* intr settings */
  2916. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2917. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2918. VMXNET3_CMD_GET_CONF_INTR);
  2919. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2920. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2921. adapter->intr.type = cfg & 0x3;
  2922. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2923. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2924. adapter->intr.type = VMXNET3_IT_MSIX;
  2925. }
  2926. #ifdef CONFIG_PCI_MSI
  2927. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2928. int i, nvec, nvec_allocated;
  2929. nvec = adapter->share_intr == VMXNET3_INTR_TXSHARE ?
  2930. 1 : adapter->num_tx_queues;
  2931. nvec += adapter->share_intr == VMXNET3_INTR_BUDDYSHARE ?
  2932. 0 : adapter->num_rx_queues;
  2933. nvec += 1; /* for link event */
  2934. nvec = nvec > VMXNET3_LINUX_MIN_MSIX_VECT ?
  2935. nvec : VMXNET3_LINUX_MIN_MSIX_VECT;
  2936. for (i = 0; i < nvec; i++)
  2937. adapter->intr.msix_entries[i].entry = i;
  2938. nvec_allocated = vmxnet3_acquire_msix_vectors(adapter, nvec);
  2939. if (nvec_allocated < 0)
  2940. goto msix_err;
  2941. /* If we cannot allocate one MSIx vector per queue
  2942. * then limit the number of rx queues to 1
  2943. */
  2944. if (nvec_allocated == VMXNET3_LINUX_MIN_MSIX_VECT &&
  2945. nvec != VMXNET3_LINUX_MIN_MSIX_VECT) {
  2946. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2947. || adapter->num_rx_queues != 1) {
  2948. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2949. netdev_err(adapter->netdev,
  2950. "Number of rx queues : 1\n");
  2951. adapter->num_rx_queues = 1;
  2952. }
  2953. }
  2954. adapter->intr.num_intrs = nvec_allocated;
  2955. return;
  2956. msix_err:
  2957. /* If we cannot allocate MSIx vectors use only one rx queue */
  2958. dev_info(&adapter->pdev->dev,
  2959. "Failed to enable MSI-X, error %d. "
  2960. "Limiting #rx queues to 1, try MSI.\n", nvec_allocated);
  2961. adapter->intr.type = VMXNET3_IT_MSI;
  2962. }
  2963. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2964. if (!pci_enable_msi(adapter->pdev)) {
  2965. adapter->num_rx_queues = 1;
  2966. adapter->intr.num_intrs = 1;
  2967. return;
  2968. }
  2969. }
  2970. #endif /* CONFIG_PCI_MSI */
  2971. adapter->num_rx_queues = 1;
  2972. dev_info(&adapter->netdev->dev,
  2973. "Using INTx interrupt, #Rx queues: 1.\n");
  2974. adapter->intr.type = VMXNET3_IT_INTX;
  2975. /* INT-X related setting */
  2976. adapter->intr.num_intrs = 1;
  2977. }
  2978. static void
  2979. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2980. {
  2981. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2982. pci_disable_msix(adapter->pdev);
  2983. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2984. pci_disable_msi(adapter->pdev);
  2985. else
  2986. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2987. }
  2988. static void
  2989. vmxnet3_tx_timeout(struct net_device *netdev, unsigned int txqueue)
  2990. {
  2991. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2992. adapter->tx_timeout_count++;
  2993. netdev_err(adapter->netdev, "tx hang\n");
  2994. schedule_work(&adapter->work);
  2995. }
  2996. static void
  2997. vmxnet3_reset_work(struct work_struct *data)
  2998. {
  2999. struct vmxnet3_adapter *adapter;
  3000. adapter = container_of(data, struct vmxnet3_adapter, work);
  3001. /* if another thread is resetting the device, no need to proceed */
  3002. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3003. return;
  3004. /* if the device is closed, we must leave it alone */
  3005. rtnl_lock();
  3006. if (netif_running(adapter->netdev)) {
  3007. netdev_notice(adapter->netdev, "resetting\n");
  3008. vmxnet3_quiesce_dev(adapter);
  3009. vmxnet3_reset_dev(adapter);
  3010. vmxnet3_activate_dev(adapter);
  3011. } else {
  3012. netdev_info(adapter->netdev, "already closed\n");
  3013. }
  3014. rtnl_unlock();
  3015. netif_wake_queue(adapter->netdev);
  3016. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3017. }
  3018. static int
  3019. vmxnet3_probe_device(struct pci_dev *pdev,
  3020. const struct pci_device_id *id)
  3021. {
  3022. static const struct net_device_ops vmxnet3_netdev_ops = {
  3023. .ndo_open = vmxnet3_open,
  3024. .ndo_stop = vmxnet3_close,
  3025. .ndo_start_xmit = vmxnet3_xmit_frame,
  3026. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  3027. .ndo_change_mtu = vmxnet3_change_mtu,
  3028. .ndo_fix_features = vmxnet3_fix_features,
  3029. .ndo_set_features = vmxnet3_set_features,
  3030. .ndo_features_check = vmxnet3_features_check,
  3031. .ndo_get_stats64 = vmxnet3_get_stats64,
  3032. .ndo_tx_timeout = vmxnet3_tx_timeout,
  3033. .ndo_set_rx_mode = vmxnet3_set_mc,
  3034. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  3035. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  3036. #ifdef CONFIG_NET_POLL_CONTROLLER
  3037. .ndo_poll_controller = vmxnet3_netpoll,
  3038. #endif
  3039. };
  3040. int err;
  3041. u32 ver;
  3042. struct net_device *netdev;
  3043. struct vmxnet3_adapter *adapter;
  3044. u8 mac[ETH_ALEN];
  3045. int size;
  3046. int num_tx_queues;
  3047. int num_rx_queues;
  3048. int queues;
  3049. unsigned long flags;
  3050. if (!pci_msi_enabled())
  3051. enable_mq = 0;
  3052. #ifdef VMXNET3_RSS
  3053. if (enable_mq)
  3054. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  3055. (int)num_online_cpus());
  3056. else
  3057. #endif
  3058. num_rx_queues = 1;
  3059. if (enable_mq)
  3060. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  3061. (int)num_online_cpus());
  3062. else
  3063. num_tx_queues = 1;
  3064. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  3065. max(num_tx_queues, num_rx_queues));
  3066. if (!netdev)
  3067. return -ENOMEM;
  3068. pci_set_drvdata(pdev, netdev);
  3069. adapter = netdev_priv(netdev);
  3070. adapter->netdev = netdev;
  3071. adapter->pdev = pdev;
  3072. adapter->tx_ring_size = VMXNET3_DEF_TX_RING_SIZE;
  3073. adapter->rx_ring_size = VMXNET3_DEF_RX_RING_SIZE;
  3074. adapter->rx_ring2_size = VMXNET3_DEF_RX_RING2_SIZE;
  3075. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
  3076. if (err) {
  3077. dev_err(&pdev->dev, "dma_set_mask failed\n");
  3078. goto err_set_mask;
  3079. }
  3080. spin_lock_init(&adapter->cmd_lock);
  3081. adapter->adapter_pa = dma_map_single(&adapter->pdev->dev, adapter,
  3082. sizeof(struct vmxnet3_adapter),
  3083. DMA_TO_DEVICE);
  3084. if (dma_mapping_error(&adapter->pdev->dev, adapter->adapter_pa)) {
  3085. dev_err(&pdev->dev, "Failed to map dma\n");
  3086. err = -EFAULT;
  3087. goto err_set_mask;
  3088. }
  3089. adapter->shared = dma_alloc_coherent(
  3090. &adapter->pdev->dev,
  3091. sizeof(struct Vmxnet3_DriverShared),
  3092. &adapter->shared_pa, GFP_KERNEL);
  3093. if (!adapter->shared) {
  3094. dev_err(&pdev->dev, "Failed to allocate memory\n");
  3095. err = -ENOMEM;
  3096. goto err_alloc_shared;
  3097. }
  3098. err = vmxnet3_alloc_pci_resources(adapter);
  3099. if (err < 0)
  3100. goto err_alloc_pci;
  3101. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  3102. if (ver & (1 << VMXNET3_REV_7)) {
  3103. VMXNET3_WRITE_BAR1_REG(adapter,
  3104. VMXNET3_REG_VRRS,
  3105. 1 << VMXNET3_REV_7);
  3106. adapter->version = VMXNET3_REV_7 + 1;
  3107. } else if (ver & (1 << VMXNET3_REV_6)) {
  3108. VMXNET3_WRITE_BAR1_REG(adapter,
  3109. VMXNET3_REG_VRRS,
  3110. 1 << VMXNET3_REV_6);
  3111. adapter->version = VMXNET3_REV_6 + 1;
  3112. } else if (ver & (1 << VMXNET3_REV_5)) {
  3113. VMXNET3_WRITE_BAR1_REG(adapter,
  3114. VMXNET3_REG_VRRS,
  3115. 1 << VMXNET3_REV_5);
  3116. adapter->version = VMXNET3_REV_5 + 1;
  3117. } else if (ver & (1 << VMXNET3_REV_4)) {
  3118. VMXNET3_WRITE_BAR1_REG(adapter,
  3119. VMXNET3_REG_VRRS,
  3120. 1 << VMXNET3_REV_4);
  3121. adapter->version = VMXNET3_REV_4 + 1;
  3122. } else if (ver & (1 << VMXNET3_REV_3)) {
  3123. VMXNET3_WRITE_BAR1_REG(adapter,
  3124. VMXNET3_REG_VRRS,
  3125. 1 << VMXNET3_REV_3);
  3126. adapter->version = VMXNET3_REV_3 + 1;
  3127. } else if (ver & (1 << VMXNET3_REV_2)) {
  3128. VMXNET3_WRITE_BAR1_REG(adapter,
  3129. VMXNET3_REG_VRRS,
  3130. 1 << VMXNET3_REV_2);
  3131. adapter->version = VMXNET3_REV_2 + 1;
  3132. } else if (ver & (1 << VMXNET3_REV_1)) {
  3133. VMXNET3_WRITE_BAR1_REG(adapter,
  3134. VMXNET3_REG_VRRS,
  3135. 1 << VMXNET3_REV_1);
  3136. adapter->version = VMXNET3_REV_1 + 1;
  3137. } else {
  3138. dev_err(&pdev->dev,
  3139. "Incompatible h/w version (0x%x) for adapter\n", ver);
  3140. err = -EBUSY;
  3141. goto err_ver;
  3142. }
  3143. dev_dbg(&pdev->dev, "Using device version %d\n", adapter->version);
  3144. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  3145. if (ver & 1) {
  3146. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  3147. } else {
  3148. dev_err(&pdev->dev,
  3149. "Incompatible upt version (0x%x) for adapter\n", ver);
  3150. err = -EBUSY;
  3151. goto err_ver;
  3152. }
  3153. if (VMXNET3_VERSION_GE_7(adapter)) {
  3154. adapter->devcap_supported[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_DCR);
  3155. adapter->ptcap_supported[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_PTCR);
  3156. if (adapter->devcap_supported[0] & (1UL << VMXNET3_CAP_LARGE_BAR)) {
  3157. adapter->dev_caps[0] = adapter->devcap_supported[0] &
  3158. (1UL << VMXNET3_CAP_LARGE_BAR);
  3159. }
  3160. if (!(adapter->ptcap_supported[0] & (1UL << VMXNET3_DCR_ERROR)) &&
  3161. adapter->ptcap_supported[0] & (1UL << VMXNET3_CAP_OOORX_COMP) &&
  3162. adapter->devcap_supported[0] & (1UL << VMXNET3_CAP_OOORX_COMP)) {
  3163. adapter->dev_caps[0] |= adapter->devcap_supported[0] &
  3164. (1UL << VMXNET3_CAP_OOORX_COMP);
  3165. }
  3166. if (adapter->dev_caps[0])
  3167. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DCR, adapter->dev_caps[0]);
  3168. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3169. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_DCR0_REG);
  3170. adapter->dev_caps[0] = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3171. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3172. }
  3173. if (VMXNET3_VERSION_GE_7(adapter) &&
  3174. adapter->dev_caps[0] & (1UL << VMXNET3_CAP_LARGE_BAR)) {
  3175. adapter->tx_prod_offset = VMXNET3_REG_LB_TXPROD;
  3176. adapter->rx_prod_offset = VMXNET3_REG_LB_RXPROD;
  3177. adapter->rx_prod2_offset = VMXNET3_REG_LB_RXPROD2;
  3178. } else {
  3179. adapter->tx_prod_offset = VMXNET3_REG_TXPROD;
  3180. adapter->rx_prod_offset = VMXNET3_REG_RXPROD;
  3181. adapter->rx_prod2_offset = VMXNET3_REG_RXPROD2;
  3182. }
  3183. if (VMXNET3_VERSION_GE_6(adapter)) {
  3184. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3185. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3186. VMXNET3_CMD_GET_MAX_QUEUES_CONF);
  3187. queues = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3188. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3189. if (queues > 0) {
  3190. adapter->num_rx_queues = min(num_rx_queues, ((queues >> 8) & 0xff));
  3191. adapter->num_tx_queues = min(num_tx_queues, (queues & 0xff));
  3192. } else {
  3193. adapter->num_rx_queues = min(num_rx_queues,
  3194. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3195. adapter->num_tx_queues = min(num_tx_queues,
  3196. VMXNET3_DEVICE_DEFAULT_TX_QUEUES);
  3197. }
  3198. if (adapter->num_rx_queues > VMXNET3_MAX_RX_QUEUES ||
  3199. adapter->num_tx_queues > VMXNET3_MAX_TX_QUEUES) {
  3200. adapter->queuesExtEnabled = true;
  3201. } else {
  3202. adapter->queuesExtEnabled = false;
  3203. }
  3204. } else {
  3205. adapter->queuesExtEnabled = false;
  3206. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  3207. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  3208. adapter->num_rx_queues = min(num_rx_queues,
  3209. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3210. adapter->num_tx_queues = min(num_tx_queues,
  3211. VMXNET3_DEVICE_DEFAULT_TX_QUEUES);
  3212. }
  3213. dev_info(&pdev->dev,
  3214. "# of Tx queues : %d, # of Rx queues : %d\n",
  3215. adapter->num_tx_queues, adapter->num_rx_queues);
  3216. adapter->rx_buf_per_pkt = 1;
  3217. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  3218. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  3219. adapter->tqd_start = dma_alloc_coherent(&adapter->pdev->dev, size,
  3220. &adapter->queue_desc_pa,
  3221. GFP_KERNEL);
  3222. if (!adapter->tqd_start) {
  3223. dev_err(&pdev->dev, "Failed to allocate memory\n");
  3224. err = -ENOMEM;
  3225. goto err_ver;
  3226. }
  3227. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  3228. adapter->num_tx_queues);
  3229. adapter->pm_conf = dma_alloc_coherent(&adapter->pdev->dev,
  3230. sizeof(struct Vmxnet3_PMConf),
  3231. &adapter->pm_conf_pa,
  3232. GFP_KERNEL);
  3233. if (adapter->pm_conf == NULL) {
  3234. err = -ENOMEM;
  3235. goto err_alloc_pm;
  3236. }
  3237. #ifdef VMXNET3_RSS
  3238. adapter->rss_conf = dma_alloc_coherent(&adapter->pdev->dev,
  3239. sizeof(struct UPT1_RSSConf),
  3240. &adapter->rss_conf_pa,
  3241. GFP_KERNEL);
  3242. if (adapter->rss_conf == NULL) {
  3243. err = -ENOMEM;
  3244. goto err_alloc_rss;
  3245. }
  3246. #endif /* VMXNET3_RSS */
  3247. if (VMXNET3_VERSION_GE_3(adapter)) {
  3248. adapter->coal_conf =
  3249. dma_alloc_coherent(&adapter->pdev->dev,
  3250. sizeof(struct Vmxnet3_CoalesceScheme)
  3251. ,
  3252. &adapter->coal_conf_pa,
  3253. GFP_KERNEL);
  3254. if (!adapter->coal_conf) {
  3255. err = -ENOMEM;
  3256. goto err_coal_conf;
  3257. }
  3258. adapter->coal_conf->coalMode = VMXNET3_COALESCE_DISABLED;
  3259. adapter->default_coal_mode = true;
  3260. }
  3261. if (VMXNET3_VERSION_GE_4(adapter)) {
  3262. adapter->default_rss_fields = true;
  3263. adapter->rss_fields = VMXNET3_RSS_FIELDS_DEFAULT;
  3264. }
  3265. SET_NETDEV_DEV(netdev, &pdev->dev);
  3266. vmxnet3_declare_features(adapter);
  3267. adapter->rxdata_desc_size = VMXNET3_VERSION_GE_3(adapter) ?
  3268. VMXNET3_DEF_RXDATA_DESC_SIZE : 0;
  3269. if (adapter->num_tx_queues == adapter->num_rx_queues)
  3270. adapter->share_intr = VMXNET3_INTR_BUDDYSHARE;
  3271. else
  3272. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  3273. vmxnet3_alloc_intr_resources(adapter);
  3274. #ifdef VMXNET3_RSS
  3275. if (adapter->num_rx_queues > 1 &&
  3276. adapter->intr.type == VMXNET3_IT_MSIX) {
  3277. adapter->rss = true;
  3278. netdev->hw_features |= NETIF_F_RXHASH;
  3279. netdev->features |= NETIF_F_RXHASH;
  3280. dev_dbg(&pdev->dev, "RSS is enabled.\n");
  3281. } else {
  3282. adapter->rss = false;
  3283. }
  3284. #endif
  3285. vmxnet3_read_mac_addr(adapter, mac);
  3286. dev_addr_set(netdev, mac);
  3287. netdev->netdev_ops = &vmxnet3_netdev_ops;
  3288. vmxnet3_set_ethtool_ops(netdev);
  3289. netdev->watchdog_timeo = 5 * HZ;
  3290. /* MTU range: 60 - 9190 */
  3291. netdev->min_mtu = VMXNET3_MIN_MTU;
  3292. if (VMXNET3_VERSION_GE_6(adapter))
  3293. netdev->max_mtu = VMXNET3_V6_MAX_MTU;
  3294. else
  3295. netdev->max_mtu = VMXNET3_MAX_MTU;
  3296. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  3297. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  3298. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  3299. int i;
  3300. for (i = 0; i < adapter->num_rx_queues; i++) {
  3301. netif_napi_add(adapter->netdev,
  3302. &adapter->rx_queue[i].napi,
  3303. vmxnet3_poll_rx_only);
  3304. }
  3305. } else {
  3306. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  3307. vmxnet3_poll);
  3308. }
  3309. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  3310. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  3311. netif_carrier_off(netdev);
  3312. err = register_netdev(netdev);
  3313. if (err) {
  3314. dev_err(&pdev->dev, "Failed to register adapter\n");
  3315. goto err_register;
  3316. }
  3317. vmxnet3_check_link(adapter, false);
  3318. return 0;
  3319. err_register:
  3320. if (VMXNET3_VERSION_GE_3(adapter)) {
  3321. dma_free_coherent(&adapter->pdev->dev,
  3322. sizeof(struct Vmxnet3_CoalesceScheme),
  3323. adapter->coal_conf, adapter->coal_conf_pa);
  3324. }
  3325. vmxnet3_free_intr_resources(adapter);
  3326. err_coal_conf:
  3327. #ifdef VMXNET3_RSS
  3328. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  3329. adapter->rss_conf, adapter->rss_conf_pa);
  3330. err_alloc_rss:
  3331. #endif
  3332. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  3333. adapter->pm_conf, adapter->pm_conf_pa);
  3334. err_alloc_pm:
  3335. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  3336. adapter->queue_desc_pa);
  3337. err_ver:
  3338. vmxnet3_free_pci_resources(adapter);
  3339. err_alloc_pci:
  3340. dma_free_coherent(&adapter->pdev->dev,
  3341. sizeof(struct Vmxnet3_DriverShared),
  3342. adapter->shared, adapter->shared_pa);
  3343. err_alloc_shared:
  3344. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  3345. sizeof(struct vmxnet3_adapter), DMA_TO_DEVICE);
  3346. err_set_mask:
  3347. free_netdev(netdev);
  3348. return err;
  3349. }
  3350. static void
  3351. vmxnet3_remove_device(struct pci_dev *pdev)
  3352. {
  3353. struct net_device *netdev = pci_get_drvdata(pdev);
  3354. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3355. int size = 0;
  3356. int num_rx_queues, rx_queues;
  3357. unsigned long flags;
  3358. #ifdef VMXNET3_RSS
  3359. if (enable_mq)
  3360. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  3361. (int)num_online_cpus());
  3362. else
  3363. #endif
  3364. num_rx_queues = 1;
  3365. if (!VMXNET3_VERSION_GE_6(adapter)) {
  3366. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  3367. }
  3368. if (VMXNET3_VERSION_GE_6(adapter)) {
  3369. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3370. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3371. VMXNET3_CMD_GET_MAX_QUEUES_CONF);
  3372. rx_queues = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  3373. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3374. if (rx_queues > 0)
  3375. rx_queues = (rx_queues >> 8) & 0xff;
  3376. else
  3377. rx_queues = min(num_rx_queues, VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3378. num_rx_queues = min(num_rx_queues, rx_queues);
  3379. } else {
  3380. num_rx_queues = min(num_rx_queues,
  3381. VMXNET3_DEVICE_DEFAULT_RX_QUEUES);
  3382. }
  3383. cancel_work_sync(&adapter->work);
  3384. unregister_netdev(netdev);
  3385. vmxnet3_free_intr_resources(adapter);
  3386. vmxnet3_free_pci_resources(adapter);
  3387. if (VMXNET3_VERSION_GE_3(adapter)) {
  3388. dma_free_coherent(&adapter->pdev->dev,
  3389. sizeof(struct Vmxnet3_CoalesceScheme),
  3390. adapter->coal_conf, adapter->coal_conf_pa);
  3391. }
  3392. #ifdef VMXNET3_RSS
  3393. dma_free_coherent(&adapter->pdev->dev, sizeof(struct UPT1_RSSConf),
  3394. adapter->rss_conf, adapter->rss_conf_pa);
  3395. #endif
  3396. dma_free_coherent(&adapter->pdev->dev, sizeof(struct Vmxnet3_PMConf),
  3397. adapter->pm_conf, adapter->pm_conf_pa);
  3398. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  3399. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  3400. dma_free_coherent(&adapter->pdev->dev, size, adapter->tqd_start,
  3401. adapter->queue_desc_pa);
  3402. dma_free_coherent(&adapter->pdev->dev,
  3403. sizeof(struct Vmxnet3_DriverShared),
  3404. adapter->shared, adapter->shared_pa);
  3405. dma_unmap_single(&adapter->pdev->dev, adapter->adapter_pa,
  3406. sizeof(struct vmxnet3_adapter), DMA_TO_DEVICE);
  3407. free_netdev(netdev);
  3408. }
  3409. static void vmxnet3_shutdown_device(struct pci_dev *pdev)
  3410. {
  3411. struct net_device *netdev = pci_get_drvdata(pdev);
  3412. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3413. unsigned long flags;
  3414. /* Reset_work may be in the middle of resetting the device, wait for its
  3415. * completion.
  3416. */
  3417. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  3418. usleep_range(1000, 2000);
  3419. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED,
  3420. &adapter->state)) {
  3421. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3422. return;
  3423. }
  3424. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3425. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3426. VMXNET3_CMD_QUIESCE_DEV);
  3427. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3428. vmxnet3_disable_all_intrs(adapter);
  3429. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  3430. }
  3431. #ifdef CONFIG_PM
  3432. static int
  3433. vmxnet3_suspend(struct device *device)
  3434. {
  3435. struct pci_dev *pdev = to_pci_dev(device);
  3436. struct net_device *netdev = pci_get_drvdata(pdev);
  3437. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3438. struct Vmxnet3_PMConf *pmConf;
  3439. struct ethhdr *ehdr;
  3440. struct arphdr *ahdr;
  3441. u8 *arpreq;
  3442. struct in_device *in_dev;
  3443. struct in_ifaddr *ifa;
  3444. unsigned long flags;
  3445. int i = 0;
  3446. if (!netif_running(netdev))
  3447. return 0;
  3448. for (i = 0; i < adapter->num_rx_queues; i++)
  3449. napi_disable(&adapter->rx_queue[i].napi);
  3450. vmxnet3_disable_all_intrs(adapter);
  3451. vmxnet3_free_irqs(adapter);
  3452. vmxnet3_free_intr_resources(adapter);
  3453. netif_device_detach(netdev);
  3454. /* Create wake-up filters. */
  3455. pmConf = adapter->pm_conf;
  3456. memset(pmConf, 0, sizeof(*pmConf));
  3457. if (adapter->wol & WAKE_UCAST) {
  3458. pmConf->filters[i].patternSize = ETH_ALEN;
  3459. pmConf->filters[i].maskSize = 1;
  3460. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  3461. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  3462. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3463. i++;
  3464. }
  3465. if (adapter->wol & WAKE_ARP) {
  3466. rcu_read_lock();
  3467. in_dev = __in_dev_get_rcu(netdev);
  3468. if (!in_dev) {
  3469. rcu_read_unlock();
  3470. goto skip_arp;
  3471. }
  3472. ifa = rcu_dereference(in_dev->ifa_list);
  3473. if (!ifa) {
  3474. rcu_read_unlock();
  3475. goto skip_arp;
  3476. }
  3477. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  3478. sizeof(struct arphdr) + /* ARP header */
  3479. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  3480. 2 * sizeof(u32); /*2 IPv4 addresses */
  3481. pmConf->filters[i].maskSize =
  3482. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  3483. /* ETH_P_ARP in Ethernet header. */
  3484. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  3485. ehdr->h_proto = htons(ETH_P_ARP);
  3486. /* ARPOP_REQUEST in ARP header. */
  3487. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  3488. ahdr->ar_op = htons(ARPOP_REQUEST);
  3489. arpreq = (u8 *)(ahdr + 1);
  3490. /* The Unicast IPv4 address in 'tip' field. */
  3491. arpreq += 2 * ETH_ALEN + sizeof(u32);
  3492. *(__be32 *)arpreq = ifa->ifa_address;
  3493. rcu_read_unlock();
  3494. /* The mask for the relevant bits. */
  3495. pmConf->filters[i].mask[0] = 0x00;
  3496. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  3497. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  3498. pmConf->filters[i].mask[3] = 0x00;
  3499. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  3500. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  3501. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  3502. i++;
  3503. }
  3504. skip_arp:
  3505. if (adapter->wol & WAKE_MAGIC)
  3506. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  3507. pmConf->numFilters = i;
  3508. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  3509. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  3510. *pmConf));
  3511. adapter->shared->devRead.pmConfDesc.confPA =
  3512. cpu_to_le64(adapter->pm_conf_pa);
  3513. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3514. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3515. VMXNET3_CMD_UPDATE_PMCFG);
  3516. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3517. pci_save_state(pdev);
  3518. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  3519. adapter->wol);
  3520. pci_disable_device(pdev);
  3521. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  3522. return 0;
  3523. }
  3524. static int
  3525. vmxnet3_resume(struct device *device)
  3526. {
  3527. int err;
  3528. unsigned long flags;
  3529. struct pci_dev *pdev = to_pci_dev(device);
  3530. struct net_device *netdev = pci_get_drvdata(pdev);
  3531. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  3532. if (!netif_running(netdev))
  3533. return 0;
  3534. pci_set_power_state(pdev, PCI_D0);
  3535. pci_restore_state(pdev);
  3536. err = pci_enable_device_mem(pdev);
  3537. if (err != 0)
  3538. return err;
  3539. pci_enable_wake(pdev, PCI_D0, 0);
  3540. vmxnet3_alloc_intr_resources(adapter);
  3541. /* During hibernate and suspend, device has to be reinitialized as the
  3542. * device state need not be preserved.
  3543. */
  3544. /* Need not check adapter state as other reset tasks cannot run during
  3545. * device resume.
  3546. */
  3547. spin_lock_irqsave(&adapter->cmd_lock, flags);
  3548. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  3549. VMXNET3_CMD_QUIESCE_DEV);
  3550. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  3551. vmxnet3_tq_cleanup_all(adapter);
  3552. vmxnet3_rq_cleanup_all(adapter);
  3553. vmxnet3_reset_dev(adapter);
  3554. err = vmxnet3_activate_dev(adapter);
  3555. if (err != 0) {
  3556. netdev_err(netdev,
  3557. "failed to re-activate on resume, error: %d", err);
  3558. vmxnet3_force_close(adapter);
  3559. return err;
  3560. }
  3561. netif_device_attach(netdev);
  3562. return 0;
  3563. }
  3564. static const struct dev_pm_ops vmxnet3_pm_ops = {
  3565. .suspend = vmxnet3_suspend,
  3566. .resume = vmxnet3_resume,
  3567. .freeze = vmxnet3_suspend,
  3568. .restore = vmxnet3_resume,
  3569. };
  3570. #endif
  3571. static struct pci_driver vmxnet3_driver = {
  3572. .name = vmxnet3_driver_name,
  3573. .id_table = vmxnet3_pciid_table,
  3574. .probe = vmxnet3_probe_device,
  3575. .remove = vmxnet3_remove_device,
  3576. .shutdown = vmxnet3_shutdown_device,
  3577. #ifdef CONFIG_PM
  3578. .driver.pm = &vmxnet3_pm_ops,
  3579. #endif
  3580. };
  3581. static int __init
  3582. vmxnet3_init_module(void)
  3583. {
  3584. pr_info("%s - version %s\n", VMXNET3_DRIVER_DESC,
  3585. VMXNET3_DRIVER_VERSION_REPORT);
  3586. return pci_register_driver(&vmxnet3_driver);
  3587. }
  3588. module_init(vmxnet3_init_module);
  3589. static void
  3590. vmxnet3_exit_module(void)
  3591. {
  3592. pci_unregister_driver(&vmxnet3_driver);
  3593. }
  3594. module_exit(vmxnet3_exit_module);
  3595. MODULE_AUTHOR("VMware, Inc.");
  3596. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  3597. MODULE_LICENSE("GPL v2");
  3598. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);