cc2520.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Driver for TI CC2520 802.15.4 Wireless-PAN Networking controller
  3. *
  4. * Copyright (C) 2014 Varka Bhadram <[email protected]>
  5. * Md.Jamal Mohiuddin <[email protected]>
  6. * P Sowjanya <[email protected]>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/gpio.h>
  11. #include <linux/delay.h>
  12. #include <linux/spi/spi.h>
  13. #include <linux/spi/cc2520.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/ieee802154.h>
  19. #include <linux/crc-ccitt.h>
  20. #include <asm/unaligned.h>
  21. #include <net/mac802154.h>
  22. #include <net/cfg802154.h>
  23. #define SPI_COMMAND_BUFFER 3
  24. #define HIGH 1
  25. #define LOW 0
  26. #define STATE_IDLE 0
  27. #define RSSI_VALID 0
  28. #define RSSI_OFFSET 78
  29. #define CC2520_RAM_SIZE 640
  30. #define CC2520_FIFO_SIZE 128
  31. #define CC2520RAM_TXFIFO 0x100
  32. #define CC2520RAM_RXFIFO 0x180
  33. #define CC2520RAM_IEEEADDR 0x3EA
  34. #define CC2520RAM_PANID 0x3F2
  35. #define CC2520RAM_SHORTADDR 0x3F4
  36. #define CC2520_FREG_MASK 0x3F
  37. /* status byte values */
  38. #define CC2520_STATUS_XOSC32M_STABLE BIT(7)
  39. #define CC2520_STATUS_RSSI_VALID BIT(6)
  40. #define CC2520_STATUS_TX_UNDERFLOW BIT(3)
  41. /* IEEE-802.15.4 defined constants (2.4 GHz logical channels) */
  42. #define CC2520_MINCHANNEL 11
  43. #define CC2520_MAXCHANNEL 26
  44. #define CC2520_CHANNEL_SPACING 5
  45. /* command strobes */
  46. #define CC2520_CMD_SNOP 0x00
  47. #define CC2520_CMD_IBUFLD 0x02
  48. #define CC2520_CMD_SIBUFEX 0x03
  49. #define CC2520_CMD_SSAMPLECCA 0x04
  50. #define CC2520_CMD_SRES 0x0f
  51. #define CC2520_CMD_MEMORY_MASK 0x0f
  52. #define CC2520_CMD_MEMORY_READ 0x10
  53. #define CC2520_CMD_MEMORY_WRITE 0x20
  54. #define CC2520_CMD_RXBUF 0x30
  55. #define CC2520_CMD_RXBUFCP 0x38
  56. #define CC2520_CMD_RXBUFMOV 0x32
  57. #define CC2520_CMD_TXBUF 0x3A
  58. #define CC2520_CMD_TXBUFCP 0x3E
  59. #define CC2520_CMD_RANDOM 0x3C
  60. #define CC2520_CMD_SXOSCON 0x40
  61. #define CC2520_CMD_STXCAL 0x41
  62. #define CC2520_CMD_SRXON 0x42
  63. #define CC2520_CMD_STXON 0x43
  64. #define CC2520_CMD_STXONCCA 0x44
  65. #define CC2520_CMD_SRFOFF 0x45
  66. #define CC2520_CMD_SXOSCOFF 0x46
  67. #define CC2520_CMD_SFLUSHRX 0x47
  68. #define CC2520_CMD_SFLUSHTX 0x48
  69. #define CC2520_CMD_SACK 0x49
  70. #define CC2520_CMD_SACKPEND 0x4A
  71. #define CC2520_CMD_SNACK 0x4B
  72. #define CC2520_CMD_SRXMASKBITSET 0x4C
  73. #define CC2520_CMD_SRXMASKBITCLR 0x4D
  74. #define CC2520_CMD_RXMASKAND 0x4E
  75. #define CC2520_CMD_RXMASKOR 0x4F
  76. #define CC2520_CMD_MEMCP 0x50
  77. #define CC2520_CMD_MEMCPR 0x52
  78. #define CC2520_CMD_MEMXCP 0x54
  79. #define CC2520_CMD_MEMXWR 0x56
  80. #define CC2520_CMD_BCLR 0x58
  81. #define CC2520_CMD_BSET 0x59
  82. #define CC2520_CMD_CTR_UCTR 0x60
  83. #define CC2520_CMD_CBCMAC 0x64
  84. #define CC2520_CMD_UCBCMAC 0x66
  85. #define CC2520_CMD_CCM 0x68
  86. #define CC2520_CMD_UCCM 0x6A
  87. #define CC2520_CMD_ECB 0x70
  88. #define CC2520_CMD_ECBO 0x72
  89. #define CC2520_CMD_ECBX 0x74
  90. #define CC2520_CMD_INC 0x78
  91. #define CC2520_CMD_ABORT 0x7F
  92. #define CC2520_CMD_REGISTER_READ 0x80
  93. #define CC2520_CMD_REGISTER_WRITE 0xC0
  94. /* status registers */
  95. #define CC2520_CHIPID 0x40
  96. #define CC2520_VERSION 0x42
  97. #define CC2520_EXTCLOCK 0x44
  98. #define CC2520_MDMCTRL0 0x46
  99. #define CC2520_MDMCTRL1 0x47
  100. #define CC2520_FREQEST 0x48
  101. #define CC2520_RXCTRL 0x4A
  102. #define CC2520_FSCTRL 0x4C
  103. #define CC2520_FSCAL0 0x4E
  104. #define CC2520_FSCAL1 0x4F
  105. #define CC2520_FSCAL2 0x50
  106. #define CC2520_FSCAL3 0x51
  107. #define CC2520_AGCCTRL0 0x52
  108. #define CC2520_AGCCTRL1 0x53
  109. #define CC2520_AGCCTRL2 0x54
  110. #define CC2520_AGCCTRL3 0x55
  111. #define CC2520_ADCTEST0 0x56
  112. #define CC2520_ADCTEST1 0x57
  113. #define CC2520_ADCTEST2 0x58
  114. #define CC2520_MDMTEST0 0x5A
  115. #define CC2520_MDMTEST1 0x5B
  116. #define CC2520_DACTEST0 0x5C
  117. #define CC2520_DACTEST1 0x5D
  118. #define CC2520_ATEST 0x5E
  119. #define CC2520_DACTEST2 0x5F
  120. #define CC2520_PTEST0 0x60
  121. #define CC2520_PTEST1 0x61
  122. #define CC2520_RESERVED 0x62
  123. #define CC2520_DPUBIST 0x7A
  124. #define CC2520_ACTBIST 0x7C
  125. #define CC2520_RAMBIST 0x7E
  126. /* frame registers */
  127. #define CC2520_FRMFILT0 0x00
  128. #define CC2520_FRMFILT1 0x01
  129. #define CC2520_SRCMATCH 0x02
  130. #define CC2520_SRCSHORTEN0 0x04
  131. #define CC2520_SRCSHORTEN1 0x05
  132. #define CC2520_SRCSHORTEN2 0x06
  133. #define CC2520_SRCEXTEN0 0x08
  134. #define CC2520_SRCEXTEN1 0x09
  135. #define CC2520_SRCEXTEN2 0x0A
  136. #define CC2520_FRMCTRL0 0x0C
  137. #define CC2520_FRMCTRL1 0x0D
  138. #define CC2520_RXENABLE0 0x0E
  139. #define CC2520_RXENABLE1 0x0F
  140. #define CC2520_EXCFLAG0 0x10
  141. #define CC2520_EXCFLAG1 0x11
  142. #define CC2520_EXCFLAG2 0x12
  143. #define CC2520_EXCMASKA0 0x14
  144. #define CC2520_EXCMASKA1 0x15
  145. #define CC2520_EXCMASKA2 0x16
  146. #define CC2520_EXCMASKB0 0x18
  147. #define CC2520_EXCMASKB1 0x19
  148. #define CC2520_EXCMASKB2 0x1A
  149. #define CC2520_EXCBINDX0 0x1C
  150. #define CC2520_EXCBINDX1 0x1D
  151. #define CC2520_EXCBINDY0 0x1E
  152. #define CC2520_EXCBINDY1 0x1F
  153. #define CC2520_GPIOCTRL0 0x20
  154. #define CC2520_GPIOCTRL1 0x21
  155. #define CC2520_GPIOCTRL2 0x22
  156. #define CC2520_GPIOCTRL3 0x23
  157. #define CC2520_GPIOCTRL4 0x24
  158. #define CC2520_GPIOCTRL5 0x25
  159. #define CC2520_GPIOPOLARITY 0x26
  160. #define CC2520_GPIOCTRL 0x28
  161. #define CC2520_DPUCON 0x2A
  162. #define CC2520_DPUSTAT 0x2C
  163. #define CC2520_FREQCTRL 0x2E
  164. #define CC2520_FREQTUNE 0x2F
  165. #define CC2520_TXPOWER 0x30
  166. #define CC2520_TXCTRL 0x31
  167. #define CC2520_FSMSTAT0 0x32
  168. #define CC2520_FSMSTAT1 0x33
  169. #define CC2520_FIFOPCTRL 0x34
  170. #define CC2520_FSMCTRL 0x35
  171. #define CC2520_CCACTRL0 0x36
  172. #define CC2520_CCACTRL1 0x37
  173. #define CC2520_RSSI 0x38
  174. #define CC2520_RSSISTAT 0x39
  175. #define CC2520_RXFIRST 0x3C
  176. #define CC2520_RXFIFOCNT 0x3E
  177. #define CC2520_TXFIFOCNT 0x3F
  178. /* CC2520_FRMFILT0 */
  179. #define FRMFILT0_FRAME_FILTER_EN BIT(0)
  180. #define FRMFILT0_PAN_COORDINATOR BIT(1)
  181. /* CC2520_FRMCTRL0 */
  182. #define FRMCTRL0_AUTOACK BIT(5)
  183. #define FRMCTRL0_AUTOCRC BIT(6)
  184. /* CC2520_FRMCTRL1 */
  185. #define FRMCTRL1_SET_RXENMASK_ON_TX BIT(0)
  186. #define FRMCTRL1_IGNORE_TX_UNDERF BIT(1)
  187. /* Driver private information */
  188. struct cc2520_private {
  189. struct spi_device *spi; /* SPI device structure */
  190. struct ieee802154_hw *hw; /* IEEE-802.15.4 device */
  191. u8 *buf; /* SPI TX/Rx data buffer */
  192. struct mutex buffer_mutex; /* SPI buffer mutex */
  193. bool is_tx; /* Flag for sync b/w Tx and Rx */
  194. bool amplified; /* Flag for CC2591 */
  195. int fifo_pin; /* FIFO GPIO pin number */
  196. struct work_struct fifop_irqwork;/* Workqueue for FIFOP */
  197. spinlock_t lock; /* Lock for is_tx*/
  198. struct completion tx_complete; /* Work completion for Tx */
  199. bool promiscuous; /* Flag for promiscuous mode */
  200. };
  201. /* Generic Functions */
  202. static int
  203. cc2520_cmd_strobe(struct cc2520_private *priv, u8 cmd)
  204. {
  205. int ret;
  206. struct spi_message msg;
  207. struct spi_transfer xfer = {
  208. .len = 0,
  209. .tx_buf = priv->buf,
  210. .rx_buf = priv->buf,
  211. };
  212. spi_message_init(&msg);
  213. spi_message_add_tail(&xfer, &msg);
  214. mutex_lock(&priv->buffer_mutex);
  215. priv->buf[xfer.len++] = cmd;
  216. dev_vdbg(&priv->spi->dev,
  217. "command strobe buf[0] = %02x\n",
  218. priv->buf[0]);
  219. ret = spi_sync(priv->spi, &msg);
  220. dev_vdbg(&priv->spi->dev,
  221. "buf[0] = %02x\n", priv->buf[0]);
  222. mutex_unlock(&priv->buffer_mutex);
  223. return ret;
  224. }
  225. static int
  226. cc2520_get_status(struct cc2520_private *priv, u8 *status)
  227. {
  228. int ret;
  229. struct spi_message msg;
  230. struct spi_transfer xfer = {
  231. .len = 0,
  232. .tx_buf = priv->buf,
  233. .rx_buf = priv->buf,
  234. };
  235. spi_message_init(&msg);
  236. spi_message_add_tail(&xfer, &msg);
  237. mutex_lock(&priv->buffer_mutex);
  238. priv->buf[xfer.len++] = CC2520_CMD_SNOP;
  239. dev_vdbg(&priv->spi->dev,
  240. "get status command buf[0] = %02x\n", priv->buf[0]);
  241. ret = spi_sync(priv->spi, &msg);
  242. if (!ret)
  243. *status = priv->buf[0];
  244. dev_vdbg(&priv->spi->dev,
  245. "buf[0] = %02x\n", priv->buf[0]);
  246. mutex_unlock(&priv->buffer_mutex);
  247. return ret;
  248. }
  249. static int
  250. cc2520_write_register(struct cc2520_private *priv, u8 reg, u8 value)
  251. {
  252. int status;
  253. struct spi_message msg;
  254. struct spi_transfer xfer = {
  255. .len = 0,
  256. .tx_buf = priv->buf,
  257. .rx_buf = priv->buf,
  258. };
  259. spi_message_init(&msg);
  260. spi_message_add_tail(&xfer, &msg);
  261. mutex_lock(&priv->buffer_mutex);
  262. if (reg <= CC2520_FREG_MASK) {
  263. priv->buf[xfer.len++] = CC2520_CMD_REGISTER_WRITE | reg;
  264. priv->buf[xfer.len++] = value;
  265. } else {
  266. priv->buf[xfer.len++] = CC2520_CMD_MEMORY_WRITE;
  267. priv->buf[xfer.len++] = reg;
  268. priv->buf[xfer.len++] = value;
  269. }
  270. status = spi_sync(priv->spi, &msg);
  271. if (msg.status)
  272. status = msg.status;
  273. mutex_unlock(&priv->buffer_mutex);
  274. return status;
  275. }
  276. static int
  277. cc2520_write_ram(struct cc2520_private *priv, u16 reg, u8 len, u8 *data)
  278. {
  279. int status;
  280. struct spi_message msg;
  281. struct spi_transfer xfer_head = {
  282. .len = 0,
  283. .tx_buf = priv->buf,
  284. .rx_buf = priv->buf,
  285. };
  286. struct spi_transfer xfer_buf = {
  287. .len = len,
  288. .tx_buf = data,
  289. };
  290. mutex_lock(&priv->buffer_mutex);
  291. priv->buf[xfer_head.len++] = (CC2520_CMD_MEMORY_WRITE |
  292. ((reg >> 8) & 0xff));
  293. priv->buf[xfer_head.len++] = reg & 0xff;
  294. spi_message_init(&msg);
  295. spi_message_add_tail(&xfer_head, &msg);
  296. spi_message_add_tail(&xfer_buf, &msg);
  297. status = spi_sync(priv->spi, &msg);
  298. dev_dbg(&priv->spi->dev, "spi status = %d\n", status);
  299. if (msg.status)
  300. status = msg.status;
  301. mutex_unlock(&priv->buffer_mutex);
  302. return status;
  303. }
  304. static int
  305. cc2520_read_register(struct cc2520_private *priv, u8 reg, u8 *data)
  306. {
  307. int status;
  308. struct spi_message msg;
  309. struct spi_transfer xfer1 = {
  310. .len = 0,
  311. .tx_buf = priv->buf,
  312. .rx_buf = priv->buf,
  313. };
  314. struct spi_transfer xfer2 = {
  315. .len = 1,
  316. .rx_buf = data,
  317. };
  318. spi_message_init(&msg);
  319. spi_message_add_tail(&xfer1, &msg);
  320. spi_message_add_tail(&xfer2, &msg);
  321. mutex_lock(&priv->buffer_mutex);
  322. priv->buf[xfer1.len++] = CC2520_CMD_MEMORY_READ;
  323. priv->buf[xfer1.len++] = reg;
  324. status = spi_sync(priv->spi, &msg);
  325. dev_dbg(&priv->spi->dev,
  326. "spi status = %d\n", status);
  327. if (msg.status)
  328. status = msg.status;
  329. mutex_unlock(&priv->buffer_mutex);
  330. return status;
  331. }
  332. static int
  333. cc2520_write_txfifo(struct cc2520_private *priv, u8 pkt_len, u8 *data, u8 len)
  334. {
  335. int status;
  336. /* length byte must include FCS even
  337. * if it is calculated in the hardware
  338. */
  339. int len_byte = pkt_len;
  340. struct spi_message msg;
  341. struct spi_transfer xfer_head = {
  342. .len = 0,
  343. .tx_buf = priv->buf,
  344. .rx_buf = priv->buf,
  345. };
  346. struct spi_transfer xfer_len = {
  347. .len = 1,
  348. .tx_buf = &len_byte,
  349. };
  350. struct spi_transfer xfer_buf = {
  351. .len = len,
  352. .tx_buf = data,
  353. };
  354. spi_message_init(&msg);
  355. spi_message_add_tail(&xfer_head, &msg);
  356. spi_message_add_tail(&xfer_len, &msg);
  357. spi_message_add_tail(&xfer_buf, &msg);
  358. mutex_lock(&priv->buffer_mutex);
  359. priv->buf[xfer_head.len++] = CC2520_CMD_TXBUF;
  360. dev_vdbg(&priv->spi->dev,
  361. "TX_FIFO cmd buf[0] = %02x\n", priv->buf[0]);
  362. status = spi_sync(priv->spi, &msg);
  363. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  364. if (msg.status)
  365. status = msg.status;
  366. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  367. dev_vdbg(&priv->spi->dev, "buf[0] = %02x\n", priv->buf[0]);
  368. mutex_unlock(&priv->buffer_mutex);
  369. return status;
  370. }
  371. static int
  372. cc2520_read_rxfifo(struct cc2520_private *priv, u8 *data, u8 len)
  373. {
  374. int status;
  375. struct spi_message msg;
  376. struct spi_transfer xfer_head = {
  377. .len = 0,
  378. .tx_buf = priv->buf,
  379. .rx_buf = priv->buf,
  380. };
  381. struct spi_transfer xfer_buf = {
  382. .len = len,
  383. .rx_buf = data,
  384. };
  385. spi_message_init(&msg);
  386. spi_message_add_tail(&xfer_head, &msg);
  387. spi_message_add_tail(&xfer_buf, &msg);
  388. mutex_lock(&priv->buffer_mutex);
  389. priv->buf[xfer_head.len++] = CC2520_CMD_RXBUF;
  390. dev_vdbg(&priv->spi->dev, "read rxfifo buf[0] = %02x\n", priv->buf[0]);
  391. dev_vdbg(&priv->spi->dev, "buf[1] = %02x\n", priv->buf[1]);
  392. status = spi_sync(priv->spi, &msg);
  393. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  394. if (msg.status)
  395. status = msg.status;
  396. dev_vdbg(&priv->spi->dev, "status = %d\n", status);
  397. dev_vdbg(&priv->spi->dev,
  398. "return status buf[0] = %02x\n", priv->buf[0]);
  399. dev_vdbg(&priv->spi->dev, "length buf[1] = %02x\n", priv->buf[1]);
  400. mutex_unlock(&priv->buffer_mutex);
  401. return status;
  402. }
  403. static int cc2520_start(struct ieee802154_hw *hw)
  404. {
  405. return cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRXON);
  406. }
  407. static void cc2520_stop(struct ieee802154_hw *hw)
  408. {
  409. cc2520_cmd_strobe(hw->priv, CC2520_CMD_SRFOFF);
  410. }
  411. static int
  412. cc2520_tx(struct ieee802154_hw *hw, struct sk_buff *skb)
  413. {
  414. struct cc2520_private *priv = hw->priv;
  415. unsigned long flags;
  416. int rc;
  417. u8 status = 0;
  418. u8 pkt_len;
  419. /* In promiscuous mode we disable AUTOCRC so we can get the raw CRC
  420. * values on RX. This means we need to manually add the CRC on TX.
  421. */
  422. if (priv->promiscuous) {
  423. u16 crc = crc_ccitt(0, skb->data, skb->len);
  424. put_unaligned_le16(crc, skb_put(skb, 2));
  425. pkt_len = skb->len;
  426. } else {
  427. pkt_len = skb->len + 2;
  428. }
  429. rc = cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  430. if (rc)
  431. goto err_tx;
  432. rc = cc2520_write_txfifo(priv, pkt_len, skb->data, skb->len);
  433. if (rc)
  434. goto err_tx;
  435. rc = cc2520_get_status(priv, &status);
  436. if (rc)
  437. goto err_tx;
  438. if (status & CC2520_STATUS_TX_UNDERFLOW) {
  439. rc = -EINVAL;
  440. dev_err(&priv->spi->dev, "cc2520 tx underflow exception\n");
  441. goto err_tx;
  442. }
  443. spin_lock_irqsave(&priv->lock, flags);
  444. WARN_ON(priv->is_tx);
  445. priv->is_tx = 1;
  446. spin_unlock_irqrestore(&priv->lock, flags);
  447. rc = cc2520_cmd_strobe(priv, CC2520_CMD_STXONCCA);
  448. if (rc)
  449. goto err;
  450. rc = wait_for_completion_interruptible(&priv->tx_complete);
  451. if (rc < 0)
  452. goto err;
  453. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHTX);
  454. cc2520_cmd_strobe(priv, CC2520_CMD_SRXON);
  455. return rc;
  456. err:
  457. spin_lock_irqsave(&priv->lock, flags);
  458. priv->is_tx = 0;
  459. spin_unlock_irqrestore(&priv->lock, flags);
  460. err_tx:
  461. return rc;
  462. }
  463. static int cc2520_rx(struct cc2520_private *priv)
  464. {
  465. u8 len = 0, lqi = 0, bytes = 1;
  466. struct sk_buff *skb;
  467. /* Read single length byte from the radio. */
  468. cc2520_read_rxfifo(priv, &len, bytes);
  469. if (!ieee802154_is_valid_psdu_len(len)) {
  470. /* Corrupted frame received, clear frame buffer by
  471. * reading entire buffer.
  472. */
  473. dev_dbg(&priv->spi->dev, "corrupted frame received\n");
  474. len = IEEE802154_MTU;
  475. }
  476. skb = dev_alloc_skb(len);
  477. if (!skb)
  478. return -ENOMEM;
  479. if (cc2520_read_rxfifo(priv, skb_put(skb, len), len)) {
  480. dev_dbg(&priv->spi->dev, "frame reception failed\n");
  481. kfree_skb(skb);
  482. return -EINVAL;
  483. }
  484. /* In promiscuous mode, we configure the radio to include the
  485. * CRC (AUTOCRC==0) and we pass on the packet unconditionally. If not
  486. * in promiscuous mode, we check the CRC here, but leave the
  487. * RSSI/LQI/CRC_OK bytes as they will get removed in the mac layer.
  488. */
  489. if (!priv->promiscuous) {
  490. bool crc_ok;
  491. /* Check if the CRC is valid. With AUTOCRC set, the most
  492. * significant bit of the last byte returned from the CC2520
  493. * is CRC_OK flag. See section 20.3.4 of the datasheet.
  494. */
  495. crc_ok = skb->data[len - 1] & BIT(7);
  496. /* If we failed CRC drop the packet in the driver layer. */
  497. if (!crc_ok) {
  498. dev_dbg(&priv->spi->dev, "CRC check failed\n");
  499. kfree_skb(skb);
  500. return -EINVAL;
  501. }
  502. /* To calculate LQI, the lower 7 bits of the last byte (the
  503. * correlation value provided by the radio) must be scaled to
  504. * the range 0-255. According to section 20.6, the correlation
  505. * value ranges from 50-110. Ideally this would be calibrated
  506. * per hardware design, but we use roughly the datasheet values
  507. * to get close enough while avoiding floating point.
  508. */
  509. lqi = skb->data[len - 1] & 0x7f;
  510. if (lqi < 50)
  511. lqi = 50;
  512. else if (lqi > 113)
  513. lqi = 113;
  514. lqi = (lqi - 50) * 4;
  515. }
  516. ieee802154_rx_irqsafe(priv->hw, skb, lqi);
  517. dev_vdbg(&priv->spi->dev, "RXFIFO: %x %x\n", len, lqi);
  518. return 0;
  519. }
  520. static int
  521. cc2520_ed(struct ieee802154_hw *hw, u8 *level)
  522. {
  523. struct cc2520_private *priv = hw->priv;
  524. u8 status = 0xff;
  525. u8 rssi;
  526. int ret;
  527. ret = cc2520_read_register(priv, CC2520_RSSISTAT, &status);
  528. if (ret)
  529. return ret;
  530. if (status != RSSI_VALID)
  531. return -EINVAL;
  532. ret = cc2520_read_register(priv, CC2520_RSSI, &rssi);
  533. if (ret)
  534. return ret;
  535. /* level = RSSI(rssi) - OFFSET [dBm] : offset is 76dBm */
  536. *level = rssi - RSSI_OFFSET;
  537. return 0;
  538. }
  539. static int
  540. cc2520_set_channel(struct ieee802154_hw *hw, u8 page, u8 channel)
  541. {
  542. struct cc2520_private *priv = hw->priv;
  543. int ret;
  544. dev_dbg(&priv->spi->dev, "trying to set channel\n");
  545. WARN_ON(page != 0);
  546. WARN_ON(channel < CC2520_MINCHANNEL);
  547. WARN_ON(channel > CC2520_MAXCHANNEL);
  548. ret = cc2520_write_register(priv, CC2520_FREQCTRL,
  549. 11 + 5 * (channel - 11));
  550. return ret;
  551. }
  552. static int
  553. cc2520_filter(struct ieee802154_hw *hw,
  554. struct ieee802154_hw_addr_filt *filt, unsigned long changed)
  555. {
  556. struct cc2520_private *priv = hw->priv;
  557. int ret = 0;
  558. if (changed & IEEE802154_AFILT_PANID_CHANGED) {
  559. u16 panid = le16_to_cpu(filt->pan_id);
  560. dev_vdbg(&priv->spi->dev, "%s called for pan id\n", __func__);
  561. ret = cc2520_write_ram(priv, CC2520RAM_PANID,
  562. sizeof(panid), (u8 *)&panid);
  563. }
  564. if (changed & IEEE802154_AFILT_IEEEADDR_CHANGED) {
  565. dev_vdbg(&priv->spi->dev,
  566. "%s called for IEEE addr\n", __func__);
  567. ret = cc2520_write_ram(priv, CC2520RAM_IEEEADDR,
  568. sizeof(filt->ieee_addr),
  569. (u8 *)&filt->ieee_addr);
  570. }
  571. if (changed & IEEE802154_AFILT_SADDR_CHANGED) {
  572. u16 addr = le16_to_cpu(filt->short_addr);
  573. dev_vdbg(&priv->spi->dev, "%s called for saddr\n", __func__);
  574. ret = cc2520_write_ram(priv, CC2520RAM_SHORTADDR,
  575. sizeof(addr), (u8 *)&addr);
  576. }
  577. if (changed & IEEE802154_AFILT_PANC_CHANGED) {
  578. u8 frmfilt0;
  579. dev_vdbg(&priv->spi->dev,
  580. "%s called for panc change\n", __func__);
  581. cc2520_read_register(priv, CC2520_FRMFILT0, &frmfilt0);
  582. if (filt->pan_coord)
  583. frmfilt0 |= FRMFILT0_PAN_COORDINATOR;
  584. else
  585. frmfilt0 &= ~FRMFILT0_PAN_COORDINATOR;
  586. ret = cc2520_write_register(priv, CC2520_FRMFILT0, frmfilt0);
  587. }
  588. return ret;
  589. }
  590. static inline int cc2520_set_tx_power(struct cc2520_private *priv, s32 mbm)
  591. {
  592. u8 power;
  593. switch (mbm) {
  594. case 500:
  595. power = 0xF7;
  596. break;
  597. case 300:
  598. power = 0xF2;
  599. break;
  600. case 200:
  601. power = 0xAB;
  602. break;
  603. case 100:
  604. power = 0x13;
  605. break;
  606. case 0:
  607. power = 0x32;
  608. break;
  609. case -200:
  610. power = 0x81;
  611. break;
  612. case -400:
  613. power = 0x88;
  614. break;
  615. case -700:
  616. power = 0x2C;
  617. break;
  618. case -1800:
  619. power = 0x03;
  620. break;
  621. default:
  622. return -EINVAL;
  623. }
  624. return cc2520_write_register(priv, CC2520_TXPOWER, power);
  625. }
  626. static inline int cc2520_cc2591_set_tx_power(struct cc2520_private *priv,
  627. s32 mbm)
  628. {
  629. u8 power;
  630. switch (mbm) {
  631. case 1700:
  632. power = 0xF9;
  633. break;
  634. case 1600:
  635. power = 0xF0;
  636. break;
  637. case 1400:
  638. power = 0xA0;
  639. break;
  640. case 1100:
  641. power = 0x2C;
  642. break;
  643. case -100:
  644. power = 0x03;
  645. break;
  646. case -800:
  647. power = 0x01;
  648. break;
  649. default:
  650. return -EINVAL;
  651. }
  652. return cc2520_write_register(priv, CC2520_TXPOWER, power);
  653. }
  654. #define CC2520_MAX_TX_POWERS 0x8
  655. static const s32 cc2520_powers[CC2520_MAX_TX_POWERS + 1] = {
  656. 500, 300, 200, 100, 0, -200, -400, -700, -1800,
  657. };
  658. #define CC2520_CC2591_MAX_TX_POWERS 0x5
  659. static const s32 cc2520_cc2591_powers[CC2520_CC2591_MAX_TX_POWERS + 1] = {
  660. 1700, 1600, 1400, 1100, -100, -800,
  661. };
  662. static int
  663. cc2520_set_txpower(struct ieee802154_hw *hw, s32 mbm)
  664. {
  665. struct cc2520_private *priv = hw->priv;
  666. if (!priv->amplified)
  667. return cc2520_set_tx_power(priv, mbm);
  668. return cc2520_cc2591_set_tx_power(priv, mbm);
  669. }
  670. static int
  671. cc2520_set_promiscuous_mode(struct ieee802154_hw *hw, bool on)
  672. {
  673. struct cc2520_private *priv = hw->priv;
  674. u8 frmfilt0;
  675. dev_dbg(&priv->spi->dev, "%s : mode %d\n", __func__, on);
  676. priv->promiscuous = on;
  677. cc2520_read_register(priv, CC2520_FRMFILT0, &frmfilt0);
  678. if (on) {
  679. /* Disable automatic ACK, automatic CRC, and frame filtering. */
  680. cc2520_write_register(priv, CC2520_FRMCTRL0, 0);
  681. frmfilt0 &= ~FRMFILT0_FRAME_FILTER_EN;
  682. } else {
  683. cc2520_write_register(priv, CC2520_FRMCTRL0, FRMCTRL0_AUTOACK |
  684. FRMCTRL0_AUTOCRC);
  685. frmfilt0 |= FRMFILT0_FRAME_FILTER_EN;
  686. }
  687. return cc2520_write_register(priv, CC2520_FRMFILT0, frmfilt0);
  688. }
  689. static const struct ieee802154_ops cc2520_ops = {
  690. .owner = THIS_MODULE,
  691. .start = cc2520_start,
  692. .stop = cc2520_stop,
  693. .xmit_sync = cc2520_tx,
  694. .ed = cc2520_ed,
  695. .set_channel = cc2520_set_channel,
  696. .set_hw_addr_filt = cc2520_filter,
  697. .set_txpower = cc2520_set_txpower,
  698. .set_promiscuous_mode = cc2520_set_promiscuous_mode,
  699. };
  700. static int cc2520_register(struct cc2520_private *priv)
  701. {
  702. int ret = -ENOMEM;
  703. priv->hw = ieee802154_alloc_hw(sizeof(*priv), &cc2520_ops);
  704. if (!priv->hw)
  705. goto err_ret;
  706. priv->hw->priv = priv;
  707. priv->hw->parent = &priv->spi->dev;
  708. priv->hw->extra_tx_headroom = 0;
  709. ieee802154_random_extended_addr(&priv->hw->phy->perm_extended_addr);
  710. /* We do support only 2.4 Ghz */
  711. priv->hw->phy->supported.channels[0] = 0x7FFF800;
  712. priv->hw->flags = IEEE802154_HW_TX_OMIT_CKSUM | IEEE802154_HW_AFILT |
  713. IEEE802154_HW_PROMISCUOUS;
  714. priv->hw->phy->flags = WPAN_PHY_FLAG_TXPOWER;
  715. if (!priv->amplified) {
  716. priv->hw->phy->supported.tx_powers = cc2520_powers;
  717. priv->hw->phy->supported.tx_powers_size = ARRAY_SIZE(cc2520_powers);
  718. priv->hw->phy->transmit_power = priv->hw->phy->supported.tx_powers[4];
  719. } else {
  720. priv->hw->phy->supported.tx_powers = cc2520_cc2591_powers;
  721. priv->hw->phy->supported.tx_powers_size = ARRAY_SIZE(cc2520_cc2591_powers);
  722. priv->hw->phy->transmit_power = priv->hw->phy->supported.tx_powers[0];
  723. }
  724. priv->hw->phy->current_channel = 11;
  725. dev_vdbg(&priv->spi->dev, "registered cc2520\n");
  726. ret = ieee802154_register_hw(priv->hw);
  727. if (ret)
  728. goto err_free_device;
  729. return 0;
  730. err_free_device:
  731. ieee802154_free_hw(priv->hw);
  732. err_ret:
  733. return ret;
  734. }
  735. static void cc2520_fifop_irqwork(struct work_struct *work)
  736. {
  737. struct cc2520_private *priv
  738. = container_of(work, struct cc2520_private, fifop_irqwork);
  739. dev_dbg(&priv->spi->dev, "fifop interrupt received\n");
  740. if (gpio_get_value(priv->fifo_pin))
  741. cc2520_rx(priv);
  742. else
  743. dev_dbg(&priv->spi->dev, "rxfifo overflow\n");
  744. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  745. cc2520_cmd_strobe(priv, CC2520_CMD_SFLUSHRX);
  746. }
  747. static irqreturn_t cc2520_fifop_isr(int irq, void *data)
  748. {
  749. struct cc2520_private *priv = data;
  750. schedule_work(&priv->fifop_irqwork);
  751. return IRQ_HANDLED;
  752. }
  753. static irqreturn_t cc2520_sfd_isr(int irq, void *data)
  754. {
  755. struct cc2520_private *priv = data;
  756. unsigned long flags;
  757. spin_lock_irqsave(&priv->lock, flags);
  758. if (priv->is_tx) {
  759. priv->is_tx = 0;
  760. spin_unlock_irqrestore(&priv->lock, flags);
  761. dev_dbg(&priv->spi->dev, "SFD for TX\n");
  762. complete(&priv->tx_complete);
  763. } else {
  764. spin_unlock_irqrestore(&priv->lock, flags);
  765. dev_dbg(&priv->spi->dev, "SFD for RX\n");
  766. }
  767. return IRQ_HANDLED;
  768. }
  769. static int cc2520_get_platform_data(struct spi_device *spi,
  770. struct cc2520_platform_data *pdata)
  771. {
  772. struct device_node *np = spi->dev.of_node;
  773. struct cc2520_private *priv = spi_get_drvdata(spi);
  774. if (!np) {
  775. struct cc2520_platform_data *spi_pdata = spi->dev.platform_data;
  776. if (!spi_pdata)
  777. return -ENOENT;
  778. *pdata = *spi_pdata;
  779. priv->fifo_pin = pdata->fifo;
  780. return 0;
  781. }
  782. pdata->fifo = of_get_named_gpio(np, "fifo-gpio", 0);
  783. priv->fifo_pin = pdata->fifo;
  784. pdata->fifop = of_get_named_gpio(np, "fifop-gpio", 0);
  785. pdata->sfd = of_get_named_gpio(np, "sfd-gpio", 0);
  786. pdata->cca = of_get_named_gpio(np, "cca-gpio", 0);
  787. pdata->vreg = of_get_named_gpio(np, "vreg-gpio", 0);
  788. pdata->reset = of_get_named_gpio(np, "reset-gpio", 0);
  789. /* CC2591 front end for CC2520 */
  790. if (of_property_read_bool(np, "amplified"))
  791. priv->amplified = true;
  792. return 0;
  793. }
  794. static int cc2520_hw_init(struct cc2520_private *priv)
  795. {
  796. u8 status = 0, state = 0xff;
  797. int ret;
  798. int timeout = 100;
  799. struct cc2520_platform_data pdata;
  800. ret = cc2520_get_platform_data(priv->spi, &pdata);
  801. if (ret)
  802. goto err_ret;
  803. ret = cc2520_read_register(priv, CC2520_FSMSTAT1, &state);
  804. if (ret)
  805. goto err_ret;
  806. if (state != STATE_IDLE)
  807. return -EINVAL;
  808. do {
  809. ret = cc2520_get_status(priv, &status);
  810. if (ret)
  811. goto err_ret;
  812. if (timeout-- <= 0) {
  813. dev_err(&priv->spi->dev, "oscillator start failed!\n");
  814. return -ETIMEDOUT;
  815. }
  816. udelay(1);
  817. } while (!(status & CC2520_STATUS_XOSC32M_STABLE));
  818. dev_vdbg(&priv->spi->dev, "oscillator brought up\n");
  819. /* If the CC2520 is connected to a CC2591 amplifier, we must both
  820. * configure GPIOs on the CC2520 to correctly configure the CC2591
  821. * and change a couple settings of the CC2520 to work with the
  822. * amplifier. See section 8 page 17 of TI application note AN065.
  823. * http://www.ti.com/lit/an/swra229a/swra229a.pdf
  824. */
  825. if (priv->amplified) {
  826. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x16);
  827. if (ret)
  828. goto err_ret;
  829. ret = cc2520_write_register(priv, CC2520_GPIOCTRL0, 0x46);
  830. if (ret)
  831. goto err_ret;
  832. ret = cc2520_write_register(priv, CC2520_GPIOCTRL5, 0x47);
  833. if (ret)
  834. goto err_ret;
  835. ret = cc2520_write_register(priv, CC2520_GPIOPOLARITY, 0x1e);
  836. if (ret)
  837. goto err_ret;
  838. ret = cc2520_write_register(priv, CC2520_TXCTRL, 0xc1);
  839. if (ret)
  840. goto err_ret;
  841. } else {
  842. ret = cc2520_write_register(priv, CC2520_AGCCTRL1, 0x11);
  843. if (ret)
  844. goto err_ret;
  845. }
  846. /* Registers default value: section 28.1 in Datasheet */
  847. /* Set the CCA threshold to -50 dBm. This seems to have been copied
  848. * from the TinyOS CC2520 driver and is much higher than the -84 dBm
  849. * threshold suggested in the datasheet.
  850. */
  851. ret = cc2520_write_register(priv, CC2520_CCACTRL0, 0x1A);
  852. if (ret)
  853. goto err_ret;
  854. ret = cc2520_write_register(priv, CC2520_MDMCTRL0, 0x85);
  855. if (ret)
  856. goto err_ret;
  857. ret = cc2520_write_register(priv, CC2520_MDMCTRL1, 0x14);
  858. if (ret)
  859. goto err_ret;
  860. ret = cc2520_write_register(priv, CC2520_RXCTRL, 0x3f);
  861. if (ret)
  862. goto err_ret;
  863. ret = cc2520_write_register(priv, CC2520_FSCTRL, 0x5a);
  864. if (ret)
  865. goto err_ret;
  866. ret = cc2520_write_register(priv, CC2520_FSCAL1, 0x2b);
  867. if (ret)
  868. goto err_ret;
  869. ret = cc2520_write_register(priv, CC2520_ADCTEST0, 0x10);
  870. if (ret)
  871. goto err_ret;
  872. ret = cc2520_write_register(priv, CC2520_ADCTEST1, 0x0e);
  873. if (ret)
  874. goto err_ret;
  875. ret = cc2520_write_register(priv, CC2520_ADCTEST2, 0x03);
  876. if (ret)
  877. goto err_ret;
  878. /* Configure registers correctly for this driver. */
  879. ret = cc2520_write_register(priv, CC2520_FRMCTRL1,
  880. FRMCTRL1_SET_RXENMASK_ON_TX |
  881. FRMCTRL1_IGNORE_TX_UNDERF);
  882. if (ret)
  883. goto err_ret;
  884. ret = cc2520_write_register(priv, CC2520_FIFOPCTRL, 127);
  885. if (ret)
  886. goto err_ret;
  887. return 0;
  888. err_ret:
  889. return ret;
  890. }
  891. static int cc2520_probe(struct spi_device *spi)
  892. {
  893. struct cc2520_private *priv;
  894. struct cc2520_platform_data pdata;
  895. int ret;
  896. priv = devm_kzalloc(&spi->dev, sizeof(*priv), GFP_KERNEL);
  897. if (!priv)
  898. return -ENOMEM;
  899. spi_set_drvdata(spi, priv);
  900. ret = cc2520_get_platform_data(spi, &pdata);
  901. if (ret < 0) {
  902. dev_err(&spi->dev, "no platform data\n");
  903. return -EINVAL;
  904. }
  905. priv->spi = spi;
  906. priv->buf = devm_kzalloc(&spi->dev,
  907. SPI_COMMAND_BUFFER, GFP_KERNEL);
  908. if (!priv->buf)
  909. return -ENOMEM;
  910. mutex_init(&priv->buffer_mutex);
  911. INIT_WORK(&priv->fifop_irqwork, cc2520_fifop_irqwork);
  912. spin_lock_init(&priv->lock);
  913. init_completion(&priv->tx_complete);
  914. /* Assumption that CC2591 is not connected */
  915. priv->amplified = false;
  916. /* Request all the gpio's */
  917. if (!gpio_is_valid(pdata.fifo)) {
  918. dev_err(&spi->dev, "fifo gpio is not valid\n");
  919. ret = -EINVAL;
  920. goto err_hw_init;
  921. }
  922. ret = devm_gpio_request_one(&spi->dev, pdata.fifo,
  923. GPIOF_IN, "fifo");
  924. if (ret)
  925. goto err_hw_init;
  926. if (!gpio_is_valid(pdata.cca)) {
  927. dev_err(&spi->dev, "cca gpio is not valid\n");
  928. ret = -EINVAL;
  929. goto err_hw_init;
  930. }
  931. ret = devm_gpio_request_one(&spi->dev, pdata.cca,
  932. GPIOF_IN, "cca");
  933. if (ret)
  934. goto err_hw_init;
  935. if (!gpio_is_valid(pdata.fifop)) {
  936. dev_err(&spi->dev, "fifop gpio is not valid\n");
  937. ret = -EINVAL;
  938. goto err_hw_init;
  939. }
  940. ret = devm_gpio_request_one(&spi->dev, pdata.fifop,
  941. GPIOF_IN, "fifop");
  942. if (ret)
  943. goto err_hw_init;
  944. if (!gpio_is_valid(pdata.sfd)) {
  945. dev_err(&spi->dev, "sfd gpio is not valid\n");
  946. ret = -EINVAL;
  947. goto err_hw_init;
  948. }
  949. ret = devm_gpio_request_one(&spi->dev, pdata.sfd,
  950. GPIOF_IN, "sfd");
  951. if (ret)
  952. goto err_hw_init;
  953. if (!gpio_is_valid(pdata.reset)) {
  954. dev_err(&spi->dev, "reset gpio is not valid\n");
  955. ret = -EINVAL;
  956. goto err_hw_init;
  957. }
  958. ret = devm_gpio_request_one(&spi->dev, pdata.reset,
  959. GPIOF_OUT_INIT_LOW, "reset");
  960. if (ret)
  961. goto err_hw_init;
  962. if (!gpio_is_valid(pdata.vreg)) {
  963. dev_err(&spi->dev, "vreg gpio is not valid\n");
  964. ret = -EINVAL;
  965. goto err_hw_init;
  966. }
  967. ret = devm_gpio_request_one(&spi->dev, pdata.vreg,
  968. GPIOF_OUT_INIT_LOW, "vreg");
  969. if (ret)
  970. goto err_hw_init;
  971. gpio_set_value(pdata.vreg, HIGH);
  972. usleep_range(100, 150);
  973. gpio_set_value(pdata.reset, HIGH);
  974. usleep_range(200, 250);
  975. ret = cc2520_hw_init(priv);
  976. if (ret)
  977. goto err_hw_init;
  978. /* Set up fifop interrupt */
  979. ret = devm_request_irq(&spi->dev,
  980. gpio_to_irq(pdata.fifop),
  981. cc2520_fifop_isr,
  982. IRQF_TRIGGER_RISING,
  983. dev_name(&spi->dev),
  984. priv);
  985. if (ret) {
  986. dev_err(&spi->dev, "could not get fifop irq\n");
  987. goto err_hw_init;
  988. }
  989. /* Set up sfd interrupt */
  990. ret = devm_request_irq(&spi->dev,
  991. gpio_to_irq(pdata.sfd),
  992. cc2520_sfd_isr,
  993. IRQF_TRIGGER_FALLING,
  994. dev_name(&spi->dev),
  995. priv);
  996. if (ret) {
  997. dev_err(&spi->dev, "could not get sfd irq\n");
  998. goto err_hw_init;
  999. }
  1000. ret = cc2520_register(priv);
  1001. if (ret)
  1002. goto err_hw_init;
  1003. return 0;
  1004. err_hw_init:
  1005. mutex_destroy(&priv->buffer_mutex);
  1006. flush_work(&priv->fifop_irqwork);
  1007. return ret;
  1008. }
  1009. static void cc2520_remove(struct spi_device *spi)
  1010. {
  1011. struct cc2520_private *priv = spi_get_drvdata(spi);
  1012. mutex_destroy(&priv->buffer_mutex);
  1013. flush_work(&priv->fifop_irqwork);
  1014. ieee802154_unregister_hw(priv->hw);
  1015. ieee802154_free_hw(priv->hw);
  1016. }
  1017. static const struct spi_device_id cc2520_ids[] = {
  1018. {"cc2520", },
  1019. {},
  1020. };
  1021. MODULE_DEVICE_TABLE(spi, cc2520_ids);
  1022. static const struct of_device_id cc2520_of_ids[] = {
  1023. {.compatible = "ti,cc2520", },
  1024. {},
  1025. };
  1026. MODULE_DEVICE_TABLE(of, cc2520_of_ids);
  1027. /* SPI driver structure */
  1028. static struct spi_driver cc2520_driver = {
  1029. .driver = {
  1030. .name = "cc2520",
  1031. .of_match_table = of_match_ptr(cc2520_of_ids),
  1032. },
  1033. .id_table = cc2520_ids,
  1034. .probe = cc2520_probe,
  1035. .remove = cc2520_remove,
  1036. };
  1037. module_spi_driver(cc2520_driver);
  1038. MODULE_AUTHOR("Varka Bhadram <[email protected]>");
  1039. MODULE_DESCRIPTION("CC2520 Transceiver Driver");
  1040. MODULE_LICENSE("GPL v2");