at86rf230.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * AT86RF230/RF231 driver
  4. *
  5. * Copyright (C) 2009-2012 Siemens AG
  6. *
  7. * Written by:
  8. * Dmitry Eremin-Solenikov <[email protected]>
  9. * Alexander Smirnov <[email protected]>
  10. */
  11. #ifndef _AT86RF230_H
  12. #define _AT86RF230_H
  13. #define RG_TRX_STATUS (0x01)
  14. #define SR_TRX_STATUS 0x01, 0x1f, 0
  15. #define SR_RESERVED_01_3 0x01, 0x20, 5
  16. #define SR_CCA_STATUS 0x01, 0x40, 6
  17. #define SR_CCA_DONE 0x01, 0x80, 7
  18. #define RG_TRX_STATE (0x02)
  19. #define SR_TRX_CMD 0x02, 0x1f, 0
  20. #define SR_TRAC_STATUS 0x02, 0xe0, 5
  21. #define RG_TRX_CTRL_0 (0x03)
  22. #define SR_CLKM_CTRL 0x03, 0x07, 0
  23. #define SR_CLKM_SHA_SEL 0x03, 0x08, 3
  24. #define SR_PAD_IO_CLKM 0x03, 0x30, 4
  25. #define SR_PAD_IO 0x03, 0xc0, 6
  26. #define RG_TRX_CTRL_1 (0x04)
  27. #define SR_IRQ_POLARITY 0x04, 0x01, 0
  28. #define SR_IRQ_MASK_MODE 0x04, 0x02, 1
  29. #define SR_SPI_CMD_MODE 0x04, 0x0c, 2
  30. #define SR_RX_BL_CTRL 0x04, 0x10, 4
  31. #define SR_TX_AUTO_CRC_ON 0x04, 0x20, 5
  32. #define SR_IRQ_2_EXT_EN 0x04, 0x40, 6
  33. #define SR_PA_EXT_EN 0x04, 0x80, 7
  34. #define RG_PHY_TX_PWR (0x05)
  35. #define SR_TX_PWR_23X 0x05, 0x0f, 0
  36. #define SR_PA_LT_230 0x05, 0x30, 4
  37. #define SR_PA_BUF_LT_230 0x05, 0xc0, 6
  38. #define SR_TX_PWR_212 0x05, 0x1f, 0
  39. #define SR_GC_PA_212 0x05, 0x60, 5
  40. #define SR_PA_BOOST_LT_212 0x05, 0x80, 7
  41. #define RG_PHY_RSSI (0x06)
  42. #define SR_RSSI 0x06, 0x1f, 0
  43. #define SR_RND_VALUE 0x06, 0x60, 5
  44. #define SR_RX_CRC_VALID 0x06, 0x80, 7
  45. #define RG_PHY_ED_LEVEL (0x07)
  46. #define SR_ED_LEVEL 0x07, 0xff, 0
  47. #define RG_PHY_CC_CCA (0x08)
  48. #define SR_CHANNEL 0x08, 0x1f, 0
  49. #define SR_CCA_MODE 0x08, 0x60, 5
  50. #define SR_CCA_REQUEST 0x08, 0x80, 7
  51. #define RG_CCA_THRES (0x09)
  52. #define SR_CCA_ED_THRES 0x09, 0x0f, 0
  53. #define SR_RESERVED_09_1 0x09, 0xf0, 4
  54. #define RG_RX_CTRL (0x0a)
  55. #define SR_PDT_THRES 0x0a, 0x0f, 0
  56. #define SR_RESERVED_0a_1 0x0a, 0xf0, 4
  57. #define RG_SFD_VALUE (0x0b)
  58. #define SR_SFD_VALUE 0x0b, 0xff, 0
  59. #define RG_TRX_CTRL_2 (0x0c)
  60. #define SR_OQPSK_DATA_RATE 0x0c, 0x03, 0
  61. #define SR_SUB_MODE 0x0c, 0x04, 2
  62. #define SR_BPSK_QPSK 0x0c, 0x08, 3
  63. #define SR_OQPSK_SUB1_RC_EN 0x0c, 0x10, 4
  64. #define SR_RESERVED_0c_5 0x0c, 0x60, 5
  65. #define SR_RX_SAFE_MODE 0x0c, 0x80, 7
  66. #define RG_ANT_DIV (0x0d)
  67. #define SR_ANT_CTRL 0x0d, 0x03, 0
  68. #define SR_ANT_EXT_SW_EN 0x0d, 0x04, 2
  69. #define SR_ANT_DIV_EN 0x0d, 0x08, 3
  70. #define SR_RESERVED_0d_2 0x0d, 0x70, 4
  71. #define SR_ANT_SEL 0x0d, 0x80, 7
  72. #define RG_IRQ_MASK (0x0e)
  73. #define SR_IRQ_MASK 0x0e, 0xff, 0
  74. #define RG_IRQ_STATUS (0x0f)
  75. #define SR_IRQ_0_PLL_LOCK 0x0f, 0x01, 0
  76. #define SR_IRQ_1_PLL_UNLOCK 0x0f, 0x02, 1
  77. #define SR_IRQ_2_RX_START 0x0f, 0x04, 2
  78. #define SR_IRQ_3_TRX_END 0x0f, 0x08, 3
  79. #define SR_IRQ_4_CCA_ED_DONE 0x0f, 0x10, 4
  80. #define SR_IRQ_5_AMI 0x0f, 0x20, 5
  81. #define SR_IRQ_6_TRX_UR 0x0f, 0x40, 6
  82. #define SR_IRQ_7_BAT_LOW 0x0f, 0x80, 7
  83. #define RG_VREG_CTRL (0x10)
  84. #define SR_RESERVED_10_6 0x10, 0x03, 0
  85. #define SR_DVDD_OK 0x10, 0x04, 2
  86. #define SR_DVREG_EXT 0x10, 0x08, 3
  87. #define SR_RESERVED_10_3 0x10, 0x30, 4
  88. #define SR_AVDD_OK 0x10, 0x40, 6
  89. #define SR_AVREG_EXT 0x10, 0x80, 7
  90. #define RG_BATMON (0x11)
  91. #define SR_BATMON_VTH 0x11, 0x0f, 0
  92. #define SR_BATMON_HR 0x11, 0x10, 4
  93. #define SR_BATMON_OK 0x11, 0x20, 5
  94. #define SR_RESERVED_11_1 0x11, 0xc0, 6
  95. #define RG_XOSC_CTRL (0x12)
  96. #define SR_XTAL_TRIM 0x12, 0x0f, 0
  97. #define SR_XTAL_MODE 0x12, 0xf0, 4
  98. #define RG_RX_SYN (0x15)
  99. #define SR_RX_PDT_LEVEL 0x15, 0x0f, 0
  100. #define SR_RESERVED_15_2 0x15, 0x70, 4
  101. #define SR_RX_PDT_DIS 0x15, 0x80, 7
  102. #define RG_XAH_CTRL_1 (0x17)
  103. #define SR_RESERVED_17_8 0x17, 0x01, 0
  104. #define SR_AACK_PROM_MODE 0x17, 0x02, 1
  105. #define SR_AACK_ACK_TIME 0x17, 0x04, 2
  106. #define SR_RESERVED_17_5 0x17, 0x08, 3
  107. #define SR_AACK_UPLD_RES_FT 0x17, 0x10, 4
  108. #define SR_AACK_FLTR_RES_FT 0x17, 0x20, 5
  109. #define SR_CSMA_LBT_MODE 0x17, 0x40, 6
  110. #define SR_RESERVED_17_1 0x17, 0x80, 7
  111. #define RG_FTN_CTRL (0x18)
  112. #define SR_RESERVED_18_2 0x18, 0x7f, 0
  113. #define SR_FTN_START 0x18, 0x80, 7
  114. #define RG_PLL_CF (0x1a)
  115. #define SR_RESERVED_1a_2 0x1a, 0x7f, 0
  116. #define SR_PLL_CF_START 0x1a, 0x80, 7
  117. #define RG_PLL_DCU (0x1b)
  118. #define SR_RESERVED_1b_3 0x1b, 0x3f, 0
  119. #define SR_RESERVED_1b_2 0x1b, 0x40, 6
  120. #define SR_PLL_DCU_START 0x1b, 0x80, 7
  121. #define RG_PART_NUM (0x1c)
  122. #define SR_PART_NUM 0x1c, 0xff, 0
  123. #define RG_VERSION_NUM (0x1d)
  124. #define SR_VERSION_NUM 0x1d, 0xff, 0
  125. #define RG_MAN_ID_0 (0x1e)
  126. #define SR_MAN_ID_0 0x1e, 0xff, 0
  127. #define RG_MAN_ID_1 (0x1f)
  128. #define SR_MAN_ID_1 0x1f, 0xff, 0
  129. #define RG_SHORT_ADDR_0 (0x20)
  130. #define SR_SHORT_ADDR_0 0x20, 0xff, 0
  131. #define RG_SHORT_ADDR_1 (0x21)
  132. #define SR_SHORT_ADDR_1 0x21, 0xff, 0
  133. #define RG_PAN_ID_0 (0x22)
  134. #define SR_PAN_ID_0 0x22, 0xff, 0
  135. #define RG_PAN_ID_1 (0x23)
  136. #define SR_PAN_ID_1 0x23, 0xff, 0
  137. #define RG_IEEE_ADDR_0 (0x24)
  138. #define SR_IEEE_ADDR_0 0x24, 0xff, 0
  139. #define RG_IEEE_ADDR_1 (0x25)
  140. #define SR_IEEE_ADDR_1 0x25, 0xff, 0
  141. #define RG_IEEE_ADDR_2 (0x26)
  142. #define SR_IEEE_ADDR_2 0x26, 0xff, 0
  143. #define RG_IEEE_ADDR_3 (0x27)
  144. #define SR_IEEE_ADDR_3 0x27, 0xff, 0
  145. #define RG_IEEE_ADDR_4 (0x28)
  146. #define SR_IEEE_ADDR_4 0x28, 0xff, 0
  147. #define RG_IEEE_ADDR_5 (0x29)
  148. #define SR_IEEE_ADDR_5 0x29, 0xff, 0
  149. #define RG_IEEE_ADDR_6 (0x2a)
  150. #define SR_IEEE_ADDR_6 0x2a, 0xff, 0
  151. #define RG_IEEE_ADDR_7 (0x2b)
  152. #define SR_IEEE_ADDR_7 0x2b, 0xff, 0
  153. #define RG_XAH_CTRL_0 (0x2c)
  154. #define SR_SLOTTED_OPERATION 0x2c, 0x01, 0
  155. #define SR_MAX_CSMA_RETRIES 0x2c, 0x0e, 1
  156. #define SR_MAX_FRAME_RETRIES 0x2c, 0xf0, 4
  157. #define RG_CSMA_SEED_0 (0x2d)
  158. #define SR_CSMA_SEED_0 0x2d, 0xff, 0
  159. #define RG_CSMA_SEED_1 (0x2e)
  160. #define SR_CSMA_SEED_1 0x2e, 0x07, 0
  161. #define SR_AACK_I_AM_COORD 0x2e, 0x08, 3
  162. #define SR_AACK_DIS_ACK 0x2e, 0x10, 4
  163. #define SR_AACK_SET_PD 0x2e, 0x20, 5
  164. #define SR_AACK_FVN_MODE 0x2e, 0xc0, 6
  165. #define RG_CSMA_BE (0x2f)
  166. #define SR_MIN_BE 0x2f, 0x0f, 0
  167. #define SR_MAX_BE 0x2f, 0xf0, 4
  168. #define CMD_REG 0x80
  169. #define CMD_REG_MASK 0x3f
  170. #define CMD_WRITE 0x40
  171. #define CMD_FB 0x20
  172. #define IRQ_BAT_LOW BIT(7)
  173. #define IRQ_TRX_UR BIT(6)
  174. #define IRQ_AMI BIT(5)
  175. #define IRQ_CCA_ED BIT(4)
  176. #define IRQ_TRX_END BIT(3)
  177. #define IRQ_RX_START BIT(2)
  178. #define IRQ_PLL_UNL BIT(1)
  179. #define IRQ_PLL_LOCK BIT(0)
  180. #define IRQ_ACTIVE_HIGH 0
  181. #define IRQ_ACTIVE_LOW 1
  182. #define STATE_P_ON 0x00 /* BUSY */
  183. #define STATE_BUSY_RX 0x01
  184. #define STATE_BUSY_TX 0x02
  185. #define STATE_FORCE_TRX_OFF 0x03
  186. #define STATE_FORCE_TX_ON 0x04 /* IDLE */
  187. /* 0x05 */ /* INVALID_PARAMETER */
  188. #define STATE_RX_ON 0x06
  189. /* 0x07 */ /* SUCCESS */
  190. #define STATE_TRX_OFF 0x08
  191. #define STATE_TX_ON 0x09
  192. /* 0x0a - 0x0e */ /* 0x0a - UNSUPPORTED_ATTRIBUTE */
  193. #define STATE_SLEEP 0x0F
  194. #define STATE_PREP_DEEP_SLEEP 0x10
  195. #define STATE_BUSY_RX_AACK 0x11
  196. #define STATE_BUSY_TX_ARET 0x12
  197. #define STATE_RX_AACK_ON 0x16
  198. #define STATE_TX_ARET_ON 0x19
  199. #define STATE_RX_ON_NOCLK 0x1C
  200. #define STATE_RX_AACK_ON_NOCLK 0x1D
  201. #define STATE_BUSY_RX_AACK_NOCLK 0x1E
  202. #define STATE_TRANSITION_IN_PROGRESS 0x1F
  203. #define TRX_STATE_MASK (0x1F)
  204. #define TRAC_MASK(x) ((x & 0xe0) >> 5)
  205. #define TRAC_SUCCESS 0
  206. #define TRAC_SUCCESS_DATA_PENDING 1
  207. #define TRAC_SUCCESS_WAIT_FOR_ACK 2
  208. #define TRAC_CHANNEL_ACCESS_FAILURE 3
  209. #define TRAC_NO_ACK 5
  210. #define TRAC_INVALID 7
  211. #endif /* !_AT86RF230_H */