ixp46x_ts.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * PTP 1588 clock using the IXP46X
  4. *
  5. * Copyright (C) 2010 OMICRON electronics GmbH
  6. */
  7. #ifndef _IXP46X_TS_H_
  8. #define _IXP46X_TS_H_
  9. #define DEFAULT_ADDEND 0xF0000029
  10. #define TICKS_NS_SHIFT 4
  11. struct ixp46x_channel_ctl {
  12. u32 ch_control; /* 0x40 Time Synchronization Channel Control */
  13. u32 ch_event; /* 0x44 Time Synchronization Channel Event */
  14. u32 tx_snap_lo; /* 0x48 Transmit Snapshot Low Register */
  15. u32 tx_snap_hi; /* 0x4C Transmit Snapshot High Register */
  16. u32 rx_snap_lo; /* 0x50 Receive Snapshot Low Register */
  17. u32 rx_snap_hi; /* 0x54 Receive Snapshot High Register */
  18. u32 src_uuid_lo; /* 0x58 Source UUID0 Low Register */
  19. u32 src_uuid_hi; /* 0x5C Sequence Identifier/Source UUID0 High */
  20. };
  21. struct ixp46x_ts_regs {
  22. u32 control; /* 0x00 Time Sync Control Register */
  23. u32 event; /* 0x04 Time Sync Event Register */
  24. u32 addend; /* 0x08 Time Sync Addend Register */
  25. u32 accum; /* 0x0C Time Sync Accumulator Register */
  26. u32 test; /* 0x10 Time Sync Test Register */
  27. u32 unused; /* 0x14 */
  28. u32 rsystime_lo; /* 0x18 RawSystemTime_Low Register */
  29. u32 rsystime_hi; /* 0x1C RawSystemTime_High Register */
  30. u32 systime_lo; /* 0x20 SystemTime_Low Register */
  31. u32 systime_hi; /* 0x24 SystemTime_High Register */
  32. u32 trgt_lo; /* 0x28 TargetTime_Low Register */
  33. u32 trgt_hi; /* 0x2C TargetTime_High Register */
  34. u32 asms_lo; /* 0x30 Auxiliary Slave Mode Snapshot Low */
  35. u32 asms_hi; /* 0x34 Auxiliary Slave Mode Snapshot High */
  36. u32 amms_lo; /* 0x38 Auxiliary Master Mode Snapshot Low */
  37. u32 amms_hi; /* 0x3C Auxiliary Master Mode Snapshot High */
  38. struct ixp46x_channel_ctl channel[3];
  39. };
  40. /* 0x00 Time Sync Control Register Bits */
  41. #define TSCR_AMM (1<<3)
  42. #define TSCR_ASM (1<<2)
  43. #define TSCR_TTM (1<<1)
  44. #define TSCR_RST (1<<0)
  45. /* 0x04 Time Sync Event Register Bits */
  46. #define TSER_SNM (1<<3)
  47. #define TSER_SNS (1<<2)
  48. #define TTIPEND (1<<1)
  49. /* 0x40 Time Synchronization Channel Control Register Bits */
  50. #define MASTER_MODE (1<<0)
  51. #define TIMESTAMP_ALL (1<<1)
  52. /* 0x44 Time Synchronization Channel Event Register Bits */
  53. #define TX_SNAPSHOT_LOCKED (1<<0)
  54. #define RX_SNAPSHOT_LOCKED (1<<1)
  55. #if IS_ENABLED(CONFIG_PTP_1588_CLOCK_IXP46X)
  56. int ixp46x_ptp_find(struct ixp46x_ts_regs *__iomem *regs, int *phc_index);
  57. #else
  58. static inline int ixp46x_ptp_find(struct ixp46x_ts_regs *__iomem *regs, int *phc_index)
  59. {
  60. *regs = NULL;
  61. *phc_index = -1;
  62. return -ENODEV;
  63. }
  64. #endif
  65. #endif