w5100.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Ethernet driver for the WIZnet W5100 chip.
  4. *
  5. * Copyright (C) 2006-2008 WIZnet Co.,Ltd.
  6. * Copyright (C) 2012 Mike Sinkovsky <[email protected]>
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/etherdevice.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/platform_data/wiznet.h>
  14. #include <linux/ethtool.h>
  15. #include <linux/skbuff.h>
  16. #include <linux/types.h>
  17. #include <linux/errno.h>
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/io.h>
  22. #include <linux/ioport.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/gpio.h>
  26. #include "w5100.h"
  27. #define DRV_NAME "w5100"
  28. #define DRV_VERSION "2012-04-04"
  29. MODULE_DESCRIPTION("WIZnet W5100 Ethernet driver v"DRV_VERSION);
  30. MODULE_AUTHOR("Mike Sinkovsky <[email protected]>");
  31. MODULE_ALIAS("platform:"DRV_NAME);
  32. MODULE_LICENSE("GPL");
  33. /*
  34. * W5100/W5200/W5500 common registers
  35. */
  36. #define W5100_COMMON_REGS 0x0000
  37. #define W5100_MR 0x0000 /* Mode Register */
  38. #define MR_RST 0x80 /* S/W reset */
  39. #define MR_PB 0x10 /* Ping block */
  40. #define MR_AI 0x02 /* Address Auto-Increment */
  41. #define MR_IND 0x01 /* Indirect mode */
  42. #define W5100_SHAR 0x0009 /* Source MAC address */
  43. #define W5100_IR 0x0015 /* Interrupt Register */
  44. #define W5100_COMMON_REGS_LEN 0x0040
  45. #define W5100_Sn_MR 0x0000 /* Sn Mode Register */
  46. #define W5100_Sn_CR 0x0001 /* Sn Command Register */
  47. #define W5100_Sn_IR 0x0002 /* Sn Interrupt Register */
  48. #define W5100_Sn_SR 0x0003 /* Sn Status Register */
  49. #define W5100_Sn_TX_FSR 0x0020 /* Sn Transmit free memory size */
  50. #define W5100_Sn_TX_RD 0x0022 /* Sn Transmit memory read pointer */
  51. #define W5100_Sn_TX_WR 0x0024 /* Sn Transmit memory write pointer */
  52. #define W5100_Sn_RX_RSR 0x0026 /* Sn Receive free memory size */
  53. #define W5100_Sn_RX_RD 0x0028 /* Sn Receive memory read pointer */
  54. #define S0_REGS(priv) ((priv)->s0_regs)
  55. #define W5100_S0_MR(priv) (S0_REGS(priv) + W5100_Sn_MR)
  56. #define S0_MR_MACRAW 0x04 /* MAC RAW mode */
  57. #define S0_MR_MF 0x40 /* MAC Filter for W5100 and W5200 */
  58. #define W5500_S0_MR_MF 0x80 /* MAC Filter for W5500 */
  59. #define W5100_S0_CR(priv) (S0_REGS(priv) + W5100_Sn_CR)
  60. #define S0_CR_OPEN 0x01 /* OPEN command */
  61. #define S0_CR_CLOSE 0x10 /* CLOSE command */
  62. #define S0_CR_SEND 0x20 /* SEND command */
  63. #define S0_CR_RECV 0x40 /* RECV command */
  64. #define W5100_S0_IR(priv) (S0_REGS(priv) + W5100_Sn_IR)
  65. #define S0_IR_SENDOK 0x10 /* complete sending */
  66. #define S0_IR_RECV 0x04 /* receiving data */
  67. #define W5100_S0_SR(priv) (S0_REGS(priv) + W5100_Sn_SR)
  68. #define S0_SR_MACRAW 0x42 /* mac raw mode */
  69. #define W5100_S0_TX_FSR(priv) (S0_REGS(priv) + W5100_Sn_TX_FSR)
  70. #define W5100_S0_TX_RD(priv) (S0_REGS(priv) + W5100_Sn_TX_RD)
  71. #define W5100_S0_TX_WR(priv) (S0_REGS(priv) + W5100_Sn_TX_WR)
  72. #define W5100_S0_RX_RSR(priv) (S0_REGS(priv) + W5100_Sn_RX_RSR)
  73. #define W5100_S0_RX_RD(priv) (S0_REGS(priv) + W5100_Sn_RX_RD)
  74. #define W5100_S0_REGS_LEN 0x0040
  75. /*
  76. * W5100 and W5200 common registers
  77. */
  78. #define W5100_IMR 0x0016 /* Interrupt Mask Register */
  79. #define IR_S0 0x01 /* S0 interrupt */
  80. #define W5100_RTR 0x0017 /* Retry Time-value Register */
  81. #define RTR_DEFAULT 2000 /* =0x07d0 (2000) */
  82. /*
  83. * W5100 specific register and memory
  84. */
  85. #define W5100_RMSR 0x001a /* Receive Memory Size */
  86. #define W5100_TMSR 0x001b /* Transmit Memory Size */
  87. #define W5100_S0_REGS 0x0400
  88. #define W5100_TX_MEM_START 0x4000
  89. #define W5100_TX_MEM_SIZE 0x2000
  90. #define W5100_RX_MEM_START 0x6000
  91. #define W5100_RX_MEM_SIZE 0x2000
  92. /*
  93. * W5200 specific register and memory
  94. */
  95. #define W5200_S0_REGS 0x4000
  96. #define W5200_Sn_RXMEM_SIZE(n) (0x401e + (n) * 0x0100) /* Sn RX Memory Size */
  97. #define W5200_Sn_TXMEM_SIZE(n) (0x401f + (n) * 0x0100) /* Sn TX Memory Size */
  98. #define W5200_TX_MEM_START 0x8000
  99. #define W5200_TX_MEM_SIZE 0x4000
  100. #define W5200_RX_MEM_START 0xc000
  101. #define W5200_RX_MEM_SIZE 0x4000
  102. /*
  103. * W5500 specific register and memory
  104. *
  105. * W5500 register and memory are organized by multiple blocks. Each one is
  106. * selected by 16bits offset address and 5bits block select bits. So we
  107. * encode it into 32bits address. (lower 16bits is offset address and
  108. * upper 16bits is block select bits)
  109. */
  110. #define W5500_SIMR 0x0018 /* Socket Interrupt Mask Register */
  111. #define W5500_RTR 0x0019 /* Retry Time-value Register */
  112. #define W5500_S0_REGS 0x10000
  113. #define W5500_Sn_RXMEM_SIZE(n) \
  114. (0x1001e + (n) * 0x40000) /* Sn RX Memory Size */
  115. #define W5500_Sn_TXMEM_SIZE(n) \
  116. (0x1001f + (n) * 0x40000) /* Sn TX Memory Size */
  117. #define W5500_TX_MEM_START 0x20000
  118. #define W5500_TX_MEM_SIZE 0x04000
  119. #define W5500_RX_MEM_START 0x30000
  120. #define W5500_RX_MEM_SIZE 0x04000
  121. /*
  122. * Device driver private data structure
  123. */
  124. struct w5100_priv {
  125. const struct w5100_ops *ops;
  126. /* Socket 0 register offset address */
  127. u32 s0_regs;
  128. /* Socket 0 TX buffer offset address and size */
  129. u32 s0_tx_buf;
  130. u16 s0_tx_buf_size;
  131. /* Socket 0 RX buffer offset address and size */
  132. u32 s0_rx_buf;
  133. u16 s0_rx_buf_size;
  134. int irq;
  135. int link_irq;
  136. int link_gpio;
  137. struct napi_struct napi;
  138. struct net_device *ndev;
  139. bool promisc;
  140. u32 msg_enable;
  141. struct workqueue_struct *xfer_wq;
  142. struct work_struct rx_work;
  143. struct sk_buff *tx_skb;
  144. struct work_struct tx_work;
  145. struct work_struct setrx_work;
  146. struct work_struct restart_work;
  147. };
  148. /************************************************************************
  149. *
  150. * Lowlevel I/O functions
  151. *
  152. ***********************************************************************/
  153. struct w5100_mmio_priv {
  154. void __iomem *base;
  155. /* Serialize access in indirect address mode */
  156. spinlock_t reg_lock;
  157. };
  158. static inline struct w5100_mmio_priv *w5100_mmio_priv(struct net_device *dev)
  159. {
  160. return w5100_ops_priv(dev);
  161. }
  162. static inline void __iomem *w5100_mmio(struct net_device *ndev)
  163. {
  164. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  165. return mmio_priv->base;
  166. }
  167. /*
  168. * In direct address mode host system can directly access W5100 registers
  169. * after mapping to Memory-Mapped I/O space.
  170. *
  171. * 0x8000 bytes are required for memory space.
  172. */
  173. static inline int w5100_read_direct(struct net_device *ndev, u32 addr)
  174. {
  175. return ioread8(w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
  176. }
  177. static inline int __w5100_write_direct(struct net_device *ndev, u32 addr,
  178. u8 data)
  179. {
  180. iowrite8(data, w5100_mmio(ndev) + (addr << CONFIG_WIZNET_BUS_SHIFT));
  181. return 0;
  182. }
  183. static inline int w5100_write_direct(struct net_device *ndev, u32 addr, u8 data)
  184. {
  185. __w5100_write_direct(ndev, addr, data);
  186. return 0;
  187. }
  188. static int w5100_read16_direct(struct net_device *ndev, u32 addr)
  189. {
  190. u16 data;
  191. data = w5100_read_direct(ndev, addr) << 8;
  192. data |= w5100_read_direct(ndev, addr + 1);
  193. return data;
  194. }
  195. static int w5100_write16_direct(struct net_device *ndev, u32 addr, u16 data)
  196. {
  197. __w5100_write_direct(ndev, addr, data >> 8);
  198. __w5100_write_direct(ndev, addr + 1, data);
  199. return 0;
  200. }
  201. static int w5100_readbulk_direct(struct net_device *ndev, u32 addr, u8 *buf,
  202. int len)
  203. {
  204. int i;
  205. for (i = 0; i < len; i++, addr++)
  206. *buf++ = w5100_read_direct(ndev, addr);
  207. return 0;
  208. }
  209. static int w5100_writebulk_direct(struct net_device *ndev, u32 addr,
  210. const u8 *buf, int len)
  211. {
  212. int i;
  213. for (i = 0; i < len; i++, addr++)
  214. __w5100_write_direct(ndev, addr, *buf++);
  215. return 0;
  216. }
  217. static int w5100_mmio_init(struct net_device *ndev)
  218. {
  219. struct platform_device *pdev = to_platform_device(ndev->dev.parent);
  220. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  221. spin_lock_init(&mmio_priv->reg_lock);
  222. mmio_priv->base = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
  223. if (IS_ERR(mmio_priv->base))
  224. return PTR_ERR(mmio_priv->base);
  225. return 0;
  226. }
  227. static const struct w5100_ops w5100_mmio_direct_ops = {
  228. .chip_id = W5100,
  229. .read = w5100_read_direct,
  230. .write = w5100_write_direct,
  231. .read16 = w5100_read16_direct,
  232. .write16 = w5100_write16_direct,
  233. .readbulk = w5100_readbulk_direct,
  234. .writebulk = w5100_writebulk_direct,
  235. .init = w5100_mmio_init,
  236. };
  237. /*
  238. * In indirect address mode host system indirectly accesses registers by
  239. * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
  240. * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
  241. * Mode Register (MR) is directly accessible.
  242. *
  243. * Only 0x04 bytes are required for memory space.
  244. */
  245. #define W5100_IDM_AR 0x01 /* Indirect Mode Address Register */
  246. #define W5100_IDM_DR 0x03 /* Indirect Mode Data Register */
  247. static int w5100_read_indirect(struct net_device *ndev, u32 addr)
  248. {
  249. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  250. unsigned long flags;
  251. u8 data;
  252. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  253. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  254. data = w5100_read_direct(ndev, W5100_IDM_DR);
  255. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  256. return data;
  257. }
  258. static int w5100_write_indirect(struct net_device *ndev, u32 addr, u8 data)
  259. {
  260. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  261. unsigned long flags;
  262. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  263. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  264. w5100_write_direct(ndev, W5100_IDM_DR, data);
  265. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  266. return 0;
  267. }
  268. static int w5100_read16_indirect(struct net_device *ndev, u32 addr)
  269. {
  270. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  271. unsigned long flags;
  272. u16 data;
  273. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  274. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  275. data = w5100_read_direct(ndev, W5100_IDM_DR) << 8;
  276. data |= w5100_read_direct(ndev, W5100_IDM_DR);
  277. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  278. return data;
  279. }
  280. static int w5100_write16_indirect(struct net_device *ndev, u32 addr, u16 data)
  281. {
  282. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  283. unsigned long flags;
  284. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  285. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  286. __w5100_write_direct(ndev, W5100_IDM_DR, data >> 8);
  287. w5100_write_direct(ndev, W5100_IDM_DR, data);
  288. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  289. return 0;
  290. }
  291. static int w5100_readbulk_indirect(struct net_device *ndev, u32 addr, u8 *buf,
  292. int len)
  293. {
  294. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  295. unsigned long flags;
  296. int i;
  297. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  298. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  299. for (i = 0; i < len; i++)
  300. *buf++ = w5100_read_direct(ndev, W5100_IDM_DR);
  301. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  302. return 0;
  303. }
  304. static int w5100_writebulk_indirect(struct net_device *ndev, u32 addr,
  305. const u8 *buf, int len)
  306. {
  307. struct w5100_mmio_priv *mmio_priv = w5100_mmio_priv(ndev);
  308. unsigned long flags;
  309. int i;
  310. spin_lock_irqsave(&mmio_priv->reg_lock, flags);
  311. w5100_write16_direct(ndev, W5100_IDM_AR, addr);
  312. for (i = 0; i < len; i++)
  313. __w5100_write_direct(ndev, W5100_IDM_DR, *buf++);
  314. spin_unlock_irqrestore(&mmio_priv->reg_lock, flags);
  315. return 0;
  316. }
  317. static int w5100_reset_indirect(struct net_device *ndev)
  318. {
  319. w5100_write_direct(ndev, W5100_MR, MR_RST);
  320. mdelay(5);
  321. w5100_write_direct(ndev, W5100_MR, MR_PB | MR_AI | MR_IND);
  322. return 0;
  323. }
  324. static const struct w5100_ops w5100_mmio_indirect_ops = {
  325. .chip_id = W5100,
  326. .read = w5100_read_indirect,
  327. .write = w5100_write_indirect,
  328. .read16 = w5100_read16_indirect,
  329. .write16 = w5100_write16_indirect,
  330. .readbulk = w5100_readbulk_indirect,
  331. .writebulk = w5100_writebulk_indirect,
  332. .init = w5100_mmio_init,
  333. .reset = w5100_reset_indirect,
  334. };
  335. #if defined(CONFIG_WIZNET_BUS_DIRECT)
  336. static int w5100_read(struct w5100_priv *priv, u32 addr)
  337. {
  338. return w5100_read_direct(priv->ndev, addr);
  339. }
  340. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  341. {
  342. return w5100_write_direct(priv->ndev, addr, data);
  343. }
  344. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  345. {
  346. return w5100_read16_direct(priv->ndev, addr);
  347. }
  348. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  349. {
  350. return w5100_write16_direct(priv->ndev, addr, data);
  351. }
  352. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  353. {
  354. return w5100_readbulk_direct(priv->ndev, addr, buf, len);
  355. }
  356. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  357. int len)
  358. {
  359. return w5100_writebulk_direct(priv->ndev, addr, buf, len);
  360. }
  361. #elif defined(CONFIG_WIZNET_BUS_INDIRECT)
  362. static int w5100_read(struct w5100_priv *priv, u32 addr)
  363. {
  364. return w5100_read_indirect(priv->ndev, addr);
  365. }
  366. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  367. {
  368. return w5100_write_indirect(priv->ndev, addr, data);
  369. }
  370. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  371. {
  372. return w5100_read16_indirect(priv->ndev, addr);
  373. }
  374. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  375. {
  376. return w5100_write16_indirect(priv->ndev, addr, data);
  377. }
  378. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  379. {
  380. return w5100_readbulk_indirect(priv->ndev, addr, buf, len);
  381. }
  382. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  383. int len)
  384. {
  385. return w5100_writebulk_indirect(priv->ndev, addr, buf, len);
  386. }
  387. #else /* CONFIG_WIZNET_BUS_ANY */
  388. static int w5100_read(struct w5100_priv *priv, u32 addr)
  389. {
  390. return priv->ops->read(priv->ndev, addr);
  391. }
  392. static int w5100_write(struct w5100_priv *priv, u32 addr, u8 data)
  393. {
  394. return priv->ops->write(priv->ndev, addr, data);
  395. }
  396. static int w5100_read16(struct w5100_priv *priv, u32 addr)
  397. {
  398. return priv->ops->read16(priv->ndev, addr);
  399. }
  400. static int w5100_write16(struct w5100_priv *priv, u32 addr, u16 data)
  401. {
  402. return priv->ops->write16(priv->ndev, addr, data);
  403. }
  404. static int w5100_readbulk(struct w5100_priv *priv, u32 addr, u8 *buf, int len)
  405. {
  406. return priv->ops->readbulk(priv->ndev, addr, buf, len);
  407. }
  408. static int w5100_writebulk(struct w5100_priv *priv, u32 addr, const u8 *buf,
  409. int len)
  410. {
  411. return priv->ops->writebulk(priv->ndev, addr, buf, len);
  412. }
  413. #endif
  414. static int w5100_readbuf(struct w5100_priv *priv, u16 offset, u8 *buf, int len)
  415. {
  416. u32 addr;
  417. int remain = 0;
  418. int ret;
  419. const u32 mem_start = priv->s0_rx_buf;
  420. const u16 mem_size = priv->s0_rx_buf_size;
  421. offset %= mem_size;
  422. addr = mem_start + offset;
  423. if (offset + len > mem_size) {
  424. remain = (offset + len) % mem_size;
  425. len = mem_size - offset;
  426. }
  427. ret = w5100_readbulk(priv, addr, buf, len);
  428. if (ret || !remain)
  429. return ret;
  430. return w5100_readbulk(priv, mem_start, buf + len, remain);
  431. }
  432. static int w5100_writebuf(struct w5100_priv *priv, u16 offset, const u8 *buf,
  433. int len)
  434. {
  435. u32 addr;
  436. int ret;
  437. int remain = 0;
  438. const u32 mem_start = priv->s0_tx_buf;
  439. const u16 mem_size = priv->s0_tx_buf_size;
  440. offset %= mem_size;
  441. addr = mem_start + offset;
  442. if (offset + len > mem_size) {
  443. remain = (offset + len) % mem_size;
  444. len = mem_size - offset;
  445. }
  446. ret = w5100_writebulk(priv, addr, buf, len);
  447. if (ret || !remain)
  448. return ret;
  449. return w5100_writebulk(priv, mem_start, buf + len, remain);
  450. }
  451. static int w5100_reset(struct w5100_priv *priv)
  452. {
  453. if (priv->ops->reset)
  454. return priv->ops->reset(priv->ndev);
  455. w5100_write(priv, W5100_MR, MR_RST);
  456. mdelay(5);
  457. w5100_write(priv, W5100_MR, MR_PB);
  458. return 0;
  459. }
  460. static int w5100_command(struct w5100_priv *priv, u16 cmd)
  461. {
  462. unsigned long timeout;
  463. w5100_write(priv, W5100_S0_CR(priv), cmd);
  464. timeout = jiffies + msecs_to_jiffies(100);
  465. while (w5100_read(priv, W5100_S0_CR(priv)) != 0) {
  466. if (time_after(jiffies, timeout))
  467. return -EIO;
  468. cpu_relax();
  469. }
  470. return 0;
  471. }
  472. static void w5100_write_macaddr(struct w5100_priv *priv)
  473. {
  474. struct net_device *ndev = priv->ndev;
  475. w5100_writebulk(priv, W5100_SHAR, ndev->dev_addr, ETH_ALEN);
  476. }
  477. static void w5100_socket_intr_mask(struct w5100_priv *priv, u8 mask)
  478. {
  479. u32 imr;
  480. if (priv->ops->chip_id == W5500)
  481. imr = W5500_SIMR;
  482. else
  483. imr = W5100_IMR;
  484. w5100_write(priv, imr, mask);
  485. }
  486. static void w5100_enable_intr(struct w5100_priv *priv)
  487. {
  488. w5100_socket_intr_mask(priv, IR_S0);
  489. }
  490. static void w5100_disable_intr(struct w5100_priv *priv)
  491. {
  492. w5100_socket_intr_mask(priv, 0);
  493. }
  494. static void w5100_memory_configure(struct w5100_priv *priv)
  495. {
  496. /* Configure 16K of internal memory
  497. * as 8K RX buffer and 8K TX buffer
  498. */
  499. w5100_write(priv, W5100_RMSR, 0x03);
  500. w5100_write(priv, W5100_TMSR, 0x03);
  501. }
  502. static void w5200_memory_configure(struct w5100_priv *priv)
  503. {
  504. int i;
  505. /* Configure internal RX memory as 16K RX buffer and
  506. * internal TX memory as 16K TX buffer
  507. */
  508. w5100_write(priv, W5200_Sn_RXMEM_SIZE(0), 0x10);
  509. w5100_write(priv, W5200_Sn_TXMEM_SIZE(0), 0x10);
  510. for (i = 1; i < 8; i++) {
  511. w5100_write(priv, W5200_Sn_RXMEM_SIZE(i), 0);
  512. w5100_write(priv, W5200_Sn_TXMEM_SIZE(i), 0);
  513. }
  514. }
  515. static void w5500_memory_configure(struct w5100_priv *priv)
  516. {
  517. int i;
  518. /* Configure internal RX memory as 16K RX buffer and
  519. * internal TX memory as 16K TX buffer
  520. */
  521. w5100_write(priv, W5500_Sn_RXMEM_SIZE(0), 0x10);
  522. w5100_write(priv, W5500_Sn_TXMEM_SIZE(0), 0x10);
  523. for (i = 1; i < 8; i++) {
  524. w5100_write(priv, W5500_Sn_RXMEM_SIZE(i), 0);
  525. w5100_write(priv, W5500_Sn_TXMEM_SIZE(i), 0);
  526. }
  527. }
  528. static int w5100_hw_reset(struct w5100_priv *priv)
  529. {
  530. u32 rtr;
  531. w5100_reset(priv);
  532. w5100_disable_intr(priv);
  533. w5100_write_macaddr(priv);
  534. switch (priv->ops->chip_id) {
  535. case W5100:
  536. w5100_memory_configure(priv);
  537. rtr = W5100_RTR;
  538. break;
  539. case W5200:
  540. w5200_memory_configure(priv);
  541. rtr = W5100_RTR;
  542. break;
  543. case W5500:
  544. w5500_memory_configure(priv);
  545. rtr = W5500_RTR;
  546. break;
  547. default:
  548. return -EINVAL;
  549. }
  550. if (w5100_read16(priv, rtr) != RTR_DEFAULT)
  551. return -ENODEV;
  552. return 0;
  553. }
  554. static void w5100_hw_start(struct w5100_priv *priv)
  555. {
  556. u8 mode = S0_MR_MACRAW;
  557. if (!priv->promisc) {
  558. if (priv->ops->chip_id == W5500)
  559. mode |= W5500_S0_MR_MF;
  560. else
  561. mode |= S0_MR_MF;
  562. }
  563. w5100_write(priv, W5100_S0_MR(priv), mode);
  564. w5100_command(priv, S0_CR_OPEN);
  565. w5100_enable_intr(priv);
  566. }
  567. static void w5100_hw_close(struct w5100_priv *priv)
  568. {
  569. w5100_disable_intr(priv);
  570. w5100_command(priv, S0_CR_CLOSE);
  571. }
  572. /***********************************************************************
  573. *
  574. * Device driver functions / callbacks
  575. *
  576. ***********************************************************************/
  577. static void w5100_get_drvinfo(struct net_device *ndev,
  578. struct ethtool_drvinfo *info)
  579. {
  580. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  581. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  582. strscpy(info->bus_info, dev_name(ndev->dev.parent),
  583. sizeof(info->bus_info));
  584. }
  585. static u32 w5100_get_link(struct net_device *ndev)
  586. {
  587. struct w5100_priv *priv = netdev_priv(ndev);
  588. if (gpio_is_valid(priv->link_gpio))
  589. return !!gpio_get_value(priv->link_gpio);
  590. return 1;
  591. }
  592. static u32 w5100_get_msglevel(struct net_device *ndev)
  593. {
  594. struct w5100_priv *priv = netdev_priv(ndev);
  595. return priv->msg_enable;
  596. }
  597. static void w5100_set_msglevel(struct net_device *ndev, u32 value)
  598. {
  599. struct w5100_priv *priv = netdev_priv(ndev);
  600. priv->msg_enable = value;
  601. }
  602. static int w5100_get_regs_len(struct net_device *ndev)
  603. {
  604. return W5100_COMMON_REGS_LEN + W5100_S0_REGS_LEN;
  605. }
  606. static void w5100_get_regs(struct net_device *ndev,
  607. struct ethtool_regs *regs, void *buf)
  608. {
  609. struct w5100_priv *priv = netdev_priv(ndev);
  610. regs->version = 1;
  611. w5100_readbulk(priv, W5100_COMMON_REGS, buf, W5100_COMMON_REGS_LEN);
  612. buf += W5100_COMMON_REGS_LEN;
  613. w5100_readbulk(priv, S0_REGS(priv), buf, W5100_S0_REGS_LEN);
  614. }
  615. static void w5100_restart(struct net_device *ndev)
  616. {
  617. struct w5100_priv *priv = netdev_priv(ndev);
  618. netif_stop_queue(ndev);
  619. w5100_hw_reset(priv);
  620. w5100_hw_start(priv);
  621. ndev->stats.tx_errors++;
  622. netif_trans_update(ndev);
  623. netif_wake_queue(ndev);
  624. }
  625. static void w5100_restart_work(struct work_struct *work)
  626. {
  627. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  628. restart_work);
  629. w5100_restart(priv->ndev);
  630. }
  631. static void w5100_tx_timeout(struct net_device *ndev, unsigned int txqueue)
  632. {
  633. struct w5100_priv *priv = netdev_priv(ndev);
  634. if (priv->ops->may_sleep)
  635. schedule_work(&priv->restart_work);
  636. else
  637. w5100_restart(ndev);
  638. }
  639. static void w5100_tx_skb(struct net_device *ndev, struct sk_buff *skb)
  640. {
  641. struct w5100_priv *priv = netdev_priv(ndev);
  642. u16 offset;
  643. offset = w5100_read16(priv, W5100_S0_TX_WR(priv));
  644. w5100_writebuf(priv, offset, skb->data, skb->len);
  645. w5100_write16(priv, W5100_S0_TX_WR(priv), offset + skb->len);
  646. ndev->stats.tx_bytes += skb->len;
  647. ndev->stats.tx_packets++;
  648. dev_kfree_skb(skb);
  649. w5100_command(priv, S0_CR_SEND);
  650. }
  651. static void w5100_tx_work(struct work_struct *work)
  652. {
  653. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  654. tx_work);
  655. struct sk_buff *skb = priv->tx_skb;
  656. priv->tx_skb = NULL;
  657. if (WARN_ON(!skb))
  658. return;
  659. w5100_tx_skb(priv->ndev, skb);
  660. }
  661. static netdev_tx_t w5100_start_tx(struct sk_buff *skb, struct net_device *ndev)
  662. {
  663. struct w5100_priv *priv = netdev_priv(ndev);
  664. netif_stop_queue(ndev);
  665. if (priv->ops->may_sleep) {
  666. WARN_ON(priv->tx_skb);
  667. priv->tx_skb = skb;
  668. queue_work(priv->xfer_wq, &priv->tx_work);
  669. } else {
  670. w5100_tx_skb(ndev, skb);
  671. }
  672. return NETDEV_TX_OK;
  673. }
  674. static struct sk_buff *w5100_rx_skb(struct net_device *ndev)
  675. {
  676. struct w5100_priv *priv = netdev_priv(ndev);
  677. struct sk_buff *skb;
  678. u16 rx_len;
  679. u16 offset;
  680. u8 header[2];
  681. u16 rx_buf_len = w5100_read16(priv, W5100_S0_RX_RSR(priv));
  682. if (rx_buf_len == 0)
  683. return NULL;
  684. offset = w5100_read16(priv, W5100_S0_RX_RD(priv));
  685. w5100_readbuf(priv, offset, header, 2);
  686. rx_len = get_unaligned_be16(header) - 2;
  687. skb = netdev_alloc_skb_ip_align(ndev, rx_len);
  688. if (unlikely(!skb)) {
  689. w5100_write16(priv, W5100_S0_RX_RD(priv), offset + rx_buf_len);
  690. w5100_command(priv, S0_CR_RECV);
  691. ndev->stats.rx_dropped++;
  692. return NULL;
  693. }
  694. skb_put(skb, rx_len);
  695. w5100_readbuf(priv, offset + 2, skb->data, rx_len);
  696. w5100_write16(priv, W5100_S0_RX_RD(priv), offset + 2 + rx_len);
  697. w5100_command(priv, S0_CR_RECV);
  698. skb->protocol = eth_type_trans(skb, ndev);
  699. ndev->stats.rx_packets++;
  700. ndev->stats.rx_bytes += rx_len;
  701. return skb;
  702. }
  703. static void w5100_rx_work(struct work_struct *work)
  704. {
  705. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  706. rx_work);
  707. struct sk_buff *skb;
  708. while ((skb = w5100_rx_skb(priv->ndev)))
  709. netif_rx(skb);
  710. w5100_enable_intr(priv);
  711. }
  712. static int w5100_napi_poll(struct napi_struct *napi, int budget)
  713. {
  714. struct w5100_priv *priv = container_of(napi, struct w5100_priv, napi);
  715. int rx_count;
  716. for (rx_count = 0; rx_count < budget; rx_count++) {
  717. struct sk_buff *skb = w5100_rx_skb(priv->ndev);
  718. if (skb)
  719. netif_receive_skb(skb);
  720. else
  721. break;
  722. }
  723. if (rx_count < budget) {
  724. napi_complete_done(napi, rx_count);
  725. w5100_enable_intr(priv);
  726. }
  727. return rx_count;
  728. }
  729. static irqreturn_t w5100_interrupt(int irq, void *ndev_instance)
  730. {
  731. struct net_device *ndev = ndev_instance;
  732. struct w5100_priv *priv = netdev_priv(ndev);
  733. int ir = w5100_read(priv, W5100_S0_IR(priv));
  734. if (!ir)
  735. return IRQ_NONE;
  736. w5100_write(priv, W5100_S0_IR(priv), ir);
  737. if (ir & S0_IR_SENDOK) {
  738. netif_dbg(priv, tx_done, ndev, "tx done\n");
  739. netif_wake_queue(ndev);
  740. }
  741. if (ir & S0_IR_RECV) {
  742. w5100_disable_intr(priv);
  743. if (priv->ops->may_sleep)
  744. queue_work(priv->xfer_wq, &priv->rx_work);
  745. else if (napi_schedule_prep(&priv->napi))
  746. __napi_schedule(&priv->napi);
  747. }
  748. return IRQ_HANDLED;
  749. }
  750. static irqreturn_t w5100_detect_link(int irq, void *ndev_instance)
  751. {
  752. struct net_device *ndev = ndev_instance;
  753. struct w5100_priv *priv = netdev_priv(ndev);
  754. if (netif_running(ndev)) {
  755. if (gpio_get_value(priv->link_gpio) != 0) {
  756. netif_info(priv, link, ndev, "link is up\n");
  757. netif_carrier_on(ndev);
  758. } else {
  759. netif_info(priv, link, ndev, "link is down\n");
  760. netif_carrier_off(ndev);
  761. }
  762. }
  763. return IRQ_HANDLED;
  764. }
  765. static void w5100_setrx_work(struct work_struct *work)
  766. {
  767. struct w5100_priv *priv = container_of(work, struct w5100_priv,
  768. setrx_work);
  769. w5100_hw_start(priv);
  770. }
  771. static void w5100_set_rx_mode(struct net_device *ndev)
  772. {
  773. struct w5100_priv *priv = netdev_priv(ndev);
  774. bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
  775. if (priv->promisc != set_promisc) {
  776. priv->promisc = set_promisc;
  777. if (priv->ops->may_sleep)
  778. schedule_work(&priv->setrx_work);
  779. else
  780. w5100_hw_start(priv);
  781. }
  782. }
  783. static int w5100_set_macaddr(struct net_device *ndev, void *addr)
  784. {
  785. struct w5100_priv *priv = netdev_priv(ndev);
  786. struct sockaddr *sock_addr = addr;
  787. if (!is_valid_ether_addr(sock_addr->sa_data))
  788. return -EADDRNOTAVAIL;
  789. eth_hw_addr_set(ndev, sock_addr->sa_data);
  790. w5100_write_macaddr(priv);
  791. return 0;
  792. }
  793. static int w5100_open(struct net_device *ndev)
  794. {
  795. struct w5100_priv *priv = netdev_priv(ndev);
  796. netif_info(priv, ifup, ndev, "enabling\n");
  797. w5100_hw_start(priv);
  798. napi_enable(&priv->napi);
  799. netif_start_queue(ndev);
  800. if (!gpio_is_valid(priv->link_gpio) ||
  801. gpio_get_value(priv->link_gpio) != 0)
  802. netif_carrier_on(ndev);
  803. return 0;
  804. }
  805. static int w5100_stop(struct net_device *ndev)
  806. {
  807. struct w5100_priv *priv = netdev_priv(ndev);
  808. netif_info(priv, ifdown, ndev, "shutting down\n");
  809. w5100_hw_close(priv);
  810. netif_carrier_off(ndev);
  811. netif_stop_queue(ndev);
  812. napi_disable(&priv->napi);
  813. return 0;
  814. }
  815. static const struct ethtool_ops w5100_ethtool_ops = {
  816. .get_drvinfo = w5100_get_drvinfo,
  817. .get_msglevel = w5100_get_msglevel,
  818. .set_msglevel = w5100_set_msglevel,
  819. .get_link = w5100_get_link,
  820. .get_regs_len = w5100_get_regs_len,
  821. .get_regs = w5100_get_regs,
  822. };
  823. static const struct net_device_ops w5100_netdev_ops = {
  824. .ndo_open = w5100_open,
  825. .ndo_stop = w5100_stop,
  826. .ndo_start_xmit = w5100_start_tx,
  827. .ndo_tx_timeout = w5100_tx_timeout,
  828. .ndo_set_rx_mode = w5100_set_rx_mode,
  829. .ndo_set_mac_address = w5100_set_macaddr,
  830. .ndo_validate_addr = eth_validate_addr,
  831. };
  832. static int w5100_mmio_probe(struct platform_device *pdev)
  833. {
  834. struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
  835. const void *mac_addr = NULL;
  836. struct resource *mem;
  837. const struct w5100_ops *ops;
  838. int irq;
  839. if (data && is_valid_ether_addr(data->mac_addr))
  840. mac_addr = data->mac_addr;
  841. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  842. if (!mem)
  843. return -EINVAL;
  844. if (resource_size(mem) < W5100_BUS_DIRECT_SIZE)
  845. ops = &w5100_mmio_indirect_ops;
  846. else
  847. ops = &w5100_mmio_direct_ops;
  848. irq = platform_get_irq(pdev, 0);
  849. if (irq < 0)
  850. return irq;
  851. return w5100_probe(&pdev->dev, ops, sizeof(struct w5100_mmio_priv),
  852. mac_addr, irq, data ? data->link_gpio : -EINVAL);
  853. }
  854. static int w5100_mmio_remove(struct platform_device *pdev)
  855. {
  856. w5100_remove(&pdev->dev);
  857. return 0;
  858. }
  859. void *w5100_ops_priv(const struct net_device *ndev)
  860. {
  861. return netdev_priv(ndev) +
  862. ALIGN(sizeof(struct w5100_priv), NETDEV_ALIGN);
  863. }
  864. EXPORT_SYMBOL_GPL(w5100_ops_priv);
  865. int w5100_probe(struct device *dev, const struct w5100_ops *ops,
  866. int sizeof_ops_priv, const void *mac_addr, int irq,
  867. int link_gpio)
  868. {
  869. struct w5100_priv *priv;
  870. struct net_device *ndev;
  871. int err;
  872. size_t alloc_size;
  873. alloc_size = sizeof(*priv);
  874. if (sizeof_ops_priv) {
  875. alloc_size = ALIGN(alloc_size, NETDEV_ALIGN);
  876. alloc_size += sizeof_ops_priv;
  877. }
  878. alloc_size += NETDEV_ALIGN - 1;
  879. ndev = alloc_etherdev(alloc_size);
  880. if (!ndev)
  881. return -ENOMEM;
  882. SET_NETDEV_DEV(ndev, dev);
  883. dev_set_drvdata(dev, ndev);
  884. priv = netdev_priv(ndev);
  885. switch (ops->chip_id) {
  886. case W5100:
  887. priv->s0_regs = W5100_S0_REGS;
  888. priv->s0_tx_buf = W5100_TX_MEM_START;
  889. priv->s0_tx_buf_size = W5100_TX_MEM_SIZE;
  890. priv->s0_rx_buf = W5100_RX_MEM_START;
  891. priv->s0_rx_buf_size = W5100_RX_MEM_SIZE;
  892. break;
  893. case W5200:
  894. priv->s0_regs = W5200_S0_REGS;
  895. priv->s0_tx_buf = W5200_TX_MEM_START;
  896. priv->s0_tx_buf_size = W5200_TX_MEM_SIZE;
  897. priv->s0_rx_buf = W5200_RX_MEM_START;
  898. priv->s0_rx_buf_size = W5200_RX_MEM_SIZE;
  899. break;
  900. case W5500:
  901. priv->s0_regs = W5500_S0_REGS;
  902. priv->s0_tx_buf = W5500_TX_MEM_START;
  903. priv->s0_tx_buf_size = W5500_TX_MEM_SIZE;
  904. priv->s0_rx_buf = W5500_RX_MEM_START;
  905. priv->s0_rx_buf_size = W5500_RX_MEM_SIZE;
  906. break;
  907. default:
  908. err = -EINVAL;
  909. goto err_register;
  910. }
  911. priv->ndev = ndev;
  912. priv->ops = ops;
  913. priv->irq = irq;
  914. priv->link_gpio = link_gpio;
  915. ndev->netdev_ops = &w5100_netdev_ops;
  916. ndev->ethtool_ops = &w5100_ethtool_ops;
  917. netif_napi_add_weight(ndev, &priv->napi, w5100_napi_poll, 16);
  918. /* This chip doesn't support VLAN packets with normal MTU,
  919. * so disable VLAN for this device.
  920. */
  921. ndev->features |= NETIF_F_VLAN_CHALLENGED;
  922. err = register_netdev(ndev);
  923. if (err < 0)
  924. goto err_register;
  925. priv->xfer_wq = alloc_workqueue("%s", WQ_MEM_RECLAIM, 0,
  926. netdev_name(ndev));
  927. if (!priv->xfer_wq) {
  928. err = -ENOMEM;
  929. goto err_wq;
  930. }
  931. INIT_WORK(&priv->rx_work, w5100_rx_work);
  932. INIT_WORK(&priv->tx_work, w5100_tx_work);
  933. INIT_WORK(&priv->setrx_work, w5100_setrx_work);
  934. INIT_WORK(&priv->restart_work, w5100_restart_work);
  935. if (mac_addr)
  936. eth_hw_addr_set(ndev, mac_addr);
  937. else
  938. eth_hw_addr_random(ndev);
  939. if (priv->ops->init) {
  940. err = priv->ops->init(priv->ndev);
  941. if (err)
  942. goto err_hw;
  943. }
  944. err = w5100_hw_reset(priv);
  945. if (err)
  946. goto err_hw;
  947. if (ops->may_sleep) {
  948. err = request_threaded_irq(priv->irq, NULL, w5100_interrupt,
  949. IRQF_TRIGGER_LOW | IRQF_ONESHOT,
  950. netdev_name(ndev), ndev);
  951. } else {
  952. err = request_irq(priv->irq, w5100_interrupt,
  953. IRQF_TRIGGER_LOW, netdev_name(ndev), ndev);
  954. }
  955. if (err)
  956. goto err_hw;
  957. if (gpio_is_valid(priv->link_gpio)) {
  958. char *link_name = devm_kzalloc(dev, 16, GFP_KERNEL);
  959. if (!link_name) {
  960. err = -ENOMEM;
  961. goto err_gpio;
  962. }
  963. snprintf(link_name, 16, "%s-link", netdev_name(ndev));
  964. priv->link_irq = gpio_to_irq(priv->link_gpio);
  965. if (request_any_context_irq(priv->link_irq, w5100_detect_link,
  966. IRQF_TRIGGER_RISING |
  967. IRQF_TRIGGER_FALLING,
  968. link_name, priv->ndev) < 0)
  969. priv->link_gpio = -EINVAL;
  970. }
  971. return 0;
  972. err_gpio:
  973. free_irq(priv->irq, ndev);
  974. err_hw:
  975. destroy_workqueue(priv->xfer_wq);
  976. err_wq:
  977. unregister_netdev(ndev);
  978. err_register:
  979. free_netdev(ndev);
  980. return err;
  981. }
  982. EXPORT_SYMBOL_GPL(w5100_probe);
  983. void w5100_remove(struct device *dev)
  984. {
  985. struct net_device *ndev = dev_get_drvdata(dev);
  986. struct w5100_priv *priv = netdev_priv(ndev);
  987. w5100_hw_reset(priv);
  988. free_irq(priv->irq, ndev);
  989. if (gpio_is_valid(priv->link_gpio))
  990. free_irq(priv->link_irq, ndev);
  991. flush_work(&priv->setrx_work);
  992. flush_work(&priv->restart_work);
  993. destroy_workqueue(priv->xfer_wq);
  994. unregister_netdev(ndev);
  995. free_netdev(ndev);
  996. }
  997. EXPORT_SYMBOL_GPL(w5100_remove);
  998. #ifdef CONFIG_PM_SLEEP
  999. static int w5100_suspend(struct device *dev)
  1000. {
  1001. struct net_device *ndev = dev_get_drvdata(dev);
  1002. struct w5100_priv *priv = netdev_priv(ndev);
  1003. if (netif_running(ndev)) {
  1004. netif_carrier_off(ndev);
  1005. netif_device_detach(ndev);
  1006. w5100_hw_close(priv);
  1007. }
  1008. return 0;
  1009. }
  1010. static int w5100_resume(struct device *dev)
  1011. {
  1012. struct net_device *ndev = dev_get_drvdata(dev);
  1013. struct w5100_priv *priv = netdev_priv(ndev);
  1014. if (netif_running(ndev)) {
  1015. w5100_hw_reset(priv);
  1016. w5100_hw_start(priv);
  1017. netif_device_attach(ndev);
  1018. if (!gpio_is_valid(priv->link_gpio) ||
  1019. gpio_get_value(priv->link_gpio) != 0)
  1020. netif_carrier_on(ndev);
  1021. }
  1022. return 0;
  1023. }
  1024. #endif /* CONFIG_PM_SLEEP */
  1025. SIMPLE_DEV_PM_OPS(w5100_pm_ops, w5100_suspend, w5100_resume);
  1026. EXPORT_SYMBOL_GPL(w5100_pm_ops);
  1027. static struct platform_driver w5100_mmio_driver = {
  1028. .driver = {
  1029. .name = DRV_NAME,
  1030. .pm = &w5100_pm_ops,
  1031. },
  1032. .probe = w5100_mmio_probe,
  1033. .remove = w5100_mmio_remove,
  1034. };
  1035. module_platform_driver(w5100_mmio_driver);