spider_net.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Network device driver for Cell Processor-Based Blade and Celleb platform
  4. *
  5. * (C) Copyright IBM Corp. 2005
  6. * (C) Copyright 2006 TOSHIBA CORPORATION
  7. *
  8. * Authors : Utz Bacher <[email protected]>
  9. * Jens Osterkamp <[email protected]>
  10. */
  11. #ifndef _SPIDER_NET_H
  12. #define _SPIDER_NET_H
  13. #define VERSION "2.0 B"
  14. #include <linux/sungem_phy.h>
  15. int spider_net_stop(struct net_device *netdev);
  16. int spider_net_open(struct net_device *netdev);
  17. extern const struct ethtool_ops spider_net_ethtool_ops;
  18. extern char spider_net_driver_name[];
  19. #define SPIDER_NET_MAX_FRAME 2312
  20. #define SPIDER_NET_MAX_MTU 2294
  21. #define SPIDER_NET_MIN_MTU 64
  22. #define SPIDER_NET_RXBUF_ALIGN 128
  23. #define SPIDER_NET_RX_DESCRIPTORS_DEFAULT 256
  24. #define SPIDER_NET_RX_DESCRIPTORS_MIN 16
  25. #define SPIDER_NET_RX_DESCRIPTORS_MAX 512
  26. #define SPIDER_NET_TX_DESCRIPTORS_DEFAULT 256
  27. #define SPIDER_NET_TX_DESCRIPTORS_MIN 16
  28. #define SPIDER_NET_TX_DESCRIPTORS_MAX 512
  29. #define SPIDER_NET_TX_TIMER (HZ/5)
  30. #define SPIDER_NET_ANEG_TIMER (HZ)
  31. #define SPIDER_NET_ANEG_TIMEOUT 5
  32. #define SPIDER_NET_RX_CSUM_DEFAULT 1
  33. #define SPIDER_NET_WATCHDOG_TIMEOUT 50*HZ
  34. #define SPIDER_NET_FIRMWARE_SEQS 6
  35. #define SPIDER_NET_FIRMWARE_SEQWORDS 1024
  36. #define SPIDER_NET_FIRMWARE_LEN (SPIDER_NET_FIRMWARE_SEQS * \
  37. SPIDER_NET_FIRMWARE_SEQWORDS * \
  38. sizeof(u32))
  39. #define SPIDER_NET_FIRMWARE_NAME "spider_fw.bin"
  40. /** spider_net SMMIO registers */
  41. #define SPIDER_NET_GHIINT0STS 0x00000000
  42. #define SPIDER_NET_GHIINT1STS 0x00000004
  43. #define SPIDER_NET_GHIINT2STS 0x00000008
  44. #define SPIDER_NET_GHIINT0MSK 0x00000010
  45. #define SPIDER_NET_GHIINT1MSK 0x00000014
  46. #define SPIDER_NET_GHIINT2MSK 0x00000018
  47. #define SPIDER_NET_GRESUMINTNUM 0x00000020
  48. #define SPIDER_NET_GREINTNUM 0x00000024
  49. #define SPIDER_NET_GFFRMNUM 0x00000028
  50. #define SPIDER_NET_GFAFRMNUM 0x0000002c
  51. #define SPIDER_NET_GFBFRMNUM 0x00000030
  52. #define SPIDER_NET_GFCFRMNUM 0x00000034
  53. #define SPIDER_NET_GFDFRMNUM 0x00000038
  54. /* clear them (don't use it) */
  55. #define SPIDER_NET_GFREECNNUM 0x0000003c
  56. #define SPIDER_NET_GONETIMENUM 0x00000040
  57. #define SPIDER_NET_GTOUTFRMNUM 0x00000044
  58. #define SPIDER_NET_GTXMDSET 0x00000050
  59. #define SPIDER_NET_GPCCTRL 0x00000054
  60. #define SPIDER_NET_GRXMDSET 0x00000058
  61. #define SPIDER_NET_GIPSECINIT 0x0000005c
  62. #define SPIDER_NET_GFTRESTRT 0x00000060
  63. #define SPIDER_NET_GRXDMAEN 0x00000064
  64. #define SPIDER_NET_GMRWOLCTRL 0x00000068
  65. #define SPIDER_NET_GPCWOPCMD 0x0000006c
  66. #define SPIDER_NET_GPCROPCMD 0x00000070
  67. #define SPIDER_NET_GTTFRMCNT 0x00000078
  68. #define SPIDER_NET_GTESTMD 0x0000007c
  69. #define SPIDER_NET_GSINIT 0x00000080
  70. #define SPIDER_NET_GSnPRGADR 0x00000084
  71. #define SPIDER_NET_GSnPRGDAT 0x00000088
  72. #define SPIDER_NET_GMACOPEMD 0x00000100
  73. #define SPIDER_NET_GMACLENLMT 0x00000108
  74. #define SPIDER_NET_GMACST 0x00000110
  75. #define SPIDER_NET_GMACINTEN 0x00000118
  76. #define SPIDER_NET_GMACPHYCTRL 0x00000120
  77. #define SPIDER_NET_GMACAPAUSE 0x00000154
  78. #define SPIDER_NET_GMACTXPAUSE 0x00000164
  79. #define SPIDER_NET_GMACMODE 0x000001b0
  80. #define SPIDER_NET_GMACBSTLMT 0x000001b4
  81. #define SPIDER_NET_GMACUNIMACU 0x000001c0
  82. #define SPIDER_NET_GMACUNIMACL 0x000001c8
  83. #define SPIDER_NET_GMRMHFILnR 0x00000400
  84. #define SPIDER_NET_MULTICAST_HASHES 256
  85. #define SPIDER_NET_GMRUAFILnR 0x00000500
  86. #define SPIDER_NET_GMRUA0FIL15R 0x00000578
  87. #define SPIDER_NET_GTTQMSK 0x00000934
  88. /* RX DMA controller registers, all 0x00000a.. are for DMA controller A,
  89. * 0x00000b.. for DMA controller B, etc. */
  90. #define SPIDER_NET_GDADCHA 0x00000a00
  91. #define SPIDER_NET_GDADMACCNTR 0x00000a04
  92. #define SPIDER_NET_GDACTDPA 0x00000a08
  93. #define SPIDER_NET_GDACTDCNT 0x00000a0c
  94. #define SPIDER_NET_GDACDBADDR 0x00000a20
  95. #define SPIDER_NET_GDACDBSIZE 0x00000a24
  96. #define SPIDER_NET_GDACNEXTDA 0x00000a28
  97. #define SPIDER_NET_GDACCOMST 0x00000a2c
  98. #define SPIDER_NET_GDAWBCOMST 0x00000a30
  99. #define SPIDER_NET_GDAWBRSIZE 0x00000a34
  100. #define SPIDER_NET_GDAWBVSIZE 0x00000a38
  101. #define SPIDER_NET_GDAWBTRST 0x00000a3c
  102. #define SPIDER_NET_GDAWBTRERR 0x00000a40
  103. /* TX DMA controller registers */
  104. #define SPIDER_NET_GDTDCHA 0x00000e00
  105. #define SPIDER_NET_GDTDMACCNTR 0x00000e04
  106. #define SPIDER_NET_GDTCDPA 0x00000e08
  107. #define SPIDER_NET_GDTDMASEL 0x00000e14
  108. #define SPIDER_NET_ECMODE 0x00000f00
  109. /* clock and reset control register */
  110. #define SPIDER_NET_CKRCTRL 0x00000ff0
  111. /** SCONFIG registers */
  112. #define SPIDER_NET_SCONFIG_IOACTE 0x00002810
  113. /** interrupt mask registers */
  114. #define SPIDER_NET_INT0_MASK_VALUE 0x3f7fe2c7
  115. #define SPIDER_NET_INT1_MASK_VALUE 0x0000fff2
  116. #define SPIDER_NET_INT2_MASK_VALUE 0x000003f1
  117. /* we rely on flagged descriptor interrupts */
  118. #define SPIDER_NET_FRAMENUM_VALUE 0x00000000
  119. /* set this first, then the FRAMENUM_VALUE */
  120. #define SPIDER_NET_GFXFRAMES_VALUE 0x00000000
  121. #define SPIDER_NET_STOP_SEQ_VALUE 0x00000000
  122. #define SPIDER_NET_RUN_SEQ_VALUE 0x0000007e
  123. #define SPIDER_NET_PHY_CTRL_VALUE 0x00040040
  124. /* #define SPIDER_NET_PHY_CTRL_VALUE 0x01070080*/
  125. #define SPIDER_NET_RXMODE_VALUE 0x00000011
  126. /* auto retransmission in case of MAC aborts */
  127. #define SPIDER_NET_TXMODE_VALUE 0x00010000
  128. #define SPIDER_NET_RESTART_VALUE 0x00000000
  129. #define SPIDER_NET_WOL_VALUE 0x00001111
  130. #if 0
  131. #define SPIDER_NET_WOL_VALUE 0x00000000
  132. #endif
  133. #define SPIDER_NET_IPSECINIT_VALUE 0x6f716f71
  134. /* pause frames: automatic, no upper retransmission count */
  135. /* outside loopback mode: ETOMOD signal dont matter, not connected */
  136. /* ETOMOD signal is brought to PHY reset. bit 2 must be 1 in Celleb */
  137. #define SPIDER_NET_OPMODE_VALUE 0x00000067
  138. /*#define SPIDER_NET_OPMODE_VALUE 0x001b0062*/
  139. #define SPIDER_NET_LENLMT_VALUE 0x00000908
  140. #define SPIDER_NET_MACAPAUSE_VALUE 0x00000800 /* about 1 ms */
  141. #define SPIDER_NET_TXPAUSE_VALUE 0x00000000
  142. #define SPIDER_NET_MACMODE_VALUE 0x00000001
  143. #define SPIDER_NET_BURSTLMT_VALUE 0x00000200 /* about 16 us */
  144. /* DMAC control register GDMACCNTR
  145. *
  146. * 1(0) enable r/tx dma
  147. * 0000000 fixed to 0
  148. *
  149. * 000000 fixed to 0
  150. * 0(1) en/disable descr writeback on force end
  151. * 0(1) force end
  152. *
  153. * 000000 fixed to 0
  154. * 00 burst alignment: 128 bytes
  155. * 11 burst alignment: 1024 bytes
  156. *
  157. * 00000 fixed to 0
  158. * 0 descr writeback size 32 bytes
  159. * 0(1) descr chain end interrupt enable
  160. * 0(1) descr status writeback enable */
  161. /* to set RX_DMA_EN */
  162. #define SPIDER_NET_DMA_RX_VALUE 0x80000000
  163. #define SPIDER_NET_DMA_RX_FEND_VALUE 0x00030003
  164. /* to set TX_DMA_EN */
  165. #define SPIDER_NET_TX_DMA_EN 0x80000000
  166. #define SPIDER_NET_GDTBSTA 0x00000300
  167. #define SPIDER_NET_GDTDCEIDIS 0x00000002
  168. #define SPIDER_NET_DMA_TX_VALUE SPIDER_NET_TX_DMA_EN | \
  169. SPIDER_NET_GDTDCEIDIS | \
  170. SPIDER_NET_GDTBSTA
  171. #define SPIDER_NET_DMA_TX_FEND_VALUE 0x00030003
  172. /* SPIDER_NET_UA_DESCR_VALUE is OR'ed with the unicast address */
  173. #define SPIDER_NET_UA_DESCR_VALUE 0x00080000
  174. #define SPIDER_NET_PROMISC_VALUE 0x00080000
  175. #define SPIDER_NET_NONPROMISC_VALUE 0x00000000
  176. #define SPIDER_NET_DMASEL_VALUE 0x00000001
  177. #define SPIDER_NET_ECMODE_VALUE 0x00000000
  178. #define SPIDER_NET_CKRCTRL_RUN_VALUE 0x1fff010f
  179. #define SPIDER_NET_CKRCTRL_STOP_VALUE 0x0000010f
  180. #define SPIDER_NET_SBIMSTATE_VALUE 0x00000000
  181. #define SPIDER_NET_SBTMSTATE_VALUE 0x00000000
  182. /* SPIDER_NET_GHIINT0STS bits, in reverse order so that they can be used
  183. * with 1 << SPIDER_NET_... */
  184. enum spider_net_int0_status {
  185. SPIDER_NET_GPHYINT = 0,
  186. SPIDER_NET_GMAC2INT,
  187. SPIDER_NET_GMAC1INT,
  188. SPIDER_NET_GIPSINT,
  189. SPIDER_NET_GFIFOINT,
  190. SPIDER_NET_GDMACINT,
  191. SPIDER_NET_GSYSINT,
  192. SPIDER_NET_GPWOPCMPINT,
  193. SPIDER_NET_GPROPCMPINT,
  194. SPIDER_NET_GPWFFINT,
  195. SPIDER_NET_GRMDADRINT,
  196. SPIDER_NET_GRMARPINT,
  197. SPIDER_NET_GRMMPINT,
  198. SPIDER_NET_GDTDEN0INT,
  199. SPIDER_NET_GDDDEN0INT,
  200. SPIDER_NET_GDCDEN0INT,
  201. SPIDER_NET_GDBDEN0INT,
  202. SPIDER_NET_GDADEN0INT,
  203. SPIDER_NET_GDTFDCINT,
  204. SPIDER_NET_GDDFDCINT,
  205. SPIDER_NET_GDCFDCINT,
  206. SPIDER_NET_GDBFDCINT,
  207. SPIDER_NET_GDAFDCINT,
  208. SPIDER_NET_GTTEDINT,
  209. SPIDER_NET_GDTDCEINT,
  210. SPIDER_NET_GRFDNMINT,
  211. SPIDER_NET_GRFCNMINT,
  212. SPIDER_NET_GRFBNMINT,
  213. SPIDER_NET_GRFANMINT,
  214. SPIDER_NET_GRFNMINT,
  215. SPIDER_NET_G1TMCNTINT,
  216. SPIDER_NET_GFREECNTINT
  217. };
  218. /* GHIINT1STS bits */
  219. enum spider_net_int1_status {
  220. SPIDER_NET_GTMFLLINT = 0,
  221. SPIDER_NET_GRMFLLINT,
  222. SPIDER_NET_GTMSHTINT,
  223. SPIDER_NET_GDTINVDINT,
  224. SPIDER_NET_GRFDFLLINT,
  225. SPIDER_NET_GDDDCEINT,
  226. SPIDER_NET_GDDINVDINT,
  227. SPIDER_NET_GRFCFLLINT,
  228. SPIDER_NET_GDCDCEINT,
  229. SPIDER_NET_GDCINVDINT,
  230. SPIDER_NET_GRFBFLLINT,
  231. SPIDER_NET_GDBDCEINT,
  232. SPIDER_NET_GDBINVDINT,
  233. SPIDER_NET_GRFAFLLINT,
  234. SPIDER_NET_GDADCEINT,
  235. SPIDER_NET_GDAINVDINT,
  236. SPIDER_NET_GDTRSERINT,
  237. SPIDER_NET_GDDRSERINT,
  238. SPIDER_NET_GDCRSERINT,
  239. SPIDER_NET_GDBRSERINT,
  240. SPIDER_NET_GDARSERINT,
  241. SPIDER_NET_GDSERINT,
  242. SPIDER_NET_GDTPTERINT,
  243. SPIDER_NET_GDDPTERINT,
  244. SPIDER_NET_GDCPTERINT,
  245. SPIDER_NET_GDBPTERINT,
  246. SPIDER_NET_GDAPTERINT
  247. };
  248. /* GHIINT2STS bits */
  249. enum spider_net_int2_status {
  250. SPIDER_NET_GPROPERINT = 0,
  251. SPIDER_NET_GMCTCRSNGINT,
  252. SPIDER_NET_GMCTLCOLINT,
  253. SPIDER_NET_GMCTTMOTINT,
  254. SPIDER_NET_GMCRCAERINT,
  255. SPIDER_NET_GMCRCALERINT,
  256. SPIDER_NET_GMCRALNERINT,
  257. SPIDER_NET_GMCROVRINT,
  258. SPIDER_NET_GMCRRNTINT,
  259. SPIDER_NET_GMCRRXERINT,
  260. SPIDER_NET_GTITCSERINT,
  261. SPIDER_NET_GTIFMTERINT,
  262. SPIDER_NET_GTIPKTRVKINT,
  263. SPIDER_NET_GTISPINGINT,
  264. SPIDER_NET_GTISADNGINT,
  265. SPIDER_NET_GTISPDNGINT,
  266. SPIDER_NET_GRIFMTERINT,
  267. SPIDER_NET_GRIPKTRVKINT,
  268. SPIDER_NET_GRISPINGINT,
  269. SPIDER_NET_GRISADNGINT,
  270. SPIDER_NET_GRISPDNGINT
  271. };
  272. #define SPIDER_NET_TXINT (1 << SPIDER_NET_GDTFDCINT)
  273. /* We rely on flagged descriptor interrupts */
  274. #define SPIDER_NET_RXINT ( (1 << SPIDER_NET_GDAFDCINT) )
  275. #define SPIDER_NET_LINKINT ( 1 << SPIDER_NET_GMAC2INT )
  276. #define SPIDER_NET_ERRINT ( 0xffffffff & \
  277. (~SPIDER_NET_TXINT) & \
  278. (~SPIDER_NET_RXINT) & \
  279. (~SPIDER_NET_LINKINT) )
  280. #define SPIDER_NET_GPREXEC 0x80000000
  281. #define SPIDER_NET_GPRDAT_MASK 0x0000ffff
  282. #define SPIDER_NET_DMAC_NOINTR_COMPLETE 0x00800000
  283. #define SPIDER_NET_DMAC_TXFRMTL 0x00040000
  284. #define SPIDER_NET_DMAC_TCP 0x00020000
  285. #define SPIDER_NET_DMAC_UDP 0x00030000
  286. #define SPIDER_NET_TXDCEST 0x08000000
  287. #define SPIDER_NET_DESCR_RXFDIS 0x00000001
  288. #define SPIDER_NET_DESCR_RXDCEIS 0x00000002
  289. #define SPIDER_NET_DESCR_RXDEN0IS 0x00000004
  290. #define SPIDER_NET_DESCR_RXINVDIS 0x00000008
  291. #define SPIDER_NET_DESCR_RXRERRIS 0x00000010
  292. #define SPIDER_NET_DESCR_RXFDCIMS 0x00000100
  293. #define SPIDER_NET_DESCR_RXDCEIMS 0x00000200
  294. #define SPIDER_NET_DESCR_RXDEN0IMS 0x00000400
  295. #define SPIDER_NET_DESCR_RXINVDIMS 0x00000800
  296. #define SPIDER_NET_DESCR_RXRERRMIS 0x00001000
  297. #define SPIDER_NET_DESCR_UNUSED 0x077fe0e0
  298. #define SPIDER_NET_DESCR_IND_PROC_MASK 0xF0000000
  299. #define SPIDER_NET_DESCR_COMPLETE 0x00000000 /* used in rx and tx */
  300. #define SPIDER_NET_DESCR_RESPONSE_ERROR 0x10000000 /* used in rx and tx */
  301. #define SPIDER_NET_DESCR_PROTECTION_ERROR 0x20000000 /* used in rx and tx */
  302. #define SPIDER_NET_DESCR_FRAME_END 0x40000000 /* used in rx */
  303. #define SPIDER_NET_DESCR_FORCE_END 0x50000000 /* used in rx and tx */
  304. #define SPIDER_NET_DESCR_CARDOWNED 0xA0000000 /* used in rx and tx */
  305. #define SPIDER_NET_DESCR_NOT_IN_USE 0xF0000000
  306. #define SPIDER_NET_DESCR_TXDESFLG 0x00800000
  307. #define SPIDER_NET_DESCR_BAD_STATUS (SPIDER_NET_DESCR_RXDEN0IS | \
  308. SPIDER_NET_DESCR_RXRERRIS | \
  309. SPIDER_NET_DESCR_RXDEN0IMS | \
  310. SPIDER_NET_DESCR_RXINVDIMS | \
  311. SPIDER_NET_DESCR_RXRERRMIS | \
  312. SPIDER_NET_DESCR_UNUSED)
  313. /* Descriptor, as defined by the hardware */
  314. struct spider_net_hw_descr {
  315. u32 buf_addr;
  316. u32 buf_size;
  317. u32 next_descr_addr;
  318. u32 dmac_cmd_status;
  319. u32 result_size;
  320. u32 valid_size; /* all zeroes for tx */
  321. u32 data_status;
  322. u32 data_error; /* all zeroes for tx */
  323. } __attribute__((aligned(32)));
  324. struct spider_net_descr {
  325. struct spider_net_hw_descr *hwdescr;
  326. struct sk_buff *skb;
  327. u32 bus_addr;
  328. struct spider_net_descr *next;
  329. struct spider_net_descr *prev;
  330. };
  331. struct spider_net_descr_chain {
  332. spinlock_t lock;
  333. struct spider_net_descr *head;
  334. struct spider_net_descr *tail;
  335. struct spider_net_descr *ring;
  336. int num_desc;
  337. struct spider_net_hw_descr *hwring;
  338. dma_addr_t dma_addr;
  339. };
  340. /* descriptor data_status bits */
  341. #define SPIDER_NET_RX_IPCHK 29
  342. #define SPIDER_NET_RX_TCPCHK 28
  343. #define SPIDER_NET_VLAN_PACKET 21
  344. #define SPIDER_NET_DATA_STATUS_CKSUM_MASK ( (1 << SPIDER_NET_RX_IPCHK) | \
  345. (1 << SPIDER_NET_RX_TCPCHK) )
  346. /* descriptor data_error bits */
  347. #define SPIDER_NET_RX_IPCHKERR 27
  348. #define SPIDER_NET_RX_RXTCPCHKERR 28
  349. #define SPIDER_NET_DATA_ERR_CKSUM_MASK (1 << SPIDER_NET_RX_IPCHKERR)
  350. /* the cases we don't pass the packet to the stack.
  351. * 701b8000 would be correct, but every packets gets that flag */
  352. #define SPIDER_NET_DESTROY_RX_FLAGS 0x700b8000
  353. #define SPIDER_NET_DEFAULT_MSG ( NETIF_MSG_DRV | \
  354. NETIF_MSG_PROBE | \
  355. NETIF_MSG_LINK | \
  356. NETIF_MSG_TIMER | \
  357. NETIF_MSG_IFDOWN | \
  358. NETIF_MSG_IFUP | \
  359. NETIF_MSG_RX_ERR | \
  360. NETIF_MSG_TX_ERR | \
  361. NETIF_MSG_TX_QUEUED | \
  362. NETIF_MSG_INTR | \
  363. NETIF_MSG_TX_DONE | \
  364. NETIF_MSG_RX_STATUS | \
  365. NETIF_MSG_PKTDATA | \
  366. NETIF_MSG_HW | \
  367. NETIF_MSG_WOL )
  368. struct spider_net_extra_stats {
  369. unsigned long rx_desc_error;
  370. unsigned long tx_timeouts;
  371. unsigned long alloc_rx_skb_error;
  372. unsigned long rx_iommu_map_error;
  373. unsigned long tx_iommu_map_error;
  374. unsigned long rx_desc_unk_state;
  375. };
  376. struct spider_net_card {
  377. struct net_device *netdev;
  378. struct pci_dev *pdev;
  379. struct mii_phy phy;
  380. struct napi_struct napi;
  381. int medium;
  382. void __iomem *regs;
  383. struct spider_net_descr_chain tx_chain;
  384. struct spider_net_descr_chain rx_chain;
  385. struct spider_net_descr *low_watermark;
  386. int aneg_count;
  387. struct timer_list aneg_timer;
  388. struct timer_list tx_timer;
  389. struct work_struct tx_timeout_task;
  390. atomic_t tx_timeout_task_counter;
  391. wait_queue_head_t waitq;
  392. int num_rx_ints;
  393. int ignore_rx_ramfull;
  394. /* for ethtool */
  395. int msg_enable;
  396. struct spider_net_extra_stats spider_stats;
  397. /* Must be last item in struct */
  398. struct spider_net_descr darray[];
  399. };
  400. #endif