netcp_xgbepcsr.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * XGE PCSR module initialisation
  4. *
  5. * Copyright (C) 2014 Texas Instruments Incorporated
  6. * Authors: Sandeep Nair <[email protected]>
  7. * WingMan Kwok <[email protected]>
  8. *
  9. */
  10. #include "netcp.h"
  11. /* XGBE registers */
  12. #define XGBE_CTRL_OFFSET 0x0c
  13. #define XGBE_SGMII_1_OFFSET 0x0114
  14. #define XGBE_SGMII_2_OFFSET 0x0214
  15. /* PCS-R registers */
  16. #define PCSR_CPU_CTRL_OFFSET 0x1fd0
  17. #define POR_EN BIT(29)
  18. #define reg_rmw(addr, value, mask) \
  19. writel(((readl(addr) & (~(mask))) | \
  20. (value & (mask))), (addr))
  21. /* bit mask of width w at offset s */
  22. #define MASK_WID_SH(w, s) (((1 << w) - 1) << s)
  23. /* shift value v to offset s */
  24. #define VAL_SH(v, s) (v << s)
  25. #define PHY_A(serdes) 0
  26. struct serdes_cfg {
  27. u32 ofs;
  28. u32 val;
  29. u32 mask;
  30. };
  31. static struct serdes_cfg cfg_phyb_1p25g_156p25mhz_cmu0[] = {
  32. {0x0000, 0x00800002, 0x00ff00ff},
  33. {0x0014, 0x00003838, 0x0000ffff},
  34. {0x0060, 0x1c44e438, 0xffffffff},
  35. {0x0064, 0x00c18400, 0x00ffffff},
  36. {0x0068, 0x17078200, 0xffffff00},
  37. {0x006c, 0x00000014, 0x000000ff},
  38. {0x0078, 0x0000c000, 0x0000ff00},
  39. {0x0000, 0x00000003, 0x000000ff},
  40. };
  41. static struct serdes_cfg cfg_phyb_10p3125g_156p25mhz_cmu1[] = {
  42. {0x0c00, 0x00030002, 0x00ff00ff},
  43. {0x0c14, 0x00005252, 0x0000ffff},
  44. {0x0c28, 0x80000000, 0xff000000},
  45. {0x0c2c, 0x000000f6, 0x000000ff},
  46. {0x0c3c, 0x04000405, 0xff00ffff},
  47. {0x0c40, 0xc0800000, 0xffff0000},
  48. {0x0c44, 0x5a202062, 0xffffffff},
  49. {0x0c48, 0x40040424, 0xffffffff},
  50. {0x0c4c, 0x00004002, 0x0000ffff},
  51. {0x0c50, 0x19001c00, 0xff00ff00},
  52. {0x0c54, 0x00002100, 0x0000ff00},
  53. {0x0c58, 0x00000060, 0x000000ff},
  54. {0x0c60, 0x80131e7c, 0xffffffff},
  55. {0x0c64, 0x8400cb02, 0xff00ffff},
  56. {0x0c68, 0x17078200, 0xffffff00},
  57. {0x0c6c, 0x00000016, 0x000000ff},
  58. {0x0c74, 0x00000400, 0x0000ff00},
  59. {0x0c78, 0x0000c000, 0x0000ff00},
  60. {0x0c00, 0x00000003, 0x000000ff},
  61. };
  62. static struct serdes_cfg cfg_phyb_10p3125g_16bit_lane[] = {
  63. {0x0204, 0x00000080, 0x000000ff},
  64. {0x0208, 0x0000920d, 0x0000ffff},
  65. {0x0204, 0xfc000000, 0xff000000},
  66. {0x0208, 0x00009104, 0x0000ffff},
  67. {0x0210, 0x1a000000, 0xff000000},
  68. {0x0214, 0x00006b58, 0x00ffffff},
  69. {0x0218, 0x75800084, 0xffff00ff},
  70. {0x022c, 0x00300000, 0x00ff0000},
  71. {0x0230, 0x00003800, 0x0000ff00},
  72. {0x024c, 0x008f0000, 0x00ff0000},
  73. {0x0250, 0x30000000, 0xff000000},
  74. {0x0260, 0x00000002, 0x000000ff},
  75. {0x0264, 0x00000057, 0x000000ff},
  76. {0x0268, 0x00575700, 0x00ffff00},
  77. {0x0278, 0xff000000, 0xff000000},
  78. {0x0280, 0x00500050, 0x00ff00ff},
  79. {0x0284, 0x00001f15, 0x0000ffff},
  80. {0x028c, 0x00006f00, 0x0000ff00},
  81. {0x0294, 0x00000000, 0xffffff00},
  82. {0x0298, 0x00002640, 0xff00ffff},
  83. {0x029c, 0x00000003, 0x000000ff},
  84. {0x02a4, 0x00000f13, 0x0000ffff},
  85. {0x02a8, 0x0001b600, 0x00ffff00},
  86. {0x0380, 0x00000030, 0x000000ff},
  87. {0x03c0, 0x00000200, 0x0000ff00},
  88. {0x03cc, 0x00000018, 0x000000ff},
  89. {0x03cc, 0x00000000, 0x000000ff},
  90. };
  91. static struct serdes_cfg cfg_phyb_10p3125g_comlane[] = {
  92. {0x0a00, 0x00000800, 0x0000ff00},
  93. {0x0a84, 0x00000000, 0x000000ff},
  94. {0x0a8c, 0x00130000, 0x00ff0000},
  95. {0x0a90, 0x77a00000, 0xffff0000},
  96. {0x0a94, 0x00007777, 0x0000ffff},
  97. {0x0b08, 0x000f0000, 0xffff0000},
  98. {0x0b0c, 0x000f0000, 0x00ffffff},
  99. {0x0b10, 0xbe000000, 0xff000000},
  100. {0x0b14, 0x000000ff, 0x000000ff},
  101. {0x0b18, 0x00000014, 0x000000ff},
  102. {0x0b5c, 0x981b0000, 0xffff0000},
  103. {0x0b64, 0x00001100, 0x0000ff00},
  104. {0x0b78, 0x00000c00, 0x0000ff00},
  105. {0x0abc, 0xff000000, 0xff000000},
  106. {0x0ac0, 0x0000008b, 0x000000ff},
  107. };
  108. static struct serdes_cfg cfg_cm_c1_c2[] = {
  109. {0x0208, 0x00000000, 0x00000f00},
  110. {0x0208, 0x00000000, 0x0000001f},
  111. {0x0204, 0x00000000, 0x00040000},
  112. {0x0208, 0x000000a0, 0x000000e0},
  113. };
  114. static void netcp_xgbe_serdes_cmu_init(void __iomem *serdes_regs)
  115. {
  116. int i;
  117. /* cmu0 setup */
  118. for (i = 0; i < ARRAY_SIZE(cfg_phyb_1p25g_156p25mhz_cmu0); i++) {
  119. reg_rmw(serdes_regs + cfg_phyb_1p25g_156p25mhz_cmu0[i].ofs,
  120. cfg_phyb_1p25g_156p25mhz_cmu0[i].val,
  121. cfg_phyb_1p25g_156p25mhz_cmu0[i].mask);
  122. }
  123. /* cmu1 setup */
  124. for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_156p25mhz_cmu1); i++) {
  125. reg_rmw(serdes_regs + cfg_phyb_10p3125g_156p25mhz_cmu1[i].ofs,
  126. cfg_phyb_10p3125g_156p25mhz_cmu1[i].val,
  127. cfg_phyb_10p3125g_156p25mhz_cmu1[i].mask);
  128. }
  129. }
  130. /* lane is 0 based */
  131. static void netcp_xgbe_serdes_lane_config(
  132. void __iomem *serdes_regs, int lane)
  133. {
  134. int i;
  135. /* lane setup */
  136. for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_16bit_lane); i++) {
  137. reg_rmw(serdes_regs +
  138. cfg_phyb_10p3125g_16bit_lane[i].ofs +
  139. (0x200 * lane),
  140. cfg_phyb_10p3125g_16bit_lane[i].val,
  141. cfg_phyb_10p3125g_16bit_lane[i].mask);
  142. }
  143. /* disable auto negotiation*/
  144. reg_rmw(serdes_regs + (0x200 * lane) + 0x0380,
  145. 0x00000000, 0x00000010);
  146. /* disable link training */
  147. reg_rmw(serdes_regs + (0x200 * lane) + 0x03c0,
  148. 0x00000000, 0x00000200);
  149. }
  150. static void netcp_xgbe_serdes_com_enable(void __iomem *serdes_regs)
  151. {
  152. int i;
  153. for (i = 0; i < ARRAY_SIZE(cfg_phyb_10p3125g_comlane); i++) {
  154. reg_rmw(serdes_regs + cfg_phyb_10p3125g_comlane[i].ofs,
  155. cfg_phyb_10p3125g_comlane[i].val,
  156. cfg_phyb_10p3125g_comlane[i].mask);
  157. }
  158. }
  159. static void netcp_xgbe_serdes_lane_enable(
  160. void __iomem *serdes_regs, int lane)
  161. {
  162. /* Set Lane Control Rate */
  163. writel(0xe0e9e038, serdes_regs + 0x1fe0 + (4 * lane));
  164. }
  165. static void netcp_xgbe_serdes_phyb_rst_clr(void __iomem *serdes_regs)
  166. {
  167. reg_rmw(serdes_regs + 0x0a00, 0x0000001f, 0x000000ff);
  168. }
  169. static void netcp_xgbe_serdes_pll_disable(void __iomem *serdes_regs)
  170. {
  171. writel(0x88000000, serdes_regs + 0x1ff4);
  172. }
  173. static void netcp_xgbe_serdes_pll_enable(void __iomem *serdes_regs)
  174. {
  175. netcp_xgbe_serdes_phyb_rst_clr(serdes_regs);
  176. writel(0xee000000, serdes_regs + 0x1ff4);
  177. }
  178. static int netcp_xgbe_wait_pll_locked(void __iomem *sw_regs)
  179. {
  180. unsigned long timeout;
  181. int ret = 0;
  182. u32 val_1, val_0;
  183. timeout = jiffies + msecs_to_jiffies(500);
  184. do {
  185. val_0 = (readl(sw_regs + XGBE_SGMII_1_OFFSET) & BIT(4));
  186. val_1 = (readl(sw_regs + XGBE_SGMII_2_OFFSET) & BIT(4));
  187. if (val_1 && val_0)
  188. return 0;
  189. if (time_after(jiffies, timeout)) {
  190. ret = -ETIMEDOUT;
  191. break;
  192. }
  193. cpu_relax();
  194. } while (true);
  195. pr_err("XGBE serdes not locked: time out.\n");
  196. return ret;
  197. }
  198. static void netcp_xgbe_serdes_enable_xgmii_port(void __iomem *sw_regs)
  199. {
  200. writel(0x03, sw_regs + XGBE_CTRL_OFFSET);
  201. }
  202. static u32 netcp_xgbe_serdes_read_tbus_val(void __iomem *serdes_regs)
  203. {
  204. u32 tmp;
  205. if (PHY_A(serdes_regs)) {
  206. tmp = (readl(serdes_regs + 0x0ec) >> 24) & 0x0ff;
  207. tmp |= ((readl(serdes_regs + 0x0fc) >> 16) & 0x00f00);
  208. } else {
  209. tmp = (readl(serdes_regs + 0x0f8) >> 16) & 0x0fff;
  210. }
  211. return tmp;
  212. }
  213. static void netcp_xgbe_serdes_write_tbus_addr(void __iomem *serdes_regs,
  214. int select, int ofs)
  215. {
  216. if (PHY_A(serdes_regs)) {
  217. reg_rmw(serdes_regs + 0x0008, ((select << 5) + ofs) << 24,
  218. ~0x00ffffff);
  219. return;
  220. }
  221. /* For 2 lane Phy-B, lane0 is actually lane1 */
  222. switch (select) {
  223. case 1:
  224. select = 2;
  225. break;
  226. case 2:
  227. select = 3;
  228. break;
  229. default:
  230. return;
  231. }
  232. reg_rmw(serdes_regs + 0x00fc, ((select << 8) + ofs) << 16, ~0xf800ffff);
  233. }
  234. static u32 netcp_xgbe_serdes_read_select_tbus(void __iomem *serdes_regs,
  235. int select, int ofs)
  236. {
  237. /* Set tbus address */
  238. netcp_xgbe_serdes_write_tbus_addr(serdes_regs, select, ofs);
  239. /* Get TBUS Value */
  240. return netcp_xgbe_serdes_read_tbus_val(serdes_regs);
  241. }
  242. static void netcp_xgbe_serdes_reset_cdr(void __iomem *serdes_regs,
  243. void __iomem *sig_detect_reg, int lane)
  244. {
  245. u32 tmp, dlpf, tbus;
  246. /*Get the DLPF values */
  247. tmp = netcp_xgbe_serdes_read_select_tbus(
  248. serdes_regs, lane + 1, 5);
  249. dlpf = tmp >> 2;
  250. if (dlpf < 400 || dlpf > 700) {
  251. reg_rmw(sig_detect_reg, VAL_SH(2, 1), MASK_WID_SH(2, 1));
  252. mdelay(1);
  253. reg_rmw(sig_detect_reg, VAL_SH(0, 1), MASK_WID_SH(2, 1));
  254. } else {
  255. tbus = netcp_xgbe_serdes_read_select_tbus(serdes_regs, lane +
  256. 1, 0xe);
  257. pr_debug("XGBE: CDR centered, DLPF: %4d,%d,%d.\n",
  258. tmp >> 2, tmp & 3, (tbus >> 2) & 3);
  259. }
  260. }
  261. /* Call every 100 ms */
  262. static int netcp_xgbe_check_link_status(void __iomem *serdes_regs,
  263. void __iomem *sw_regs, u32 lanes,
  264. u32 *current_state, u32 *lane_down)
  265. {
  266. void __iomem *pcsr_base = sw_regs + 0x0600;
  267. void __iomem *sig_detect_reg;
  268. u32 pcsr_rx_stat, blk_lock, blk_errs;
  269. int loss, i, status = 1;
  270. for (i = 0; i < lanes; i++) {
  271. /* Get the Loss bit */
  272. loss = readl(serdes_regs + 0x1fc0 + 0x20 + (i * 0x04)) & 0x1;
  273. /* Get Block Errors and Block Lock bits */
  274. pcsr_rx_stat = readl(pcsr_base + 0x0c + (i * 0x80));
  275. blk_lock = (pcsr_rx_stat >> 30) & 0x1;
  276. blk_errs = (pcsr_rx_stat >> 16) & 0x0ff;
  277. /* Get Signal Detect Overlay Address */
  278. sig_detect_reg = serdes_regs + (i * 0x200) + 0x200 + 0x04;
  279. /* If Block errors maxed out, attempt recovery! */
  280. if (blk_errs == 0x0ff)
  281. blk_lock = 0;
  282. switch (current_state[i]) {
  283. case 0:
  284. /* if good link lock the signal detect ON! */
  285. if (!loss && blk_lock) {
  286. pr_debug("XGBE PCSR Linked Lane: %d\n", i);
  287. reg_rmw(sig_detect_reg, VAL_SH(3, 1),
  288. MASK_WID_SH(2, 1));
  289. current_state[i] = 1;
  290. } else if (!blk_lock) {
  291. /* if no lock, then reset CDR */
  292. pr_debug("XGBE PCSR Recover Lane: %d\n", i);
  293. netcp_xgbe_serdes_reset_cdr(serdes_regs,
  294. sig_detect_reg, i);
  295. }
  296. break;
  297. case 1:
  298. if (!blk_lock) {
  299. /* Link Lost? */
  300. lane_down[i] = 1;
  301. current_state[i] = 2;
  302. }
  303. break;
  304. case 2:
  305. if (blk_lock)
  306. /* Nope just noise */
  307. current_state[i] = 1;
  308. else {
  309. /* Lost the block lock, reset CDR if it is
  310. * not centered and go back to sync state
  311. */
  312. netcp_xgbe_serdes_reset_cdr(serdes_regs,
  313. sig_detect_reg, i);
  314. current_state[i] = 0;
  315. }
  316. break;
  317. default:
  318. pr_err("XGBE: unknown current_state[%d] %d\n",
  319. i, current_state[i]);
  320. break;
  321. }
  322. if (blk_errs > 0) {
  323. /* Reset the Error counts! */
  324. reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x19, 0),
  325. MASK_WID_SH(8, 0));
  326. reg_rmw(pcsr_base + 0x08 + (i * 0x80), VAL_SH(0x00, 0),
  327. MASK_WID_SH(8, 0));
  328. }
  329. status &= (current_state[i] == 1);
  330. }
  331. return status;
  332. }
  333. static int netcp_xgbe_serdes_check_lane(void __iomem *serdes_regs,
  334. void __iomem *sw_regs)
  335. {
  336. u32 current_state[2] = {0, 0};
  337. int retries = 0, link_up;
  338. u32 lane_down[2];
  339. do {
  340. lane_down[0] = 0;
  341. lane_down[1] = 0;
  342. link_up = netcp_xgbe_check_link_status(serdes_regs, sw_regs, 2,
  343. current_state,
  344. lane_down);
  345. /* if we did not get link up then wait 100ms before calling
  346. * it again
  347. */
  348. if (link_up)
  349. break;
  350. if (lane_down[0])
  351. pr_debug("XGBE: detected link down on lane 0\n");
  352. if (lane_down[1])
  353. pr_debug("XGBE: detected link down on lane 1\n");
  354. if (++retries > 1) {
  355. pr_debug("XGBE: timeout waiting for serdes link up\n");
  356. return -ETIMEDOUT;
  357. }
  358. mdelay(100);
  359. } while (!link_up);
  360. pr_debug("XGBE: PCSR link is up\n");
  361. return 0;
  362. }
  363. static void netcp_xgbe_serdes_setup_cm_c1_c2(void __iomem *serdes_regs,
  364. int lane, int cm, int c1, int c2)
  365. {
  366. int i;
  367. for (i = 0; i < ARRAY_SIZE(cfg_cm_c1_c2); i++) {
  368. reg_rmw(serdes_regs + cfg_cm_c1_c2[i].ofs + (0x200 * lane),
  369. cfg_cm_c1_c2[i].val,
  370. cfg_cm_c1_c2[i].mask);
  371. }
  372. }
  373. static void netcp_xgbe_reset_serdes(void __iomem *serdes_regs)
  374. {
  375. /* Toggle the POR_EN bit in CONFIG.CPU_CTRL */
  376. /* enable POR_EN bit */
  377. reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, POR_EN, POR_EN);
  378. usleep_range(10, 100);
  379. /* disable POR_EN bit */
  380. reg_rmw(serdes_regs + PCSR_CPU_CTRL_OFFSET, 0, POR_EN);
  381. usleep_range(10, 100);
  382. }
  383. static int netcp_xgbe_serdes_config(void __iomem *serdes_regs,
  384. void __iomem *sw_regs)
  385. {
  386. u32 ret, i;
  387. netcp_xgbe_serdes_pll_disable(serdes_regs);
  388. netcp_xgbe_serdes_cmu_init(serdes_regs);
  389. for (i = 0; i < 2; i++)
  390. netcp_xgbe_serdes_lane_config(serdes_regs, i);
  391. netcp_xgbe_serdes_com_enable(serdes_regs);
  392. /* This is EVM + RTM-BOC specific */
  393. for (i = 0; i < 2; i++)
  394. netcp_xgbe_serdes_setup_cm_c1_c2(serdes_regs, i, 0, 0, 5);
  395. netcp_xgbe_serdes_pll_enable(serdes_regs);
  396. for (i = 0; i < 2; i++)
  397. netcp_xgbe_serdes_lane_enable(serdes_regs, i);
  398. /* SB PLL Status Poll */
  399. ret = netcp_xgbe_wait_pll_locked(sw_regs);
  400. if (ret)
  401. return ret;
  402. netcp_xgbe_serdes_enable_xgmii_port(sw_regs);
  403. netcp_xgbe_serdes_check_lane(serdes_regs, sw_regs);
  404. return ret;
  405. }
  406. int netcp_xgbe_serdes_init(void __iomem *serdes_regs, void __iomem *xgbe_regs)
  407. {
  408. u32 val;
  409. /* read COMLANE bits 4:0 */
  410. val = readl(serdes_regs + 0xa00);
  411. if (val & 0x1f) {
  412. pr_debug("XGBE: serdes already in operation - reset\n");
  413. netcp_xgbe_reset_serdes(serdes_regs);
  414. }
  415. return netcp_xgbe_serdes_config(serdes_regs, xgbe_regs);
  416. }