dwmac-visconti.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Toshiba Visconti Ethernet Support
  3. *
  4. * (C) Copyright 2020 TOSHIBA CORPORATION
  5. * (C) Copyright 2020 Toshiba Electronic Devices & Storage Corporation
  6. */
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/of_net.h>
  10. #include <linux/stmmac.h>
  11. #include "stmmac_platform.h"
  12. #include "dwmac4.h"
  13. #define REG_ETHER_CONTROL 0x52D4
  14. #define ETHER_ETH_CONTROL_RESET BIT(17)
  15. #define REG_ETHER_CLOCK_SEL 0x52D0
  16. #define ETHER_CLK_SEL_TX_CLK_EN BIT(0)
  17. #define ETHER_CLK_SEL_RX_CLK_EN BIT(1)
  18. #define ETHER_CLK_SEL_RMII_CLK_EN BIT(2)
  19. #define ETHER_CLK_SEL_RMII_CLK_RST BIT(3)
  20. #define ETHER_CLK_SEL_DIV_SEL_2 BIT(4)
  21. #define ETHER_CLK_SEL_DIV_SEL_20 0
  22. #define ETHER_CLK_SEL_FREQ_SEL_125M (BIT(9) | BIT(8))
  23. #define ETHER_CLK_SEL_FREQ_SEL_50M BIT(9)
  24. #define ETHER_CLK_SEL_FREQ_SEL_25M BIT(8)
  25. #define ETHER_CLK_SEL_FREQ_SEL_2P5M 0
  26. #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_IN 0
  27. #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_TXC BIT(10)
  28. #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_DIV BIT(11)
  29. #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_IN 0
  30. #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC BIT(12)
  31. #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_DIV BIT(13)
  32. #define ETHER_CLK_SEL_TX_CLK_O_TX_I 0
  33. #define ETHER_CLK_SEL_TX_CLK_O_RMII_I BIT(14)
  34. #define ETHER_CLK_SEL_TX_O_E_N_IN BIT(15)
  35. #define ETHER_CLK_SEL_RMII_CLK_SEL_IN 0
  36. #define ETHER_CLK_SEL_RMII_CLK_SEL_RX_C BIT(16)
  37. #define ETHER_CLK_SEL_RX_TX_CLK_EN (ETHER_CLK_SEL_RX_CLK_EN | ETHER_CLK_SEL_TX_CLK_EN)
  38. #define ETHER_CONFIG_INTF_MII 0
  39. #define ETHER_CONFIG_INTF_RGMII BIT(0)
  40. #define ETHER_CONFIG_INTF_RMII BIT(2)
  41. struct visconti_eth {
  42. void __iomem *reg;
  43. u32 phy_intf_sel;
  44. struct clk *phy_ref_clk;
  45. struct device *dev;
  46. spinlock_t lock; /* lock to protect register update */
  47. };
  48. static void visconti_eth_fix_mac_speed(void *priv, unsigned int speed)
  49. {
  50. struct visconti_eth *dwmac = priv;
  51. struct net_device *netdev = dev_get_drvdata(dwmac->dev);
  52. unsigned int val, clk_sel_val = 0;
  53. unsigned long flags;
  54. spin_lock_irqsave(&dwmac->lock, flags);
  55. /* adjust link */
  56. val = readl(dwmac->reg + MAC_CTRL_REG);
  57. val &= ~(GMAC_CONFIG_PS | GMAC_CONFIG_FES);
  58. switch (speed) {
  59. case SPEED_1000:
  60. if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
  61. clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_125M;
  62. break;
  63. case SPEED_100:
  64. if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
  65. clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_25M;
  66. if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RMII)
  67. clk_sel_val = ETHER_CLK_SEL_DIV_SEL_2;
  68. val |= GMAC_CONFIG_PS | GMAC_CONFIG_FES;
  69. break;
  70. case SPEED_10:
  71. if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
  72. clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_2P5M;
  73. if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RMII)
  74. clk_sel_val = ETHER_CLK_SEL_DIV_SEL_20;
  75. val |= GMAC_CONFIG_PS;
  76. break;
  77. default:
  78. /* No bit control */
  79. netdev_err(netdev, "Unsupported speed request (%d)", speed);
  80. spin_unlock_irqrestore(&dwmac->lock, flags);
  81. return;
  82. }
  83. writel(val, dwmac->reg + MAC_CTRL_REG);
  84. /* Stop internal clock */
  85. val = readl(dwmac->reg + REG_ETHER_CLOCK_SEL);
  86. val &= ~(ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN);
  87. val |= ETHER_CLK_SEL_TX_O_E_N_IN;
  88. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  89. /* Set Clock-Mux, Start clock, Set TX_O direction */
  90. switch (dwmac->phy_intf_sel) {
  91. case ETHER_CONFIG_INTF_RGMII:
  92. val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC;
  93. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  94. val |= ETHER_CLK_SEL_RX_TX_CLK_EN;
  95. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  96. val &= ~ETHER_CLK_SEL_TX_O_E_N_IN;
  97. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  98. break;
  99. case ETHER_CONFIG_INTF_RMII:
  100. val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_DIV |
  101. ETHER_CLK_SEL_TX_CLK_EXT_SEL_DIV | ETHER_CLK_SEL_TX_O_E_N_IN |
  102. ETHER_CLK_SEL_RMII_CLK_SEL_RX_C;
  103. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  104. val |= ETHER_CLK_SEL_RMII_CLK_RST;
  105. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  106. val |= ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN;
  107. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  108. break;
  109. case ETHER_CONFIG_INTF_MII:
  110. default:
  111. val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC |
  112. ETHER_CLK_SEL_TX_CLK_EXT_SEL_TXC | ETHER_CLK_SEL_TX_O_E_N_IN;
  113. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  114. val |= ETHER_CLK_SEL_RX_TX_CLK_EN;
  115. writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  116. break;
  117. }
  118. spin_unlock_irqrestore(&dwmac->lock, flags);
  119. }
  120. static int visconti_eth_init_hw(struct platform_device *pdev, struct plat_stmmacenet_data *plat_dat)
  121. {
  122. struct visconti_eth *dwmac = plat_dat->bsp_priv;
  123. unsigned int reg_val, clk_sel_val;
  124. switch (plat_dat->phy_interface) {
  125. case PHY_INTERFACE_MODE_RGMII:
  126. case PHY_INTERFACE_MODE_RGMII_ID:
  127. case PHY_INTERFACE_MODE_RGMII_RXID:
  128. case PHY_INTERFACE_MODE_RGMII_TXID:
  129. dwmac->phy_intf_sel = ETHER_CONFIG_INTF_RGMII;
  130. break;
  131. case PHY_INTERFACE_MODE_MII:
  132. dwmac->phy_intf_sel = ETHER_CONFIG_INTF_MII;
  133. break;
  134. case PHY_INTERFACE_MODE_RMII:
  135. dwmac->phy_intf_sel = ETHER_CONFIG_INTF_RMII;
  136. break;
  137. default:
  138. dev_err(&pdev->dev, "Unsupported phy-mode (%d)\n", plat_dat->phy_interface);
  139. return -EOPNOTSUPP;
  140. }
  141. reg_val = dwmac->phy_intf_sel;
  142. writel(reg_val, dwmac->reg + REG_ETHER_CONTROL);
  143. /* Enable TX/RX clock */
  144. clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_125M;
  145. writel(clk_sel_val, dwmac->reg + REG_ETHER_CLOCK_SEL);
  146. writel((clk_sel_val | ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN),
  147. dwmac->reg + REG_ETHER_CLOCK_SEL);
  148. /* release internal-reset */
  149. reg_val |= ETHER_ETH_CONTROL_RESET;
  150. writel(reg_val, dwmac->reg + REG_ETHER_CONTROL);
  151. return 0;
  152. }
  153. static int visconti_eth_clock_probe(struct platform_device *pdev,
  154. struct plat_stmmacenet_data *plat_dat)
  155. {
  156. struct visconti_eth *dwmac = plat_dat->bsp_priv;
  157. int err;
  158. dwmac->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
  159. if (IS_ERR(dwmac->phy_ref_clk))
  160. return dev_err_probe(&pdev->dev, PTR_ERR(dwmac->phy_ref_clk),
  161. "phy_ref_clk clock not found.\n");
  162. err = clk_prepare_enable(dwmac->phy_ref_clk);
  163. if (err < 0) {
  164. dev_err(&pdev->dev, "failed to enable phy_ref clock: %d\n", err);
  165. return err;
  166. }
  167. return 0;
  168. }
  169. static int visconti_eth_clock_remove(struct platform_device *pdev)
  170. {
  171. struct visconti_eth *dwmac = get_stmmac_bsp_priv(&pdev->dev);
  172. struct net_device *ndev = platform_get_drvdata(pdev);
  173. struct stmmac_priv *priv = netdev_priv(ndev);
  174. clk_disable_unprepare(dwmac->phy_ref_clk);
  175. clk_disable_unprepare(priv->plat->stmmac_clk);
  176. return 0;
  177. }
  178. static int visconti_eth_dwmac_probe(struct platform_device *pdev)
  179. {
  180. struct plat_stmmacenet_data *plat_dat;
  181. struct stmmac_resources stmmac_res;
  182. struct visconti_eth *dwmac;
  183. int ret;
  184. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  185. if (ret)
  186. return ret;
  187. plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
  188. if (IS_ERR(plat_dat))
  189. return PTR_ERR(plat_dat);
  190. dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
  191. if (!dwmac) {
  192. ret = -ENOMEM;
  193. goto remove_config;
  194. }
  195. spin_lock_init(&dwmac->lock);
  196. dwmac->reg = stmmac_res.addr;
  197. dwmac->dev = &pdev->dev;
  198. plat_dat->bsp_priv = dwmac;
  199. plat_dat->fix_mac_speed = visconti_eth_fix_mac_speed;
  200. ret = visconti_eth_clock_probe(pdev, plat_dat);
  201. if (ret)
  202. goto remove_config;
  203. visconti_eth_init_hw(pdev, plat_dat);
  204. plat_dat->dma_cfg->aal = 1;
  205. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  206. if (ret)
  207. goto remove;
  208. return ret;
  209. remove:
  210. visconti_eth_clock_remove(pdev);
  211. remove_config:
  212. stmmac_remove_config_dt(pdev, plat_dat);
  213. return ret;
  214. }
  215. static int visconti_eth_dwmac_remove(struct platform_device *pdev)
  216. {
  217. struct net_device *ndev = platform_get_drvdata(pdev);
  218. struct stmmac_priv *priv = netdev_priv(ndev);
  219. int err;
  220. err = stmmac_pltfr_remove(pdev);
  221. if (err < 0)
  222. dev_err(&pdev->dev, "failed to remove platform: %d\n", err);
  223. err = visconti_eth_clock_remove(pdev);
  224. if (err < 0)
  225. dev_err(&pdev->dev, "failed to remove clock: %d\n", err);
  226. stmmac_remove_config_dt(pdev, priv->plat);
  227. return err;
  228. }
  229. static const struct of_device_id visconti_eth_dwmac_match[] = {
  230. { .compatible = "toshiba,visconti-dwmac" },
  231. { }
  232. };
  233. MODULE_DEVICE_TABLE(of, visconti_eth_dwmac_match);
  234. static struct platform_driver visconti_eth_dwmac_driver = {
  235. .probe = visconti_eth_dwmac_probe,
  236. .remove = visconti_eth_dwmac_remove,
  237. .driver = {
  238. .name = "visconti-eth-dwmac",
  239. .of_match_table = visconti_eth_dwmac_match,
  240. },
  241. };
  242. module_platform_driver(visconti_eth_dwmac_driver);
  243. MODULE_AUTHOR("Toshiba");
  244. MODULE_DESCRIPTION("Toshiba Visconti Ethernet DWMAC glue driver");
  245. MODULE_AUTHOR("Nobuhiro Iwamatsu <[email protected]");
  246. MODULE_LICENSE("GPL v2");