dwmac-socfpga.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright Altera Corporation (C) 2014. All rights reserved.
  3. *
  4. * Adopted from dwmac-sti.c
  5. */
  6. #include <linux/mfd/altera-sysmgr.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <linux/of_net.h>
  10. #include <linux/phy.h>
  11. #include <linux/regmap.h>
  12. #include <linux/reset.h>
  13. #include <linux/stmmac.h>
  14. #include "stmmac.h"
  15. #include "stmmac_platform.h"
  16. #include "altr_tse_pcs.h"
  17. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0
  18. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1
  19. #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2
  20. #define SYSMGR_EMACGRP_CTRL_PHYSEL_WIDTH 2
  21. #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x00000003
  22. #define SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000010
  23. #define SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK 0x00000100
  24. #define SYSMGR_FPGAGRP_MODULE_REG 0x00000028
  25. #define SYSMGR_FPGAGRP_MODULE_EMAC 0x00000004
  26. #define SYSMGR_FPGAINTF_EMAC_REG 0x00000070
  27. #define SYSMGR_FPGAINTF_EMAC_BIT 0x1
  28. #define EMAC_SPLITTER_CTRL_REG 0x0
  29. #define EMAC_SPLITTER_CTRL_SPEED_MASK 0x3
  30. #define EMAC_SPLITTER_CTRL_SPEED_10 0x2
  31. #define EMAC_SPLITTER_CTRL_SPEED_100 0x3
  32. #define EMAC_SPLITTER_CTRL_SPEED_1000 0x0
  33. struct socfpga_dwmac;
  34. struct socfpga_dwmac_ops {
  35. int (*set_phy_mode)(struct socfpga_dwmac *dwmac_priv);
  36. };
  37. struct socfpga_dwmac {
  38. u32 reg_offset;
  39. u32 reg_shift;
  40. struct device *dev;
  41. struct regmap *sys_mgr_base_addr;
  42. struct reset_control *stmmac_rst;
  43. struct reset_control *stmmac_ocp_rst;
  44. void __iomem *splitter_base;
  45. bool f2h_ptp_ref_clk;
  46. struct tse_pcs pcs;
  47. const struct socfpga_dwmac_ops *ops;
  48. };
  49. static void socfpga_dwmac_fix_mac_speed(void *priv, unsigned int speed)
  50. {
  51. struct socfpga_dwmac *dwmac = (struct socfpga_dwmac *)priv;
  52. void __iomem *splitter_base = dwmac->splitter_base;
  53. void __iomem *sgmii_adapter_base = dwmac->pcs.sgmii_adapter_base;
  54. struct device *dev = dwmac->dev;
  55. struct net_device *ndev = dev_get_drvdata(dev);
  56. struct phy_device *phy_dev = ndev->phydev;
  57. u32 val;
  58. if (sgmii_adapter_base)
  59. writew(SGMII_ADAPTER_DISABLE,
  60. sgmii_adapter_base + SGMII_ADAPTER_CTRL_REG);
  61. if (splitter_base) {
  62. val = readl(splitter_base + EMAC_SPLITTER_CTRL_REG);
  63. val &= ~EMAC_SPLITTER_CTRL_SPEED_MASK;
  64. switch (speed) {
  65. case 1000:
  66. val |= EMAC_SPLITTER_CTRL_SPEED_1000;
  67. break;
  68. case 100:
  69. val |= EMAC_SPLITTER_CTRL_SPEED_100;
  70. break;
  71. case 10:
  72. val |= EMAC_SPLITTER_CTRL_SPEED_10;
  73. break;
  74. default:
  75. return;
  76. }
  77. writel(val, splitter_base + EMAC_SPLITTER_CTRL_REG);
  78. }
  79. if (phy_dev && sgmii_adapter_base) {
  80. writew(SGMII_ADAPTER_ENABLE,
  81. sgmii_adapter_base + SGMII_ADAPTER_CTRL_REG);
  82. tse_pcs_fix_mac_speed(&dwmac->pcs, phy_dev, speed);
  83. }
  84. }
  85. static int socfpga_dwmac_parse_data(struct socfpga_dwmac *dwmac, struct device *dev)
  86. {
  87. struct device_node *np = dev->of_node;
  88. struct regmap *sys_mgr_base_addr;
  89. u32 reg_offset, reg_shift;
  90. int ret, index;
  91. struct device_node *np_splitter = NULL;
  92. struct device_node *np_sgmii_adapter = NULL;
  93. struct resource res_splitter;
  94. struct resource res_tse_pcs;
  95. struct resource res_sgmii_adapter;
  96. sys_mgr_base_addr =
  97. altr_sysmgr_regmap_lookup_by_phandle(np, "altr,sysmgr-syscon");
  98. if (IS_ERR(sys_mgr_base_addr)) {
  99. dev_info(dev, "No sysmgr-syscon node found\n");
  100. return PTR_ERR(sys_mgr_base_addr);
  101. }
  102. ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 1, &reg_offset);
  103. if (ret) {
  104. dev_info(dev, "Could not read reg_offset from sysmgr-syscon!\n");
  105. return -EINVAL;
  106. }
  107. ret = of_property_read_u32_index(np, "altr,sysmgr-syscon", 2, &reg_shift);
  108. if (ret) {
  109. dev_info(dev, "Could not read reg_shift from sysmgr-syscon!\n");
  110. return -EINVAL;
  111. }
  112. dwmac->f2h_ptp_ref_clk = of_property_read_bool(np, "altr,f2h_ptp_ref_clk");
  113. np_splitter = of_parse_phandle(np, "altr,emac-splitter", 0);
  114. if (np_splitter) {
  115. ret = of_address_to_resource(np_splitter, 0, &res_splitter);
  116. of_node_put(np_splitter);
  117. if (ret) {
  118. dev_info(dev, "Missing emac splitter address\n");
  119. return -EINVAL;
  120. }
  121. dwmac->splitter_base = devm_ioremap_resource(dev, &res_splitter);
  122. if (IS_ERR(dwmac->splitter_base)) {
  123. dev_info(dev, "Failed to mapping emac splitter\n");
  124. return PTR_ERR(dwmac->splitter_base);
  125. }
  126. }
  127. np_sgmii_adapter = of_parse_phandle(np,
  128. "altr,gmii-to-sgmii-converter", 0);
  129. if (np_sgmii_adapter) {
  130. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  131. "hps_emac_interface_splitter_avalon_slave");
  132. if (index >= 0) {
  133. if (of_address_to_resource(np_sgmii_adapter, index,
  134. &res_splitter)) {
  135. dev_err(dev,
  136. "%s: ERROR: missing emac splitter address\n",
  137. __func__);
  138. ret = -EINVAL;
  139. goto err_node_put;
  140. }
  141. dwmac->splitter_base =
  142. devm_ioremap_resource(dev, &res_splitter);
  143. if (IS_ERR(dwmac->splitter_base)) {
  144. ret = PTR_ERR(dwmac->splitter_base);
  145. goto err_node_put;
  146. }
  147. }
  148. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  149. "gmii_to_sgmii_adapter_avalon_slave");
  150. if (index >= 0) {
  151. if (of_address_to_resource(np_sgmii_adapter, index,
  152. &res_sgmii_adapter)) {
  153. dev_err(dev,
  154. "%s: ERROR: failed mapping adapter\n",
  155. __func__);
  156. ret = -EINVAL;
  157. goto err_node_put;
  158. }
  159. dwmac->pcs.sgmii_adapter_base =
  160. devm_ioremap_resource(dev, &res_sgmii_adapter);
  161. if (IS_ERR(dwmac->pcs.sgmii_adapter_base)) {
  162. ret = PTR_ERR(dwmac->pcs.sgmii_adapter_base);
  163. goto err_node_put;
  164. }
  165. }
  166. index = of_property_match_string(np_sgmii_adapter, "reg-names",
  167. "eth_tse_control_port");
  168. if (index >= 0) {
  169. if (of_address_to_resource(np_sgmii_adapter, index,
  170. &res_tse_pcs)) {
  171. dev_err(dev,
  172. "%s: ERROR: failed mapping tse control port\n",
  173. __func__);
  174. ret = -EINVAL;
  175. goto err_node_put;
  176. }
  177. dwmac->pcs.tse_pcs_base =
  178. devm_ioremap_resource(dev, &res_tse_pcs);
  179. if (IS_ERR(dwmac->pcs.tse_pcs_base)) {
  180. ret = PTR_ERR(dwmac->pcs.tse_pcs_base);
  181. goto err_node_put;
  182. }
  183. }
  184. }
  185. dwmac->reg_offset = reg_offset;
  186. dwmac->reg_shift = reg_shift;
  187. dwmac->sys_mgr_base_addr = sys_mgr_base_addr;
  188. dwmac->dev = dev;
  189. of_node_put(np_sgmii_adapter);
  190. return 0;
  191. err_node_put:
  192. of_node_put(np_sgmii_adapter);
  193. return ret;
  194. }
  195. static int socfpga_get_plat_phymode(struct socfpga_dwmac *dwmac)
  196. {
  197. struct net_device *ndev = dev_get_drvdata(dwmac->dev);
  198. struct stmmac_priv *priv = netdev_priv(ndev);
  199. return priv->plat->interface;
  200. }
  201. static int socfpga_set_phy_mode_common(int phymode, u32 *val)
  202. {
  203. switch (phymode) {
  204. case PHY_INTERFACE_MODE_RGMII:
  205. case PHY_INTERFACE_MODE_RGMII_ID:
  206. case PHY_INTERFACE_MODE_RGMII_RXID:
  207. case PHY_INTERFACE_MODE_RGMII_TXID:
  208. *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
  209. break;
  210. case PHY_INTERFACE_MODE_MII:
  211. case PHY_INTERFACE_MODE_GMII:
  212. case PHY_INTERFACE_MODE_SGMII:
  213. *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
  214. break;
  215. case PHY_INTERFACE_MODE_RMII:
  216. *val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII;
  217. break;
  218. default:
  219. return -EINVAL;
  220. }
  221. return 0;
  222. }
  223. static int socfpga_gen5_set_phy_mode(struct socfpga_dwmac *dwmac)
  224. {
  225. struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
  226. int phymode = socfpga_get_plat_phymode(dwmac);
  227. u32 reg_offset = dwmac->reg_offset;
  228. u32 reg_shift = dwmac->reg_shift;
  229. u32 ctrl, val, module;
  230. if (socfpga_set_phy_mode_common(phymode, &val)) {
  231. dev_err(dwmac->dev, "bad phy mode %d\n", phymode);
  232. return -EINVAL;
  233. }
  234. /* Overwrite val to GMII if splitter core is enabled. The phymode here
  235. * is the actual phy mode on phy hardware, but phy interface from
  236. * EMAC core is GMII.
  237. */
  238. if (dwmac->splitter_base)
  239. val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
  240. /* Assert reset to the enet controller before changing the phy mode */
  241. reset_control_assert(dwmac->stmmac_ocp_rst);
  242. reset_control_assert(dwmac->stmmac_rst);
  243. regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
  244. ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << reg_shift);
  245. ctrl |= val << reg_shift;
  246. if (dwmac->f2h_ptp_ref_clk ||
  247. phymode == PHY_INTERFACE_MODE_MII ||
  248. phymode == PHY_INTERFACE_MODE_GMII ||
  249. phymode == PHY_INTERFACE_MODE_SGMII) {
  250. regmap_read(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
  251. &module);
  252. module |= (SYSMGR_FPGAGRP_MODULE_EMAC << (reg_shift / 2));
  253. regmap_write(sys_mgr_base_addr, SYSMGR_FPGAGRP_MODULE_REG,
  254. module);
  255. }
  256. if (dwmac->f2h_ptp_ref_clk)
  257. ctrl |= SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK << (reg_shift / 2);
  258. else
  259. ctrl &= ~(SYSMGR_EMACGRP_CTRL_PTP_REF_CLK_MASK <<
  260. (reg_shift / 2));
  261. regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
  262. /* Deassert reset for the phy configuration to be sampled by
  263. * the enet controller, and operation to start in requested mode
  264. */
  265. reset_control_deassert(dwmac->stmmac_ocp_rst);
  266. reset_control_deassert(dwmac->stmmac_rst);
  267. if (phymode == PHY_INTERFACE_MODE_SGMII) {
  268. if (tse_pcs_init(dwmac->pcs.tse_pcs_base, &dwmac->pcs) != 0) {
  269. dev_err(dwmac->dev, "Unable to initialize TSE PCS");
  270. return -EINVAL;
  271. }
  272. }
  273. return 0;
  274. }
  275. static int socfpga_gen10_set_phy_mode(struct socfpga_dwmac *dwmac)
  276. {
  277. struct regmap *sys_mgr_base_addr = dwmac->sys_mgr_base_addr;
  278. int phymode = socfpga_get_plat_phymode(dwmac);
  279. u32 reg_offset = dwmac->reg_offset;
  280. u32 reg_shift = dwmac->reg_shift;
  281. u32 ctrl, val, module;
  282. if (socfpga_set_phy_mode_common(phymode, &val))
  283. return -EINVAL;
  284. /* Overwrite val to GMII if splitter core is enabled. The phymode here
  285. * is the actual phy mode on phy hardware, but phy interface from
  286. * EMAC core is GMII.
  287. */
  288. if (dwmac->splitter_base)
  289. val = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
  290. /* Assert reset to the enet controller before changing the phy mode */
  291. reset_control_assert(dwmac->stmmac_ocp_rst);
  292. reset_control_assert(dwmac->stmmac_rst);
  293. regmap_read(sys_mgr_base_addr, reg_offset, &ctrl);
  294. ctrl &= ~(SYSMGR_EMACGRP_CTRL_PHYSEL_MASK);
  295. ctrl |= val;
  296. if (dwmac->f2h_ptp_ref_clk ||
  297. phymode == PHY_INTERFACE_MODE_MII ||
  298. phymode == PHY_INTERFACE_MODE_GMII ||
  299. phymode == PHY_INTERFACE_MODE_SGMII) {
  300. ctrl |= SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK;
  301. regmap_read(sys_mgr_base_addr, SYSMGR_FPGAINTF_EMAC_REG,
  302. &module);
  303. module |= (SYSMGR_FPGAINTF_EMAC_BIT << reg_shift);
  304. regmap_write(sys_mgr_base_addr, SYSMGR_FPGAINTF_EMAC_REG,
  305. module);
  306. } else {
  307. ctrl &= ~SYSMGR_GEN10_EMACGRP_CTRL_PTP_REF_CLK_MASK;
  308. }
  309. regmap_write(sys_mgr_base_addr, reg_offset, ctrl);
  310. /* Deassert reset for the phy configuration to be sampled by
  311. * the enet controller, and operation to start in requested mode
  312. */
  313. reset_control_deassert(dwmac->stmmac_ocp_rst);
  314. reset_control_deassert(dwmac->stmmac_rst);
  315. if (phymode == PHY_INTERFACE_MODE_SGMII) {
  316. if (tse_pcs_init(dwmac->pcs.tse_pcs_base, &dwmac->pcs) != 0) {
  317. dev_err(dwmac->dev, "Unable to initialize TSE PCS");
  318. return -EINVAL;
  319. }
  320. }
  321. return 0;
  322. }
  323. static int socfpga_dwmac_probe(struct platform_device *pdev)
  324. {
  325. struct plat_stmmacenet_data *plat_dat;
  326. struct stmmac_resources stmmac_res;
  327. struct device *dev = &pdev->dev;
  328. int ret;
  329. struct socfpga_dwmac *dwmac;
  330. struct net_device *ndev;
  331. struct stmmac_priv *stpriv;
  332. const struct socfpga_dwmac_ops *ops;
  333. ops = device_get_match_data(&pdev->dev);
  334. if (!ops) {
  335. dev_err(&pdev->dev, "no of match data provided\n");
  336. return -EINVAL;
  337. }
  338. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  339. if (ret)
  340. return ret;
  341. plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
  342. if (IS_ERR(plat_dat))
  343. return PTR_ERR(plat_dat);
  344. dwmac = devm_kzalloc(dev, sizeof(*dwmac), GFP_KERNEL);
  345. if (!dwmac) {
  346. ret = -ENOMEM;
  347. goto err_remove_config_dt;
  348. }
  349. dwmac->stmmac_ocp_rst = devm_reset_control_get_optional(dev, "stmmaceth-ocp");
  350. if (IS_ERR(dwmac->stmmac_ocp_rst)) {
  351. ret = PTR_ERR(dwmac->stmmac_ocp_rst);
  352. dev_err(dev, "error getting reset control of ocp %d\n", ret);
  353. goto err_remove_config_dt;
  354. }
  355. reset_control_deassert(dwmac->stmmac_ocp_rst);
  356. ret = socfpga_dwmac_parse_data(dwmac, dev);
  357. if (ret) {
  358. dev_err(dev, "Unable to parse OF data\n");
  359. goto err_remove_config_dt;
  360. }
  361. dwmac->ops = ops;
  362. plat_dat->bsp_priv = dwmac;
  363. plat_dat->fix_mac_speed = socfpga_dwmac_fix_mac_speed;
  364. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  365. if (ret)
  366. goto err_remove_config_dt;
  367. ndev = platform_get_drvdata(pdev);
  368. stpriv = netdev_priv(ndev);
  369. /* The socfpga driver needs to control the stmmac reset to set the phy
  370. * mode. Create a copy of the core reset handle so it can be used by
  371. * the driver later.
  372. */
  373. dwmac->stmmac_rst = stpriv->plat->stmmac_rst;
  374. ret = ops->set_phy_mode(dwmac);
  375. if (ret)
  376. goto err_dvr_remove;
  377. return 0;
  378. err_dvr_remove:
  379. stmmac_dvr_remove(&pdev->dev);
  380. err_remove_config_dt:
  381. stmmac_remove_config_dt(pdev, plat_dat);
  382. return ret;
  383. }
  384. #ifdef CONFIG_PM_SLEEP
  385. static int socfpga_dwmac_resume(struct device *dev)
  386. {
  387. struct net_device *ndev = dev_get_drvdata(dev);
  388. struct stmmac_priv *priv = netdev_priv(ndev);
  389. struct socfpga_dwmac *dwmac_priv = get_stmmac_bsp_priv(dev);
  390. dwmac_priv->ops->set_phy_mode(priv->plat->bsp_priv);
  391. /* Before the enet controller is suspended, the phy is suspended.
  392. * This causes the phy clock to be gated. The enet controller is
  393. * resumed before the phy, so the clock is still gated "off" when
  394. * the enet controller is resumed. This code makes sure the phy
  395. * is "resumed" before reinitializing the enet controller since
  396. * the enet controller depends on an active phy clock to complete
  397. * a DMA reset. A DMA reset will "time out" if executed
  398. * with no phy clock input on the Synopsys enet controller.
  399. * Verified through Synopsys Case #8000711656.
  400. *
  401. * Note that the phy clock is also gated when the phy is isolated.
  402. * Phy "suspend" and "isolate" controls are located in phy basic
  403. * control register 0, and can be modified by the phy driver
  404. * framework.
  405. */
  406. if (ndev->phydev)
  407. phy_resume(ndev->phydev);
  408. return stmmac_resume(dev);
  409. }
  410. #endif /* CONFIG_PM_SLEEP */
  411. static int __maybe_unused socfpga_dwmac_runtime_suspend(struct device *dev)
  412. {
  413. struct net_device *ndev = dev_get_drvdata(dev);
  414. struct stmmac_priv *priv = netdev_priv(ndev);
  415. stmmac_bus_clks_config(priv, false);
  416. return 0;
  417. }
  418. static int __maybe_unused socfpga_dwmac_runtime_resume(struct device *dev)
  419. {
  420. struct net_device *ndev = dev_get_drvdata(dev);
  421. struct stmmac_priv *priv = netdev_priv(ndev);
  422. return stmmac_bus_clks_config(priv, true);
  423. }
  424. static const struct dev_pm_ops socfpga_dwmac_pm_ops = {
  425. SET_SYSTEM_SLEEP_PM_OPS(stmmac_suspend, socfpga_dwmac_resume)
  426. SET_RUNTIME_PM_OPS(socfpga_dwmac_runtime_suspend, socfpga_dwmac_runtime_resume, NULL)
  427. };
  428. static const struct socfpga_dwmac_ops socfpga_gen5_ops = {
  429. .set_phy_mode = socfpga_gen5_set_phy_mode,
  430. };
  431. static const struct socfpga_dwmac_ops socfpga_gen10_ops = {
  432. .set_phy_mode = socfpga_gen10_set_phy_mode,
  433. };
  434. static const struct of_device_id socfpga_dwmac_match[] = {
  435. { .compatible = "altr,socfpga-stmmac", .data = &socfpga_gen5_ops },
  436. { .compatible = "altr,socfpga-stmmac-a10-s10", .data = &socfpga_gen10_ops },
  437. { }
  438. };
  439. MODULE_DEVICE_TABLE(of, socfpga_dwmac_match);
  440. static struct platform_driver socfpga_dwmac_driver = {
  441. .probe = socfpga_dwmac_probe,
  442. .remove = stmmac_pltfr_remove,
  443. .driver = {
  444. .name = "socfpga-dwmac",
  445. .pm = &socfpga_dwmac_pm_ops,
  446. .of_match_table = socfpga_dwmac_match,
  447. },
  448. };
  449. module_platform_driver(socfpga_dwmac_driver);
  450. MODULE_LICENSE("GPL v2");