dwmac-meson8b.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Amlogic Meson8b, Meson8m2 and GXBB DWMAC glue layer
  4. *
  5. * Copyright (C) 2016 Martin Blumenstingl <[email protected]>
  6. */
  7. #include <linux/bitfield.h>
  8. #include <linux/clk.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/device.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/io.h>
  13. #include <linux/ioport.h>
  14. #include <linux/module.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_net.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/stmmac.h>
  20. #include "stmmac_platform.h"
  21. #define PRG_ETH0 0x0
  22. #define PRG_ETH0_RGMII_MODE BIT(0)
  23. #define PRG_ETH0_EXT_PHY_MODE_MASK GENMASK(2, 0)
  24. #define PRG_ETH0_EXT_RGMII_MODE 1
  25. #define PRG_ETH0_EXT_RMII_MODE 4
  26. /* mux to choose between fclk_div2 (bit unset) and mpll2 (bit set) */
  27. #define PRG_ETH0_CLK_M250_SEL_MASK GENMASK(4, 4)
  28. /* TX clock delay in ns = "8ns / 4 * tx_dly_val" (where 8ns are exactly one
  29. * cycle of the 125MHz RGMII TX clock):
  30. * 0ns = 0x0, 2ns = 0x1, 4ns = 0x2, 6ns = 0x3
  31. */
  32. #define PRG_ETH0_TXDLY_MASK GENMASK(6, 5)
  33. /* divider for the result of m250_sel */
  34. #define PRG_ETH0_CLK_M250_DIV_SHIFT 7
  35. #define PRG_ETH0_CLK_M250_DIV_WIDTH 3
  36. #define PRG_ETH0_RGMII_TX_CLK_EN 10
  37. #define PRG_ETH0_INVERTED_RMII_CLK BIT(11)
  38. #define PRG_ETH0_TX_AND_PHY_REF_CLK BIT(12)
  39. /* Bypass (= 0, the signal from the GPIO input directly connects to the
  40. * internal sampling) or enable (= 1) the internal logic for RXEN and RXD[3:0]
  41. * timing tuning.
  42. */
  43. #define PRG_ETH0_ADJ_ENABLE BIT(13)
  44. /* Controls whether the RXEN and RXD[3:0] signals should be aligned with the
  45. * input RX rising/falling edge and sent to the Ethernet internals. This sets
  46. * the automatically delay and skew automatically (internally).
  47. */
  48. #define PRG_ETH0_ADJ_SETUP BIT(14)
  49. /* An internal counter based on the "timing-adjustment" clock. The counter is
  50. * cleared on both, the falling and rising edge of the RX_CLK. This selects the
  51. * delay (= the counter value) when to start sampling RXEN and RXD[3:0].
  52. */
  53. #define PRG_ETH0_ADJ_DELAY GENMASK(19, 15)
  54. /* Adjusts the skew between each bit of RXEN and RXD[3:0]. If a signal has a
  55. * large input delay, the bit for that signal (RXEN = bit 0, RXD[3] = bit 1,
  56. * ...) can be configured to be 1 to compensate for a delay of about 1ns.
  57. */
  58. #define PRG_ETH0_ADJ_SKEW GENMASK(24, 20)
  59. #define PRG_ETH1 0x4
  60. /* Defined for adding a delay to the input RX_CLK for better timing.
  61. * Each step is 200ps. These bits are used with external RGMII PHYs
  62. * because RGMII RX only has the small window. cfg_rxclk_dly can
  63. * adjust the window between RX_CLK and RX_DATA and improve the stability
  64. * of "rx data valid".
  65. */
  66. #define PRG_ETH1_CFG_RXCLK_DLY GENMASK(19, 16)
  67. struct meson8b_dwmac;
  68. struct meson8b_dwmac_data {
  69. int (*set_phy_mode)(struct meson8b_dwmac *dwmac);
  70. bool has_prg_eth1_rgmii_rx_delay;
  71. };
  72. struct meson8b_dwmac {
  73. struct device *dev;
  74. void __iomem *regs;
  75. const struct meson8b_dwmac_data *data;
  76. phy_interface_t phy_mode;
  77. struct clk *rgmii_tx_clk;
  78. u32 tx_delay_ns;
  79. u32 rx_delay_ps;
  80. struct clk *timing_adj_clk;
  81. };
  82. struct meson8b_dwmac_clk_configs {
  83. struct clk_mux m250_mux;
  84. struct clk_divider m250_div;
  85. struct clk_fixed_factor fixed_div2;
  86. struct clk_gate rgmii_tx_en;
  87. };
  88. static void meson8b_dwmac_mask_bits(struct meson8b_dwmac *dwmac, u32 reg,
  89. u32 mask, u32 value)
  90. {
  91. u32 data;
  92. data = readl(dwmac->regs + reg);
  93. data &= ~mask;
  94. data |= (value & mask);
  95. writel(data, dwmac->regs + reg);
  96. }
  97. static struct clk *meson8b_dwmac_register_clk(struct meson8b_dwmac *dwmac,
  98. const char *name_suffix,
  99. const struct clk_parent_data *parents,
  100. int num_parents,
  101. const struct clk_ops *ops,
  102. struct clk_hw *hw)
  103. {
  104. struct clk_init_data init = { };
  105. char clk_name[32];
  106. snprintf(clk_name, sizeof(clk_name), "%s#%s", dev_name(dwmac->dev),
  107. name_suffix);
  108. init.name = clk_name;
  109. init.ops = ops;
  110. init.flags = CLK_SET_RATE_PARENT;
  111. init.parent_data = parents;
  112. init.num_parents = num_parents;
  113. hw->init = &init;
  114. return devm_clk_register(dwmac->dev, hw);
  115. }
  116. static int meson8b_init_rgmii_tx_clk(struct meson8b_dwmac *dwmac)
  117. {
  118. struct clk *clk;
  119. struct device *dev = dwmac->dev;
  120. static const struct clk_parent_data mux_parents[] = {
  121. { .fw_name = "clkin0", },
  122. { .index = -1, },
  123. };
  124. static const struct clk_div_table div_table[] = {
  125. { .div = 2, .val = 2, },
  126. { .div = 3, .val = 3, },
  127. { .div = 4, .val = 4, },
  128. { .div = 5, .val = 5, },
  129. { .div = 6, .val = 6, },
  130. { .div = 7, .val = 7, },
  131. { /* end of array */ }
  132. };
  133. struct meson8b_dwmac_clk_configs *clk_configs;
  134. struct clk_parent_data parent_data = { };
  135. clk_configs = devm_kzalloc(dev, sizeof(*clk_configs), GFP_KERNEL);
  136. if (!clk_configs)
  137. return -ENOMEM;
  138. clk_configs->m250_mux.reg = dwmac->regs + PRG_ETH0;
  139. clk_configs->m250_mux.shift = __ffs(PRG_ETH0_CLK_M250_SEL_MASK);
  140. clk_configs->m250_mux.mask = PRG_ETH0_CLK_M250_SEL_MASK >>
  141. clk_configs->m250_mux.shift;
  142. clk = meson8b_dwmac_register_clk(dwmac, "m250_sel", mux_parents,
  143. ARRAY_SIZE(mux_parents), &clk_mux_ops,
  144. &clk_configs->m250_mux.hw);
  145. if (WARN_ON(IS_ERR(clk)))
  146. return PTR_ERR(clk);
  147. parent_data.hw = &clk_configs->m250_mux.hw;
  148. clk_configs->m250_div.reg = dwmac->regs + PRG_ETH0;
  149. clk_configs->m250_div.shift = PRG_ETH0_CLK_M250_DIV_SHIFT;
  150. clk_configs->m250_div.width = PRG_ETH0_CLK_M250_DIV_WIDTH;
  151. clk_configs->m250_div.table = div_table;
  152. clk_configs->m250_div.flags = CLK_DIVIDER_ALLOW_ZERO |
  153. CLK_DIVIDER_ROUND_CLOSEST;
  154. clk = meson8b_dwmac_register_clk(dwmac, "m250_div", &parent_data, 1,
  155. &clk_divider_ops,
  156. &clk_configs->m250_div.hw);
  157. if (WARN_ON(IS_ERR(clk)))
  158. return PTR_ERR(clk);
  159. parent_data.hw = &clk_configs->m250_div.hw;
  160. clk_configs->fixed_div2.mult = 1;
  161. clk_configs->fixed_div2.div = 2;
  162. clk = meson8b_dwmac_register_clk(dwmac, "fixed_div2", &parent_data, 1,
  163. &clk_fixed_factor_ops,
  164. &clk_configs->fixed_div2.hw);
  165. if (WARN_ON(IS_ERR(clk)))
  166. return PTR_ERR(clk);
  167. parent_data.hw = &clk_configs->fixed_div2.hw;
  168. clk_configs->rgmii_tx_en.reg = dwmac->regs + PRG_ETH0;
  169. clk_configs->rgmii_tx_en.bit_idx = PRG_ETH0_RGMII_TX_CLK_EN;
  170. clk = meson8b_dwmac_register_clk(dwmac, "rgmii_tx_en", &parent_data, 1,
  171. &clk_gate_ops,
  172. &clk_configs->rgmii_tx_en.hw);
  173. if (WARN_ON(IS_ERR(clk)))
  174. return PTR_ERR(clk);
  175. dwmac->rgmii_tx_clk = clk;
  176. return 0;
  177. }
  178. static int meson8b_set_phy_mode(struct meson8b_dwmac *dwmac)
  179. {
  180. switch (dwmac->phy_mode) {
  181. case PHY_INTERFACE_MODE_RGMII:
  182. case PHY_INTERFACE_MODE_RGMII_RXID:
  183. case PHY_INTERFACE_MODE_RGMII_ID:
  184. case PHY_INTERFACE_MODE_RGMII_TXID:
  185. /* enable RGMII mode */
  186. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  187. PRG_ETH0_RGMII_MODE,
  188. PRG_ETH0_RGMII_MODE);
  189. break;
  190. case PHY_INTERFACE_MODE_RMII:
  191. /* disable RGMII mode -> enables RMII mode */
  192. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  193. PRG_ETH0_RGMII_MODE, 0);
  194. break;
  195. default:
  196. dev_err(dwmac->dev, "fail to set phy-mode %s\n",
  197. phy_modes(dwmac->phy_mode));
  198. return -EINVAL;
  199. }
  200. return 0;
  201. }
  202. static int meson_axg_set_phy_mode(struct meson8b_dwmac *dwmac)
  203. {
  204. switch (dwmac->phy_mode) {
  205. case PHY_INTERFACE_MODE_RGMII:
  206. case PHY_INTERFACE_MODE_RGMII_RXID:
  207. case PHY_INTERFACE_MODE_RGMII_ID:
  208. case PHY_INTERFACE_MODE_RGMII_TXID:
  209. /* enable RGMII mode */
  210. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  211. PRG_ETH0_EXT_PHY_MODE_MASK,
  212. PRG_ETH0_EXT_RGMII_MODE);
  213. break;
  214. case PHY_INTERFACE_MODE_RMII:
  215. /* disable RGMII mode -> enables RMII mode */
  216. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  217. PRG_ETH0_EXT_PHY_MODE_MASK,
  218. PRG_ETH0_EXT_RMII_MODE);
  219. break;
  220. default:
  221. dev_err(dwmac->dev, "fail to set phy-mode %s\n",
  222. phy_modes(dwmac->phy_mode));
  223. return -EINVAL;
  224. }
  225. return 0;
  226. }
  227. static int meson8b_devm_clk_prepare_enable(struct meson8b_dwmac *dwmac,
  228. struct clk *clk)
  229. {
  230. int ret;
  231. ret = clk_prepare_enable(clk);
  232. if (ret)
  233. return ret;
  234. return devm_add_action_or_reset(dwmac->dev,
  235. (void(*)(void *))clk_disable_unprepare,
  236. clk);
  237. }
  238. static int meson8b_init_rgmii_delays(struct meson8b_dwmac *dwmac)
  239. {
  240. u32 tx_dly_config, rx_adj_config, cfg_rxclk_dly, delay_config;
  241. int ret;
  242. rx_adj_config = 0;
  243. cfg_rxclk_dly = 0;
  244. tx_dly_config = FIELD_PREP(PRG_ETH0_TXDLY_MASK,
  245. dwmac->tx_delay_ns >> 1);
  246. if (dwmac->data->has_prg_eth1_rgmii_rx_delay)
  247. cfg_rxclk_dly = FIELD_PREP(PRG_ETH1_CFG_RXCLK_DLY,
  248. dwmac->rx_delay_ps / 200);
  249. else if (dwmac->rx_delay_ps == 2000)
  250. rx_adj_config = PRG_ETH0_ADJ_ENABLE | PRG_ETH0_ADJ_SETUP;
  251. switch (dwmac->phy_mode) {
  252. case PHY_INTERFACE_MODE_RGMII:
  253. delay_config = tx_dly_config | rx_adj_config;
  254. break;
  255. case PHY_INTERFACE_MODE_RGMII_RXID:
  256. delay_config = tx_dly_config;
  257. cfg_rxclk_dly = 0;
  258. break;
  259. case PHY_INTERFACE_MODE_RGMII_TXID:
  260. delay_config = rx_adj_config;
  261. break;
  262. case PHY_INTERFACE_MODE_RGMII_ID:
  263. case PHY_INTERFACE_MODE_RMII:
  264. delay_config = 0;
  265. cfg_rxclk_dly = 0;
  266. break;
  267. default:
  268. dev_err(dwmac->dev, "unsupported phy-mode %s\n",
  269. phy_modes(dwmac->phy_mode));
  270. return -EINVAL;
  271. }
  272. if (delay_config & PRG_ETH0_ADJ_ENABLE) {
  273. if (!dwmac->timing_adj_clk) {
  274. dev_err(dwmac->dev,
  275. "The timing-adjustment clock is mandatory for the RX delay re-timing\n");
  276. return -EINVAL;
  277. }
  278. /* The timing adjustment logic is driven by a separate clock */
  279. ret = meson8b_devm_clk_prepare_enable(dwmac,
  280. dwmac->timing_adj_clk);
  281. if (ret) {
  282. dev_err(dwmac->dev,
  283. "Failed to enable the timing-adjustment clock\n");
  284. return ret;
  285. }
  286. }
  287. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0, PRG_ETH0_TXDLY_MASK |
  288. PRG_ETH0_ADJ_ENABLE | PRG_ETH0_ADJ_SETUP |
  289. PRG_ETH0_ADJ_DELAY | PRG_ETH0_ADJ_SKEW,
  290. delay_config);
  291. meson8b_dwmac_mask_bits(dwmac, PRG_ETH1, PRG_ETH1_CFG_RXCLK_DLY,
  292. cfg_rxclk_dly);
  293. return 0;
  294. }
  295. static int meson8b_init_prg_eth(struct meson8b_dwmac *dwmac)
  296. {
  297. int ret;
  298. if (phy_interface_mode_is_rgmii(dwmac->phy_mode)) {
  299. /* only relevant for RMII mode -> disable in RGMII mode */
  300. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  301. PRG_ETH0_INVERTED_RMII_CLK, 0);
  302. /* Configure the 125MHz RGMII TX clock, the IP block changes
  303. * the output automatically (= without us having to configure
  304. * a register) based on the line-speed (125MHz for Gbit speeds,
  305. * 25MHz for 100Mbit/s and 2.5MHz for 10Mbit/s).
  306. */
  307. ret = clk_set_rate(dwmac->rgmii_tx_clk, 125 * 1000 * 1000);
  308. if (ret) {
  309. dev_err(dwmac->dev,
  310. "failed to set RGMII TX clock\n");
  311. return ret;
  312. }
  313. ret = meson8b_devm_clk_prepare_enable(dwmac,
  314. dwmac->rgmii_tx_clk);
  315. if (ret) {
  316. dev_err(dwmac->dev,
  317. "failed to enable the RGMII TX clock\n");
  318. return ret;
  319. }
  320. } else {
  321. /* invert internal clk_rmii_i to generate 25/2.5 tx_rx_clk */
  322. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0,
  323. PRG_ETH0_INVERTED_RMII_CLK,
  324. PRG_ETH0_INVERTED_RMII_CLK);
  325. }
  326. /* enable TX_CLK and PHY_REF_CLK generator */
  327. meson8b_dwmac_mask_bits(dwmac, PRG_ETH0, PRG_ETH0_TX_AND_PHY_REF_CLK,
  328. PRG_ETH0_TX_AND_PHY_REF_CLK);
  329. return 0;
  330. }
  331. static int meson8b_dwmac_probe(struct platform_device *pdev)
  332. {
  333. struct plat_stmmacenet_data *plat_dat;
  334. struct stmmac_resources stmmac_res;
  335. struct meson8b_dwmac *dwmac;
  336. int ret;
  337. ret = stmmac_get_platform_resources(pdev, &stmmac_res);
  338. if (ret)
  339. return ret;
  340. plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
  341. if (IS_ERR(plat_dat))
  342. return PTR_ERR(plat_dat);
  343. dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
  344. if (!dwmac) {
  345. ret = -ENOMEM;
  346. goto err_remove_config_dt;
  347. }
  348. dwmac->data = (const struct meson8b_dwmac_data *)
  349. of_device_get_match_data(&pdev->dev);
  350. if (!dwmac->data) {
  351. ret = -EINVAL;
  352. goto err_remove_config_dt;
  353. }
  354. dwmac->regs = devm_platform_ioremap_resource(pdev, 1);
  355. if (IS_ERR(dwmac->regs)) {
  356. ret = PTR_ERR(dwmac->regs);
  357. goto err_remove_config_dt;
  358. }
  359. dwmac->dev = &pdev->dev;
  360. ret = of_get_phy_mode(pdev->dev.of_node, &dwmac->phy_mode);
  361. if (ret) {
  362. dev_err(&pdev->dev, "missing phy-mode property\n");
  363. goto err_remove_config_dt;
  364. }
  365. /* use 2ns as fallback since this value was previously hardcoded */
  366. if (of_property_read_u32(pdev->dev.of_node, "amlogic,tx-delay-ns",
  367. &dwmac->tx_delay_ns))
  368. dwmac->tx_delay_ns = 2;
  369. /* RX delay defaults to 0ps since this is what many boards use */
  370. if (of_property_read_u32(pdev->dev.of_node, "rx-internal-delay-ps",
  371. &dwmac->rx_delay_ps)) {
  372. if (!of_property_read_u32(pdev->dev.of_node,
  373. "amlogic,rx-delay-ns",
  374. &dwmac->rx_delay_ps))
  375. /* convert ns to ps */
  376. dwmac->rx_delay_ps *= 1000;
  377. }
  378. if (dwmac->data->has_prg_eth1_rgmii_rx_delay) {
  379. if (dwmac->rx_delay_ps > 3000 || dwmac->rx_delay_ps % 200) {
  380. dev_err(dwmac->dev,
  381. "The RGMII RX delay range is 0..3000ps in 200ps steps");
  382. ret = -EINVAL;
  383. goto err_remove_config_dt;
  384. }
  385. } else {
  386. if (dwmac->rx_delay_ps != 0 && dwmac->rx_delay_ps != 2000) {
  387. dev_err(dwmac->dev,
  388. "The only allowed RGMII RX delays values are: 0ps, 2000ps");
  389. ret = -EINVAL;
  390. goto err_remove_config_dt;
  391. }
  392. }
  393. dwmac->timing_adj_clk = devm_clk_get_optional(dwmac->dev,
  394. "timing-adjustment");
  395. if (IS_ERR(dwmac->timing_adj_clk)) {
  396. ret = PTR_ERR(dwmac->timing_adj_clk);
  397. goto err_remove_config_dt;
  398. }
  399. ret = meson8b_init_rgmii_delays(dwmac);
  400. if (ret)
  401. goto err_remove_config_dt;
  402. ret = meson8b_init_rgmii_tx_clk(dwmac);
  403. if (ret)
  404. goto err_remove_config_dt;
  405. ret = dwmac->data->set_phy_mode(dwmac);
  406. if (ret)
  407. goto err_remove_config_dt;
  408. ret = meson8b_init_prg_eth(dwmac);
  409. if (ret)
  410. goto err_remove_config_dt;
  411. plat_dat->bsp_priv = dwmac;
  412. ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  413. if (ret)
  414. goto err_remove_config_dt;
  415. return 0;
  416. err_remove_config_dt:
  417. stmmac_remove_config_dt(pdev, plat_dat);
  418. return ret;
  419. }
  420. static const struct meson8b_dwmac_data meson8b_dwmac_data = {
  421. .set_phy_mode = meson8b_set_phy_mode,
  422. .has_prg_eth1_rgmii_rx_delay = false,
  423. };
  424. static const struct meson8b_dwmac_data meson_axg_dwmac_data = {
  425. .set_phy_mode = meson_axg_set_phy_mode,
  426. .has_prg_eth1_rgmii_rx_delay = false,
  427. };
  428. static const struct meson8b_dwmac_data meson_g12a_dwmac_data = {
  429. .set_phy_mode = meson_axg_set_phy_mode,
  430. .has_prg_eth1_rgmii_rx_delay = true,
  431. };
  432. static const struct of_device_id meson8b_dwmac_match[] = {
  433. {
  434. .compatible = "amlogic,meson8b-dwmac",
  435. .data = &meson8b_dwmac_data,
  436. },
  437. {
  438. .compatible = "amlogic,meson8m2-dwmac",
  439. .data = &meson8b_dwmac_data,
  440. },
  441. {
  442. .compatible = "amlogic,meson-gxbb-dwmac",
  443. .data = &meson8b_dwmac_data,
  444. },
  445. {
  446. .compatible = "amlogic,meson-axg-dwmac",
  447. .data = &meson_axg_dwmac_data,
  448. },
  449. {
  450. .compatible = "amlogic,meson-g12a-dwmac",
  451. .data = &meson_g12a_dwmac_data,
  452. },
  453. { }
  454. };
  455. MODULE_DEVICE_TABLE(of, meson8b_dwmac_match);
  456. static struct platform_driver meson8b_dwmac_driver = {
  457. .probe = meson8b_dwmac_probe,
  458. .remove = stmmac_pltfr_remove,
  459. .driver = {
  460. .name = "meson8b-dwmac",
  461. .pm = &stmmac_pltfr_pm_ops,
  462. .of_match_table = meson8b_dwmac_match,
  463. },
  464. };
  465. module_platform_driver(meson8b_dwmac_driver);
  466. MODULE_AUTHOR("Martin Blumenstingl <[email protected]>");
  467. MODULE_DESCRIPTION("Amlogic Meson8b, Meson8m2 and GXBB DWMAC glue layer");
  468. MODULE_LICENSE("GPL v2");