smsc9420.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /***************************************************************************
  3. *
  4. * Copyright (C) 2007,2008 SMSC
  5. *
  6. ***************************************************************************
  7. */
  8. #ifndef _SMSC9420_H
  9. #define _SMSC9420_H
  10. #define TX_RING_SIZE (32)
  11. #define RX_RING_SIZE (128)
  12. /* interrupt deassertion in multiples of 10us */
  13. #define INT_DEAS_TIME (50)
  14. #define SMSC_BAR (3)
  15. #ifdef __BIG_ENDIAN
  16. /* Register set is duplicated for BE at an offset of 0x200 */
  17. #define LAN9420_CPSR_ENDIAN_OFFSET (0x200)
  18. #else
  19. #define LAN9420_CPSR_ENDIAN_OFFSET (0)
  20. #endif
  21. #define PCI_VENDOR_ID_9420 (0x1055)
  22. #define PCI_DEVICE_ID_9420 (0xE420)
  23. #define LAN_REGISTER_EXTENT (0x400)
  24. #define SMSC9420_EEPROM_SIZE ((u32)11)
  25. #define SMSC9420_EEPROM_MAGIC (0x9420)
  26. #define PKT_BUF_SZ (VLAN_ETH_FRAME_LEN + NET_IP_ALIGN + 4)
  27. /***********************************************/
  28. /* DMA Controller Control and Status Registers */
  29. /***********************************************/
  30. #define BUS_MODE (0x00)
  31. #define BUS_MODE_SWR_ (BIT(0))
  32. #define BUS_MODE_DMA_BURST_LENGTH_1 (BIT(8))
  33. #define BUS_MODE_DMA_BURST_LENGTH_2 (BIT(9))
  34. #define BUS_MODE_DMA_BURST_LENGTH_4 (BIT(10))
  35. #define BUS_MODE_DMA_BURST_LENGTH_8 (BIT(11))
  36. #define BUS_MODE_DMA_BURST_LENGTH_16 (BIT(12))
  37. #define BUS_MODE_DMA_BURST_LENGTH_32 (BIT(13))
  38. #define BUS_MODE_DBO_ (BIT(20))
  39. #define TX_POLL_DEMAND (0x04)
  40. #define RX_POLL_DEMAND (0x08)
  41. #define RX_BASE_ADDR (0x0C)
  42. #define TX_BASE_ADDR (0x10)
  43. #define DMAC_STATUS (0x14)
  44. #define DMAC_STS_TS_ (7 << 20)
  45. #define DMAC_STS_RS_ (7 << 17)
  46. #define DMAC_STS_NIS_ (BIT(16))
  47. #define DMAC_STS_AIS_ (BIT(15))
  48. #define DMAC_STS_RWT_ (BIT(9))
  49. #define DMAC_STS_RXPS_ (BIT(8))
  50. #define DMAC_STS_RXBU_ (BIT(7))
  51. #define DMAC_STS_RX_ (BIT(6))
  52. #define DMAC_STS_TXUNF_ (BIT(5))
  53. #define DMAC_STS_TXBU_ (BIT(2))
  54. #define DMAC_STS_TXPS_ (BIT(1))
  55. #define DMAC_STS_TX_ (BIT(0))
  56. #define DMAC_CONTROL (0x18)
  57. #define DMAC_CONTROL_TTM_ (BIT(22))
  58. #define DMAC_CONTROL_SF_ (BIT(21))
  59. #define DMAC_CONTROL_ST_ (BIT(13))
  60. #define DMAC_CONTROL_OSF_ (BIT(2))
  61. #define DMAC_CONTROL_SR_ (BIT(1))
  62. #define DMAC_INTR_ENA (0x1C)
  63. #define DMAC_INTR_ENA_NIS_ (BIT(16))
  64. #define DMAC_INTR_ENA_AIS_ (BIT(15))
  65. #define DMAC_INTR_ENA_RWT_ (BIT(9))
  66. #define DMAC_INTR_ENA_RXPS_ (BIT(8))
  67. #define DMAC_INTR_ENA_RXBU_ (BIT(7))
  68. #define DMAC_INTR_ENA_RX_ (BIT(6))
  69. #define DMAC_INTR_ENA_TXBU_ (BIT(2))
  70. #define DMAC_INTR_ENA_TXPS_ (BIT(1))
  71. #define DMAC_INTR_ENA_TX_ (BIT(0))
  72. #define MISS_FRAME_CNTR (0x20)
  73. #define TX_BUFF_ADDR (0x50)
  74. #define RX_BUFF_ADDR (0x54)
  75. /* Transmit Descriptor Bit Defs */
  76. #define TDES0_OWN_ (0x80000000)
  77. #define TDES0_ERROR_SUMMARY_ (0x00008000)
  78. #define TDES0_LOSS_OF_CARRIER_ (0x00000800)
  79. #define TDES0_NO_CARRIER_ (0x00000400)
  80. #define TDES0_LATE_COLLISION_ (0x00000200)
  81. #define TDES0_EXCESSIVE_COLLISIONS_ (0x00000100)
  82. #define TDES0_HEARTBEAT_FAIL_ (0x00000080)
  83. #define TDES0_COLLISION_COUNT_MASK_ (0x00000078)
  84. #define TDES0_COLLISION_COUNT_SHFT_ (3)
  85. #define TDES0_EXCESSIVE_DEFERRAL_ (0x00000004)
  86. #define TDES0_DEFERRED_ (0x00000001)
  87. #define TDES1_IC_ 0x80000000
  88. #define TDES1_LS_ 0x40000000
  89. #define TDES1_FS_ 0x20000000
  90. #define TDES1_TXCSEN_ 0x08000000
  91. #define TDES1_TER_ (BIT(25))
  92. #define TDES1_TCH_ 0x01000000
  93. /* Receive Descriptor 0 Bit Defs */
  94. #define RDES0_OWN_ (0x80000000)
  95. #define RDES0_FRAME_LENGTH_MASK_ (0x07FF0000)
  96. #define RDES0_FRAME_LENGTH_SHFT_ (16)
  97. #define RDES0_ERROR_SUMMARY_ (0x00008000)
  98. #define RDES0_DESCRIPTOR_ERROR_ (0x00004000)
  99. #define RDES0_LENGTH_ERROR_ (0x00001000)
  100. #define RDES0_RUNT_FRAME_ (0x00000800)
  101. #define RDES0_MULTICAST_FRAME_ (0x00000400)
  102. #define RDES0_FIRST_DESCRIPTOR_ (0x00000200)
  103. #define RDES0_LAST_DESCRIPTOR_ (0x00000100)
  104. #define RDES0_FRAME_TOO_LONG_ (0x00000080)
  105. #define RDES0_COLLISION_SEEN_ (0x00000040)
  106. #define RDES0_FRAME_TYPE_ (0x00000020)
  107. #define RDES0_WATCHDOG_TIMEOUT_ (0x00000010)
  108. #define RDES0_MII_ERROR_ (0x00000008)
  109. #define RDES0_DRIBBLING_BIT_ (0x00000004)
  110. #define RDES0_CRC_ERROR_ (0x00000002)
  111. /* Receive Descriptor 1 Bit Defs */
  112. #define RDES1_RER_ (0x02000000)
  113. /***********************************************/
  114. /* MAC Control and Status Registers */
  115. /***********************************************/
  116. #define MAC_CR (0x80)
  117. #define MAC_CR_RXALL_ (0x80000000)
  118. #define MAC_CR_DIS_RXOWN_ (0x00800000)
  119. #define MAC_CR_LOOPBK_ (0x00200000)
  120. #define MAC_CR_FDPX_ (0x00100000)
  121. #define MAC_CR_MCPAS_ (0x00080000)
  122. #define MAC_CR_PRMS_ (0x00040000)
  123. #define MAC_CR_INVFILT_ (0x00020000)
  124. #define MAC_CR_PASSBAD_ (0x00010000)
  125. #define MAC_CR_HFILT_ (0x00008000)
  126. #define MAC_CR_HPFILT_ (0x00002000)
  127. #define MAC_CR_LCOLL_ (0x00001000)
  128. #define MAC_CR_DIS_BCAST_ (0x00000800)
  129. #define MAC_CR_DIS_RTRY_ (0x00000400)
  130. #define MAC_CR_PADSTR_ (0x00000100)
  131. #define MAC_CR_BOLMT_MSK (0x000000C0)
  132. #define MAC_CR_MFCHK_ (0x00000020)
  133. #define MAC_CR_TXEN_ (0x00000008)
  134. #define MAC_CR_RXEN_ (0x00000004)
  135. #define ADDRH (0x84)
  136. #define ADDRL (0x88)
  137. #define HASHH (0x8C)
  138. #define HASHL (0x90)
  139. #define MII_ACCESS (0x94)
  140. #define MII_ACCESS_MII_BUSY_ (0x00000001)
  141. #define MII_ACCESS_MII_WRITE_ (0x00000002)
  142. #define MII_ACCESS_MII_READ_ (0x00000000)
  143. #define MII_ACCESS_INDX_MSK_ (0x000007C0)
  144. #define MII_ACCESS_PHYADDR_MSK_ (0x0000F8C0)
  145. #define MII_ACCESS_INDX_SHFT_CNT (6)
  146. #define MII_ACCESS_PHYADDR_SHFT_CNT (11)
  147. #define MII_DATA (0x98)
  148. #define FLOW (0x9C)
  149. #define VLAN1 (0xA0)
  150. #define VLAN2 (0xA4)
  151. #define WUFF (0xA8)
  152. #define WUCSR (0xAC)
  153. #define COE_CR (0xB0)
  154. #define TX_COE_EN (0x00010000)
  155. #define RX_COE_MODE (0x00000002)
  156. #define RX_COE_EN (0x00000001)
  157. /***********************************************/
  158. /* System Control and Status Registers */
  159. /***********************************************/
  160. #define ID_REV (0xC0)
  161. #define INT_CTL (0xC4)
  162. #define INT_CTL_SW_INT_EN_ (0x00008000)
  163. #define INT_CTL_SBERR_INT_EN_ (1 << 12)
  164. #define INT_CTL_MBERR_INT_EN_ (1 << 13)
  165. #define INT_CTL_GPT_INT_EN_ (0x00000008)
  166. #define INT_CTL_PHY_INT_EN_ (0x00000004)
  167. #define INT_CTL_WAKE_INT_EN_ (0x00000002)
  168. #define INT_STAT (0xC8)
  169. #define INT_STAT_SW_INT_ (1 << 15)
  170. #define INT_STAT_MBERR_INT_ (1 << 13)
  171. #define INT_STAT_SBERR_INT_ (1 << 12)
  172. #define INT_STAT_GPT_INT_ (1 << 3)
  173. #define INT_STAT_PHY_INT_ (0x00000004)
  174. #define INT_STAT_WAKE_INT_ (0x00000002)
  175. #define INT_STAT_DMAC_INT_ (0x00000001)
  176. #define INT_CFG (0xCC)
  177. #define INT_CFG_IRQ_INT_ (0x00080000)
  178. #define INT_CFG_IRQ_EN_ (0x00040000)
  179. #define INT_CFG_INT_DEAS_CLR_ (0x00000200)
  180. #define INT_CFG_INT_DEAS_MASK (0x000000FF)
  181. #define GPIO_CFG (0xD0)
  182. #define GPIO_CFG_LED_3_ (0x40000000)
  183. #define GPIO_CFG_LED_2_ (0x20000000)
  184. #define GPIO_CFG_LED_1_ (0x10000000)
  185. #define GPIO_CFG_EEPR_EN_ (0x00700000)
  186. #define GPT_CFG (0xD4)
  187. #define GPT_CFG_TIMER_EN_ (0x20000000)
  188. #define GPT_CNT (0xD8)
  189. #define BUS_CFG (0xDC)
  190. #define BUS_CFG_RXTXWEIGHT_1_1 (0 << 25)
  191. #define BUS_CFG_RXTXWEIGHT_2_1 (1 << 25)
  192. #define BUS_CFG_RXTXWEIGHT_3_1 (2 << 25)
  193. #define BUS_CFG_RXTXWEIGHT_4_1 (3 << 25)
  194. #define PMT_CTRL (0xE0)
  195. #define FREE_RUN (0xF4)
  196. #define E2P_CMD (0xF8)
  197. #define E2P_CMD_EPC_BUSY_ (0x80000000)
  198. #define E2P_CMD_EPC_CMD_ (0x70000000)
  199. #define E2P_CMD_EPC_CMD_READ_ (0x00000000)
  200. #define E2P_CMD_EPC_CMD_EWDS_ (0x10000000)
  201. #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000)
  202. #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000)
  203. #define E2P_CMD_EPC_CMD_WRAL_ (0x40000000)
  204. #define E2P_CMD_EPC_CMD_ERASE_ (0x50000000)
  205. #define E2P_CMD_EPC_CMD_ERAL_ (0x60000000)
  206. #define E2P_CMD_EPC_CMD_RELOAD_ (0x70000000)
  207. #define E2P_CMD_EPC_TIMEOUT_ (0x00000200)
  208. #define E2P_CMD_MAC_ADDR_LOADED_ (0x00000100)
  209. #define E2P_CMD_EPC_ADDR_ (0x000000FF)
  210. #define E2P_DATA (0xFC)
  211. #define E2P_DATA_EEPROM_DATA_ (0x000000FF)
  212. #endif /* _SMSC9420_H */