smc911x.h 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*------------------------------------------------------------------------
  3. . smc911x.h - macros for SMSC's LAN911{5,6,7,8} single-chip Ethernet device.
  4. .
  5. . Copyright (C) 2005 Sensoria Corp.
  6. . Derived from the unified SMC91x driver by Nicolas Pitre
  7. .
  8. .
  9. . Information contained in this file was obtained from the LAN9118
  10. . manual from SMC. To get a copy, if you really want one, you can find
  11. . information under www.smsc.com.
  12. .
  13. . Authors
  14. . Dustin McIntire <[email protected]>
  15. .
  16. ---------------------------------------------------------------------------*/
  17. #ifndef _SMC911X_H_
  18. #define _SMC911X_H_
  19. #include <linux/smc911x.h>
  20. /*
  21. * Use the DMA feature on PXA chips
  22. */
  23. #ifdef CONFIG_ARCH_PXA
  24. #define SMC_USE_PXA_DMA 1
  25. #define SMC_USE_16BIT 0
  26. #define SMC_USE_32BIT 1
  27. #define SMC_IRQ_SENSE IRQF_TRIGGER_FALLING
  28. #elif defined(CONFIG_SH_MAGIC_PANEL_R2)
  29. #define SMC_USE_16BIT 0
  30. #define SMC_USE_32BIT 1
  31. #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
  32. #elif defined(CONFIG_ARCH_OMAP3)
  33. #define SMC_USE_16BIT 0
  34. #define SMC_USE_32BIT 1
  35. #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
  36. #define SMC_MEM_RESERVED 1
  37. #elif defined(CONFIG_ARCH_OMAP2)
  38. #define SMC_USE_16BIT 0
  39. #define SMC_USE_32BIT 1
  40. #define SMC_IRQ_SENSE IRQF_TRIGGER_LOW
  41. #define SMC_MEM_RESERVED 1
  42. #else
  43. /*
  44. * Default configuration
  45. */
  46. #define SMC_DYNAMIC_BUS_CONFIG
  47. #endif
  48. #ifdef SMC_USE_PXA_DMA
  49. #define SMC_USE_DMA
  50. #endif
  51. /* store this information for the driver.. */
  52. struct smc911x_local {
  53. /*
  54. * If I have to wait until the DMA is finished and ready to reload a
  55. * packet, I will store the skbuff here. Then, the DMA will send it
  56. * out and free it.
  57. */
  58. struct sk_buff *pending_tx_skb;
  59. /* version/revision of the SMC911x chip */
  60. u16 version;
  61. u16 revision;
  62. /* FIFO sizes */
  63. int tx_fifo_kb;
  64. int tx_fifo_size;
  65. int rx_fifo_size;
  66. int afc_cfg;
  67. /* Contains the current active receive/phy mode */
  68. int ctl_rfduplx;
  69. int ctl_rspeed;
  70. u32 msg_enable;
  71. u32 phy_type;
  72. struct mii_if_info mii;
  73. /* work queue */
  74. struct work_struct phy_configure;
  75. int tx_throttle;
  76. spinlock_t lock;
  77. struct net_device *netdev;
  78. #ifdef SMC_USE_DMA
  79. /* DMA needs the physical address of the chip */
  80. u_long physaddr;
  81. struct dma_chan *rxdma;
  82. struct dma_chan *txdma;
  83. int rxdma_active;
  84. int txdma_active;
  85. struct sk_buff *current_rx_skb;
  86. struct sk_buff *current_tx_skb;
  87. struct device *dev;
  88. #endif
  89. void __iomem *base;
  90. #ifdef SMC_DYNAMIC_BUS_CONFIG
  91. struct smc911x_platdata cfg;
  92. #endif
  93. };
  94. /*
  95. * Define the bus width specific IO macros
  96. */
  97. #ifdef SMC_DYNAMIC_BUS_CONFIG
  98. static inline unsigned int SMC_inl(struct smc911x_local *lp, int reg)
  99. {
  100. void __iomem *ioaddr = lp->base + reg;
  101. if (lp->cfg.flags & SMC911X_USE_32BIT)
  102. return readl(ioaddr);
  103. if (lp->cfg.flags & SMC911X_USE_16BIT)
  104. return readw(ioaddr) | (readw(ioaddr + 2) << 16);
  105. BUG();
  106. }
  107. static inline void SMC_outl(unsigned int value, struct smc911x_local *lp,
  108. int reg)
  109. {
  110. void __iomem *ioaddr = lp->base + reg;
  111. if (lp->cfg.flags & SMC911X_USE_32BIT) {
  112. writel(value, ioaddr);
  113. return;
  114. }
  115. if (lp->cfg.flags & SMC911X_USE_16BIT) {
  116. writew(value & 0xffff, ioaddr);
  117. writew(value >> 16, ioaddr + 2);
  118. return;
  119. }
  120. BUG();
  121. }
  122. static inline void SMC_insl(struct smc911x_local *lp, int reg,
  123. void *addr, unsigned int count)
  124. {
  125. void __iomem *ioaddr = lp->base + reg;
  126. if (lp->cfg.flags & SMC911X_USE_32BIT) {
  127. ioread32_rep(ioaddr, addr, count);
  128. return;
  129. }
  130. if (lp->cfg.flags & SMC911X_USE_16BIT) {
  131. ioread16_rep(ioaddr, addr, count * 2);
  132. return;
  133. }
  134. BUG();
  135. }
  136. static inline void SMC_outsl(struct smc911x_local *lp, int reg,
  137. void *addr, unsigned int count)
  138. {
  139. void __iomem *ioaddr = lp->base + reg;
  140. if (lp->cfg.flags & SMC911X_USE_32BIT) {
  141. iowrite32_rep(ioaddr, addr, count);
  142. return;
  143. }
  144. if (lp->cfg.flags & SMC911X_USE_16BIT) {
  145. iowrite16_rep(ioaddr, addr, count * 2);
  146. return;
  147. }
  148. BUG();
  149. }
  150. #else
  151. #if SMC_USE_16BIT
  152. #define SMC_inl(lp, r) ((readw((lp)->base + (r)) & 0xFFFF) + (readw((lp)->base + (r) + 2) << 16))
  153. #define SMC_outl(v, lp, r) \
  154. do{ \
  155. writew(v & 0xFFFF, (lp)->base + (r)); \
  156. writew(v >> 16, (lp)->base + (r) + 2); \
  157. } while (0)
  158. #define SMC_insl(lp, r, p, l) ioread16_rep((short*)((lp)->base + (r)), p, l*2)
  159. #define SMC_outsl(lp, r, p, l) iowrite16_rep((short*)((lp)->base + (r)), p, l*2)
  160. #elif SMC_USE_32BIT
  161. #define SMC_inl(lp, r) readl((lp)->base + (r))
  162. #define SMC_outl(v, lp, r) writel(v, (lp)->base + (r))
  163. #define SMC_insl(lp, r, p, l) ioread32_rep((int*)((lp)->base + (r)), p, l)
  164. #define SMC_outsl(lp, r, p, l) iowrite32_rep((int*)((lp)->base + (r)), p, l)
  165. #endif /* SMC_USE_16BIT */
  166. #endif /* SMC_DYNAMIC_BUS_CONFIG */
  167. #ifdef SMC_USE_PXA_DMA
  168. /*
  169. * Use a DMA for RX and TX packets.
  170. */
  171. #include <linux/dma-mapping.h>
  172. static dma_addr_t rx_dmabuf, tx_dmabuf;
  173. static int rx_dmalen, tx_dmalen;
  174. static void smc911x_rx_dma_irq(void *data);
  175. static void smc911x_tx_dma_irq(void *data);
  176. #ifdef SMC_insl
  177. #undef SMC_insl
  178. #define SMC_insl(lp, r, p, l) \
  179. smc_pxa_dma_insl(lp, lp->physaddr, r, lp->rxdma, p, l)
  180. static inline void
  181. smc_pxa_dma_insl(struct smc911x_local *lp, u_long physaddr,
  182. int reg, struct dma_chan *dma, u_char *buf, int len)
  183. {
  184. struct dma_async_tx_descriptor *tx;
  185. /* 64 bit alignment is required for memory to memory DMA */
  186. if ((long)buf & 4) {
  187. *((u32 *)buf) = SMC_inl(lp, reg);
  188. buf += 4;
  189. len--;
  190. }
  191. len *= 4;
  192. rx_dmabuf = dma_map_single(lp->dev, buf, len, DMA_FROM_DEVICE);
  193. rx_dmalen = len;
  194. tx = dmaengine_prep_slave_single(dma, rx_dmabuf, rx_dmalen,
  195. DMA_DEV_TO_MEM, 0);
  196. if (tx) {
  197. tx->callback = smc911x_rx_dma_irq;
  198. tx->callback_param = lp;
  199. dmaengine_submit(tx);
  200. dma_async_issue_pending(dma);
  201. }
  202. }
  203. #endif
  204. #ifdef SMC_outsl
  205. #undef SMC_outsl
  206. #define SMC_outsl(lp, r, p, l) \
  207. smc_pxa_dma_outsl(lp, lp->physaddr, r, lp->txdma, p, l)
  208. static inline void
  209. smc_pxa_dma_outsl(struct smc911x_local *lp, u_long physaddr,
  210. int reg, struct dma_chan *dma, u_char *buf, int len)
  211. {
  212. struct dma_async_tx_descriptor *tx;
  213. /* 64 bit alignment is required for memory to memory DMA */
  214. if ((long)buf & 4) {
  215. SMC_outl(*((u32 *)buf), lp, reg);
  216. buf += 4;
  217. len--;
  218. }
  219. len *= 4;
  220. tx_dmabuf = dma_map_single(lp->dev, buf, len, DMA_TO_DEVICE);
  221. tx_dmalen = len;
  222. tx = dmaengine_prep_slave_single(dma, tx_dmabuf, tx_dmalen,
  223. DMA_DEV_TO_MEM, 0);
  224. if (tx) {
  225. tx->callback = smc911x_tx_dma_irq;
  226. tx->callback_param = lp;
  227. dmaengine_submit(tx);
  228. dma_async_issue_pending(dma);
  229. }
  230. }
  231. #endif
  232. #endif /* SMC_USE_PXA_DMA */
  233. /* Chip Parameters and Register Definitions */
  234. #define SMC911X_TX_FIFO_LOW_THRESHOLD (1536*2)
  235. #define SMC911X_IO_EXTENT 0x100
  236. #define SMC911X_EEPROM_LEN 7
  237. /* Below are the register offsets and bit definitions
  238. * of the Lan911x memory space
  239. */
  240. #define RX_DATA_FIFO (0x00)
  241. #define TX_DATA_FIFO (0x20)
  242. #define TX_CMD_A_INT_ON_COMP_ (0x80000000)
  243. #define TX_CMD_A_INT_BUF_END_ALGN_ (0x03000000)
  244. #define TX_CMD_A_INT_4_BYTE_ALGN_ (0x00000000)
  245. #define TX_CMD_A_INT_16_BYTE_ALGN_ (0x01000000)
  246. #define TX_CMD_A_INT_32_BYTE_ALGN_ (0x02000000)
  247. #define TX_CMD_A_INT_DATA_OFFSET_ (0x001F0000)
  248. #define TX_CMD_A_INT_FIRST_SEG_ (0x00002000)
  249. #define TX_CMD_A_INT_LAST_SEG_ (0x00001000)
  250. #define TX_CMD_A_BUF_SIZE_ (0x000007FF)
  251. #define TX_CMD_B_PKT_TAG_ (0xFFFF0000)
  252. #define TX_CMD_B_ADD_CRC_DISABLE_ (0x00002000)
  253. #define TX_CMD_B_DISABLE_PADDING_ (0x00001000)
  254. #define TX_CMD_B_PKT_BYTE_LENGTH_ (0x000007FF)
  255. #define RX_STATUS_FIFO (0x40)
  256. #define RX_STS_PKT_LEN_ (0x3FFF0000)
  257. #define RX_STS_ES_ (0x00008000)
  258. #define RX_STS_BCST_ (0x00002000)
  259. #define RX_STS_LEN_ERR_ (0x00001000)
  260. #define RX_STS_RUNT_ERR_ (0x00000800)
  261. #define RX_STS_MCAST_ (0x00000400)
  262. #define RX_STS_TOO_LONG_ (0x00000080)
  263. #define RX_STS_COLL_ (0x00000040)
  264. #define RX_STS_ETH_TYPE_ (0x00000020)
  265. #define RX_STS_WDOG_TMT_ (0x00000010)
  266. #define RX_STS_MII_ERR_ (0x00000008)
  267. #define RX_STS_DRIBBLING_ (0x00000004)
  268. #define RX_STS_CRC_ERR_ (0x00000002)
  269. #define RX_STATUS_FIFO_PEEK (0x44)
  270. #define TX_STATUS_FIFO (0x48)
  271. #define TX_STS_TAG_ (0xFFFF0000)
  272. #define TX_STS_ES_ (0x00008000)
  273. #define TX_STS_LOC_ (0x00000800)
  274. #define TX_STS_NO_CARR_ (0x00000400)
  275. #define TX_STS_LATE_COLL_ (0x00000200)
  276. #define TX_STS_MANY_COLL_ (0x00000100)
  277. #define TX_STS_COLL_CNT_ (0x00000078)
  278. #define TX_STS_MANY_DEFER_ (0x00000004)
  279. #define TX_STS_UNDERRUN_ (0x00000002)
  280. #define TX_STS_DEFERRED_ (0x00000001)
  281. #define TX_STATUS_FIFO_PEEK (0x4C)
  282. #define ID_REV (0x50)
  283. #define ID_REV_CHIP_ID_ (0xFFFF0000) /* RO */
  284. #define ID_REV_REV_ID_ (0x0000FFFF) /* RO */
  285. #define INT_CFG (0x54)
  286. #define INT_CFG_INT_DEAS_ (0xFF000000) /* R/W */
  287. #define INT_CFG_INT_DEAS_CLR_ (0x00004000)
  288. #define INT_CFG_INT_DEAS_STS_ (0x00002000)
  289. #define INT_CFG_IRQ_INT_ (0x00001000) /* RO */
  290. #define INT_CFG_IRQ_EN_ (0x00000100) /* R/W */
  291. #define INT_CFG_IRQ_POL_ (0x00000010) /* R/W Not Affected by SW Reset */
  292. #define INT_CFG_IRQ_TYPE_ (0x00000001) /* R/W Not Affected by SW Reset */
  293. #define INT_STS (0x58)
  294. #define INT_STS_SW_INT_ (0x80000000) /* R/WC */
  295. #define INT_STS_TXSTOP_INT_ (0x02000000) /* R/WC */
  296. #define INT_STS_RXSTOP_INT_ (0x01000000) /* R/WC */
  297. #define INT_STS_RXDFH_INT_ (0x00800000) /* R/WC */
  298. #define INT_STS_RXDF_INT_ (0x00400000) /* R/WC */
  299. #define INT_STS_TX_IOC_ (0x00200000) /* R/WC */
  300. #define INT_STS_RXD_INT_ (0x00100000) /* R/WC */
  301. #define INT_STS_GPT_INT_ (0x00080000) /* R/WC */
  302. #define INT_STS_PHY_INT_ (0x00040000) /* RO */
  303. #define INT_STS_PME_INT_ (0x00020000) /* R/WC */
  304. #define INT_STS_TXSO_ (0x00010000) /* R/WC */
  305. #define INT_STS_RWT_ (0x00008000) /* R/WC */
  306. #define INT_STS_RXE_ (0x00004000) /* R/WC */
  307. #define INT_STS_TXE_ (0x00002000) /* R/WC */
  308. //#define INT_STS_ERX_ (0x00001000) /* R/WC */
  309. #define INT_STS_TDFU_ (0x00000800) /* R/WC */
  310. #define INT_STS_TDFO_ (0x00000400) /* R/WC */
  311. #define INT_STS_TDFA_ (0x00000200) /* R/WC */
  312. #define INT_STS_TSFF_ (0x00000100) /* R/WC */
  313. #define INT_STS_TSFL_ (0x00000080) /* R/WC */
  314. //#define INT_STS_RXDF_ (0x00000040) /* R/WC */
  315. #define INT_STS_RDFO_ (0x00000040) /* R/WC */
  316. #define INT_STS_RDFL_ (0x00000020) /* R/WC */
  317. #define INT_STS_RSFF_ (0x00000010) /* R/WC */
  318. #define INT_STS_RSFL_ (0x00000008) /* R/WC */
  319. #define INT_STS_GPIO2_INT_ (0x00000004) /* R/WC */
  320. #define INT_STS_GPIO1_INT_ (0x00000002) /* R/WC */
  321. #define INT_STS_GPIO0_INT_ (0x00000001) /* R/WC */
  322. #define INT_EN (0x5C)
  323. #define INT_EN_SW_INT_EN_ (0x80000000) /* R/W */
  324. #define INT_EN_TXSTOP_INT_EN_ (0x02000000) /* R/W */
  325. #define INT_EN_RXSTOP_INT_EN_ (0x01000000) /* R/W */
  326. #define INT_EN_RXDFH_INT_EN_ (0x00800000) /* R/W */
  327. //#define INT_EN_RXDF_INT_EN_ (0x00400000) /* R/W */
  328. #define INT_EN_TIOC_INT_EN_ (0x00200000) /* R/W */
  329. #define INT_EN_RXD_INT_EN_ (0x00100000) /* R/W */
  330. #define INT_EN_GPT_INT_EN_ (0x00080000) /* R/W */
  331. #define INT_EN_PHY_INT_EN_ (0x00040000) /* R/W */
  332. #define INT_EN_PME_INT_EN_ (0x00020000) /* R/W */
  333. #define INT_EN_TXSO_EN_ (0x00010000) /* R/W */
  334. #define INT_EN_RWT_EN_ (0x00008000) /* R/W */
  335. #define INT_EN_RXE_EN_ (0x00004000) /* R/W */
  336. #define INT_EN_TXE_EN_ (0x00002000) /* R/W */
  337. //#define INT_EN_ERX_EN_ (0x00001000) /* R/W */
  338. #define INT_EN_TDFU_EN_ (0x00000800) /* R/W */
  339. #define INT_EN_TDFO_EN_ (0x00000400) /* R/W */
  340. #define INT_EN_TDFA_EN_ (0x00000200) /* R/W */
  341. #define INT_EN_TSFF_EN_ (0x00000100) /* R/W */
  342. #define INT_EN_TSFL_EN_ (0x00000080) /* R/W */
  343. //#define INT_EN_RXDF_EN_ (0x00000040) /* R/W */
  344. #define INT_EN_RDFO_EN_ (0x00000040) /* R/W */
  345. #define INT_EN_RDFL_EN_ (0x00000020) /* R/W */
  346. #define INT_EN_RSFF_EN_ (0x00000010) /* R/W */
  347. #define INT_EN_RSFL_EN_ (0x00000008) /* R/W */
  348. #define INT_EN_GPIO2_INT_ (0x00000004) /* R/W */
  349. #define INT_EN_GPIO1_INT_ (0x00000002) /* R/W */
  350. #define INT_EN_GPIO0_INT_ (0x00000001) /* R/W */
  351. #define BYTE_TEST (0x64)
  352. #define FIFO_INT (0x68)
  353. #define FIFO_INT_TX_AVAIL_LEVEL_ (0xFF000000) /* R/W */
  354. #define FIFO_INT_TX_STS_LEVEL_ (0x00FF0000) /* R/W */
  355. #define FIFO_INT_RX_AVAIL_LEVEL_ (0x0000FF00) /* R/W */
  356. #define FIFO_INT_RX_STS_LEVEL_ (0x000000FF) /* R/W */
  357. #define RX_CFG (0x6C)
  358. #define RX_CFG_RX_END_ALGN_ (0xC0000000) /* R/W */
  359. #define RX_CFG_RX_END_ALGN4_ (0x00000000) /* R/W */
  360. #define RX_CFG_RX_END_ALGN16_ (0x40000000) /* R/W */
  361. #define RX_CFG_RX_END_ALGN32_ (0x80000000) /* R/W */
  362. #define RX_CFG_RX_DMA_CNT_ (0x0FFF0000) /* R/W */
  363. #define RX_CFG_RX_DUMP_ (0x00008000) /* R/W */
  364. #define RX_CFG_RXDOFF_ (0x00001F00) /* R/W */
  365. //#define RX_CFG_RXBAD_ (0x00000001) /* R/W */
  366. #define TX_CFG (0x70)
  367. //#define TX_CFG_TX_DMA_LVL_ (0xE0000000) /* R/W */
  368. //#define TX_CFG_TX_DMA_CNT_ (0x0FFF0000) /* R/W Self Clearing */
  369. #define TX_CFG_TXS_DUMP_ (0x00008000) /* Self Clearing */
  370. #define TX_CFG_TXD_DUMP_ (0x00004000) /* Self Clearing */
  371. #define TX_CFG_TXSAO_ (0x00000004) /* R/W */
  372. #define TX_CFG_TX_ON_ (0x00000002) /* R/W */
  373. #define TX_CFG_STOP_TX_ (0x00000001) /* Self Clearing */
  374. #define HW_CFG (0x74)
  375. #define HW_CFG_TTM_ (0x00200000) /* R/W */
  376. #define HW_CFG_SF_ (0x00100000) /* R/W */
  377. #define HW_CFG_TX_FIF_SZ_ (0x000F0000) /* R/W */
  378. #define HW_CFG_TR_ (0x00003000) /* R/W */
  379. #define HW_CFG_PHY_CLK_SEL_ (0x00000060) /* R/W */
  380. #define HW_CFG_PHY_CLK_SEL_INT_PHY_ (0x00000000) /* R/W */
  381. #define HW_CFG_PHY_CLK_SEL_EXT_PHY_ (0x00000020) /* R/W */
  382. #define HW_CFG_PHY_CLK_SEL_CLK_DIS_ (0x00000040) /* R/W */
  383. #define HW_CFG_SMI_SEL_ (0x00000010) /* R/W */
  384. #define HW_CFG_EXT_PHY_DET_ (0x00000008) /* RO */
  385. #define HW_CFG_EXT_PHY_EN_ (0x00000004) /* R/W */
  386. #define HW_CFG_32_16_BIT_MODE_ (0x00000004) /* RO */
  387. #define HW_CFG_SRST_TO_ (0x00000002) /* RO */
  388. #define HW_CFG_SRST_ (0x00000001) /* Self Clearing */
  389. #define RX_DP_CTRL (0x78)
  390. #define RX_DP_CTRL_RX_FFWD_ (0x80000000) /* R/W */
  391. #define RX_DP_CTRL_FFWD_BUSY_ (0x80000000) /* RO */
  392. #define RX_FIFO_INF (0x7C)
  393. #define RX_FIFO_INF_RXSUSED_ (0x00FF0000) /* RO */
  394. #define RX_FIFO_INF_RXDUSED_ (0x0000FFFF) /* RO */
  395. #define TX_FIFO_INF (0x80)
  396. #define TX_FIFO_INF_TSUSED_ (0x00FF0000) /* RO */
  397. #define TX_FIFO_INF_TDFREE_ (0x0000FFFF) /* RO */
  398. #define PMT_CTRL (0x84)
  399. #define PMT_CTRL_PM_MODE_ (0x00003000) /* Self Clearing */
  400. #define PMT_CTRL_PHY_RST_ (0x00000400) /* Self Clearing */
  401. #define PMT_CTRL_WOL_EN_ (0x00000200) /* R/W */
  402. #define PMT_CTRL_ED_EN_ (0x00000100) /* R/W */
  403. #define PMT_CTRL_PME_TYPE_ (0x00000040) /* R/W Not Affected by SW Reset */
  404. #define PMT_CTRL_WUPS_ (0x00000030) /* R/WC */
  405. #define PMT_CTRL_WUPS_NOWAKE_ (0x00000000) /* R/WC */
  406. #define PMT_CTRL_WUPS_ED_ (0x00000010) /* R/WC */
  407. #define PMT_CTRL_WUPS_WOL_ (0x00000020) /* R/WC */
  408. #define PMT_CTRL_WUPS_MULTI_ (0x00000030) /* R/WC */
  409. #define PMT_CTRL_PME_IND_ (0x00000008) /* R/W */
  410. #define PMT_CTRL_PME_POL_ (0x00000004) /* R/W */
  411. #define PMT_CTRL_PME_EN_ (0x00000002) /* R/W Not Affected by SW Reset */
  412. #define PMT_CTRL_READY_ (0x00000001) /* RO */
  413. #define GPIO_CFG (0x88)
  414. #define GPIO_CFG_LED3_EN_ (0x40000000) /* R/W */
  415. #define GPIO_CFG_LED2_EN_ (0x20000000) /* R/W */
  416. #define GPIO_CFG_LED1_EN_ (0x10000000) /* R/W */
  417. #define GPIO_CFG_GPIO2_INT_POL_ (0x04000000) /* R/W */
  418. #define GPIO_CFG_GPIO1_INT_POL_ (0x02000000) /* R/W */
  419. #define GPIO_CFG_GPIO0_INT_POL_ (0x01000000) /* R/W */
  420. #define GPIO_CFG_EEPR_EN_ (0x00700000) /* R/W */
  421. #define GPIO_CFG_GPIOBUF2_ (0x00040000) /* R/W */
  422. #define GPIO_CFG_GPIOBUF1_ (0x00020000) /* R/W */
  423. #define GPIO_CFG_GPIOBUF0_ (0x00010000) /* R/W */
  424. #define GPIO_CFG_GPIODIR2_ (0x00000400) /* R/W */
  425. #define GPIO_CFG_GPIODIR1_ (0x00000200) /* R/W */
  426. #define GPIO_CFG_GPIODIR0_ (0x00000100) /* R/W */
  427. #define GPIO_CFG_GPIOD4_ (0x00000010) /* R/W */
  428. #define GPIO_CFG_GPIOD3_ (0x00000008) /* R/W */
  429. #define GPIO_CFG_GPIOD2_ (0x00000004) /* R/W */
  430. #define GPIO_CFG_GPIOD1_ (0x00000002) /* R/W */
  431. #define GPIO_CFG_GPIOD0_ (0x00000001) /* R/W */
  432. #define GPT_CFG (0x8C)
  433. #define GPT_CFG_TIMER_EN_ (0x20000000) /* R/W */
  434. #define GPT_CFG_GPT_LOAD_ (0x0000FFFF) /* R/W */
  435. #define GPT_CNT (0x90)
  436. #define GPT_CNT_GPT_CNT_ (0x0000FFFF) /* RO */
  437. #define ENDIAN (0x98)
  438. #define FREE_RUN (0x9C)
  439. #define RX_DROP (0xA0)
  440. #define MAC_CSR_CMD (0xA4)
  441. #define MAC_CSR_CMD_CSR_BUSY_ (0x80000000) /* Self Clearing */
  442. #define MAC_CSR_CMD_R_NOT_W_ (0x40000000) /* R/W */
  443. #define MAC_CSR_CMD_CSR_ADDR_ (0x000000FF) /* R/W */
  444. #define MAC_CSR_DATA (0xA8)
  445. #define AFC_CFG (0xAC)
  446. #define AFC_CFG_AFC_HI_ (0x00FF0000) /* R/W */
  447. #define AFC_CFG_AFC_LO_ (0x0000FF00) /* R/W */
  448. #define AFC_CFG_BACK_DUR_ (0x000000F0) /* R/W */
  449. #define AFC_CFG_FCMULT_ (0x00000008) /* R/W */
  450. #define AFC_CFG_FCBRD_ (0x00000004) /* R/W */
  451. #define AFC_CFG_FCADD_ (0x00000002) /* R/W */
  452. #define AFC_CFG_FCANY_ (0x00000001) /* R/W */
  453. #define E2P_CMD (0xB0)
  454. #define E2P_CMD_EPC_BUSY_ (0x80000000) /* Self Clearing */
  455. #define E2P_CMD_EPC_CMD_ (0x70000000) /* R/W */
  456. #define E2P_CMD_EPC_CMD_READ_ (0x00000000) /* R/W */
  457. #define E2P_CMD_EPC_CMD_EWDS_ (0x10000000) /* R/W */
  458. #define E2P_CMD_EPC_CMD_EWEN_ (0x20000000) /* R/W */
  459. #define E2P_CMD_EPC_CMD_WRITE_ (0x30000000) /* R/W */
  460. #define E2P_CMD_EPC_CMD_WRAL_ (0x40000000) /* R/W */
  461. #define E2P_CMD_EPC_CMD_ERASE_ (0x50000000) /* R/W */
  462. #define E2P_CMD_EPC_CMD_ERAL_ (0x60000000) /* R/W */
  463. #define E2P_CMD_EPC_CMD_RELOAD_ (0x70000000) /* R/W */
  464. #define E2P_CMD_EPC_TIMEOUT_ (0x00000200) /* RO */
  465. #define E2P_CMD_MAC_ADDR_LOADED_ (0x00000100) /* RO */
  466. #define E2P_CMD_EPC_ADDR_ (0x000000FF) /* R/W */
  467. #define E2P_DATA (0xB4)
  468. #define E2P_DATA_EEPROM_DATA_ (0x000000FF) /* R/W */
  469. /* end of LAN register offsets and bit definitions */
  470. /*
  471. ****************************************************************************
  472. ****************************************************************************
  473. * MAC Control and Status Register (Indirect Address)
  474. * Offset (through the MAC_CSR CMD and DATA port)
  475. ****************************************************************************
  476. ****************************************************************************
  477. *
  478. */
  479. #define MAC_CR (0x01) /* R/W */
  480. /* MAC_CR - MAC Control Register */
  481. #define MAC_CR_RXALL_ (0x80000000)
  482. // TODO: delete this bit? It is not described in the data sheet.
  483. #define MAC_CR_HBDIS_ (0x10000000)
  484. #define MAC_CR_RCVOWN_ (0x00800000)
  485. #define MAC_CR_LOOPBK_ (0x00200000)
  486. #define MAC_CR_FDPX_ (0x00100000)
  487. #define MAC_CR_MCPAS_ (0x00080000)
  488. #define MAC_CR_PRMS_ (0x00040000)
  489. #define MAC_CR_INVFILT_ (0x00020000)
  490. #define MAC_CR_PASSBAD_ (0x00010000)
  491. #define MAC_CR_HFILT_ (0x00008000)
  492. #define MAC_CR_HPFILT_ (0x00002000)
  493. #define MAC_CR_LCOLL_ (0x00001000)
  494. #define MAC_CR_BCAST_ (0x00000800)
  495. #define MAC_CR_DISRTY_ (0x00000400)
  496. #define MAC_CR_PADSTR_ (0x00000100)
  497. #define MAC_CR_BOLMT_MASK_ (0x000000C0)
  498. #define MAC_CR_DFCHK_ (0x00000020)
  499. #define MAC_CR_TXEN_ (0x00000008)
  500. #define MAC_CR_RXEN_ (0x00000004)
  501. #define ADDRH (0x02) /* R/W mask 0x0000FFFFUL */
  502. #define ADDRL (0x03) /* R/W mask 0xFFFFFFFFUL */
  503. #define HASHH (0x04) /* R/W */
  504. #define HASHL (0x05) /* R/W */
  505. #define MII_ACC (0x06) /* R/W */
  506. #define MII_ACC_PHY_ADDR_ (0x0000F800)
  507. #define MII_ACC_MIIRINDA_ (0x000007C0)
  508. #define MII_ACC_MII_WRITE_ (0x00000002)
  509. #define MII_ACC_MII_BUSY_ (0x00000001)
  510. #define MII_DATA (0x07) /* R/W mask 0x0000FFFFUL */
  511. #define FLOW (0x08) /* R/W */
  512. #define FLOW_FCPT_ (0xFFFF0000)
  513. #define FLOW_FCPASS_ (0x00000004)
  514. #define FLOW_FCEN_ (0x00000002)
  515. #define FLOW_FCBSY_ (0x00000001)
  516. #define VLAN1 (0x09) /* R/W mask 0x0000FFFFUL */
  517. #define VLAN1_VTI1_ (0x0000ffff)
  518. #define VLAN2 (0x0A) /* R/W mask 0x0000FFFFUL */
  519. #define VLAN2_VTI2_ (0x0000ffff)
  520. #define WUFF (0x0B) /* WO */
  521. #define WUCSR (0x0C) /* R/W */
  522. #define WUCSR_GUE_ (0x00000200)
  523. #define WUCSR_WUFR_ (0x00000040)
  524. #define WUCSR_MPR_ (0x00000020)
  525. #define WUCSR_WAKE_EN_ (0x00000004)
  526. #define WUCSR_MPEN_ (0x00000002)
  527. /*
  528. ****************************************************************************
  529. * Chip Specific MII Defines
  530. ****************************************************************************
  531. *
  532. * Phy register offsets and bit definitions
  533. *
  534. */
  535. #define PHY_MODE_CTRL_STS ((u32)17) /* Mode Control/Status Register */
  536. //#define MODE_CTRL_STS_FASTRIP_ ((u16)0x4000)
  537. #define MODE_CTRL_STS_EDPWRDOWN_ ((u16)0x2000)
  538. //#define MODE_CTRL_STS_LOWSQEN_ ((u16)0x0800)
  539. //#define MODE_CTRL_STS_MDPREBP_ ((u16)0x0400)
  540. //#define MODE_CTRL_STS_FARLOOPBACK_ ((u16)0x0200)
  541. //#define MODE_CTRL_STS_FASTEST_ ((u16)0x0100)
  542. //#define MODE_CTRL_STS_REFCLKEN_ ((u16)0x0010)
  543. //#define MODE_CTRL_STS_PHYADBP_ ((u16)0x0008)
  544. //#define MODE_CTRL_STS_FORCE_G_LINK_ ((u16)0x0004)
  545. #define MODE_CTRL_STS_ENERGYON_ ((u16)0x0002)
  546. #define PHY_INT_SRC ((u32)29)
  547. #define PHY_INT_SRC_ENERGY_ON_ ((u16)0x0080)
  548. #define PHY_INT_SRC_ANEG_COMP_ ((u16)0x0040)
  549. #define PHY_INT_SRC_REMOTE_FAULT_ ((u16)0x0020)
  550. #define PHY_INT_SRC_LINK_DOWN_ ((u16)0x0010)
  551. #define PHY_INT_SRC_ANEG_LP_ACK_ ((u16)0x0008)
  552. #define PHY_INT_SRC_PAR_DET_FAULT_ ((u16)0x0004)
  553. #define PHY_INT_SRC_ANEG_PGRX_ ((u16)0x0002)
  554. #define PHY_INT_MASK ((u32)30)
  555. #define PHY_INT_MASK_ENERGY_ON_ ((u16)0x0080)
  556. #define PHY_INT_MASK_ANEG_COMP_ ((u16)0x0040)
  557. #define PHY_INT_MASK_REMOTE_FAULT_ ((u16)0x0020)
  558. #define PHY_INT_MASK_LINK_DOWN_ ((u16)0x0010)
  559. #define PHY_INT_MASK_ANEG_LP_ACK_ ((u16)0x0008)
  560. #define PHY_INT_MASK_PAR_DET_FAULT_ ((u16)0x0004)
  561. #define PHY_INT_MASK_ANEG_PGRX_ ((u16)0x0002)
  562. #define PHY_SPECIAL ((u32)31)
  563. #define PHY_SPECIAL_ANEG_DONE_ ((u16)0x1000)
  564. #define PHY_SPECIAL_RES_ ((u16)0x0040)
  565. #define PHY_SPECIAL_RES_MASK_ ((u16)0x0FE1)
  566. #define PHY_SPECIAL_SPD_ ((u16)0x001C)
  567. #define PHY_SPECIAL_SPD_10HALF_ ((u16)0x0004)
  568. #define PHY_SPECIAL_SPD_10FULL_ ((u16)0x0014)
  569. #define PHY_SPECIAL_SPD_100HALF_ ((u16)0x0008)
  570. #define PHY_SPECIAL_SPD_100FULL_ ((u16)0x0018)
  571. #define LAN911X_INTERNAL_PHY_ID (0x0007C000)
  572. /* Chip ID values */
  573. #define CHIP_9115 0x0115
  574. #define CHIP_9116 0x0116
  575. #define CHIP_9117 0x0117
  576. #define CHIP_9118 0x0118
  577. #define CHIP_9211 0x9211
  578. #define CHIP_9215 0x115A
  579. #define CHIP_9217 0x117A
  580. #define CHIP_9218 0x118A
  581. struct chip_id {
  582. u16 id;
  583. char *name;
  584. };
  585. static const struct chip_id chip_ids[] = {
  586. { CHIP_9115, "LAN9115" },
  587. { CHIP_9116, "LAN9116" },
  588. { CHIP_9117, "LAN9117" },
  589. { CHIP_9118, "LAN9118" },
  590. { CHIP_9211, "LAN9211" },
  591. { CHIP_9215, "LAN9215" },
  592. { CHIP_9217, "LAN9217" },
  593. { CHIP_9218, "LAN9218" },
  594. { 0, NULL },
  595. };
  596. #define IS_REV_A(x) ((x & 0xFFFF)==0)
  597. /*
  598. * Macros to abstract register access according to the data bus
  599. * capabilities. Please use those and not the in/out primitives.
  600. */
  601. /* FIFO read/write macros */
  602. #define SMC_PUSH_DATA(lp, p, l) SMC_outsl( lp, TX_DATA_FIFO, p, (l) >> 2 )
  603. #define SMC_PULL_DATA(lp, p, l) SMC_insl ( lp, RX_DATA_FIFO, p, (l) >> 2 )
  604. #define SMC_SET_TX_FIFO(lp, x) SMC_outl( x, lp, TX_DATA_FIFO )
  605. #define SMC_GET_RX_FIFO(lp) SMC_inl( lp, RX_DATA_FIFO )
  606. /* I/O mapped register read/write macros */
  607. #define SMC_GET_TX_STS_FIFO(lp) SMC_inl( lp, TX_STATUS_FIFO )
  608. #define SMC_GET_RX_STS_FIFO(lp) SMC_inl( lp, RX_STATUS_FIFO )
  609. #define SMC_GET_RX_STS_FIFO_PEEK(lp) SMC_inl( lp, RX_STATUS_FIFO_PEEK )
  610. #define SMC_GET_PN(lp) (SMC_inl( lp, ID_REV ) >> 16)
  611. #define SMC_GET_REV(lp) (SMC_inl( lp, ID_REV ) & 0xFFFF)
  612. #define SMC_GET_IRQ_CFG(lp) SMC_inl( lp, INT_CFG )
  613. #define SMC_SET_IRQ_CFG(lp, x) SMC_outl( x, lp, INT_CFG )
  614. #define SMC_GET_INT(lp) SMC_inl( lp, INT_STS )
  615. #define SMC_ACK_INT(lp, x) SMC_outl( x, lp, INT_STS )
  616. #define SMC_GET_INT_EN(lp) SMC_inl( lp, INT_EN )
  617. #define SMC_SET_INT_EN(lp, x) SMC_outl( x, lp, INT_EN )
  618. #define SMC_GET_BYTE_TEST(lp) SMC_inl( lp, BYTE_TEST )
  619. #define SMC_SET_BYTE_TEST(lp, x) SMC_outl( x, lp, BYTE_TEST )
  620. #define SMC_GET_FIFO_INT(lp) SMC_inl( lp, FIFO_INT )
  621. #define SMC_SET_FIFO_INT(lp, x) SMC_outl( x, lp, FIFO_INT )
  622. #define SMC_SET_FIFO_TDA(lp, x) \
  623. do { \
  624. unsigned long __flags; \
  625. int __mask; \
  626. local_irq_save(__flags); \
  627. __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<24); \
  628. SMC_SET_FIFO_INT( (lp), __mask | (x)<<24 ); \
  629. local_irq_restore(__flags); \
  630. } while (0)
  631. #define SMC_SET_FIFO_TSL(lp, x) \
  632. do { \
  633. unsigned long __flags; \
  634. int __mask; \
  635. local_irq_save(__flags); \
  636. __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<16); \
  637. SMC_SET_FIFO_INT( (lp), __mask | (((x) & 0xFF)<<16)); \
  638. local_irq_restore(__flags); \
  639. } while (0)
  640. #define SMC_SET_FIFO_RSA(lp, x) \
  641. do { \
  642. unsigned long __flags; \
  643. int __mask; \
  644. local_irq_save(__flags); \
  645. __mask = SMC_GET_FIFO_INT((lp)) & ~(0xFF<<8); \
  646. SMC_SET_FIFO_INT( (lp), __mask | (((x) & 0xFF)<<8)); \
  647. local_irq_restore(__flags); \
  648. } while (0)
  649. #define SMC_SET_FIFO_RSL(lp, x) \
  650. do { \
  651. unsigned long __flags; \
  652. int __mask; \
  653. local_irq_save(__flags); \
  654. __mask = SMC_GET_FIFO_INT((lp)) & ~0xFF; \
  655. SMC_SET_FIFO_INT( (lp),__mask | ((x) & 0xFF)); \
  656. local_irq_restore(__flags); \
  657. } while (0)
  658. #define SMC_GET_RX_CFG(lp) SMC_inl( lp, RX_CFG )
  659. #define SMC_SET_RX_CFG(lp, x) SMC_outl( x, lp, RX_CFG )
  660. #define SMC_GET_TX_CFG(lp) SMC_inl( lp, TX_CFG )
  661. #define SMC_SET_TX_CFG(lp, x) SMC_outl( x, lp, TX_CFG )
  662. #define SMC_GET_HW_CFG(lp) SMC_inl( lp, HW_CFG )
  663. #define SMC_SET_HW_CFG(lp, x) SMC_outl( x, lp, HW_CFG )
  664. #define SMC_GET_RX_DP_CTRL(lp) SMC_inl( lp, RX_DP_CTRL )
  665. #define SMC_SET_RX_DP_CTRL(lp, x) SMC_outl( x, lp, RX_DP_CTRL )
  666. #define SMC_GET_PMT_CTRL(lp) SMC_inl( lp, PMT_CTRL )
  667. #define SMC_SET_PMT_CTRL(lp, x) SMC_outl( x, lp, PMT_CTRL )
  668. #define SMC_GET_GPIO_CFG(lp) SMC_inl( lp, GPIO_CFG )
  669. #define SMC_SET_GPIO_CFG(lp, x) SMC_outl( x, lp, GPIO_CFG )
  670. #define SMC_GET_RX_FIFO_INF(lp) SMC_inl( lp, RX_FIFO_INF )
  671. #define SMC_SET_RX_FIFO_INF(lp, x) SMC_outl( x, lp, RX_FIFO_INF )
  672. #define SMC_GET_TX_FIFO_INF(lp) SMC_inl( lp, TX_FIFO_INF )
  673. #define SMC_SET_TX_FIFO_INF(lp, x) SMC_outl( x, lp, TX_FIFO_INF )
  674. #define SMC_GET_GPT_CFG(lp) SMC_inl( lp, GPT_CFG )
  675. #define SMC_SET_GPT_CFG(lp, x) SMC_outl( x, lp, GPT_CFG )
  676. #define SMC_GET_RX_DROP(lp) SMC_inl( lp, RX_DROP )
  677. #define SMC_SET_RX_DROP(lp, x) SMC_outl( x, lp, RX_DROP )
  678. #define SMC_GET_MAC_CMD(lp) SMC_inl( lp, MAC_CSR_CMD )
  679. #define SMC_SET_MAC_CMD(lp, x) SMC_outl( x, lp, MAC_CSR_CMD )
  680. #define SMC_GET_MAC_DATA(lp) SMC_inl( lp, MAC_CSR_DATA )
  681. #define SMC_SET_MAC_DATA(lp, x) SMC_outl( x, lp, MAC_CSR_DATA )
  682. #define SMC_GET_AFC_CFG(lp) SMC_inl( lp, AFC_CFG )
  683. #define SMC_SET_AFC_CFG(lp, x) SMC_outl( x, lp, AFC_CFG )
  684. #define SMC_GET_E2P_CMD(lp) SMC_inl( lp, E2P_CMD )
  685. #define SMC_SET_E2P_CMD(lp, x) SMC_outl( x, lp, E2P_CMD )
  686. #define SMC_GET_E2P_DATA(lp) SMC_inl( lp, E2P_DATA )
  687. #define SMC_SET_E2P_DATA(lp, x) SMC_outl( x, lp, E2P_DATA )
  688. /* MAC register read/write macros */
  689. #define SMC_GET_MAC_CSR(lp,a,v) \
  690. do { \
  691. while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  692. SMC_SET_MAC_CMD((lp),MAC_CSR_CMD_CSR_BUSY_ | \
  693. MAC_CSR_CMD_R_NOT_W_ | (a) ); \
  694. while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  695. v = SMC_GET_MAC_DATA((lp)); \
  696. } while (0)
  697. #define SMC_SET_MAC_CSR(lp,a,v) \
  698. do { \
  699. while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  700. SMC_SET_MAC_DATA((lp), v); \
  701. SMC_SET_MAC_CMD((lp), MAC_CSR_CMD_CSR_BUSY_ | (a) ); \
  702. while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  703. } while (0)
  704. #define SMC_GET_MAC_CR(lp, x) SMC_GET_MAC_CSR( (lp), MAC_CR, x )
  705. #define SMC_SET_MAC_CR(lp, x) SMC_SET_MAC_CSR( (lp), MAC_CR, x )
  706. #define SMC_GET_ADDRH(lp, x) SMC_GET_MAC_CSR( (lp), ADDRH, x )
  707. #define SMC_SET_ADDRH(lp, x) SMC_SET_MAC_CSR( (lp), ADDRH, x )
  708. #define SMC_GET_ADDRL(lp, x) SMC_GET_MAC_CSR( (lp), ADDRL, x )
  709. #define SMC_SET_ADDRL(lp, x) SMC_SET_MAC_CSR( (lp), ADDRL, x )
  710. #define SMC_GET_HASHH(lp, x) SMC_GET_MAC_CSR( (lp), HASHH, x )
  711. #define SMC_SET_HASHH(lp, x) SMC_SET_MAC_CSR( (lp), HASHH, x )
  712. #define SMC_GET_HASHL(lp, x) SMC_GET_MAC_CSR( (lp), HASHL, x )
  713. #define SMC_SET_HASHL(lp, x) SMC_SET_MAC_CSR( (lp), HASHL, x )
  714. #define SMC_GET_MII_ACC(lp, x) SMC_GET_MAC_CSR( (lp), MII_ACC, x )
  715. #define SMC_SET_MII_ACC(lp, x) SMC_SET_MAC_CSR( (lp), MII_ACC, x )
  716. #define SMC_GET_MII_DATA(lp, x) SMC_GET_MAC_CSR( (lp), MII_DATA, x )
  717. #define SMC_SET_MII_DATA(lp, x) SMC_SET_MAC_CSR( (lp), MII_DATA, x )
  718. #define SMC_GET_FLOW(lp, x) SMC_GET_MAC_CSR( (lp), FLOW, x )
  719. #define SMC_SET_FLOW(lp, x) SMC_SET_MAC_CSR( (lp), FLOW, x )
  720. #define SMC_GET_VLAN1(lp, x) SMC_GET_MAC_CSR( (lp), VLAN1, x )
  721. #define SMC_SET_VLAN1(lp, x) SMC_SET_MAC_CSR( (lp), VLAN1, x )
  722. #define SMC_GET_VLAN2(lp, x) SMC_GET_MAC_CSR( (lp), VLAN2, x )
  723. #define SMC_SET_VLAN2(lp, x) SMC_SET_MAC_CSR( (lp), VLAN2, x )
  724. #define SMC_SET_WUFF(lp, x) SMC_SET_MAC_CSR( (lp), WUFF, x )
  725. #define SMC_GET_WUCSR(lp, x) SMC_GET_MAC_CSR( (lp), WUCSR, x )
  726. #define SMC_SET_WUCSR(lp, x) SMC_SET_MAC_CSR( (lp), WUCSR, x )
  727. /* PHY register read/write macros */
  728. #define SMC_GET_MII(lp,a,phy,v) \
  729. do { \
  730. u32 __v; \
  731. do { \
  732. SMC_GET_MII_ACC((lp), __v); \
  733. } while ( __v & MII_ACC_MII_BUSY_ ); \
  734. SMC_SET_MII_ACC( (lp), ((phy)<<11) | ((a)<<6) | \
  735. MII_ACC_MII_BUSY_); \
  736. do { \
  737. SMC_GET_MII_ACC( (lp), __v); \
  738. } while ( __v & MII_ACC_MII_BUSY_ ); \
  739. SMC_GET_MII_DATA((lp), v); \
  740. } while (0)
  741. #define SMC_SET_MII(lp,a,phy,v) \
  742. do { \
  743. u32 __v; \
  744. do { \
  745. SMC_GET_MII_ACC((lp), __v); \
  746. } while ( __v & MII_ACC_MII_BUSY_ ); \
  747. SMC_SET_MII_DATA((lp), v); \
  748. SMC_SET_MII_ACC( (lp), ((phy)<<11) | ((a)<<6) | \
  749. MII_ACC_MII_BUSY_ | \
  750. MII_ACC_MII_WRITE_ ); \
  751. do { \
  752. SMC_GET_MII_ACC((lp), __v); \
  753. } while ( __v & MII_ACC_MII_BUSY_ ); \
  754. } while (0)
  755. #define SMC_GET_PHY_BMCR(lp,phy,x) SMC_GET_MII( (lp), MII_BMCR, phy, x )
  756. #define SMC_SET_PHY_BMCR(lp,phy,x) SMC_SET_MII( (lp), MII_BMCR, phy, x )
  757. #define SMC_GET_PHY_BMSR(lp,phy,x) SMC_GET_MII( (lp), MII_BMSR, phy, x )
  758. #define SMC_GET_PHY_ID1(lp,phy,x) SMC_GET_MII( (lp), MII_PHYSID1, phy, x )
  759. #define SMC_GET_PHY_ID2(lp,phy,x) SMC_GET_MII( (lp), MII_PHYSID2, phy, x )
  760. #define SMC_GET_PHY_MII_ADV(lp,phy,x) SMC_GET_MII( (lp), MII_ADVERTISE, phy, x )
  761. #define SMC_SET_PHY_MII_ADV(lp,phy,x) SMC_SET_MII( (lp), MII_ADVERTISE, phy, x )
  762. #define SMC_GET_PHY_MII_LPA(lp,phy,x) SMC_GET_MII( (lp), MII_LPA, phy, x )
  763. #define SMC_SET_PHY_MII_LPA(lp,phy,x) SMC_SET_MII( (lp), MII_LPA, phy, x )
  764. #define SMC_GET_PHY_CTRL_STS(lp,phy,x) SMC_GET_MII( (lp), PHY_MODE_CTRL_STS, phy, x )
  765. #define SMC_SET_PHY_CTRL_STS(lp,phy,x) SMC_SET_MII( (lp), PHY_MODE_CTRL_STS, phy, x )
  766. #define SMC_GET_PHY_INT_SRC(lp,phy,x) SMC_GET_MII( (lp), PHY_INT_SRC, phy, x )
  767. #define SMC_SET_PHY_INT_SRC(lp,phy,x) SMC_SET_MII( (lp), PHY_INT_SRC, phy, x )
  768. #define SMC_GET_PHY_INT_MASK(lp,phy,x) SMC_GET_MII( (lp), PHY_INT_MASK, phy, x )
  769. #define SMC_SET_PHY_INT_MASK(lp,phy,x) SMC_SET_MII( (lp), PHY_INT_MASK, phy, x )
  770. #define SMC_GET_PHY_SPECIAL(lp,phy,x) SMC_GET_MII( (lp), PHY_SPECIAL, phy, x )
  771. /* Misc read/write macros */
  772. #ifndef SMC_GET_MAC_ADDR
  773. #define SMC_GET_MAC_ADDR(lp, addr) \
  774. do { \
  775. unsigned int __v; \
  776. \
  777. SMC_GET_MAC_CSR((lp), ADDRL, __v); \
  778. addr[0] = __v; addr[1] = __v >> 8; \
  779. addr[2] = __v >> 16; addr[3] = __v >> 24; \
  780. SMC_GET_MAC_CSR((lp), ADDRH, __v); \
  781. addr[4] = __v; addr[5] = __v >> 8; \
  782. } while (0)
  783. #endif
  784. #define SMC_SET_MAC_ADDR(lp, addr) \
  785. do { \
  786. SMC_SET_MAC_CSR((lp), ADDRL, \
  787. addr[0] | \
  788. (addr[1] << 8) | \
  789. (addr[2] << 16) | \
  790. (addr[3] << 24)); \
  791. SMC_SET_MAC_CSR((lp), ADDRH, addr[4]|(addr[5] << 8));\
  792. } while (0)
  793. #define SMC_WRITE_EEPROM_CMD(lp, cmd, addr) \
  794. do { \
  795. while (SMC_GET_E2P_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  796. SMC_SET_MAC_CMD((lp), MAC_CSR_CMD_R_NOT_W_ | a ); \
  797. while (SMC_GET_MAC_CMD((lp)) & MAC_CSR_CMD_CSR_BUSY_); \
  798. } while (0)
  799. #endif /* _SMC911X_H_ */