nic.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /****************************************************************************
  3. * Driver for Solarflare network controllers and boards
  4. * Copyright 2005-2006 Fen Systems Ltd.
  5. * Copyright 2006-2013 Solarflare Communications Inc.
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/delay.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/pci.h>
  11. #include <linux/module.h>
  12. #include <linux/seq_file.h>
  13. #include <linux/cpu_rmap.h>
  14. #include "net_driver.h"
  15. #include "bitfield.h"
  16. #include "efx.h"
  17. #include "nic.h"
  18. #include "farch_regs.h"
  19. #include "io.h"
  20. #include "workarounds.h"
  21. #include "mcdi_pcol.h"
  22. /**************************************************************************
  23. *
  24. * Generic buffer handling
  25. * These buffers are used for interrupt status, MAC stats, etc.
  26. *
  27. **************************************************************************/
  28. int efx_siena_alloc_buffer(struct efx_nic *efx, struct efx_buffer *buffer,
  29. unsigned int len, gfp_t gfp_flags)
  30. {
  31. buffer->addr = dma_alloc_coherent(&efx->pci_dev->dev, len,
  32. &buffer->dma_addr, gfp_flags);
  33. if (!buffer->addr)
  34. return -ENOMEM;
  35. buffer->len = len;
  36. return 0;
  37. }
  38. void efx_siena_free_buffer(struct efx_nic *efx, struct efx_buffer *buffer)
  39. {
  40. if (buffer->addr) {
  41. dma_free_coherent(&efx->pci_dev->dev, buffer->len,
  42. buffer->addr, buffer->dma_addr);
  43. buffer->addr = NULL;
  44. }
  45. }
  46. /* Check whether an event is present in the eventq at the current
  47. * read pointer. Only useful for self-test.
  48. */
  49. bool efx_siena_event_present(struct efx_channel *channel)
  50. {
  51. return efx_event_present(efx_event(channel, channel->eventq_read_ptr));
  52. }
  53. void efx_siena_event_test_start(struct efx_channel *channel)
  54. {
  55. channel->event_test_cpu = -1;
  56. smp_wmb();
  57. channel->efx->type->ev_test_generate(channel);
  58. }
  59. int efx_siena_irq_test_start(struct efx_nic *efx)
  60. {
  61. efx->last_irq_cpu = -1;
  62. smp_wmb();
  63. return efx->type->irq_test_generate(efx);
  64. }
  65. /* Hook interrupt handler(s)
  66. * Try MSI and then legacy interrupts.
  67. */
  68. int efx_siena_init_interrupt(struct efx_nic *efx)
  69. {
  70. struct efx_channel *channel;
  71. unsigned int n_irqs;
  72. int rc;
  73. if (!EFX_INT_MODE_USE_MSI(efx)) {
  74. rc = request_irq(efx->legacy_irq,
  75. efx->type->irq_handle_legacy, IRQF_SHARED,
  76. efx->name, efx);
  77. if (rc) {
  78. netif_err(efx, drv, efx->net_dev,
  79. "failed to hook legacy IRQ %d\n",
  80. efx->pci_dev->irq);
  81. goto fail1;
  82. }
  83. efx->irqs_hooked = true;
  84. return 0;
  85. }
  86. #ifdef CONFIG_RFS_ACCEL
  87. if (efx->interrupt_mode == EFX_INT_MODE_MSIX) {
  88. efx->net_dev->rx_cpu_rmap =
  89. alloc_irq_cpu_rmap(efx->n_rx_channels);
  90. if (!efx->net_dev->rx_cpu_rmap) {
  91. rc = -ENOMEM;
  92. goto fail1;
  93. }
  94. }
  95. #endif
  96. /* Hook MSI or MSI-X interrupt */
  97. n_irqs = 0;
  98. efx_for_each_channel(channel, efx) {
  99. rc = request_irq(channel->irq, efx->type->irq_handle_msi,
  100. IRQF_PROBE_SHARED, /* Not shared */
  101. efx->msi_context[channel->channel].name,
  102. &efx->msi_context[channel->channel]);
  103. if (rc) {
  104. netif_err(efx, drv, efx->net_dev,
  105. "failed to hook IRQ %d\n", channel->irq);
  106. goto fail2;
  107. }
  108. ++n_irqs;
  109. #ifdef CONFIG_RFS_ACCEL
  110. if (efx->interrupt_mode == EFX_INT_MODE_MSIX &&
  111. channel->channel < efx->n_rx_channels) {
  112. rc = irq_cpu_rmap_add(efx->net_dev->rx_cpu_rmap,
  113. channel->irq);
  114. if (rc)
  115. goto fail2;
  116. }
  117. #endif
  118. }
  119. efx->irqs_hooked = true;
  120. return 0;
  121. fail2:
  122. #ifdef CONFIG_RFS_ACCEL
  123. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  124. efx->net_dev->rx_cpu_rmap = NULL;
  125. #endif
  126. efx_for_each_channel(channel, efx) {
  127. if (n_irqs-- == 0)
  128. break;
  129. free_irq(channel->irq, &efx->msi_context[channel->channel]);
  130. }
  131. fail1:
  132. return rc;
  133. }
  134. void efx_siena_fini_interrupt(struct efx_nic *efx)
  135. {
  136. struct efx_channel *channel;
  137. #ifdef CONFIG_RFS_ACCEL
  138. free_irq_cpu_rmap(efx->net_dev->rx_cpu_rmap);
  139. efx->net_dev->rx_cpu_rmap = NULL;
  140. #endif
  141. if (!efx->irqs_hooked)
  142. return;
  143. if (EFX_INT_MODE_USE_MSI(efx)) {
  144. /* Disable MSI/MSI-X interrupts */
  145. efx_for_each_channel(channel, efx)
  146. free_irq(channel->irq,
  147. &efx->msi_context[channel->channel]);
  148. } else {
  149. /* Disable legacy interrupt */
  150. free_irq(efx->legacy_irq, efx);
  151. }
  152. efx->irqs_hooked = false;
  153. }
  154. /* Register dump */
  155. #define REGISTER_REVISION_FA 1
  156. #define REGISTER_REVISION_FB 2
  157. #define REGISTER_REVISION_FC 3
  158. #define REGISTER_REVISION_FZ 3 /* last Falcon arch revision */
  159. #define REGISTER_REVISION_ED 4
  160. #define REGISTER_REVISION_EZ 4 /* latest EF10 revision */
  161. struct efx_nic_reg {
  162. u32 offset:24;
  163. u32 min_revision:3, max_revision:3;
  164. };
  165. #define REGISTER(name, arch, min_rev, max_rev) { \
  166. arch ## R_ ## min_rev ## max_rev ## _ ## name, \
  167. REGISTER_REVISION_ ## arch ## min_rev, \
  168. REGISTER_REVISION_ ## arch ## max_rev \
  169. }
  170. #define REGISTER_AA(name) REGISTER(name, F, A, A)
  171. #define REGISTER_AB(name) REGISTER(name, F, A, B)
  172. #define REGISTER_AZ(name) REGISTER(name, F, A, Z)
  173. #define REGISTER_BB(name) REGISTER(name, F, B, B)
  174. #define REGISTER_BZ(name) REGISTER(name, F, B, Z)
  175. #define REGISTER_CZ(name) REGISTER(name, F, C, Z)
  176. static const struct efx_nic_reg efx_nic_regs[] = {
  177. REGISTER_AZ(ADR_REGION),
  178. REGISTER_AZ(INT_EN_KER),
  179. REGISTER_BZ(INT_EN_CHAR),
  180. REGISTER_AZ(INT_ADR_KER),
  181. REGISTER_BZ(INT_ADR_CHAR),
  182. /* INT_ACK_KER is WO */
  183. /* INT_ISR0 is RC */
  184. REGISTER_AZ(HW_INIT),
  185. REGISTER_CZ(USR_EV_CFG),
  186. REGISTER_AB(EE_SPI_HCMD),
  187. REGISTER_AB(EE_SPI_HADR),
  188. REGISTER_AB(EE_SPI_HDATA),
  189. REGISTER_AB(EE_BASE_PAGE),
  190. REGISTER_AB(EE_VPD_CFG0),
  191. /* EE_VPD_SW_CNTL and EE_VPD_SW_DATA are not used */
  192. /* PMBX_DBG_IADDR and PBMX_DBG_IDATA are indirect */
  193. /* PCIE_CORE_INDIRECT is indirect */
  194. REGISTER_AB(NIC_STAT),
  195. REGISTER_AB(GPIO_CTL),
  196. REGISTER_AB(GLB_CTL),
  197. /* FATAL_INTR_KER and FATAL_INTR_CHAR are partly RC */
  198. REGISTER_BZ(DP_CTRL),
  199. REGISTER_AZ(MEM_STAT),
  200. REGISTER_AZ(CS_DEBUG),
  201. REGISTER_AZ(ALTERA_BUILD),
  202. REGISTER_AZ(CSR_SPARE),
  203. REGISTER_AB(PCIE_SD_CTL0123),
  204. REGISTER_AB(PCIE_SD_CTL45),
  205. REGISTER_AB(PCIE_PCS_CTL_STAT),
  206. /* DEBUG_DATA_OUT is not used */
  207. /* DRV_EV is WO */
  208. REGISTER_AZ(EVQ_CTL),
  209. REGISTER_AZ(EVQ_CNT1),
  210. REGISTER_AZ(EVQ_CNT2),
  211. REGISTER_AZ(BUF_TBL_CFG),
  212. REGISTER_AZ(SRM_RX_DC_CFG),
  213. REGISTER_AZ(SRM_TX_DC_CFG),
  214. REGISTER_AZ(SRM_CFG),
  215. /* BUF_TBL_UPD is WO */
  216. REGISTER_AZ(SRM_UPD_EVQ),
  217. REGISTER_AZ(SRAM_PARITY),
  218. REGISTER_AZ(RX_CFG),
  219. REGISTER_BZ(RX_FILTER_CTL),
  220. /* RX_FLUSH_DESCQ is WO */
  221. REGISTER_AZ(RX_DC_CFG),
  222. REGISTER_AZ(RX_DC_PF_WM),
  223. REGISTER_BZ(RX_RSS_TKEY),
  224. /* RX_NODESC_DROP is RC */
  225. REGISTER_AA(RX_SELF_RST),
  226. /* RX_DEBUG, RX_PUSH_DROP are not used */
  227. REGISTER_CZ(RX_RSS_IPV6_REG1),
  228. REGISTER_CZ(RX_RSS_IPV6_REG2),
  229. REGISTER_CZ(RX_RSS_IPV6_REG3),
  230. /* TX_FLUSH_DESCQ is WO */
  231. REGISTER_AZ(TX_DC_CFG),
  232. REGISTER_AA(TX_CHKSM_CFG),
  233. REGISTER_AZ(TX_CFG),
  234. /* TX_PUSH_DROP is not used */
  235. REGISTER_AZ(TX_RESERVED),
  236. REGISTER_BZ(TX_PACE),
  237. /* TX_PACE_DROP_QID is RC */
  238. REGISTER_BB(TX_VLAN),
  239. REGISTER_BZ(TX_IPFIL_PORTEN),
  240. REGISTER_AB(MD_TXD),
  241. REGISTER_AB(MD_RXD),
  242. REGISTER_AB(MD_CS),
  243. REGISTER_AB(MD_PHY_ADR),
  244. REGISTER_AB(MD_ID),
  245. /* MD_STAT is RC */
  246. REGISTER_AB(MAC_STAT_DMA),
  247. REGISTER_AB(MAC_CTRL),
  248. REGISTER_BB(GEN_MODE),
  249. REGISTER_AB(MAC_MC_HASH_REG0),
  250. REGISTER_AB(MAC_MC_HASH_REG1),
  251. REGISTER_AB(GM_CFG1),
  252. REGISTER_AB(GM_CFG2),
  253. /* GM_IPG and GM_HD are not used */
  254. REGISTER_AB(GM_MAX_FLEN),
  255. /* GM_TEST is not used */
  256. REGISTER_AB(GM_ADR1),
  257. REGISTER_AB(GM_ADR2),
  258. REGISTER_AB(GMF_CFG0),
  259. REGISTER_AB(GMF_CFG1),
  260. REGISTER_AB(GMF_CFG2),
  261. REGISTER_AB(GMF_CFG3),
  262. REGISTER_AB(GMF_CFG4),
  263. REGISTER_AB(GMF_CFG5),
  264. REGISTER_BB(TX_SRC_MAC_CTL),
  265. REGISTER_AB(XM_ADR_LO),
  266. REGISTER_AB(XM_ADR_HI),
  267. REGISTER_AB(XM_GLB_CFG),
  268. REGISTER_AB(XM_TX_CFG),
  269. REGISTER_AB(XM_RX_CFG),
  270. REGISTER_AB(XM_MGT_INT_MASK),
  271. REGISTER_AB(XM_FC),
  272. REGISTER_AB(XM_PAUSE_TIME),
  273. REGISTER_AB(XM_TX_PARAM),
  274. REGISTER_AB(XM_RX_PARAM),
  275. /* XM_MGT_INT_MSK (note no 'A') is RC */
  276. REGISTER_AB(XX_PWR_RST),
  277. REGISTER_AB(XX_SD_CTL),
  278. REGISTER_AB(XX_TXDRV_CTL),
  279. /* XX_PRBS_CTL, XX_PRBS_CHK and XX_PRBS_ERR are not used */
  280. /* XX_CORE_STAT is partly RC */
  281. };
  282. struct efx_nic_reg_table {
  283. u32 offset:24;
  284. u32 min_revision:3, max_revision:3;
  285. u32 step:6, rows:21;
  286. };
  287. #define REGISTER_TABLE_DIMENSIONS(_, offset, arch, min_rev, max_rev, step, rows) { \
  288. offset, \
  289. REGISTER_REVISION_ ## arch ## min_rev, \
  290. REGISTER_REVISION_ ## arch ## max_rev, \
  291. step, rows \
  292. }
  293. #define REGISTER_TABLE(name, arch, min_rev, max_rev) \
  294. REGISTER_TABLE_DIMENSIONS( \
  295. name, arch ## R_ ## min_rev ## max_rev ## _ ## name, \
  296. arch, min_rev, max_rev, \
  297. arch ## R_ ## min_rev ## max_rev ## _ ## name ## _STEP, \
  298. arch ## R_ ## min_rev ## max_rev ## _ ## name ## _ROWS)
  299. #define REGISTER_TABLE_AA(name) REGISTER_TABLE(name, F, A, A)
  300. #define REGISTER_TABLE_AZ(name) REGISTER_TABLE(name, F, A, Z)
  301. #define REGISTER_TABLE_BB(name) REGISTER_TABLE(name, F, B, B)
  302. #define REGISTER_TABLE_BZ(name) REGISTER_TABLE(name, F, B, Z)
  303. #define REGISTER_TABLE_BB_CZ(name) \
  304. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, B, B, \
  305. FR_BZ_ ## name ## _STEP, \
  306. FR_BB_ ## name ## _ROWS), \
  307. REGISTER_TABLE_DIMENSIONS(name, FR_BZ_ ## name, F, C, Z, \
  308. FR_BZ_ ## name ## _STEP, \
  309. FR_CZ_ ## name ## _ROWS)
  310. #define REGISTER_TABLE_CZ(name) REGISTER_TABLE(name, F, C, Z)
  311. static const struct efx_nic_reg_table efx_nic_reg_tables[] = {
  312. /* DRIVER is not used */
  313. /* EVQ_RPTR, TIMER_COMMAND, USR_EV and {RX,TX}_DESC_UPD are WO */
  314. REGISTER_TABLE_BB(TX_IPFIL_TBL),
  315. REGISTER_TABLE_BB(TX_SRC_MAC_TBL),
  316. REGISTER_TABLE_AA(RX_DESC_PTR_TBL_KER),
  317. REGISTER_TABLE_BB_CZ(RX_DESC_PTR_TBL),
  318. REGISTER_TABLE_AA(TX_DESC_PTR_TBL_KER),
  319. REGISTER_TABLE_BB_CZ(TX_DESC_PTR_TBL),
  320. REGISTER_TABLE_AA(EVQ_PTR_TBL_KER),
  321. REGISTER_TABLE_BB_CZ(EVQ_PTR_TBL),
  322. /* We can't reasonably read all of the buffer table (up to 8MB!).
  323. * However this driver will only use a few entries. Reading
  324. * 1K entries allows for some expansion of queue count and
  325. * size before we need to change the version. */
  326. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL_KER, FR_AA_BUF_FULL_TBL_KER,
  327. F, A, A, 8, 1024),
  328. REGISTER_TABLE_DIMENSIONS(BUF_FULL_TBL, FR_BZ_BUF_FULL_TBL,
  329. F, B, Z, 8, 1024),
  330. REGISTER_TABLE_CZ(RX_MAC_FILTER_TBL0),
  331. REGISTER_TABLE_BB_CZ(TIMER_TBL),
  332. REGISTER_TABLE_BB_CZ(TX_PACE_TBL),
  333. REGISTER_TABLE_BZ(RX_INDIRECTION_TBL),
  334. /* TX_FILTER_TBL0 is huge and not used by this driver */
  335. REGISTER_TABLE_CZ(TX_MAC_FILTER_TBL0),
  336. REGISTER_TABLE_CZ(MC_TREG_SMEM),
  337. /* MSIX_PBA_TABLE is not mapped */
  338. /* SRM_DBG is not mapped (and is redundant with BUF_FLL_TBL) */
  339. REGISTER_TABLE_BZ(RX_FILTER_TBL0),
  340. };
  341. size_t efx_siena_get_regs_len(struct efx_nic *efx)
  342. {
  343. const struct efx_nic_reg *reg;
  344. const struct efx_nic_reg_table *table;
  345. size_t len = 0;
  346. for (reg = efx_nic_regs;
  347. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  348. reg++)
  349. if (efx->type->revision >= reg->min_revision &&
  350. efx->type->revision <= reg->max_revision)
  351. len += sizeof(efx_oword_t);
  352. for (table = efx_nic_reg_tables;
  353. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  354. table++)
  355. if (efx->type->revision >= table->min_revision &&
  356. efx->type->revision <= table->max_revision)
  357. len += table->rows * min_t(size_t, table->step, 16);
  358. return len;
  359. }
  360. void efx_siena_get_regs(struct efx_nic *efx, void *buf)
  361. {
  362. const struct efx_nic_reg *reg;
  363. const struct efx_nic_reg_table *table;
  364. for (reg = efx_nic_regs;
  365. reg < efx_nic_regs + ARRAY_SIZE(efx_nic_regs);
  366. reg++) {
  367. if (efx->type->revision >= reg->min_revision &&
  368. efx->type->revision <= reg->max_revision) {
  369. efx_reado(efx, (efx_oword_t *)buf, reg->offset);
  370. buf += sizeof(efx_oword_t);
  371. }
  372. }
  373. for (table = efx_nic_reg_tables;
  374. table < efx_nic_reg_tables + ARRAY_SIZE(efx_nic_reg_tables);
  375. table++) {
  376. size_t size, i;
  377. if (!(efx->type->revision >= table->min_revision &&
  378. efx->type->revision <= table->max_revision))
  379. continue;
  380. size = min_t(size_t, table->step, 16);
  381. for (i = 0; i < table->rows; i++) {
  382. switch (table->step) {
  383. case 4: /* 32-bit SRAM */
  384. efx_readd(efx, buf, table->offset + 4 * i);
  385. break;
  386. case 8: /* 64-bit SRAM */
  387. efx_sram_readq(efx,
  388. efx->membase + table->offset,
  389. buf, i);
  390. break;
  391. case 16: /* 128-bit-readable register */
  392. efx_reado_table(efx, buf, table->offset, i);
  393. break;
  394. case 32: /* 128-bit register, interleaved */
  395. efx_reado_table(efx, buf, table->offset, 2 * i);
  396. break;
  397. default:
  398. WARN_ON(1);
  399. return;
  400. }
  401. buf += size;
  402. }
  403. }
  404. }
  405. /**
  406. * efx_siena_describe_stats - Describe supported statistics for ethtool
  407. * @desc: Array of &struct efx_hw_stat_desc describing the statistics
  408. * @count: Length of the @desc array
  409. * @mask: Bitmask of which elements of @desc are enabled
  410. * @names: Buffer to copy names to, or %NULL. The names are copied
  411. * starting at intervals of %ETH_GSTRING_LEN bytes.
  412. *
  413. * Returns the number of visible statistics, i.e. the number of set
  414. * bits in the first @count bits of @mask for which a name is defined.
  415. */
  416. size_t efx_siena_describe_stats(const struct efx_hw_stat_desc *desc, size_t count,
  417. const unsigned long *mask, u8 *names)
  418. {
  419. size_t visible = 0;
  420. size_t index;
  421. for_each_set_bit(index, mask, count) {
  422. if (desc[index].name) {
  423. if (names) {
  424. strscpy(names, desc[index].name,
  425. ETH_GSTRING_LEN);
  426. names += ETH_GSTRING_LEN;
  427. }
  428. ++visible;
  429. }
  430. }
  431. return visible;
  432. }
  433. /**
  434. * efx_siena_update_stats - Convert statistics DMA buffer to array of u64
  435. * @desc: Array of &struct efx_hw_stat_desc describing the DMA buffer
  436. * layout. DMA widths of 0, 16, 32 and 64 are supported; where
  437. * the width is specified as 0 the corresponding element of
  438. * @stats is not updated.
  439. * @count: Length of the @desc array
  440. * @mask: Bitmask of which elements of @desc are enabled
  441. * @stats: Buffer to update with the converted statistics. The length
  442. * of this array must be at least @count.
  443. * @dma_buf: DMA buffer containing hardware statistics
  444. * @accumulate: If set, the converted values will be added rather than
  445. * directly stored to the corresponding elements of @stats
  446. */
  447. void efx_siena_update_stats(const struct efx_hw_stat_desc *desc, size_t count,
  448. const unsigned long *mask,
  449. u64 *stats, const void *dma_buf, bool accumulate)
  450. {
  451. size_t index;
  452. for_each_set_bit(index, mask, count) {
  453. if (desc[index].dma_width) {
  454. const void *addr = dma_buf + desc[index].offset;
  455. u64 val;
  456. switch (desc[index].dma_width) {
  457. case 16:
  458. val = le16_to_cpup((__le16 *)addr);
  459. break;
  460. case 32:
  461. val = le32_to_cpup((__le32 *)addr);
  462. break;
  463. case 64:
  464. val = le64_to_cpup((__le64 *)addr);
  465. break;
  466. default:
  467. WARN_ON(1);
  468. val = 0;
  469. break;
  470. }
  471. if (accumulate)
  472. stats[index] += val;
  473. else
  474. stats[index] = val;
  475. }
  476. }
  477. }
  478. void efx_siena_fix_nodesc_drop_stat(struct efx_nic *efx, u64 *rx_nodesc_drops)
  479. {
  480. /* if down, or this is the first update after coming up */
  481. if (!(efx->net_dev->flags & IFF_UP) || !efx->rx_nodesc_drops_prev_state)
  482. efx->rx_nodesc_drops_while_down +=
  483. *rx_nodesc_drops - efx->rx_nodesc_drops_total;
  484. efx->rx_nodesc_drops_total = *rx_nodesc_drops;
  485. efx->rx_nodesc_drops_prev_state = !!(efx->net_dev->flags & IFF_UP);
  486. *rx_nodesc_drops -= efx->rx_nodesc_drops_while_down;
  487. }