mcdi_pcol.h 1.4 MB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612156131561415615156161561715618156191562015621156221562315624156251562615627156281562915630156311563215633156341563515636156371563815639156401564115642156431564415645156461564715648156491565015651156521565315654156551565615657156581565915660156611566215663156641566515666156671566815669156701567115672156731567415675156761567715678156791568015681156821568315684156851568615687156881568915690156911569215693156941569515696156971569815699157001570115702157031570415705157061570715708157091571015711157121571315714157151571615717157181571915720157211572215723157241572515726157271572815729157301573115732157331573415735157361573715738157391574015741157421574315744157451574615747157481574915750157511575215753157541575515756157571575815759157601576115762157631576415765157661576715768157691577015771157721577315774157751577615777157781577915780157811578215783157841578515786157871578815789157901579115792157931579415795157961579715798157991580015801158021580315804158051580615807158081580915810158111581215813158141581515816158171581815819158201582115822158231582415825158261582715828158291583015831158321583315834158351583615837158381583915840158411584215843158441584515846158471584815849158501585115852158531585415855158561585715858158591586015861158621586315864158651586615867158681586915870158711587215873158741587515876158771587815879158801588115882158831588415885158861588715888158891589015891158921589315894158951589615897158981589915900159011590215903159041590515906159071590815909159101591115912159131591415915159161591715918159191592015921159221592315924159251592615927159281592915930159311593215933159341593515936159371593815939159401594115942159431594415945159461594715948159491595015951159521595315954159551595615957159581595915960159611596215963159641596515966159671596815969159701597115972159731597415975159761597715978159791598015981159821598315984159851598615987159881598915990159911599215993159941599515996159971599815999160001600116002160031600416005160061600716008160091601016011160121601316014160151601616017160181601916020160211602216023160241602516026160271602816029160301603116032160331603416035160361603716038160391604016041160421604316044160451604616047160481604916050160511605216053160541605516056160571605816059160601606116062160631606416065160661606716068160691607016071160721607316074160751607616077160781607916080160811608216083160841608516086160871608816089160901609116092160931609416095160961609716098160991610016101161021610316104161051610616107161081610916110161111611216113161141611516116161171611816119161201612116122161231612416125161261612716128161291613016131161321613316134161351613616137161381613916140161411614216143161441614516146161471614816149161501615116152161531615416155161561615716158161591616016161161621616316164161651616616167161681616916170161711617216173161741617516176161771617816179161801618116182161831618416185161861618716188161891619016191161921619316194161951619616197161981619916200162011620216203162041620516206162071620816209162101621116212162131621416215162161621716218162191622016221162221622316224162251622616227162281622916230162311623216233162341623516236162371623816239162401624116242162431624416245162461624716248162491625016251162521625316254162551625616257162581625916260162611626216263162641626516266162671626816269162701627116272162731627416275162761627716278162791628016281162821628316284162851628616287162881628916290162911629216293162941629516296162971629816299163001630116302163031630416305163061630716308163091631016311163121631316314163151631616317163181631916320163211632216323163241632516326163271632816329163301633116332163331633416335163361633716338163391634016341163421634316344163451634616347163481634916350163511635216353163541635516356163571635816359163601636116362163631636416365163661636716368163691637016371163721637316374163751637616377163781637916380163811638216383163841638516386163871638816389163901639116392163931639416395163961639716398163991640016401164021640316404164051640616407164081640916410164111641216413164141641516416164171641816419164201642116422164231642416425164261642716428164291643016431164321643316434164351643616437164381643916440164411644216443164441644516446164471644816449164501645116452164531645416455164561645716458164591646016461164621646316464164651646616467164681646916470164711647216473164741647516476164771647816479164801648116482164831648416485164861648716488164891649016491164921649316494164951649616497164981649916500165011650216503165041650516506165071650816509165101651116512165131651416515165161651716518165191652016521165221652316524165251652616527165281652916530165311653216533165341653516536165371653816539165401654116542165431654416545165461654716548165491655016551165521655316554165551655616557165581655916560165611656216563165641656516566165671656816569165701657116572165731657416575165761657716578165791658016581165821658316584165851658616587165881658916590165911659216593165941659516596165971659816599166001660116602166031660416605166061660716608166091661016611166121661316614166151661616617166181661916620166211662216623166241662516626166271662816629166301663116632166331663416635166361663716638166391664016641166421664316644166451664616647166481664916650166511665216653166541665516656166571665816659166601666116662166631666416665166661666716668166691667016671166721667316674166751667616677166781667916680166811668216683166841668516686166871668816689166901669116692166931669416695166961669716698166991670016701167021670316704167051670616707167081670916710167111671216713167141671516716167171671816719167201672116722167231672416725167261672716728167291673016731167321673316734167351673616737167381673916740167411674216743167441674516746167471674816749167501675116752167531675416755167561675716758167591676016761167621676316764167651676616767167681676916770167711677216773167741677516776167771677816779167801678116782167831678416785167861678716788167891679016791167921679316794167951679616797167981679916800168011680216803168041680516806168071680816809168101681116812168131681416815168161681716818168191682016821168221682316824168251682616827168281682916830168311683216833168341683516836168371683816839168401684116842168431684416845168461684716848168491685016851168521685316854168551685616857168581685916860168611686216863168641686516866168671686816869168701687116872168731687416875168761687716878168791688016881168821688316884168851688616887168881688916890168911689216893168941689516896168971689816899169001690116902169031690416905169061690716908169091691016911169121691316914169151691616917169181691916920169211692216923169241692516926169271692816929169301693116932169331693416935169361693716938169391694016941169421694316944169451694616947169481694916950169511695216953169541695516956169571695816959169601696116962169631696416965169661696716968169691697016971169721697316974169751697616977169781697916980169811698216983169841698516986169871698816989169901699116992169931699416995169961699716998169991700017001170021700317004170051700617007170081700917010170111701217013170141701517016170171701817019170201702117022170231702417025170261702717028170291703017031170321703317034170351703617037170381703917040170411704217043170441704517046170471704817049170501705117052170531705417055170561705717058170591706017061170621706317064170651706617067170681706917070170711707217073170741707517076170771707817079170801708117082170831708417085170861708717088170891709017091170921709317094170951709617097170981709917100171011710217103171041710517106171071710817109171101711117112171131711417115171161711717118171191712017121171221712317124171251712617127171281712917130171311713217133171341713517136171371713817139171401714117142171431714417145171461714717148171491715017151171521715317154171551715617157171581715917160171611716217163171641716517166171671716817169171701717117172171731717417175171761717717178171791718017181171821718317184171851718617187171881718917190171911719217193171941719517196171971719817199172001720117202172031720417205172061720717208172091721017211172121721317214172151721617217172181721917220172211722217223172241722517226172271722817229172301723117232172331723417235172361723717238172391724017241172421724317244172451724617247172481724917250172511725217253172541725517256172571725817259172601726117262172631726417265172661726717268172691727017271172721727317274172751727617277172781727917280172811728217283172841728517286172871728817289172901729117292172931729417295172961729717298172991730017301173021730317304173051730617307173081730917310173111731217313173141731517316173171731817319173201732117322173231732417325173261732717328173291733017331173321733317334173351733617337173381733917340173411734217343173441734517346173471734817349173501735117352173531735417355173561735717358173591736017361173621736317364173651736617367173681736917370173711737217373173741737517376173771737817379173801738117382173831738417385173861738717388173891739017391173921739317394173951739617397173981739917400174011740217403174041740517406174071740817409174101741117412174131741417415174161741717418174191742017421174221742317424174251742617427174281742917430174311743217433174341743517436174371743817439174401744117442174431744417445174461744717448174491745017451174521745317454174551745617457174581745917460174611746217463174641746517466174671746817469174701747117472174731747417475174761747717478174791748017481174821748317484174851748617487174881748917490174911749217493174941749517496174971749817499175001750117502175031750417505175061750717508175091751017511175121751317514175151751617517175181751917520175211752217523175241752517526175271752817529175301753117532175331753417535175361753717538175391754017541175421754317544175451754617547175481754917550175511755217553175541755517556175571755817559175601756117562175631756417565175661756717568175691757017571175721757317574175751757617577175781757917580175811758217583175841758517586175871758817589175901759117592175931759417595175961759717598175991760017601176021760317604176051760617607176081760917610176111761217613176141761517616176171761817619176201762117622176231762417625176261762717628176291763017631176321763317634176351763617637176381763917640176411764217643176441764517646176471764817649176501765117652176531765417655176561765717658176591766017661176621766317664176651766617667176681766917670176711767217673176741767517676176771767817679176801768117682176831768417685176861768717688176891769017691176921769317694176951769617697176981769917700177011770217703177041770517706177071770817709177101771117712177131771417715177161771717718177191772017721177221772317724177251772617727177281772917730177311773217733177341773517736177371773817739177401774117742177431774417745177461774717748177491775017751177521775317754177551775617757177581775917760177611776217763177641776517766177671776817769177701777117772177731777417775177761777717778177791778017781177821778317784177851778617787177881778917790177911779217793177941779517796177971779817799178001780117802178031780417805178061780717808178091781017811178121781317814178151781617817178181781917820178211782217823178241782517826178271782817829178301783117832178331783417835178361783717838178391784017841178421784317844178451784617847178481784917850178511785217853178541785517856178571785817859178601786117862178631786417865178661786717868178691787017871178721787317874178751787617877178781787917880178811788217883178841788517886178871788817889178901789117892178931789417895178961789717898178991790017901179021790317904179051790617907179081790917910179111791217913179141791517916179171791817919179201792117922179231792417925179261792717928179291793017931179321793317934179351793617937179381793917940179411794217943179441794517946179471794817949179501795117952179531795417955179561795717958179591796017961179621796317964179651796617967179681796917970179711797217973179741797517976179771797817979179801798117982179831798417985179861798717988179891799017991179921799317994179951799617997179981799918000180011800218003180041800518006180071800818009180101801118012180131801418015180161801718018180191802018021180221802318024180251802618027180281802918030180311803218033180341803518036180371803818039180401804118042180431804418045180461804718048180491805018051180521805318054180551805618057180581805918060180611806218063180641806518066180671806818069180701807118072180731807418075180761807718078180791808018081180821808318084180851808618087180881808918090180911809218093180941809518096180971809818099181001810118102181031810418105181061810718108181091811018111181121811318114181151811618117181181811918120181211812218123181241812518126181271812818129181301813118132181331813418135181361813718138181391814018141181421814318144181451814618147181481814918150181511815218153181541815518156181571815818159181601816118162181631816418165181661816718168181691817018171181721817318174181751817618177181781817918180181811818218183181841818518186181871818818189181901819118192181931819418195181961819718198181991820018201182021820318204182051820618207182081820918210182111821218213182141821518216182171821818219182201822118222182231822418225182261822718228182291823018231182321823318234182351823618237182381823918240182411824218243182441824518246182471824818249182501825118252182531825418255182561825718258182591826018261182621826318264182651826618267182681826918270182711827218273182741827518276182771827818279182801828118282182831828418285182861828718288182891829018291182921829318294182951829618297182981829918300183011830218303183041830518306183071830818309183101831118312183131831418315183161831718318183191832018321183221832318324183251832618327183281832918330183311833218333183341833518336183371833818339183401834118342183431834418345183461834718348183491835018351183521835318354183551835618357183581835918360183611836218363183641836518366183671836818369183701837118372183731837418375183761837718378183791838018381183821838318384183851838618387183881838918390183911839218393183941839518396183971839818399184001840118402184031840418405184061840718408184091841018411184121841318414184151841618417184181841918420184211842218423184241842518426184271842818429184301843118432184331843418435184361843718438184391844018441184421844318444184451844618447184481844918450184511845218453184541845518456184571845818459184601846118462184631846418465184661846718468184691847018471184721847318474184751847618477184781847918480184811848218483184841848518486184871848818489184901849118492184931849418495184961849718498184991850018501185021850318504185051850618507185081850918510185111851218513185141851518516185171851818519185201852118522185231852418525185261852718528185291853018531185321853318534185351853618537185381853918540185411854218543185441854518546185471854818549185501855118552185531855418555185561855718558185591856018561185621856318564185651856618567185681856918570185711857218573185741857518576185771857818579185801858118582185831858418585185861858718588185891859018591185921859318594185951859618597185981859918600186011860218603186041860518606186071860818609186101861118612186131861418615186161861718618186191862018621186221862318624186251862618627186281862918630186311863218633186341863518636186371863818639186401864118642186431864418645186461864718648186491865018651186521865318654186551865618657186581865918660186611866218663186641866518666186671866818669186701867118672186731867418675186761867718678186791868018681186821868318684186851868618687186881868918690186911869218693186941869518696186971869818699187001870118702187031870418705187061870718708187091871018711187121871318714187151871618717187181871918720187211872218723187241872518726187271872818729187301873118732187331873418735187361873718738187391874018741187421874318744187451874618747187481874918750187511875218753187541875518756187571875818759187601876118762187631876418765187661876718768187691877018771187721877318774187751877618777187781877918780187811878218783187841878518786187871878818789187901879118792187931879418795187961879718798187991880018801188021880318804188051880618807188081880918810188111881218813188141881518816188171881818819188201882118822188231882418825188261882718828188291883018831188321883318834188351883618837188381883918840188411884218843188441884518846188471884818849188501885118852188531885418855188561885718858188591886018861188621886318864188651886618867188681886918870188711887218873188741887518876188771887818879188801888118882188831888418885188861888718888188891889018891188921889318894188951889618897188981889918900189011890218903189041890518906189071890818909189101891118912189131891418915189161891718918189191892018921189221892318924189251892618927189281892918930189311893218933189341893518936189371893818939189401894118942189431894418945189461894718948189491895018951189521895318954189551895618957189581895918960189611896218963189641896518966189671896818969189701897118972189731897418975189761897718978189791898018981189821898318984189851898618987189881898918990189911899218993189941899518996189971899818999190001900119002190031900419005190061900719008190091901019011190121901319014190151901619017190181901919020190211902219023190241902519026190271902819029190301903119032190331903419035190361903719038190391904019041190421904319044190451904619047190481904919050190511905219053190541905519056190571905819059190601906119062190631906419065190661906719068190691907019071190721907319074190751907619077190781907919080190811908219083190841908519086190871908819089190901909119092190931909419095190961909719098190991910019101191021910319104191051910619107191081910919110191111911219113191141911519116191171911819119191201912119122191231912419125191261912719128191291913019131191321913319134191351913619137191381913919140191411914219143191441914519146191471914819149191501915119152191531915419155191561915719158191591916019161191621916319164191651916619167191681916919170191711917219173191741917519176191771917819179191801918119182191831918419185191861918719188191891919019191191921919319194191951919619197191981919919200192011920219203192041920519206192071920819209192101921119212192131921419215192161921719218192191922019221192221922319224192251922619227192281922919230192311923219233192341923519236192371923819239192401924119242192431924419245192461924719248192491925019251192521925319254192551925619257192581925919260192611926219263192641926519266192671926819269192701927119272192731927419275192761927719278192791928019281192821928319284192851928619287192881928919290192911929219293192941929519296192971929819299193001930119302193031930419305193061930719308193091931019311193121931319314193151931619317193181931919320193211932219323193241932519326193271932819329193301933119332193331933419335193361933719338193391934019341193421934319344193451934619347193481934919350193511935219353193541935519356193571935819359193601936119362193631936419365193661936719368193691937019371193721937319374193751937619377193781937919380193811938219383193841938519386193871938819389193901939119392193931939419395193961939719398193991940019401194021940319404194051940619407194081940919410194111941219413194141941519416194171941819419194201942119422194231942419425194261942719428194291943019431194321943319434194351943619437194381943919440194411944219443194441944519446194471944819449194501945119452194531945419455194561945719458194591946019461194621946319464194651946619467194681946919470194711947219473194741947519476194771947819479194801948119482194831948419485194861948719488194891949019491194921949319494194951949619497194981949919500195011950219503195041950519506195071950819509195101951119512195131951419515195161951719518195191952019521195221952319524195251952619527195281952919530195311953219533195341953519536195371953819539195401954119542195431954419545195461954719548195491955019551195521955319554195551955619557195581955919560195611956219563195641956519566195671956819569195701957119572195731957419575195761957719578195791958019581195821958319584195851958619587195881958919590195911959219593195941959519596195971959819599196001960119602196031960419605196061960719608196091961019611196121961319614196151961619617196181961919620196211962219623196241962519626196271962819629196301963119632196331963419635196361963719638196391964019641196421964319644196451964619647196481964919650196511965219653196541965519656196571965819659196601966119662196631966419665196661966719668196691967019671196721967319674196751967619677196781967919680196811968219683196841968519686196871968819689196901969119692196931969419695196961969719698196991970019701197021970319704197051970619707197081970919710197111971219713197141971519716197171971819719197201972119722197231972419725197261972719728197291973019731197321973319734197351973619737197381973919740197411974219743197441974519746197471974819749197501975119752197531975419755197561975719758197591976019761197621976319764197651976619767197681976919770197711977219773197741977519776197771977819779197801978119782197831978419785197861978719788197891979019791197921979319794197951979619797197981979919800198011980219803198041980519806198071980819809198101981119812198131981419815198161981719818198191982019821198221982319824198251982619827198281982919830198311983219833198341983519836198371983819839198401984119842198431984419845198461984719848198491985019851198521985319854198551985619857198581985919860198611986219863198641986519866198671986819869198701987119872198731987419875198761987719878198791988019881198821988319884198851988619887198881988919890198911989219893198941989519896198971989819899199001990119902199031990419905199061990719908199091991019911199121991319914199151991619917199181991919920199211992219923199241992519926199271992819929199301993119932199331993419935199361993719938199391994019941199421994319944199451994619947199481994919950199511995219953199541995519956199571995819959199601996119962199631996419965199661996719968199691997019971199721997319974199751997619977199781997919980199811998219983199841998519986199871998819989199901999119992199931999419995199961999719998199992000020001200022000320004200052000620007200082000920010200112001220013200142001520016200172001820019200202002120022200232002420025200262002720028200292003020031200322003320034200352003620037200382003920040200412004220043200442004520046200472004820049200502005120052200532005420055200562005720058200592006020061200622006320064200652006620067200682006920070200712007220073200742007520076200772007820079200802008120082200832008420085200862008720088200892009020091200922009320094200952009620097200982009920100201012010220103201042010520106201072010820109201102011120112201132011420115201162011720118201192012020121201222012320124201252012620127201282012920130201312013220133201342013520136201372013820139201402014120142201432014420145201462014720148201492015020151201522015320154201552015620157201582015920160201612016220163201642016520166201672016820169201702017120172201732017420175201762017720178201792018020181201822018320184201852018620187201882018920190201912019220193201942019520196201972019820199202002020120202202032020420205202062020720208202092021020211202122021320214202152021620217202182021920220202212022220223202242022520226202272022820229202302023120232202332023420235202362023720238202392024020241202422024320244202452024620247202482024920250202512025220253202542025520256202572025820259202602026120262202632026420265202662026720268202692027020271202722027320274202752027620277202782027920280202812028220283202842028520286202872028820289202902029120292202932029420295202962029720298202992030020301203022030320304203052030620307203082030920310203112031220313203142031520316203172031820319203202032120322203232032420325203262032720328203292033020331203322033320334203352033620337203382033920340203412034220343203442034520346203472034820349203502035120352203532035420355203562035720358203592036020361203622036320364203652036620367203682036920370203712037220373203742037520376203772037820379203802038120382203832038420385203862038720388203892039020391203922039320394203952039620397203982039920400204012040220403204042040520406204072040820409204102041120412204132041420415204162041720418204192042020421204222042320424204252042620427204282042920430204312043220433204342043520436204372043820439204402044120442204432044420445204462044720448204492045020451204522045320454204552045620457204582045920460204612046220463204642046520466204672046820469204702047120472204732047420475204762047720478204792048020481204822048320484204852048620487204882048920490204912049220493204942049520496204972049820499205002050120502205032050420505205062050720508205092051020511205122051320514205152051620517205182051920520205212052220523205242052520526205272052820529205302053120532205332053420535205362053720538205392054020541205422054320544205452054620547205482054920550205512055220553205542055520556205572055820559205602056120562205632056420565205662056720568205692057020571205722057320574205752057620577205782057920580205812058220583205842058520586205872058820589205902059120592205932059420595205962059720598205992060020601206022060320604206052060620607206082060920610206112061220613206142061520616206172061820619206202062120622206232062420625206262062720628206292063020631206322063320634206352063620637206382063920640206412064220643206442064520646206472064820649206502065120652206532065420655206562065720658206592066020661206622066320664206652066620667206682066920670206712067220673206742067520676206772067820679206802068120682206832068420685206862068720688206892069020691206922069320694206952069620697206982069920700207012070220703207042070520706207072070820709207102071120712207132071420715207162071720718207192072020721207222072320724207252072620727207282072920730207312073220733207342073520736207372073820739207402074120742207432074420745207462074720748207492075020751207522075320754207552075620757207582075920760207612076220763207642076520766207672076820769207702077120772207732077420775207762077720778207792078020781207822078320784207852078620787207882078920790207912079220793207942079520796207972079820799208002080120802208032080420805208062080720808208092081020811208122081320814208152081620817208182081920820208212082220823208242082520826208272082820829208302083120832208332083420835208362083720838208392084020841208422084320844208452084620847208482084920850208512085220853208542085520856208572085820859208602086120862208632086420865208662086720868208692087020871208722087320874208752087620877208782087920880208812088220883208842088520886208872088820889208902089120892208932089420895208962089720898208992090020901209022090320904209052090620907209082090920910209112091220913209142091520916209172091820919209202092120922209232092420925209262092720928209292093020931209322093320934209352093620937209382093920940209412094220943209442094520946209472094820949209502095120952209532095420955209562095720958209592096020961209622096320964209652096620967209682096920970209712097220973209742097520976209772097820979209802098120982209832098420985209862098720988209892099020991209922099320994209952099620997209982099921000210012100221003210042100521006210072100821009210102101121012210132101421015210162101721018210192102021021210222102321024210252102621027210282102921030210312103221033210342103521036210372103821039210402104121042210432104421045210462104721048210492105021051210522105321054210552105621057210582105921060210612106221063210642106521066210672106821069210702107121072210732107421075210762107721078210792108021081210822108321084210852108621087210882108921090210912109221093210942109521096210972109821099211002110121102211032110421105211062110721108211092111021111211122111321114211152111621117211182111921120211212112221123211242112521126211272112821129211302113121132211332113421135211362113721138211392114021141211422114321144211452114621147211482114921150211512115221153211542115521156211572115821159211602116121162211632116421165211662116721168211692117021171211722117321174211752117621177211782117921180211812118221183211842118521186211872118821189211902119121192211932119421195211962119721198211992120021201212022120321204212052120621207212082120921210212112121221213212142121521216212172121821219212202122121222212232122421225212262122721228212292123021231212322123321234212352123621237212382123921240212412124221243212442124521246212472124821249212502125121252212532125421255212562125721258212592126021261212622126321264212652126621267212682126921270212712127221273212742127521276212772127821279212802128121282212832128421285212862128721288212892129021291212922129321294212952129621297212982129921300213012130221303213042130521306213072130821309213102131121312213132131421315213162131721318213192132021321213222132321324213252132621327213282132921330213312133221333213342133521336213372133821339213402134121342213432134421345213462134721348213492135021351213522135321354213552135621357213582135921360213612136221363213642136521366213672136821369213702137121372213732137421375213762137721378213792138021381213822138321384213852138621387213882138921390213912139221393213942139521396213972139821399214002140121402214032140421405214062140721408214092141021411214122141321414214152141621417214182141921420214212142221423214242142521426214272142821429214302143121432214332143421435214362143721438214392144021441214422144321444214452144621447214482144921450214512145221453214542145521456214572145821459214602146121462214632146421465214662146721468214692147021471214722147321474214752147621477214782147921480214812148221483214842148521486214872148821489214902149121492214932149421495214962149721498214992150021501215022150321504215052150621507215082150921510215112151221513215142151521516215172151821519215202152121522215232152421525215262152721528215292153021531215322153321534215352153621537215382153921540215412154221543215442154521546215472154821549215502155121552215532155421555215562155721558215592156021561215622156321564215652156621567215682156921570215712157221573215742157521576215772157821579215802158121582215832158421585215862158721588215892159021591215922159321594215952159621597215982159921600216012160221603216042160521606216072160821609216102161121612216132161421615216162161721618216192162021621216222162321624216252162621627216282162921630216312163221633216342163521636216372163821639216402164121642216432164421645216462164721648216492165021651216522165321654216552165621657216582165921660216612166221663216642166521666216672166821669216702167121672216732167421675216762167721678216792168021681216822168321684216852168621687216882168921690216912169221693216942169521696216972169821699217002170121702217032170421705217062170721708217092171021711217122171321714217152171621717217182171921720217212172221723217242172521726217272172821729217302173121732217332173421735217362173721738217392174021741217422174321744217452174621747217482174921750217512175221753217542175521756217572175821759217602176121762217632176421765217662176721768217692177021771217722177321774217752177621777217782177921780217812178221783217842178521786217872178821789217902179121792217932179421795217962179721798217992180021801218022180321804218052180621807218082180921810218112181221813218142181521816218172181821819218202182121822218232182421825218262182721828218292183021831218322183321834218352183621837218382183921840218412184221843218442184521846218472184821849218502185121852218532185421855218562185721858218592186021861218622186321864218652186621867218682186921870218712187221873218742187521876218772187821879218802188121882218832188421885218862188721888218892189021891218922189321894218952189621897218982189921900219012190221903219042190521906219072190821909219102191121912219132191421915219162191721918219192192021921219222192321924219252192621927219282192921930219312193221933219342193521936219372193821939219402194121942219432194421945219462194721948219492195021951219522195321954219552195621957219582195921960219612196221963219642196521966219672196821969219702197121972219732197421975219762197721978219792198021981219822198321984219852198621987219882198921990219912199221993219942199521996219972199821999220002200122002220032200422005220062200722008220092201022011220122201322014220152201622017220182201922020220212202222023220242202522026220272202822029220302203122032220332203422035220362203722038220392204022041220422204322044220452204622047220482204922050220512205222053220542205522056220572205822059220602206122062220632206422065220662206722068220692207022071220722207322074220752207622077220782207922080220812208222083220842208522086220872208822089220902209122092220932209422095220962209722098220992210022101221022210322104221052210622107221082210922110221112211222113221142211522116221172211822119221202212122122221232212422125221262212722128221292213022131221322213322134221352213622137221382213922140221412214222143221442214522146221472214822149221502215122152221532215422155221562215722158221592216022161221622216322164221652216622167221682216922170221712217222173221742217522176221772217822179221802218122182221832218422185221862218722188221892219022191221922219322194221952219622197221982219922200222012220222203222042220522206222072220822209222102221122212222132221422215222162221722218222192222022221222222222322224222252222622227222282222922230222312223222233222342223522236222372223822239222402224122242222432224422245222462224722248222492225022251222522225322254222552225622257222582225922260222612226222263222642226522266222672226822269222702227122272222732227422275222762227722278222792228022281222822228322284222852228622287222882228922290222912229222293222942229522296222972229822299223002230122302223032230422305223062230722308223092231022311223122231322314223152231622317223182231922320223212232222323223242232522326223272232822329223302233122332223332233422335223362233722338223392234022341223422234322344223452234622347223482234922350223512235222353223542235522356223572235822359223602236122362223632236422365223662236722368223692237022371223722237322374223752237622377223782237922380223812238222383223842238522386223872238822389223902239122392223932239422395223962239722398223992240022401224022240322404224052240622407224082240922410224112241222413224142241522416224172241822419224202242122422224232242422425224262242722428224292243022431224322243322434224352243622437224382243922440224412244222443224442244522446224472244822449224502245122452224532245422455224562245722458224592246022461224622246322464224652246622467224682246922470224712247222473224742247522476224772247822479224802248122482224832248422485224862248722488224892249022491224922249322494224952249622497224982249922500225012250222503225042250522506225072250822509225102251122512225132251422515225162251722518225192252022521225222252322524225252252622527225282252922530225312253222533225342253522536225372253822539225402254122542225432254422545225462254722548225492255022551225522255322554225552255622557225582255922560225612256222563225642256522566225672256822569225702257122572225732257422575225762257722578225792258022581225822258322584225852258622587225882258922590225912259222593225942259522596225972259822599226002260122602226032260422605226062260722608226092261022611226122261322614226152261622617226182261922620226212262222623226242262522626226272262822629226302263122632226332263422635226362263722638226392264022641226422264322644226452264622647226482264922650226512265222653226542265522656226572265822659226602266122662226632266422665226662266722668226692267022671226722267322674226752267622677226782267922680226812268222683226842268522686226872268822689226902269122692226932269422695226962269722698226992270022701227022270322704227052270622707227082270922710227112271222713227142271522716227172271822719227202272122722227232272422725227262272722728227292273022731227322273322734227352273622737227382273922740227412274222743227442274522746227472274822749227502275122752227532275422755227562275722758227592276022761227622276322764227652276622767227682276922770227712277222773227742277522776227772277822779227802278122782227832278422785227862278722788227892279022791227922279322794227952279622797227982279922800228012280222803228042280522806228072280822809228102281122812228132281422815228162281722818228192282022821228222282322824228252282622827228282282922830228312283222833228342283522836228372283822839228402284122842228432284422845228462284722848228492285022851228522285322854228552285622857228582285922860228612286222863228642286522866228672286822869228702287122872228732287422875228762287722878228792288022881228822288322884228852288622887228882288922890228912289222893228942289522896228972289822899229002290122902229032290422905229062290722908229092291022911229122291322914229152291622917229182291922920229212292222923229242292522926229272292822929229302293122932229332293422935229362293722938229392294022941229422294322944229452294622947229482294922950229512295222953229542295522956229572295822959229602296122962229632296422965229662296722968229692297022971229722297322974229752297622977229782297922980229812298222983229842298522986229872298822989229902299122992229932299422995229962299722998229992300023001230022300323004230052300623007230082300923010230112301223013230142301523016230172301823019230202302123022230232302423025230262302723028230292303023031230322303323034230352303623037230382303923040230412304223043230442304523046230472304823049230502305123052230532305423055230562305723058230592306023061230622306323064230652306623067230682306923070230712307223073230742307523076230772307823079230802308123082230832308423085230862308723088230892309023091230922309323094230952309623097230982309923100231012310223103231042310523106231072310823109231102311123112231132311423115231162311723118231192312023121231222312323124231252312623127231282312923130231312313223133231342313523136231372313823139231402314123142231432314423145231462314723148231492315023151231522315323154231552315623157231582315923160231612316223163231642316523166231672316823169231702317123172231732317423175231762317723178231792318023181231822318323184231852318623187231882318923190231912319223193231942319523196231972319823199232002320123202232032320423205232062320723208232092321023211232122321323214232152321623217232182321923220232212322223223232242322523226232272322823229232302323123232232332323423235232362323723238232392324023241232422324323244232452324623247232482324923250232512325223253232542325523256232572325823259232602326123262232632326423265232662326723268232692327023271232722327323274232752327623277232782327923280232812328223283232842328523286232872328823289232902329123292232932329423295232962329723298232992330023301233022330323304233052330623307233082330923310233112331223313233142331523316233172331823319233202332123322233232332423325233262332723328233292333023331233322333323334233352333623337233382333923340233412334223343233442334523346233472334823349233502335123352233532335423355233562335723358233592336023361233622336323364233652336623367233682336923370233712337223373233742337523376233772337823379233802338123382233832338423385233862338723388233892339023391233922339323394233952339623397233982339923400234012340223403234042340523406234072340823409234102341123412234132341423415234162341723418234192342023421234222342323424234252342623427234282342923430234312343223433234342343523436234372343823439234402344123442234432344423445234462344723448234492345023451234522345323454234552345623457234582345923460234612346223463234642346523466234672346823469234702347123472234732347423475234762347723478234792348023481234822348323484234852348623487234882348923490234912349223493234942349523496234972349823499235002350123502235032350423505235062350723508235092351023511235122351323514235152351623517235182351923520235212352223523235242352523526235272352823529235302353123532235332353423535235362353723538235392354023541235422354323544235452354623547235482354923550235512355223553235542355523556235572355823559235602356123562235632356423565235662356723568235692357023571235722357323574235752357623577235782357923580235812358223583235842358523586235872358823589235902359123592235932359423595235962359723598235992360023601236022360323604236052360623607236082360923610236112361223613236142361523616236172361823619236202362123622236232362423625236262362723628236292363023631236322363323634236352363623637236382363923640236412364223643236442364523646236472364823649236502365123652236532365423655236562365723658236592366023661236622366323664236652366623667236682366923670236712367223673236742367523676236772367823679236802368123682236832368423685236862368723688236892369023691236922369323694236952369623697236982369923700237012370223703237042370523706237072370823709237102371123712237132371423715237162371723718237192372023721237222372323724237252372623727237282372923730237312373223733237342373523736237372373823739237402374123742237432374423745237462374723748237492375023751237522375323754237552375623757237582375923760237612376223763237642376523766237672376823769237702377123772237732377423775237762377723778237792378023781237822378323784237852378623787237882378923790237912379223793237942379523796237972379823799238002380123802238032380423805238062380723808238092381023811238122381323814238152381623817238182381923820238212382223823238242382523826238272382823829238302383123832238332383423835238362383723838238392384023841238422384323844238452384623847238482384923850238512385223853238542385523856238572385823859238602386123862238632386423865238662386723868238692387023871238722387323874238752387623877238782387923880238812388223883238842388523886238872388823889238902389123892238932389423895238962389723898238992390023901239022390323904239052390623907239082390923910239112391223913239142391523916239172391823919239202392123922239232392423925239262392723928239292393023931239322393323934239352393623937239382393923940239412394223943239442394523946239472394823949239502395123952239532395423955239562395723958239592396023961239622396323964239652396623967239682396923970239712397223973239742397523976239772397823979239802398123982239832398423985239862398723988239892399023991239922399323994239952399623997239982399924000240012400224003240042400524006240072400824009240102401124012240132401424015240162401724018240192402024021240222402324024240252402624027240282402924030240312403224033240342403524036240372403824039240402404124042240432404424045240462404724048240492405024051240522405324054240552405624057240582405924060240612406224063240642406524066240672406824069240702407124072240732407424075240762407724078240792408024081240822408324084240852408624087240882408924090240912409224093240942409524096240972409824099241002410124102241032410424105241062410724108241092411024111241122411324114241152411624117241182411924120241212412224123241242412524126241272412824129241302413124132241332413424135241362413724138241392414024141241422414324144241452414624147241482414924150241512415224153241542415524156241572415824159241602416124162241632416424165241662416724168241692417024171241722417324174241752417624177241782417924180241812418224183241842418524186241872418824189241902419124192241932419424195241962419724198241992420024201242022420324204242052420624207242082420924210242112421224213242142421524216242172421824219242202422124222242232422424225242262422724228242292423024231242322423324234242352423624237242382423924240242412424224243242442424524246242472424824249242502425124252242532425424255242562425724258242592426024261242622426324264242652426624267242682426924270242712427224273242742427524276242772427824279242802428124282242832428424285242862428724288242892429024291242922429324294242952429624297242982429924300243012430224303243042430524306243072430824309243102431124312243132431424315243162431724318243192432024321243222432324324243252432624327243282432924330243312433224333243342433524336243372433824339243402434124342243432434424345243462434724348243492435024351243522435324354243552435624357243582435924360243612436224363243642436524366243672436824369243702437124372243732437424375243762437724378243792438024381243822438324384243852438624387243882438924390243912439224393243942439524396243972439824399244002440124402244032440424405244062440724408244092441024411244122441324414244152441624417244182441924420244212442224423244242442524426244272442824429244302443124432244332443424435244362443724438244392444024441244422444324444244452444624447244482444924450244512445224453244542445524456244572445824459244602446124462244632446424465244662446724468244692447024471244722447324474244752447624477244782447924480244812448224483244842448524486244872448824489244902449124492244932449424495244962449724498244992450024501245022450324504245052450624507245082450924510245112451224513245142451524516245172451824519245202452124522245232452424525245262452724528245292453024531245322453324534245352453624537245382453924540245412454224543245442454524546245472454824549245502455124552245532455424555245562455724558245592456024561245622456324564245652456624567245682456924570245712457224573245742457524576245772457824579245802458124582245832458424585245862458724588245892459024591245922459324594245952459624597245982459924600246012460224603246042460524606246072460824609246102461124612246132461424615246162461724618246192462024621246222462324624246252462624627246282462924630246312463224633246342463524636246372463824639246402464124642246432464424645246462464724648246492465024651246522465324654246552465624657246582465924660246612466224663246642466524666246672466824669246702467124672246732467424675246762467724678246792468024681246822468324684246852468624687246882468924690246912469224693246942469524696246972469824699247002470124702247032470424705247062470724708247092471024711247122471324714247152471624717247182471924720247212472224723247242472524726247272472824729247302473124732247332473424735247362473724738247392474024741247422474324744247452474624747247482474924750247512475224753247542475524756247572475824759247602476124762247632476424765247662476724768247692477024771247722477324774247752477624777247782477924780247812478224783247842478524786247872478824789247902479124792247932479424795247962479724798247992480024801248022480324804248052480624807248082480924810248112481224813248142481524816248172481824819248202482124822248232482424825248262482724828248292483024831248322483324834248352483624837248382483924840248412484224843248442484524846248472484824849248502485124852248532485424855248562485724858248592486024861248622486324864248652486624867248682486924870248712487224873248742487524876248772487824879248802488124882248832488424885248862488724888248892489024891248922489324894248952489624897248982489924900249012490224903249042490524906249072490824909249102491124912249132491424915249162491724918249192492024921249222492324924249252492624927249282492924930249312493224933249342493524936249372493824939249402494124942249432494424945249462494724948249492495024951249522495324954249552495624957249582495924960249612496224963249642496524966249672496824969249702497124972249732497424975249762497724978249792498024981249822498324984249852498624987249882498924990249912499224993249942499524996249972499824999250002500125002250032500425005250062500725008250092501025011250122501325014250152501625017250182501925020250212502225023250242502525026250272502825029250302503125032250332503425035250362503725038250392504025041250422504325044250452504625047250482504925050250512505225053250542505525056250572505825059250602506125062250632506425065250662506725068250692507025071250722507325074250752507625077250782507925080250812508225083250842508525086250872508825089250902509125092250932509425095250962509725098250992510025101251022510325104251052510625107251082510925110251112511225113251142511525116251172511825119251202512125122251232512425125251262512725128251292513025131251322513325134251352513625137251382513925140251412514225143251442514525146251472514825149251502515125152251532515425155251562515725158251592516025161251622516325164251652516625167251682516925170251712517225173251742517525176251772517825179251802518125182251832518425185251862518725188251892519025191251922519325194251952519625197251982519925200252012520225203252042520525206252072520825209252102521125212252132521425215252162521725218252192522025221252222522325224252252522625227252282522925230252312523225233252342523525236252372523825239252402524125242252432524425245252462524725248252492525025251252522525325254252552525625257252582525925260252612526225263252642526525266252672526825269252702527125272252732527425275252762527725278252792528025281252822528325284252852528625287252882528925290252912529225293252942529525296252972529825299253002530125302253032530425305253062530725308253092531025311253122531325314253152531625317253182531925320253212532225323253242532525326253272532825329253302533125332253332533425335253362533725338253392534025341253422534325344253452534625347253482534925350253512535225353253542535525356253572535825359253602536125362253632536425365253662536725368253692537025371253722537325374253752537625377253782537925380253812538225383253842538525386253872538825389253902539125392253932539425395253962539725398253992540025401254022540325404254052540625407254082540925410254112541225413254142541525416254172541825419254202542125422254232542425425254262542725428254292543025431254322543325434254352543625437254382543925440254412544225443254442544525446254472544825449254502545125452254532545425455254562545725458254592546025461254622546325464254652546625467254682546925470254712547225473254742547525476254772547825479254802548125482254832548425485254862548725488254892549025491254922549325494254952549625497254982549925500255012550225503255042550525506255072550825509255102551125512255132551425515255162551725518255192552025521255222552325524255252552625527255282552925530255312553225533255342553525536255372553825539255402554125542255432554425545255462554725548255492555025551255522555325554255552555625557255582555925560255612556225563255642556525566255672556825569255702557125572255732557425575255762557725578255792558025581255822558325584255852558625587255882558925590255912559225593255942559525596255972559825599256002560125602256032560425605256062560725608256092561025611256122561325614256152561625617256182561925620256212562225623256242562525626256272562825629256302563125632256332563425635256362563725638256392564025641256422564325644256452564625647256482564925650256512565225653256542565525656256572565825659256602566125662256632566425665256662566725668256692567025671256722567325674256752567625677256782567925680256812568225683256842568525686256872568825689256902569125692256932569425695256962569725698256992570025701257022570325704257052570625707257082570925710257112571225713257142571525716257172571825719257202572125722257232572425725257262572725728257292573025731257322573325734257352573625737257382573925740257412574225743257442574525746257472574825749257502575125752257532575425755257562575725758257592576025761257622576325764257652576625767257682576925770257712577225773257742577525776257772577825779257802578125782257832578425785257862578725788257892579025791257922579325794257952579625797257982579925800258012580225803258042580525806258072580825809258102581125812258132581425815258162581725818258192582025821258222582325824258252582625827258282582925830258312583225833258342583525836258372583825839258402584125842258432584425845258462584725848258492585025851258522585325854258552585625857258582585925860258612586225863258642586525866258672586825869258702587125872258732587425875258762587725878258792588025881258822588325884258852588625887258882588925890258912589225893258942589525896258972589825899259002590125902259032590425905259062590725908259092591025911259122591325914259152591625917259182591925920259212592225923259242592525926259272592825929259302593125932259332593425935259362593725938259392594025941259422594325944259452594625947259482594925950259512595225953259542595525956259572595825959259602596125962259632596425965259662596725968259692597025971259722597325974259752597625977259782597925980259812598225983259842598525986259872598825989259902599125992259932599425995259962599725998259992600026001260022600326004260052600626007260082600926010260112601226013260142601526016260172601826019260202602126022260232602426025260262602726028260292603026031260322603326034260352603626037260382603926040260412604226043260442604526046260472604826049260502605126052260532605426055260562605726058260592606026061260622606326064260652606626067260682606926070260712607226073260742607526076260772607826079260802608126082260832608426085260862608726088260892609026091260922609326094260952609626097260982609926100261012610226103261042610526106261072610826109261102611126112261132611426115261162611726118261192612026121261222612326124261252612626127261282612926130261312613226133261342613526136261372613826139261402614126142261432614426145261462614726148261492615026151261522615326154261552615626157261582615926160261612616226163261642616526166261672616826169261702617126172261732617426175261762617726178261792618026181261822618326184261852618626187261882618926190261912619226193261942619526196261972619826199262002620126202262032620426205262062620726208262092621026211262122621326214262152621626217262182621926220262212622226223262242622526226262272622826229262302623126232262332623426235262362623726238262392624026241262422624326244262452624626247262482624926250262512625226253262542625526256262572625826259262602626126262262632626426265262662626726268262692627026271262722627326274262752627626277262782627926280262812628226283262842628526286262872628826289262902629126292262932629426295262962629726298262992630026301263022630326304263052630626307263082630926310263112631226313263142631526316263172631826319263202632126322263232632426325263262632726328263292633026331263322633326334263352633626337263382633926340263412634226343263442634526346263472634826349263502635126352263532635426355263562635726358263592636026361263622636326364263652636626367263682636926370263712637226373263742637526376263772637826379263802638126382263832638426385263862638726388263892639026391263922639326394263952639626397263982639926400264012640226403264042640526406264072640826409264102641126412264132641426415264162641726418264192642026421264222642326424264252642626427264282642926430264312643226433264342643526436264372643826439264402644126442264432644426445264462644726448264492645026451264522645326454264552645626457264582645926460264612646226463264642646526466264672646826469264702647126472264732647426475264762647726478264792648026481264822648326484264852648626487264882648926490264912649226493264942649526496264972649826499265002650126502265032650426505265062650726508265092651026511265122651326514265152651626517265182651926520265212652226523265242652526526265272652826529265302653126532265332653426535265362653726538265392654026541265422654326544265452654626547265482654926550265512655226553265542655526556265572655826559265602656126562265632656426565265662656726568265692657026571265722657326574265752657626577265782657926580265812658226583265842658526586265872658826589265902659126592265932659426595265962659726598265992660026601266022660326604266052660626607266082660926610266112661226613266142661526616266172661826619266202662126622266232662426625266262662726628266292663026631266322663326634266352663626637266382663926640266412664226643266442664526646266472664826649266502665126652266532665426655266562665726658266592666026661266622666326664266652666626667266682666926670266712667226673266742667526676266772667826679266802668126682266832668426685266862668726688266892669026691266922669326694266952669626697266982669926700267012670226703267042670526706267072670826709267102671126712267132671426715267162671726718267192672026721267222672326724267252672626727267282672926730267312673226733267342673526736267372673826739267402674126742267432674426745267462674726748267492675026751267522675326754267552675626757267582675926760267612676226763267642676526766267672676826769267702677126772267732677426775267762677726778267792678026781267822678326784267852678626787267882678926790267912679226793267942679526796267972679826799268002680126802268032680426805268062680726808268092681026811268122681326814268152681626817268182681926820268212682226823268242682526826268272682826829268302683126832268332683426835268362683726838268392684026841268422684326844268452684626847268482684926850268512685226853268542685526856268572685826859268602686126862268632686426865268662686726868268692687026871268722687326874268752687626877268782687926880268812688226883268842688526886268872688826889268902689126892268932689426895268962689726898268992690026901269022690326904269052690626907269082690926910269112691226913269142691526916269172691826919269202692126922269232692426925269262692726928269292693026931269322693326934269352693626937269382693926940269412694226943269442694526946269472694826949269502695126952269532695426955269562695726958269592696026961269622696326964269652696626967269682696926970269712697226973269742697526976269772697826979269802698126982269832698426985269862698726988269892699026991269922699326994269952699626997269982699927000270012700227003270042700527006270072700827009270102701127012270132701427015270162701727018270192702027021270222702327024270252702627027270282702927030270312703227033270342703527036270372703827039270402704127042270432704427045270462704727048270492705027051270522705327054270552705627057270582705927060270612706227063270642706527066270672706827069270702707127072270732707427075270762707727078270792708027081270822708327084270852708627087270882708927090270912709227093270942709527096270972709827099271002710127102271032710427105271062710727108271092711027111271122711327114271152711627117271182711927120271212712227123271242712527126271272712827129271302713127132271332713427135271362713727138271392714027141271422714327144271452714627147271482714927150271512715227153271542715527156271572715827159271602716127162271632716427165271662716727168271692717027171271722717327174271752717627177271782717927180271812718227183271842718527186271872718827189271902719127192271932719427195271962719727198271992720027201272022720327204272052720627207272082720927210272112721227213272142721527216272172721827219272202722127222272232722427225272262722727228272292723027231272322723327234272352723627237272382723927240272412724227243272442724527246272472724827249272502725127252272532725427255272562725727258272592726027261272622726327264272652726627267272682726927270272712727227273272742727527276272772727827279272802728127282272832728427285272862728727288272892729027291272922729327294272952729627297272982729927300273012730227303273042730527306273072730827309273102731127312273132731427315273162731727318273192732027321273222732327324273252732627327273282732927330273312733227333273342733527336273372733827339273402734127342273432734427345273462734727348273492735027351273522735327354273552735627357273582735927360273612736227363273642736527366273672736827369273702737127372273732737427375273762737727378273792738027381273822738327384273852738627387273882738927390273912739227393273942739527396273972739827399274002740127402274032740427405274062740727408274092741027411274122741327414274152741627417274182741927420274212742227423274242742527426274272742827429274302743127432274332743427435274362743727438274392744027441274422744327444274452744627447274482744927450274512745227453274542745527456274572745827459274602746127462274632746427465274662746727468274692747027471274722747327474274752747627477274782747927480274812748227483274842748527486274872748827489274902749127492274932749427495274962749727498274992750027501275022750327504275052750627507275082750927510275112751227513275142751527516275172751827519275202752127522275232752427525275262752727528275292753027531275322753327534275352753627537275382753927540275412754227543275442754527546275472754827549275502755127552275532755427555275562755727558275592756027561275622756327564275652756627567275682756927570275712757227573275742757527576275772757827579275802758127582275832758427585275862758727588275892759027591275922759327594275952759627597275982759927600276012760227603276042760527606276072760827609276102761127612276132761427615276162761727618276192762027621276222762327624276252762627627276282762927630276312763227633276342763527636276372763827639276402764127642276432764427645276462764727648276492765027651276522765327654276552765627657276582765927660276612766227663276642766527666276672766827669276702767127672276732767427675276762767727678276792768027681276822768327684276852768627687276882768927690276912769227693276942769527696276972769827699277002770127702277032770427705277062770727708277092771027711277122771327714277152771627717277182771927720277212772227723277242772527726277272772827729277302773127732277332773427735277362773727738277392774027741277422774327744277452774627747277482774927750277512775227753277542775527756277572775827759277602776127762277632776427765277662776727768277692777027771277722777327774277752777627777277782777927780277812778227783277842778527786277872778827789277902779127792277932779427795277962779727798277992780027801278022780327804278052780627807278082780927810278112781227813278142781527816278172781827819278202782127822278232782427825278262782727828278292783027831278322783327834278352783627837278382783927840278412784227843278442784527846278472784827849278502785127852278532785427855278562785727858278592786027861278622786327864278652786627867278682786927870278712787227873278742787527876278772787827879278802788127882278832788427885278862788727888278892789027891278922789327894278952789627897278982789927900279012790227903279042790527906279072790827909279102791127912279132791427915279162791727918279192792027921279222792327924279252792627927279282792927930279312793227933279342793527936279372793827939279402794127942279432794427945279462794727948279492795027951279522795327954279552795627957279582795927960279612796227963279642796527966279672796827969279702797127972279732797427975279762797727978279792798027981279822798327984279852798627987279882798927990279912799227993279942799527996279972799827999280002800128002280032800428005280062800728008280092801028011280122801328014280152801628017280182801928020280212802228023280242802528026280272802828029280302803128032280332803428035280362803728038280392804028041280422804328044280452804628047280482804928050280512805228053280542805528056280572805828059280602806128062280632806428065280662806728068280692807028071280722807328074280752807628077280782807928080280812808228083280842808528086280872808828089280902809128092280932809428095280962809728098280992810028101281022810328104281052810628107281082810928110281112811228113281142811528116281172811828119281202812128122281232812428125281262812728128281292813028131281322813328134281352813628137281382813928140281412814228143281442814528146281472814828149281502815128152281532815428155281562815728158281592816028161281622816328164281652816628167281682816928170281712817228173281742817528176281772817828179281802818128182281832818428185281862818728188281892819028191281922819328194281952819628197281982819928200282012820228203282042820528206282072820828209282102821128212282132821428215282162821728218282192822028221282222822328224282252822628227282282822928230282312823228233282342823528236282372823828239282402824128242282432824428245282462824728248282492825028251282522825328254282552825628257282582825928260282612826228263282642826528266282672826828269282702827128272282732827428275282762827728278282792828028281282822828328284282852828628287282882828928290282912829228293282942829528296282972829828299283002830128302283032830428305283062830728308283092831028311283122831328314283152831628317283182831928320283212832228323283242832528326283272832828329283302833128332283332833428335283362833728338283392834028341283422834328344283452834628347283482834928350283512835228353283542835528356283572835828359283602836128362283632836428365283662836728368283692837028371283722837328374283752837628377283782837928380283812838228383283842838528386283872838828389283902839128392283932839428395283962839728398283992840028401284022840328404284052840628407284082840928410284112841228413284142841528416284172841828419284202842128422284232842428425284262842728428284292843028431284322843328434284352843628437284382843928440284412844228443284442844528446284472844828449284502845128452284532845428455284562845728458284592846028461284622846328464284652846628467284682846928470284712847228473284742847528476284772847828479284802848128482284832848428485284862848728488284892849028491284922849328494284952849628497284982849928500285012850228503285042850528506285072850828509285102851128512285132851428515285162851728518285192852028521285222852328524285252852628527285282852928530285312853228533285342853528536285372853828539285402854128542285432854428545285462854728548285492855028551285522855328554285552855628557285582855928560285612856228563285642856528566285672856828569285702857128572285732857428575285762857728578285792858028581285822858328584285852858628587285882858928590285912859228593285942859528596285972859828599286002860128602286032860428605286062860728608286092861028611286122861328614286152861628617286182861928620286212862228623286242862528626286272862828629286302863128632286332863428635286362863728638286392864028641286422864328644286452864628647286482864928650286512865228653286542865528656286572865828659286602866128662286632866428665286662866728668286692867028671286722867328674286752867628677286782867928680286812868228683286842868528686286872868828689286902869128692286932869428695286962869728698286992870028701287022870328704287052870628707287082870928710287112871228713287142871528716287172871828719287202872128722287232872428725287262872728728287292873028731287322873328734287352873628737287382873928740287412874228743287442874528746287472874828749287502875128752287532875428755287562875728758287592876028761287622876328764287652876628767287682876928770287712877228773287742877528776287772877828779287802878128782287832878428785287862878728788287892879028791287922879328794287952879628797287982879928800288012880228803288042880528806288072880828809288102881128812288132881428815288162881728818288192882028821288222882328824288252882628827288282882928830288312883228833288342883528836288372883828839288402884128842288432884428845288462884728848288492885028851288522885328854288552885628857288582885928860288612886228863288642886528866288672886828869288702887128872288732887428875288762887728878288792888028881288822888328884288852888628887288882888928890288912889228893288942889528896288972889828899289002890128902289032890428905289062890728908289092891028911289122891328914289152891628917289182891928920289212892228923289242892528926289272892828929289302893128932289332893428935289362893728938289392894028941289422894328944289452894628947289482894928950289512895228953289542895528956289572895828959289602896128962289632896428965289662896728968289692897028971289722897328974289752897628977289782897928980289812898228983289842898528986289872898828989289902899128992289932899428995289962899728998289992900029001290022900329004290052900629007290082900929010290112901229013290142901529016290172901829019290202902129022290232902429025290262902729028290292903029031290322903329034290352903629037290382903929040290412904229043290442904529046290472904829049290502905129052290532905429055290562905729058290592906029061290622906329064290652906629067290682906929070290712907229073290742907529076290772907829079290802908129082290832908429085290862908729088290892909029091290922909329094290952909629097290982909929100291012910229103291042910529106291072910829109291102911129112291132911429115291162911729118291192912029121291222912329124291252912629127291282912929130291312913229133291342913529136291372913829139291402914129142291432914429145291462914729148291492915029151291522915329154291552915629157291582915929160291612916229163291642916529166291672916829169291702917129172291732917429175291762917729178291792918029181291822918329184291852918629187291882918929190291912919229193291942919529196291972919829199292002920129202292032920429205292062920729208292092921029211292122921329214292152921629217292182921929220292212922229223292242922529226292272922829229292302923129232292332923429235292362923729238292392924029241292422924329244292452924629247292482924929250292512925229253292542925529256292572925829259292602926129262292632926429265292662926729268292692927029271292722927329274292752927629277292782927929280292812928229283292842928529286292872928829289292902929129292292932929429295292962929729298292992930029301293022930329304293052930629307293082930929310293112931229313293142931529316293172931829319293202932129322293232932429325293262932729328293292933029331293322933329334293352933629337293382933929340293412934229343293442934529346293472934829349293502935129352293532935429355293562935729358293592936029361293622936329364293652936629367293682936929370293712937229373293742937529376293772937829379293802938129382293832938429385293862938729388293892939029391293922939329394293952939629397293982939929400294012940229403294042940529406294072940829409294102941129412294132941429415294162941729418294192942029421294222942329424294252942629427294282942929430294312943229433294342943529436294372943829439294402944129442294432944429445294462944729448294492945029451294522945329454294552945629457294582945929460294612946229463294642946529466294672946829469294702947129472294732947429475294762947729478294792948029481294822948329484294852948629487294882948929490294912949229493294942949529496294972949829499295002950129502295032950429505295062950729508295092951029511295122951329514295152951629517295182951929520295212952229523295242952529526295272952829529295302953129532295332953429535295362953729538295392954029541295422954329544295452954629547295482954929550295512955229553295542955529556295572955829559295602956129562295632956429565295662956729568295692957029571295722957329574295752957629577295782957929580295812958229583295842958529586295872958829589295902959129592295932959429595295962959729598295992960029601296022960329604296052960629607296082960929610296112961229613296142961529616296172961829619296202962129622296232962429625296262962729628296292963029631296322963329634296352963629637296382963929640296412964229643296442964529646296472964829649296502965129652296532965429655296562965729658296592966029661296622966329664296652966629667296682966929670296712967229673296742967529676296772967829679296802968129682296832968429685296862968729688296892969029691296922969329694296952969629697296982969929700297012970229703297042970529706
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /****************************************************************************
  3. * Driver for Solarflare network controllers and boards
  4. * Copyright 2009-2018 Solarflare Communications Inc.
  5. * Copyright 2019-2020 Xilinx Inc.
  6. */
  7. #ifndef MCDI_PCOL_H
  8. #define MCDI_PCOL_H
  9. /* Values to be written into FMCR_CZ_RESET_STATE_REG to control boot. */
  10. /* Power-on reset state */
  11. #define MC_FW_STATE_POR (1)
  12. /* If this is set in MC_RESET_STATE_REG then it should be
  13. * possible to jump into IMEM without loading code from flash. */
  14. #define MC_FW_WARM_BOOT_OK (2)
  15. /* The MC main image has started to boot. */
  16. #define MC_FW_STATE_BOOTING (4)
  17. /* The Scheduler has started. */
  18. #define MC_FW_STATE_SCHED (8)
  19. /* If this is set in MC_RESET_STATE_REG then it should be
  20. * possible to jump into IMEM without loading code from flash.
  21. * Unlike a warm boot, assume DMEM has been reloaded, so that
  22. * the MC persistent data must be reinitialised. */
  23. #define MC_FW_TEPID_BOOT_OK (16)
  24. /* We have entered the main firmware via recovery mode. This
  25. * means that MC persistent data must be reinitialised, but that
  26. * we shouldn't touch PCIe config. */
  27. #define MC_FW_RECOVERY_MODE_PCIE_INIT_OK (32)
  28. /* BIST state has been initialized */
  29. #define MC_FW_BIST_INIT_OK (128)
  30. /* Siena MC shared memmory offsets */
  31. /* The 'doorbell' addresses are hard-wired to alert the MC when written */
  32. #define MC_SMEM_P0_DOORBELL_OFST 0x000
  33. #define MC_SMEM_P1_DOORBELL_OFST 0x004
  34. /* The rest of these are firmware-defined */
  35. #define MC_SMEM_P0_PDU_OFST 0x008
  36. #define MC_SMEM_P1_PDU_OFST 0x108
  37. #define MC_SMEM_PDU_LEN 0x100
  38. #define MC_SMEM_P0_PTP_TIME_OFST 0x7f0
  39. #define MC_SMEM_P0_STATUS_OFST 0x7f8
  40. #define MC_SMEM_P1_STATUS_OFST 0x7fc
  41. /* Values to be written to the per-port status dword in shared
  42. * memory on reboot and assert */
  43. #define MC_STATUS_DWORD_REBOOT (0xb007b007)
  44. #define MC_STATUS_DWORD_ASSERT (0xdeaddead)
  45. /* Check whether an mcfw version (in host order) belongs to a bootloader */
  46. #define MC_FW_VERSION_IS_BOOTLOADER(_v) (((_v) >> 16) == 0xb007)
  47. /* The current version of the MCDI protocol.
  48. *
  49. * Note that the ROM burnt into the card only talks V0, so at the very
  50. * least every driver must support version 0 and MCDI_PCOL_VERSION
  51. */
  52. #define MCDI_PCOL_VERSION 2
  53. /* Unused commands: 0x23, 0x27, 0x30, 0x31 */
  54. /* MCDI version 1
  55. *
  56. * Each MCDI request starts with an MCDI_HEADER, which is a 32bit
  57. * structure, filled in by the client.
  58. *
  59. * 0 7 8 16 20 22 23 24 31
  60. * | CODE | R | LEN | SEQ | Rsvd | E | R | XFLAGS |
  61. * | | |
  62. * | | \--- Response
  63. * | \------- Error
  64. * \------------------------------ Resync (always set)
  65. *
  66. * The client writes it's request into MC shared memory, and rings the
  67. * doorbell. Each request is completed by either by the MC writing
  68. * back into shared memory, or by writing out an event.
  69. *
  70. * All MCDI commands support completion by shared memory response. Each
  71. * request may also contain additional data (accounted for by HEADER.LEN),
  72. * and some response's may also contain additional data (again, accounted
  73. * for by HEADER.LEN).
  74. *
  75. * Some MCDI commands support completion by event, in which any associated
  76. * response data is included in the event.
  77. *
  78. * The protocol requires one response to be delivered for every request, a
  79. * request should not be sent unless the response for the previous request
  80. * has been received (either by polling shared memory, or by receiving
  81. * an event).
  82. */
  83. /** Request/Response structure */
  84. #define MCDI_HEADER_OFST 0
  85. #define MCDI_HEADER_CODE_LBN 0
  86. #define MCDI_HEADER_CODE_WIDTH 7
  87. #define MCDI_HEADER_RESYNC_LBN 7
  88. #define MCDI_HEADER_RESYNC_WIDTH 1
  89. #define MCDI_HEADER_DATALEN_LBN 8
  90. #define MCDI_HEADER_DATALEN_WIDTH 8
  91. #define MCDI_HEADER_SEQ_LBN 16
  92. #define MCDI_HEADER_SEQ_WIDTH 4
  93. #define MCDI_HEADER_RSVD_LBN 20
  94. #define MCDI_HEADER_RSVD_WIDTH 1
  95. #define MCDI_HEADER_NOT_EPOCH_LBN 21
  96. #define MCDI_HEADER_NOT_EPOCH_WIDTH 1
  97. #define MCDI_HEADER_ERROR_LBN 22
  98. #define MCDI_HEADER_ERROR_WIDTH 1
  99. #define MCDI_HEADER_RESPONSE_LBN 23
  100. #define MCDI_HEADER_RESPONSE_WIDTH 1
  101. #define MCDI_HEADER_XFLAGS_LBN 24
  102. #define MCDI_HEADER_XFLAGS_WIDTH 8
  103. /* Request response using event */
  104. #define MCDI_HEADER_XFLAGS_EVREQ 0x01
  105. /* Request (and signal) early doorbell return */
  106. #define MCDI_HEADER_XFLAGS_DBRET 0x02
  107. /* Maximum number of payload bytes */
  108. #define MCDI_CTL_SDU_LEN_MAX_V1 0xfc
  109. #define MCDI_CTL_SDU_LEN_MAX_V2 0x400
  110. #define MCDI_CTL_SDU_LEN_MAX MCDI_CTL_SDU_LEN_MAX_V2
  111. /* The MC can generate events for two reasons:
  112. * - To advance a shared memory request if XFLAGS_EVREQ was set
  113. * - As a notification (link state, i2c event), controlled
  114. * via MC_CMD_LOG_CTRL
  115. *
  116. * Both events share a common structure:
  117. *
  118. * 0 32 33 36 44 52 60
  119. * | Data | Cont | Level | Src | Code | Rsvd |
  120. * |
  121. * \ There is another event pending in this notification
  122. *
  123. * If Code==CMDDONE, then the fields are further interpreted as:
  124. *
  125. * - LEVEL==INFO Command succeeded
  126. * - LEVEL==ERR Command failed
  127. *
  128. * 0 8 16 24 32
  129. * | Seq | Datalen | Errno | Rsvd |
  130. *
  131. * These fields are taken directly out of the standard MCDI header, i.e.,
  132. * LEVEL==ERR, Datalen == 0 => Reboot
  133. *
  134. * Events can be squirted out of the UART (using LOG_CTRL) without a
  135. * MCDI header. An event can be distinguished from a MCDI response by
  136. * examining the first byte which is 0xc0. This corresponds to the
  137. * non-existent MCDI command MC_CMD_DEBUG_LOG.
  138. *
  139. * 0 7 8
  140. * | command | Resync | = 0xc0
  141. *
  142. * Since the event is written in big-endian byte order, this works
  143. * providing bits 56-63 of the event are 0xc0.
  144. *
  145. * 56 60 63
  146. * | Rsvd | Code | = 0xc0
  147. *
  148. * Which means for convenience the event code is 0xc for all MC
  149. * generated events.
  150. */
  151. #define FSE_AZ_EV_CODE_MCDI_EVRESPONSE 0xc
  152. #define MC_CMD_ERR_CODE_OFST 0
  153. #define MC_CMD_ERR_PROXY_PENDING_HANDLE_OFST 4
  154. /* We define 8 "escape" commands to allow
  155. for command number space extension */
  156. #define MC_CMD_CMD_SPACE_ESCAPE_0 0x78
  157. #define MC_CMD_CMD_SPACE_ESCAPE_1 0x79
  158. #define MC_CMD_CMD_SPACE_ESCAPE_2 0x7A
  159. #define MC_CMD_CMD_SPACE_ESCAPE_3 0x7B
  160. #define MC_CMD_CMD_SPACE_ESCAPE_4 0x7C
  161. #define MC_CMD_CMD_SPACE_ESCAPE_5 0x7D
  162. #define MC_CMD_CMD_SPACE_ESCAPE_6 0x7E
  163. #define MC_CMD_CMD_SPACE_ESCAPE_7 0x7F
  164. /* Vectors in the boot ROM */
  165. /* Point to the copycode entry point. */
  166. #define SIENA_MC_BOOTROM_COPYCODE_VEC (0x800 - 3 * 0x4)
  167. #define HUNT_MC_BOOTROM_COPYCODE_VEC (0x8000 - 3 * 0x4)
  168. #define MEDFORD_MC_BOOTROM_COPYCODE_VEC (0x10000 - 3 * 0x4)
  169. /* Points to the recovery mode entry point. Misnamed but kept for compatibility. */
  170. #define SIENA_MC_BOOTROM_NOFLASH_VEC (0x800 - 2 * 0x4)
  171. #define HUNT_MC_BOOTROM_NOFLASH_VEC (0x8000 - 2 * 0x4)
  172. #define MEDFORD_MC_BOOTROM_NOFLASH_VEC (0x10000 - 2 * 0x4)
  173. /* Points to the recovery mode entry point. Same as above, but the right name. */
  174. #define SIENA_MC_BOOTROM_RECOVERY_VEC (0x800 - 2 * 0x4)
  175. #define HUNT_MC_BOOTROM_RECOVERY_VEC (0x8000 - 2 * 0x4)
  176. #define MEDFORD_MC_BOOTROM_RECOVERY_VEC (0x10000 - 2 * 0x4)
  177. /* Points to noflash mode entry point. */
  178. #define MEDFORD_MC_BOOTROM_REAL_NOFLASH_VEC (0x10000 - 4 * 0x4)
  179. /* The command set exported by the boot ROM (MCDI v0) */
  180. #define MC_CMD_GET_VERSION_V0_SUPPORTED_FUNCS { \
  181. (1 << MC_CMD_READ32) | \
  182. (1 << MC_CMD_WRITE32) | \
  183. (1 << MC_CMD_COPYCODE) | \
  184. (1 << MC_CMD_GET_VERSION), \
  185. 0, 0, 0 }
  186. #define MC_CMD_SENSOR_INFO_OUT_OFFSET_OFST(_x) \
  187. (MC_CMD_SENSOR_ENTRY_OFST + (_x))
  188. #define MC_CMD_DBI_WRITE_IN_ADDRESS_OFST(n) \
  189. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  190. MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST + \
  191. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  192. #define MC_CMD_DBI_WRITE_IN_BYTE_MASK_OFST(n) \
  193. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  194. MC_CMD_DBIWROP_TYPEDEF_BYTE_MASK_OFST + \
  195. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  196. #define MC_CMD_DBI_WRITE_IN_VALUE_OFST(n) \
  197. (MC_CMD_DBI_WRITE_IN_DBIWROP_OFST + \
  198. MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST + \
  199. (n) * MC_CMD_DBIWROP_TYPEDEF_LEN)
  200. /* This may be ORed with an EVB_PORT_ID_xxx constant to pass a non-default
  201. * stack ID (which must be in the range 1-255) along with an EVB port ID.
  202. */
  203. #define EVB_STACK_ID(n) (((n) & 0xff) << 16)
  204. /* Version 2 adds an optional argument to error returns: the errno value
  205. * may be followed by the (0-based) number of the first argument that
  206. * could not be processed.
  207. */
  208. #define MC_CMD_ERR_ARG_OFST 4
  209. /* MC_CMD_ERR enum: Public MCDI error codes. Error codes that correspond to
  210. * POSIX errnos should use the same numeric values that linux does. Error codes
  211. * specific to Solarflare firmware should use values in the range 0x1000 -
  212. * 0x10ff. The range 0x2000 - 0x20ff is reserved for private error codes (see
  213. * MC_CMD_ERR_PRIV below).
  214. */
  215. /* enum: Operation not permitted. */
  216. #define MC_CMD_ERR_EPERM 0x1
  217. /* enum: Non-existent command target */
  218. #define MC_CMD_ERR_ENOENT 0x2
  219. /* enum: assert() has killed the MC */
  220. #define MC_CMD_ERR_EINTR 0x4
  221. /* enum: I/O failure */
  222. #define MC_CMD_ERR_EIO 0x5
  223. /* enum: Already exists */
  224. #define MC_CMD_ERR_EEXIST 0x6
  225. /* enum: Try again */
  226. #define MC_CMD_ERR_EAGAIN 0xb
  227. /* enum: Out of memory */
  228. #define MC_CMD_ERR_ENOMEM 0xc
  229. /* enum: Caller does not hold required locks */
  230. #define MC_CMD_ERR_EACCES 0xd
  231. /* enum: Resource is currently unavailable (e.g. lock contention) */
  232. #define MC_CMD_ERR_EBUSY 0x10
  233. /* enum: No such device */
  234. #define MC_CMD_ERR_ENODEV 0x13
  235. /* enum: Invalid argument to target */
  236. #define MC_CMD_ERR_EINVAL 0x16
  237. /* enum: No space */
  238. #define MC_CMD_ERR_ENOSPC 0x1c
  239. /* enum: Read-only */
  240. #define MC_CMD_ERR_EROFS 0x1e
  241. /* enum: Broken pipe */
  242. #define MC_CMD_ERR_EPIPE 0x20
  243. /* enum: Out of range */
  244. #define MC_CMD_ERR_ERANGE 0x22
  245. /* enum: Non-recursive resource is already acquired */
  246. #define MC_CMD_ERR_EDEADLK 0x23
  247. /* enum: Operation not implemented */
  248. #define MC_CMD_ERR_ENOSYS 0x26
  249. /* enum: Operation timed out */
  250. #define MC_CMD_ERR_ETIME 0x3e
  251. /* enum: Link has been severed */
  252. #define MC_CMD_ERR_ENOLINK 0x43
  253. /* enum: Protocol error */
  254. #define MC_CMD_ERR_EPROTO 0x47
  255. /* enum: Bad message */
  256. #define MC_CMD_ERR_EBADMSG 0x4a
  257. /* enum: Operation not supported */
  258. #define MC_CMD_ERR_ENOTSUP 0x5f
  259. /* enum: Address not available */
  260. #define MC_CMD_ERR_EADDRNOTAVAIL 0x63
  261. /* enum: Not connected */
  262. #define MC_CMD_ERR_ENOTCONN 0x6b
  263. /* enum: Operation already in progress */
  264. #define MC_CMD_ERR_EALREADY 0x72
  265. /* enum: Stale handle. The handle references a resource that no longer exists.
  266. */
  267. #define MC_CMD_ERR_ESTALE 0x74
  268. /* enum: Resource allocation failed. */
  269. #define MC_CMD_ERR_ALLOC_FAIL 0x1000
  270. /* enum: V-adaptor not found. */
  271. #define MC_CMD_ERR_NO_VADAPTOR 0x1001
  272. /* enum: EVB port not found. */
  273. #define MC_CMD_ERR_NO_EVB_PORT 0x1002
  274. /* enum: V-switch not found. */
  275. #define MC_CMD_ERR_NO_VSWITCH 0x1003
  276. /* enum: Too many VLAN tags. */
  277. #define MC_CMD_ERR_VLAN_LIMIT 0x1004
  278. /* enum: Bad PCI function number. */
  279. #define MC_CMD_ERR_BAD_PCI_FUNC 0x1005
  280. /* enum: Invalid VLAN mode. */
  281. #define MC_CMD_ERR_BAD_VLAN_MODE 0x1006
  282. /* enum: Invalid v-switch type. */
  283. #define MC_CMD_ERR_BAD_VSWITCH_TYPE 0x1007
  284. /* enum: Invalid v-port type. */
  285. #define MC_CMD_ERR_BAD_VPORT_TYPE 0x1008
  286. /* enum: MAC address exists. */
  287. #define MC_CMD_ERR_MAC_EXIST 0x1009
  288. /* enum: Slave core not present */
  289. #define MC_CMD_ERR_SLAVE_NOT_PRESENT 0x100a
  290. /* enum: The datapath is disabled. */
  291. #define MC_CMD_ERR_DATAPATH_DISABLED 0x100b
  292. /* enum: The requesting client is not a function */
  293. #define MC_CMD_ERR_CLIENT_NOT_FN 0x100c
  294. /* enum: The requested operation might require the command to be passed between
  295. * MCs, and thetransport doesn't support that. Should only ever been seen over
  296. * the UART.
  297. */
  298. #define MC_CMD_ERR_TRANSPORT_NOPROXY 0x100d
  299. /* enum: VLAN tag(s) exists */
  300. #define MC_CMD_ERR_VLAN_EXIST 0x100e
  301. /* enum: No MAC address assigned to an EVB port */
  302. #define MC_CMD_ERR_NO_MAC_ADDR 0x100f
  303. /* enum: Notifies the driver that the request has been relayed to an admin
  304. * function for authorization. The driver should wait for a PROXY_RESPONSE
  305. * event and then resend its request. This error code is followed by a 32-bit
  306. * handle that helps matching it with the respective PROXY_RESPONSE event.
  307. */
  308. #define MC_CMD_ERR_PROXY_PENDING 0x1010
  309. /* enum: The request cannot be passed for authorization because another request
  310. * from the same function is currently being authorized. The drvier should try
  311. * again later.
  312. */
  313. #define MC_CMD_ERR_PROXY_INPROGRESS 0x1011
  314. /* enum: Returned by MC_CMD_PROXY_COMPLETE if the caller is not the function
  315. * that has enabled proxying or BLOCK_INDEX points to a function that doesn't
  316. * await an authorization.
  317. */
  318. #define MC_CMD_ERR_PROXY_UNEXPECTED 0x1012
  319. /* enum: This code is currently only used internally in FW. Its meaning is that
  320. * an operation failed due to lack of SR-IOV privilege. Normally it is
  321. * translated to EPERM by send_cmd_err(), but it may also be used to trigger
  322. * some special mechanism for handling such case, e.g. to relay the failed
  323. * request to a designated admin function for authorization.
  324. */
  325. #define MC_CMD_ERR_NO_PRIVILEGE 0x1013
  326. /* enum: Workaround 26807 could not be turned on/off because some functions
  327. * have already installed filters. See the comment at
  328. * MC_CMD_WORKAROUND_BUG26807. May also returned for other operations such as
  329. * sub-variant switching.
  330. */
  331. #define MC_CMD_ERR_FILTERS_PRESENT 0x1014
  332. /* enum: The clock whose frequency you've attempted to set set doesn't exist on
  333. * this NIC
  334. */
  335. #define MC_CMD_ERR_NO_CLOCK 0x1015
  336. /* enum: Returned by MC_CMD_TESTASSERT if the action that should have caused an
  337. * assertion failed to do so.
  338. */
  339. #define MC_CMD_ERR_UNREACHABLE 0x1016
  340. /* enum: This command needs to be processed in the background but there were no
  341. * resources to do so. Send it again after a command has completed.
  342. */
  343. #define MC_CMD_ERR_QUEUE_FULL 0x1017
  344. /* enum: The operation could not be completed because the PCIe link has gone
  345. * away. This error code is never expected to be returned over the TLP
  346. * transport.
  347. */
  348. #define MC_CMD_ERR_NO_PCIE 0x1018
  349. /* enum: The operation could not be completed because the datapath has gone
  350. * away. This is distinct from MC_CMD_ERR_DATAPATH_DISABLED in that the
  351. * datapath absence may be temporary
  352. */
  353. #define MC_CMD_ERR_NO_DATAPATH 0x1019
  354. /* enum: The operation could not complete because some VIs are allocated */
  355. #define MC_CMD_ERR_VIS_PRESENT 0x101a
  356. /* enum: The operation could not complete because some PIO buffers are
  357. * allocated
  358. */
  359. #define MC_CMD_ERR_PIOBUFS_PRESENT 0x101b
  360. /* MC_CMD_RESOURCE_SPECIFIER enum */
  361. /* enum: Any */
  362. #define MC_CMD_RESOURCE_INSTANCE_ANY 0xffffffff
  363. #define MC_CMD_RESOURCE_INSTANCE_NONE 0xfffffffe /* enum */
  364. /* MC_CMD_FPGA_FLASH_INDEX enum */
  365. #define MC_CMD_FPGA_FLASH_PRIMARY 0x0 /* enum */
  366. #define MC_CMD_FPGA_FLASH_SECONDARY 0x1 /* enum */
  367. /* MC_CMD_EXTERNAL_MAE_LINK_MODE enum */
  368. /* enum: Legacy mode as described in XN-200039-TC. */
  369. #define MC_CMD_EXTERNAL_MAE_LINK_MODE_LEGACY 0x0
  370. /* enum: Switchdev mode as described in XN-200039-TC. */
  371. #define MC_CMD_EXTERNAL_MAE_LINK_MODE_SWITCHDEV 0x1
  372. /* enum: Bootstrap mode as described in XN-200039-TC. */
  373. #define MC_CMD_EXTERNAL_MAE_LINK_MODE_BOOTSTRAP 0x2
  374. /* enum: Link-mode change is in-progress as described in XN-200039-TC. */
  375. #define MC_CMD_EXTERNAL_MAE_LINK_MODE_PENDING 0xf
  376. /* PCIE_INTERFACE enum: From EF100 onwards, SFC products can have multiple PCIe
  377. * interfaces. There is a need to refer to interfaces explicitly from drivers
  378. * (for example, a management driver on one interface administering a function
  379. * on another interface). This enumeration provides stable identifiers to all
  380. * interfaces present on a product. Product documentation will specify which
  381. * interfaces exist and their associated identifier. In general, drivers,
  382. * should not assign special meanings to specific values. Instead, behaviour
  383. * should be determined by NIC configuration, which will identify interfaces
  384. * where appropriate.
  385. */
  386. /* enum: Primary host interfaces. Typically (i.e. for all known SFC products)
  387. * the interface exposed on the edge connector (or form factor equivalent).
  388. */
  389. #define PCIE_INTERFACE_HOST_PRIMARY 0x0
  390. /* enum: Riverhead and keystone products have a second PCIe interface to which
  391. * an on-NIC ARM module is expected to be connected.
  392. */
  393. #define PCIE_INTERFACE_NIC_EMBEDDED 0x1
  394. /* enum: For MCDI commands issued over a PCIe interface, this value is
  395. * translated into the interface over which the command was issued. Not
  396. * meaningful for other MCDI transports.
  397. */
  398. #define PCIE_INTERFACE_CALLER 0xffffffff
  399. /* MC_CLIENT_ID_SPECIFIER enum */
  400. /* enum: Equivalent to the caller's client ID */
  401. #define MC_CMD_CLIENT_ID_SELF 0xffffffff
  402. /* MAE_FIELD_SUPPORT_STATUS enum */
  403. /* enum: The NIC does not support this field. The driver must ensure that any
  404. * mask associated with this field in a match rule is zeroed. The NIC may
  405. * either reject requests with an invalid mask for such a field, or may assume
  406. * that the mask is zero. (This category only exists to describe behaviour for
  407. * fields that a newer driver might know about but that older firmware does
  408. * not. It is recommended that firmware report MAE_FIELD_FIELD_MATCH_NEVER for
  409. * all match fields defined at the time of its compilation. If a driver see a
  410. * field support status value that it does not recognise, it must treat that
  411. * field as thought the field was reported as MAE_FIELD_SUPPORTED_MATCH_NEVER,
  412. * and must never set a non-zero mask value for this field.
  413. */
  414. #define MAE_FIELD_UNSUPPORTED 0x0
  415. /* enum: The NIC supports this field, but cannot use it in a match rule. The
  416. * driver must ensure that any mask for such a field in a match rule is zeroed.
  417. * The NIC will reject requests with an invalid mask for such a field.
  418. */
  419. #define MAE_FIELD_SUPPORTED_MATCH_NEVER 0x1
  420. /* enum: The NIC supports this field, and must use it in all match rules. The
  421. * driver must ensure that any mask for such a field is all ones. The NIC will
  422. * reject requests with an invalid mask for such a field.
  423. */
  424. #define MAE_FIELD_SUPPORTED_MATCH_ALWAYS 0x2
  425. /* enum: The NIC supports this field, and may optionally use it in match rules.
  426. * The driver must ensure that any mask for such a field is either all zeroes
  427. * or all ones. The NIC will reject requests with an invalid mask for such a
  428. * field.
  429. */
  430. #define MAE_FIELD_SUPPORTED_MATCH_OPTIONAL 0x3
  431. /* enum: The NIC supports this field, and may optionally use it in match rules.
  432. * The driver must ensure that any mask for such a field is either all zeroes
  433. * or a consecutive set of ones following by all zeroes (starting from MSB).
  434. * The NIC will reject requests with an invalid mask for such a field.
  435. */
  436. #define MAE_FIELD_SUPPORTED_MATCH_PREFIX 0x4
  437. /* enum: The NIC supports this field, and may optionally use it in match rules.
  438. * The driver may provide an arbitrary mask for such a field.
  439. */
  440. #define MAE_FIELD_SUPPORTED_MATCH_MASK 0x5
  441. /* MAE_CT_VNI_MODE enum: Controls the layout of the VNI input to the conntrack
  442. * lookup. (Values are not arbitrary - constrained by table access ABI.)
  443. */
  444. /* enum: The VNI input to the conntrack lookup will be zero. */
  445. #define MAE_CT_VNI_MODE_ZERO 0x0
  446. /* enum: The VNI input to the conntrack lookup will be the VNI (VXLAN/Geneve)
  447. * or VSID (NVGRE) field from the packet.
  448. */
  449. #define MAE_CT_VNI_MODE_VNI 0x1
  450. /* enum: The VNI input to the conntrack lookup will be the VLAN ID from the
  451. * outermost VLAN tag (in bottom 12 bits; top 12 bits zero).
  452. */
  453. #define MAE_CT_VNI_MODE_1VLAN 0x2
  454. /* enum: The VNI input to the conntrack lookup will be the VLAN IDs from both
  455. * VLAN tags (outermost in bottom 12 bits, innermost in top 12 bits).
  456. */
  457. #define MAE_CT_VNI_MODE_2VLAN 0x3
  458. /* MAE_FIELD enum: NB: this enum shares namespace with the support status enum.
  459. */
  460. /* enum: Source mport upon entering the MAE. */
  461. #define MAE_FIELD_INGRESS_PORT 0x0
  462. #define MAE_FIELD_MARK 0x1 /* enum */
  463. /* enum: Table ID used in action rule. Initially zero, can be changed in action
  464. * rule response.
  465. */
  466. #define MAE_FIELD_RECIRC_ID 0x2
  467. #define MAE_FIELD_IS_IP_FRAG 0x3 /* enum */
  468. #define MAE_FIELD_DO_CT 0x4 /* enum */
  469. #define MAE_FIELD_CT_HIT 0x5 /* enum */
  470. /* enum: Undefined unless CT_HIT=1. */
  471. #define MAE_FIELD_CT_MARK 0x6
  472. /* enum: Undefined unless DO_CT=1. */
  473. #define MAE_FIELD_CT_DOMAIN 0x7
  474. /* enum: Undefined unless CT_HIT=1. */
  475. #define MAE_FIELD_CT_PRIVATE_FLAGS 0x8
  476. /* enum: 1 if the packet ingressed the NIC from one of the MACs, else 0. */
  477. #define MAE_FIELD_IS_FROM_NETWORK 0x9
  478. /* enum: 1 if the packet has 1 or more VLAN tags, else 0. */
  479. #define MAE_FIELD_HAS_OVLAN 0xa
  480. /* enum: 1 if the packet has 2 or more VLAN tags, else 0. */
  481. #define MAE_FIELD_HAS_IVLAN 0xb
  482. /* enum: 1 if the outer packet has 1 or more VLAN tags, else 0; only present
  483. * when encap
  484. */
  485. #define MAE_FIELD_ENC_HAS_OVLAN 0xc
  486. /* enum: 1 if the outer packet has 2 or more VLAN tags, else 0; only present
  487. * when encap
  488. */
  489. #define MAE_FIELD_ENC_HAS_IVLAN 0xd
  490. /* enum: Packet is IP fragment */
  491. #define MAE_FIELD_ENC_IP_FRAG 0xe
  492. #define MAE_FIELD_ETHER_TYPE 0x21 /* enum */
  493. #define MAE_FIELD_VLAN0_TCI 0x22 /* enum */
  494. #define MAE_FIELD_VLAN0_PROTO 0x23 /* enum */
  495. #define MAE_FIELD_VLAN1_TCI 0x24 /* enum */
  496. #define MAE_FIELD_VLAN1_PROTO 0x25 /* enum */
  497. /* enum: Inner when encap */
  498. #define MAE_FIELD_ETH_SADDR 0x28
  499. /* enum: Inner when encap */
  500. #define MAE_FIELD_ETH_DADDR 0x29
  501. /* enum: Inner when encap. NB: IPv4 and IPv6 fields are mutually exclusive. */
  502. #define MAE_FIELD_SRC_IP4 0x2a
  503. /* enum: Inner when encap */
  504. #define MAE_FIELD_SRC_IP6 0x2b
  505. /* enum: Inner when encap */
  506. #define MAE_FIELD_DST_IP4 0x2c
  507. /* enum: Inner when encap */
  508. #define MAE_FIELD_DST_IP6 0x2d
  509. /* enum: Inner when encap */
  510. #define MAE_FIELD_IP_PROTO 0x2e
  511. /* enum: Inner when encap */
  512. #define MAE_FIELD_IP_TOS 0x2f
  513. /* enum: Inner when encap */
  514. #define MAE_FIELD_IP_TTL 0x30
  515. /* enum: Inner when encap TODO: how this is defined? The raw flags +
  516. * frag_offset from the packet, or some derived value more amenable to ternary
  517. * matching? TODO: there was a proposal for driver-allocation fields. The
  518. * driver would provide some instruction for how to extract given field values,
  519. * and would be given a field id in return. It could then use that field id in
  520. * its matches. This feels like it would be extremely hard to implement in
  521. * hardware, but I mention it for completeness.
  522. */
  523. #define MAE_FIELD_IP_FLAGS 0x31
  524. /* enum: Ports (UDP, TCP) Inner when encap */
  525. #define MAE_FIELD_L4_SPORT 0x32
  526. /* enum: Ports (UDP, TCP) Inner when encap */
  527. #define MAE_FIELD_L4_DPORT 0x33
  528. /* enum: Inner when encap */
  529. #define MAE_FIELD_TCP_FLAGS 0x34
  530. /* enum: TCP packet with any of SYN, FIN or RST flag set */
  531. #define MAE_FIELD_TCP_SYN_FIN_RST 0x35
  532. /* enum: Packet is IP fragment with fragment offset 0 */
  533. #define MAE_FIELD_IP_FIRST_FRAG 0x36
  534. /* enum: The type of encapsulated used for this packet. Value as per
  535. * ENCAP_TYPE_*.
  536. */
  537. #define MAE_FIELD_ENCAP_TYPE 0x3f
  538. /* enum: The ID of the outer rule that marked this packet as encapsulated.
  539. * Useful for implicitly matching on outer fields.
  540. */
  541. #define MAE_FIELD_OUTER_RULE_ID 0x40
  542. /* enum: Outer; only present when encap */
  543. #define MAE_FIELD_ENC_ETHER_TYPE 0x41
  544. /* enum: Outer; only present when encap */
  545. #define MAE_FIELD_ENC_VLAN0_TCI 0x42
  546. /* enum: Outer; only present when encap */
  547. #define MAE_FIELD_ENC_VLAN0_PROTO 0x43
  548. /* enum: Outer; only present when encap */
  549. #define MAE_FIELD_ENC_VLAN1_TCI 0x44
  550. /* enum: Outer; only present when encap */
  551. #define MAE_FIELD_ENC_VLAN1_PROTO 0x45
  552. /* enum: Outer; only present when encap */
  553. #define MAE_FIELD_ENC_ETH_SADDR 0x48
  554. /* enum: Outer; only present when encap */
  555. #define MAE_FIELD_ENC_ETH_DADDR 0x49
  556. /* enum: Outer; only present when encap */
  557. #define MAE_FIELD_ENC_SRC_IP4 0x4a
  558. /* enum: Outer; only present when encap */
  559. #define MAE_FIELD_ENC_SRC_IP6 0x4b
  560. /* enum: Outer; only present when encap */
  561. #define MAE_FIELD_ENC_DST_IP4 0x4c
  562. /* enum: Outer; only present when encap */
  563. #define MAE_FIELD_ENC_DST_IP6 0x4d
  564. /* enum: Outer; only present when encap */
  565. #define MAE_FIELD_ENC_IP_PROTO 0x4e
  566. /* enum: Outer; only present when encap */
  567. #define MAE_FIELD_ENC_IP_TOS 0x4f
  568. /* enum: Outer; only present when encap */
  569. #define MAE_FIELD_ENC_IP_TTL 0x50
  570. /* enum: Outer; only present when encap */
  571. #define MAE_FIELD_ENC_IP_FLAGS 0x51
  572. /* enum: Outer; only present when encap */
  573. #define MAE_FIELD_ENC_L4_SPORT 0x52
  574. /* enum: Outer; only present when encap */
  575. #define MAE_FIELD_ENC_L4_DPORT 0x53
  576. /* enum: VNI (when VXLAN or GENEVE) VSID (when NVGRE) Bottom 24 bits of Key
  577. * (when L2GRE) Outer; only present when encap
  578. */
  579. #define MAE_FIELD_ENC_VNET_ID 0x54
  580. /* MAE_MCDI_ENCAP_TYPE enum: Encapsulation type. Defines how the payload will
  581. * be parsed to an inner frame. Other values are reserved. Unknown values
  582. * should be treated same as NONE. (Values are not arbitrary - constrained by
  583. * table access ABI.)
  584. */
  585. #define MAE_MCDI_ENCAP_TYPE_NONE 0x0 /* enum */
  586. /* enum: Don't assume enum aligns with support bitmask... */
  587. #define MAE_MCDI_ENCAP_TYPE_VXLAN 0x1
  588. #define MAE_MCDI_ENCAP_TYPE_NVGRE 0x2 /* enum */
  589. #define MAE_MCDI_ENCAP_TYPE_GENEVE 0x3 /* enum */
  590. #define MAE_MCDI_ENCAP_TYPE_L2GRE 0x4 /* enum */
  591. /* MAE_MPORT_END enum: Selects which end of the logical link identified by an
  592. * MPORT_SELECTOR is targeted by an operation.
  593. */
  594. /* enum: Selects the port on the MAE virtual switch */
  595. #define MAE_MPORT_END_MAE 0x1
  596. /* enum: Selects the virtual NIC plugged into the MAE switch */
  597. #define MAE_MPORT_END_VNIC 0x2
  598. /* MAE_COUNTER_TYPE enum: The datapath maintains several sets of counters, each
  599. * being associated with a different table. Note that the same counter ID may
  600. * be allocated by different counter blocks, so e.g. AR counter 42 is different
  601. * from CT counter 42. Generation counts are also type-specific. This value is
  602. * also present in the header of streaming counter packets, in the IDENTIFIER
  603. * field (see packetiser packet format definitions).
  604. */
  605. /* enum: Action Rule counters - can be referenced in AR response. */
  606. #define MAE_COUNTER_TYPE_AR 0x0
  607. /* enum: Conntrack counters - can be referenced in CT response. */
  608. #define MAE_COUNTER_TYPE_CT 0x1
  609. /* enum: Outer Rule counters - can be referenced in OR response. */
  610. #define MAE_COUNTER_TYPE_OR 0x2
  611. /* TABLE_ID enum: Unique IDs for tables. The 32-bit ID values have been
  612. * structured with bits [31:24] reserved (0), [23:16] indicating which major
  613. * block the tables belongs to (0=VNIC TX, none currently; 1=MAE; 2=VNIC RX),
  614. * [15:8] a unique ID within the block, and [7:0] reserved for future
  615. * variations of the same table. (All of the tables currently defined within
  616. * the streaming engines are listed here, but this does not imply that they are
  617. * all supported - MC_CMD_TABLE_LIST returns the list of actually supported
  618. * tables.)
  619. */
  620. /* enum: Outer_Rule_Table in the MAE - refer to SF-123102-TC. */
  621. #define TABLE_ID_OUTER_RULE_TABLE 0x10000
  622. /* enum: Outer_Rule_No_CT_Table in the MAE - refer to SF-123102-TC. */
  623. #define TABLE_ID_OUTER_RULE_NO_CT_TABLE 0x10100
  624. /* enum: Mgmt_Filter_Table in the MAE - refer to SF-123102-TC. */
  625. #define TABLE_ID_MGMT_FILTER_TABLE 0x10200
  626. /* enum: Conntrack_Table in the MAE - refer to SF-123102-TC. */
  627. #define TABLE_ID_CONNTRACK_TABLE 0x10300
  628. /* enum: Action_Rule_Table in the MAE - refer to SF-123102-TC. */
  629. #define TABLE_ID_ACTION_RULE_TABLE 0x10400
  630. /* enum: Mgroup_Default_Action_Set_Table in the MAE - refer to SF-123102-TC. */
  631. #define TABLE_ID_MGROUP_DEFAULT_ACTION_SET_TABLE 0x10500
  632. /* enum: Encap_Hdr_Part1_Table in the MAE - refer to SF-123102-TC. */
  633. #define TABLE_ID_ENCAP_HDR_PART1_TABLE 0x10600
  634. /* enum: Encap_Hdr_Part2_Table in the MAE - refer to SF-123102-TC. */
  635. #define TABLE_ID_ENCAP_HDR_PART2_TABLE 0x10700
  636. /* enum: Replace_Src_MAC_Table in the MAE - refer to SF-123102-TC. */
  637. #define TABLE_ID_REPLACE_SRC_MAC_TABLE 0x10800
  638. /* enum: Replace_Dst_MAC_Table in the MAE - refer to SF-123102-TC. */
  639. #define TABLE_ID_REPLACE_DST_MAC_TABLE 0x10900
  640. /* enum: Dst_Mport_VC_Table in the MAE - refer to SF-123102-TC. */
  641. #define TABLE_ID_DST_MPORT_VC_TABLE 0x10a00
  642. /* enum: LACP_LAG_Config_Table in the MAE - refer to SF-123102-TC. */
  643. #define TABLE_ID_LACP_LAG_CONFIG_TABLE 0x10b00
  644. /* enum: LACP_Balance_Table in the MAE - refer to SF-123102-TC. */
  645. #define TABLE_ID_LACP_BALANCE_TABLE 0x10c00
  646. /* enum: Dst_Mport_Host_Chan_Table in the MAE - refer to SF-123102-TC. */
  647. #define TABLE_ID_DST_MPORT_HOST_CHAN_TABLE 0x10d00
  648. /* enum: VNIC_Rx_Encap_Table in VNIC Rx - refer to SF-123102-TC. */
  649. #define TABLE_ID_VNIC_RX_ENCAP_TABLE 0x20000
  650. /* enum: Steering_Table in VNIC Rx - refer to SF-123102-TC. */
  651. #define TABLE_ID_STEERING_TABLE 0x20100
  652. /* enum: RSS_Context_Table in VNIC Rx - refer to SF-123102-TC. */
  653. #define TABLE_ID_RSS_CONTEXT_TABLE 0x20200
  654. /* enum: Indirection_Table in VNIC Rx - refer to SF-123102-TC. */
  655. #define TABLE_ID_INDIRECTION_TABLE 0x20300
  656. /* TABLE_COMPRESSED_VLAN enum: Compressed VLAN TPID as used by some field
  657. * types; can be calculated by (((ether_type_msb >> 2) & 0x4) ^ 0x4) |
  658. * (ether_type_msb & 0x3);
  659. */
  660. #define TABLE_COMPRESSED_VLAN_TPID_8100 0x5 /* enum */
  661. #define TABLE_COMPRESSED_VLAN_TPID_88A8 0x4 /* enum */
  662. #define TABLE_COMPRESSED_VLAN_TPID_9100 0x1 /* enum */
  663. #define TABLE_COMPRESSED_VLAN_TPID_9200 0x2 /* enum */
  664. #define TABLE_COMPRESSED_VLAN_TPID_9300 0x3 /* enum */
  665. /* TABLE_NAT_DIR enum: NAT direction. */
  666. #define TABLE_NAT_DIR_SOURCE 0x0 /* enum */
  667. #define TABLE_NAT_DIR_DEST 0x1 /* enum */
  668. /* TABLE_RSS_KEY_MODE enum: Defines how the value for Toeplitz hashing for RSS
  669. * is constructed as a concatenation (indicated here by "++") of packet header
  670. * fields.
  671. */
  672. /* enum: IP src addr ++ IP dst addr */
  673. #define TABLE_RSS_KEY_MODE_SA_DA 0x0
  674. /* enum: IP src addr ++ IP dst addr ++ TCP/UDP src port ++ TCP/UDP dst port */
  675. #define TABLE_RSS_KEY_MODE_SA_DA_SP_DP 0x1
  676. /* enum: IP src addr */
  677. #define TABLE_RSS_KEY_MODE_SA 0x2
  678. /* enum: IP dst addr */
  679. #define TABLE_RSS_KEY_MODE_DA 0x3
  680. /* enum: IP src addr ++ TCP/UDP src port */
  681. #define TABLE_RSS_KEY_MODE_SA_SP 0x4
  682. /* enum: IP dest addr ++ TCP dest port */
  683. #define TABLE_RSS_KEY_MODE_DA_DP 0x5
  684. /* enum: Nothing (produces input of 0, resulting in output hash of 0) */
  685. #define TABLE_RSS_KEY_MODE_NONE 0x7
  686. /* TABLE_RSS_SPREAD_MODE enum: RSS spreading mode. */
  687. /* enum: RSS uses Indirection_Table lookup. */
  688. #define TABLE_RSS_SPREAD_MODE_INDIRECTION 0x0
  689. /* enum: RSS uses even spreading calculation. */
  690. #define TABLE_RSS_SPREAD_MODE_EVEN 0x1
  691. /* TABLE_FIELD_ID enum: Unique IDs for fields. Related concepts have been
  692. * loosely grouped together into blocks with gaps for expansion, but the values
  693. * are arbitrary. Field IDs are not specific to particular tables, and in some
  694. * cases this sharing means that they are not used with the exact names of the
  695. * corresponding table definitions in SF-123102-TC; however, the mapping should
  696. * still be clear. The intent is that a list of fields, with their associated
  697. * bit widths and semantics version code, unambiguously defines the semantics
  698. * of the fields in a key or response. (Again, this list includes all of the
  699. * fields currently defined within the streaming engines, but only a subset may
  700. * actually be used by the supported list of tables.)
  701. */
  702. /* enum: May appear multiple times within a key or response, and indicates that
  703. * the field is unused and should be set to 0 (or masked out if permitted by
  704. * the MASK_VALUE for this field).
  705. */
  706. #define TABLE_FIELD_ID_UNUSED 0x0
  707. /* enum: Source m-port (a full m-port label). */
  708. #define TABLE_FIELD_ID_SRC_MPORT 0x1
  709. /* enum: Destination m-port (a full m-port label). */
  710. #define TABLE_FIELD_ID_DST_MPORT 0x2
  711. /* enum: Source m-group ID. */
  712. #define TABLE_FIELD_ID_SRC_MGROUP_ID 0x3
  713. /* enum: Physical network port ID (or m-port ID; same thing, for physical
  714. * network ports).
  715. */
  716. #define TABLE_FIELD_ID_NETWORK_PORT_ID 0x4
  717. /* enum: True if packet arrived via network port, false if it arrived via host.
  718. */
  719. #define TABLE_FIELD_ID_IS_FROM_NETWORK 0x5
  720. /* enum: Full virtual channel from capsule header. */
  721. #define TABLE_FIELD_ID_CH_VC 0x6
  722. /* enum: Low bits of virtual channel from capsule header. */
  723. #define TABLE_FIELD_ID_CH_VC_LOW 0x7
  724. /* enum: User mark value in metadata and packet prefix. */
  725. #define TABLE_FIELD_ID_USER_MARK 0x8
  726. /* enum: User flag value in metadata and packet prefix. */
  727. #define TABLE_FIELD_ID_USER_FLAG 0x9
  728. /* enum: Counter ID associated with a response. All-bits-1 is a null value to
  729. * suppress counting.
  730. */
  731. #define TABLE_FIELD_ID_COUNTER_ID 0xa
  732. /* enum: Discriminator which may be set by plugins in some lookup keys; this
  733. * allows plugins to make a reinterpretation of packet fields in these keys
  734. * without clashing with the normal interpretation.
  735. */
  736. #define TABLE_FIELD_ID_DISCRIM 0xb
  737. /* enum: Destination MAC address. The mapping from bytes in a frame to the
  738. * 48-bit value for this field is in network order, i.e. a MAC address of
  739. * AA:BB:CC:DD:EE:FF becomes a 48-bit value of 0xAABBCCDDEEFF.
  740. */
  741. #define TABLE_FIELD_ID_DST_MAC 0x14
  742. /* enum: Source MAC address (see notes for DST_MAC). */
  743. #define TABLE_FIELD_ID_SRC_MAC 0x15
  744. /* enum: Outer VLAN tag TPID, compressed to an enumeration. */
  745. #define TABLE_FIELD_ID_OVLAN_TPID_COMPRESSED 0x16
  746. /* enum: Full outer VLAN tag TCI (16 bits). */
  747. #define TABLE_FIELD_ID_OVLAN 0x17
  748. /* enum: Outer VLAN ID (least significant 12 bits of full 16-bit TCI) only. */
  749. #define TABLE_FIELD_ID_OVLAN_VID 0x18
  750. /* enum: Inner VLAN tag TPID, compressed to an enumeration. */
  751. #define TABLE_FIELD_ID_IVLAN_TPID_COMPRESSED 0x19
  752. /* enum: Full inner VLAN tag TCI (16 bits). */
  753. #define TABLE_FIELD_ID_IVLAN 0x1a
  754. /* enum: Inner VLAN ID (least significant 12 bits of full 16-bit TCI) only. */
  755. #define TABLE_FIELD_ID_IVLAN_VID 0x1b
  756. /* enum: Ethertype. */
  757. #define TABLE_FIELD_ID_ETHER_TYPE 0x1c
  758. /* enum: Source IP address, either IPv4 or IPv6. The mapping from bytes in a
  759. * frame to the 128-bit value for this field is in network order, with IPv4
  760. * addresses assumed to have 12 bytes of trailing zeroes. i.e. the IPv6 address
  761. * [2345::6789:ABCD] is 0x2345000000000000000000006789ABCD; the IPv4 address
  762. * 192.168.1.2 is 0xC0A80102000000000000000000000000.
  763. */
  764. #define TABLE_FIELD_ID_SRC_IP 0x1d
  765. /* enum: Destination IP address (see notes for SRC_IP). */
  766. #define TABLE_FIELD_ID_DST_IP 0x1e
  767. /* enum: IPv4 Type-of-Service or IPv6 Traffic Class field. */
  768. #define TABLE_FIELD_ID_IP_TOS 0x1f
  769. /* enum: IP Protocol. */
  770. #define TABLE_FIELD_ID_IP_PROTO 0x20
  771. /* enum: Layer 4 source port. */
  772. #define TABLE_FIELD_ID_SRC_PORT 0x21
  773. /* enum: Layer 4 destination port. */
  774. #define TABLE_FIELD_ID_DST_PORT 0x22
  775. /* enum: TCP flags. */
  776. #define TABLE_FIELD_ID_TCP_FLAGS 0x23
  777. /* enum: Virtual Network Identifier (VXLAN) or Virtual Session ID (NVGRE). */
  778. #define TABLE_FIELD_ID_VNI 0x24
  779. /* enum: True if packet has any tunnel encapsulation header. */
  780. #define TABLE_FIELD_ID_HAS_ENCAP 0x32
  781. /* enum: True if encap header has an outer VLAN tag. */
  782. #define TABLE_FIELD_ID_HAS_ENC_OVLAN 0x33
  783. /* enum: True if encap header has an inner VLAN tag. */
  784. #define TABLE_FIELD_ID_HAS_ENC_IVLAN 0x34
  785. /* enum: True if encap header is some sort of IP. */
  786. #define TABLE_FIELD_ID_HAS_ENC_IP 0x35
  787. /* enum: True if encap header is specifically IPv4. */
  788. #define TABLE_FIELD_ID_HAS_ENC_IP4 0x36
  789. /* enum: True if encap header is UDP. */
  790. #define TABLE_FIELD_ID_HAS_ENC_UDP 0x37
  791. /* enum: True if only/inner frame has an outer VLAN tag. */
  792. #define TABLE_FIELD_ID_HAS_OVLAN 0x38
  793. /* enum: True if only/inner frame has an inner VLAN tag. */
  794. #define TABLE_FIELD_ID_HAS_IVLAN 0x39
  795. /* enum: True if only/inner frame is some sort of IP. */
  796. #define TABLE_FIELD_ID_HAS_IP 0x3a
  797. /* enum: True if only/inner frame has a recognised L4 IP protocol (TCP or UDP).
  798. */
  799. #define TABLE_FIELD_ID_HAS_L4 0x3b
  800. /* enum: True if only/inner frame is an IP fragment. */
  801. #define TABLE_FIELD_ID_IP_FRAG 0x3c
  802. /* enum: True if only/inner frame is the first IP fragment (fragment offset 0).
  803. */
  804. #define TABLE_FIELD_ID_IP_FIRST_FRAG 0x3d
  805. /* enum: True if only/inner frame has an IP Time-To-Live of <= 1. (Note: the
  806. * implementation calls this "ip_ttl_is_one" but does in fact match packets
  807. * with TTL=0 - which we shouldn't be seeing! - as well.)
  808. */
  809. #define TABLE_FIELD_ID_IP_TTL_LE_ONE 0x3e
  810. /* enum: True if only/inner frame has any of TCP SYN, FIN or RST flags set. */
  811. #define TABLE_FIELD_ID_TCP_INTERESTING_FLAGS 0x3f
  812. /* enum: Plugin channel selection. */
  813. #define TABLE_FIELD_ID_RDP_PL_CHAN 0x50
  814. /* enum: Enable update of CH_ROUTE_RDP_C_PL route bit. */
  815. #define TABLE_FIELD_ID_RDP_C_PL_EN 0x51
  816. /* enum: New value of CH_ROUTE_RDP_C_PL route bit. */
  817. #define TABLE_FIELD_ID_RDP_C_PL 0x52
  818. /* enum: Enable update of CH_ROUTE_RDP_D_PL route bit. */
  819. #define TABLE_FIELD_ID_RDP_D_PL_EN 0x53
  820. /* enum: New value of CH_ROUTE_RDP_D_PL route bit. */
  821. #define TABLE_FIELD_ID_RDP_D_PL 0x54
  822. /* enum: Enable update of CH_ROUTE_RDP_OUT_HOST_CHAN route bit. */
  823. #define TABLE_FIELD_ID_RDP_OUT_HOST_CHAN_EN 0x55
  824. /* enum: New value of CH_ROUTE_RDP_OUT_HOST_CHAN route bit. */
  825. #define TABLE_FIELD_ID_RDP_OUT_HOST_CHAN 0x56
  826. /* enum: Recirculation ID for lookup sequences with two action rule lookups. */
  827. #define TABLE_FIELD_ID_RECIRC_ID 0x64
  828. /* enum: Domain ID passed to conntrack and action rule lookups. */
  829. #define TABLE_FIELD_ID_DOMAIN 0x65
  830. /* enum: Construction mode for encap_tunnel_id - see MAE_CT_VNI_MODE enum. */
  831. #define TABLE_FIELD_ID_CT_VNI_MODE 0x66
  832. /* enum: True to inhibit conntrack lookup if TCP SYN, FIN or RST flag is set.
  833. */
  834. #define TABLE_FIELD_ID_CT_TCP_FLAGS_INHIBIT 0x67
  835. /* enum: True to do conntrack lookups for IPv4 TCP packets. */
  836. #define TABLE_FIELD_ID_DO_CT_IP4_TCP 0x68
  837. /* enum: True to do conntrack lookups for IPv4 UDP packets. */
  838. #define TABLE_FIELD_ID_DO_CT_IP4_UDP 0x69
  839. /* enum: True to do conntrack lookups for IPv6 TCP packets. */
  840. #define TABLE_FIELD_ID_DO_CT_IP6_TCP 0x6a
  841. /* enum: True to do conntrack lookups for IPv6 UDP packets. */
  842. #define TABLE_FIELD_ID_DO_CT_IP6_UDP 0x6b
  843. /* enum: Outer rule identifier. */
  844. #define TABLE_FIELD_ID_OUTER_RULE_ID 0x6c
  845. /* enum: Encapsulation type - see MAE_MCDI_ENCAP_TYPE enum. */
  846. #define TABLE_FIELD_ID_ENCAP_TYPE 0x6d
  847. /* enum: Encap tunnel ID for conntrack lookups from VNI, VLAN tag(s), or 0,
  848. * depending on CT_VNI_MODE.
  849. */
  850. #define TABLE_FIELD_ID_ENCAP_TUNNEL_ID 0x78
  851. /* enum: A conntrack entry identifier, passed to plugins. */
  852. #define TABLE_FIELD_ID_CT_ENTRY_ID 0x79
  853. /* enum: Either source or destination NAT replacement port. */
  854. #define TABLE_FIELD_ID_NAT_PORT 0x7a
  855. /* enum: Either source or destination NAT replacement IPv4 address. Note that
  856. * this is specifically an IPv4 address (IPv6 is not supported for NAT), with
  857. * byte mapped to a 32-bit value in network order, i.e. the IPv4 address
  858. * 192.168.1.2 is the value 0xC0A80102.
  859. */
  860. #define TABLE_FIELD_ID_NAT_IP 0x7b
  861. /* enum: NAT direction: 0=>source, 1=>destination. */
  862. #define TABLE_FIELD_ID_NAT_DIR 0x7c
  863. /* enum: Conntrack mark value, passed to action rule lookup. Note that this is
  864. * not related to the "user mark" in the metadata / packet prefix.
  865. */
  866. #define TABLE_FIELD_ID_CT_MARK 0x7d
  867. /* enum: Private flags for conntrack, passed to action rule lookup. */
  868. #define TABLE_FIELD_ID_CT_PRIV_FLAGS 0x7e
  869. /* enum: True if the conntrack lookup resulted in a hit. */
  870. #define TABLE_FIELD_ID_CT_HIT 0x7f
  871. /* enum: True to suppress delivery when source and destination m-ports match.
  872. */
  873. #define TABLE_FIELD_ID_SUPPRESS_SELF_DELIVERY 0x8c
  874. /* enum: True to perform tunnel decapsulation. */
  875. #define TABLE_FIELD_ID_DO_DECAP 0x8d
  876. /* enum: True to copy outer frame DSCP to inner on decap. */
  877. #define TABLE_FIELD_ID_DECAP_DSCP_COPY 0x8e
  878. /* enum: True to map outer frame ECN to inner on decap, by RFC 6040 rules. */
  879. #define TABLE_FIELD_ID_DECAP_ECN_RFC6040 0x8f
  880. /* enum: True to replace DSCP field. */
  881. #define TABLE_FIELD_ID_DO_REPLACE_DSCP 0x90
  882. /* enum: True to replace ECN field. */
  883. #define TABLE_FIELD_ID_DO_REPLACE_ECN 0x91
  884. /* enum: True to decrement IP Time-To-Live. */
  885. #define TABLE_FIELD_ID_DO_DECR_IP_TTL 0x92
  886. /* enum: True to replace source MAC address. */
  887. #define TABLE_FIELD_ID_DO_SRC_MAC 0x93
  888. /* enum: True to replace destination MAC address. */
  889. #define TABLE_FIELD_ID_DO_DST_MAC 0x94
  890. /* enum: Number of VLAN tags to pop. Valid values are 0, 1, or 2. */
  891. #define TABLE_FIELD_ID_DO_VLAN_POP 0x95
  892. /* enum: Number of VLANs tags to push. Valid values are 0, 1, or 2. */
  893. #define TABLE_FIELD_ID_DO_VLAN_PUSH 0x96
  894. /* enum: True to count this packet. */
  895. #define TABLE_FIELD_ID_DO_COUNT 0x97
  896. /* enum: True to perform tunnel encapsulation. */
  897. #define TABLE_FIELD_ID_DO_ENCAP 0x98
  898. /* enum: True to copy inner frame DSCP to outer on encap. */
  899. #define TABLE_FIELD_ID_ENCAP_DSCP_COPY 0x99
  900. /* enum: True to copy inner frame ECN to outer on encap. */
  901. #define TABLE_FIELD_ID_ENCAP_ECN_COPY 0x9a
  902. /* enum: True to deliver the packet (otherwise it is dropped). */
  903. #define TABLE_FIELD_ID_DO_DELIVER 0x9b
  904. /* enum: True to set the user flag in the metadata. */
  905. #define TABLE_FIELD_ID_DO_FLAG 0x9c
  906. /* enum: True to update the user mark in the metadata. */
  907. #define TABLE_FIELD_ID_DO_MARK 0x9d
  908. /* enum: True to override the capsule virtual channel for network deliveries.
  909. */
  910. #define TABLE_FIELD_ID_DO_SET_NET_CHAN 0x9e
  911. /* enum: True to override the reported source m-port for host deliveries. */
  912. #define TABLE_FIELD_ID_DO_SET_SRC_MPORT 0x9f
  913. /* enum: Encap header ID for DO_ENCAP, indexing Encap_Hdr_Part1/2_Table. */
  914. #define TABLE_FIELD_ID_ENCAP_HDR_ID 0xaa
  915. /* enum: New DSCP value for DO_REPLACE_DSCP. */
  916. #define TABLE_FIELD_ID_DSCP_VALUE 0xab
  917. /* enum: If DO_REPLACE_ECN is set, the new value for the ECN field. If
  918. * DO_REPLACE_ECN is not set, ECN_CONTROL[0] and ECN_CONTROL[1] are set to
  919. * request remapping of ECT0 and ECT1 ECN codepoints respectively to CE.
  920. */
  921. #define TABLE_FIELD_ID_ECN_CONTROL 0xac
  922. /* enum: Source MAC ID for DO_SRC_MAC, indexing Replace_Src_MAC_Table. */
  923. #define TABLE_FIELD_ID_SRC_MAC_ID 0xad
  924. /* enum: Destination MAC ID for DO_DST_MAC, indexing Replace_Dst_MAC_Table. */
  925. #define TABLE_FIELD_ID_DST_MAC_ID 0xae
  926. /* enum: Parameter for either DO_SET_NET_CHAN (only bottom 6 bits used in this
  927. * case) or DO_SET_SRC_MPORT.
  928. */
  929. #define TABLE_FIELD_ID_REPORTED_SRC_MPORT_OR_NET_CHAN 0xaf
  930. /* enum: 64-byte chunk of added encapsulation header. */
  931. #define TABLE_FIELD_ID_CHUNK64 0xb4
  932. /* enum: 32-byte chunk of added encapsulation header. */
  933. #define TABLE_FIELD_ID_CHUNK32 0xb5
  934. /* enum: 16-byte chunk of added encapsulation header. */
  935. #define TABLE_FIELD_ID_CHUNK16 0xb6
  936. /* enum: 8-byte chunk of added encapsulation header. */
  937. #define TABLE_FIELD_ID_CHUNK8 0xb7
  938. /* enum: 4-byte chunk of added encapsulation header. */
  939. #define TABLE_FIELD_ID_CHUNK4 0xb8
  940. /* enum: 2-byte chunk of added encapsulation header. */
  941. #define TABLE_FIELD_ID_CHUNK2 0xb9
  942. /* enum: Added encapsulation header length in words. */
  943. #define TABLE_FIELD_ID_HDR_LEN_W 0xba
  944. /* enum: Static value for layer 2/3 LACP hash of the encapsulation header. */
  945. #define TABLE_FIELD_ID_ENC_LACP_HASH_L23 0xbb
  946. /* enum: Static value for layer 4 LACP hash of the encapsulation header. */
  947. #define TABLE_FIELD_ID_ENC_LACP_HASH_L4 0xbc
  948. /* enum: True to use the static ENC_LACP_HASH values for the encap header
  949. * instead of the calculated values for the inner frame when delivering a newly
  950. * encapsulated packet to a LAG m-port.
  951. */
  952. #define TABLE_FIELD_ID_USE_ENC_LACP_HASHES 0xbd
  953. /* enum: True to trigger conntrack from first action rule lookup (AR=>CT=>AR
  954. * sequence).
  955. */
  956. #define TABLE_FIELD_ID_DO_CT 0xc8
  957. /* enum: True to perform NAT using parameters from conntrack lookup response.
  958. */
  959. #define TABLE_FIELD_ID_DO_NAT 0xc9
  960. /* enum: True to trigger recirculated action rule lookup (AR=>AR sequence). */
  961. #define TABLE_FIELD_ID_DO_RECIRC 0xca
  962. /* enum: Next action set payload ID for replay. The null value is all-1-bits.
  963. */
  964. #define TABLE_FIELD_ID_NEXT_ACTION_SET_PAYLOAD 0xcb
  965. /* enum: Next action set row ID for replay. The null value is all-1-bits. */
  966. #define TABLE_FIELD_ID_NEXT_ACTION_SET_ROW 0xcc
  967. /* enum: Action set payload ID for additional delivery to management CPU. The
  968. * null value is all-1-bits.
  969. */
  970. #define TABLE_FIELD_ID_MC_ACTION_SET_PAYLOAD 0xcd
  971. /* enum: Action set row ID for additional delivery to management CPU. The null
  972. * value is all-1-bits.
  973. */
  974. #define TABLE_FIELD_ID_MC_ACTION_SET_ROW 0xce
  975. /* enum: True to include layer 4 in LACP hash on delivery to a LAG m-port. */
  976. #define TABLE_FIELD_ID_LACP_INC_L4 0xdc
  977. /* enum: True to request that LACP is performed by a plugin. */
  978. #define TABLE_FIELD_ID_LACP_PLUGIN 0xdd
  979. /* enum: LACP_Balance_Table base address divided by 64. */
  980. #define TABLE_FIELD_ID_BAL_TBL_BASE_DIV64 0xde
  981. /* enum: Length of balance table region: 0=>64, 1=>128, 2=>256. */
  982. #define TABLE_FIELD_ID_BAL_TBL_LEN_ID 0xdf
  983. /* enum: UDP port to match for UDP-based encapsulations; required to be 0 for
  984. * other encapsulation types.
  985. */
  986. #define TABLE_FIELD_ID_UDP_PORT 0xe6
  987. /* enum: True to perform RSS based on outer fields rather than inner fields. */
  988. #define TABLE_FIELD_ID_RSS_ON_OUTER 0xe7
  989. /* enum: True to perform steering table lookup on outer fields rather than
  990. * inner fields.
  991. */
  992. #define TABLE_FIELD_ID_STEER_ON_OUTER 0xe8
  993. /* enum: Destination queue ID for host delivery. */
  994. #define TABLE_FIELD_ID_DST_QID 0xf0
  995. /* enum: True to drop this packet. */
  996. #define TABLE_FIELD_ID_DROP 0xf1
  997. /* enum: True to strip outer VLAN tag from this packet. */
  998. #define TABLE_FIELD_ID_VLAN_STRIP 0xf2
  999. /* enum: True to override the user mark field with the supplied USER_MARK, or
  1000. * false to bitwise-OR the USER_MARK into it.
  1001. */
  1002. #define TABLE_FIELD_ID_MARK_OVERRIDE 0xf3
  1003. /* enum: True to override the user flag field with the supplied USER_FLAG, or
  1004. * false to bitwise-OR the USER_FLAG into it.
  1005. */
  1006. #define TABLE_FIELD_ID_FLAG_OVERRIDE 0xf4
  1007. /* enum: RSS context ID, indexing the RSS_Context_Table. */
  1008. #define TABLE_FIELD_ID_RSS_CTX_ID 0xfa
  1009. /* enum: True to enable RSS. */
  1010. #define TABLE_FIELD_ID_RSS_EN 0xfb
  1011. /* enum: Toeplitz hash key. */
  1012. #define TABLE_FIELD_ID_KEY 0xfc
  1013. /* enum: Key mode for IPv4 TCP packets - see TABLE_RSS_KEY_MODE enum. */
  1014. #define TABLE_FIELD_ID_TCP_V4_KEY_MODE 0xfd
  1015. /* enum: Key mode for IPv6 TCP packets - see TABLE_RSS_KEY_MODE enum. */
  1016. #define TABLE_FIELD_ID_TCP_V6_KEY_MODE 0xfe
  1017. /* enum: Key mode for IPv4 UDP packets - see TABLE_RSS_KEY_MODE enum. */
  1018. #define TABLE_FIELD_ID_UDP_V4_KEY_MODE 0xff
  1019. /* enum: Key mode for IPv6 UDP packets - see TABLE_RSS_KEY_MODE enum. */
  1020. #define TABLE_FIELD_ID_UDP_V6_KEY_MODE 0x100
  1021. /* enum: Key mode for other IPv4 packets - see TABLE_RSS_KEY_MODE enum. */
  1022. #define TABLE_FIELD_ID_OTHER_V4_KEY_MODE 0x101
  1023. /* enum: Key mode for other IPv6 packets - see TABLE_RSS_KEY_MODE enum. */
  1024. #define TABLE_FIELD_ID_OTHER_V6_KEY_MODE 0x102
  1025. /* enum: Spreading mode - 0=>indirection; 1=>even. */
  1026. #define TABLE_FIELD_ID_SPREAD_MODE 0x103
  1027. /* enum: For indirection spreading mode, the base address of a region within
  1028. * the Indirection_Table. For even spreading mode, the number of queues to
  1029. * spread across (only values 1-255 are valid for this mode).
  1030. */
  1031. #define TABLE_FIELD_ID_INDIR_TBL_BASE 0x104
  1032. /* enum: For indirection spreading mode, identifies the length of a region
  1033. * within the Indirection_Table, where length = 32 << len_id. Must be set to 0
  1034. * for even spreading mode.
  1035. */
  1036. #define TABLE_FIELD_ID_INDIR_TBL_LEN_ID 0x105
  1037. /* enum: An offset to be applied to the base destination queue ID. */
  1038. #define TABLE_FIELD_ID_INDIR_OFFSET 0x106
  1039. /* MCDI_EVENT structuredef: The structure of an MCDI_EVENT on Siena/EF10/EF100
  1040. * platforms
  1041. */
  1042. #define MCDI_EVENT_LEN 8
  1043. #define MCDI_EVENT_CONT_LBN 32
  1044. #define MCDI_EVENT_CONT_WIDTH 1
  1045. #define MCDI_EVENT_LEVEL_LBN 33
  1046. #define MCDI_EVENT_LEVEL_WIDTH 3
  1047. /* enum: Info. */
  1048. #define MCDI_EVENT_LEVEL_INFO 0x0
  1049. /* enum: Warning. */
  1050. #define MCDI_EVENT_LEVEL_WARN 0x1
  1051. /* enum: Error. */
  1052. #define MCDI_EVENT_LEVEL_ERR 0x2
  1053. /* enum: Fatal. */
  1054. #define MCDI_EVENT_LEVEL_FATAL 0x3
  1055. #define MCDI_EVENT_DATA_OFST 0
  1056. #define MCDI_EVENT_DATA_LEN 4
  1057. #define MCDI_EVENT_CMDDONE_SEQ_OFST 0
  1058. #define MCDI_EVENT_CMDDONE_SEQ_LBN 0
  1059. #define MCDI_EVENT_CMDDONE_SEQ_WIDTH 8
  1060. #define MCDI_EVENT_CMDDONE_DATALEN_OFST 0
  1061. #define MCDI_EVENT_CMDDONE_DATALEN_LBN 8
  1062. #define MCDI_EVENT_CMDDONE_DATALEN_WIDTH 8
  1063. #define MCDI_EVENT_CMDDONE_ERRNO_OFST 0
  1064. #define MCDI_EVENT_CMDDONE_ERRNO_LBN 16
  1065. #define MCDI_EVENT_CMDDONE_ERRNO_WIDTH 8
  1066. #define MCDI_EVENT_LINKCHANGE_LP_CAP_OFST 0
  1067. #define MCDI_EVENT_LINKCHANGE_LP_CAP_LBN 0
  1068. #define MCDI_EVENT_LINKCHANGE_LP_CAP_WIDTH 16
  1069. #define MCDI_EVENT_LINKCHANGE_SPEED_OFST 0
  1070. #define MCDI_EVENT_LINKCHANGE_SPEED_LBN 16
  1071. #define MCDI_EVENT_LINKCHANGE_SPEED_WIDTH 4
  1072. /* enum: Link is down or link speed could not be determined */
  1073. #define MCDI_EVENT_LINKCHANGE_SPEED_UNKNOWN 0x0
  1074. /* enum: 100Mbs */
  1075. #define MCDI_EVENT_LINKCHANGE_SPEED_100M 0x1
  1076. /* enum: 1Gbs */
  1077. #define MCDI_EVENT_LINKCHANGE_SPEED_1G 0x2
  1078. /* enum: 10Gbs */
  1079. #define MCDI_EVENT_LINKCHANGE_SPEED_10G 0x3
  1080. /* enum: 40Gbs */
  1081. #define MCDI_EVENT_LINKCHANGE_SPEED_40G 0x4
  1082. /* enum: 25Gbs */
  1083. #define MCDI_EVENT_LINKCHANGE_SPEED_25G 0x5
  1084. /* enum: 50Gbs */
  1085. #define MCDI_EVENT_LINKCHANGE_SPEED_50G 0x6
  1086. /* enum: 100Gbs */
  1087. #define MCDI_EVENT_LINKCHANGE_SPEED_100G 0x7
  1088. #define MCDI_EVENT_LINKCHANGE_FCNTL_OFST 0
  1089. #define MCDI_EVENT_LINKCHANGE_FCNTL_LBN 20
  1090. #define MCDI_EVENT_LINKCHANGE_FCNTL_WIDTH 4
  1091. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_OFST 0
  1092. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_LBN 24
  1093. #define MCDI_EVENT_LINKCHANGE_LINK_FLAGS_WIDTH 8
  1094. #define MCDI_EVENT_SENSOREVT_MONITOR_OFST 0
  1095. #define MCDI_EVENT_SENSOREVT_MONITOR_LBN 0
  1096. #define MCDI_EVENT_SENSOREVT_MONITOR_WIDTH 8
  1097. #define MCDI_EVENT_SENSOREVT_STATE_OFST 0
  1098. #define MCDI_EVENT_SENSOREVT_STATE_LBN 8
  1099. #define MCDI_EVENT_SENSOREVT_STATE_WIDTH 8
  1100. #define MCDI_EVENT_SENSOREVT_VALUE_OFST 0
  1101. #define MCDI_EVENT_SENSOREVT_VALUE_LBN 16
  1102. #define MCDI_EVENT_SENSOREVT_VALUE_WIDTH 16
  1103. #define MCDI_EVENT_FWALERT_DATA_OFST 0
  1104. #define MCDI_EVENT_FWALERT_DATA_LBN 8
  1105. #define MCDI_EVENT_FWALERT_DATA_WIDTH 24
  1106. #define MCDI_EVENT_FWALERT_REASON_OFST 0
  1107. #define MCDI_EVENT_FWALERT_REASON_LBN 0
  1108. #define MCDI_EVENT_FWALERT_REASON_WIDTH 8
  1109. /* enum: SRAM Access. */
  1110. #define MCDI_EVENT_FWALERT_REASON_SRAM_ACCESS 0x1
  1111. #define MCDI_EVENT_FLR_VF_OFST 0
  1112. #define MCDI_EVENT_FLR_VF_LBN 0
  1113. #define MCDI_EVENT_FLR_VF_WIDTH 8
  1114. #define MCDI_EVENT_TX_ERR_TXQ_OFST 0
  1115. #define MCDI_EVENT_TX_ERR_TXQ_LBN 0
  1116. #define MCDI_EVENT_TX_ERR_TXQ_WIDTH 12
  1117. #define MCDI_EVENT_TX_ERR_TYPE_OFST 0
  1118. #define MCDI_EVENT_TX_ERR_TYPE_LBN 12
  1119. #define MCDI_EVENT_TX_ERR_TYPE_WIDTH 4
  1120. /* enum: Descriptor loader reported failure. Specific to EF10-family NICs. */
  1121. #define MCDI_EVENT_TX_ERR_DL_FAIL 0x1
  1122. /* enum: Descriptor ring empty and no EOP seen for packet. Specific to
  1123. * EF10-family NICs
  1124. */
  1125. #define MCDI_EVENT_TX_ERR_NO_EOP 0x2
  1126. /* enum: Overlength packet. Specific to EF10-family NICs. */
  1127. #define MCDI_EVENT_TX_ERR_2BIG 0x3
  1128. /* enum: Malformed option descriptor. Specific to EF10-family NICs. */
  1129. #define MCDI_EVENT_TX_BAD_OPTDESC 0x5
  1130. /* enum: Option descriptor part way through a packet. Specific to EF10-family
  1131. * NICs.
  1132. */
  1133. #define MCDI_EVENT_TX_OPT_IN_PKT 0x8
  1134. /* enum: DMA or PIO data access error. Specific to EF10-family NICs */
  1135. #define MCDI_EVENT_TX_ERR_BAD_DMA_OR_PIO 0x9
  1136. #define MCDI_EVENT_TX_ERR_INFO_OFST 0
  1137. #define MCDI_EVENT_TX_ERR_INFO_LBN 16
  1138. #define MCDI_EVENT_TX_ERR_INFO_WIDTH 16
  1139. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_OFST 0
  1140. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_LBN 12
  1141. #define MCDI_EVENT_TX_FLUSH_TO_DRIVER_WIDTH 1
  1142. #define MCDI_EVENT_TX_FLUSH_TXQ_OFST 0
  1143. #define MCDI_EVENT_TX_FLUSH_TXQ_LBN 0
  1144. #define MCDI_EVENT_TX_FLUSH_TXQ_WIDTH 12
  1145. #define MCDI_EVENT_PTP_ERR_TYPE_OFST 0
  1146. #define MCDI_EVENT_PTP_ERR_TYPE_LBN 0
  1147. #define MCDI_EVENT_PTP_ERR_TYPE_WIDTH 8
  1148. /* enum: PLL lost lock */
  1149. #define MCDI_EVENT_PTP_ERR_PLL_LOST 0x1
  1150. /* enum: Filter overflow (PDMA) */
  1151. #define MCDI_EVENT_PTP_ERR_FILTER 0x2
  1152. /* enum: FIFO overflow (FPGA) */
  1153. #define MCDI_EVENT_PTP_ERR_FIFO 0x3
  1154. /* enum: Merge queue overflow */
  1155. #define MCDI_EVENT_PTP_ERR_QUEUE 0x4
  1156. #define MCDI_EVENT_AOE_ERR_TYPE_OFST 0
  1157. #define MCDI_EVENT_AOE_ERR_TYPE_LBN 0
  1158. #define MCDI_EVENT_AOE_ERR_TYPE_WIDTH 8
  1159. /* enum: AOE failed to load - no valid image? */
  1160. #define MCDI_EVENT_AOE_NO_LOAD 0x1
  1161. /* enum: AOE FC reported an exception */
  1162. #define MCDI_EVENT_AOE_FC_ASSERT 0x2
  1163. /* enum: AOE FC watchdogged */
  1164. #define MCDI_EVENT_AOE_FC_WATCHDOG 0x3
  1165. /* enum: AOE FC failed to start */
  1166. #define MCDI_EVENT_AOE_FC_NO_START 0x4
  1167. /* enum: Generic AOE fault - likely to have been reported via other means too
  1168. * but intended for use by aoex driver.
  1169. */
  1170. #define MCDI_EVENT_AOE_FAULT 0x5
  1171. /* enum: Results of reprogramming the CPLD (status in AOE_ERR_DATA) */
  1172. #define MCDI_EVENT_AOE_CPLD_REPROGRAMMED 0x6
  1173. /* enum: AOE loaded successfully */
  1174. #define MCDI_EVENT_AOE_LOAD 0x7
  1175. /* enum: AOE DMA operation completed (LSB of HOST_HANDLE in AOE_ERR_DATA) */
  1176. #define MCDI_EVENT_AOE_DMA 0x8
  1177. /* enum: AOE byteblaster connected/disconnected (Connection status in
  1178. * AOE_ERR_DATA)
  1179. */
  1180. #define MCDI_EVENT_AOE_BYTEBLASTER 0x9
  1181. /* enum: DDR ECC status update */
  1182. #define MCDI_EVENT_AOE_DDR_ECC_STATUS 0xa
  1183. /* enum: PTP status update */
  1184. #define MCDI_EVENT_AOE_PTP_STATUS 0xb
  1185. /* enum: FPGA header incorrect */
  1186. #define MCDI_EVENT_AOE_FPGA_LOAD_HEADER_ERR 0xc
  1187. /* enum: FPGA Powered Off due to error in powering up FPGA */
  1188. #define MCDI_EVENT_AOE_FPGA_POWER_OFF 0xd
  1189. /* enum: AOE FPGA load failed due to MC to MUM communication failure */
  1190. #define MCDI_EVENT_AOE_FPGA_LOAD_FAILED 0xe
  1191. /* enum: Notify that invalid flash type detected */
  1192. #define MCDI_EVENT_AOE_INVALID_FPGA_FLASH_TYPE 0xf
  1193. /* enum: Notify that the attempt to run FPGA Controller firmware timedout */
  1194. #define MCDI_EVENT_AOE_FC_RUN_TIMEDOUT 0x10
  1195. /* enum: Failure to probe one or more FPGA boot flash chips */
  1196. #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_INVALID 0x11
  1197. /* enum: FPGA boot-flash contains an invalid image header */
  1198. #define MCDI_EVENT_AOE_FPGA_BOOT_FLASH_HDR_INVALID 0x12
  1199. /* enum: Failed to program clocks required by the FPGA */
  1200. #define MCDI_EVENT_AOE_FPGA_CLOCKS_PROGRAM_FAILED 0x13
  1201. /* enum: Notify that FPGA Controller is alive to serve MCDI requests */
  1202. #define MCDI_EVENT_AOE_FC_RUNNING 0x14
  1203. #define MCDI_EVENT_AOE_ERR_DATA_OFST 0
  1204. #define MCDI_EVENT_AOE_ERR_DATA_LBN 8
  1205. #define MCDI_EVENT_AOE_ERR_DATA_WIDTH 8
  1206. #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_OFST 0
  1207. #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_LBN 8
  1208. #define MCDI_EVENT_AOE_ERR_FC_ASSERT_INFO_WIDTH 8
  1209. /* enum: FC Assert happened, but the register information is not available */
  1210. #define MCDI_EVENT_AOE_ERR_FC_ASSERT_SEEN 0x0
  1211. /* enum: The register information for FC Assert is ready for readinng by driver
  1212. */
  1213. #define MCDI_EVENT_AOE_ERR_FC_ASSERT_DATA_READY 0x1
  1214. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_OFST 0
  1215. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_LBN 8
  1216. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_HEADER_VERIFY_FAILED_WIDTH 8
  1217. /* enum: Reading from NV failed */
  1218. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_NV_READ_FAIL 0x0
  1219. /* enum: Invalid Magic Number if FPGA header */
  1220. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_MAGIC_FAIL 0x1
  1221. /* enum: Invalid Silicon type detected in header */
  1222. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_SILICON_TYPE 0x2
  1223. /* enum: Unsupported VRatio */
  1224. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_VRATIO 0x3
  1225. /* enum: Unsupported DDR Type */
  1226. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_TYPE 0x4
  1227. /* enum: DDR Voltage out of supported range */
  1228. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_VOLTAGE 0x5
  1229. /* enum: Unsupported DDR speed */
  1230. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SPEED 0x6
  1231. /* enum: Unsupported DDR size */
  1232. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_SIZE 0x7
  1233. /* enum: Unsupported DDR rank */
  1234. #define MCDI_EVENT_AOE_ERR_FPGA_HEADER_DDR_RANK 0x8
  1235. #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_OFST 0
  1236. #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_LBN 8
  1237. #define MCDI_EVENT_AOE_ERR_CODE_INVALID_FPGA_FLASH_TYPE_INFO_WIDTH 8
  1238. /* enum: Primary boot flash */
  1239. #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_PRIMARY 0x0
  1240. /* enum: Secondary boot flash */
  1241. #define MCDI_EVENT_AOE_FLASH_TYPE_BOOT_SECONDARY 0x1
  1242. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_OFST 0
  1243. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_LBN 8
  1244. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_POWER_OFF_WIDTH 8
  1245. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_OFST 0
  1246. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_LBN 8
  1247. #define MCDI_EVENT_AOE_ERR_CODE_FPGA_LOAD_FAILED_WIDTH 8
  1248. #define MCDI_EVENT_RX_ERR_RXQ_OFST 0
  1249. #define MCDI_EVENT_RX_ERR_RXQ_LBN 0
  1250. #define MCDI_EVENT_RX_ERR_RXQ_WIDTH 12
  1251. #define MCDI_EVENT_RX_ERR_TYPE_OFST 0
  1252. #define MCDI_EVENT_RX_ERR_TYPE_LBN 12
  1253. #define MCDI_EVENT_RX_ERR_TYPE_WIDTH 4
  1254. #define MCDI_EVENT_RX_ERR_INFO_OFST 0
  1255. #define MCDI_EVENT_RX_ERR_INFO_LBN 16
  1256. #define MCDI_EVENT_RX_ERR_INFO_WIDTH 16
  1257. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_OFST 0
  1258. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_LBN 12
  1259. #define MCDI_EVENT_RX_FLUSH_TO_DRIVER_WIDTH 1
  1260. #define MCDI_EVENT_RX_FLUSH_RXQ_OFST 0
  1261. #define MCDI_EVENT_RX_FLUSH_RXQ_LBN 0
  1262. #define MCDI_EVENT_RX_FLUSH_RXQ_WIDTH 12
  1263. #define MCDI_EVENT_MC_REBOOT_COUNT_OFST 0
  1264. #define MCDI_EVENT_MC_REBOOT_COUNT_LBN 0
  1265. #define MCDI_EVENT_MC_REBOOT_COUNT_WIDTH 16
  1266. #define MCDI_EVENT_MUM_ERR_TYPE_OFST 0
  1267. #define MCDI_EVENT_MUM_ERR_TYPE_LBN 0
  1268. #define MCDI_EVENT_MUM_ERR_TYPE_WIDTH 8
  1269. /* enum: MUM failed to load - no valid image? */
  1270. #define MCDI_EVENT_MUM_NO_LOAD 0x1
  1271. /* enum: MUM f/w reported an exception */
  1272. #define MCDI_EVENT_MUM_ASSERT 0x2
  1273. /* enum: MUM not kicking watchdog */
  1274. #define MCDI_EVENT_MUM_WATCHDOG 0x3
  1275. #define MCDI_EVENT_MUM_ERR_DATA_OFST 0
  1276. #define MCDI_EVENT_MUM_ERR_DATA_LBN 8
  1277. #define MCDI_EVENT_MUM_ERR_DATA_WIDTH 8
  1278. #define MCDI_EVENT_DBRET_SEQ_OFST 0
  1279. #define MCDI_EVENT_DBRET_SEQ_LBN 0
  1280. #define MCDI_EVENT_DBRET_SEQ_WIDTH 8
  1281. #define MCDI_EVENT_SUC_ERR_TYPE_OFST 0
  1282. #define MCDI_EVENT_SUC_ERR_TYPE_LBN 0
  1283. #define MCDI_EVENT_SUC_ERR_TYPE_WIDTH 8
  1284. /* enum: Corrupted or bad SUC application. */
  1285. #define MCDI_EVENT_SUC_BAD_APP 0x1
  1286. /* enum: SUC application reported an assert. */
  1287. #define MCDI_EVENT_SUC_ASSERT 0x2
  1288. /* enum: SUC application reported an exception. */
  1289. #define MCDI_EVENT_SUC_EXCEPTION 0x3
  1290. /* enum: SUC watchdog timer expired. */
  1291. #define MCDI_EVENT_SUC_WATCHDOG 0x4
  1292. #define MCDI_EVENT_SUC_ERR_ADDRESS_OFST 0
  1293. #define MCDI_EVENT_SUC_ERR_ADDRESS_LBN 8
  1294. #define MCDI_EVENT_SUC_ERR_ADDRESS_WIDTH 24
  1295. #define MCDI_EVENT_SUC_ERR_DATA_OFST 0
  1296. #define MCDI_EVENT_SUC_ERR_DATA_LBN 8
  1297. #define MCDI_EVENT_SUC_ERR_DATA_WIDTH 24
  1298. #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_OFST 0
  1299. #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_LBN 0
  1300. #define MCDI_EVENT_LINKCHANGE_V2_LP_CAP_WIDTH 24
  1301. #define MCDI_EVENT_LINKCHANGE_V2_SPEED_OFST 0
  1302. #define MCDI_EVENT_LINKCHANGE_V2_SPEED_LBN 24
  1303. #define MCDI_EVENT_LINKCHANGE_V2_SPEED_WIDTH 4
  1304. /* Enum values, see field(s): */
  1305. /* MCDI_EVENT/LINKCHANGE_SPEED */
  1306. #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_OFST 0
  1307. #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_LBN 28
  1308. #define MCDI_EVENT_LINKCHANGE_V2_FLAGS_LINK_UP_WIDTH 1
  1309. #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_OFST 0
  1310. #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_LBN 29
  1311. #define MCDI_EVENT_LINKCHANGE_V2_FCNTL_WIDTH 3
  1312. /* Enum values, see field(s): */
  1313. /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */
  1314. #define MCDI_EVENT_MODULECHANGE_LD_CAP_OFST 0
  1315. #define MCDI_EVENT_MODULECHANGE_LD_CAP_LBN 0
  1316. #define MCDI_EVENT_MODULECHANGE_LD_CAP_WIDTH 30
  1317. #define MCDI_EVENT_MODULECHANGE_SEQ_OFST 0
  1318. #define MCDI_EVENT_MODULECHANGE_SEQ_LBN 30
  1319. #define MCDI_EVENT_MODULECHANGE_SEQ_WIDTH 2
  1320. #define MCDI_EVENT_DATA_LBN 0
  1321. #define MCDI_EVENT_DATA_WIDTH 32
  1322. /* Alias for PTP_DATA. */
  1323. #define MCDI_EVENT_SRC_LBN 36
  1324. #define MCDI_EVENT_SRC_WIDTH 8
  1325. /* Data associated with PTP events which doesn't fit into the main DATA field
  1326. */
  1327. #define MCDI_EVENT_PTP_DATA_LBN 36
  1328. #define MCDI_EVENT_PTP_DATA_WIDTH 8
  1329. /* EF100 specific. Defined by QDMA. The phase bit, changes each time round the
  1330. * event ring
  1331. */
  1332. #define MCDI_EVENT_EV_EVQ_PHASE_LBN 59
  1333. #define MCDI_EVENT_EV_EVQ_PHASE_WIDTH 1
  1334. #define MCDI_EVENT_EV_CODE_LBN 60
  1335. #define MCDI_EVENT_EV_CODE_WIDTH 4
  1336. #define MCDI_EVENT_CODE_LBN 44
  1337. #define MCDI_EVENT_CODE_WIDTH 8
  1338. /* enum: Event generated by host software */
  1339. #define MCDI_EVENT_SW_EVENT 0x0
  1340. /* enum: Bad assert. */
  1341. #define MCDI_EVENT_CODE_BADSSERT 0x1
  1342. /* enum: PM Notice. */
  1343. #define MCDI_EVENT_CODE_PMNOTICE 0x2
  1344. /* enum: Command done. */
  1345. #define MCDI_EVENT_CODE_CMDDONE 0x3
  1346. /* enum: Link change. */
  1347. #define MCDI_EVENT_CODE_LINKCHANGE 0x4
  1348. /* enum: Sensor Event. */
  1349. #define MCDI_EVENT_CODE_SENSOREVT 0x5
  1350. /* enum: Schedule error. */
  1351. #define MCDI_EVENT_CODE_SCHEDERR 0x6
  1352. /* enum: Reboot. */
  1353. #define MCDI_EVENT_CODE_REBOOT 0x7
  1354. /* enum: Mac stats DMA. */
  1355. #define MCDI_EVENT_CODE_MAC_STATS_DMA 0x8
  1356. /* enum: Firmware alert. */
  1357. #define MCDI_EVENT_CODE_FWALERT 0x9
  1358. /* enum: Function level reset. */
  1359. #define MCDI_EVENT_CODE_FLR 0xa
  1360. /* enum: Transmit error */
  1361. #define MCDI_EVENT_CODE_TX_ERR 0xb
  1362. /* enum: Tx flush has completed */
  1363. #define MCDI_EVENT_CODE_TX_FLUSH 0xc
  1364. /* enum: PTP packet received timestamp */
  1365. #define MCDI_EVENT_CODE_PTP_RX 0xd
  1366. /* enum: PTP NIC failure */
  1367. #define MCDI_EVENT_CODE_PTP_FAULT 0xe
  1368. /* enum: PTP PPS event */
  1369. #define MCDI_EVENT_CODE_PTP_PPS 0xf
  1370. /* enum: Rx flush has completed */
  1371. #define MCDI_EVENT_CODE_RX_FLUSH 0x10
  1372. /* enum: Receive error */
  1373. #define MCDI_EVENT_CODE_RX_ERR 0x11
  1374. /* enum: AOE fault */
  1375. #define MCDI_EVENT_CODE_AOE 0x12
  1376. /* enum: Network port calibration failed (VCAL). */
  1377. #define MCDI_EVENT_CODE_VCAL_FAIL 0x13
  1378. /* enum: HW PPS event */
  1379. #define MCDI_EVENT_CODE_HW_PPS 0x14
  1380. /* enum: The MC has rebooted (huntington and later, siena uses CODE_REBOOT and
  1381. * a different format)
  1382. */
  1383. #define MCDI_EVENT_CODE_MC_REBOOT 0x15
  1384. /* enum: the MC has detected a parity error */
  1385. #define MCDI_EVENT_CODE_PAR_ERR 0x16
  1386. /* enum: the MC has detected a correctable error */
  1387. #define MCDI_EVENT_CODE_ECC_CORR_ERR 0x17
  1388. /* enum: the MC has detected an uncorrectable error */
  1389. #define MCDI_EVENT_CODE_ECC_FATAL_ERR 0x18
  1390. /* enum: The MC has entered offline BIST mode */
  1391. #define MCDI_EVENT_CODE_MC_BIST 0x19
  1392. /* enum: PTP tick event providing current NIC time */
  1393. #define MCDI_EVENT_CODE_PTP_TIME 0x1a
  1394. /* enum: MUM fault */
  1395. #define MCDI_EVENT_CODE_MUM 0x1b
  1396. /* enum: notify the designated PF of a new authorization request */
  1397. #define MCDI_EVENT_CODE_PROXY_REQUEST 0x1c
  1398. /* enum: notify a function that awaits an authorization that its request has
  1399. * been processed and it may now resend the command
  1400. */
  1401. #define MCDI_EVENT_CODE_PROXY_RESPONSE 0x1d
  1402. /* enum: MCDI command accepted. New commands can be issued but this command is
  1403. * not done yet.
  1404. */
  1405. #define MCDI_EVENT_CODE_DBRET 0x1e
  1406. /* enum: The MC has detected a fault on the SUC */
  1407. #define MCDI_EVENT_CODE_SUC 0x1f
  1408. /* enum: Link change. This event is sent instead of LINKCHANGE if
  1409. * WANT_V2_LINKCHANGES was set on driver attach.
  1410. */
  1411. #define MCDI_EVENT_CODE_LINKCHANGE_V2 0x20
  1412. /* enum: This event is sent if WANT_V2_LINKCHANGES was set on driver attach
  1413. * when the local device capabilities changes. This will usually correspond to
  1414. * a module change.
  1415. */
  1416. #define MCDI_EVENT_CODE_MODULECHANGE 0x21
  1417. /* enum: Notification that the sensors have been added and/or removed from the
  1418. * sensor table. This event includes the new sensor table generation count, if
  1419. * this does not match the driver's local copy it is expected to call
  1420. * DYNAMIC_SENSORS_LIST to refresh it.
  1421. */
  1422. #define MCDI_EVENT_CODE_DYNAMIC_SENSORS_CHANGE 0x22
  1423. /* enum: Notification that a sensor has changed state as a result of a reading
  1424. * crossing a threshold. This is sent as two events, the first event contains
  1425. * the handle and the sensor's state (in the SRC field), and the second
  1426. * contains the value.
  1427. */
  1428. #define MCDI_EVENT_CODE_DYNAMIC_SENSORS_STATE_CHANGE 0x23
  1429. /* enum: Notification that a descriptor proxy function configuration has been
  1430. * pushed to "live" status (visible to host). SRC field contains the handle of
  1431. * the affected descriptor proxy function. DATA field contains the generation
  1432. * count of configuration set applied. See MC_CMD_DESC_PROXY_FUNC_CONFIG_SET /
  1433. * MC_CMD_DESC_PROXY_FUNC_CONFIG_COMMIT and SF-122927-TC for details.
  1434. */
  1435. #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_CONFIG_COMMITTED 0x24
  1436. /* enum: Notification that a descriptor proxy function has been reset. SRC
  1437. * field contains the handle of the affected descriptor proxy function. See
  1438. * SF-122927-TC for details.
  1439. */
  1440. #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_RESET 0x25
  1441. /* enum: Notification that a driver attached to a descriptor proxy function.
  1442. * SRC field contains the handle of the affected descriptor proxy function. For
  1443. * Virtio proxy functions this message consists of two MCDI events, where the
  1444. * first event's (CONT=1) DATA field carries negotiated virtio feature bits 0
  1445. * to 31 and the second (CONT=0) carries bits 32 to 63. For EF100 proxy
  1446. * functions event length and meaning of DATA field is not yet defined. See
  1447. * SF-122927-TC for details.
  1448. */
  1449. #define MCDI_EVENT_CODE_DESC_PROXY_FUNC_DRIVER_ATTACH 0x26
  1450. /* enum: Notification that the mport journal has changed since it was last read
  1451. * and updates can be read using the MC_CMD_MAE_MPORT_READ_JOURNAL command. The
  1452. * firmware may moderate the events so that an event is not sent for every
  1453. * change to the journal.
  1454. */
  1455. #define MCDI_EVENT_CODE_MPORT_JOURNAL_CHANGE 0x27
  1456. /* enum: Artificial event generated by host and posted via MC for test
  1457. * purposes.
  1458. */
  1459. #define MCDI_EVENT_CODE_TESTGEN 0xfa
  1460. #define MCDI_EVENT_CMDDONE_DATA_OFST 0
  1461. #define MCDI_EVENT_CMDDONE_DATA_LEN 4
  1462. #define MCDI_EVENT_CMDDONE_DATA_LBN 0
  1463. #define MCDI_EVENT_CMDDONE_DATA_WIDTH 32
  1464. #define MCDI_EVENT_LINKCHANGE_DATA_OFST 0
  1465. #define MCDI_EVENT_LINKCHANGE_DATA_LEN 4
  1466. #define MCDI_EVENT_LINKCHANGE_DATA_LBN 0
  1467. #define MCDI_EVENT_LINKCHANGE_DATA_WIDTH 32
  1468. #define MCDI_EVENT_SENSOREVT_DATA_OFST 0
  1469. #define MCDI_EVENT_SENSOREVT_DATA_LEN 4
  1470. #define MCDI_EVENT_SENSOREVT_DATA_LBN 0
  1471. #define MCDI_EVENT_SENSOREVT_DATA_WIDTH 32
  1472. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_OFST 0
  1473. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LEN 4
  1474. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_LBN 0
  1475. #define MCDI_EVENT_MAC_STATS_DMA_GENERATION_WIDTH 32
  1476. #define MCDI_EVENT_TX_ERR_DATA_OFST 0
  1477. #define MCDI_EVENT_TX_ERR_DATA_LEN 4
  1478. #define MCDI_EVENT_TX_ERR_DATA_LBN 0
  1479. #define MCDI_EVENT_TX_ERR_DATA_WIDTH 32
  1480. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the seconds field of
  1481. * timestamp
  1482. */
  1483. #define MCDI_EVENT_PTP_SECONDS_OFST 0
  1484. #define MCDI_EVENT_PTP_SECONDS_LEN 4
  1485. #define MCDI_EVENT_PTP_SECONDS_LBN 0
  1486. #define MCDI_EVENT_PTP_SECONDS_WIDTH 32
  1487. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the major field of
  1488. * timestamp
  1489. */
  1490. #define MCDI_EVENT_PTP_MAJOR_OFST 0
  1491. #define MCDI_EVENT_PTP_MAJOR_LEN 4
  1492. #define MCDI_EVENT_PTP_MAJOR_LBN 0
  1493. #define MCDI_EVENT_PTP_MAJOR_WIDTH 32
  1494. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the nanoseconds field
  1495. * of timestamp
  1496. */
  1497. #define MCDI_EVENT_PTP_NANOSECONDS_OFST 0
  1498. #define MCDI_EVENT_PTP_NANOSECONDS_LEN 4
  1499. #define MCDI_EVENT_PTP_NANOSECONDS_LBN 0
  1500. #define MCDI_EVENT_PTP_NANOSECONDS_WIDTH 32
  1501. /* For CODE_PTP_RX, CODE_PTP_PPS and CODE_HW_PPS events the minor field of
  1502. * timestamp
  1503. */
  1504. #define MCDI_EVENT_PTP_MINOR_OFST 0
  1505. #define MCDI_EVENT_PTP_MINOR_LEN 4
  1506. #define MCDI_EVENT_PTP_MINOR_LBN 0
  1507. #define MCDI_EVENT_PTP_MINOR_WIDTH 32
  1508. /* For CODE_PTP_RX events, the lowest four bytes of sourceUUID from PTP packet
  1509. */
  1510. #define MCDI_EVENT_PTP_UUID_OFST 0
  1511. #define MCDI_EVENT_PTP_UUID_LEN 4
  1512. #define MCDI_EVENT_PTP_UUID_LBN 0
  1513. #define MCDI_EVENT_PTP_UUID_WIDTH 32
  1514. #define MCDI_EVENT_RX_ERR_DATA_OFST 0
  1515. #define MCDI_EVENT_RX_ERR_DATA_LEN 4
  1516. #define MCDI_EVENT_RX_ERR_DATA_LBN 0
  1517. #define MCDI_EVENT_RX_ERR_DATA_WIDTH 32
  1518. #define MCDI_EVENT_PAR_ERR_DATA_OFST 0
  1519. #define MCDI_EVENT_PAR_ERR_DATA_LEN 4
  1520. #define MCDI_EVENT_PAR_ERR_DATA_LBN 0
  1521. #define MCDI_EVENT_PAR_ERR_DATA_WIDTH 32
  1522. #define MCDI_EVENT_ECC_CORR_ERR_DATA_OFST 0
  1523. #define MCDI_EVENT_ECC_CORR_ERR_DATA_LEN 4
  1524. #define MCDI_EVENT_ECC_CORR_ERR_DATA_LBN 0
  1525. #define MCDI_EVENT_ECC_CORR_ERR_DATA_WIDTH 32
  1526. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_OFST 0
  1527. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LEN 4
  1528. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_LBN 0
  1529. #define MCDI_EVENT_ECC_FATAL_ERR_DATA_WIDTH 32
  1530. /* For CODE_PTP_TIME events, the major value of the PTP clock */
  1531. #define MCDI_EVENT_PTP_TIME_MAJOR_OFST 0
  1532. #define MCDI_EVENT_PTP_TIME_MAJOR_LEN 4
  1533. #define MCDI_EVENT_PTP_TIME_MAJOR_LBN 0
  1534. #define MCDI_EVENT_PTP_TIME_MAJOR_WIDTH 32
  1535. /* For CODE_PTP_TIME events, bits 19-26 of the minor value of the PTP clock */
  1536. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_LBN 36
  1537. #define MCDI_EVENT_PTP_TIME_MINOR_26_19_WIDTH 8
  1538. /* For CODE_PTP_TIME events, most significant bits of the minor value of the
  1539. * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_19.
  1540. */
  1541. #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_LBN 36
  1542. #define MCDI_EVENT_PTP_TIME_MINOR_MS_8BITS_WIDTH 8
  1543. /* For CODE_PTP_TIME events where report sync status is enabled, indicates
  1544. * whether the NIC clock has ever been set
  1545. */
  1546. #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_LBN 36
  1547. #define MCDI_EVENT_PTP_TIME_NIC_CLOCK_VALID_WIDTH 1
  1548. /* For CODE_PTP_TIME events where report sync status is enabled, indicates
  1549. * whether the NIC and System clocks are in sync
  1550. */
  1551. #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_LBN 37
  1552. #define MCDI_EVENT_PTP_TIME_HOST_NIC_IN_SYNC_WIDTH 1
  1553. /* For CODE_PTP_TIME events where report sync status is enabled, bits 21-26 of
  1554. * the minor value of the PTP clock
  1555. */
  1556. #define MCDI_EVENT_PTP_TIME_MINOR_26_21_LBN 38
  1557. #define MCDI_EVENT_PTP_TIME_MINOR_26_21_WIDTH 6
  1558. /* For CODE_PTP_TIME events, most significant bits of the minor value of the
  1559. * PTP clock. This is a more generic equivalent of PTP_TIME_MINOR_26_21.
  1560. */
  1561. #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_LBN 38
  1562. #define MCDI_EVENT_PTP_TIME_MINOR_MS_6BITS_WIDTH 6
  1563. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_OFST 0
  1564. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LEN 4
  1565. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_LBN 0
  1566. #define MCDI_EVENT_PROXY_REQUEST_BUFF_INDEX_WIDTH 32
  1567. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_OFST 0
  1568. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LEN 4
  1569. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_LBN 0
  1570. #define MCDI_EVENT_PROXY_RESPONSE_HANDLE_WIDTH 32
  1571. /* Zero means that the request has been completed or authorized, and the driver
  1572. * should resend it. A non-zero value means that the authorization has been
  1573. * denied, and gives the reason. Typically it will be EPERM.
  1574. */
  1575. #define MCDI_EVENT_PROXY_RESPONSE_RC_LBN 36
  1576. #define MCDI_EVENT_PROXY_RESPONSE_RC_WIDTH 8
  1577. #define MCDI_EVENT_DBRET_DATA_OFST 0
  1578. #define MCDI_EVENT_DBRET_DATA_LEN 4
  1579. #define MCDI_EVENT_DBRET_DATA_LBN 0
  1580. #define MCDI_EVENT_DBRET_DATA_WIDTH 32
  1581. #define MCDI_EVENT_LINKCHANGE_V2_DATA_OFST 0
  1582. #define MCDI_EVENT_LINKCHANGE_V2_DATA_LEN 4
  1583. #define MCDI_EVENT_LINKCHANGE_V2_DATA_LBN 0
  1584. #define MCDI_EVENT_LINKCHANGE_V2_DATA_WIDTH 32
  1585. #define MCDI_EVENT_MODULECHANGE_DATA_OFST 0
  1586. #define MCDI_EVENT_MODULECHANGE_DATA_LEN 4
  1587. #define MCDI_EVENT_MODULECHANGE_DATA_LBN 0
  1588. #define MCDI_EVENT_MODULECHANGE_DATA_WIDTH 32
  1589. /* The new generation count after a sensor has been added or deleted. */
  1590. #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_OFST 0
  1591. #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_LEN 4
  1592. #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_LBN 0
  1593. #define MCDI_EVENT_DYNAMIC_SENSORS_GENERATION_WIDTH 32
  1594. /* The handle of a dynamic sensor. */
  1595. #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_OFST 0
  1596. #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_LEN 4
  1597. #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_LBN 0
  1598. #define MCDI_EVENT_DYNAMIC_SENSORS_HANDLE_WIDTH 32
  1599. /* The current values of a sensor. */
  1600. #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_OFST 0
  1601. #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_LEN 4
  1602. #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_LBN 0
  1603. #define MCDI_EVENT_DYNAMIC_SENSORS_VALUE_WIDTH 32
  1604. /* The current state of a sensor. */
  1605. #define MCDI_EVENT_DYNAMIC_SENSORS_STATE_LBN 36
  1606. #define MCDI_EVENT_DYNAMIC_SENSORS_STATE_WIDTH 8
  1607. #define MCDI_EVENT_DESC_PROXY_DATA_OFST 0
  1608. #define MCDI_EVENT_DESC_PROXY_DATA_LEN 4
  1609. #define MCDI_EVENT_DESC_PROXY_DATA_LBN 0
  1610. #define MCDI_EVENT_DESC_PROXY_DATA_WIDTH 32
  1611. /* Generation count of applied configuration set */
  1612. #define MCDI_EVENT_DESC_PROXY_GENERATION_OFST 0
  1613. #define MCDI_EVENT_DESC_PROXY_GENERATION_LEN 4
  1614. #define MCDI_EVENT_DESC_PROXY_GENERATION_LBN 0
  1615. #define MCDI_EVENT_DESC_PROXY_GENERATION_WIDTH 32
  1616. /* Virtio features negotiated with the host driver. First event (CONT=1)
  1617. * carries bits 0 to 31. Second event (CONT=0) carries bits 32 to 63.
  1618. */
  1619. #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_OFST 0
  1620. #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_LEN 4
  1621. #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_LBN 0
  1622. #define MCDI_EVENT_DESC_PROXY_VIRTIO_FEATURES_WIDTH 32
  1623. /* FCDI_EVENT structuredef */
  1624. #define FCDI_EVENT_LEN 8
  1625. #define FCDI_EVENT_CONT_LBN 32
  1626. #define FCDI_EVENT_CONT_WIDTH 1
  1627. #define FCDI_EVENT_LEVEL_LBN 33
  1628. #define FCDI_EVENT_LEVEL_WIDTH 3
  1629. /* enum: Info. */
  1630. #define FCDI_EVENT_LEVEL_INFO 0x0
  1631. /* enum: Warning. */
  1632. #define FCDI_EVENT_LEVEL_WARN 0x1
  1633. /* enum: Error. */
  1634. #define FCDI_EVENT_LEVEL_ERR 0x2
  1635. /* enum: Fatal. */
  1636. #define FCDI_EVENT_LEVEL_FATAL 0x3
  1637. #define FCDI_EVENT_DATA_OFST 0
  1638. #define FCDI_EVENT_DATA_LEN 4
  1639. #define FCDI_EVENT_LINK_STATE_STATUS_OFST 0
  1640. #define FCDI_EVENT_LINK_STATE_STATUS_LBN 0
  1641. #define FCDI_EVENT_LINK_STATE_STATUS_WIDTH 1
  1642. #define FCDI_EVENT_LINK_DOWN 0x0 /* enum */
  1643. #define FCDI_EVENT_LINK_UP 0x1 /* enum */
  1644. #define FCDI_EVENT_DATA_LBN 0
  1645. #define FCDI_EVENT_DATA_WIDTH 32
  1646. #define FCDI_EVENT_SRC_LBN 36
  1647. #define FCDI_EVENT_SRC_WIDTH 8
  1648. #define FCDI_EVENT_EV_CODE_LBN 60
  1649. #define FCDI_EVENT_EV_CODE_WIDTH 4
  1650. #define FCDI_EVENT_CODE_LBN 44
  1651. #define FCDI_EVENT_CODE_WIDTH 8
  1652. /* enum: The FC was rebooted. */
  1653. #define FCDI_EVENT_CODE_REBOOT 0x1
  1654. /* enum: Bad assert. */
  1655. #define FCDI_EVENT_CODE_ASSERT 0x2
  1656. /* enum: DDR3 test result. */
  1657. #define FCDI_EVENT_CODE_DDR_TEST_RESULT 0x3
  1658. /* enum: Link status. */
  1659. #define FCDI_EVENT_CODE_LINK_STATE 0x4
  1660. /* enum: A timed read is ready to be serviced. */
  1661. #define FCDI_EVENT_CODE_TIMED_READ 0x5
  1662. /* enum: One or more PPS IN events */
  1663. #define FCDI_EVENT_CODE_PPS_IN 0x6
  1664. /* enum: Tick event from PTP clock */
  1665. #define FCDI_EVENT_CODE_PTP_TICK 0x7
  1666. /* enum: ECC error counters */
  1667. #define FCDI_EVENT_CODE_DDR_ECC_STATUS 0x8
  1668. /* enum: Current status of PTP */
  1669. #define FCDI_EVENT_CODE_PTP_STATUS 0x9
  1670. /* enum: Port id config to map MC-FC port idx */
  1671. #define FCDI_EVENT_CODE_PORT_CONFIG 0xa
  1672. /* enum: Boot result or error code */
  1673. #define FCDI_EVENT_CODE_BOOT_RESULT 0xb
  1674. #define FCDI_EVENT_REBOOT_SRC_LBN 36
  1675. #define FCDI_EVENT_REBOOT_SRC_WIDTH 8
  1676. #define FCDI_EVENT_REBOOT_FC_FW 0x0 /* enum */
  1677. #define FCDI_EVENT_REBOOT_FC_BOOTLOADER 0x1 /* enum */
  1678. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_OFST 0
  1679. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LEN 4
  1680. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_LBN 0
  1681. #define FCDI_EVENT_ASSERT_INSTR_ADDRESS_WIDTH 32
  1682. #define FCDI_EVENT_ASSERT_TYPE_LBN 36
  1683. #define FCDI_EVENT_ASSERT_TYPE_WIDTH 8
  1684. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_LBN 36
  1685. #define FCDI_EVENT_DDR_TEST_RESULT_STATUS_CODE_WIDTH 8
  1686. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_OFST 0
  1687. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LEN 4
  1688. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_LBN 0
  1689. #define FCDI_EVENT_DDR_TEST_RESULT_RESULT_WIDTH 32
  1690. #define FCDI_EVENT_LINK_STATE_DATA_OFST 0
  1691. #define FCDI_EVENT_LINK_STATE_DATA_LEN 4
  1692. #define FCDI_EVENT_LINK_STATE_DATA_LBN 0
  1693. #define FCDI_EVENT_LINK_STATE_DATA_WIDTH 32
  1694. #define FCDI_EVENT_PTP_STATE_OFST 0
  1695. #define FCDI_EVENT_PTP_STATE_LEN 4
  1696. #define FCDI_EVENT_PTP_UNDEFINED 0x0 /* enum */
  1697. #define FCDI_EVENT_PTP_SETUP_FAILED 0x1 /* enum */
  1698. #define FCDI_EVENT_PTP_OPERATIONAL 0x2 /* enum */
  1699. #define FCDI_EVENT_PTP_STATE_LBN 0
  1700. #define FCDI_EVENT_PTP_STATE_WIDTH 32
  1701. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_LBN 36
  1702. #define FCDI_EVENT_DDR_ECC_STATUS_BANK_ID_WIDTH 8
  1703. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_OFST 0
  1704. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LEN 4
  1705. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_LBN 0
  1706. #define FCDI_EVENT_DDR_ECC_STATUS_STATUS_WIDTH 32
  1707. /* Index of MC port being referred to */
  1708. #define FCDI_EVENT_PORT_CONFIG_SRC_LBN 36
  1709. #define FCDI_EVENT_PORT_CONFIG_SRC_WIDTH 8
  1710. /* FC Port index that matches the MC port index in SRC */
  1711. #define FCDI_EVENT_PORT_CONFIG_DATA_OFST 0
  1712. #define FCDI_EVENT_PORT_CONFIG_DATA_LEN 4
  1713. #define FCDI_EVENT_PORT_CONFIG_DATA_LBN 0
  1714. #define FCDI_EVENT_PORT_CONFIG_DATA_WIDTH 32
  1715. #define FCDI_EVENT_BOOT_RESULT_OFST 0
  1716. #define FCDI_EVENT_BOOT_RESULT_LEN 4
  1717. /* Enum values, see field(s): */
  1718. /* MC_CMD_AOE/MC_CMD_AOE_OUT_INFO/FC_BOOT_RESULT */
  1719. #define FCDI_EVENT_BOOT_RESULT_LBN 0
  1720. #define FCDI_EVENT_BOOT_RESULT_WIDTH 32
  1721. /* FCDI_EXTENDED_EVENT_PPS structuredef: Extended FCDI event to send PPS events
  1722. * to the MC. Note that this structure | is overlayed over a normal FCDI event
  1723. * such that bits 32-63 containing | event code, level, source etc remain the
  1724. * same. In this case the data | field of the header is defined to be the
  1725. * number of timestamps
  1726. */
  1727. #define FCDI_EXTENDED_EVENT_PPS_LENMIN 16
  1728. #define FCDI_EXTENDED_EVENT_PPS_LENMAX 248
  1729. #define FCDI_EXTENDED_EVENT_PPS_LENMAX_MCDI2 1016
  1730. #define FCDI_EXTENDED_EVENT_PPS_LEN(num) (8+8*(num))
  1731. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_NUM(len) (((len)-8)/8)
  1732. /* Number of timestamps following */
  1733. #define FCDI_EXTENDED_EVENT_PPS_COUNT_OFST 0
  1734. #define FCDI_EXTENDED_EVENT_PPS_COUNT_LEN 4
  1735. #define FCDI_EXTENDED_EVENT_PPS_COUNT_LBN 0
  1736. #define FCDI_EXTENDED_EVENT_PPS_COUNT_WIDTH 32
  1737. /* Seconds field of a timestamp record */
  1738. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_OFST 8
  1739. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LEN 4
  1740. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_LBN 64
  1741. #define FCDI_EXTENDED_EVENT_PPS_SECONDS_WIDTH 32
  1742. /* Nanoseconds field of a timestamp record */
  1743. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_OFST 12
  1744. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LEN 4
  1745. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_LBN 96
  1746. #define FCDI_EXTENDED_EVENT_PPS_NANOSECONDS_WIDTH 32
  1747. /* Timestamp records comprising the event */
  1748. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_OFST 8
  1749. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LEN 8
  1750. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_OFST 8
  1751. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_LEN 4
  1752. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_LBN 64
  1753. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LO_WIDTH 32
  1754. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_OFST 12
  1755. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_LEN 4
  1756. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_LBN 96
  1757. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_HI_WIDTH 32
  1758. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MINNUM 1
  1759. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM 30
  1760. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_MAXNUM_MCDI2 126
  1761. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_LBN 64
  1762. #define FCDI_EXTENDED_EVENT_PPS_TIMESTAMPS_WIDTH 64
  1763. /* MUM_EVENT structuredef */
  1764. #define MUM_EVENT_LEN 8
  1765. #define MUM_EVENT_CONT_LBN 32
  1766. #define MUM_EVENT_CONT_WIDTH 1
  1767. #define MUM_EVENT_LEVEL_LBN 33
  1768. #define MUM_EVENT_LEVEL_WIDTH 3
  1769. /* enum: Info. */
  1770. #define MUM_EVENT_LEVEL_INFO 0x0
  1771. /* enum: Warning. */
  1772. #define MUM_EVENT_LEVEL_WARN 0x1
  1773. /* enum: Error. */
  1774. #define MUM_EVENT_LEVEL_ERR 0x2
  1775. /* enum: Fatal. */
  1776. #define MUM_EVENT_LEVEL_FATAL 0x3
  1777. #define MUM_EVENT_DATA_OFST 0
  1778. #define MUM_EVENT_DATA_LEN 4
  1779. #define MUM_EVENT_SENSOR_ID_OFST 0
  1780. #define MUM_EVENT_SENSOR_ID_LBN 0
  1781. #define MUM_EVENT_SENSOR_ID_WIDTH 8
  1782. /* Enum values, see field(s): */
  1783. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  1784. #define MUM_EVENT_SENSOR_STATE_OFST 0
  1785. #define MUM_EVENT_SENSOR_STATE_LBN 8
  1786. #define MUM_EVENT_SENSOR_STATE_WIDTH 8
  1787. #define MUM_EVENT_PORT_PHY_READY_OFST 0
  1788. #define MUM_EVENT_PORT_PHY_READY_LBN 0
  1789. #define MUM_EVENT_PORT_PHY_READY_WIDTH 1
  1790. #define MUM_EVENT_PORT_PHY_LINK_UP_OFST 0
  1791. #define MUM_EVENT_PORT_PHY_LINK_UP_LBN 1
  1792. #define MUM_EVENT_PORT_PHY_LINK_UP_WIDTH 1
  1793. #define MUM_EVENT_PORT_PHY_TX_LOL_OFST 0
  1794. #define MUM_EVENT_PORT_PHY_TX_LOL_LBN 2
  1795. #define MUM_EVENT_PORT_PHY_TX_LOL_WIDTH 1
  1796. #define MUM_EVENT_PORT_PHY_RX_LOL_OFST 0
  1797. #define MUM_EVENT_PORT_PHY_RX_LOL_LBN 3
  1798. #define MUM_EVENT_PORT_PHY_RX_LOL_WIDTH 1
  1799. #define MUM_EVENT_PORT_PHY_TX_LOS_OFST 0
  1800. #define MUM_EVENT_PORT_PHY_TX_LOS_LBN 4
  1801. #define MUM_EVENT_PORT_PHY_TX_LOS_WIDTH 1
  1802. #define MUM_EVENT_PORT_PHY_RX_LOS_OFST 0
  1803. #define MUM_EVENT_PORT_PHY_RX_LOS_LBN 5
  1804. #define MUM_EVENT_PORT_PHY_RX_LOS_WIDTH 1
  1805. #define MUM_EVENT_PORT_PHY_TX_FAULT_OFST 0
  1806. #define MUM_EVENT_PORT_PHY_TX_FAULT_LBN 6
  1807. #define MUM_EVENT_PORT_PHY_TX_FAULT_WIDTH 1
  1808. #define MUM_EVENT_DATA_LBN 0
  1809. #define MUM_EVENT_DATA_WIDTH 32
  1810. #define MUM_EVENT_SRC_LBN 36
  1811. #define MUM_EVENT_SRC_WIDTH 8
  1812. #define MUM_EVENT_EV_CODE_LBN 60
  1813. #define MUM_EVENT_EV_CODE_WIDTH 4
  1814. #define MUM_EVENT_CODE_LBN 44
  1815. #define MUM_EVENT_CODE_WIDTH 8
  1816. /* enum: The MUM was rebooted. */
  1817. #define MUM_EVENT_CODE_REBOOT 0x1
  1818. /* enum: Bad assert. */
  1819. #define MUM_EVENT_CODE_ASSERT 0x2
  1820. /* enum: Sensor failure. */
  1821. #define MUM_EVENT_CODE_SENSOR 0x3
  1822. /* enum: Link fault has been asserted, or has cleared. */
  1823. #define MUM_EVENT_CODE_QSFP_LASI_INTERRUPT 0x4
  1824. #define MUM_EVENT_SENSOR_DATA_OFST 0
  1825. #define MUM_EVENT_SENSOR_DATA_LEN 4
  1826. #define MUM_EVENT_SENSOR_DATA_LBN 0
  1827. #define MUM_EVENT_SENSOR_DATA_WIDTH 32
  1828. #define MUM_EVENT_PORT_PHY_FLAGS_OFST 0
  1829. #define MUM_EVENT_PORT_PHY_FLAGS_LEN 4
  1830. #define MUM_EVENT_PORT_PHY_FLAGS_LBN 0
  1831. #define MUM_EVENT_PORT_PHY_FLAGS_WIDTH 32
  1832. #define MUM_EVENT_PORT_PHY_COPPER_LEN_OFST 0
  1833. #define MUM_EVENT_PORT_PHY_COPPER_LEN_LEN 4
  1834. #define MUM_EVENT_PORT_PHY_COPPER_LEN_LBN 0
  1835. #define MUM_EVENT_PORT_PHY_COPPER_LEN_WIDTH 32
  1836. #define MUM_EVENT_PORT_PHY_CAPS_OFST 0
  1837. #define MUM_EVENT_PORT_PHY_CAPS_LEN 4
  1838. #define MUM_EVENT_PORT_PHY_CAPS_LBN 0
  1839. #define MUM_EVENT_PORT_PHY_CAPS_WIDTH 32
  1840. #define MUM_EVENT_PORT_PHY_TECH_OFST 0
  1841. #define MUM_EVENT_PORT_PHY_TECH_LEN 4
  1842. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_UNKNOWN 0x0 /* enum */
  1843. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_OPTICAL 0x1 /* enum */
  1844. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE 0x2 /* enum */
  1845. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_PASSIVE_EQUALIZED 0x3 /* enum */
  1846. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LIMITING 0x4 /* enum */
  1847. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_COPPER_ACTIVE_LINEAR 0x5 /* enum */
  1848. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_BASE_T 0x6 /* enum */
  1849. #define MUM_EVENT_PORT_PHY_STATE_QSFP_MODULE_TECH_LOOPBACK_PASSIVE 0x7 /* enum */
  1850. #define MUM_EVENT_PORT_PHY_TECH_LBN 0
  1851. #define MUM_EVENT_PORT_PHY_TECH_WIDTH 32
  1852. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_LBN 36
  1853. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_WIDTH 4
  1854. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_FLAGS 0x0 /* enum */
  1855. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_COPPER_LEN 0x1 /* enum */
  1856. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_CAPS 0x2 /* enum */
  1857. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_TECH 0x3 /* enum */
  1858. #define MUM_EVENT_PORT_PHY_SRC_DATA_ID_MAX 0x4 /* enum */
  1859. #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_LBN 40
  1860. #define MUM_EVENT_PORT_PHY_SRC_PORT_NO_WIDTH 4
  1861. /***********************************/
  1862. /* MC_CMD_READ32
  1863. * Read multiple 32byte words from MC memory. Note - this command really
  1864. * belongs to INSECURE category but is required by shmboot. The command handler
  1865. * has additional checks to reject insecure calls.
  1866. */
  1867. #define MC_CMD_READ32 0x1
  1868. #undef MC_CMD_0x1_PRIVILEGE_CTG
  1869. #define MC_CMD_0x1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1870. /* MC_CMD_READ32_IN msgrequest */
  1871. #define MC_CMD_READ32_IN_LEN 8
  1872. #define MC_CMD_READ32_IN_ADDR_OFST 0
  1873. #define MC_CMD_READ32_IN_ADDR_LEN 4
  1874. #define MC_CMD_READ32_IN_NUMWORDS_OFST 4
  1875. #define MC_CMD_READ32_IN_NUMWORDS_LEN 4
  1876. /* MC_CMD_READ32_OUT msgresponse */
  1877. #define MC_CMD_READ32_OUT_LENMIN 4
  1878. #define MC_CMD_READ32_OUT_LENMAX 252
  1879. #define MC_CMD_READ32_OUT_LENMAX_MCDI2 1020
  1880. #define MC_CMD_READ32_OUT_LEN(num) (0+4*(num))
  1881. #define MC_CMD_READ32_OUT_BUFFER_NUM(len) (((len)-0)/4)
  1882. #define MC_CMD_READ32_OUT_BUFFER_OFST 0
  1883. #define MC_CMD_READ32_OUT_BUFFER_LEN 4
  1884. #define MC_CMD_READ32_OUT_BUFFER_MINNUM 1
  1885. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM 63
  1886. #define MC_CMD_READ32_OUT_BUFFER_MAXNUM_MCDI2 255
  1887. /***********************************/
  1888. /* MC_CMD_WRITE32
  1889. * Write multiple 32byte words to MC memory.
  1890. */
  1891. #define MC_CMD_WRITE32 0x2
  1892. #undef MC_CMD_0x2_PRIVILEGE_CTG
  1893. #define MC_CMD_0x2_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  1894. /* MC_CMD_WRITE32_IN msgrequest */
  1895. #define MC_CMD_WRITE32_IN_LENMIN 8
  1896. #define MC_CMD_WRITE32_IN_LENMAX 252
  1897. #define MC_CMD_WRITE32_IN_LENMAX_MCDI2 1020
  1898. #define MC_CMD_WRITE32_IN_LEN(num) (4+4*(num))
  1899. #define MC_CMD_WRITE32_IN_BUFFER_NUM(len) (((len)-4)/4)
  1900. #define MC_CMD_WRITE32_IN_ADDR_OFST 0
  1901. #define MC_CMD_WRITE32_IN_ADDR_LEN 4
  1902. #define MC_CMD_WRITE32_IN_BUFFER_OFST 4
  1903. #define MC_CMD_WRITE32_IN_BUFFER_LEN 4
  1904. #define MC_CMD_WRITE32_IN_BUFFER_MINNUM 1
  1905. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM 62
  1906. #define MC_CMD_WRITE32_IN_BUFFER_MAXNUM_MCDI2 254
  1907. /* MC_CMD_WRITE32_OUT msgresponse */
  1908. #define MC_CMD_WRITE32_OUT_LEN 0
  1909. /***********************************/
  1910. /* MC_CMD_COPYCODE
  1911. * Copy MC code between two locations and jump. Note - this command really
  1912. * belongs to INSECURE category but is required by shmboot. The command handler
  1913. * has additional checks to reject insecure calls.
  1914. */
  1915. #define MC_CMD_COPYCODE 0x3
  1916. #undef MC_CMD_0x3_PRIVILEGE_CTG
  1917. #define MC_CMD_0x3_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  1918. /* MC_CMD_COPYCODE_IN msgrequest */
  1919. #define MC_CMD_COPYCODE_IN_LEN 16
  1920. /* Source address
  1921. *
  1922. * The main image should be entered via a copy of a single word from and to a
  1923. * magic address, which controls various aspects of the boot. The magic address
  1924. * is a bitfield, with each bit as documented below.
  1925. */
  1926. #define MC_CMD_COPYCODE_IN_SRC_ADDR_OFST 0
  1927. #define MC_CMD_COPYCODE_IN_SRC_ADDR_LEN 4
  1928. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT (see below) */
  1929. #define MC_CMD_COPYCODE_HUNT_NO_MAGIC_ADDR 0x10000
  1930. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT and
  1931. * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED (see below)
  1932. */
  1933. #define MC_CMD_COPYCODE_HUNT_NO_DATAPATH_MAGIC_ADDR 0x1d0d0
  1934. /* enum: Deprecated; equivalent to setting BOOT_MAGIC_PRESENT,
  1935. * BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED and BOOT_MAGIC_IGNORE_CONFIG (see
  1936. * below)
  1937. */
  1938. #define MC_CMD_COPYCODE_HUNT_IGNORE_CONFIG_MAGIC_ADDR 0x1badc
  1939. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_OFST 0
  1940. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_LBN 17
  1941. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_PRESENT_WIDTH 1
  1942. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_OFST 0
  1943. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_LBN 2
  1944. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SATELLITE_CPUS_NOT_LOADED_WIDTH 1
  1945. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_OFST 0
  1946. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_LBN 3
  1947. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_IGNORE_CONFIG_WIDTH 1
  1948. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_OFST 0
  1949. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_LBN 4
  1950. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_SKIP_BOOT_ICORE_SYNC_WIDTH 1
  1951. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_OFST 0
  1952. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_LBN 5
  1953. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_FORCE_STANDALONE_WIDTH 1
  1954. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_OFST 0
  1955. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_LBN 6
  1956. #define MC_CMD_COPYCODE_IN_BOOT_MAGIC_DISABLE_XIP_WIDTH 1
  1957. /* Destination address */
  1958. #define MC_CMD_COPYCODE_IN_DEST_ADDR_OFST 4
  1959. #define MC_CMD_COPYCODE_IN_DEST_ADDR_LEN 4
  1960. #define MC_CMD_COPYCODE_IN_NUMWORDS_OFST 8
  1961. #define MC_CMD_COPYCODE_IN_NUMWORDS_LEN 4
  1962. /* Address of where to jump after copy. */
  1963. #define MC_CMD_COPYCODE_IN_JUMP_OFST 12
  1964. #define MC_CMD_COPYCODE_IN_JUMP_LEN 4
  1965. /* enum: Control should return to the caller rather than jumping */
  1966. #define MC_CMD_COPYCODE_JUMP_NONE 0x1
  1967. /* MC_CMD_COPYCODE_OUT msgresponse */
  1968. #define MC_CMD_COPYCODE_OUT_LEN 0
  1969. /***********************************/
  1970. /* MC_CMD_SET_FUNC
  1971. * Select function for function-specific commands.
  1972. */
  1973. #define MC_CMD_SET_FUNC 0x4
  1974. #undef MC_CMD_0x4_PRIVILEGE_CTG
  1975. #define MC_CMD_0x4_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  1976. /* MC_CMD_SET_FUNC_IN msgrequest */
  1977. #define MC_CMD_SET_FUNC_IN_LEN 4
  1978. /* Set function */
  1979. #define MC_CMD_SET_FUNC_IN_FUNC_OFST 0
  1980. #define MC_CMD_SET_FUNC_IN_FUNC_LEN 4
  1981. /* MC_CMD_SET_FUNC_OUT msgresponse */
  1982. #define MC_CMD_SET_FUNC_OUT_LEN 0
  1983. /***********************************/
  1984. /* MC_CMD_GET_BOOT_STATUS
  1985. * Get the instruction address from which the MC booted.
  1986. */
  1987. #define MC_CMD_GET_BOOT_STATUS 0x5
  1988. #undef MC_CMD_0x5_PRIVILEGE_CTG
  1989. #define MC_CMD_0x5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  1990. /* MC_CMD_GET_BOOT_STATUS_IN msgrequest */
  1991. #define MC_CMD_GET_BOOT_STATUS_IN_LEN 0
  1992. /* MC_CMD_GET_BOOT_STATUS_OUT msgresponse */
  1993. #define MC_CMD_GET_BOOT_STATUS_OUT_LEN 8
  1994. /* ?? */
  1995. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_OFST 0
  1996. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_LEN 4
  1997. /* enum: indicates that the MC wasn't flash booted */
  1998. #define MC_CMD_GET_BOOT_STATUS_OUT_BOOT_OFFSET_NULL 0xdeadbeef
  1999. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_OFST 4
  2000. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_LEN 4
  2001. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_OFST 4
  2002. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_LBN 0
  2003. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_WATCHDOG_WIDTH 1
  2004. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_OFST 4
  2005. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_LBN 1
  2006. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_PRIMARY_WIDTH 1
  2007. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_OFST 4
  2008. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_LBN 2
  2009. #define MC_CMD_GET_BOOT_STATUS_OUT_FLAGS_BACKUP_WIDTH 1
  2010. /***********************************/
  2011. /* MC_CMD_GET_ASSERTS
  2012. * Get (and optionally clear) the current assertion status. Only
  2013. * OUT.GLOBAL_FLAGS is guaranteed to exist in the completion payload. The other
  2014. * fields will only be present if OUT.GLOBAL_FLAGS != NO_FAILS
  2015. */
  2016. #define MC_CMD_GET_ASSERTS 0x6
  2017. #undef MC_CMD_0x6_PRIVILEGE_CTG
  2018. #define MC_CMD_0x6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  2019. /* MC_CMD_GET_ASSERTS_IN msgrequest */
  2020. #define MC_CMD_GET_ASSERTS_IN_LEN 4
  2021. /* Set to clear assertion */
  2022. #define MC_CMD_GET_ASSERTS_IN_CLEAR_OFST 0
  2023. #define MC_CMD_GET_ASSERTS_IN_CLEAR_LEN 4
  2024. /* MC_CMD_GET_ASSERTS_OUT msgresponse */
  2025. #define MC_CMD_GET_ASSERTS_OUT_LEN 140
  2026. /* Assertion status flag. */
  2027. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_OFST 0
  2028. #define MC_CMD_GET_ASSERTS_OUT_GLOBAL_FLAGS_LEN 4
  2029. /* enum: No assertions have failed. */
  2030. #define MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1
  2031. /* enum: A system-level assertion has failed. */
  2032. #define MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2
  2033. /* enum: A thread-level assertion has failed. */
  2034. #define MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3
  2035. /* enum: The system was reset by the watchdog. */
  2036. #define MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4
  2037. /* enum: An illegal address trap stopped the system (huntington and later) */
  2038. #define MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5
  2039. /* Failing PC value */
  2040. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_OFST 4
  2041. #define MC_CMD_GET_ASSERTS_OUT_SAVED_PC_OFFS_LEN 4
  2042. /* Saved GP regs */
  2043. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_OFST 8
  2044. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_LEN 4
  2045. #define MC_CMD_GET_ASSERTS_OUT_GP_REGS_OFFS_NUM 31
  2046. /* enum: A magic value hinting that the value in this register at the time of
  2047. * the failure has likely been lost.
  2048. */
  2049. #define MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057
  2050. /* Failing thread address */
  2051. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_OFST 132
  2052. #define MC_CMD_GET_ASSERTS_OUT_THREAD_OFFS_LEN 4
  2053. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_OFST 136
  2054. #define MC_CMD_GET_ASSERTS_OUT_RESERVED_LEN 4
  2055. /* MC_CMD_GET_ASSERTS_OUT_V2 msgresponse: Extended response for MicroBlaze CPUs
  2056. * found on Riverhead designs
  2057. */
  2058. #define MC_CMD_GET_ASSERTS_OUT_V2_LEN 240
  2059. /* Assertion status flag. */
  2060. #define MC_CMD_GET_ASSERTS_OUT_V2_GLOBAL_FLAGS_OFST 0
  2061. #define MC_CMD_GET_ASSERTS_OUT_V2_GLOBAL_FLAGS_LEN 4
  2062. /* enum: No assertions have failed. */
  2063. /* MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 */
  2064. /* enum: A system-level assertion has failed. */
  2065. /* MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 */
  2066. /* enum: A thread-level assertion has failed. */
  2067. /* MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 */
  2068. /* enum: The system was reset by the watchdog. */
  2069. /* MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 */
  2070. /* enum: An illegal address trap stopped the system (huntington and later) */
  2071. /* MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 */
  2072. /* Failing PC value */
  2073. #define MC_CMD_GET_ASSERTS_OUT_V2_SAVED_PC_OFFS_OFST 4
  2074. #define MC_CMD_GET_ASSERTS_OUT_V2_SAVED_PC_OFFS_LEN 4
  2075. /* Saved GP regs */
  2076. #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_OFST 8
  2077. #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_LEN 4
  2078. #define MC_CMD_GET_ASSERTS_OUT_V2_GP_REGS_OFFS_NUM 31
  2079. /* enum: A magic value hinting that the value in this register at the time of
  2080. * the failure has likely been lost.
  2081. */
  2082. /* MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 */
  2083. /* Failing thread address */
  2084. #define MC_CMD_GET_ASSERTS_OUT_V2_THREAD_OFFS_OFST 132
  2085. #define MC_CMD_GET_ASSERTS_OUT_V2_THREAD_OFFS_LEN 4
  2086. #define MC_CMD_GET_ASSERTS_OUT_V2_RESERVED_OFST 136
  2087. #define MC_CMD_GET_ASSERTS_OUT_V2_RESERVED_LEN 4
  2088. /* Saved Special Function Registers */
  2089. #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_OFST 136
  2090. #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_LEN 4
  2091. #define MC_CMD_GET_ASSERTS_OUT_V2_SF_REGS_OFFS_NUM 26
  2092. /* MC_CMD_GET_ASSERTS_OUT_V3 msgresponse: Extended response with asserted
  2093. * firmware version information
  2094. */
  2095. #define MC_CMD_GET_ASSERTS_OUT_V3_LEN 360
  2096. /* Assertion status flag. */
  2097. #define MC_CMD_GET_ASSERTS_OUT_V3_GLOBAL_FLAGS_OFST 0
  2098. #define MC_CMD_GET_ASSERTS_OUT_V3_GLOBAL_FLAGS_LEN 4
  2099. /* enum: No assertions have failed. */
  2100. /* MC_CMD_GET_ASSERTS_FLAGS_NO_FAILS 0x1 */
  2101. /* enum: A system-level assertion has failed. */
  2102. /* MC_CMD_GET_ASSERTS_FLAGS_SYS_FAIL 0x2 */
  2103. /* enum: A thread-level assertion has failed. */
  2104. /* MC_CMD_GET_ASSERTS_FLAGS_THR_FAIL 0x3 */
  2105. /* enum: The system was reset by the watchdog. */
  2106. /* MC_CMD_GET_ASSERTS_FLAGS_WDOG_FIRED 0x4 */
  2107. /* enum: An illegal address trap stopped the system (huntington and later) */
  2108. /* MC_CMD_GET_ASSERTS_FLAGS_ADDR_TRAP 0x5 */
  2109. /* Failing PC value */
  2110. #define MC_CMD_GET_ASSERTS_OUT_V3_SAVED_PC_OFFS_OFST 4
  2111. #define MC_CMD_GET_ASSERTS_OUT_V3_SAVED_PC_OFFS_LEN 4
  2112. /* Saved GP regs */
  2113. #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_OFST 8
  2114. #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_LEN 4
  2115. #define MC_CMD_GET_ASSERTS_OUT_V3_GP_REGS_OFFS_NUM 31
  2116. /* enum: A magic value hinting that the value in this register at the time of
  2117. * the failure has likely been lost.
  2118. */
  2119. /* MC_CMD_GET_ASSERTS_REG_NO_DATA 0xda7a1057 */
  2120. /* Failing thread address */
  2121. #define MC_CMD_GET_ASSERTS_OUT_V3_THREAD_OFFS_OFST 132
  2122. #define MC_CMD_GET_ASSERTS_OUT_V3_THREAD_OFFS_LEN 4
  2123. #define MC_CMD_GET_ASSERTS_OUT_V3_RESERVED_OFST 136
  2124. #define MC_CMD_GET_ASSERTS_OUT_V3_RESERVED_LEN 4
  2125. /* Saved Special Function Registers */
  2126. #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_OFST 136
  2127. #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_LEN 4
  2128. #define MC_CMD_GET_ASSERTS_OUT_V3_SF_REGS_OFFS_NUM 26
  2129. /* MC firmware unique build ID (as binary SHA-1 value) */
  2130. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_ID_OFST 240
  2131. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_ID_LEN 20
  2132. /* MC firmware build date (as Unix timestamp) */
  2133. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_OFST 260
  2134. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LEN 8
  2135. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_OFST 260
  2136. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_LEN 4
  2137. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_LBN 2080
  2138. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_LO_WIDTH 32
  2139. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_OFST 264
  2140. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_LEN 4
  2141. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_LBN 2112
  2142. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_TIMESTAMP_HI_WIDTH 32
  2143. /* MC firmware version number */
  2144. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_OFST 268
  2145. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LEN 8
  2146. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_OFST 268
  2147. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_LEN 4
  2148. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_LBN 2144
  2149. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_LO_WIDTH 32
  2150. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_OFST 272
  2151. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_LEN 4
  2152. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_LBN 2176
  2153. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_VERSION_HI_WIDTH 32
  2154. /* MC firmware security level */
  2155. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_SECURITY_LEVEL_OFST 276
  2156. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_SECURITY_LEVEL_LEN 4
  2157. /* MC firmware extra version info (as null-terminated US-ASCII string) */
  2158. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_EXTRA_INFO_OFST 280
  2159. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_EXTRA_INFO_LEN 16
  2160. /* MC firmware build name (as null-terminated US-ASCII string) */
  2161. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_NAME_OFST 296
  2162. #define MC_CMD_GET_ASSERTS_OUT_V3_MC_FW_BUILD_NAME_LEN 64
  2163. /***********************************/
  2164. /* MC_CMD_LOG_CTRL
  2165. * Configure the output stream for log events such as link state changes,
  2166. * sensor notifications and MCDI completions
  2167. */
  2168. #define MC_CMD_LOG_CTRL 0x7
  2169. #undef MC_CMD_0x7_PRIVILEGE_CTG
  2170. #define MC_CMD_0x7_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2171. /* MC_CMD_LOG_CTRL_IN msgrequest */
  2172. #define MC_CMD_LOG_CTRL_IN_LEN 8
  2173. /* Log destination */
  2174. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_OFST 0
  2175. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_LEN 4
  2176. /* enum: UART. */
  2177. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_UART 0x1
  2178. /* enum: Event queue. */
  2179. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ 0x2
  2180. /* Legacy argument. Must be zero. */
  2181. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_OFST 4
  2182. #define MC_CMD_LOG_CTRL_IN_LOG_DEST_EVQ_LEN 4
  2183. /* MC_CMD_LOG_CTRL_OUT msgresponse */
  2184. #define MC_CMD_LOG_CTRL_OUT_LEN 0
  2185. /***********************************/
  2186. /* MC_CMD_GET_VERSION
  2187. * Get version information about adapter components.
  2188. */
  2189. #define MC_CMD_GET_VERSION 0x8
  2190. #undef MC_CMD_0x8_PRIVILEGE_CTG
  2191. #define MC_CMD_0x8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2192. /* MC_CMD_GET_VERSION_IN msgrequest */
  2193. #define MC_CMD_GET_VERSION_IN_LEN 0
  2194. /* MC_CMD_GET_VERSION_EXT_IN msgrequest: Asks for the extended version */
  2195. #define MC_CMD_GET_VERSION_EXT_IN_LEN 4
  2196. /* placeholder, set to 0 */
  2197. #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_OFST 0
  2198. #define MC_CMD_GET_VERSION_EXT_IN_EXT_FLAGS_LEN 4
  2199. /* MC_CMD_GET_VERSION_V0_OUT msgresponse: deprecated version format */
  2200. #define MC_CMD_GET_VERSION_V0_OUT_LEN 4
  2201. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0
  2202. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4
  2203. /* enum: Reserved version number to indicate "any" version. */
  2204. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_ANY 0xffffffff
  2205. /* enum: Bootrom version value for Siena. */
  2206. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_SIENA_BOOTROM 0xb0070000
  2207. /* enum: Bootrom version value for Huntington. */
  2208. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_HUNT_BOOTROM 0xb0070001
  2209. /* enum: Bootrom version value for Medford2. */
  2210. #define MC_CMD_GET_VERSION_OUT_FIRMWARE_MEDFORD2_BOOTROM 0xb0070002
  2211. /* MC_CMD_GET_VERSION_OUT msgresponse */
  2212. #define MC_CMD_GET_VERSION_OUT_LEN 32
  2213. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2214. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2215. /* Enum values, see field(s): */
  2216. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2217. #define MC_CMD_GET_VERSION_OUT_PCOL_OFST 4
  2218. #define MC_CMD_GET_VERSION_OUT_PCOL_LEN 4
  2219. /* 128bit mask of functions supported by the current firmware */
  2220. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_OFST 8
  2221. #define MC_CMD_GET_VERSION_OUT_SUPPORTED_FUNCS_LEN 16
  2222. #define MC_CMD_GET_VERSION_OUT_VERSION_OFST 24
  2223. #define MC_CMD_GET_VERSION_OUT_VERSION_LEN 8
  2224. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_OFST 24
  2225. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_LEN 4
  2226. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_LBN 192
  2227. #define MC_CMD_GET_VERSION_OUT_VERSION_LO_WIDTH 32
  2228. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_OFST 28
  2229. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_LEN 4
  2230. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_LBN 224
  2231. #define MC_CMD_GET_VERSION_OUT_VERSION_HI_WIDTH 32
  2232. /* MC_CMD_GET_VERSION_EXT_OUT msgresponse */
  2233. #define MC_CMD_GET_VERSION_EXT_OUT_LEN 48
  2234. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2235. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2236. /* Enum values, see field(s): */
  2237. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2238. #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_OFST 4
  2239. #define MC_CMD_GET_VERSION_EXT_OUT_PCOL_LEN 4
  2240. /* 128bit mask of functions supported by the current firmware */
  2241. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_OFST 8
  2242. #define MC_CMD_GET_VERSION_EXT_OUT_SUPPORTED_FUNCS_LEN 16
  2243. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_OFST 24
  2244. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LEN 8
  2245. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_OFST 24
  2246. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_LEN 4
  2247. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_LBN 192
  2248. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_LO_WIDTH 32
  2249. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_OFST 28
  2250. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_LEN 4
  2251. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_LBN 224
  2252. #define MC_CMD_GET_VERSION_EXT_OUT_VERSION_HI_WIDTH 32
  2253. /* extra info */
  2254. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_OFST 32
  2255. #define MC_CMD_GET_VERSION_EXT_OUT_EXTRA_LEN 16
  2256. /* MC_CMD_GET_VERSION_V2_OUT msgresponse: Extended response providing version
  2257. * information for all adapter components. For Riverhead based designs, base MC
  2258. * firmware version fields refer to NMC firmware, while CMC firmware data is in
  2259. * dedicated CMC fields. Flags indicate which data is present in the response
  2260. * (depending on which components exist on a particular adapter)
  2261. */
  2262. #define MC_CMD_GET_VERSION_V2_OUT_LEN 304
  2263. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2264. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2265. /* Enum values, see field(s): */
  2266. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2267. #define MC_CMD_GET_VERSION_V2_OUT_PCOL_OFST 4
  2268. #define MC_CMD_GET_VERSION_V2_OUT_PCOL_LEN 4
  2269. /* 128bit mask of functions supported by the current firmware */
  2270. #define MC_CMD_GET_VERSION_V2_OUT_SUPPORTED_FUNCS_OFST 8
  2271. #define MC_CMD_GET_VERSION_V2_OUT_SUPPORTED_FUNCS_LEN 16
  2272. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_OFST 24
  2273. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LEN 8
  2274. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_OFST 24
  2275. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_LEN 4
  2276. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_LBN 192
  2277. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_LO_WIDTH 32
  2278. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_OFST 28
  2279. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_LEN 4
  2280. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_LBN 224
  2281. #define MC_CMD_GET_VERSION_V2_OUT_VERSION_HI_WIDTH 32
  2282. /* extra info */
  2283. #define MC_CMD_GET_VERSION_V2_OUT_EXTRA_OFST 32
  2284. #define MC_CMD_GET_VERSION_V2_OUT_EXTRA_LEN 16
  2285. /* Flags indicating which extended fields are valid */
  2286. #define MC_CMD_GET_VERSION_V2_OUT_FLAGS_OFST 48
  2287. #define MC_CMD_GET_VERSION_V2_OUT_FLAGS_LEN 4
  2288. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_OFST 48
  2289. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_LBN 0
  2290. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1
  2291. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48
  2292. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1
  2293. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1
  2294. #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_OFST 48
  2295. #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_LBN 2
  2296. #define MC_CMD_GET_VERSION_V2_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1
  2297. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_OFST 48
  2298. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_LBN 3
  2299. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1
  2300. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_OFST 48
  2301. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_LBN 4
  2302. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1
  2303. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48
  2304. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5
  2305. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1
  2306. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48
  2307. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6
  2308. #define MC_CMD_GET_VERSION_V2_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1
  2309. #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48
  2310. #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7
  2311. #define MC_CMD_GET_VERSION_V2_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1
  2312. #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48
  2313. #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8
  2314. #define MC_CMD_GET_VERSION_V2_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1
  2315. #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48
  2316. #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9
  2317. #define MC_CMD_GET_VERSION_V2_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1
  2318. #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48
  2319. #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10
  2320. #define MC_CMD_GET_VERSION_V2_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1
  2321. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_OFST 48
  2322. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_LBN 11
  2323. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_PRESENT_WIDTH 1
  2324. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_OFST 48
  2325. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_LBN 12
  2326. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_VERSION_PRESENT_WIDTH 1
  2327. #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_OFST 48
  2328. #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_LBN 13
  2329. #define MC_CMD_GET_VERSION_V2_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1
  2330. /* MC firmware unique build ID (as binary SHA-1 value) */
  2331. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_ID_OFST 52
  2332. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_ID_LEN 20
  2333. /* MC firmware security level */
  2334. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_SECURITY_LEVEL_OFST 72
  2335. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_SECURITY_LEVEL_LEN 4
  2336. /* MC firmware build name (as null-terminated US-ASCII string) */
  2337. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_NAME_OFST 76
  2338. #define MC_CMD_GET_VERSION_V2_OUT_MCFW_BUILD_NAME_LEN 64
  2339. /* The SUC firmware version as four numbers - a.b.c.d */
  2340. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_OFST 140
  2341. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_LEN 4
  2342. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_VERSION_NUM 4
  2343. /* SUC firmware build date (as 64-bit Unix timestamp) */
  2344. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_OFST 156
  2345. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LEN 8
  2346. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_OFST 156
  2347. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_LEN 4
  2348. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_LBN 1248
  2349. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32
  2350. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_OFST 160
  2351. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_LEN 4
  2352. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_LBN 1280
  2353. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32
  2354. /* The ID of the SUC chip. This is specific to the platform but typically
  2355. * indicates family, memory sizes etc. See SF-116728-SW for further details.
  2356. */
  2357. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_CHIP_ID_OFST 164
  2358. #define MC_CMD_GET_VERSION_V2_OUT_SUCFW_CHIP_ID_LEN 4
  2359. /* The CMC firmware version as four numbers - a.b.c.d */
  2360. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_OFST 168
  2361. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_LEN 4
  2362. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_VERSION_NUM 4
  2363. /* CMC firmware build date (as 64-bit Unix timestamp) */
  2364. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_OFST 184
  2365. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LEN 8
  2366. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_OFST 184
  2367. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_LEN 4
  2368. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_LBN 1472
  2369. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32
  2370. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_OFST 188
  2371. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_LEN 4
  2372. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_LBN 1504
  2373. #define MC_CMD_GET_VERSION_V2_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32
  2374. /* FPGA version as three numbers. On Riverhead based systems this field uses
  2375. * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG):
  2376. * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1
  2377. * => B, ...) FPGA_VERSION[2]: Sub-revision number
  2378. */
  2379. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_OFST 192
  2380. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_LEN 4
  2381. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_VERSION_NUM 3
  2382. /* Extra FPGA revision information (as null-terminated US-ASCII string) */
  2383. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXTRA_OFST 204
  2384. #define MC_CMD_GET_VERSION_V2_OUT_FPGA_EXTRA_LEN 16
  2385. /* Board name / adapter model (as null-terminated US-ASCII string) */
  2386. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_NAME_OFST 220
  2387. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_NAME_LEN 16
  2388. /* Board revision number */
  2389. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_REVISION_OFST 236
  2390. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_REVISION_LEN 4
  2391. /* Board serial number (as null-terminated US-ASCII string) */
  2392. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_SERIAL_OFST 240
  2393. #define MC_CMD_GET_VERSION_V2_OUT_BOARD_SERIAL_LEN 64
  2394. /* MC_CMD_GET_VERSION_V3_OUT msgresponse: Extended response providing version
  2395. * information for all adapter components. For Riverhead based designs, base MC
  2396. * firmware version fields refer to NMC firmware, while CMC firmware data is in
  2397. * dedicated CMC fields. Flags indicate which data is present in the response
  2398. * (depending on which components exist on a particular adapter)
  2399. */
  2400. #define MC_CMD_GET_VERSION_V3_OUT_LEN 328
  2401. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2402. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2403. /* Enum values, see field(s): */
  2404. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2405. #define MC_CMD_GET_VERSION_V3_OUT_PCOL_OFST 4
  2406. #define MC_CMD_GET_VERSION_V3_OUT_PCOL_LEN 4
  2407. /* 128bit mask of functions supported by the current firmware */
  2408. #define MC_CMD_GET_VERSION_V3_OUT_SUPPORTED_FUNCS_OFST 8
  2409. #define MC_CMD_GET_VERSION_V3_OUT_SUPPORTED_FUNCS_LEN 16
  2410. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_OFST 24
  2411. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LEN 8
  2412. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_OFST 24
  2413. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_LEN 4
  2414. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_LBN 192
  2415. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_LO_WIDTH 32
  2416. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_OFST 28
  2417. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_LEN 4
  2418. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_LBN 224
  2419. #define MC_CMD_GET_VERSION_V3_OUT_VERSION_HI_WIDTH 32
  2420. /* extra info */
  2421. #define MC_CMD_GET_VERSION_V3_OUT_EXTRA_OFST 32
  2422. #define MC_CMD_GET_VERSION_V3_OUT_EXTRA_LEN 16
  2423. /* Flags indicating which extended fields are valid */
  2424. #define MC_CMD_GET_VERSION_V3_OUT_FLAGS_OFST 48
  2425. #define MC_CMD_GET_VERSION_V3_OUT_FLAGS_LEN 4
  2426. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_OFST 48
  2427. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_LBN 0
  2428. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1
  2429. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48
  2430. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1
  2431. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1
  2432. #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_OFST 48
  2433. #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_LBN 2
  2434. #define MC_CMD_GET_VERSION_V3_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1
  2435. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_OFST 48
  2436. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_LBN 3
  2437. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1
  2438. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_OFST 48
  2439. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_LBN 4
  2440. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1
  2441. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48
  2442. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5
  2443. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1
  2444. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48
  2445. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6
  2446. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1
  2447. #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48
  2448. #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7
  2449. #define MC_CMD_GET_VERSION_V3_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1
  2450. #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48
  2451. #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8
  2452. #define MC_CMD_GET_VERSION_V3_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1
  2453. #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48
  2454. #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9
  2455. #define MC_CMD_GET_VERSION_V3_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1
  2456. #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48
  2457. #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10
  2458. #define MC_CMD_GET_VERSION_V3_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1
  2459. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_OFST 48
  2460. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_LBN 11
  2461. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_PRESENT_WIDTH 1
  2462. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_OFST 48
  2463. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_LBN 12
  2464. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_VERSION_PRESENT_WIDTH 1
  2465. #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_OFST 48
  2466. #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_LBN 13
  2467. #define MC_CMD_GET_VERSION_V3_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1
  2468. /* MC firmware unique build ID (as binary SHA-1 value) */
  2469. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_ID_OFST 52
  2470. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_ID_LEN 20
  2471. /* MC firmware security level */
  2472. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_SECURITY_LEVEL_OFST 72
  2473. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_SECURITY_LEVEL_LEN 4
  2474. /* MC firmware build name (as null-terminated US-ASCII string) */
  2475. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_NAME_OFST 76
  2476. #define MC_CMD_GET_VERSION_V3_OUT_MCFW_BUILD_NAME_LEN 64
  2477. /* The SUC firmware version as four numbers - a.b.c.d */
  2478. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_OFST 140
  2479. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_LEN 4
  2480. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_VERSION_NUM 4
  2481. /* SUC firmware build date (as 64-bit Unix timestamp) */
  2482. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_OFST 156
  2483. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LEN 8
  2484. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_OFST 156
  2485. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_LEN 4
  2486. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_LBN 1248
  2487. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32
  2488. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_OFST 160
  2489. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_LEN 4
  2490. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_LBN 1280
  2491. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32
  2492. /* The ID of the SUC chip. This is specific to the platform but typically
  2493. * indicates family, memory sizes etc. See SF-116728-SW for further details.
  2494. */
  2495. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_CHIP_ID_OFST 164
  2496. #define MC_CMD_GET_VERSION_V3_OUT_SUCFW_CHIP_ID_LEN 4
  2497. /* The CMC firmware version as four numbers - a.b.c.d */
  2498. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_OFST 168
  2499. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_LEN 4
  2500. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_VERSION_NUM 4
  2501. /* CMC firmware build date (as 64-bit Unix timestamp) */
  2502. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_OFST 184
  2503. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LEN 8
  2504. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_OFST 184
  2505. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_LEN 4
  2506. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_LBN 1472
  2507. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32
  2508. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_OFST 188
  2509. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_LEN 4
  2510. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_LBN 1504
  2511. #define MC_CMD_GET_VERSION_V3_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32
  2512. /* FPGA version as three numbers. On Riverhead based systems this field uses
  2513. * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG):
  2514. * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1
  2515. * => B, ...) FPGA_VERSION[2]: Sub-revision number
  2516. */
  2517. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_OFST 192
  2518. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_LEN 4
  2519. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_VERSION_NUM 3
  2520. /* Extra FPGA revision information (as null-terminated US-ASCII string) */
  2521. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXTRA_OFST 204
  2522. #define MC_CMD_GET_VERSION_V3_OUT_FPGA_EXTRA_LEN 16
  2523. /* Board name / adapter model (as null-terminated US-ASCII string) */
  2524. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_NAME_OFST 220
  2525. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_NAME_LEN 16
  2526. /* Board revision number */
  2527. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_REVISION_OFST 236
  2528. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_REVISION_LEN 4
  2529. /* Board serial number (as null-terminated US-ASCII string) */
  2530. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_SERIAL_OFST 240
  2531. #define MC_CMD_GET_VERSION_V3_OUT_BOARD_SERIAL_LEN 64
  2532. /* The version of the datapath hardware design as three number - a.b.c */
  2533. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_OFST 304
  2534. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_LEN 4
  2535. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_HW_VERSION_NUM 3
  2536. /* The version of the firmware library used to control the datapath as three
  2537. * number - a.b.c
  2538. */
  2539. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_OFST 316
  2540. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_LEN 4
  2541. #define MC_CMD_GET_VERSION_V3_OUT_DATAPATH_FW_VERSION_NUM 3
  2542. /* MC_CMD_GET_VERSION_V4_OUT msgresponse: Extended response providing SoC
  2543. * version information
  2544. */
  2545. #define MC_CMD_GET_VERSION_V4_OUT_LEN 392
  2546. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2547. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2548. /* Enum values, see field(s): */
  2549. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2550. #define MC_CMD_GET_VERSION_V4_OUT_PCOL_OFST 4
  2551. #define MC_CMD_GET_VERSION_V4_OUT_PCOL_LEN 4
  2552. /* 128bit mask of functions supported by the current firmware */
  2553. #define MC_CMD_GET_VERSION_V4_OUT_SUPPORTED_FUNCS_OFST 8
  2554. #define MC_CMD_GET_VERSION_V4_OUT_SUPPORTED_FUNCS_LEN 16
  2555. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_OFST 24
  2556. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LEN 8
  2557. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_OFST 24
  2558. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_LEN 4
  2559. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_LBN 192
  2560. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_LO_WIDTH 32
  2561. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_OFST 28
  2562. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_LEN 4
  2563. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_LBN 224
  2564. #define MC_CMD_GET_VERSION_V4_OUT_VERSION_HI_WIDTH 32
  2565. /* extra info */
  2566. #define MC_CMD_GET_VERSION_V4_OUT_EXTRA_OFST 32
  2567. #define MC_CMD_GET_VERSION_V4_OUT_EXTRA_LEN 16
  2568. /* Flags indicating which extended fields are valid */
  2569. #define MC_CMD_GET_VERSION_V4_OUT_FLAGS_OFST 48
  2570. #define MC_CMD_GET_VERSION_V4_OUT_FLAGS_LEN 4
  2571. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_OFST 48
  2572. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_LBN 0
  2573. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1
  2574. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48
  2575. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1
  2576. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1
  2577. #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_OFST 48
  2578. #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_LBN 2
  2579. #define MC_CMD_GET_VERSION_V4_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1
  2580. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_OFST 48
  2581. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_LBN 3
  2582. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1
  2583. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_OFST 48
  2584. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_LBN 4
  2585. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1
  2586. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48
  2587. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5
  2588. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1
  2589. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48
  2590. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6
  2591. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1
  2592. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48
  2593. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7
  2594. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1
  2595. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48
  2596. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8
  2597. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1
  2598. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48
  2599. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9
  2600. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1
  2601. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48
  2602. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10
  2603. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1
  2604. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_OFST 48
  2605. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_LBN 11
  2606. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_PRESENT_WIDTH 1
  2607. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_OFST 48
  2608. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_LBN 12
  2609. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_VERSION_PRESENT_WIDTH 1
  2610. #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_OFST 48
  2611. #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_LBN 13
  2612. #define MC_CMD_GET_VERSION_V4_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1
  2613. /* MC firmware unique build ID (as binary SHA-1 value) */
  2614. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_ID_OFST 52
  2615. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_ID_LEN 20
  2616. /* MC firmware security level */
  2617. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_SECURITY_LEVEL_OFST 72
  2618. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_SECURITY_LEVEL_LEN 4
  2619. /* MC firmware build name (as null-terminated US-ASCII string) */
  2620. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_NAME_OFST 76
  2621. #define MC_CMD_GET_VERSION_V4_OUT_MCFW_BUILD_NAME_LEN 64
  2622. /* The SUC firmware version as four numbers - a.b.c.d */
  2623. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_OFST 140
  2624. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_LEN 4
  2625. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_VERSION_NUM 4
  2626. /* SUC firmware build date (as 64-bit Unix timestamp) */
  2627. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_OFST 156
  2628. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LEN 8
  2629. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_OFST 156
  2630. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_LEN 4
  2631. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_LBN 1248
  2632. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32
  2633. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_OFST 160
  2634. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_LEN 4
  2635. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_LBN 1280
  2636. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32
  2637. /* The ID of the SUC chip. This is specific to the platform but typically
  2638. * indicates family, memory sizes etc. See SF-116728-SW for further details.
  2639. */
  2640. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_CHIP_ID_OFST 164
  2641. #define MC_CMD_GET_VERSION_V4_OUT_SUCFW_CHIP_ID_LEN 4
  2642. /* The CMC firmware version as four numbers - a.b.c.d */
  2643. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_OFST 168
  2644. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_LEN 4
  2645. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_VERSION_NUM 4
  2646. /* CMC firmware build date (as 64-bit Unix timestamp) */
  2647. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_OFST 184
  2648. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LEN 8
  2649. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_OFST 184
  2650. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_LEN 4
  2651. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_LBN 1472
  2652. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32
  2653. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_OFST 188
  2654. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_LEN 4
  2655. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_LBN 1504
  2656. #define MC_CMD_GET_VERSION_V4_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32
  2657. /* FPGA version as three numbers. On Riverhead based systems this field uses
  2658. * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG):
  2659. * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1
  2660. * => B, ...) FPGA_VERSION[2]: Sub-revision number
  2661. */
  2662. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_OFST 192
  2663. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_LEN 4
  2664. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_VERSION_NUM 3
  2665. /* Extra FPGA revision information (as null-terminated US-ASCII string) */
  2666. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXTRA_OFST 204
  2667. #define MC_CMD_GET_VERSION_V4_OUT_FPGA_EXTRA_LEN 16
  2668. /* Board name / adapter model (as null-terminated US-ASCII string) */
  2669. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_NAME_OFST 220
  2670. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_NAME_LEN 16
  2671. /* Board revision number */
  2672. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_REVISION_OFST 236
  2673. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_REVISION_LEN 4
  2674. /* Board serial number (as null-terminated US-ASCII string) */
  2675. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_SERIAL_OFST 240
  2676. #define MC_CMD_GET_VERSION_V4_OUT_BOARD_SERIAL_LEN 64
  2677. /* The version of the datapath hardware design as three number - a.b.c */
  2678. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_OFST 304
  2679. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_LEN 4
  2680. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_HW_VERSION_NUM 3
  2681. /* The version of the firmware library used to control the datapath as three
  2682. * number - a.b.c
  2683. */
  2684. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_OFST 316
  2685. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_LEN 4
  2686. #define MC_CMD_GET_VERSION_V4_OUT_DATAPATH_FW_VERSION_NUM 3
  2687. /* The SOC boot version as four numbers - a.b.c.d */
  2688. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_OFST 328
  2689. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_LEN 4
  2690. #define MC_CMD_GET_VERSION_V4_OUT_SOC_BOOT_VERSION_NUM 4
  2691. /* The SOC uboot version as four numbers - a.b.c.d */
  2692. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_OFST 344
  2693. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_LEN 4
  2694. #define MC_CMD_GET_VERSION_V4_OUT_SOC_UBOOT_VERSION_NUM 4
  2695. /* The SOC main rootfs version as four numbers - a.b.c.d */
  2696. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_OFST 360
  2697. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_LEN 4
  2698. #define MC_CMD_GET_VERSION_V4_OUT_SOC_MAIN_ROOTFS_VERSION_NUM 4
  2699. /* The SOC recovery buildroot version as four numbers - a.b.c.d */
  2700. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_OFST 376
  2701. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_LEN 4
  2702. #define MC_CMD_GET_VERSION_V4_OUT_SOC_RECOVERY_BUILDROOT_VERSION_NUM 4
  2703. /* MC_CMD_GET_VERSION_V5_OUT msgresponse: Extended response providing bundle
  2704. * and board version information
  2705. */
  2706. #define MC_CMD_GET_VERSION_V5_OUT_LEN 424
  2707. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_OFST 0 */
  2708. /* MC_CMD_GET_VERSION_OUT_FIRMWARE_LEN 4 */
  2709. /* Enum values, see field(s): */
  2710. /* MC_CMD_GET_VERSION_V0_OUT/MC_CMD_GET_VERSION_OUT_FIRMWARE */
  2711. #define MC_CMD_GET_VERSION_V5_OUT_PCOL_OFST 4
  2712. #define MC_CMD_GET_VERSION_V5_OUT_PCOL_LEN 4
  2713. /* 128bit mask of functions supported by the current firmware */
  2714. #define MC_CMD_GET_VERSION_V5_OUT_SUPPORTED_FUNCS_OFST 8
  2715. #define MC_CMD_GET_VERSION_V5_OUT_SUPPORTED_FUNCS_LEN 16
  2716. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_OFST 24
  2717. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LEN 8
  2718. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_OFST 24
  2719. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_LEN 4
  2720. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_LBN 192
  2721. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_LO_WIDTH 32
  2722. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_OFST 28
  2723. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_LEN 4
  2724. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_LBN 224
  2725. #define MC_CMD_GET_VERSION_V5_OUT_VERSION_HI_WIDTH 32
  2726. /* extra info */
  2727. #define MC_CMD_GET_VERSION_V5_OUT_EXTRA_OFST 32
  2728. #define MC_CMD_GET_VERSION_V5_OUT_EXTRA_LEN 16
  2729. /* Flags indicating which extended fields are valid */
  2730. #define MC_CMD_GET_VERSION_V5_OUT_FLAGS_OFST 48
  2731. #define MC_CMD_GET_VERSION_V5_OUT_FLAGS_LEN 4
  2732. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_OFST 48
  2733. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_LBN 0
  2734. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_EXT_INFO_PRESENT_WIDTH 1
  2735. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_OFST 48
  2736. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_LBN 1
  2737. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_EXT_INFO_PRESENT_WIDTH 1
  2738. #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_OFST 48
  2739. #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_LBN 2
  2740. #define MC_CMD_GET_VERSION_V5_OUT_CMC_EXT_INFO_PRESENT_WIDTH 1
  2741. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_OFST 48
  2742. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_LBN 3
  2743. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXT_INFO_PRESENT_WIDTH 1
  2744. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_OFST 48
  2745. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_LBN 4
  2746. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_EXT_INFO_PRESENT_WIDTH 1
  2747. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_OFST 48
  2748. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_LBN 5
  2749. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_PRESENT_WIDTH 1
  2750. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_OFST 48
  2751. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_LBN 6
  2752. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_PRESENT_WIDTH 1
  2753. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_OFST 48
  2754. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_LBN 7
  2755. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_PRESENT_WIDTH 1
  2756. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_OFST 48
  2757. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_LBN 8
  2758. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_PRESENT_WIDTH 1
  2759. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_OFST 48
  2760. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_LBN 9
  2761. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_PRESENT_WIDTH 1
  2762. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_OFST 48
  2763. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_LBN 10
  2764. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_PRESENT_WIDTH 1
  2765. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_OFST 48
  2766. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_LBN 11
  2767. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_PRESENT_WIDTH 1
  2768. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_OFST 48
  2769. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_LBN 12
  2770. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_PRESENT_WIDTH 1
  2771. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_OFST 48
  2772. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_LBN 13
  2773. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_PRESENT_WIDTH 1
  2774. /* MC firmware unique build ID (as binary SHA-1 value) */
  2775. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_ID_OFST 52
  2776. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_ID_LEN 20
  2777. /* MC firmware security level */
  2778. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_SECURITY_LEVEL_OFST 72
  2779. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_SECURITY_LEVEL_LEN 4
  2780. /* MC firmware build name (as null-terminated US-ASCII string) */
  2781. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_NAME_OFST 76
  2782. #define MC_CMD_GET_VERSION_V5_OUT_MCFW_BUILD_NAME_LEN 64
  2783. /* The SUC firmware version as four numbers - a.b.c.d */
  2784. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_OFST 140
  2785. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_LEN 4
  2786. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_VERSION_NUM 4
  2787. /* SUC firmware build date (as 64-bit Unix timestamp) */
  2788. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_OFST 156
  2789. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LEN 8
  2790. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_OFST 156
  2791. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_LEN 4
  2792. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_LBN 1248
  2793. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_LO_WIDTH 32
  2794. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_OFST 160
  2795. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_LEN 4
  2796. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_LBN 1280
  2797. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_BUILD_DATE_HI_WIDTH 32
  2798. /* The ID of the SUC chip. This is specific to the platform but typically
  2799. * indicates family, memory sizes etc. See SF-116728-SW for further details.
  2800. */
  2801. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_CHIP_ID_OFST 164
  2802. #define MC_CMD_GET_VERSION_V5_OUT_SUCFW_CHIP_ID_LEN 4
  2803. /* The CMC firmware version as four numbers - a.b.c.d */
  2804. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_OFST 168
  2805. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_LEN 4
  2806. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_VERSION_NUM 4
  2807. /* CMC firmware build date (as 64-bit Unix timestamp) */
  2808. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_OFST 184
  2809. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LEN 8
  2810. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_OFST 184
  2811. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_LEN 4
  2812. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_LBN 1472
  2813. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_LO_WIDTH 32
  2814. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_OFST 188
  2815. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_LEN 4
  2816. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_LBN 1504
  2817. #define MC_CMD_GET_VERSION_V5_OUT_CMCFW_BUILD_DATE_HI_WIDTH 32
  2818. /* FPGA version as three numbers. On Riverhead based systems this field uses
  2819. * the same encoding as hardware version ID registers (MC_FPGA_BUILD_HWRD_REG):
  2820. * FPGA_VERSION[0]: x => Image H{x} FPGA_VERSION[1]: Revision letter (0 => A, 1
  2821. * => B, ...) FPGA_VERSION[2]: Sub-revision number
  2822. */
  2823. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_OFST 192
  2824. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_LEN 4
  2825. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_VERSION_NUM 3
  2826. /* Extra FPGA revision information (as null-terminated US-ASCII string) */
  2827. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXTRA_OFST 204
  2828. #define MC_CMD_GET_VERSION_V5_OUT_FPGA_EXTRA_LEN 16
  2829. /* Board name / adapter model (as null-terminated US-ASCII string) */
  2830. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_NAME_OFST 220
  2831. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_NAME_LEN 16
  2832. /* Board revision number */
  2833. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_REVISION_OFST 236
  2834. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_REVISION_LEN 4
  2835. /* Board serial number (as null-terminated US-ASCII string) */
  2836. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_SERIAL_OFST 240
  2837. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_SERIAL_LEN 64
  2838. /* The version of the datapath hardware design as three number - a.b.c */
  2839. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_OFST 304
  2840. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_LEN 4
  2841. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_HW_VERSION_NUM 3
  2842. /* The version of the firmware library used to control the datapath as three
  2843. * number - a.b.c
  2844. */
  2845. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_OFST 316
  2846. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_LEN 4
  2847. #define MC_CMD_GET_VERSION_V5_OUT_DATAPATH_FW_VERSION_NUM 3
  2848. /* The SOC boot version as four numbers - a.b.c.d */
  2849. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_OFST 328
  2850. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_LEN 4
  2851. #define MC_CMD_GET_VERSION_V5_OUT_SOC_BOOT_VERSION_NUM 4
  2852. /* The SOC uboot version as four numbers - a.b.c.d */
  2853. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_OFST 344
  2854. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_LEN 4
  2855. #define MC_CMD_GET_VERSION_V5_OUT_SOC_UBOOT_VERSION_NUM 4
  2856. /* The SOC main rootfs version as four numbers - a.b.c.d */
  2857. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_OFST 360
  2858. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_LEN 4
  2859. #define MC_CMD_GET_VERSION_V5_OUT_SOC_MAIN_ROOTFS_VERSION_NUM 4
  2860. /* The SOC recovery buildroot version as four numbers - a.b.c.d */
  2861. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_OFST 376
  2862. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_LEN 4
  2863. #define MC_CMD_GET_VERSION_V5_OUT_SOC_RECOVERY_BUILDROOT_VERSION_NUM 4
  2864. /* Board version as four numbers - a.b.c.d. BOARD_VERSION[0] duplicates the
  2865. * BOARD_REVISION field
  2866. */
  2867. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_OFST 392
  2868. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_LEN 4
  2869. #define MC_CMD_GET_VERSION_V5_OUT_BOARD_VERSION_NUM 4
  2870. /* Bundle version as four numbers - a.b.c.d */
  2871. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_OFST 408
  2872. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_LEN 4
  2873. #define MC_CMD_GET_VERSION_V5_OUT_BUNDLE_VERSION_NUM 4
  2874. /***********************************/
  2875. /* MC_CMD_PTP
  2876. * Perform PTP operation
  2877. */
  2878. #define MC_CMD_PTP 0xb
  2879. #undef MC_CMD_0xb_PRIVILEGE_CTG
  2880. #define MC_CMD_0xb_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  2881. /* MC_CMD_PTP_IN msgrequest */
  2882. #define MC_CMD_PTP_IN_LEN 1
  2883. /* PTP operation code */
  2884. #define MC_CMD_PTP_IN_OP_OFST 0
  2885. #define MC_CMD_PTP_IN_OP_LEN 1
  2886. /* enum: Enable PTP packet timestamping operation. */
  2887. #define MC_CMD_PTP_OP_ENABLE 0x1
  2888. /* enum: Disable PTP packet timestamping operation. */
  2889. #define MC_CMD_PTP_OP_DISABLE 0x2
  2890. /* enum: Send a PTP packet. This operation is used on Siena and Huntington.
  2891. * From Medford onwards it is not supported: on those platforms PTP transmit
  2892. * timestamping is done using the fast path.
  2893. */
  2894. #define MC_CMD_PTP_OP_TRANSMIT 0x3
  2895. /* enum: Read the current NIC time. */
  2896. #define MC_CMD_PTP_OP_READ_NIC_TIME 0x4
  2897. /* enum: Get the current PTP status. Note that the clock frequency returned (in
  2898. * Hz) is rounded to the nearest MHz (e.g. 666000000 for 666666666).
  2899. */
  2900. #define MC_CMD_PTP_OP_STATUS 0x5
  2901. /* enum: Adjust the PTP NIC's time. */
  2902. #define MC_CMD_PTP_OP_ADJUST 0x6
  2903. /* enum: Synchronize host and NIC time. */
  2904. #define MC_CMD_PTP_OP_SYNCHRONIZE 0x7
  2905. /* enum: Basic manufacturing tests. Siena PTP adapters only. */
  2906. #define MC_CMD_PTP_OP_MANFTEST_BASIC 0x8
  2907. /* enum: Packet based manufacturing tests. Siena PTP adapters only. */
  2908. #define MC_CMD_PTP_OP_MANFTEST_PACKET 0x9
  2909. /* enum: Reset some of the PTP related statistics */
  2910. #define MC_CMD_PTP_OP_RESET_STATS 0xa
  2911. /* enum: Debug operations to MC. */
  2912. #define MC_CMD_PTP_OP_DEBUG 0xb
  2913. /* enum: Read an FPGA register. Siena PTP adapters only. */
  2914. #define MC_CMD_PTP_OP_FPGAREAD 0xc
  2915. /* enum: Write an FPGA register. Siena PTP adapters only. */
  2916. #define MC_CMD_PTP_OP_FPGAWRITE 0xd
  2917. /* enum: Apply an offset to the NIC clock */
  2918. #define MC_CMD_PTP_OP_CLOCK_OFFSET_ADJUST 0xe
  2919. /* enum: Change the frequency correction applied to the NIC clock */
  2920. #define MC_CMD_PTP_OP_CLOCK_FREQ_ADJUST 0xf
  2921. /* enum: Set the MC packet filter VLAN tags for received PTP packets.
  2922. * Deprecated for Huntington onwards.
  2923. */
  2924. #define MC_CMD_PTP_OP_RX_SET_VLAN_FILTER 0x10
  2925. /* enum: Set the MC packet filter UUID for received PTP packets. Deprecated for
  2926. * Huntington onwards.
  2927. */
  2928. #define MC_CMD_PTP_OP_RX_SET_UUID_FILTER 0x11
  2929. /* enum: Set the MC packet filter Domain for received PTP packets. Deprecated
  2930. * for Huntington onwards.
  2931. */
  2932. #define MC_CMD_PTP_OP_RX_SET_DOMAIN_FILTER 0x12
  2933. /* enum: Set the clock source. Required for snapper tests on Huntington and
  2934. * Medford. Not implemented for Siena or Medford2.
  2935. */
  2936. #define MC_CMD_PTP_OP_SET_CLK_SRC 0x13
  2937. /* enum: Reset value of Timer Reg. Not implemented. */
  2938. #define MC_CMD_PTP_OP_RST_CLK 0x14
  2939. /* enum: Enable the forwarding of PPS events to the host */
  2940. #define MC_CMD_PTP_OP_PPS_ENABLE 0x15
  2941. /* enum: Get the time format used by this NIC for PTP operations */
  2942. #define MC_CMD_PTP_OP_GET_TIME_FORMAT 0x16
  2943. /* enum: Get the clock attributes. NOTE- extended version of
  2944. * MC_CMD_PTP_OP_GET_TIME_FORMAT
  2945. */
  2946. #define MC_CMD_PTP_OP_GET_ATTRIBUTES 0x16
  2947. /* enum: Get corrections that should be applied to the various different
  2948. * timestamps
  2949. */
  2950. #define MC_CMD_PTP_OP_GET_TIMESTAMP_CORRECTIONS 0x17
  2951. /* enum: Subscribe to receive periodic time events indicating the current NIC
  2952. * time
  2953. */
  2954. #define MC_CMD_PTP_OP_TIME_EVENT_SUBSCRIBE 0x18
  2955. /* enum: Unsubscribe to stop receiving time events */
  2956. #define MC_CMD_PTP_OP_TIME_EVENT_UNSUBSCRIBE 0x19
  2957. /* enum: PPS based manfacturing tests. Requires PPS output to be looped to PPS
  2958. * input on the same NIC. Siena PTP adapters only.
  2959. */
  2960. #define MC_CMD_PTP_OP_MANFTEST_PPS 0x1a
  2961. /* enum: Set the PTP sync status. Status is used by firmware to report to event
  2962. * subscribers.
  2963. */
  2964. #define MC_CMD_PTP_OP_SET_SYNC_STATUS 0x1b
  2965. /* enum: Above this for future use. */
  2966. #define MC_CMD_PTP_OP_MAX 0x1c
  2967. /* MC_CMD_PTP_IN_ENABLE msgrequest */
  2968. #define MC_CMD_PTP_IN_ENABLE_LEN 16
  2969. #define MC_CMD_PTP_IN_CMD_OFST 0
  2970. #define MC_CMD_PTP_IN_CMD_LEN 4
  2971. #define MC_CMD_PTP_IN_PERIPH_ID_OFST 4
  2972. #define MC_CMD_PTP_IN_PERIPH_ID_LEN 4
  2973. /* Not used, initialize to 0. Events are always sent to function relative queue
  2974. * 0.
  2975. */
  2976. #define MC_CMD_PTP_IN_ENABLE_QUEUE_OFST 8
  2977. #define MC_CMD_PTP_IN_ENABLE_QUEUE_LEN 4
  2978. /* PTP timestamping mode. Not used from Huntington onwards. */
  2979. #define MC_CMD_PTP_IN_ENABLE_MODE_OFST 12
  2980. #define MC_CMD_PTP_IN_ENABLE_MODE_LEN 4
  2981. /* enum: PTP, version 1 */
  2982. #define MC_CMD_PTP_MODE_V1 0x0
  2983. /* enum: PTP, version 1, with VLAN headers - deprecated */
  2984. #define MC_CMD_PTP_MODE_V1_VLAN 0x1
  2985. /* enum: PTP, version 2 */
  2986. #define MC_CMD_PTP_MODE_V2 0x2
  2987. /* enum: PTP, version 2, with VLAN headers - deprecated */
  2988. #define MC_CMD_PTP_MODE_V2_VLAN 0x3
  2989. /* enum: PTP, version 2, with improved UUID filtering */
  2990. #define MC_CMD_PTP_MODE_V2_ENHANCED 0x4
  2991. /* enum: FCoE (seconds and microseconds) */
  2992. #define MC_CMD_PTP_MODE_FCOE 0x5
  2993. /* MC_CMD_PTP_IN_DISABLE msgrequest */
  2994. #define MC_CMD_PTP_IN_DISABLE_LEN 8
  2995. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  2996. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  2997. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  2998. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  2999. /* MC_CMD_PTP_IN_TRANSMIT msgrequest */
  3000. #define MC_CMD_PTP_IN_TRANSMIT_LENMIN 13
  3001. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX 252
  3002. #define MC_CMD_PTP_IN_TRANSMIT_LENMAX_MCDI2 1020
  3003. #define MC_CMD_PTP_IN_TRANSMIT_LEN(num) (12+1*(num))
  3004. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_NUM(len) (((len)-12)/1)
  3005. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3006. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3007. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3008. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3009. /* Transmit packet length */
  3010. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_OFST 8
  3011. #define MC_CMD_PTP_IN_TRANSMIT_LENGTH_LEN 4
  3012. /* Transmit packet data */
  3013. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_OFST 12
  3014. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_LEN 1
  3015. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MINNUM 1
  3016. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM 240
  3017. #define MC_CMD_PTP_IN_TRANSMIT_PACKET_MAXNUM_MCDI2 1008
  3018. /* MC_CMD_PTP_IN_READ_NIC_TIME msgrequest */
  3019. #define MC_CMD_PTP_IN_READ_NIC_TIME_LEN 8
  3020. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3021. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3022. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3023. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3024. /* MC_CMD_PTP_IN_READ_NIC_TIME_V2 msgrequest */
  3025. #define MC_CMD_PTP_IN_READ_NIC_TIME_V2_LEN 8
  3026. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3027. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3028. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3029. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3030. /* MC_CMD_PTP_IN_STATUS msgrequest */
  3031. #define MC_CMD_PTP_IN_STATUS_LEN 8
  3032. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3033. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3034. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3035. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3036. /* MC_CMD_PTP_IN_ADJUST msgrequest */
  3037. #define MC_CMD_PTP_IN_ADJUST_LEN 24
  3038. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3039. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3040. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3041. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3042. /* Frequency adjustment 40 bit fixed point ns */
  3043. #define MC_CMD_PTP_IN_ADJUST_FREQ_OFST 8
  3044. #define MC_CMD_PTP_IN_ADJUST_FREQ_LEN 8
  3045. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_OFST 8
  3046. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_LEN 4
  3047. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_LBN 64
  3048. #define MC_CMD_PTP_IN_ADJUST_FREQ_LO_WIDTH 32
  3049. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_OFST 12
  3050. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_LEN 4
  3051. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_LBN 96
  3052. #define MC_CMD_PTP_IN_ADJUST_FREQ_HI_WIDTH 32
  3053. /* enum: Number of fractional bits in frequency adjustment */
  3054. #define MC_CMD_PTP_IN_ADJUST_BITS 0x28
  3055. /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ
  3056. * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES
  3057. * field.
  3058. */
  3059. #define MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c
  3060. /* Time adjustment in seconds */
  3061. #define MC_CMD_PTP_IN_ADJUST_SECONDS_OFST 16
  3062. #define MC_CMD_PTP_IN_ADJUST_SECONDS_LEN 4
  3063. /* Time adjustment major value */
  3064. #define MC_CMD_PTP_IN_ADJUST_MAJOR_OFST 16
  3065. #define MC_CMD_PTP_IN_ADJUST_MAJOR_LEN 4
  3066. /* Time adjustment in nanoseconds */
  3067. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_OFST 20
  3068. #define MC_CMD_PTP_IN_ADJUST_NANOSECONDS_LEN 4
  3069. /* Time adjustment minor value */
  3070. #define MC_CMD_PTP_IN_ADJUST_MINOR_OFST 20
  3071. #define MC_CMD_PTP_IN_ADJUST_MINOR_LEN 4
  3072. /* MC_CMD_PTP_IN_ADJUST_V2 msgrequest */
  3073. #define MC_CMD_PTP_IN_ADJUST_V2_LEN 28
  3074. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3075. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3076. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3077. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3078. /* Frequency adjustment 40 bit fixed point ns */
  3079. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_OFST 8
  3080. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LEN 8
  3081. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_OFST 8
  3082. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_LEN 4
  3083. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_LBN 64
  3084. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_LO_WIDTH 32
  3085. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_OFST 12
  3086. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_LEN 4
  3087. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_LBN 96
  3088. #define MC_CMD_PTP_IN_ADJUST_V2_FREQ_HI_WIDTH 32
  3089. /* enum: Number of fractional bits in frequency adjustment */
  3090. /* MC_CMD_PTP_IN_ADJUST_BITS 0x28 */
  3091. /* enum: Number of fractional bits in frequency adjustment when FP44_FREQ_ADJ
  3092. * is indicated in the MC_CMD_PTP_OUT_GET_ATTRIBUTES command CAPABILITIES
  3093. * field.
  3094. */
  3095. /* MC_CMD_PTP_IN_ADJUST_BITS_FP44 0x2c */
  3096. /* Time adjustment in seconds */
  3097. #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_OFST 16
  3098. #define MC_CMD_PTP_IN_ADJUST_V2_SECONDS_LEN 4
  3099. /* Time adjustment major value */
  3100. #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_OFST 16
  3101. #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_LEN 4
  3102. /* Time adjustment in nanoseconds */
  3103. #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_OFST 20
  3104. #define MC_CMD_PTP_IN_ADJUST_V2_NANOSECONDS_LEN 4
  3105. /* Time adjustment minor value */
  3106. #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_OFST 20
  3107. #define MC_CMD_PTP_IN_ADJUST_V2_MINOR_LEN 4
  3108. /* Upper 32bits of major time offset adjustment */
  3109. #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_OFST 24
  3110. #define MC_CMD_PTP_IN_ADJUST_V2_MAJOR_HI_LEN 4
  3111. /* MC_CMD_PTP_IN_SYNCHRONIZE msgrequest */
  3112. #define MC_CMD_PTP_IN_SYNCHRONIZE_LEN 20
  3113. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3114. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3115. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3116. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3117. /* Number of time readings to capture */
  3118. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_OFST 8
  3119. #define MC_CMD_PTP_IN_SYNCHRONIZE_NUMTIMESETS_LEN 4
  3120. /* Host address in which to write "synchronization started" indication (64
  3121. * bits)
  3122. */
  3123. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_OFST 12
  3124. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LEN 8
  3125. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_OFST 12
  3126. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_LEN 4
  3127. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_LBN 96
  3128. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_LO_WIDTH 32
  3129. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_OFST 16
  3130. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_LEN 4
  3131. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_LBN 128
  3132. #define MC_CMD_PTP_IN_SYNCHRONIZE_START_ADDR_HI_WIDTH 32
  3133. /* MC_CMD_PTP_IN_MANFTEST_BASIC msgrequest */
  3134. #define MC_CMD_PTP_IN_MANFTEST_BASIC_LEN 8
  3135. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3136. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3137. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3138. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3139. /* MC_CMD_PTP_IN_MANFTEST_PACKET msgrequest */
  3140. #define MC_CMD_PTP_IN_MANFTEST_PACKET_LEN 12
  3141. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3142. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3143. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3144. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3145. /* Enable or disable packet testing */
  3146. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_OFST 8
  3147. #define MC_CMD_PTP_IN_MANFTEST_PACKET_TEST_ENABLE_LEN 4
  3148. /* MC_CMD_PTP_IN_RESET_STATS msgrequest: Reset PTP statistics */
  3149. #define MC_CMD_PTP_IN_RESET_STATS_LEN 8
  3150. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3151. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3152. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3153. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3154. /* MC_CMD_PTP_IN_DEBUG msgrequest */
  3155. #define MC_CMD_PTP_IN_DEBUG_LEN 12
  3156. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3157. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3158. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3159. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3160. /* Debug operations */
  3161. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_OFST 8
  3162. #define MC_CMD_PTP_IN_DEBUG_DEBUG_PARAM_LEN 4
  3163. /* MC_CMD_PTP_IN_FPGAREAD msgrequest */
  3164. #define MC_CMD_PTP_IN_FPGAREAD_LEN 16
  3165. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3166. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3167. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3168. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3169. #define MC_CMD_PTP_IN_FPGAREAD_ADDR_OFST 8
  3170. #define MC_CMD_PTP_IN_FPGAREAD_ADDR_LEN 4
  3171. #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_OFST 12
  3172. #define MC_CMD_PTP_IN_FPGAREAD_NUMBYTES_LEN 4
  3173. /* MC_CMD_PTP_IN_FPGAWRITE msgrequest */
  3174. #define MC_CMD_PTP_IN_FPGAWRITE_LENMIN 13
  3175. #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX 252
  3176. #define MC_CMD_PTP_IN_FPGAWRITE_LENMAX_MCDI2 1020
  3177. #define MC_CMD_PTP_IN_FPGAWRITE_LEN(num) (12+1*(num))
  3178. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_NUM(len) (((len)-12)/1)
  3179. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3180. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3181. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3182. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3183. #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_OFST 8
  3184. #define MC_CMD_PTP_IN_FPGAWRITE_ADDR_LEN 4
  3185. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_OFST 12
  3186. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_LEN 1
  3187. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MINNUM 1
  3188. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM 240
  3189. #define MC_CMD_PTP_IN_FPGAWRITE_BUFFER_MAXNUM_MCDI2 1008
  3190. /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST msgrequest */
  3191. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_LEN 16
  3192. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3193. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3194. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3195. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3196. /* Time adjustment in seconds */
  3197. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_OFST 8
  3198. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_SECONDS_LEN 4
  3199. /* Time adjustment major value */
  3200. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_OFST 8
  3201. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MAJOR_LEN 4
  3202. /* Time adjustment in nanoseconds */
  3203. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_OFST 12
  3204. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_NANOSECONDS_LEN 4
  3205. /* Time adjustment minor value */
  3206. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_OFST 12
  3207. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_MINOR_LEN 4
  3208. /* MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2 msgrequest */
  3209. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_LEN 20
  3210. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3211. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3212. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3213. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3214. /* Time adjustment in seconds */
  3215. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_OFST 8
  3216. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_SECONDS_LEN 4
  3217. /* Time adjustment major value */
  3218. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_OFST 8
  3219. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_LEN 4
  3220. /* Time adjustment in nanoseconds */
  3221. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_OFST 12
  3222. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_NANOSECONDS_LEN 4
  3223. /* Time adjustment minor value */
  3224. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_OFST 12
  3225. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MINOR_LEN 4
  3226. /* Upper 32bits of major time offset adjustment */
  3227. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_OFST 16
  3228. #define MC_CMD_PTP_IN_CLOCK_OFFSET_ADJUST_V2_MAJOR_HI_LEN 4
  3229. /* MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST msgrequest */
  3230. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_LEN 16
  3231. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3232. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3233. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3234. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3235. /* Frequency adjustment 40 bit fixed point ns */
  3236. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_OFST 8
  3237. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LEN 8
  3238. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_OFST 8
  3239. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_LEN 4
  3240. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_LBN 64
  3241. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_LO_WIDTH 32
  3242. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_OFST 12
  3243. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_LEN 4
  3244. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_LBN 96
  3245. #define MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST_FREQ_HI_WIDTH 32
  3246. /* Enum values, see field(s): */
  3247. /* MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST/FREQ */
  3248. /* MC_CMD_PTP_IN_RX_SET_VLAN_FILTER msgrequest */
  3249. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_LEN 24
  3250. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3251. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3252. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3253. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3254. /* Number of VLAN tags, 0 if not VLAN */
  3255. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_OFST 8
  3256. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_NUM_VLAN_TAGS_LEN 4
  3257. /* Set of VLAN tags to filter against */
  3258. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_OFST 12
  3259. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_LEN 4
  3260. #define MC_CMD_PTP_IN_RX_SET_VLAN_FILTER_VLAN_TAG_NUM 3
  3261. /* MC_CMD_PTP_IN_RX_SET_UUID_FILTER msgrequest */
  3262. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_LEN 20
  3263. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3264. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3265. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3266. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3267. /* 1 to enable UUID filtering, 0 to disable */
  3268. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_OFST 8
  3269. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_ENABLE_LEN 4
  3270. /* UUID to filter against */
  3271. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_OFST 12
  3272. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LEN 8
  3273. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_OFST 12
  3274. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_LEN 4
  3275. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_LBN 96
  3276. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_LO_WIDTH 32
  3277. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_OFST 16
  3278. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_LEN 4
  3279. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_LBN 128
  3280. #define MC_CMD_PTP_IN_RX_SET_UUID_FILTER_UUID_HI_WIDTH 32
  3281. /* MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER msgrequest */
  3282. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_LEN 16
  3283. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3284. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3285. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3286. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3287. /* 1 to enable Domain filtering, 0 to disable */
  3288. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_OFST 8
  3289. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_ENABLE_LEN 4
  3290. /* Domain number to filter against */
  3291. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_OFST 12
  3292. #define MC_CMD_PTP_IN_RX_SET_DOMAIN_FILTER_DOMAIN_LEN 4
  3293. /* MC_CMD_PTP_IN_SET_CLK_SRC msgrequest */
  3294. #define MC_CMD_PTP_IN_SET_CLK_SRC_LEN 12
  3295. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3296. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3297. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3298. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3299. /* Set the clock source. */
  3300. #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_OFST 8
  3301. #define MC_CMD_PTP_IN_SET_CLK_SRC_CLK_LEN 4
  3302. /* enum: Internal. */
  3303. #define MC_CMD_PTP_CLK_SRC_INTERNAL 0x0
  3304. /* enum: External. */
  3305. #define MC_CMD_PTP_CLK_SRC_EXTERNAL 0x1
  3306. /* MC_CMD_PTP_IN_RST_CLK msgrequest: Reset value of Timer Reg. */
  3307. #define MC_CMD_PTP_IN_RST_CLK_LEN 8
  3308. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3309. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3310. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3311. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3312. /* MC_CMD_PTP_IN_PPS_ENABLE msgrequest */
  3313. #define MC_CMD_PTP_IN_PPS_ENABLE_LEN 12
  3314. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3315. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3316. /* Enable or disable */
  3317. #define MC_CMD_PTP_IN_PPS_ENABLE_OP_OFST 4
  3318. #define MC_CMD_PTP_IN_PPS_ENABLE_OP_LEN 4
  3319. /* enum: Enable */
  3320. #define MC_CMD_PTP_ENABLE_PPS 0x0
  3321. /* enum: Disable */
  3322. #define MC_CMD_PTP_DISABLE_PPS 0x1
  3323. /* Not used, initialize to 0. Events are always sent to function relative queue
  3324. * 0.
  3325. */
  3326. #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_OFST 8
  3327. #define MC_CMD_PTP_IN_PPS_ENABLE_QUEUE_ID_LEN 4
  3328. /* MC_CMD_PTP_IN_GET_TIME_FORMAT msgrequest */
  3329. #define MC_CMD_PTP_IN_GET_TIME_FORMAT_LEN 8
  3330. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3331. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3332. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3333. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3334. /* MC_CMD_PTP_IN_GET_ATTRIBUTES msgrequest */
  3335. #define MC_CMD_PTP_IN_GET_ATTRIBUTES_LEN 8
  3336. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3337. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3338. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3339. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3340. /* MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS msgrequest */
  3341. #define MC_CMD_PTP_IN_GET_TIMESTAMP_CORRECTIONS_LEN 8
  3342. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3343. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3344. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3345. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3346. /* MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE msgrequest */
  3347. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_LEN 12
  3348. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3349. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3350. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3351. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3352. /* Original field containing queue ID. Now extended to include flags. */
  3353. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_OFST 8
  3354. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_LEN 4
  3355. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_OFST 8
  3356. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_LBN 0
  3357. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_QUEUE_ID_WIDTH 16
  3358. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_OFST 8
  3359. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_LBN 31
  3360. #define MC_CMD_PTP_IN_TIME_EVENT_SUBSCRIBE_REPORT_SYNC_STATUS_WIDTH 1
  3361. /* MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE msgrequest */
  3362. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_LEN 16
  3363. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3364. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3365. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3366. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3367. /* Unsubscribe options */
  3368. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_OFST 8
  3369. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_CONTROL_LEN 4
  3370. /* enum: Unsubscribe a single queue */
  3371. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_SINGLE 0x0
  3372. /* enum: Unsubscribe all queues */
  3373. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_ALL 0x1
  3374. /* Event queue ID */
  3375. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_OFST 12
  3376. #define MC_CMD_PTP_IN_TIME_EVENT_UNSUBSCRIBE_QUEUE_LEN 4
  3377. /* MC_CMD_PTP_IN_MANFTEST_PPS msgrequest */
  3378. #define MC_CMD_PTP_IN_MANFTEST_PPS_LEN 12
  3379. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3380. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3381. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3382. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3383. /* 1 to enable PPS test mode, 0 to disable and return result. */
  3384. #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_OFST 8
  3385. #define MC_CMD_PTP_IN_MANFTEST_PPS_TEST_ENABLE_LEN 4
  3386. /* MC_CMD_PTP_IN_SET_SYNC_STATUS msgrequest */
  3387. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_LEN 24
  3388. /* MC_CMD_PTP_IN_CMD_OFST 0 */
  3389. /* MC_CMD_PTP_IN_CMD_LEN 4 */
  3390. /* MC_CMD_PTP_IN_PERIPH_ID_OFST 4 */
  3391. /* MC_CMD_PTP_IN_PERIPH_ID_LEN 4 */
  3392. /* NIC - Host System Clock Synchronization status */
  3393. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_OFST 8
  3394. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_STATUS_LEN 4
  3395. /* enum: Host System clock and NIC clock are not in sync */
  3396. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_NOT_IN_SYNC 0x0
  3397. /* enum: Host System clock and NIC clock are synchronized */
  3398. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_IN_SYNC 0x1
  3399. /* If synchronized, number of seconds until clocks should be considered to be
  3400. * no longer in sync.
  3401. */
  3402. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_OFST 12
  3403. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_TIMEOUT_LEN 4
  3404. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_OFST 16
  3405. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED0_LEN 4
  3406. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_OFST 20
  3407. #define MC_CMD_PTP_IN_SET_SYNC_STATUS_RESERVED1_LEN 4
  3408. /* MC_CMD_PTP_OUT msgresponse */
  3409. #define MC_CMD_PTP_OUT_LEN 0
  3410. /* MC_CMD_PTP_OUT_TRANSMIT msgresponse */
  3411. #define MC_CMD_PTP_OUT_TRANSMIT_LEN 8
  3412. /* Value of seconds timestamp */
  3413. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_OFST 0
  3414. #define MC_CMD_PTP_OUT_TRANSMIT_SECONDS_LEN 4
  3415. /* Timestamp major value */
  3416. #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_OFST 0
  3417. #define MC_CMD_PTP_OUT_TRANSMIT_MAJOR_LEN 4
  3418. /* Value of nanoseconds timestamp */
  3419. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_OFST 4
  3420. #define MC_CMD_PTP_OUT_TRANSMIT_NANOSECONDS_LEN 4
  3421. /* Timestamp minor value */
  3422. #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_OFST 4
  3423. #define MC_CMD_PTP_OUT_TRANSMIT_MINOR_LEN 4
  3424. /* MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE msgresponse */
  3425. #define MC_CMD_PTP_OUT_TIME_EVENT_SUBSCRIBE_LEN 0
  3426. /* MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE msgresponse */
  3427. #define MC_CMD_PTP_OUT_TIME_EVENT_UNSUBSCRIBE_LEN 0
  3428. /* MC_CMD_PTP_OUT_READ_NIC_TIME msgresponse */
  3429. #define MC_CMD_PTP_OUT_READ_NIC_TIME_LEN 8
  3430. /* Value of seconds timestamp */
  3431. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_OFST 0
  3432. #define MC_CMD_PTP_OUT_READ_NIC_TIME_SECONDS_LEN 4
  3433. /* Timestamp major value */
  3434. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_OFST 0
  3435. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MAJOR_LEN 4
  3436. /* Value of nanoseconds timestamp */
  3437. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_OFST 4
  3438. #define MC_CMD_PTP_OUT_READ_NIC_TIME_NANOSECONDS_LEN 4
  3439. /* Timestamp minor value */
  3440. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_OFST 4
  3441. #define MC_CMD_PTP_OUT_READ_NIC_TIME_MINOR_LEN 4
  3442. /* MC_CMD_PTP_OUT_READ_NIC_TIME_V2 msgresponse */
  3443. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_LEN 12
  3444. /* Value of seconds timestamp */
  3445. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_OFST 0
  3446. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_SECONDS_LEN 4
  3447. /* Timestamp major value */
  3448. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_OFST 0
  3449. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_LEN 4
  3450. /* Value of nanoseconds timestamp */
  3451. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_OFST 4
  3452. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_NANOSECONDS_LEN 4
  3453. /* Timestamp minor value */
  3454. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_OFST 4
  3455. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MINOR_LEN 4
  3456. /* Upper 32bits of major timestamp value */
  3457. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_OFST 8
  3458. #define MC_CMD_PTP_OUT_READ_NIC_TIME_V2_MAJOR_HI_LEN 4
  3459. /* MC_CMD_PTP_OUT_STATUS msgresponse */
  3460. #define MC_CMD_PTP_OUT_STATUS_LEN 64
  3461. /* Frequency of NIC's hardware clock */
  3462. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_OFST 0
  3463. #define MC_CMD_PTP_OUT_STATUS_CLOCK_FREQ_LEN 4
  3464. /* Number of packets transmitted and timestamped */
  3465. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_OFST 4
  3466. #define MC_CMD_PTP_OUT_STATUS_STATS_TX_LEN 4
  3467. /* Number of packets received and timestamped */
  3468. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_OFST 8
  3469. #define MC_CMD_PTP_OUT_STATUS_STATS_RX_LEN 4
  3470. /* Number of packets timestamped by the FPGA */
  3471. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_OFST 12
  3472. #define MC_CMD_PTP_OUT_STATUS_STATS_TS_LEN 4
  3473. /* Number of packets filter matched */
  3474. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_OFST 16
  3475. #define MC_CMD_PTP_OUT_STATUS_STATS_FM_LEN 4
  3476. /* Number of packets not filter matched */
  3477. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_OFST 20
  3478. #define MC_CMD_PTP_OUT_STATUS_STATS_NFM_LEN 4
  3479. /* Number of PPS overflows (noise on input?) */
  3480. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_OFST 24
  3481. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFLOW_LEN 4
  3482. /* Number of PPS bad periods */
  3483. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_OFST 28
  3484. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_BAD_LEN 4
  3485. /* Minimum period of PPS pulse in nanoseconds */
  3486. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_OFST 32
  3487. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MIN_LEN 4
  3488. /* Maximum period of PPS pulse in nanoseconds */
  3489. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_OFST 36
  3490. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MAX_LEN 4
  3491. /* Last period of PPS pulse in nanoseconds */
  3492. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_OFST 40
  3493. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_LAST_LEN 4
  3494. /* Mean period of PPS pulse in nanoseconds */
  3495. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_OFST 44
  3496. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_PER_MEAN_LEN 4
  3497. /* Minimum offset of PPS pulse in nanoseconds (signed) */
  3498. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_OFST 48
  3499. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MIN_LEN 4
  3500. /* Maximum offset of PPS pulse in nanoseconds (signed) */
  3501. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_OFST 52
  3502. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MAX_LEN 4
  3503. /* Last offset of PPS pulse in nanoseconds (signed) */
  3504. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_OFST 56
  3505. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_LAST_LEN 4
  3506. /* Mean offset of PPS pulse in nanoseconds (signed) */
  3507. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_OFST 60
  3508. #define MC_CMD_PTP_OUT_STATUS_STATS_PPS_OFF_MEAN_LEN 4
  3509. /* MC_CMD_PTP_OUT_SYNCHRONIZE msgresponse */
  3510. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMIN 20
  3511. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX 240
  3512. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LENMAX_MCDI2 1020
  3513. #define MC_CMD_PTP_OUT_SYNCHRONIZE_LEN(num) (0+20*(num))
  3514. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_NUM(len) (((len)-0)/20)
  3515. /* A set of host and NIC times */
  3516. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_OFST 0
  3517. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_LEN 20
  3518. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MINNUM 1
  3519. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM 12
  3520. #define MC_CMD_PTP_OUT_SYNCHRONIZE_TIMESET_MAXNUM_MCDI2 51
  3521. /* Host time immediately before NIC's hardware clock read */
  3522. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_OFST 0
  3523. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTSTART_LEN 4
  3524. /* Value of seconds timestamp */
  3525. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_OFST 4
  3526. #define MC_CMD_PTP_OUT_SYNCHRONIZE_SECONDS_LEN 4
  3527. /* Timestamp major value */
  3528. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_OFST 4
  3529. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MAJOR_LEN 4
  3530. /* Value of nanoseconds timestamp */
  3531. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_OFST 8
  3532. #define MC_CMD_PTP_OUT_SYNCHRONIZE_NANOSECONDS_LEN 4
  3533. /* Timestamp minor value */
  3534. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_OFST 8
  3535. #define MC_CMD_PTP_OUT_SYNCHRONIZE_MINOR_LEN 4
  3536. /* Host time immediately after NIC's hardware clock read */
  3537. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_OFST 12
  3538. #define MC_CMD_PTP_OUT_SYNCHRONIZE_HOSTEND_LEN 4
  3539. /* Number of nanoseconds waited after reading NIC's hardware clock */
  3540. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_OFST 16
  3541. #define MC_CMD_PTP_OUT_SYNCHRONIZE_WAITNS_LEN 4
  3542. /* MC_CMD_PTP_OUT_MANFTEST_BASIC msgresponse */
  3543. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_LEN 8
  3544. /* Results of testing */
  3545. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_OFST 0
  3546. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_RESULT_LEN 4
  3547. /* enum: Successful test */
  3548. #define MC_CMD_PTP_MANF_SUCCESS 0x0
  3549. /* enum: FPGA load failed */
  3550. #define MC_CMD_PTP_MANF_FPGA_LOAD 0x1
  3551. /* enum: FPGA version invalid */
  3552. #define MC_CMD_PTP_MANF_FPGA_VERSION 0x2
  3553. /* enum: FPGA registers incorrect */
  3554. #define MC_CMD_PTP_MANF_FPGA_REGISTERS 0x3
  3555. /* enum: Oscillator possibly not working? */
  3556. #define MC_CMD_PTP_MANF_OSCILLATOR 0x4
  3557. /* enum: Timestamps not increasing */
  3558. #define MC_CMD_PTP_MANF_TIMESTAMPS 0x5
  3559. /* enum: Mismatched packet count */
  3560. #define MC_CMD_PTP_MANF_PACKET_COUNT 0x6
  3561. /* enum: Mismatched packet count (Siena filter and FPGA) */
  3562. #define MC_CMD_PTP_MANF_FILTER_COUNT 0x7
  3563. /* enum: Not enough packets to perform timestamp check */
  3564. #define MC_CMD_PTP_MANF_PACKET_ENOUGH 0x8
  3565. /* enum: Timestamp trigger GPIO not working */
  3566. #define MC_CMD_PTP_MANF_GPIO_TRIGGER 0x9
  3567. /* enum: Insufficient PPS events to perform checks */
  3568. #define MC_CMD_PTP_MANF_PPS_ENOUGH 0xa
  3569. /* enum: PPS time event period not sufficiently close to 1s. */
  3570. #define MC_CMD_PTP_MANF_PPS_PERIOD 0xb
  3571. /* enum: PPS time event nS reading not sufficiently close to zero. */
  3572. #define MC_CMD_PTP_MANF_PPS_NS 0xc
  3573. /* enum: PTP peripheral registers incorrect */
  3574. #define MC_CMD_PTP_MANF_REGISTERS 0xd
  3575. /* enum: Failed to read time from PTP peripheral */
  3576. #define MC_CMD_PTP_MANF_CLOCK_READ 0xe
  3577. /* Presence of external oscillator */
  3578. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_OFST 4
  3579. #define MC_CMD_PTP_OUT_MANFTEST_BASIC_TEST_EXTOSC_LEN 4
  3580. /* MC_CMD_PTP_OUT_MANFTEST_PACKET msgresponse */
  3581. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_LEN 12
  3582. /* Results of testing */
  3583. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_OFST 0
  3584. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_RESULT_LEN 4
  3585. /* Number of packets received by FPGA */
  3586. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_OFST 4
  3587. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FPGACOUNT_LEN 4
  3588. /* Number of packets received by Siena filters */
  3589. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_OFST 8
  3590. #define MC_CMD_PTP_OUT_MANFTEST_PACKET_TEST_FILTERCOUNT_LEN 4
  3591. /* MC_CMD_PTP_OUT_FPGAREAD msgresponse */
  3592. #define MC_CMD_PTP_OUT_FPGAREAD_LENMIN 1
  3593. #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX 252
  3594. #define MC_CMD_PTP_OUT_FPGAREAD_LENMAX_MCDI2 1020
  3595. #define MC_CMD_PTP_OUT_FPGAREAD_LEN(num) (0+1*(num))
  3596. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_NUM(len) (((len)-0)/1)
  3597. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_OFST 0
  3598. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_LEN 1
  3599. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MINNUM 1
  3600. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM 252
  3601. #define MC_CMD_PTP_OUT_FPGAREAD_BUFFER_MAXNUM_MCDI2 1020
  3602. /* MC_CMD_PTP_OUT_GET_TIME_FORMAT msgresponse */
  3603. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_LEN 4
  3604. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  3605. * operations that pass times between the host and firmware. If this operation
  3606. * is not supported (older firmware) a format of seconds and nanoseconds should
  3607. * be assumed. Note this enum is deprecated. Do not add to it- use the
  3608. * TIME_FORMAT field in MC_CMD_PTP_OUT_GET_ATTRIBUTES instead.
  3609. */
  3610. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_OFST 0
  3611. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_FORMAT_LEN 4
  3612. /* enum: Times are in seconds and nanoseconds */
  3613. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_NANOSECONDS 0x0
  3614. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  3615. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_16SECONDS_8NANOSECONDS 0x1
  3616. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  3617. #define MC_CMD_PTP_OUT_GET_TIME_FORMAT_SECONDS_27FRACTION 0x2
  3618. /* MC_CMD_PTP_OUT_GET_ATTRIBUTES msgresponse */
  3619. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_LEN 24
  3620. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  3621. * operations that pass times between the host and firmware. If this operation
  3622. * is not supported (older firmware) a format of seconds and nanoseconds should
  3623. * be assumed.
  3624. */
  3625. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_OFST 0
  3626. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_TIME_FORMAT_LEN 4
  3627. /* enum: Times are in seconds and nanoseconds */
  3628. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_NANOSECONDS 0x0
  3629. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  3630. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_16SECONDS_8NANOSECONDS 0x1
  3631. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  3632. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_27FRACTION 0x2
  3633. /* enum: Major register units are seconds, minor units are quarter nanoseconds
  3634. */
  3635. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SECONDS_QTR_NANOSECONDS 0x3
  3636. /* Minimum acceptable value for a corrected synchronization timeset. When
  3637. * comparing host and NIC clock times, the MC returns a set of samples that
  3638. * contain the host start and end time, the MC time when the host start was
  3639. * detected and the time the MC waited between reading the time and detecting
  3640. * the host end. The corrected sync window is the difference between the host
  3641. * end and start times minus the time that the MC waited for host end.
  3642. */
  3643. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_OFST 4
  3644. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_SYNC_WINDOW_MIN_LEN 4
  3645. /* Various PTP capabilities */
  3646. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_OFST 8
  3647. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_CAPABILITIES_LEN 4
  3648. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_OFST 8
  3649. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_LBN 0
  3650. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_REPORT_SYNC_STATUS_WIDTH 1
  3651. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_OFST 8
  3652. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_LBN 1
  3653. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RX_TSTAMP_OOB_WIDTH 1
  3654. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_OFST 8
  3655. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_LBN 2
  3656. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_64BIT_SECONDS_WIDTH 1
  3657. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_OFST 8
  3658. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_LBN 3
  3659. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_FP44_FREQ_ADJ_WIDTH 1
  3660. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_OFST 12
  3661. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED0_LEN 4
  3662. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_OFST 16
  3663. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED1_LEN 4
  3664. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_OFST 20
  3665. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_RESERVED2_LEN 4
  3666. /* MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2 msgresponse */
  3667. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_LEN 40
  3668. /* Time format required/used by for this NIC. Applies to all PTP MCDI
  3669. * operations that pass times between the host and firmware. If this operation
  3670. * is not supported (older firmware) a format of seconds and nanoseconds should
  3671. * be assumed.
  3672. */
  3673. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_TIME_FORMAT_OFST 0
  3674. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_TIME_FORMAT_LEN 4
  3675. /* enum: Times are in seconds and nanoseconds */
  3676. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_NANOSECONDS 0x0
  3677. /* enum: Major register has units of 16 second per tick, minor 8 ns per tick */
  3678. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_16SECONDS_8NANOSECONDS 0x1
  3679. /* enum: Major register has units of seconds, minor 2^-27s per tick */
  3680. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_27FRACTION 0x2
  3681. /* enum: Major register units are seconds, minor units are quarter nanoseconds
  3682. */
  3683. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SECONDS_QTR_NANOSECONDS 0x3
  3684. /* Minimum acceptable value for a corrected synchronization timeset. When
  3685. * comparing host and NIC clock times, the MC returns a set of samples that
  3686. * contain the host start and end time, the MC time when the host start was
  3687. * detected and the time the MC waited between reading the time and detecting
  3688. * the host end. The corrected sync window is the difference between the host
  3689. * end and start times minus the time that the MC waited for host end.
  3690. */
  3691. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SYNC_WINDOW_MIN_OFST 4
  3692. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_SYNC_WINDOW_MIN_LEN 4
  3693. /* Various PTP capabilities */
  3694. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_CAPABILITIES_OFST 8
  3695. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_CAPABILITIES_LEN 4
  3696. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_OFST 8
  3697. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_LBN 0
  3698. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_REPORT_SYNC_STATUS_WIDTH 1
  3699. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_OFST 8
  3700. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_LBN 1
  3701. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RX_TSTAMP_OOB_WIDTH 1
  3702. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_OFST 8
  3703. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_LBN 2
  3704. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_64BIT_SECONDS_WIDTH 1
  3705. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_OFST 8
  3706. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_LBN 3
  3707. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FP44_FREQ_ADJ_WIDTH 1
  3708. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED0_OFST 12
  3709. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED0_LEN 4
  3710. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED1_OFST 16
  3711. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED1_LEN 4
  3712. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED2_OFST 20
  3713. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_RESERVED2_LEN 4
  3714. /* Minimum supported value for the FREQ field in
  3715. * MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST and
  3716. * MC_CMD_PTP/MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST message requests. If this message
  3717. * response is not supported a value of -0.1 ns should be assumed, which is
  3718. * equivalent to a -10% adjustment.
  3719. */
  3720. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_OFST 24
  3721. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LEN 8
  3722. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_OFST 24
  3723. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_LEN 4
  3724. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_LBN 192
  3725. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_LO_WIDTH 32
  3726. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_OFST 28
  3727. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_LEN 4
  3728. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_LBN 224
  3729. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MIN_HI_WIDTH 32
  3730. /* Maximum supported value for the FREQ field in
  3731. * MC_CMD_PTP/MC_CMD_PTP_IN_ADJUST and
  3732. * MC_CMD_PTP/MC_CMD_PTP_IN_CLOCK_FREQ_ADJUST message requests. If this message
  3733. * response is not supported a value of 0.1 ns should be assumed, which is
  3734. * equivalent to a +10% adjustment.
  3735. */
  3736. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_OFST 32
  3737. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LEN 8
  3738. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_OFST 32
  3739. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_LEN 4
  3740. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_LBN 256
  3741. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_LO_WIDTH 32
  3742. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_OFST 36
  3743. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_LEN 4
  3744. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_LBN 288
  3745. #define MC_CMD_PTP_OUT_GET_ATTRIBUTES_V2_FREQ_ADJ_MAX_HI_WIDTH 32
  3746. /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS msgresponse */
  3747. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_LEN 16
  3748. /* Uncorrected error on PTP transmit timestamps in NIC clock format */
  3749. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_OFST 0
  3750. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_TRANSMIT_LEN 4
  3751. /* Uncorrected error on PTP receive timestamps in NIC clock format */
  3752. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_OFST 4
  3753. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_RECEIVE_LEN 4
  3754. /* Uncorrected error on PPS output in NIC clock format */
  3755. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_OFST 8
  3756. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_OUT_LEN 4
  3757. /* Uncorrected error on PPS input in NIC clock format */
  3758. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_OFST 12
  3759. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_PPS_IN_LEN 4
  3760. /* MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2 msgresponse */
  3761. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_LEN 24
  3762. /* Uncorrected error on PTP transmit timestamps in NIC clock format */
  3763. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_OFST 0
  3764. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_TX_LEN 4
  3765. /* Uncorrected error on PTP receive timestamps in NIC clock format */
  3766. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_OFST 4
  3767. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PTP_RX_LEN 4
  3768. /* Uncorrected error on PPS output in NIC clock format */
  3769. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_OFST 8
  3770. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_OUT_LEN 4
  3771. /* Uncorrected error on PPS input in NIC clock format */
  3772. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_OFST 12
  3773. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_PPS_IN_LEN 4
  3774. /* Uncorrected error on non-PTP transmit timestamps in NIC clock format */
  3775. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_OFST 16
  3776. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_TX_LEN 4
  3777. /* Uncorrected error on non-PTP receive timestamps in NIC clock format */
  3778. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_OFST 20
  3779. #define MC_CMD_PTP_OUT_GET_TIMESTAMP_CORRECTIONS_V2_GENERAL_RX_LEN 4
  3780. /* MC_CMD_PTP_OUT_MANFTEST_PPS msgresponse */
  3781. #define MC_CMD_PTP_OUT_MANFTEST_PPS_LEN 4
  3782. /* Results of testing */
  3783. #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_OFST 0
  3784. #define MC_CMD_PTP_OUT_MANFTEST_PPS_TEST_RESULT_LEN 4
  3785. /* Enum values, see field(s): */
  3786. /* MC_CMD_PTP_OUT_MANFTEST_BASIC/TEST_RESULT */
  3787. /* MC_CMD_PTP_OUT_SET_SYNC_STATUS msgresponse */
  3788. #define MC_CMD_PTP_OUT_SET_SYNC_STATUS_LEN 0
  3789. /***********************************/
  3790. /* MC_CMD_CSR_READ32
  3791. * Read 32bit words from the indirect memory map.
  3792. */
  3793. #define MC_CMD_CSR_READ32 0xc
  3794. #undef MC_CMD_0xc_PRIVILEGE_CTG
  3795. #define MC_CMD_0xc_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  3796. /* MC_CMD_CSR_READ32_IN msgrequest */
  3797. #define MC_CMD_CSR_READ32_IN_LEN 12
  3798. /* Address */
  3799. #define MC_CMD_CSR_READ32_IN_ADDR_OFST 0
  3800. #define MC_CMD_CSR_READ32_IN_ADDR_LEN 4
  3801. #define MC_CMD_CSR_READ32_IN_STEP_OFST 4
  3802. #define MC_CMD_CSR_READ32_IN_STEP_LEN 4
  3803. #define MC_CMD_CSR_READ32_IN_NUMWORDS_OFST 8
  3804. #define MC_CMD_CSR_READ32_IN_NUMWORDS_LEN 4
  3805. /* MC_CMD_CSR_READ32_OUT msgresponse */
  3806. #define MC_CMD_CSR_READ32_OUT_LENMIN 4
  3807. #define MC_CMD_CSR_READ32_OUT_LENMAX 252
  3808. #define MC_CMD_CSR_READ32_OUT_LENMAX_MCDI2 1020
  3809. #define MC_CMD_CSR_READ32_OUT_LEN(num) (0+4*(num))
  3810. #define MC_CMD_CSR_READ32_OUT_BUFFER_NUM(len) (((len)-0)/4)
  3811. /* The last dword is the status, not a value read */
  3812. #define MC_CMD_CSR_READ32_OUT_BUFFER_OFST 0
  3813. #define MC_CMD_CSR_READ32_OUT_BUFFER_LEN 4
  3814. #define MC_CMD_CSR_READ32_OUT_BUFFER_MINNUM 1
  3815. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM 63
  3816. #define MC_CMD_CSR_READ32_OUT_BUFFER_MAXNUM_MCDI2 255
  3817. /***********************************/
  3818. /* MC_CMD_CSR_WRITE32
  3819. * Write 32bit dwords to the indirect memory map.
  3820. */
  3821. #define MC_CMD_CSR_WRITE32 0xd
  3822. #undef MC_CMD_0xd_PRIVILEGE_CTG
  3823. #define MC_CMD_0xd_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  3824. /* MC_CMD_CSR_WRITE32_IN msgrequest */
  3825. #define MC_CMD_CSR_WRITE32_IN_LENMIN 12
  3826. #define MC_CMD_CSR_WRITE32_IN_LENMAX 252
  3827. #define MC_CMD_CSR_WRITE32_IN_LENMAX_MCDI2 1020
  3828. #define MC_CMD_CSR_WRITE32_IN_LEN(num) (8+4*(num))
  3829. #define MC_CMD_CSR_WRITE32_IN_BUFFER_NUM(len) (((len)-8)/4)
  3830. /* Address */
  3831. #define MC_CMD_CSR_WRITE32_IN_ADDR_OFST 0
  3832. #define MC_CMD_CSR_WRITE32_IN_ADDR_LEN 4
  3833. #define MC_CMD_CSR_WRITE32_IN_STEP_OFST 4
  3834. #define MC_CMD_CSR_WRITE32_IN_STEP_LEN 4
  3835. #define MC_CMD_CSR_WRITE32_IN_BUFFER_OFST 8
  3836. #define MC_CMD_CSR_WRITE32_IN_BUFFER_LEN 4
  3837. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MINNUM 1
  3838. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM 61
  3839. #define MC_CMD_CSR_WRITE32_IN_BUFFER_MAXNUM_MCDI2 253
  3840. /* MC_CMD_CSR_WRITE32_OUT msgresponse */
  3841. #define MC_CMD_CSR_WRITE32_OUT_LEN 4
  3842. #define MC_CMD_CSR_WRITE32_OUT_STATUS_OFST 0
  3843. #define MC_CMD_CSR_WRITE32_OUT_STATUS_LEN 4
  3844. /***********************************/
  3845. /* MC_CMD_HP
  3846. * These commands are used for HP related features. They are grouped under one
  3847. * MCDI command to avoid creating too many MCDI commands.
  3848. */
  3849. #define MC_CMD_HP 0x54
  3850. #undef MC_CMD_0x54_PRIVILEGE_CTG
  3851. #define MC_CMD_0x54_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3852. /* MC_CMD_HP_IN msgrequest */
  3853. #define MC_CMD_HP_IN_LEN 16
  3854. /* HP OCSD sub-command. When address is not NULL, request activation of OCSD at
  3855. * the specified address with the specified interval.When address is NULL,
  3856. * INTERVAL is interpreted as a command: 0: stop OCSD / 1: Report OCSD current
  3857. * state / 2: (debug) Show temperature reported by one of the supported
  3858. * sensors.
  3859. */
  3860. #define MC_CMD_HP_IN_SUBCMD_OFST 0
  3861. #define MC_CMD_HP_IN_SUBCMD_LEN 4
  3862. /* enum: OCSD (Option Card Sensor Data) sub-command. */
  3863. #define MC_CMD_HP_IN_OCSD_SUBCMD 0x0
  3864. /* enum: Last known valid HP sub-command. */
  3865. #define MC_CMD_HP_IN_LAST_SUBCMD 0x0
  3866. /* The address to the array of sensor fields. (Or NULL to use a sub-command.)
  3867. */
  3868. #define MC_CMD_HP_IN_OCSD_ADDR_OFST 4
  3869. #define MC_CMD_HP_IN_OCSD_ADDR_LEN 8
  3870. #define MC_CMD_HP_IN_OCSD_ADDR_LO_OFST 4
  3871. #define MC_CMD_HP_IN_OCSD_ADDR_LO_LEN 4
  3872. #define MC_CMD_HP_IN_OCSD_ADDR_LO_LBN 32
  3873. #define MC_CMD_HP_IN_OCSD_ADDR_LO_WIDTH 32
  3874. #define MC_CMD_HP_IN_OCSD_ADDR_HI_OFST 8
  3875. #define MC_CMD_HP_IN_OCSD_ADDR_HI_LEN 4
  3876. #define MC_CMD_HP_IN_OCSD_ADDR_HI_LBN 64
  3877. #define MC_CMD_HP_IN_OCSD_ADDR_HI_WIDTH 32
  3878. /* The requested update interval, in seconds. (Or the sub-command if ADDR is
  3879. * NULL.)
  3880. */
  3881. #define MC_CMD_HP_IN_OCSD_INTERVAL_OFST 12
  3882. #define MC_CMD_HP_IN_OCSD_INTERVAL_LEN 4
  3883. /* MC_CMD_HP_OUT msgresponse */
  3884. #define MC_CMD_HP_OUT_LEN 4
  3885. #define MC_CMD_HP_OUT_OCSD_STATUS_OFST 0
  3886. #define MC_CMD_HP_OUT_OCSD_STATUS_LEN 4
  3887. /* enum: OCSD stopped for this card. */
  3888. #define MC_CMD_HP_OUT_OCSD_STOPPED 0x1
  3889. /* enum: OCSD was successfully started with the address provided. */
  3890. #define MC_CMD_HP_OUT_OCSD_STARTED 0x2
  3891. /* enum: OCSD was already started for this card. */
  3892. #define MC_CMD_HP_OUT_OCSD_ALREADY_STARTED 0x3
  3893. /***********************************/
  3894. /* MC_CMD_STACKINFO
  3895. * Get stack information.
  3896. */
  3897. #define MC_CMD_STACKINFO 0xf
  3898. #undef MC_CMD_0xf_PRIVILEGE_CTG
  3899. #define MC_CMD_0xf_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3900. /* MC_CMD_STACKINFO_IN msgrequest */
  3901. #define MC_CMD_STACKINFO_IN_LEN 0
  3902. /* MC_CMD_STACKINFO_OUT msgresponse */
  3903. #define MC_CMD_STACKINFO_OUT_LENMIN 12
  3904. #define MC_CMD_STACKINFO_OUT_LENMAX 252
  3905. #define MC_CMD_STACKINFO_OUT_LENMAX_MCDI2 1020
  3906. #define MC_CMD_STACKINFO_OUT_LEN(num) (0+12*(num))
  3907. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_NUM(len) (((len)-0)/12)
  3908. /* (thread ptr, stack size, free space) for each thread in system */
  3909. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_OFST 0
  3910. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_LEN 12
  3911. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MINNUM 1
  3912. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM 21
  3913. #define MC_CMD_STACKINFO_OUT_THREAD_INFO_MAXNUM_MCDI2 85
  3914. /***********************************/
  3915. /* MC_CMD_MDIO_READ
  3916. * MDIO register read.
  3917. */
  3918. #define MC_CMD_MDIO_READ 0x10
  3919. #undef MC_CMD_0x10_PRIVILEGE_CTG
  3920. #define MC_CMD_0x10_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  3921. /* MC_CMD_MDIO_READ_IN msgrequest */
  3922. #define MC_CMD_MDIO_READ_IN_LEN 16
  3923. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  3924. * external devices.
  3925. */
  3926. #define MC_CMD_MDIO_READ_IN_BUS_OFST 0
  3927. #define MC_CMD_MDIO_READ_IN_BUS_LEN 4
  3928. /* enum: Internal. */
  3929. #define MC_CMD_MDIO_BUS_INTERNAL 0x0
  3930. /* enum: External. */
  3931. #define MC_CMD_MDIO_BUS_EXTERNAL 0x1
  3932. /* Port address */
  3933. #define MC_CMD_MDIO_READ_IN_PRTAD_OFST 4
  3934. #define MC_CMD_MDIO_READ_IN_PRTAD_LEN 4
  3935. /* Device Address or clause 22. */
  3936. #define MC_CMD_MDIO_READ_IN_DEVAD_OFST 8
  3937. #define MC_CMD_MDIO_READ_IN_DEVAD_LEN 4
  3938. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  3939. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  3940. */
  3941. #define MC_CMD_MDIO_CLAUSE22 0x20
  3942. /* Address */
  3943. #define MC_CMD_MDIO_READ_IN_ADDR_OFST 12
  3944. #define MC_CMD_MDIO_READ_IN_ADDR_LEN 4
  3945. /* MC_CMD_MDIO_READ_OUT msgresponse */
  3946. #define MC_CMD_MDIO_READ_OUT_LEN 8
  3947. /* Value */
  3948. #define MC_CMD_MDIO_READ_OUT_VALUE_OFST 0
  3949. #define MC_CMD_MDIO_READ_OUT_VALUE_LEN 4
  3950. /* Status the MDIO commands return the raw status bits from the MDIO block. A
  3951. * "good" transaction should have the DONE bit set and all other bits clear.
  3952. */
  3953. #define MC_CMD_MDIO_READ_OUT_STATUS_OFST 4
  3954. #define MC_CMD_MDIO_READ_OUT_STATUS_LEN 4
  3955. /* enum: Good. */
  3956. #define MC_CMD_MDIO_STATUS_GOOD 0x8
  3957. /***********************************/
  3958. /* MC_CMD_MDIO_WRITE
  3959. * MDIO register write.
  3960. */
  3961. #define MC_CMD_MDIO_WRITE 0x11
  3962. #undef MC_CMD_0x11_PRIVILEGE_CTG
  3963. #define MC_CMD_0x11_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  3964. /* MC_CMD_MDIO_WRITE_IN msgrequest */
  3965. #define MC_CMD_MDIO_WRITE_IN_LEN 20
  3966. /* Bus number; there are two MDIO buses: one for the internal PHY, and one for
  3967. * external devices.
  3968. */
  3969. #define MC_CMD_MDIO_WRITE_IN_BUS_OFST 0
  3970. #define MC_CMD_MDIO_WRITE_IN_BUS_LEN 4
  3971. /* enum: Internal. */
  3972. /* MC_CMD_MDIO_BUS_INTERNAL 0x0 */
  3973. /* enum: External. */
  3974. /* MC_CMD_MDIO_BUS_EXTERNAL 0x1 */
  3975. /* Port address */
  3976. #define MC_CMD_MDIO_WRITE_IN_PRTAD_OFST 4
  3977. #define MC_CMD_MDIO_WRITE_IN_PRTAD_LEN 4
  3978. /* Device Address or clause 22. */
  3979. #define MC_CMD_MDIO_WRITE_IN_DEVAD_OFST 8
  3980. #define MC_CMD_MDIO_WRITE_IN_DEVAD_LEN 4
  3981. /* enum: By default all the MCDI MDIO operations perform clause45 mode. If you
  3982. * want to use clause22 then set DEVAD = MC_CMD_MDIO_CLAUSE22.
  3983. */
  3984. /* MC_CMD_MDIO_CLAUSE22 0x20 */
  3985. /* Address */
  3986. #define MC_CMD_MDIO_WRITE_IN_ADDR_OFST 12
  3987. #define MC_CMD_MDIO_WRITE_IN_ADDR_LEN 4
  3988. /* Value */
  3989. #define MC_CMD_MDIO_WRITE_IN_VALUE_OFST 16
  3990. #define MC_CMD_MDIO_WRITE_IN_VALUE_LEN 4
  3991. /* MC_CMD_MDIO_WRITE_OUT msgresponse */
  3992. #define MC_CMD_MDIO_WRITE_OUT_LEN 4
  3993. /* Status; the MDIO commands return the raw status bits from the MDIO block. A
  3994. * "good" transaction should have the DONE bit set and all other bits clear.
  3995. */
  3996. #define MC_CMD_MDIO_WRITE_OUT_STATUS_OFST 0
  3997. #define MC_CMD_MDIO_WRITE_OUT_STATUS_LEN 4
  3998. /* enum: Good. */
  3999. /* MC_CMD_MDIO_STATUS_GOOD 0x8 */
  4000. /***********************************/
  4001. /* MC_CMD_DBI_WRITE
  4002. * Write DBI register(s).
  4003. */
  4004. #define MC_CMD_DBI_WRITE 0x12
  4005. #undef MC_CMD_0x12_PRIVILEGE_CTG
  4006. #define MC_CMD_0x12_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  4007. /* MC_CMD_DBI_WRITE_IN msgrequest */
  4008. #define MC_CMD_DBI_WRITE_IN_LENMIN 12
  4009. #define MC_CMD_DBI_WRITE_IN_LENMAX 252
  4010. #define MC_CMD_DBI_WRITE_IN_LENMAX_MCDI2 1020
  4011. #define MC_CMD_DBI_WRITE_IN_LEN(num) (0+12*(num))
  4012. #define MC_CMD_DBI_WRITE_IN_DBIWROP_NUM(len) (((len)-0)/12)
  4013. /* Each write op consists of an address (offset 0), byte enable/VF/CS2 (offset
  4014. * 32) and value (offset 64). See MC_CMD_DBIWROP_TYPEDEF.
  4015. */
  4016. #define MC_CMD_DBI_WRITE_IN_DBIWROP_OFST 0
  4017. #define MC_CMD_DBI_WRITE_IN_DBIWROP_LEN 12
  4018. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MINNUM 1
  4019. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM 21
  4020. #define MC_CMD_DBI_WRITE_IN_DBIWROP_MAXNUM_MCDI2 85
  4021. /* MC_CMD_DBI_WRITE_OUT msgresponse */
  4022. #define MC_CMD_DBI_WRITE_OUT_LEN 0
  4023. /* MC_CMD_DBIWROP_TYPEDEF structuredef */
  4024. #define MC_CMD_DBIWROP_TYPEDEF_LEN 12
  4025. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_OFST 0
  4026. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LEN 4
  4027. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_LBN 0
  4028. #define MC_CMD_DBIWROP_TYPEDEF_ADDRESS_WIDTH 32
  4029. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_OFST 4
  4030. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LEN 4
  4031. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_OFST 4
  4032. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_LBN 16
  4033. #define MC_CMD_DBIWROP_TYPEDEF_VF_NUM_WIDTH 16
  4034. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_OFST 4
  4035. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_LBN 15
  4036. #define MC_CMD_DBIWROP_TYPEDEF_VF_ACTIVE_WIDTH 1
  4037. #define MC_CMD_DBIWROP_TYPEDEF_CS2_OFST 4
  4038. #define MC_CMD_DBIWROP_TYPEDEF_CS2_LBN 14
  4039. #define MC_CMD_DBIWROP_TYPEDEF_CS2_WIDTH 1
  4040. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_LBN 32
  4041. #define MC_CMD_DBIWROP_TYPEDEF_PARMS_WIDTH 32
  4042. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_OFST 8
  4043. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LEN 4
  4044. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_LBN 64
  4045. #define MC_CMD_DBIWROP_TYPEDEF_VALUE_WIDTH 32
  4046. /***********************************/
  4047. /* MC_CMD_PORT_READ32
  4048. * Read a 32-bit register from the indirect port register map. The port to
  4049. * access is implied by the Shared memory channel used.
  4050. */
  4051. #define MC_CMD_PORT_READ32 0x14
  4052. /* MC_CMD_PORT_READ32_IN msgrequest */
  4053. #define MC_CMD_PORT_READ32_IN_LEN 4
  4054. /* Address */
  4055. #define MC_CMD_PORT_READ32_IN_ADDR_OFST 0
  4056. #define MC_CMD_PORT_READ32_IN_ADDR_LEN 4
  4057. /* MC_CMD_PORT_READ32_OUT msgresponse */
  4058. #define MC_CMD_PORT_READ32_OUT_LEN 8
  4059. /* Value */
  4060. #define MC_CMD_PORT_READ32_OUT_VALUE_OFST 0
  4061. #define MC_CMD_PORT_READ32_OUT_VALUE_LEN 4
  4062. /* Status */
  4063. #define MC_CMD_PORT_READ32_OUT_STATUS_OFST 4
  4064. #define MC_CMD_PORT_READ32_OUT_STATUS_LEN 4
  4065. /***********************************/
  4066. /* MC_CMD_PORT_WRITE32
  4067. * Write a 32-bit register to the indirect port register map. The port to
  4068. * access is implied by the Shared memory channel used.
  4069. */
  4070. #define MC_CMD_PORT_WRITE32 0x15
  4071. /* MC_CMD_PORT_WRITE32_IN msgrequest */
  4072. #define MC_CMD_PORT_WRITE32_IN_LEN 8
  4073. /* Address */
  4074. #define MC_CMD_PORT_WRITE32_IN_ADDR_OFST 0
  4075. #define MC_CMD_PORT_WRITE32_IN_ADDR_LEN 4
  4076. /* Value */
  4077. #define MC_CMD_PORT_WRITE32_IN_VALUE_OFST 4
  4078. #define MC_CMD_PORT_WRITE32_IN_VALUE_LEN 4
  4079. /* MC_CMD_PORT_WRITE32_OUT msgresponse */
  4080. #define MC_CMD_PORT_WRITE32_OUT_LEN 4
  4081. /* Status */
  4082. #define MC_CMD_PORT_WRITE32_OUT_STATUS_OFST 0
  4083. #define MC_CMD_PORT_WRITE32_OUT_STATUS_LEN 4
  4084. /***********************************/
  4085. /* MC_CMD_PORT_READ128
  4086. * Read a 128-bit register from the indirect port register map. The port to
  4087. * access is implied by the Shared memory channel used.
  4088. */
  4089. #define MC_CMD_PORT_READ128 0x16
  4090. /* MC_CMD_PORT_READ128_IN msgrequest */
  4091. #define MC_CMD_PORT_READ128_IN_LEN 4
  4092. /* Address */
  4093. #define MC_CMD_PORT_READ128_IN_ADDR_OFST 0
  4094. #define MC_CMD_PORT_READ128_IN_ADDR_LEN 4
  4095. /* MC_CMD_PORT_READ128_OUT msgresponse */
  4096. #define MC_CMD_PORT_READ128_OUT_LEN 20
  4097. /* Value */
  4098. #define MC_CMD_PORT_READ128_OUT_VALUE_OFST 0
  4099. #define MC_CMD_PORT_READ128_OUT_VALUE_LEN 16
  4100. /* Status */
  4101. #define MC_CMD_PORT_READ128_OUT_STATUS_OFST 16
  4102. #define MC_CMD_PORT_READ128_OUT_STATUS_LEN 4
  4103. /***********************************/
  4104. /* MC_CMD_PORT_WRITE128
  4105. * Write a 128-bit register to the indirect port register map. The port to
  4106. * access is implied by the Shared memory channel used.
  4107. */
  4108. #define MC_CMD_PORT_WRITE128 0x17
  4109. /* MC_CMD_PORT_WRITE128_IN msgrequest */
  4110. #define MC_CMD_PORT_WRITE128_IN_LEN 20
  4111. /* Address */
  4112. #define MC_CMD_PORT_WRITE128_IN_ADDR_OFST 0
  4113. #define MC_CMD_PORT_WRITE128_IN_ADDR_LEN 4
  4114. /* Value */
  4115. #define MC_CMD_PORT_WRITE128_IN_VALUE_OFST 4
  4116. #define MC_CMD_PORT_WRITE128_IN_VALUE_LEN 16
  4117. /* MC_CMD_PORT_WRITE128_OUT msgresponse */
  4118. #define MC_CMD_PORT_WRITE128_OUT_LEN 4
  4119. /* Status */
  4120. #define MC_CMD_PORT_WRITE128_OUT_STATUS_OFST 0
  4121. #define MC_CMD_PORT_WRITE128_OUT_STATUS_LEN 4
  4122. /* MC_CMD_CAPABILITIES structuredef */
  4123. #define MC_CMD_CAPABILITIES_LEN 4
  4124. /* Small buf table. */
  4125. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_LBN 0
  4126. #define MC_CMD_CAPABILITIES_SMALL_BUF_TBL_WIDTH 1
  4127. /* Turbo mode (for Maranello). */
  4128. #define MC_CMD_CAPABILITIES_TURBO_LBN 1
  4129. #define MC_CMD_CAPABILITIES_TURBO_WIDTH 1
  4130. /* Turbo mode active (for Maranello). */
  4131. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN 2
  4132. #define MC_CMD_CAPABILITIES_TURBO_ACTIVE_WIDTH 1
  4133. /* PTP offload. */
  4134. #define MC_CMD_CAPABILITIES_PTP_LBN 3
  4135. #define MC_CMD_CAPABILITIES_PTP_WIDTH 1
  4136. /* AOE mode. */
  4137. #define MC_CMD_CAPABILITIES_AOE_LBN 4
  4138. #define MC_CMD_CAPABILITIES_AOE_WIDTH 1
  4139. /* AOE mode active. */
  4140. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_LBN 5
  4141. #define MC_CMD_CAPABILITIES_AOE_ACTIVE_WIDTH 1
  4142. /* AOE mode active. */
  4143. #define MC_CMD_CAPABILITIES_FC_ACTIVE_LBN 6
  4144. #define MC_CMD_CAPABILITIES_FC_ACTIVE_WIDTH 1
  4145. #define MC_CMD_CAPABILITIES_RESERVED_LBN 7
  4146. #define MC_CMD_CAPABILITIES_RESERVED_WIDTH 25
  4147. /***********************************/
  4148. /* MC_CMD_GET_BOARD_CFG
  4149. * Returns the MC firmware configuration structure.
  4150. */
  4151. #define MC_CMD_GET_BOARD_CFG 0x18
  4152. #undef MC_CMD_0x18_PRIVILEGE_CTG
  4153. #define MC_CMD_0x18_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4154. /* MC_CMD_GET_BOARD_CFG_IN msgrequest */
  4155. #define MC_CMD_GET_BOARD_CFG_IN_LEN 0
  4156. /* MC_CMD_GET_BOARD_CFG_OUT msgresponse */
  4157. #define MC_CMD_GET_BOARD_CFG_OUT_LENMIN 96
  4158. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX 136
  4159. #define MC_CMD_GET_BOARD_CFG_OUT_LENMAX_MCDI2 136
  4160. #define MC_CMD_GET_BOARD_CFG_OUT_LEN(num) (72+2*(num))
  4161. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_NUM(len) (((len)-72)/2)
  4162. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_OFST 0
  4163. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_TYPE_LEN 4
  4164. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_OFST 4
  4165. #define MC_CMD_GET_BOARD_CFG_OUT_BOARD_NAME_LEN 32
  4166. /* Capabilities for Siena Port0 (see struct MC_CMD_CAPABILITIES). Unused on
  4167. * EF10 and later (use MC_CMD_GET_CAPABILITIES).
  4168. */
  4169. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_OFST 36
  4170. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT0_LEN 4
  4171. /* Capabilities for Siena Port1 (see struct MC_CMD_CAPABILITIES). Unused on
  4172. * EF10 and later (use MC_CMD_GET_CAPABILITIES).
  4173. */
  4174. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_OFST 40
  4175. #define MC_CMD_GET_BOARD_CFG_OUT_CAPABILITIES_PORT1_LEN 4
  4176. /* Base MAC address for Siena Port0. Unused on EF10 and later (use
  4177. * MC_CMD_GET_MAC_ADDRESSES).
  4178. */
  4179. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_OFST 44
  4180. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT0_LEN 6
  4181. /* Base MAC address for Siena Port1. Unused on EF10 and later (use
  4182. * MC_CMD_GET_MAC_ADDRESSES).
  4183. */
  4184. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_OFST 50
  4185. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_ADDR_BASE_PORT1_LEN 6
  4186. /* Size of MAC address pool for Siena Port0. Unused on EF10 and later (use
  4187. * MC_CMD_GET_MAC_ADDRESSES).
  4188. */
  4189. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_OFST 56
  4190. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT0_LEN 4
  4191. /* Size of MAC address pool for Siena Port1. Unused on EF10 and later (use
  4192. * MC_CMD_GET_MAC_ADDRESSES).
  4193. */
  4194. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_OFST 60
  4195. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_COUNT_PORT1_LEN 4
  4196. /* Increment between addresses in MAC address pool for Siena Port0. Unused on
  4197. * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES).
  4198. */
  4199. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_OFST 64
  4200. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT0_LEN 4
  4201. /* Increment between addresses in MAC address pool for Siena Port1. Unused on
  4202. * EF10 and later (use MC_CMD_GET_MAC_ADDRESSES).
  4203. */
  4204. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_OFST 68
  4205. #define MC_CMD_GET_BOARD_CFG_OUT_MAC_STRIDE_PORT1_LEN 4
  4206. /* Siena only. This field contains a 16-bit value for each of the types of
  4207. * NVRAM area. The values are defined in the firmware/mc/platform/.c file for a
  4208. * specific board type, but otherwise have no meaning to the MC; they are used
  4209. * by the driver to manage selection of appropriate firmware updates. Unused on
  4210. * EF10 and later (use MC_CMD_NVRAM_METADATA).
  4211. */
  4212. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_OFST 72
  4213. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_LEN 2
  4214. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MINNUM 12
  4215. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM 32
  4216. #define MC_CMD_GET_BOARD_CFG_OUT_FW_SUBTYPE_LIST_MAXNUM_MCDI2 32
  4217. /***********************************/
  4218. /* MC_CMD_DBI_READX
  4219. * Read DBI register(s) -- extended functionality
  4220. */
  4221. #define MC_CMD_DBI_READX 0x19
  4222. #undef MC_CMD_0x19_PRIVILEGE_CTG
  4223. #define MC_CMD_0x19_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  4224. /* MC_CMD_DBI_READX_IN msgrequest */
  4225. #define MC_CMD_DBI_READX_IN_LENMIN 8
  4226. #define MC_CMD_DBI_READX_IN_LENMAX 248
  4227. #define MC_CMD_DBI_READX_IN_LENMAX_MCDI2 1016
  4228. #define MC_CMD_DBI_READX_IN_LEN(num) (0+8*(num))
  4229. #define MC_CMD_DBI_READX_IN_DBIRDOP_NUM(len) (((len)-0)/8)
  4230. /* Each Read op consists of an address (offset 0), VF/CS2) */
  4231. #define MC_CMD_DBI_READX_IN_DBIRDOP_OFST 0
  4232. #define MC_CMD_DBI_READX_IN_DBIRDOP_LEN 8
  4233. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_OFST 0
  4234. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_LEN 4
  4235. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_LBN 0
  4236. #define MC_CMD_DBI_READX_IN_DBIRDOP_LO_WIDTH 32
  4237. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_OFST 4
  4238. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_LEN 4
  4239. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_LBN 32
  4240. #define MC_CMD_DBI_READX_IN_DBIRDOP_HI_WIDTH 32
  4241. #define MC_CMD_DBI_READX_IN_DBIRDOP_MINNUM 1
  4242. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM 31
  4243. #define MC_CMD_DBI_READX_IN_DBIRDOP_MAXNUM_MCDI2 127
  4244. /* MC_CMD_DBI_READX_OUT msgresponse */
  4245. #define MC_CMD_DBI_READX_OUT_LENMIN 4
  4246. #define MC_CMD_DBI_READX_OUT_LENMAX 252
  4247. #define MC_CMD_DBI_READX_OUT_LENMAX_MCDI2 1020
  4248. #define MC_CMD_DBI_READX_OUT_LEN(num) (0+4*(num))
  4249. #define MC_CMD_DBI_READX_OUT_VALUE_NUM(len) (((len)-0)/4)
  4250. /* Value */
  4251. #define MC_CMD_DBI_READX_OUT_VALUE_OFST 0
  4252. #define MC_CMD_DBI_READX_OUT_VALUE_LEN 4
  4253. #define MC_CMD_DBI_READX_OUT_VALUE_MINNUM 1
  4254. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM 63
  4255. #define MC_CMD_DBI_READX_OUT_VALUE_MAXNUM_MCDI2 255
  4256. /* MC_CMD_DBIRDOP_TYPEDEF structuredef */
  4257. #define MC_CMD_DBIRDOP_TYPEDEF_LEN 8
  4258. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_OFST 0
  4259. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LEN 4
  4260. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_LBN 0
  4261. #define MC_CMD_DBIRDOP_TYPEDEF_ADDRESS_WIDTH 32
  4262. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_OFST 4
  4263. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LEN 4
  4264. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_OFST 4
  4265. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_LBN 16
  4266. #define MC_CMD_DBIRDOP_TYPEDEF_VF_NUM_WIDTH 16
  4267. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_OFST 4
  4268. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_LBN 15
  4269. #define MC_CMD_DBIRDOP_TYPEDEF_VF_ACTIVE_WIDTH 1
  4270. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_OFST 4
  4271. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_LBN 14
  4272. #define MC_CMD_DBIRDOP_TYPEDEF_CS2_WIDTH 1
  4273. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_LBN 32
  4274. #define MC_CMD_DBIRDOP_TYPEDEF_PARMS_WIDTH 32
  4275. /***********************************/
  4276. /* MC_CMD_SET_RAND_SEED
  4277. * Set the 16byte seed for the MC pseudo-random generator.
  4278. */
  4279. #define MC_CMD_SET_RAND_SEED 0x1a
  4280. #undef MC_CMD_0x1a_PRIVILEGE_CTG
  4281. #define MC_CMD_0x1a_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  4282. /* MC_CMD_SET_RAND_SEED_IN msgrequest */
  4283. #define MC_CMD_SET_RAND_SEED_IN_LEN 16
  4284. /* Seed value. */
  4285. #define MC_CMD_SET_RAND_SEED_IN_SEED_OFST 0
  4286. #define MC_CMD_SET_RAND_SEED_IN_SEED_LEN 16
  4287. /* MC_CMD_SET_RAND_SEED_OUT msgresponse */
  4288. #define MC_CMD_SET_RAND_SEED_OUT_LEN 0
  4289. /***********************************/
  4290. /* MC_CMD_LTSSM_HIST
  4291. * Retrieve the history of the LTSSM, if the build supports it.
  4292. */
  4293. #define MC_CMD_LTSSM_HIST 0x1b
  4294. /* MC_CMD_LTSSM_HIST_IN msgrequest */
  4295. #define MC_CMD_LTSSM_HIST_IN_LEN 0
  4296. /* MC_CMD_LTSSM_HIST_OUT msgresponse */
  4297. #define MC_CMD_LTSSM_HIST_OUT_LENMIN 0
  4298. #define MC_CMD_LTSSM_HIST_OUT_LENMAX 252
  4299. #define MC_CMD_LTSSM_HIST_OUT_LENMAX_MCDI2 1020
  4300. #define MC_CMD_LTSSM_HIST_OUT_LEN(num) (0+4*(num))
  4301. #define MC_CMD_LTSSM_HIST_OUT_DATA_NUM(len) (((len)-0)/4)
  4302. /* variable number of LTSSM values, as bytes. The history is read-to-clear. */
  4303. #define MC_CMD_LTSSM_HIST_OUT_DATA_OFST 0
  4304. #define MC_CMD_LTSSM_HIST_OUT_DATA_LEN 4
  4305. #define MC_CMD_LTSSM_HIST_OUT_DATA_MINNUM 0
  4306. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM 63
  4307. #define MC_CMD_LTSSM_HIST_OUT_DATA_MAXNUM_MCDI2 255
  4308. /***********************************/
  4309. /* MC_CMD_DRV_ATTACH
  4310. * Inform MCPU that this port is managed on the host (i.e. driver active). For
  4311. * Huntington, also request the preferred datapath firmware to use if possible
  4312. * (it may not be possible for this request to be fulfilled; the driver must
  4313. * issue a subsequent MC_CMD_GET_CAPABILITIES command to determine which
  4314. * features are actually available). The FIRMWARE_ID field is ignored by older
  4315. * platforms.
  4316. */
  4317. #define MC_CMD_DRV_ATTACH 0x1c
  4318. #undef MC_CMD_0x1c_PRIVILEGE_CTG
  4319. #define MC_CMD_0x1c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4320. /* MC_CMD_DRV_ATTACH_IN msgrequest */
  4321. #define MC_CMD_DRV_ATTACH_IN_LEN 12
  4322. /* new state to set if UPDATE=1 */
  4323. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_OFST 0
  4324. #define MC_CMD_DRV_ATTACH_IN_NEW_STATE_LEN 4
  4325. #define MC_CMD_DRV_ATTACH_OFST 0
  4326. #define MC_CMD_DRV_ATTACH_LBN 0
  4327. #define MC_CMD_DRV_ATTACH_WIDTH 1
  4328. #define MC_CMD_DRV_ATTACH_IN_ATTACH_OFST 0
  4329. #define MC_CMD_DRV_ATTACH_IN_ATTACH_LBN 0
  4330. #define MC_CMD_DRV_ATTACH_IN_ATTACH_WIDTH 1
  4331. #define MC_CMD_DRV_PREBOOT_OFST 0
  4332. #define MC_CMD_DRV_PREBOOT_LBN 1
  4333. #define MC_CMD_DRV_PREBOOT_WIDTH 1
  4334. #define MC_CMD_DRV_ATTACH_IN_PREBOOT_OFST 0
  4335. #define MC_CMD_DRV_ATTACH_IN_PREBOOT_LBN 1
  4336. #define MC_CMD_DRV_ATTACH_IN_PREBOOT_WIDTH 1
  4337. #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_OFST 0
  4338. #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_LBN 2
  4339. #define MC_CMD_DRV_ATTACH_IN_SUBVARIANT_AWARE_WIDTH 1
  4340. #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_OFST 0
  4341. #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_LBN 3
  4342. #define MC_CMD_DRV_ATTACH_IN_WANT_VI_SPREADING_WIDTH 1
  4343. #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_OFST 0
  4344. #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_LBN 4
  4345. #define MC_CMD_DRV_ATTACH_IN_WANT_V2_LINKCHANGES_WIDTH 1
  4346. #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_OFST 0
  4347. #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_LBN 5
  4348. #define MC_CMD_DRV_ATTACH_IN_WANT_RX_VI_SPREADING_INHIBIT_WIDTH 1
  4349. #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_OFST 0
  4350. #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_LBN 5
  4351. #define MC_CMD_DRV_ATTACH_IN_WANT_TX_ONLY_SPREADING_WIDTH 1
  4352. /* 1 to set new state, or 0 to just report the existing state */
  4353. #define MC_CMD_DRV_ATTACH_IN_UPDATE_OFST 4
  4354. #define MC_CMD_DRV_ATTACH_IN_UPDATE_LEN 4
  4355. /* preferred datapath firmware (for Huntington; ignored for Siena) */
  4356. #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_OFST 8
  4357. #define MC_CMD_DRV_ATTACH_IN_FIRMWARE_ID_LEN 4
  4358. /* enum: Prefer to use full featured firmware */
  4359. #define MC_CMD_FW_FULL_FEATURED 0x0
  4360. /* enum: Prefer to use firmware with fewer features but lower latency */
  4361. #define MC_CMD_FW_LOW_LATENCY 0x1
  4362. /* enum: Prefer to use firmware for SolarCapture packed stream mode */
  4363. #define MC_CMD_FW_PACKED_STREAM 0x2
  4364. /* enum: Prefer to use firmware with fewer features and simpler TX event
  4365. * batching but higher TX packet rate
  4366. */
  4367. #define MC_CMD_FW_HIGH_TX_RATE 0x3
  4368. /* enum: Reserved value */
  4369. #define MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4
  4370. /* enum: Prefer to use firmware with additional "rules engine" filtering
  4371. * support
  4372. */
  4373. #define MC_CMD_FW_RULES_ENGINE 0x5
  4374. /* enum: Prefer to use firmware with additional DPDK support */
  4375. #define MC_CMD_FW_DPDK 0x6
  4376. /* enum: Prefer to use "l3xudp" custom datapath firmware (see SF-119495-PD and
  4377. * bug69716)
  4378. */
  4379. #define MC_CMD_FW_L3XUDP 0x7
  4380. /* enum: Requests that the MC keep whatever datapath firmware is currently
  4381. * running. It's used for test purposes, where we want to be able to shmboot
  4382. * special test firmware variants. This option is only recognised in eftest
  4383. * (i.e. non-production) builds.
  4384. */
  4385. #define MC_CMD_FW_KEEP_CURRENT_EFTEST_ONLY 0xfffffffe
  4386. /* enum: Only this option is allowed for non-admin functions */
  4387. #define MC_CMD_FW_DONT_CARE 0xffffffff
  4388. /* MC_CMD_DRV_ATTACH_IN_V2 msgrequest: Updated DRV_ATTACH to include driver
  4389. * version
  4390. */
  4391. #define MC_CMD_DRV_ATTACH_IN_V2_LEN 32
  4392. /* new state to set if UPDATE=1 */
  4393. #define MC_CMD_DRV_ATTACH_IN_V2_NEW_STATE_OFST 0
  4394. #define MC_CMD_DRV_ATTACH_IN_V2_NEW_STATE_LEN 4
  4395. /* MC_CMD_DRV_ATTACH_OFST 0 */
  4396. /* MC_CMD_DRV_ATTACH_LBN 0 */
  4397. /* MC_CMD_DRV_ATTACH_WIDTH 1 */
  4398. #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_OFST 0
  4399. #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_LBN 0
  4400. #define MC_CMD_DRV_ATTACH_IN_V2_ATTACH_WIDTH 1
  4401. /* MC_CMD_DRV_PREBOOT_OFST 0 */
  4402. /* MC_CMD_DRV_PREBOOT_LBN 1 */
  4403. /* MC_CMD_DRV_PREBOOT_WIDTH 1 */
  4404. #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_OFST 0
  4405. #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_LBN 1
  4406. #define MC_CMD_DRV_ATTACH_IN_V2_PREBOOT_WIDTH 1
  4407. #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_OFST 0
  4408. #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_LBN 2
  4409. #define MC_CMD_DRV_ATTACH_IN_V2_SUBVARIANT_AWARE_WIDTH 1
  4410. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_OFST 0
  4411. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_LBN 3
  4412. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_VI_SPREADING_WIDTH 1
  4413. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_OFST 0
  4414. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_LBN 4
  4415. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_V2_LINKCHANGES_WIDTH 1
  4416. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_OFST 0
  4417. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_LBN 5
  4418. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_RX_VI_SPREADING_INHIBIT_WIDTH 1
  4419. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_OFST 0
  4420. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_LBN 5
  4421. #define MC_CMD_DRV_ATTACH_IN_V2_WANT_TX_ONLY_SPREADING_WIDTH 1
  4422. /* 1 to set new state, or 0 to just report the existing state */
  4423. #define MC_CMD_DRV_ATTACH_IN_V2_UPDATE_OFST 4
  4424. #define MC_CMD_DRV_ATTACH_IN_V2_UPDATE_LEN 4
  4425. /* preferred datapath firmware (for Huntington; ignored for Siena) */
  4426. #define MC_CMD_DRV_ATTACH_IN_V2_FIRMWARE_ID_OFST 8
  4427. #define MC_CMD_DRV_ATTACH_IN_V2_FIRMWARE_ID_LEN 4
  4428. /* enum: Prefer to use full featured firmware */
  4429. /* MC_CMD_FW_FULL_FEATURED 0x0 */
  4430. /* enum: Prefer to use firmware with fewer features but lower latency */
  4431. /* MC_CMD_FW_LOW_LATENCY 0x1 */
  4432. /* enum: Prefer to use firmware for SolarCapture packed stream mode */
  4433. /* MC_CMD_FW_PACKED_STREAM 0x2 */
  4434. /* enum: Prefer to use firmware with fewer features and simpler TX event
  4435. * batching but higher TX packet rate
  4436. */
  4437. /* MC_CMD_FW_HIGH_TX_RATE 0x3 */
  4438. /* enum: Reserved value */
  4439. /* MC_CMD_FW_PACKED_STREAM_HASH_MODE_1 0x4 */
  4440. /* enum: Prefer to use firmware with additional "rules engine" filtering
  4441. * support
  4442. */
  4443. /* MC_CMD_FW_RULES_ENGINE 0x5 */
  4444. /* enum: Prefer to use firmware with additional DPDK support */
  4445. /* MC_CMD_FW_DPDK 0x6 */
  4446. /* enum: Prefer to use "l3xudp" custom datapath firmware (see SF-119495-PD and
  4447. * bug69716)
  4448. */
  4449. /* MC_CMD_FW_L3XUDP 0x7 */
  4450. /* enum: Requests that the MC keep whatever datapath firmware is currently
  4451. * running. It's used for test purposes, where we want to be able to shmboot
  4452. * special test firmware variants. This option is only recognised in eftest
  4453. * (i.e. non-production) builds.
  4454. */
  4455. /* MC_CMD_FW_KEEP_CURRENT_EFTEST_ONLY 0xfffffffe */
  4456. /* enum: Only this option is allowed for non-admin functions */
  4457. /* MC_CMD_FW_DONT_CARE 0xffffffff */
  4458. /* Version of the driver to be reported by management protocols (e.g. NC-SI)
  4459. * handled by the NIC. This is a zero-terminated ASCII string.
  4460. */
  4461. #define MC_CMD_DRV_ATTACH_IN_V2_DRIVER_VERSION_OFST 12
  4462. #define MC_CMD_DRV_ATTACH_IN_V2_DRIVER_VERSION_LEN 20
  4463. /* MC_CMD_DRV_ATTACH_OUT msgresponse */
  4464. #define MC_CMD_DRV_ATTACH_OUT_LEN 4
  4465. /* previous or existing state, see the bitmask at NEW_STATE */
  4466. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_OFST 0
  4467. #define MC_CMD_DRV_ATTACH_OUT_OLD_STATE_LEN 4
  4468. /* MC_CMD_DRV_ATTACH_EXT_OUT msgresponse */
  4469. #define MC_CMD_DRV_ATTACH_EXT_OUT_LEN 8
  4470. /* previous or existing state, see the bitmask at NEW_STATE */
  4471. #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_OFST 0
  4472. #define MC_CMD_DRV_ATTACH_EXT_OUT_OLD_STATE_LEN 4
  4473. /* Flags associated with this function */
  4474. #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_OFST 4
  4475. #define MC_CMD_DRV_ATTACH_EXT_OUT_FUNC_FLAGS_LEN 4
  4476. /* enum: Labels the lowest-numbered function visible to the OS */
  4477. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_PRIMARY 0x0
  4478. /* enum: The function can control the link state of the physical port it is
  4479. * bound to.
  4480. */
  4481. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_LINKCTRL 0x1
  4482. /* enum: The function can perform privileged operations */
  4483. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TRUSTED 0x2
  4484. /* enum: The function does not have an active port associated with it. The port
  4485. * refers to the Sorrento external FPGA port.
  4486. */
  4487. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_NO_ACTIVE_PORT 0x3
  4488. /* enum: If set, indicates that VI spreading is currently enabled. Will always
  4489. * indicate the current state, regardless of the value in the WANT_VI_SPREADING
  4490. * input.
  4491. */
  4492. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_VI_SPREADING_ENABLED 0x4
  4493. /* enum: Used during development only. Should no longer be used. */
  4494. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_RX_VI_SPREADING_INHIBITED 0x5
  4495. /* enum: If set, indicates that TX only spreading is enabled. Even-numbered
  4496. * TXQs will use one engine, and odd-numbered TXQs will use the other. This
  4497. * also has the effect that only even-numbered RXQs will receive traffic.
  4498. */
  4499. #define MC_CMD_DRV_ATTACH_EXT_OUT_FLAG_TX_ONLY_VI_SPREADING_ENABLED 0x5
  4500. /***********************************/
  4501. /* MC_CMD_SHMUART
  4502. * Route UART output to circular buffer in shared memory instead.
  4503. */
  4504. #define MC_CMD_SHMUART 0x1f
  4505. /* MC_CMD_SHMUART_IN msgrequest */
  4506. #define MC_CMD_SHMUART_IN_LEN 4
  4507. /* ??? */
  4508. #define MC_CMD_SHMUART_IN_FLAG_OFST 0
  4509. #define MC_CMD_SHMUART_IN_FLAG_LEN 4
  4510. /* MC_CMD_SHMUART_OUT msgresponse */
  4511. #define MC_CMD_SHMUART_OUT_LEN 0
  4512. /***********************************/
  4513. /* MC_CMD_PORT_RESET
  4514. * Generic per-port reset. There is no equivalent for per-board reset. Locks
  4515. * required: None; Return code: 0, ETIME. NOTE: This command is deprecated -
  4516. * use MC_CMD_ENTITY_RESET instead.
  4517. */
  4518. #define MC_CMD_PORT_RESET 0x20
  4519. #undef MC_CMD_0x20_PRIVILEGE_CTG
  4520. #define MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4521. /* MC_CMD_PORT_RESET_IN msgrequest */
  4522. #define MC_CMD_PORT_RESET_IN_LEN 0
  4523. /* MC_CMD_PORT_RESET_OUT msgresponse */
  4524. #define MC_CMD_PORT_RESET_OUT_LEN 0
  4525. /***********************************/
  4526. /* MC_CMD_ENTITY_RESET
  4527. * Generic per-resource reset. There is no equivalent for per-board reset.
  4528. * Locks required: None; Return code: 0, ETIME. NOTE: This command is an
  4529. * extended version of the deprecated MC_CMD_PORT_RESET with added fields.
  4530. */
  4531. #define MC_CMD_ENTITY_RESET 0x20
  4532. /* MC_CMD_0x20_PRIVILEGE_CTG SRIOV_CTG_GENERAL */
  4533. /* MC_CMD_ENTITY_RESET_IN msgrequest */
  4534. #define MC_CMD_ENTITY_RESET_IN_LEN 4
  4535. /* Optional flags field. Omitting this will perform a "legacy" reset action
  4536. * (TBD).
  4537. */
  4538. #define MC_CMD_ENTITY_RESET_IN_FLAG_OFST 0
  4539. #define MC_CMD_ENTITY_RESET_IN_FLAG_LEN 4
  4540. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_OFST 0
  4541. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_LBN 0
  4542. #define MC_CMD_ENTITY_RESET_IN_FUNCTION_RESOURCE_RESET_WIDTH 1
  4543. /* MC_CMD_ENTITY_RESET_OUT msgresponse */
  4544. #define MC_CMD_ENTITY_RESET_OUT_LEN 0
  4545. /***********************************/
  4546. /* MC_CMD_PCIE_CREDITS
  4547. * Read instantaneous and minimum flow control thresholds.
  4548. */
  4549. #define MC_CMD_PCIE_CREDITS 0x21
  4550. /* MC_CMD_PCIE_CREDITS_IN msgrequest */
  4551. #define MC_CMD_PCIE_CREDITS_IN_LEN 8
  4552. /* poll period. 0 is disabled */
  4553. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_OFST 0
  4554. #define MC_CMD_PCIE_CREDITS_IN_POLL_PERIOD_LEN 4
  4555. /* wipe statistics */
  4556. #define MC_CMD_PCIE_CREDITS_IN_WIPE_OFST 4
  4557. #define MC_CMD_PCIE_CREDITS_IN_WIPE_LEN 4
  4558. /* MC_CMD_PCIE_CREDITS_OUT msgresponse */
  4559. #define MC_CMD_PCIE_CREDITS_OUT_LEN 16
  4560. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_OFST 0
  4561. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_HDR_LEN 2
  4562. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_OFST 2
  4563. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_P_DATA_LEN 2
  4564. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_OFST 4
  4565. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_HDR_LEN 2
  4566. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_OFST 6
  4567. #define MC_CMD_PCIE_CREDITS_OUT_CURRENT_NP_DATA_LEN 2
  4568. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_OFST 8
  4569. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_HDR_LEN 2
  4570. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_OFST 10
  4571. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_P_DATA_LEN 2
  4572. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_OFST 12
  4573. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_HDR_LEN 2
  4574. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_OFST 14
  4575. #define MC_CMD_PCIE_CREDITS_OUT_MINIMUM_NP_DATA_LEN 2
  4576. /***********************************/
  4577. /* MC_CMD_RXD_MONITOR
  4578. * Get histogram of RX queue fill level.
  4579. */
  4580. #define MC_CMD_RXD_MONITOR 0x22
  4581. /* MC_CMD_RXD_MONITOR_IN msgrequest */
  4582. #define MC_CMD_RXD_MONITOR_IN_LEN 12
  4583. #define MC_CMD_RXD_MONITOR_IN_QID_OFST 0
  4584. #define MC_CMD_RXD_MONITOR_IN_QID_LEN 4
  4585. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_OFST 4
  4586. #define MC_CMD_RXD_MONITOR_IN_POLL_PERIOD_LEN 4
  4587. #define MC_CMD_RXD_MONITOR_IN_WIPE_OFST 8
  4588. #define MC_CMD_RXD_MONITOR_IN_WIPE_LEN 4
  4589. /* MC_CMD_RXD_MONITOR_OUT msgresponse */
  4590. #define MC_CMD_RXD_MONITOR_OUT_LEN 80
  4591. #define MC_CMD_RXD_MONITOR_OUT_QID_OFST 0
  4592. #define MC_CMD_RXD_MONITOR_OUT_QID_LEN 4
  4593. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_OFST 4
  4594. #define MC_CMD_RXD_MONITOR_OUT_RING_FILL_LEN 4
  4595. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_OFST 8
  4596. #define MC_CMD_RXD_MONITOR_OUT_CACHE_FILL_LEN 4
  4597. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_OFST 12
  4598. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_1_LEN 4
  4599. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_OFST 16
  4600. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_2_LEN 4
  4601. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_OFST 20
  4602. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_4_LEN 4
  4603. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_OFST 24
  4604. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_8_LEN 4
  4605. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_OFST 28
  4606. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_16_LEN 4
  4607. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_OFST 32
  4608. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_32_LEN 4
  4609. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_OFST 36
  4610. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_64_LEN 4
  4611. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_OFST 40
  4612. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_128_LEN 4
  4613. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_OFST 44
  4614. #define MC_CMD_RXD_MONITOR_OUT_RING_LT_256_LEN 4
  4615. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_OFST 48
  4616. #define MC_CMD_RXD_MONITOR_OUT_RING_GE_256_LEN 4
  4617. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_OFST 52
  4618. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_1_LEN 4
  4619. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_OFST 56
  4620. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_2_LEN 4
  4621. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_OFST 60
  4622. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_4_LEN 4
  4623. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_OFST 64
  4624. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_8_LEN 4
  4625. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_OFST 68
  4626. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_16_LEN 4
  4627. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_OFST 72
  4628. #define MC_CMD_RXD_MONITOR_OUT_CACHE_LT_32_LEN 4
  4629. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_OFST 76
  4630. #define MC_CMD_RXD_MONITOR_OUT_CACHE_GE_32_LEN 4
  4631. /***********************************/
  4632. /* MC_CMD_PUTS
  4633. * Copy the given ASCII string out onto UART and/or out of the network port.
  4634. */
  4635. #define MC_CMD_PUTS 0x23
  4636. #undef MC_CMD_0x23_PRIVILEGE_CTG
  4637. #define MC_CMD_0x23_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  4638. /* MC_CMD_PUTS_IN msgrequest */
  4639. #define MC_CMD_PUTS_IN_LENMIN 13
  4640. #define MC_CMD_PUTS_IN_LENMAX 252
  4641. #define MC_CMD_PUTS_IN_LENMAX_MCDI2 1020
  4642. #define MC_CMD_PUTS_IN_LEN(num) (12+1*(num))
  4643. #define MC_CMD_PUTS_IN_STRING_NUM(len) (((len)-12)/1)
  4644. #define MC_CMD_PUTS_IN_DEST_OFST 0
  4645. #define MC_CMD_PUTS_IN_DEST_LEN 4
  4646. #define MC_CMD_PUTS_IN_UART_OFST 0
  4647. #define MC_CMD_PUTS_IN_UART_LBN 0
  4648. #define MC_CMD_PUTS_IN_UART_WIDTH 1
  4649. #define MC_CMD_PUTS_IN_PORT_OFST 0
  4650. #define MC_CMD_PUTS_IN_PORT_LBN 1
  4651. #define MC_CMD_PUTS_IN_PORT_WIDTH 1
  4652. #define MC_CMD_PUTS_IN_DHOST_OFST 4
  4653. #define MC_CMD_PUTS_IN_DHOST_LEN 6
  4654. #define MC_CMD_PUTS_IN_STRING_OFST 12
  4655. #define MC_CMD_PUTS_IN_STRING_LEN 1
  4656. #define MC_CMD_PUTS_IN_STRING_MINNUM 1
  4657. #define MC_CMD_PUTS_IN_STRING_MAXNUM 240
  4658. #define MC_CMD_PUTS_IN_STRING_MAXNUM_MCDI2 1008
  4659. /* MC_CMD_PUTS_OUT msgresponse */
  4660. #define MC_CMD_PUTS_OUT_LEN 0
  4661. /***********************************/
  4662. /* MC_CMD_GET_PHY_CFG
  4663. * Report PHY configuration. This guarantees to succeed even if the PHY is in a
  4664. * 'zombie' state. Locks required: None
  4665. */
  4666. #define MC_CMD_GET_PHY_CFG 0x24
  4667. #undef MC_CMD_0x24_PRIVILEGE_CTG
  4668. #define MC_CMD_0x24_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  4669. /* MC_CMD_GET_PHY_CFG_IN msgrequest */
  4670. #define MC_CMD_GET_PHY_CFG_IN_LEN 0
  4671. /* MC_CMD_GET_PHY_CFG_OUT msgresponse */
  4672. #define MC_CMD_GET_PHY_CFG_OUT_LEN 72
  4673. /* flags */
  4674. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_OFST 0
  4675. #define MC_CMD_GET_PHY_CFG_OUT_FLAGS_LEN 4
  4676. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_OFST 0
  4677. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_LBN 0
  4678. #define MC_CMD_GET_PHY_CFG_OUT_PRESENT_WIDTH 1
  4679. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_OFST 0
  4680. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_LBN 1
  4681. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_SHORT_WIDTH 1
  4682. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_OFST 0
  4683. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_LBN 2
  4684. #define MC_CMD_GET_PHY_CFG_OUT_BIST_CABLE_LONG_WIDTH 1
  4685. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_OFST 0
  4686. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_LBN 3
  4687. #define MC_CMD_GET_PHY_CFG_OUT_LOWPOWER_WIDTH 1
  4688. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_OFST 0
  4689. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_LBN 4
  4690. #define MC_CMD_GET_PHY_CFG_OUT_POWEROFF_WIDTH 1
  4691. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_OFST 0
  4692. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_LBN 5
  4693. #define MC_CMD_GET_PHY_CFG_OUT_TXDIS_WIDTH 1
  4694. #define MC_CMD_GET_PHY_CFG_OUT_BIST_OFST 0
  4695. #define MC_CMD_GET_PHY_CFG_OUT_BIST_LBN 6
  4696. #define MC_CMD_GET_PHY_CFG_OUT_BIST_WIDTH 1
  4697. /* ?? */
  4698. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_OFST 4
  4699. #define MC_CMD_GET_PHY_CFG_OUT_TYPE_LEN 4
  4700. /* Bitmask of supported capabilities */
  4701. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_OFST 8
  4702. #define MC_CMD_GET_PHY_CFG_OUT_SUPPORTED_CAP_LEN 4
  4703. #define MC_CMD_PHY_CAP_10HDX_OFST 8
  4704. #define MC_CMD_PHY_CAP_10HDX_LBN 1
  4705. #define MC_CMD_PHY_CAP_10HDX_WIDTH 1
  4706. #define MC_CMD_PHY_CAP_10FDX_OFST 8
  4707. #define MC_CMD_PHY_CAP_10FDX_LBN 2
  4708. #define MC_CMD_PHY_CAP_10FDX_WIDTH 1
  4709. #define MC_CMD_PHY_CAP_100HDX_OFST 8
  4710. #define MC_CMD_PHY_CAP_100HDX_LBN 3
  4711. #define MC_CMD_PHY_CAP_100HDX_WIDTH 1
  4712. #define MC_CMD_PHY_CAP_100FDX_OFST 8
  4713. #define MC_CMD_PHY_CAP_100FDX_LBN 4
  4714. #define MC_CMD_PHY_CAP_100FDX_WIDTH 1
  4715. #define MC_CMD_PHY_CAP_1000HDX_OFST 8
  4716. #define MC_CMD_PHY_CAP_1000HDX_LBN 5
  4717. #define MC_CMD_PHY_CAP_1000HDX_WIDTH 1
  4718. #define MC_CMD_PHY_CAP_1000FDX_OFST 8
  4719. #define MC_CMD_PHY_CAP_1000FDX_LBN 6
  4720. #define MC_CMD_PHY_CAP_1000FDX_WIDTH 1
  4721. #define MC_CMD_PHY_CAP_10000FDX_OFST 8
  4722. #define MC_CMD_PHY_CAP_10000FDX_LBN 7
  4723. #define MC_CMD_PHY_CAP_10000FDX_WIDTH 1
  4724. #define MC_CMD_PHY_CAP_PAUSE_OFST 8
  4725. #define MC_CMD_PHY_CAP_PAUSE_LBN 8
  4726. #define MC_CMD_PHY_CAP_PAUSE_WIDTH 1
  4727. #define MC_CMD_PHY_CAP_ASYM_OFST 8
  4728. #define MC_CMD_PHY_CAP_ASYM_LBN 9
  4729. #define MC_CMD_PHY_CAP_ASYM_WIDTH 1
  4730. #define MC_CMD_PHY_CAP_AN_OFST 8
  4731. #define MC_CMD_PHY_CAP_AN_LBN 10
  4732. #define MC_CMD_PHY_CAP_AN_WIDTH 1
  4733. #define MC_CMD_PHY_CAP_40000FDX_OFST 8
  4734. #define MC_CMD_PHY_CAP_40000FDX_LBN 11
  4735. #define MC_CMD_PHY_CAP_40000FDX_WIDTH 1
  4736. #define MC_CMD_PHY_CAP_DDM_OFST 8
  4737. #define MC_CMD_PHY_CAP_DDM_LBN 12
  4738. #define MC_CMD_PHY_CAP_DDM_WIDTH 1
  4739. #define MC_CMD_PHY_CAP_100000FDX_OFST 8
  4740. #define MC_CMD_PHY_CAP_100000FDX_LBN 13
  4741. #define MC_CMD_PHY_CAP_100000FDX_WIDTH 1
  4742. #define MC_CMD_PHY_CAP_25000FDX_OFST 8
  4743. #define MC_CMD_PHY_CAP_25000FDX_LBN 14
  4744. #define MC_CMD_PHY_CAP_25000FDX_WIDTH 1
  4745. #define MC_CMD_PHY_CAP_50000FDX_OFST 8
  4746. #define MC_CMD_PHY_CAP_50000FDX_LBN 15
  4747. #define MC_CMD_PHY_CAP_50000FDX_WIDTH 1
  4748. #define MC_CMD_PHY_CAP_BASER_FEC_OFST 8
  4749. #define MC_CMD_PHY_CAP_BASER_FEC_LBN 16
  4750. #define MC_CMD_PHY_CAP_BASER_FEC_WIDTH 1
  4751. #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_OFST 8
  4752. #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_LBN 17
  4753. #define MC_CMD_PHY_CAP_BASER_FEC_REQUESTED_WIDTH 1
  4754. #define MC_CMD_PHY_CAP_RS_FEC_OFST 8
  4755. #define MC_CMD_PHY_CAP_RS_FEC_LBN 18
  4756. #define MC_CMD_PHY_CAP_RS_FEC_WIDTH 1
  4757. #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_OFST 8
  4758. #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_LBN 19
  4759. #define MC_CMD_PHY_CAP_RS_FEC_REQUESTED_WIDTH 1
  4760. #define MC_CMD_PHY_CAP_25G_BASER_FEC_OFST 8
  4761. #define MC_CMD_PHY_CAP_25G_BASER_FEC_LBN 20
  4762. #define MC_CMD_PHY_CAP_25G_BASER_FEC_WIDTH 1
  4763. #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_OFST 8
  4764. #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_LBN 21
  4765. #define MC_CMD_PHY_CAP_25G_BASER_FEC_REQUESTED_WIDTH 1
  4766. /* ?? */
  4767. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_OFST 12
  4768. #define MC_CMD_GET_PHY_CFG_OUT_CHANNEL_LEN 4
  4769. /* ?? */
  4770. #define MC_CMD_GET_PHY_CFG_OUT_PRT_OFST 16
  4771. #define MC_CMD_GET_PHY_CFG_OUT_PRT_LEN 4
  4772. /* ?? */
  4773. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_OFST 20
  4774. #define MC_CMD_GET_PHY_CFG_OUT_STATS_MASK_LEN 4
  4775. /* ?? */
  4776. #define MC_CMD_GET_PHY_CFG_OUT_NAME_OFST 24
  4777. #define MC_CMD_GET_PHY_CFG_OUT_NAME_LEN 20
  4778. /* ?? */
  4779. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_OFST 44
  4780. #define MC_CMD_GET_PHY_CFG_OUT_MEDIA_TYPE_LEN 4
  4781. /* enum: Xaui. */
  4782. #define MC_CMD_MEDIA_XAUI 0x1
  4783. /* enum: CX4. */
  4784. #define MC_CMD_MEDIA_CX4 0x2
  4785. /* enum: KX4. */
  4786. #define MC_CMD_MEDIA_KX4 0x3
  4787. /* enum: XFP Far. */
  4788. #define MC_CMD_MEDIA_XFP 0x4
  4789. /* enum: SFP+. */
  4790. #define MC_CMD_MEDIA_SFP_PLUS 0x5
  4791. /* enum: 10GBaseT. */
  4792. #define MC_CMD_MEDIA_BASE_T 0x6
  4793. /* enum: QSFP+. */
  4794. #define MC_CMD_MEDIA_QSFP_PLUS 0x7
  4795. /* enum: DSFP. */
  4796. #define MC_CMD_MEDIA_DSFP 0x8
  4797. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_OFST 48
  4798. #define MC_CMD_GET_PHY_CFG_OUT_MMD_MASK_LEN 4
  4799. /* enum: Native clause 22 */
  4800. #define MC_CMD_MMD_CLAUSE22 0x0
  4801. #define MC_CMD_MMD_CLAUSE45_PMAPMD 0x1 /* enum */
  4802. #define MC_CMD_MMD_CLAUSE45_WIS 0x2 /* enum */
  4803. #define MC_CMD_MMD_CLAUSE45_PCS 0x3 /* enum */
  4804. #define MC_CMD_MMD_CLAUSE45_PHYXS 0x4 /* enum */
  4805. #define MC_CMD_MMD_CLAUSE45_DTEXS 0x5 /* enum */
  4806. #define MC_CMD_MMD_CLAUSE45_TC 0x6 /* enum */
  4807. #define MC_CMD_MMD_CLAUSE45_AN 0x7 /* enum */
  4808. /* enum: Clause22 proxied over clause45 by PHY. */
  4809. #define MC_CMD_MMD_CLAUSE45_C22EXT 0x1d
  4810. #define MC_CMD_MMD_CLAUSE45_VEND1 0x1e /* enum */
  4811. #define MC_CMD_MMD_CLAUSE45_VEND2 0x1f /* enum */
  4812. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_OFST 52
  4813. #define MC_CMD_GET_PHY_CFG_OUT_REVISION_LEN 20
  4814. /***********************************/
  4815. /* MC_CMD_START_BIST
  4816. * Start a BIST test on the PHY. Locks required: PHY_LOCK if doing a PHY BIST
  4817. * Return code: 0, EINVAL, EACCES (if PHY_LOCK is not held)
  4818. */
  4819. #define MC_CMD_START_BIST 0x25
  4820. #undef MC_CMD_0x25_PRIVILEGE_CTG
  4821. #define MC_CMD_0x25_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4822. /* MC_CMD_START_BIST_IN msgrequest */
  4823. #define MC_CMD_START_BIST_IN_LEN 4
  4824. /* Type of test. */
  4825. #define MC_CMD_START_BIST_IN_TYPE_OFST 0
  4826. #define MC_CMD_START_BIST_IN_TYPE_LEN 4
  4827. /* enum: Run the PHY's short cable BIST. */
  4828. #define MC_CMD_PHY_BIST_CABLE_SHORT 0x1
  4829. /* enum: Run the PHY's long cable BIST. */
  4830. #define MC_CMD_PHY_BIST_CABLE_LONG 0x2
  4831. /* enum: Run BIST on the currently selected BPX Serdes (XAUI or XFI) . */
  4832. #define MC_CMD_BPX_SERDES_BIST 0x3
  4833. /* enum: Run the MC loopback tests. */
  4834. #define MC_CMD_MC_LOOPBACK_BIST 0x4
  4835. /* enum: Run the PHY's standard BIST. */
  4836. #define MC_CMD_PHY_BIST 0x5
  4837. /* enum: Run MC RAM test. */
  4838. #define MC_CMD_MC_MEM_BIST 0x6
  4839. /* enum: Run Port RAM test. */
  4840. #define MC_CMD_PORT_MEM_BIST 0x7
  4841. /* enum: Run register test. */
  4842. #define MC_CMD_REG_BIST 0x8
  4843. /* MC_CMD_START_BIST_OUT msgresponse */
  4844. #define MC_CMD_START_BIST_OUT_LEN 0
  4845. /***********************************/
  4846. /* MC_CMD_POLL_BIST
  4847. * Poll for BIST completion. Returns a single status code, and optionally some
  4848. * PHY specific bist output. The driver should only consume the BIST output
  4849. * after validating OUTLEN and MC_CMD_GET_PHY_CFG.TYPE. If a driver can't
  4850. * successfully parse the BIST output, it should still respect the pass/Fail in
  4851. * OUT.RESULT. Locks required: PHY_LOCK if doing a PHY BIST. Return code: 0,
  4852. * EACCES (if PHY_LOCK is not held).
  4853. */
  4854. #define MC_CMD_POLL_BIST 0x26
  4855. #undef MC_CMD_0x26_PRIVILEGE_CTG
  4856. #define MC_CMD_0x26_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  4857. /* MC_CMD_POLL_BIST_IN msgrequest */
  4858. #define MC_CMD_POLL_BIST_IN_LEN 0
  4859. /* MC_CMD_POLL_BIST_OUT msgresponse */
  4860. #define MC_CMD_POLL_BIST_OUT_LEN 8
  4861. /* result */
  4862. #define MC_CMD_POLL_BIST_OUT_RESULT_OFST 0
  4863. #define MC_CMD_POLL_BIST_OUT_RESULT_LEN 4
  4864. /* enum: Running. */
  4865. #define MC_CMD_POLL_BIST_RUNNING 0x1
  4866. /* enum: Passed. */
  4867. #define MC_CMD_POLL_BIST_PASSED 0x2
  4868. /* enum: Failed. */
  4869. #define MC_CMD_POLL_BIST_FAILED 0x3
  4870. /* enum: Timed-out. */
  4871. #define MC_CMD_POLL_BIST_TIMEOUT 0x4
  4872. #define MC_CMD_POLL_BIST_OUT_PRIVATE_OFST 4
  4873. #define MC_CMD_POLL_BIST_OUT_PRIVATE_LEN 4
  4874. /* MC_CMD_POLL_BIST_OUT_SFT9001 msgresponse */
  4875. #define MC_CMD_POLL_BIST_OUT_SFT9001_LEN 36
  4876. /* result */
  4877. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  4878. /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */
  4879. /* Enum values, see field(s): */
  4880. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  4881. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_OFST 4
  4882. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_A_LEN 4
  4883. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_OFST 8
  4884. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_B_LEN 4
  4885. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_OFST 12
  4886. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_C_LEN 4
  4887. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_OFST 16
  4888. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_LENGTH_D_LEN 4
  4889. /* Status of each channel A */
  4890. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_OFST 20
  4891. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_A_LEN 4
  4892. /* enum: Ok. */
  4893. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OK 0x1
  4894. /* enum: Open. */
  4895. #define MC_CMD_POLL_BIST_SFT9001_PAIR_OPEN 0x2
  4896. /* enum: Intra-pair short. */
  4897. #define MC_CMD_POLL_BIST_SFT9001_INTRA_PAIR_SHORT 0x3
  4898. /* enum: Inter-pair short. */
  4899. #define MC_CMD_POLL_BIST_SFT9001_INTER_PAIR_SHORT 0x4
  4900. /* enum: Busy. */
  4901. #define MC_CMD_POLL_BIST_SFT9001_PAIR_BUSY 0x9
  4902. /* Status of each channel B */
  4903. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_OFST 24
  4904. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_B_LEN 4
  4905. /* Enum values, see field(s): */
  4906. /* CABLE_STATUS_A */
  4907. /* Status of each channel C */
  4908. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_OFST 28
  4909. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_C_LEN 4
  4910. /* Enum values, see field(s): */
  4911. /* CABLE_STATUS_A */
  4912. /* Status of each channel D */
  4913. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_OFST 32
  4914. #define MC_CMD_POLL_BIST_OUT_SFT9001_CABLE_STATUS_D_LEN 4
  4915. /* Enum values, see field(s): */
  4916. /* CABLE_STATUS_A */
  4917. /* MC_CMD_POLL_BIST_OUT_MRSFP msgresponse */
  4918. #define MC_CMD_POLL_BIST_OUT_MRSFP_LEN 8
  4919. /* result */
  4920. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  4921. /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */
  4922. /* Enum values, see field(s): */
  4923. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  4924. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_OFST 4
  4925. #define MC_CMD_POLL_BIST_OUT_MRSFP_TEST_LEN 4
  4926. /* enum: Complete. */
  4927. #define MC_CMD_POLL_BIST_MRSFP_TEST_COMPLETE 0x0
  4928. /* enum: Bus switch off I2C write. */
  4929. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_WRITE 0x1
  4930. /* enum: Bus switch off I2C no access IO exp. */
  4931. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_IO_EXP 0x2
  4932. /* enum: Bus switch off I2C no access module. */
  4933. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_OFF_I2C_NO_ACCESS_MODULE 0x3
  4934. /* enum: IO exp I2C configure. */
  4935. #define MC_CMD_POLL_BIST_MRSFP_TEST_IO_EXP_I2C_CONFIGURE 0x4
  4936. /* enum: Bus switch I2C no cross talk. */
  4937. #define MC_CMD_POLL_BIST_MRSFP_TEST_BUS_SWITCH_I2C_NO_CROSSTALK 0x5
  4938. /* enum: Module presence. */
  4939. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_PRESENCE 0x6
  4940. /* enum: Module ID I2C access. */
  4941. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_I2C_ACCESS 0x7
  4942. /* enum: Module ID sane value. */
  4943. #define MC_CMD_POLL_BIST_MRSFP_TEST_MODULE_ID_SANE_VALUE 0x8
  4944. /* MC_CMD_POLL_BIST_OUT_MEM msgresponse */
  4945. #define MC_CMD_POLL_BIST_OUT_MEM_LEN 36
  4946. /* result */
  4947. /* MC_CMD_POLL_BIST_OUT_RESULT_OFST 0 */
  4948. /* MC_CMD_POLL_BIST_OUT_RESULT_LEN 4 */
  4949. /* Enum values, see field(s): */
  4950. /* MC_CMD_POLL_BIST_OUT/MC_CMD_POLL_BIST_OUT_RESULT */
  4951. #define MC_CMD_POLL_BIST_OUT_MEM_TEST_OFST 4
  4952. #define MC_CMD_POLL_BIST_OUT_MEM_TEST_LEN 4
  4953. /* enum: Test has completed. */
  4954. #define MC_CMD_POLL_BIST_MEM_COMPLETE 0x0
  4955. /* enum: RAM test - walk ones. */
  4956. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ONES 0x1
  4957. /* enum: RAM test - walk zeros. */
  4958. #define MC_CMD_POLL_BIST_MEM_MEM_WALK_ZEROS 0x2
  4959. /* enum: RAM test - walking inversions zeros/ones. */
  4960. #define MC_CMD_POLL_BIST_MEM_MEM_INV_ZERO_ONE 0x3
  4961. /* enum: RAM test - walking inversions checkerboard. */
  4962. #define MC_CMD_POLL_BIST_MEM_MEM_INV_CHKBOARD 0x4
  4963. /* enum: Register test - set / clear individual bits. */
  4964. #define MC_CMD_POLL_BIST_MEM_REG 0x5
  4965. /* enum: ECC error detected. */
  4966. #define MC_CMD_POLL_BIST_MEM_ECC 0x6
  4967. /* Failure address, only valid if result is POLL_BIST_FAILED */
  4968. #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_OFST 8
  4969. #define MC_CMD_POLL_BIST_OUT_MEM_ADDR_LEN 4
  4970. /* Bus or address space to which the failure address corresponds */
  4971. #define MC_CMD_POLL_BIST_OUT_MEM_BUS_OFST 12
  4972. #define MC_CMD_POLL_BIST_OUT_MEM_BUS_LEN 4
  4973. /* enum: MC MIPS bus. */
  4974. #define MC_CMD_POLL_BIST_MEM_BUS_MC 0x0
  4975. /* enum: CSR IREG bus. */
  4976. #define MC_CMD_POLL_BIST_MEM_BUS_CSR 0x1
  4977. /* enum: RX0 DPCPU bus. */
  4978. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX 0x2
  4979. /* enum: TX0 DPCPU bus. */
  4980. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX0 0x3
  4981. /* enum: TX1 DPCPU bus. */
  4982. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_TX1 0x4
  4983. /* enum: RX0 DICPU bus. */
  4984. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX 0x5
  4985. /* enum: TX DICPU bus. */
  4986. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_TX 0x6
  4987. /* enum: RX1 DPCPU bus. */
  4988. #define MC_CMD_POLL_BIST_MEM_BUS_DPCPU_RX1 0x7
  4989. /* enum: RX1 DICPU bus. */
  4990. #define MC_CMD_POLL_BIST_MEM_BUS_DICPU_RX1 0x8
  4991. /* Pattern written to RAM / register */
  4992. #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_OFST 16
  4993. #define MC_CMD_POLL_BIST_OUT_MEM_EXPECT_LEN 4
  4994. /* Actual value read from RAM / register */
  4995. #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_OFST 20
  4996. #define MC_CMD_POLL_BIST_OUT_MEM_ACTUAL_LEN 4
  4997. /* ECC error mask */
  4998. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_OFST 24
  4999. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_LEN 4
  5000. /* ECC parity error mask */
  5001. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_OFST 28
  5002. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_PARITY_LEN 4
  5003. /* ECC fatal error mask */
  5004. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_OFST 32
  5005. #define MC_CMD_POLL_BIST_OUT_MEM_ECC_FATAL_LEN 4
  5006. /***********************************/
  5007. /* MC_CMD_FLUSH_RX_QUEUES
  5008. * Flush receive queue(s). If SRIOV is enabled (via MC_CMD_SRIOV), then RXQ
  5009. * flushes should be initiated via this MCDI operation, rather than via
  5010. * directly writing FLUSH_CMD.
  5011. *
  5012. * The flush is completed (either done/fail) asynchronously (after this command
  5013. * returns). The driver must still wait for flush done/failure events as usual.
  5014. */
  5015. #define MC_CMD_FLUSH_RX_QUEUES 0x27
  5016. /* MC_CMD_FLUSH_RX_QUEUES_IN msgrequest */
  5017. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMIN 4
  5018. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX 252
  5019. #define MC_CMD_FLUSH_RX_QUEUES_IN_LENMAX_MCDI2 1020
  5020. #define MC_CMD_FLUSH_RX_QUEUES_IN_LEN(num) (0+4*(num))
  5021. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_NUM(len) (((len)-0)/4)
  5022. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_OFST 0
  5023. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_LEN 4
  5024. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MINNUM 1
  5025. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM 63
  5026. #define MC_CMD_FLUSH_RX_QUEUES_IN_QID_OFST_MAXNUM_MCDI2 255
  5027. /* MC_CMD_FLUSH_RX_QUEUES_OUT msgresponse */
  5028. #define MC_CMD_FLUSH_RX_QUEUES_OUT_LEN 0
  5029. /***********************************/
  5030. /* MC_CMD_GET_LOOPBACK_MODES
  5031. * Returns a bitmask of loopback modes available at each speed.
  5032. */
  5033. #define MC_CMD_GET_LOOPBACK_MODES 0x28
  5034. #undef MC_CMD_0x28_PRIVILEGE_CTG
  5035. #define MC_CMD_0x28_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5036. /* MC_CMD_GET_LOOPBACK_MODES_IN msgrequest */
  5037. #define MC_CMD_GET_LOOPBACK_MODES_IN_LEN 0
  5038. /* MC_CMD_GET_LOOPBACK_MODES_OUT msgresponse */
  5039. #define MC_CMD_GET_LOOPBACK_MODES_OUT_LEN 40
  5040. /* Supported loopbacks. */
  5041. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_OFST 0
  5042. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LEN 8
  5043. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_OFST 0
  5044. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_LEN 4
  5045. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_LBN 0
  5046. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_LO_WIDTH 32
  5047. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_OFST 4
  5048. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_LEN 4
  5049. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_LBN 32
  5050. #define MC_CMD_GET_LOOPBACK_MODES_OUT_100M_HI_WIDTH 32
  5051. /* enum: None. */
  5052. #define MC_CMD_LOOPBACK_NONE 0x0
  5053. /* enum: Data. */
  5054. #define MC_CMD_LOOPBACK_DATA 0x1
  5055. /* enum: GMAC. */
  5056. #define MC_CMD_LOOPBACK_GMAC 0x2
  5057. /* enum: XGMII. */
  5058. #define MC_CMD_LOOPBACK_XGMII 0x3
  5059. /* enum: XGXS. */
  5060. #define MC_CMD_LOOPBACK_XGXS 0x4
  5061. /* enum: XAUI. */
  5062. #define MC_CMD_LOOPBACK_XAUI 0x5
  5063. /* enum: GMII. */
  5064. #define MC_CMD_LOOPBACK_GMII 0x6
  5065. /* enum: SGMII. */
  5066. #define MC_CMD_LOOPBACK_SGMII 0x7
  5067. /* enum: XGBR. */
  5068. #define MC_CMD_LOOPBACK_XGBR 0x8
  5069. /* enum: XFI. */
  5070. #define MC_CMD_LOOPBACK_XFI 0x9
  5071. /* enum: XAUI Far. */
  5072. #define MC_CMD_LOOPBACK_XAUI_FAR 0xa
  5073. /* enum: GMII Far. */
  5074. #define MC_CMD_LOOPBACK_GMII_FAR 0xb
  5075. /* enum: SGMII Far. */
  5076. #define MC_CMD_LOOPBACK_SGMII_FAR 0xc
  5077. /* enum: XFI Far. */
  5078. #define MC_CMD_LOOPBACK_XFI_FAR 0xd
  5079. /* enum: GPhy. */
  5080. #define MC_CMD_LOOPBACK_GPHY 0xe
  5081. /* enum: PhyXS. */
  5082. #define MC_CMD_LOOPBACK_PHYXS 0xf
  5083. /* enum: PCS. */
  5084. #define MC_CMD_LOOPBACK_PCS 0x10
  5085. /* enum: PMA-PMD. */
  5086. #define MC_CMD_LOOPBACK_PMAPMD 0x11
  5087. /* enum: Cross-Port. */
  5088. #define MC_CMD_LOOPBACK_XPORT 0x12
  5089. /* enum: XGMII-Wireside. */
  5090. #define MC_CMD_LOOPBACK_XGMII_WS 0x13
  5091. /* enum: XAUI Wireside. */
  5092. #define MC_CMD_LOOPBACK_XAUI_WS 0x14
  5093. /* enum: XAUI Wireside Far. */
  5094. #define MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15
  5095. /* enum: XAUI Wireside near. */
  5096. #define MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16
  5097. /* enum: GMII Wireside. */
  5098. #define MC_CMD_LOOPBACK_GMII_WS 0x17
  5099. /* enum: XFI Wireside. */
  5100. #define MC_CMD_LOOPBACK_XFI_WS 0x18
  5101. /* enum: XFI Wireside Far. */
  5102. #define MC_CMD_LOOPBACK_XFI_WS_FAR 0x19
  5103. /* enum: PhyXS Wireside. */
  5104. #define MC_CMD_LOOPBACK_PHYXS_WS 0x1a
  5105. /* enum: PMA lanes MAC-Serdes. */
  5106. #define MC_CMD_LOOPBACK_PMA_INT 0x1b
  5107. /* enum: KR Serdes Parallel (Encoder). */
  5108. #define MC_CMD_LOOPBACK_SD_NEAR 0x1c
  5109. /* enum: KR Serdes Serial. */
  5110. #define MC_CMD_LOOPBACK_SD_FAR 0x1d
  5111. /* enum: PMA lanes MAC-Serdes Wireside. */
  5112. #define MC_CMD_LOOPBACK_PMA_INT_WS 0x1e
  5113. /* enum: KR Serdes Parallel Wireside (Full PCS). */
  5114. #define MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f
  5115. /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
  5116. #define MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20
  5117. /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
  5118. #define MC_CMD_LOOPBACK_SD_FEP_WS 0x21
  5119. /* enum: KR Serdes Serial Wireside. */
  5120. #define MC_CMD_LOOPBACK_SD_FES_WS 0x22
  5121. /* enum: Near side of AOE Siena side port */
  5122. #define MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23
  5123. /* enum: Medford Wireside datapath loopback */
  5124. #define MC_CMD_LOOPBACK_DATA_WS 0x24
  5125. /* enum: Force link up without setting up any physical loopback (snapper use
  5126. * only)
  5127. */
  5128. #define MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25
  5129. /* Supported loopbacks. */
  5130. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_OFST 8
  5131. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LEN 8
  5132. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_OFST 8
  5133. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_LEN 4
  5134. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_LBN 64
  5135. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_LO_WIDTH 32
  5136. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_OFST 12
  5137. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_LEN 4
  5138. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_LBN 96
  5139. #define MC_CMD_GET_LOOPBACK_MODES_OUT_1G_HI_WIDTH 32
  5140. /* Enum values, see field(s): */
  5141. /* 100M */
  5142. /* Supported loopbacks. */
  5143. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_OFST 16
  5144. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LEN 8
  5145. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_OFST 16
  5146. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_LEN 4
  5147. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_LBN 128
  5148. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_LO_WIDTH 32
  5149. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_OFST 20
  5150. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_LEN 4
  5151. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_LBN 160
  5152. #define MC_CMD_GET_LOOPBACK_MODES_OUT_10G_HI_WIDTH 32
  5153. /* Enum values, see field(s): */
  5154. /* 100M */
  5155. /* Supported loopbacks. */
  5156. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_OFST 24
  5157. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LEN 8
  5158. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_OFST 24
  5159. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_LEN 4
  5160. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_LBN 192
  5161. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_LO_WIDTH 32
  5162. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_OFST 28
  5163. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_LEN 4
  5164. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_LBN 224
  5165. #define MC_CMD_GET_LOOPBACK_MODES_OUT_SUGGESTED_HI_WIDTH 32
  5166. /* Enum values, see field(s): */
  5167. /* 100M */
  5168. /* Supported loopbacks. */
  5169. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_OFST 32
  5170. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LEN 8
  5171. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_OFST 32
  5172. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_LEN 4
  5173. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_LBN 256
  5174. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_LO_WIDTH 32
  5175. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_OFST 36
  5176. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_LEN 4
  5177. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_LBN 288
  5178. #define MC_CMD_GET_LOOPBACK_MODES_OUT_40G_HI_WIDTH 32
  5179. /* Enum values, see field(s): */
  5180. /* 100M */
  5181. /* MC_CMD_GET_LOOPBACK_MODES_OUT_V2 msgresponse: Supported loopback modes for
  5182. * newer NICs with 25G/50G/100G support
  5183. */
  5184. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_LEN 64
  5185. /* Supported loopbacks. */
  5186. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_OFST 0
  5187. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LEN 8
  5188. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_OFST 0
  5189. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_LEN 4
  5190. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_LBN 0
  5191. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_LO_WIDTH 32
  5192. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_OFST 4
  5193. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_LEN 4
  5194. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_LBN 32
  5195. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100M_HI_WIDTH 32
  5196. /* enum: None. */
  5197. /* MC_CMD_LOOPBACK_NONE 0x0 */
  5198. /* enum: Data. */
  5199. /* MC_CMD_LOOPBACK_DATA 0x1 */
  5200. /* enum: GMAC. */
  5201. /* MC_CMD_LOOPBACK_GMAC 0x2 */
  5202. /* enum: XGMII. */
  5203. /* MC_CMD_LOOPBACK_XGMII 0x3 */
  5204. /* enum: XGXS. */
  5205. /* MC_CMD_LOOPBACK_XGXS 0x4 */
  5206. /* enum: XAUI. */
  5207. /* MC_CMD_LOOPBACK_XAUI 0x5 */
  5208. /* enum: GMII. */
  5209. /* MC_CMD_LOOPBACK_GMII 0x6 */
  5210. /* enum: SGMII. */
  5211. /* MC_CMD_LOOPBACK_SGMII 0x7 */
  5212. /* enum: XGBR. */
  5213. /* MC_CMD_LOOPBACK_XGBR 0x8 */
  5214. /* enum: XFI. */
  5215. /* MC_CMD_LOOPBACK_XFI 0x9 */
  5216. /* enum: XAUI Far. */
  5217. /* MC_CMD_LOOPBACK_XAUI_FAR 0xa */
  5218. /* enum: GMII Far. */
  5219. /* MC_CMD_LOOPBACK_GMII_FAR 0xb */
  5220. /* enum: SGMII Far. */
  5221. /* MC_CMD_LOOPBACK_SGMII_FAR 0xc */
  5222. /* enum: XFI Far. */
  5223. /* MC_CMD_LOOPBACK_XFI_FAR 0xd */
  5224. /* enum: GPhy. */
  5225. /* MC_CMD_LOOPBACK_GPHY 0xe */
  5226. /* enum: PhyXS. */
  5227. /* MC_CMD_LOOPBACK_PHYXS 0xf */
  5228. /* enum: PCS. */
  5229. /* MC_CMD_LOOPBACK_PCS 0x10 */
  5230. /* enum: PMA-PMD. */
  5231. /* MC_CMD_LOOPBACK_PMAPMD 0x11 */
  5232. /* enum: Cross-Port. */
  5233. /* MC_CMD_LOOPBACK_XPORT 0x12 */
  5234. /* enum: XGMII-Wireside. */
  5235. /* MC_CMD_LOOPBACK_XGMII_WS 0x13 */
  5236. /* enum: XAUI Wireside. */
  5237. /* MC_CMD_LOOPBACK_XAUI_WS 0x14 */
  5238. /* enum: XAUI Wireside Far. */
  5239. /* MC_CMD_LOOPBACK_XAUI_WS_FAR 0x15 */
  5240. /* enum: XAUI Wireside near. */
  5241. /* MC_CMD_LOOPBACK_XAUI_WS_NEAR 0x16 */
  5242. /* enum: GMII Wireside. */
  5243. /* MC_CMD_LOOPBACK_GMII_WS 0x17 */
  5244. /* enum: XFI Wireside. */
  5245. /* MC_CMD_LOOPBACK_XFI_WS 0x18 */
  5246. /* enum: XFI Wireside Far. */
  5247. /* MC_CMD_LOOPBACK_XFI_WS_FAR 0x19 */
  5248. /* enum: PhyXS Wireside. */
  5249. /* MC_CMD_LOOPBACK_PHYXS_WS 0x1a */
  5250. /* enum: PMA lanes MAC-Serdes. */
  5251. /* MC_CMD_LOOPBACK_PMA_INT 0x1b */
  5252. /* enum: KR Serdes Parallel (Encoder). */
  5253. /* MC_CMD_LOOPBACK_SD_NEAR 0x1c */
  5254. /* enum: KR Serdes Serial. */
  5255. /* MC_CMD_LOOPBACK_SD_FAR 0x1d */
  5256. /* enum: PMA lanes MAC-Serdes Wireside. */
  5257. /* MC_CMD_LOOPBACK_PMA_INT_WS 0x1e */
  5258. /* enum: KR Serdes Parallel Wireside (Full PCS). */
  5259. /* MC_CMD_LOOPBACK_SD_FEP2_WS 0x1f */
  5260. /* enum: KR Serdes Parallel Wireside (Sym Aligner to TX). */
  5261. /* MC_CMD_LOOPBACK_SD_FEP1_5_WS 0x20 */
  5262. /* enum: KR Serdes Parallel Wireside (Deserializer to Serializer). */
  5263. /* MC_CMD_LOOPBACK_SD_FEP_WS 0x21 */
  5264. /* enum: KR Serdes Serial Wireside. */
  5265. /* MC_CMD_LOOPBACK_SD_FES_WS 0x22 */
  5266. /* enum: Near side of AOE Siena side port */
  5267. /* MC_CMD_LOOPBACK_AOE_INT_NEAR 0x23 */
  5268. /* enum: Medford Wireside datapath loopback */
  5269. /* MC_CMD_LOOPBACK_DATA_WS 0x24 */
  5270. /* enum: Force link up without setting up any physical loopback (snapper use
  5271. * only)
  5272. */
  5273. /* MC_CMD_LOOPBACK_FORCE_EXT_LINK 0x25 */
  5274. /* Supported loopbacks. */
  5275. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_OFST 8
  5276. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LEN 8
  5277. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_OFST 8
  5278. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_LEN 4
  5279. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_LBN 64
  5280. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_LO_WIDTH 32
  5281. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_OFST 12
  5282. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_LEN 4
  5283. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_LBN 96
  5284. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_1G_HI_WIDTH 32
  5285. /* Enum values, see field(s): */
  5286. /* 100M */
  5287. /* Supported loopbacks. */
  5288. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_OFST 16
  5289. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LEN 8
  5290. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_OFST 16
  5291. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_LEN 4
  5292. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_LBN 128
  5293. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_LO_WIDTH 32
  5294. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_OFST 20
  5295. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_LEN 4
  5296. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_LBN 160
  5297. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_10G_HI_WIDTH 32
  5298. /* Enum values, see field(s): */
  5299. /* 100M */
  5300. /* Supported loopbacks. */
  5301. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_OFST 24
  5302. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LEN 8
  5303. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_OFST 24
  5304. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_LEN 4
  5305. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_LBN 192
  5306. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_LO_WIDTH 32
  5307. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_OFST 28
  5308. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_LEN 4
  5309. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_LBN 224
  5310. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_SUGGESTED_HI_WIDTH 32
  5311. /* Enum values, see field(s): */
  5312. /* 100M */
  5313. /* Supported loopbacks. */
  5314. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_OFST 32
  5315. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LEN 8
  5316. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_OFST 32
  5317. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_LEN 4
  5318. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_LBN 256
  5319. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_LO_WIDTH 32
  5320. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_OFST 36
  5321. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_LEN 4
  5322. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_LBN 288
  5323. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_40G_HI_WIDTH 32
  5324. /* Enum values, see field(s): */
  5325. /* 100M */
  5326. /* Supported 25G loopbacks. */
  5327. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_OFST 40
  5328. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LEN 8
  5329. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_OFST 40
  5330. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_LEN 4
  5331. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_LBN 320
  5332. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_LO_WIDTH 32
  5333. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_OFST 44
  5334. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_LEN 4
  5335. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_LBN 352
  5336. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_25G_HI_WIDTH 32
  5337. /* Enum values, see field(s): */
  5338. /* 100M */
  5339. /* Supported 50 loopbacks. */
  5340. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_OFST 48
  5341. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LEN 8
  5342. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_OFST 48
  5343. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_LEN 4
  5344. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_LBN 384
  5345. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_LO_WIDTH 32
  5346. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_OFST 52
  5347. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_LEN 4
  5348. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_LBN 416
  5349. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_50G_HI_WIDTH 32
  5350. /* Enum values, see field(s): */
  5351. /* 100M */
  5352. /* Supported 100G loopbacks. */
  5353. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_OFST 56
  5354. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LEN 8
  5355. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_OFST 56
  5356. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_LEN 4
  5357. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_LBN 448
  5358. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_LO_WIDTH 32
  5359. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_OFST 60
  5360. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_LEN 4
  5361. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_LBN 480
  5362. #define MC_CMD_GET_LOOPBACK_MODES_OUT_V2_100G_HI_WIDTH 32
  5363. /* Enum values, see field(s): */
  5364. /* 100M */
  5365. /* AN_TYPE structuredef: Auto-negotiation types defined in IEEE802.3 */
  5366. #define AN_TYPE_LEN 4
  5367. #define AN_TYPE_TYPE_OFST 0
  5368. #define AN_TYPE_TYPE_LEN 4
  5369. /* enum: None, AN disabled or not supported */
  5370. #define MC_CMD_AN_NONE 0x0
  5371. /* enum: Clause 28 - BASE-T */
  5372. #define MC_CMD_AN_CLAUSE28 0x1
  5373. /* enum: Clause 37 - BASE-X */
  5374. #define MC_CMD_AN_CLAUSE37 0x2
  5375. /* enum: Clause 73 - BASE-R startup protocol for backplane and copper cable
  5376. * assemblies. Includes Clause 72/Clause 92 link-training.
  5377. */
  5378. #define MC_CMD_AN_CLAUSE73 0x3
  5379. #define AN_TYPE_TYPE_LBN 0
  5380. #define AN_TYPE_TYPE_WIDTH 32
  5381. /* FEC_TYPE structuredef: Forward error correction types defined in IEEE802.3
  5382. */
  5383. #define FEC_TYPE_LEN 4
  5384. #define FEC_TYPE_TYPE_OFST 0
  5385. #define FEC_TYPE_TYPE_LEN 4
  5386. /* enum: No FEC */
  5387. #define MC_CMD_FEC_NONE 0x0
  5388. /* enum: Clause 74 BASE-R FEC (a.k.a Firecode) */
  5389. #define MC_CMD_FEC_BASER 0x1
  5390. /* enum: Clause 91/Clause 108 Reed-Solomon FEC */
  5391. #define MC_CMD_FEC_RS 0x2
  5392. #define FEC_TYPE_TYPE_LBN 0
  5393. #define FEC_TYPE_TYPE_WIDTH 32
  5394. /***********************************/
  5395. /* MC_CMD_GET_LINK
  5396. * Read the unified MAC/PHY link state. Locks required: None Return code: 0,
  5397. * ETIME.
  5398. */
  5399. #define MC_CMD_GET_LINK 0x29
  5400. #undef MC_CMD_0x29_PRIVILEGE_CTG
  5401. #define MC_CMD_0x29_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5402. /* MC_CMD_GET_LINK_IN msgrequest */
  5403. #define MC_CMD_GET_LINK_IN_LEN 0
  5404. /* MC_CMD_GET_LINK_OUT msgresponse */
  5405. #define MC_CMD_GET_LINK_OUT_LEN 28
  5406. /* Near-side advertised capabilities. Refer to
  5407. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5408. */
  5409. #define MC_CMD_GET_LINK_OUT_CAP_OFST 0
  5410. #define MC_CMD_GET_LINK_OUT_CAP_LEN 4
  5411. /* Link-partner advertised capabilities. Refer to
  5412. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5413. */
  5414. #define MC_CMD_GET_LINK_OUT_LP_CAP_OFST 4
  5415. #define MC_CMD_GET_LINK_OUT_LP_CAP_LEN 4
  5416. /* Autonegotiated speed in mbit/s. The link may still be down even if this
  5417. * reads non-zero.
  5418. */
  5419. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_OFST 8
  5420. #define MC_CMD_GET_LINK_OUT_LINK_SPEED_LEN 4
  5421. /* Current loopback setting. */
  5422. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_OFST 12
  5423. #define MC_CMD_GET_LINK_OUT_LOOPBACK_MODE_LEN 4
  5424. /* Enum values, see field(s): */
  5425. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  5426. #define MC_CMD_GET_LINK_OUT_FLAGS_OFST 16
  5427. #define MC_CMD_GET_LINK_OUT_FLAGS_LEN 4
  5428. #define MC_CMD_GET_LINK_OUT_LINK_UP_OFST 16
  5429. #define MC_CMD_GET_LINK_OUT_LINK_UP_LBN 0
  5430. #define MC_CMD_GET_LINK_OUT_LINK_UP_WIDTH 1
  5431. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_OFST 16
  5432. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_LBN 1
  5433. #define MC_CMD_GET_LINK_OUT_FULL_DUPLEX_WIDTH 1
  5434. #define MC_CMD_GET_LINK_OUT_BPX_LINK_OFST 16
  5435. #define MC_CMD_GET_LINK_OUT_BPX_LINK_LBN 2
  5436. #define MC_CMD_GET_LINK_OUT_BPX_LINK_WIDTH 1
  5437. #define MC_CMD_GET_LINK_OUT_PHY_LINK_OFST 16
  5438. #define MC_CMD_GET_LINK_OUT_PHY_LINK_LBN 3
  5439. #define MC_CMD_GET_LINK_OUT_PHY_LINK_WIDTH 1
  5440. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_OFST 16
  5441. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_LBN 6
  5442. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_RX_WIDTH 1
  5443. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_OFST 16
  5444. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_LBN 7
  5445. #define MC_CMD_GET_LINK_OUT_LINK_FAULT_TX_WIDTH 1
  5446. #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_OFST 16
  5447. #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_LBN 8
  5448. #define MC_CMD_GET_LINK_OUT_MODULE_UP_VALID_WIDTH 1
  5449. #define MC_CMD_GET_LINK_OUT_MODULE_UP_OFST 16
  5450. #define MC_CMD_GET_LINK_OUT_MODULE_UP_LBN 9
  5451. #define MC_CMD_GET_LINK_OUT_MODULE_UP_WIDTH 1
  5452. /* This returns the negotiated flow control value. */
  5453. #define MC_CMD_GET_LINK_OUT_FCNTL_OFST 20
  5454. #define MC_CMD_GET_LINK_OUT_FCNTL_LEN 4
  5455. /* Enum values, see field(s): */
  5456. /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */
  5457. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_OFST 24
  5458. #define MC_CMD_GET_LINK_OUT_MAC_FAULT_LEN 4
  5459. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_OFST 24
  5460. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0
  5461. #define MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1
  5462. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_OFST 24
  5463. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1
  5464. #define MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1
  5465. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_OFST 24
  5466. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2
  5467. #define MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1
  5468. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_OFST 24
  5469. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3
  5470. #define MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1
  5471. /* MC_CMD_GET_LINK_OUT_V2 msgresponse: Extended link state information */
  5472. #define MC_CMD_GET_LINK_OUT_V2_LEN 44
  5473. /* Near-side advertised capabilities. Refer to
  5474. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5475. */
  5476. #define MC_CMD_GET_LINK_OUT_V2_CAP_OFST 0
  5477. #define MC_CMD_GET_LINK_OUT_V2_CAP_LEN 4
  5478. /* Link-partner advertised capabilities. Refer to
  5479. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5480. */
  5481. #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_OFST 4
  5482. #define MC_CMD_GET_LINK_OUT_V2_LP_CAP_LEN 4
  5483. /* Autonegotiated speed in mbit/s. The link may still be down even if this
  5484. * reads non-zero.
  5485. */
  5486. #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_OFST 8
  5487. #define MC_CMD_GET_LINK_OUT_V2_LINK_SPEED_LEN 4
  5488. /* Current loopback setting. */
  5489. #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_OFST 12
  5490. #define MC_CMD_GET_LINK_OUT_V2_LOOPBACK_MODE_LEN 4
  5491. /* Enum values, see field(s): */
  5492. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  5493. #define MC_CMD_GET_LINK_OUT_V2_FLAGS_OFST 16
  5494. #define MC_CMD_GET_LINK_OUT_V2_FLAGS_LEN 4
  5495. #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_OFST 16
  5496. #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_LBN 0
  5497. #define MC_CMD_GET_LINK_OUT_V2_LINK_UP_WIDTH 1
  5498. #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_OFST 16
  5499. #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_LBN 1
  5500. #define MC_CMD_GET_LINK_OUT_V2_FULL_DUPLEX_WIDTH 1
  5501. #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_OFST 16
  5502. #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_LBN 2
  5503. #define MC_CMD_GET_LINK_OUT_V2_BPX_LINK_WIDTH 1
  5504. #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_OFST 16
  5505. #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_LBN 3
  5506. #define MC_CMD_GET_LINK_OUT_V2_PHY_LINK_WIDTH 1
  5507. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_OFST 16
  5508. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_LBN 6
  5509. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_RX_WIDTH 1
  5510. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_OFST 16
  5511. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_LBN 7
  5512. #define MC_CMD_GET_LINK_OUT_V2_LINK_FAULT_TX_WIDTH 1
  5513. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_OFST 16
  5514. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_LBN 8
  5515. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_VALID_WIDTH 1
  5516. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_OFST 16
  5517. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_LBN 9
  5518. #define MC_CMD_GET_LINK_OUT_V2_MODULE_UP_WIDTH 1
  5519. /* This returns the negotiated flow control value. */
  5520. #define MC_CMD_GET_LINK_OUT_V2_FCNTL_OFST 20
  5521. #define MC_CMD_GET_LINK_OUT_V2_FCNTL_LEN 4
  5522. /* Enum values, see field(s): */
  5523. /* MC_CMD_SET_MAC/MC_CMD_SET_MAC_IN/FCNTL */
  5524. #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_OFST 24
  5525. #define MC_CMD_GET_LINK_OUT_V2_MAC_FAULT_LEN 4
  5526. /* MC_CMD_MAC_FAULT_XGMII_LOCAL_OFST 24 */
  5527. /* MC_CMD_MAC_FAULT_XGMII_LOCAL_LBN 0 */
  5528. /* MC_CMD_MAC_FAULT_XGMII_LOCAL_WIDTH 1 */
  5529. /* MC_CMD_MAC_FAULT_XGMII_REMOTE_OFST 24 */
  5530. /* MC_CMD_MAC_FAULT_XGMII_REMOTE_LBN 1 */
  5531. /* MC_CMD_MAC_FAULT_XGMII_REMOTE_WIDTH 1 */
  5532. /* MC_CMD_MAC_FAULT_SGMII_REMOTE_OFST 24 */
  5533. /* MC_CMD_MAC_FAULT_SGMII_REMOTE_LBN 2 */
  5534. /* MC_CMD_MAC_FAULT_SGMII_REMOTE_WIDTH 1 */
  5535. /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_OFST 24 */
  5536. /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_LBN 3 */
  5537. /* MC_CMD_MAC_FAULT_PENDING_RECONFIG_WIDTH 1 */
  5538. /* True local device capabilities (taking into account currently used PMD/MDI,
  5539. * e.g. plugged-in module). In general, subset of
  5540. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP, but may include extra _FEC_REQUEST
  5541. * bits, if the PMD requires FEC. 0 if unknown (e.g. module unplugged). Equal
  5542. * to SUPPORTED_CAP for non-pluggable PMDs. Refer to
  5543. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5544. */
  5545. #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_OFST 28
  5546. #define MC_CMD_GET_LINK_OUT_V2_LD_CAP_LEN 4
  5547. /* Auto-negotiation type used on the link */
  5548. #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_OFST 32
  5549. #define MC_CMD_GET_LINK_OUT_V2_AN_TYPE_LEN 4
  5550. /* Enum values, see field(s): */
  5551. /* AN_TYPE/TYPE */
  5552. /* Forward error correction used on the link */
  5553. #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_OFST 36
  5554. #define MC_CMD_GET_LINK_OUT_V2_FEC_TYPE_LEN 4
  5555. /* Enum values, see field(s): */
  5556. /* FEC_TYPE/TYPE */
  5557. #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_OFST 40
  5558. #define MC_CMD_GET_LINK_OUT_V2_EXT_FLAGS_LEN 4
  5559. #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_OFST 40
  5560. #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_LBN 0
  5561. #define MC_CMD_GET_LINK_OUT_V2_PMD_MDI_CONNECTED_WIDTH 1
  5562. #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_OFST 40
  5563. #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_LBN 1
  5564. #define MC_CMD_GET_LINK_OUT_V2_PMD_READY_WIDTH 1
  5565. #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_OFST 40
  5566. #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_LBN 2
  5567. #define MC_CMD_GET_LINK_OUT_V2_PMD_LINK_UP_WIDTH 1
  5568. #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_OFST 40
  5569. #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_LBN 3
  5570. #define MC_CMD_GET_LINK_OUT_V2_PMA_LINK_UP_WIDTH 1
  5571. #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_OFST 40
  5572. #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_LBN 4
  5573. #define MC_CMD_GET_LINK_OUT_V2_PCS_LOCK_WIDTH 1
  5574. #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_OFST 40
  5575. #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_LBN 5
  5576. #define MC_CMD_GET_LINK_OUT_V2_ALIGN_LOCK_WIDTH 1
  5577. #define MC_CMD_GET_LINK_OUT_V2_HI_BER_OFST 40
  5578. #define MC_CMD_GET_LINK_OUT_V2_HI_BER_LBN 6
  5579. #define MC_CMD_GET_LINK_OUT_V2_HI_BER_WIDTH 1
  5580. #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_OFST 40
  5581. #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_LBN 7
  5582. #define MC_CMD_GET_LINK_OUT_V2_FEC_LOCK_WIDTH 1
  5583. #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_OFST 40
  5584. #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_LBN 8
  5585. #define MC_CMD_GET_LINK_OUT_V2_AN_DONE_WIDTH 1
  5586. #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_OFST 40
  5587. #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_LBN 9
  5588. #define MC_CMD_GET_LINK_OUT_V2_PORT_SHUTDOWN_WIDTH 1
  5589. /***********************************/
  5590. /* MC_CMD_SET_LINK
  5591. * Write the unified MAC/PHY link configuration. Locks required: None. Return
  5592. * code: 0, EINVAL, ETIME, EAGAIN
  5593. */
  5594. #define MC_CMD_SET_LINK 0x2a
  5595. #undef MC_CMD_0x2a_PRIVILEGE_CTG
  5596. #define MC_CMD_0x2a_PRIVILEGE_CTG SRIOV_CTG_LINK
  5597. /* MC_CMD_SET_LINK_IN msgrequest */
  5598. #define MC_CMD_SET_LINK_IN_LEN 16
  5599. /* Near-side advertised capabilities. Refer to
  5600. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5601. */
  5602. #define MC_CMD_SET_LINK_IN_CAP_OFST 0
  5603. #define MC_CMD_SET_LINK_IN_CAP_LEN 4
  5604. /* Flags */
  5605. #define MC_CMD_SET_LINK_IN_FLAGS_OFST 4
  5606. #define MC_CMD_SET_LINK_IN_FLAGS_LEN 4
  5607. #define MC_CMD_SET_LINK_IN_LOWPOWER_OFST 4
  5608. #define MC_CMD_SET_LINK_IN_LOWPOWER_LBN 0
  5609. #define MC_CMD_SET_LINK_IN_LOWPOWER_WIDTH 1
  5610. #define MC_CMD_SET_LINK_IN_POWEROFF_OFST 4
  5611. #define MC_CMD_SET_LINK_IN_POWEROFF_LBN 1
  5612. #define MC_CMD_SET_LINK_IN_POWEROFF_WIDTH 1
  5613. #define MC_CMD_SET_LINK_IN_TXDIS_OFST 4
  5614. #define MC_CMD_SET_LINK_IN_TXDIS_LBN 2
  5615. #define MC_CMD_SET_LINK_IN_TXDIS_WIDTH 1
  5616. #define MC_CMD_SET_LINK_IN_LINKDOWN_OFST 4
  5617. #define MC_CMD_SET_LINK_IN_LINKDOWN_LBN 3
  5618. #define MC_CMD_SET_LINK_IN_LINKDOWN_WIDTH 1
  5619. /* Loopback mode. */
  5620. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_OFST 8
  5621. #define MC_CMD_SET_LINK_IN_LOOPBACK_MODE_LEN 4
  5622. /* Enum values, see field(s): */
  5623. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  5624. /* A loopback speed of "0" is supported, and means (choose any available
  5625. * speed).
  5626. */
  5627. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_OFST 12
  5628. #define MC_CMD_SET_LINK_IN_LOOPBACK_SPEED_LEN 4
  5629. /* MC_CMD_SET_LINK_IN_V2 msgrequest: Updated SET_LINK to include sequence
  5630. * number to ensure this SET_LINK command corresponds to the latest
  5631. * MODULECHANGE event.
  5632. */
  5633. #define MC_CMD_SET_LINK_IN_V2_LEN 17
  5634. /* Near-side advertised capabilities. Refer to
  5635. * MC_CMD_GET_PHY_CFG_OUT/SUPPORTED_CAP for bit definitions.
  5636. */
  5637. #define MC_CMD_SET_LINK_IN_V2_CAP_OFST 0
  5638. #define MC_CMD_SET_LINK_IN_V2_CAP_LEN 4
  5639. /* Flags */
  5640. #define MC_CMD_SET_LINK_IN_V2_FLAGS_OFST 4
  5641. #define MC_CMD_SET_LINK_IN_V2_FLAGS_LEN 4
  5642. #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_OFST 4
  5643. #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_LBN 0
  5644. #define MC_CMD_SET_LINK_IN_V2_LOWPOWER_WIDTH 1
  5645. #define MC_CMD_SET_LINK_IN_V2_POWEROFF_OFST 4
  5646. #define MC_CMD_SET_LINK_IN_V2_POWEROFF_LBN 1
  5647. #define MC_CMD_SET_LINK_IN_V2_POWEROFF_WIDTH 1
  5648. #define MC_CMD_SET_LINK_IN_V2_TXDIS_OFST 4
  5649. #define MC_CMD_SET_LINK_IN_V2_TXDIS_LBN 2
  5650. #define MC_CMD_SET_LINK_IN_V2_TXDIS_WIDTH 1
  5651. #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_OFST 4
  5652. #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_LBN 3
  5653. #define MC_CMD_SET_LINK_IN_V2_LINKDOWN_WIDTH 1
  5654. /* Loopback mode. */
  5655. #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_MODE_OFST 8
  5656. #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_MODE_LEN 4
  5657. /* Enum values, see field(s): */
  5658. /* MC_CMD_GET_LOOPBACK_MODES/MC_CMD_GET_LOOPBACK_MODES_OUT/100M */
  5659. /* A loopback speed of "0" is supported, and means (choose any available
  5660. * speed).
  5661. */
  5662. #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_SPEED_OFST 12
  5663. #define MC_CMD_SET_LINK_IN_V2_LOOPBACK_SPEED_LEN 4
  5664. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_OFST 16
  5665. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_LEN 1
  5666. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_OFST 16
  5667. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_LBN 0
  5668. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_NUMBER_WIDTH 7
  5669. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_OFST 16
  5670. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_LBN 7
  5671. #define MC_CMD_SET_LINK_IN_V2_MODULE_SEQ_IGNORE_WIDTH 1
  5672. /* MC_CMD_SET_LINK_OUT msgresponse */
  5673. #define MC_CMD_SET_LINK_OUT_LEN 0
  5674. /***********************************/
  5675. /* MC_CMD_SET_ID_LED
  5676. * Set identification LED state. Locks required: None. Return code: 0, EINVAL
  5677. */
  5678. #define MC_CMD_SET_ID_LED 0x2b
  5679. #undef MC_CMD_0x2b_PRIVILEGE_CTG
  5680. #define MC_CMD_0x2b_PRIVILEGE_CTG SRIOV_CTG_LINK
  5681. /* MC_CMD_SET_ID_LED_IN msgrequest */
  5682. #define MC_CMD_SET_ID_LED_IN_LEN 4
  5683. /* Set LED state. */
  5684. #define MC_CMD_SET_ID_LED_IN_STATE_OFST 0
  5685. #define MC_CMD_SET_ID_LED_IN_STATE_LEN 4
  5686. #define MC_CMD_LED_OFF 0x0 /* enum */
  5687. #define MC_CMD_LED_ON 0x1 /* enum */
  5688. #define MC_CMD_LED_DEFAULT 0x2 /* enum */
  5689. /* MC_CMD_SET_ID_LED_OUT msgresponse */
  5690. #define MC_CMD_SET_ID_LED_OUT_LEN 0
  5691. /***********************************/
  5692. /* MC_CMD_SET_MAC
  5693. * Set MAC configuration. Locks required: None. Return code: 0, EINVAL
  5694. */
  5695. #define MC_CMD_SET_MAC 0x2c
  5696. #undef MC_CMD_0x2c_PRIVILEGE_CTG
  5697. #define MC_CMD_0x2c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  5698. /* MC_CMD_SET_MAC_IN msgrequest */
  5699. #define MC_CMD_SET_MAC_IN_LEN 28
  5700. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  5701. * EtherII, VLAN, bug16011 padding).
  5702. */
  5703. #define MC_CMD_SET_MAC_IN_MTU_OFST 0
  5704. #define MC_CMD_SET_MAC_IN_MTU_LEN 4
  5705. #define MC_CMD_SET_MAC_IN_DRAIN_OFST 4
  5706. #define MC_CMD_SET_MAC_IN_DRAIN_LEN 4
  5707. #define MC_CMD_SET_MAC_IN_ADDR_OFST 8
  5708. #define MC_CMD_SET_MAC_IN_ADDR_LEN 8
  5709. #define MC_CMD_SET_MAC_IN_ADDR_LO_OFST 8
  5710. #define MC_CMD_SET_MAC_IN_ADDR_LO_LEN 4
  5711. #define MC_CMD_SET_MAC_IN_ADDR_LO_LBN 64
  5712. #define MC_CMD_SET_MAC_IN_ADDR_LO_WIDTH 32
  5713. #define MC_CMD_SET_MAC_IN_ADDR_HI_OFST 12
  5714. #define MC_CMD_SET_MAC_IN_ADDR_HI_LEN 4
  5715. #define MC_CMD_SET_MAC_IN_ADDR_HI_LBN 96
  5716. #define MC_CMD_SET_MAC_IN_ADDR_HI_WIDTH 32
  5717. #define MC_CMD_SET_MAC_IN_REJECT_OFST 16
  5718. #define MC_CMD_SET_MAC_IN_REJECT_LEN 4
  5719. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_OFST 16
  5720. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_LBN 0
  5721. #define MC_CMD_SET_MAC_IN_REJECT_UNCST_WIDTH 1
  5722. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_OFST 16
  5723. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_LBN 1
  5724. #define MC_CMD_SET_MAC_IN_REJECT_BRDCST_WIDTH 1
  5725. #define MC_CMD_SET_MAC_IN_FCNTL_OFST 20
  5726. #define MC_CMD_SET_MAC_IN_FCNTL_LEN 4
  5727. /* enum: Flow control is off. */
  5728. #define MC_CMD_FCNTL_OFF 0x0
  5729. /* enum: Respond to flow control. */
  5730. #define MC_CMD_FCNTL_RESPOND 0x1
  5731. /* enum: Respond to and Issue flow control. */
  5732. #define MC_CMD_FCNTL_BIDIR 0x2
  5733. /* enum: Auto neg flow control. */
  5734. #define MC_CMD_FCNTL_AUTO 0x3
  5735. /* enum: Priority flow control (eftest builds only). */
  5736. #define MC_CMD_FCNTL_QBB 0x4
  5737. /* enum: Issue flow control. */
  5738. #define MC_CMD_FCNTL_GENERATE 0x5
  5739. #define MC_CMD_SET_MAC_IN_FLAGS_OFST 24
  5740. #define MC_CMD_SET_MAC_IN_FLAGS_LEN 4
  5741. #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_OFST 24
  5742. #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_LBN 0
  5743. #define MC_CMD_SET_MAC_IN_FLAG_INCLUDE_FCS_WIDTH 1
  5744. /* MC_CMD_SET_MAC_EXT_IN msgrequest */
  5745. #define MC_CMD_SET_MAC_EXT_IN_LEN 32
  5746. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  5747. * EtherII, VLAN, bug16011 padding).
  5748. */
  5749. #define MC_CMD_SET_MAC_EXT_IN_MTU_OFST 0
  5750. #define MC_CMD_SET_MAC_EXT_IN_MTU_LEN 4
  5751. #define MC_CMD_SET_MAC_EXT_IN_DRAIN_OFST 4
  5752. #define MC_CMD_SET_MAC_EXT_IN_DRAIN_LEN 4
  5753. #define MC_CMD_SET_MAC_EXT_IN_ADDR_OFST 8
  5754. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LEN 8
  5755. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_OFST 8
  5756. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_LEN 4
  5757. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_LBN 64
  5758. #define MC_CMD_SET_MAC_EXT_IN_ADDR_LO_WIDTH 32
  5759. #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_OFST 12
  5760. #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_LEN 4
  5761. #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_LBN 96
  5762. #define MC_CMD_SET_MAC_EXT_IN_ADDR_HI_WIDTH 32
  5763. #define MC_CMD_SET_MAC_EXT_IN_REJECT_OFST 16
  5764. #define MC_CMD_SET_MAC_EXT_IN_REJECT_LEN 4
  5765. #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_OFST 16
  5766. #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_LBN 0
  5767. #define MC_CMD_SET_MAC_EXT_IN_REJECT_UNCST_WIDTH 1
  5768. #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_OFST 16
  5769. #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_LBN 1
  5770. #define MC_CMD_SET_MAC_EXT_IN_REJECT_BRDCST_WIDTH 1
  5771. #define MC_CMD_SET_MAC_EXT_IN_FCNTL_OFST 20
  5772. #define MC_CMD_SET_MAC_EXT_IN_FCNTL_LEN 4
  5773. /* enum: Flow control is off. */
  5774. /* MC_CMD_FCNTL_OFF 0x0 */
  5775. /* enum: Respond to flow control. */
  5776. /* MC_CMD_FCNTL_RESPOND 0x1 */
  5777. /* enum: Respond to and Issue flow control. */
  5778. /* MC_CMD_FCNTL_BIDIR 0x2 */
  5779. /* enum: Auto neg flow control. */
  5780. /* MC_CMD_FCNTL_AUTO 0x3 */
  5781. /* enum: Priority flow control (eftest builds only). */
  5782. /* MC_CMD_FCNTL_QBB 0x4 */
  5783. /* enum: Issue flow control. */
  5784. /* MC_CMD_FCNTL_GENERATE 0x5 */
  5785. #define MC_CMD_SET_MAC_EXT_IN_FLAGS_OFST 24
  5786. #define MC_CMD_SET_MAC_EXT_IN_FLAGS_LEN 4
  5787. #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_OFST 24
  5788. #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_LBN 0
  5789. #define MC_CMD_SET_MAC_EXT_IN_FLAG_INCLUDE_FCS_WIDTH 1
  5790. /* Select which parameters to configure. A parameter will only be modified if
  5791. * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in
  5792. * capabilities then this field is ignored (and all flags are assumed to be
  5793. * set).
  5794. */
  5795. #define MC_CMD_SET_MAC_EXT_IN_CONTROL_OFST 28
  5796. #define MC_CMD_SET_MAC_EXT_IN_CONTROL_LEN 4
  5797. #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_OFST 28
  5798. #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_LBN 0
  5799. #define MC_CMD_SET_MAC_EXT_IN_CFG_MTU_WIDTH 1
  5800. #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_OFST 28
  5801. #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_LBN 1
  5802. #define MC_CMD_SET_MAC_EXT_IN_CFG_DRAIN_WIDTH 1
  5803. #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_OFST 28
  5804. #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_LBN 2
  5805. #define MC_CMD_SET_MAC_EXT_IN_CFG_REJECT_WIDTH 1
  5806. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_OFST 28
  5807. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_LBN 3
  5808. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCNTL_WIDTH 1
  5809. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_OFST 28
  5810. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_LBN 4
  5811. #define MC_CMD_SET_MAC_EXT_IN_CFG_FCS_WIDTH 1
  5812. /* MC_CMD_SET_MAC_V3_IN msgrequest */
  5813. #define MC_CMD_SET_MAC_V3_IN_LEN 40
  5814. /* The MTU is the MTU programmed directly into the XMAC/GMAC (inclusive of
  5815. * EtherII, VLAN, bug16011 padding).
  5816. */
  5817. #define MC_CMD_SET_MAC_V3_IN_MTU_OFST 0
  5818. #define MC_CMD_SET_MAC_V3_IN_MTU_LEN 4
  5819. #define MC_CMD_SET_MAC_V3_IN_DRAIN_OFST 4
  5820. #define MC_CMD_SET_MAC_V3_IN_DRAIN_LEN 4
  5821. #define MC_CMD_SET_MAC_V3_IN_ADDR_OFST 8
  5822. #define MC_CMD_SET_MAC_V3_IN_ADDR_LEN 8
  5823. #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_OFST 8
  5824. #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_LEN 4
  5825. #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_LBN 64
  5826. #define MC_CMD_SET_MAC_V3_IN_ADDR_LO_WIDTH 32
  5827. #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_OFST 12
  5828. #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_LEN 4
  5829. #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_LBN 96
  5830. #define MC_CMD_SET_MAC_V3_IN_ADDR_HI_WIDTH 32
  5831. #define MC_CMD_SET_MAC_V3_IN_REJECT_OFST 16
  5832. #define MC_CMD_SET_MAC_V3_IN_REJECT_LEN 4
  5833. #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_OFST 16
  5834. #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_LBN 0
  5835. #define MC_CMD_SET_MAC_V3_IN_REJECT_UNCST_WIDTH 1
  5836. #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_OFST 16
  5837. #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_LBN 1
  5838. #define MC_CMD_SET_MAC_V3_IN_REJECT_BRDCST_WIDTH 1
  5839. #define MC_CMD_SET_MAC_V3_IN_FCNTL_OFST 20
  5840. #define MC_CMD_SET_MAC_V3_IN_FCNTL_LEN 4
  5841. /* enum: Flow control is off. */
  5842. /* MC_CMD_FCNTL_OFF 0x0 */
  5843. /* enum: Respond to flow control. */
  5844. /* MC_CMD_FCNTL_RESPOND 0x1 */
  5845. /* enum: Respond to and Issue flow control. */
  5846. /* MC_CMD_FCNTL_BIDIR 0x2 */
  5847. /* enum: Auto neg flow control. */
  5848. /* MC_CMD_FCNTL_AUTO 0x3 */
  5849. /* enum: Priority flow control (eftest builds only). */
  5850. /* MC_CMD_FCNTL_QBB 0x4 */
  5851. /* enum: Issue flow control. */
  5852. /* MC_CMD_FCNTL_GENERATE 0x5 */
  5853. #define MC_CMD_SET_MAC_V3_IN_FLAGS_OFST 24
  5854. #define MC_CMD_SET_MAC_V3_IN_FLAGS_LEN 4
  5855. #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_OFST 24
  5856. #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_LBN 0
  5857. #define MC_CMD_SET_MAC_V3_IN_FLAG_INCLUDE_FCS_WIDTH 1
  5858. /* Select which parameters to configure. A parameter will only be modified if
  5859. * the corresponding control flag is set. If SET_MAC_ENHANCED is not set in
  5860. * capabilities then this field is ignored (and all flags are assumed to be
  5861. * set).
  5862. */
  5863. #define MC_CMD_SET_MAC_V3_IN_CONTROL_OFST 28
  5864. #define MC_CMD_SET_MAC_V3_IN_CONTROL_LEN 4
  5865. #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_OFST 28
  5866. #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_LBN 0
  5867. #define MC_CMD_SET_MAC_V3_IN_CFG_MTU_WIDTH 1
  5868. #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_OFST 28
  5869. #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_LBN 1
  5870. #define MC_CMD_SET_MAC_V3_IN_CFG_DRAIN_WIDTH 1
  5871. #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_OFST 28
  5872. #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_LBN 2
  5873. #define MC_CMD_SET_MAC_V3_IN_CFG_REJECT_WIDTH 1
  5874. #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_OFST 28
  5875. #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_LBN 3
  5876. #define MC_CMD_SET_MAC_V3_IN_CFG_FCNTL_WIDTH 1
  5877. #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_OFST 28
  5878. #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_LBN 4
  5879. #define MC_CMD_SET_MAC_V3_IN_CFG_FCS_WIDTH 1
  5880. /* Identifies the MAC to update by the specifying the end of a logical MAE
  5881. * link. Setting TARGET to MAE_LINK_ENDPOINT_COMPAT is equivalent to using the
  5882. * previous version of the command (MC_CMD_SET_MAC_EXT). Not all possible
  5883. * combinations of MPORT_END and MPORT_SELECTOR in TARGET will work in all
  5884. * circumstances. 1. Some will always work (e.g. a VF can always address its
  5885. * logical MAC using MPORT_SELECTOR=ASSIGNED,LINK_END=VNIC), 2. Some are not
  5886. * meaningful and will always fail with EINVAL (e.g. attempting to address the
  5887. * VNIC end of a link to a physical port), 3. Some are meaningful but require
  5888. * the MCDI client to have the required permission and fail with EPERM
  5889. * otherwise (e.g. trying to set the MAC on a VF the caller cannot administer),
  5890. * and 4. Some could be implementation-specific and fail with ENOTSUP if not
  5891. * available (no examples exist right now). See SF-123581-TC section 4.3 for
  5892. * more details.
  5893. */
  5894. #define MC_CMD_SET_MAC_V3_IN_TARGET_OFST 32
  5895. #define MC_CMD_SET_MAC_V3_IN_TARGET_LEN 8
  5896. #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_OFST 32
  5897. #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_LEN 4
  5898. #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_LBN 256
  5899. #define MC_CMD_SET_MAC_V3_IN_TARGET_LO_WIDTH 32
  5900. #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_OFST 36
  5901. #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_LEN 4
  5902. #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_LBN 288
  5903. #define MC_CMD_SET_MAC_V3_IN_TARGET_HI_WIDTH 32
  5904. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_OFST 32
  5905. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_LEN 4
  5906. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FLAT_OFST 32
  5907. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FLAT_LEN 4
  5908. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_TYPE_OFST 35
  5909. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_TYPE_LEN 1
  5910. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_MPORT_ID_OFST 32
  5911. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_MPORT_ID_LEN 3
  5912. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_PPORT_ID_LBN 256
  5913. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_PPORT_ID_WIDTH 4
  5914. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_INTF_ID_LBN 276
  5915. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_INTF_ID_WIDTH 4
  5916. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_MH_PF_ID_LBN 272
  5917. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_MH_PF_ID_WIDTH 4
  5918. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_PF_ID_OFST 34
  5919. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_PF_ID_LEN 1
  5920. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_VF_ID_OFST 32
  5921. #define MC_CMD_SET_MAC_V3_IN_TARGET_MPORT_SELECTOR_FUNC_VF_ID_LEN 2
  5922. #define MC_CMD_SET_MAC_V3_IN_TARGET_LINK_END_OFST 36
  5923. #define MC_CMD_SET_MAC_V3_IN_TARGET_LINK_END_LEN 4
  5924. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_OFST 32
  5925. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LEN 8
  5926. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_OFST 32
  5927. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_LEN 4
  5928. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_LBN 256
  5929. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_LO_WIDTH 32
  5930. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_OFST 36
  5931. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_LEN 4
  5932. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_LBN 288
  5933. #define MC_CMD_SET_MAC_V3_IN_TARGET_FLAT_HI_WIDTH 32
  5934. /* MC_CMD_SET_MAC_OUT msgresponse */
  5935. #define MC_CMD_SET_MAC_OUT_LEN 0
  5936. /* MC_CMD_SET_MAC_V2_OUT msgresponse */
  5937. #define MC_CMD_SET_MAC_V2_OUT_LEN 4
  5938. /* MTU as configured after processing the request. See comment at
  5939. * MC_CMD_SET_MAC_IN/MTU. To query MTU without doing any changes, set CONTROL
  5940. * to 0.
  5941. */
  5942. #define MC_CMD_SET_MAC_V2_OUT_MTU_OFST 0
  5943. #define MC_CMD_SET_MAC_V2_OUT_MTU_LEN 4
  5944. /***********************************/
  5945. /* MC_CMD_PHY_STATS
  5946. * Get generic PHY statistics. This call returns the statistics for a generic
  5947. * PHY in a sparse array (indexed by the enumerate). Each value is represented
  5948. * by a 32bit number. If the DMA_ADDR is 0, then no DMA is performed, and the
  5949. * statistics may be read from the message response. If DMA_ADDR != 0, then the
  5950. * statistics are dmad to that (page-aligned location). Locks required: None.
  5951. * Returns: 0, ETIME
  5952. */
  5953. #define MC_CMD_PHY_STATS 0x2d
  5954. #undef MC_CMD_0x2d_PRIVILEGE_CTG
  5955. #define MC_CMD_0x2d_PRIVILEGE_CTG SRIOV_CTG_LINK
  5956. /* MC_CMD_PHY_STATS_IN msgrequest */
  5957. #define MC_CMD_PHY_STATS_IN_LEN 8
  5958. /* ??? */
  5959. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_OFST 0
  5960. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LEN 8
  5961. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_OFST 0
  5962. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_LEN 4
  5963. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_LBN 0
  5964. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_LO_WIDTH 32
  5965. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_OFST 4
  5966. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_LEN 4
  5967. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_LBN 32
  5968. #define MC_CMD_PHY_STATS_IN_DMA_ADDR_HI_WIDTH 32
  5969. /* MC_CMD_PHY_STATS_OUT_DMA msgresponse */
  5970. #define MC_CMD_PHY_STATS_OUT_DMA_LEN 0
  5971. /* MC_CMD_PHY_STATS_OUT_NO_DMA msgresponse */
  5972. #define MC_CMD_PHY_STATS_OUT_NO_DMA_LEN (((MC_CMD_PHY_NSTATS*32))>>3)
  5973. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  5974. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_LEN 4
  5975. #define MC_CMD_PHY_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_PHY_NSTATS
  5976. /* enum: OUI. */
  5977. #define MC_CMD_OUI 0x0
  5978. /* enum: PMA-PMD Link Up. */
  5979. #define MC_CMD_PMA_PMD_LINK_UP 0x1
  5980. /* enum: PMA-PMD RX Fault. */
  5981. #define MC_CMD_PMA_PMD_RX_FAULT 0x2
  5982. /* enum: PMA-PMD TX Fault. */
  5983. #define MC_CMD_PMA_PMD_TX_FAULT 0x3
  5984. /* enum: PMA-PMD Signal */
  5985. #define MC_CMD_PMA_PMD_SIGNAL 0x4
  5986. /* enum: PMA-PMD SNR A. */
  5987. #define MC_CMD_PMA_PMD_SNR_A 0x5
  5988. /* enum: PMA-PMD SNR B. */
  5989. #define MC_CMD_PMA_PMD_SNR_B 0x6
  5990. /* enum: PMA-PMD SNR C. */
  5991. #define MC_CMD_PMA_PMD_SNR_C 0x7
  5992. /* enum: PMA-PMD SNR D. */
  5993. #define MC_CMD_PMA_PMD_SNR_D 0x8
  5994. /* enum: PCS Link Up. */
  5995. #define MC_CMD_PCS_LINK_UP 0x9
  5996. /* enum: PCS RX Fault. */
  5997. #define MC_CMD_PCS_RX_FAULT 0xa
  5998. /* enum: PCS TX Fault. */
  5999. #define MC_CMD_PCS_TX_FAULT 0xb
  6000. /* enum: PCS BER. */
  6001. #define MC_CMD_PCS_BER 0xc
  6002. /* enum: PCS Block Errors. */
  6003. #define MC_CMD_PCS_BLOCK_ERRORS 0xd
  6004. /* enum: PhyXS Link Up. */
  6005. #define MC_CMD_PHYXS_LINK_UP 0xe
  6006. /* enum: PhyXS RX Fault. */
  6007. #define MC_CMD_PHYXS_RX_FAULT 0xf
  6008. /* enum: PhyXS TX Fault. */
  6009. #define MC_CMD_PHYXS_TX_FAULT 0x10
  6010. /* enum: PhyXS Align. */
  6011. #define MC_CMD_PHYXS_ALIGN 0x11
  6012. /* enum: PhyXS Sync. */
  6013. #define MC_CMD_PHYXS_SYNC 0x12
  6014. /* enum: AN link-up. */
  6015. #define MC_CMD_AN_LINK_UP 0x13
  6016. /* enum: AN Complete. */
  6017. #define MC_CMD_AN_COMPLETE 0x14
  6018. /* enum: AN 10GBaseT Status. */
  6019. #define MC_CMD_AN_10GBT_STATUS 0x15
  6020. /* enum: Clause 22 Link-Up. */
  6021. #define MC_CMD_CL22_LINK_UP 0x16
  6022. /* enum: (Last entry) */
  6023. #define MC_CMD_PHY_NSTATS 0x17
  6024. /***********************************/
  6025. /* MC_CMD_MAC_STATS
  6026. * Get generic MAC statistics. This call returns unified statistics maintained
  6027. * by the MC as it switches between the GMAC and XMAC. The MC will write out
  6028. * all supported stats. The driver should zero initialise the buffer to
  6029. * guarantee consistent results. If the DMA_ADDR is 0, then no DMA is
  6030. * performed, and the statistics may be read from the message response. If
  6031. * DMA_ADDR != 0, then the statistics are dmad to that (page-aligned location).
  6032. * Locks required: None. The PERIODIC_CLEAR option is not used and now has no
  6033. * effect. Returns: 0, ETIME
  6034. */
  6035. #define MC_CMD_MAC_STATS 0x2e
  6036. #undef MC_CMD_0x2e_PRIVILEGE_CTG
  6037. #define MC_CMD_0x2e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  6038. /* MC_CMD_MAC_STATS_IN msgrequest */
  6039. #define MC_CMD_MAC_STATS_IN_LEN 20
  6040. /* ??? */
  6041. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_OFST 0
  6042. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LEN 8
  6043. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_OFST 0
  6044. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_LEN 4
  6045. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_LBN 0
  6046. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_LO_WIDTH 32
  6047. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_OFST 4
  6048. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_LEN 4
  6049. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_LBN 32
  6050. #define MC_CMD_MAC_STATS_IN_DMA_ADDR_HI_WIDTH 32
  6051. #define MC_CMD_MAC_STATS_IN_CMD_OFST 8
  6052. #define MC_CMD_MAC_STATS_IN_CMD_LEN 4
  6053. #define MC_CMD_MAC_STATS_IN_DMA_OFST 8
  6054. #define MC_CMD_MAC_STATS_IN_DMA_LBN 0
  6055. #define MC_CMD_MAC_STATS_IN_DMA_WIDTH 1
  6056. #define MC_CMD_MAC_STATS_IN_CLEAR_OFST 8
  6057. #define MC_CMD_MAC_STATS_IN_CLEAR_LBN 1
  6058. #define MC_CMD_MAC_STATS_IN_CLEAR_WIDTH 1
  6059. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_OFST 8
  6060. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_LBN 2
  6061. #define MC_CMD_MAC_STATS_IN_PERIODIC_CHANGE_WIDTH 1
  6062. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_OFST 8
  6063. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_LBN 3
  6064. #define MC_CMD_MAC_STATS_IN_PERIODIC_ENABLE_WIDTH 1
  6065. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_OFST 8
  6066. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_LBN 4
  6067. #define MC_CMD_MAC_STATS_IN_PERIODIC_CLEAR_WIDTH 1
  6068. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_OFST 8
  6069. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_LBN 5
  6070. #define MC_CMD_MAC_STATS_IN_PERIODIC_NOEVENT_WIDTH 1
  6071. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_OFST 8
  6072. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_LBN 16
  6073. #define MC_CMD_MAC_STATS_IN_PERIOD_MS_WIDTH 16
  6074. /* DMA length. Should be set to MAC_STATS_NUM_STATS * sizeof(uint64_t), as
  6075. * returned by MC_CMD_GET_CAPABILITIES_V4_OUT. For legacy firmware not
  6076. * supporting MC_CMD_GET_CAPABILITIES_V4_OUT, DMA_LEN should be set to
  6077. * MC_CMD_MAC_NSTATS * sizeof(uint64_t)
  6078. */
  6079. #define MC_CMD_MAC_STATS_IN_DMA_LEN_OFST 12
  6080. #define MC_CMD_MAC_STATS_IN_DMA_LEN_LEN 4
  6081. /* port id so vadapter stats can be provided */
  6082. #define MC_CMD_MAC_STATS_IN_PORT_ID_OFST 16
  6083. #define MC_CMD_MAC_STATS_IN_PORT_ID_LEN 4
  6084. /* MC_CMD_MAC_STATS_OUT_DMA msgresponse */
  6085. #define MC_CMD_MAC_STATS_OUT_DMA_LEN 0
  6086. /* MC_CMD_MAC_STATS_OUT_NO_DMA msgresponse */
  6087. #define MC_CMD_MAC_STATS_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS*64))>>3)
  6088. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_OFST 0
  6089. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LEN 8
  6090. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_OFST 0
  6091. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_LEN 4
  6092. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_LBN 0
  6093. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_LO_WIDTH 32
  6094. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_OFST 4
  6095. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_LEN 4
  6096. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_LBN 32
  6097. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_HI_WIDTH 32
  6098. #define MC_CMD_MAC_STATS_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS
  6099. #define MC_CMD_MAC_GENERATION_START 0x0 /* enum */
  6100. #define MC_CMD_MAC_DMABUF_START 0x1 /* enum */
  6101. #define MC_CMD_MAC_TX_PKTS 0x1 /* enum */
  6102. #define MC_CMD_MAC_TX_PAUSE_PKTS 0x2 /* enum */
  6103. #define MC_CMD_MAC_TX_CONTROL_PKTS 0x3 /* enum */
  6104. #define MC_CMD_MAC_TX_UNICAST_PKTS 0x4 /* enum */
  6105. #define MC_CMD_MAC_TX_MULTICAST_PKTS 0x5 /* enum */
  6106. #define MC_CMD_MAC_TX_BROADCAST_PKTS 0x6 /* enum */
  6107. #define MC_CMD_MAC_TX_BYTES 0x7 /* enum */
  6108. #define MC_CMD_MAC_TX_BAD_BYTES 0x8 /* enum */
  6109. #define MC_CMD_MAC_TX_LT64_PKTS 0x9 /* enum */
  6110. #define MC_CMD_MAC_TX_64_PKTS 0xa /* enum */
  6111. #define MC_CMD_MAC_TX_65_TO_127_PKTS 0xb /* enum */
  6112. #define MC_CMD_MAC_TX_128_TO_255_PKTS 0xc /* enum */
  6113. #define MC_CMD_MAC_TX_256_TO_511_PKTS 0xd /* enum */
  6114. #define MC_CMD_MAC_TX_512_TO_1023_PKTS 0xe /* enum */
  6115. #define MC_CMD_MAC_TX_1024_TO_15XX_PKTS 0xf /* enum */
  6116. #define MC_CMD_MAC_TX_15XX_TO_JUMBO_PKTS 0x10 /* enum */
  6117. #define MC_CMD_MAC_TX_GTJUMBO_PKTS 0x11 /* enum */
  6118. #define MC_CMD_MAC_TX_BAD_FCS_PKTS 0x12 /* enum */
  6119. #define MC_CMD_MAC_TX_SINGLE_COLLISION_PKTS 0x13 /* enum */
  6120. #define MC_CMD_MAC_TX_MULTIPLE_COLLISION_PKTS 0x14 /* enum */
  6121. #define MC_CMD_MAC_TX_EXCESSIVE_COLLISION_PKTS 0x15 /* enum */
  6122. #define MC_CMD_MAC_TX_LATE_COLLISION_PKTS 0x16 /* enum */
  6123. #define MC_CMD_MAC_TX_DEFERRED_PKTS 0x17 /* enum */
  6124. #define MC_CMD_MAC_TX_EXCESSIVE_DEFERRED_PKTS 0x18 /* enum */
  6125. #define MC_CMD_MAC_TX_NON_TCPUDP_PKTS 0x19 /* enum */
  6126. #define MC_CMD_MAC_TX_MAC_SRC_ERR_PKTS 0x1a /* enum */
  6127. #define MC_CMD_MAC_TX_IP_SRC_ERR_PKTS 0x1b /* enum */
  6128. #define MC_CMD_MAC_RX_PKTS 0x1c /* enum */
  6129. #define MC_CMD_MAC_RX_PAUSE_PKTS 0x1d /* enum */
  6130. #define MC_CMD_MAC_RX_GOOD_PKTS 0x1e /* enum */
  6131. #define MC_CMD_MAC_RX_CONTROL_PKTS 0x1f /* enum */
  6132. #define MC_CMD_MAC_RX_UNICAST_PKTS 0x20 /* enum */
  6133. #define MC_CMD_MAC_RX_MULTICAST_PKTS 0x21 /* enum */
  6134. #define MC_CMD_MAC_RX_BROADCAST_PKTS 0x22 /* enum */
  6135. #define MC_CMD_MAC_RX_BYTES 0x23 /* enum */
  6136. #define MC_CMD_MAC_RX_BAD_BYTES 0x24 /* enum */
  6137. #define MC_CMD_MAC_RX_64_PKTS 0x25 /* enum */
  6138. #define MC_CMD_MAC_RX_65_TO_127_PKTS 0x26 /* enum */
  6139. #define MC_CMD_MAC_RX_128_TO_255_PKTS 0x27 /* enum */
  6140. #define MC_CMD_MAC_RX_256_TO_511_PKTS 0x28 /* enum */
  6141. #define MC_CMD_MAC_RX_512_TO_1023_PKTS 0x29 /* enum */
  6142. #define MC_CMD_MAC_RX_1024_TO_15XX_PKTS 0x2a /* enum */
  6143. #define MC_CMD_MAC_RX_15XX_TO_JUMBO_PKTS 0x2b /* enum */
  6144. #define MC_CMD_MAC_RX_GTJUMBO_PKTS 0x2c /* enum */
  6145. #define MC_CMD_MAC_RX_UNDERSIZE_PKTS 0x2d /* enum */
  6146. #define MC_CMD_MAC_RX_BAD_FCS_PKTS 0x2e /* enum */
  6147. #define MC_CMD_MAC_RX_OVERFLOW_PKTS 0x2f /* enum */
  6148. #define MC_CMD_MAC_RX_FALSE_CARRIER_PKTS 0x30 /* enum */
  6149. #define MC_CMD_MAC_RX_SYMBOL_ERROR_PKTS 0x31 /* enum */
  6150. #define MC_CMD_MAC_RX_ALIGN_ERROR_PKTS 0x32 /* enum */
  6151. #define MC_CMD_MAC_RX_LENGTH_ERROR_PKTS 0x33 /* enum */
  6152. #define MC_CMD_MAC_RX_INTERNAL_ERROR_PKTS 0x34 /* enum */
  6153. #define MC_CMD_MAC_RX_JABBER_PKTS 0x35 /* enum */
  6154. #define MC_CMD_MAC_RX_NODESC_DROPS 0x36 /* enum */
  6155. #define MC_CMD_MAC_RX_LANES01_CHAR_ERR 0x37 /* enum */
  6156. #define MC_CMD_MAC_RX_LANES23_CHAR_ERR 0x38 /* enum */
  6157. #define MC_CMD_MAC_RX_LANES01_DISP_ERR 0x39 /* enum */
  6158. #define MC_CMD_MAC_RX_LANES23_DISP_ERR 0x3a /* enum */
  6159. #define MC_CMD_MAC_RX_MATCH_FAULT 0x3b /* enum */
  6160. /* enum: PM trunc_bb_overflow counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  6161. * capability only.
  6162. */
  6163. #define MC_CMD_MAC_PM_TRUNC_BB_OVERFLOW 0x3c
  6164. /* enum: PM discard_bb_overflow counter. Valid for EF10 with
  6165. * PM_AND_RXDP_COUNTERS capability only.
  6166. */
  6167. #define MC_CMD_MAC_PM_DISCARD_BB_OVERFLOW 0x3d
  6168. /* enum: PM trunc_vfifo_full counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  6169. * capability only.
  6170. */
  6171. #define MC_CMD_MAC_PM_TRUNC_VFIFO_FULL 0x3e
  6172. /* enum: PM discard_vfifo_full counter. Valid for EF10 with
  6173. * PM_AND_RXDP_COUNTERS capability only.
  6174. */
  6175. #define MC_CMD_MAC_PM_DISCARD_VFIFO_FULL 0x3f
  6176. /* enum: PM trunc_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  6177. * capability only.
  6178. */
  6179. #define MC_CMD_MAC_PM_TRUNC_QBB 0x40
  6180. /* enum: PM discard_qbb counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  6181. * capability only.
  6182. */
  6183. #define MC_CMD_MAC_PM_DISCARD_QBB 0x41
  6184. /* enum: PM discard_mapping counter. Valid for EF10 with PM_AND_RXDP_COUNTERS
  6185. * capability only.
  6186. */
  6187. #define MC_CMD_MAC_PM_DISCARD_MAPPING 0x42
  6188. /* enum: RXDP counter: Number of packets dropped due to the queue being
  6189. * disabled. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  6190. */
  6191. #define MC_CMD_MAC_RXDP_Q_DISABLED_PKTS 0x43
  6192. /* enum: RXDP counter: Number of packets dropped by the DICPU. Valid for EF10
  6193. * with PM_AND_RXDP_COUNTERS capability only.
  6194. */
  6195. #define MC_CMD_MAC_RXDP_DI_DROPPED_PKTS 0x45
  6196. /* enum: RXDP counter: Number of non-host packets. Valid for EF10 with
  6197. * PM_AND_RXDP_COUNTERS capability only.
  6198. */
  6199. #define MC_CMD_MAC_RXDP_STREAMING_PKTS 0x46
  6200. /* enum: RXDP counter: Number of times an hlb descriptor fetch was performed.
  6201. * Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  6202. */
  6203. #define MC_CMD_MAC_RXDP_HLB_FETCH_CONDITIONS 0x47
  6204. /* enum: RXDP counter: Number of times the DPCPU waited for an existing
  6205. * descriptor fetch. Valid for EF10 with PM_AND_RXDP_COUNTERS capability only.
  6206. */
  6207. #define MC_CMD_MAC_RXDP_HLB_WAIT_CONDITIONS 0x48
  6208. #define MC_CMD_MAC_VADAPTER_RX_DMABUF_START 0x4c /* enum */
  6209. #define MC_CMD_MAC_VADAPTER_RX_UNICAST_PACKETS 0x4c /* enum */
  6210. #define MC_CMD_MAC_VADAPTER_RX_UNICAST_BYTES 0x4d /* enum */
  6211. #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_PACKETS 0x4e /* enum */
  6212. #define MC_CMD_MAC_VADAPTER_RX_MULTICAST_BYTES 0x4f /* enum */
  6213. #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_PACKETS 0x50 /* enum */
  6214. #define MC_CMD_MAC_VADAPTER_RX_BROADCAST_BYTES 0x51 /* enum */
  6215. #define MC_CMD_MAC_VADAPTER_RX_BAD_PACKETS 0x52 /* enum */
  6216. #define MC_CMD_MAC_VADAPTER_RX_BAD_BYTES 0x53 /* enum */
  6217. #define MC_CMD_MAC_VADAPTER_RX_OVERFLOW 0x54 /* enum */
  6218. #define MC_CMD_MAC_VADAPTER_TX_DMABUF_START 0x57 /* enum */
  6219. #define MC_CMD_MAC_VADAPTER_TX_UNICAST_PACKETS 0x57 /* enum */
  6220. #define MC_CMD_MAC_VADAPTER_TX_UNICAST_BYTES 0x58 /* enum */
  6221. #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_PACKETS 0x59 /* enum */
  6222. #define MC_CMD_MAC_VADAPTER_TX_MULTICAST_BYTES 0x5a /* enum */
  6223. #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_PACKETS 0x5b /* enum */
  6224. #define MC_CMD_MAC_VADAPTER_TX_BROADCAST_BYTES 0x5c /* enum */
  6225. #define MC_CMD_MAC_VADAPTER_TX_BAD_PACKETS 0x5d /* enum */
  6226. #define MC_CMD_MAC_VADAPTER_TX_BAD_BYTES 0x5e /* enum */
  6227. #define MC_CMD_MAC_VADAPTER_TX_OVERFLOW 0x5f /* enum */
  6228. /* enum: Start of GMAC stats buffer space, for Siena only. */
  6229. #define MC_CMD_GMAC_DMABUF_START 0x40
  6230. /* enum: End of GMAC stats buffer space, for Siena only. */
  6231. #define MC_CMD_GMAC_DMABUF_END 0x5f
  6232. /* enum: GENERATION_END value, used together with GENERATION_START to verify
  6233. * consistency of DMAd data. For legacy firmware / drivers without extended
  6234. * stats (more precisely, when DMA_LEN == MC_CMD_MAC_NSTATS *
  6235. * sizeof(uint64_t)), this entry holds the GENERATION_END value. Otherwise,
  6236. * this value is invalid/ reserved and GENERATION_END is written as the last
  6237. * 64-bit word of the DMA buffer (at DMA_LEN - sizeof(uint64_t)). Note that
  6238. * this is consistent with the legacy behaviour, in the sense that entry 96 is
  6239. * the last 64-bit word in the buffer when DMA_LEN == MC_CMD_MAC_NSTATS *
  6240. * sizeof(uint64_t). See SF-109306-TC, Section 9.2 for details.
  6241. */
  6242. #define MC_CMD_MAC_GENERATION_END 0x60
  6243. #define MC_CMD_MAC_NSTATS 0x61 /* enum */
  6244. /* MC_CMD_MAC_STATS_V2_OUT_DMA msgresponse */
  6245. #define MC_CMD_MAC_STATS_V2_OUT_DMA_LEN 0
  6246. /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA msgresponse */
  6247. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V2*64))>>3)
  6248. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_OFST 0
  6249. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LEN 8
  6250. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_OFST 0
  6251. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_LEN 4
  6252. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_LBN 0
  6253. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_LO_WIDTH 32
  6254. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_OFST 4
  6255. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_LEN 4
  6256. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_LBN 32
  6257. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_HI_WIDTH 32
  6258. #define MC_CMD_MAC_STATS_V2_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V2
  6259. /* enum: Start of FEC stats buffer space, Medford2 and up */
  6260. #define MC_CMD_MAC_FEC_DMABUF_START 0x61
  6261. /* enum: Number of uncorrected FEC codewords on link (RS-FEC only for Medford2)
  6262. */
  6263. #define MC_CMD_MAC_FEC_UNCORRECTED_ERRORS 0x61
  6264. /* enum: Number of corrected FEC codewords on link (RS-FEC only for Medford2)
  6265. */
  6266. #define MC_CMD_MAC_FEC_CORRECTED_ERRORS 0x62
  6267. /* enum: Number of corrected 10-bit symbol errors, lane 0 (RS-FEC only) */
  6268. #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE0 0x63
  6269. /* enum: Number of corrected 10-bit symbol errors, lane 1 (RS-FEC only) */
  6270. #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE1 0x64
  6271. /* enum: Number of corrected 10-bit symbol errors, lane 2 (RS-FEC only) */
  6272. #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE2 0x65
  6273. /* enum: Number of corrected 10-bit symbol errors, lane 3 (RS-FEC only) */
  6274. #define MC_CMD_MAC_FEC_CORRECTED_SYMBOLS_LANE3 0x66
  6275. /* enum: This includes the space at offset 103 which is the final
  6276. * GENERATION_END in a MAC_STATS_V2 response and otherwise unused.
  6277. */
  6278. #define MC_CMD_MAC_NSTATS_V2 0x68
  6279. /* Other enum values, see field(s): */
  6280. /* MC_CMD_MAC_STATS_OUT_NO_DMA/STATISTICS */
  6281. /* MC_CMD_MAC_STATS_V3_OUT_DMA msgresponse */
  6282. #define MC_CMD_MAC_STATS_V3_OUT_DMA_LEN 0
  6283. /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA msgresponse */
  6284. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V3*64))>>3)
  6285. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_OFST 0
  6286. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LEN 8
  6287. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_OFST 0
  6288. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_LEN 4
  6289. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_LBN 0
  6290. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_LO_WIDTH 32
  6291. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_OFST 4
  6292. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_LEN 4
  6293. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_LBN 32
  6294. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_HI_WIDTH 32
  6295. #define MC_CMD_MAC_STATS_V3_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V3
  6296. /* enum: Start of CTPIO stats buffer space, Medford2 and up */
  6297. #define MC_CMD_MAC_CTPIO_DMABUF_START 0x68
  6298. /* enum: Number of CTPIO fallbacks because a DMA packet was in progress on the
  6299. * target VI
  6300. */
  6301. #define MC_CMD_MAC_CTPIO_VI_BUSY_FALLBACK 0x68
  6302. /* enum: Number of times a CTPIO send wrote beyond frame end (informational
  6303. * only)
  6304. */
  6305. #define MC_CMD_MAC_CTPIO_LONG_WRITE_SUCCESS 0x69
  6306. /* enum: Number of CTPIO failures because the TX doorbell was written before
  6307. * the end of the frame data
  6308. */
  6309. #define MC_CMD_MAC_CTPIO_MISSING_DBELL_FAIL 0x6a
  6310. /* enum: Number of CTPIO failures because the internal FIFO overflowed */
  6311. #define MC_CMD_MAC_CTPIO_OVERFLOW_FAIL 0x6b
  6312. /* enum: Number of CTPIO failures because the host did not deliver data fast
  6313. * enough to avoid MAC underflow
  6314. */
  6315. #define MC_CMD_MAC_CTPIO_UNDERFLOW_FAIL 0x6c
  6316. /* enum: Number of CTPIO failures because the host did not deliver all the
  6317. * frame data within the timeout
  6318. */
  6319. #define MC_CMD_MAC_CTPIO_TIMEOUT_FAIL 0x6d
  6320. /* enum: Number of CTPIO failures because the frame data arrived out of order
  6321. * or with gaps
  6322. */
  6323. #define MC_CMD_MAC_CTPIO_NONCONTIG_WR_FAIL 0x6e
  6324. /* enum: Number of CTPIO failures because the host started a new frame before
  6325. * completing the previous one
  6326. */
  6327. #define MC_CMD_MAC_CTPIO_FRM_CLOBBER_FAIL 0x6f
  6328. /* enum: Number of CTPIO failures because a write was not a multiple of 32 bits
  6329. * or not 32-bit aligned
  6330. */
  6331. #define MC_CMD_MAC_CTPIO_INVALID_WR_FAIL 0x70
  6332. /* enum: Number of CTPIO fallbacks because another VI on the same port was
  6333. * sending a CTPIO frame
  6334. */
  6335. #define MC_CMD_MAC_CTPIO_VI_CLOBBER_FALLBACK 0x71
  6336. /* enum: Number of CTPIO fallbacks because target VI did not have CTPIO enabled
  6337. */
  6338. #define MC_CMD_MAC_CTPIO_UNQUALIFIED_FALLBACK 0x72
  6339. /* enum: Number of CTPIO fallbacks because length in header was less than 29
  6340. * bytes
  6341. */
  6342. #define MC_CMD_MAC_CTPIO_RUNT_FALLBACK 0x73
  6343. /* enum: Total number of successful CTPIO sends on this port */
  6344. #define MC_CMD_MAC_CTPIO_SUCCESS 0x74
  6345. /* enum: Total number of CTPIO fallbacks on this port */
  6346. #define MC_CMD_MAC_CTPIO_FALLBACK 0x75
  6347. /* enum: Total number of CTPIO poisoned frames on this port, whether erased or
  6348. * not
  6349. */
  6350. #define MC_CMD_MAC_CTPIO_POISON 0x76
  6351. /* enum: Total number of CTPIO erased frames on this port */
  6352. #define MC_CMD_MAC_CTPIO_ERASE 0x77
  6353. /* enum: This includes the space at offset 120 which is the final
  6354. * GENERATION_END in a MAC_STATS_V3 response and otherwise unused.
  6355. */
  6356. #define MC_CMD_MAC_NSTATS_V3 0x79
  6357. /* Other enum values, see field(s): */
  6358. /* MC_CMD_MAC_STATS_V2_OUT_NO_DMA/STATISTICS */
  6359. /* MC_CMD_MAC_STATS_V4_OUT_DMA msgresponse */
  6360. #define MC_CMD_MAC_STATS_V4_OUT_DMA_LEN 0
  6361. /* MC_CMD_MAC_STATS_V4_OUT_NO_DMA msgresponse */
  6362. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_LEN (((MC_CMD_MAC_NSTATS_V4*64))>>3)
  6363. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_OFST 0
  6364. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LEN 8
  6365. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_OFST 0
  6366. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_LEN 4
  6367. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_LBN 0
  6368. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_LO_WIDTH 32
  6369. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_OFST 4
  6370. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_LEN 4
  6371. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_LBN 32
  6372. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_HI_WIDTH 32
  6373. #define MC_CMD_MAC_STATS_V4_OUT_NO_DMA_STATISTICS_NUM MC_CMD_MAC_NSTATS_V4
  6374. /* enum: Start of V4 stats buffer space */
  6375. #define MC_CMD_MAC_V4_DMABUF_START 0x79
  6376. /* enum: RXDP counter: Number of packets truncated because scattering was
  6377. * disabled.
  6378. */
  6379. #define MC_CMD_MAC_RXDP_SCATTER_DISABLED_TRUNC 0x79
  6380. /* enum: RXDP counter: Number of times the RXDP head of line blocked waiting
  6381. * for descriptors. Will be zero unless RXDP_HLB_IDLE capability is set.
  6382. */
  6383. #define MC_CMD_MAC_RXDP_HLB_IDLE 0x7a
  6384. /* enum: RXDP counter: Number of times the RXDP timed out while head of line
  6385. * blocking. Will be zero unless RXDP_HLB_IDLE capability is set.
  6386. */
  6387. #define MC_CMD_MAC_RXDP_HLB_TIMEOUT 0x7b
  6388. /* enum: This includes the space at offset 124 which is the final
  6389. * GENERATION_END in a MAC_STATS_V4 response and otherwise unused.
  6390. */
  6391. #define MC_CMD_MAC_NSTATS_V4 0x7d
  6392. /* Other enum values, see field(s): */
  6393. /* MC_CMD_MAC_STATS_V3_OUT_NO_DMA/STATISTICS */
  6394. /***********************************/
  6395. /* MC_CMD_SRIOV
  6396. * to be documented
  6397. */
  6398. #define MC_CMD_SRIOV 0x30
  6399. /* MC_CMD_SRIOV_IN msgrequest */
  6400. #define MC_CMD_SRIOV_IN_LEN 12
  6401. #define MC_CMD_SRIOV_IN_ENABLE_OFST 0
  6402. #define MC_CMD_SRIOV_IN_ENABLE_LEN 4
  6403. #define MC_CMD_SRIOV_IN_VI_BASE_OFST 4
  6404. #define MC_CMD_SRIOV_IN_VI_BASE_LEN 4
  6405. #define MC_CMD_SRIOV_IN_VF_COUNT_OFST 8
  6406. #define MC_CMD_SRIOV_IN_VF_COUNT_LEN 4
  6407. /* MC_CMD_SRIOV_OUT msgresponse */
  6408. #define MC_CMD_SRIOV_OUT_LEN 8
  6409. #define MC_CMD_SRIOV_OUT_VI_SCALE_OFST 0
  6410. #define MC_CMD_SRIOV_OUT_VI_SCALE_LEN 4
  6411. #define MC_CMD_SRIOV_OUT_VF_TOTAL_OFST 4
  6412. #define MC_CMD_SRIOV_OUT_VF_TOTAL_LEN 4
  6413. /* MC_CMD_MEMCPY_RECORD_TYPEDEF structuredef */
  6414. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LEN 32
  6415. /* this is only used for the first record */
  6416. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_OFST 0
  6417. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LEN 4
  6418. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_LBN 0
  6419. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_NUM_RECORDS_WIDTH 32
  6420. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_OFST 4
  6421. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LEN 4
  6422. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_LBN 32
  6423. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_RID_WIDTH 32
  6424. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_OFST 8
  6425. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LEN 8
  6426. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_OFST 8
  6427. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_LEN 4
  6428. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_LBN 64
  6429. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LO_WIDTH 32
  6430. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_OFST 12
  6431. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_LEN 4
  6432. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_LBN 96
  6433. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_HI_WIDTH 32
  6434. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_LBN 64
  6435. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_TO_ADDR_WIDTH 64
  6436. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_OFST 16
  6437. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LEN 4
  6438. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_RID_INLINE 0x100 /* enum */
  6439. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_LBN 128
  6440. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_RID_WIDTH 32
  6441. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_OFST 20
  6442. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LEN 8
  6443. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_OFST 20
  6444. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_LEN 4
  6445. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_LBN 160
  6446. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LO_WIDTH 32
  6447. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_OFST 24
  6448. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_LEN 4
  6449. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_LBN 192
  6450. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_HI_WIDTH 32
  6451. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_LBN 160
  6452. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_FROM_ADDR_WIDTH 64
  6453. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_OFST 28
  6454. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LEN 4
  6455. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_LBN 224
  6456. #define MC_CMD_MEMCPY_RECORD_TYPEDEF_LENGTH_WIDTH 32
  6457. /***********************************/
  6458. /* MC_CMD_MEMCPY
  6459. * DMA write data into (Rid,Addr), either by dma reading (Rid,Addr), or by data
  6460. * embedded directly in the command.
  6461. *
  6462. * A common pattern is for a client to use generation counts to signal a dma
  6463. * update of a datastructure. To facilitate this, this MCDI operation can
  6464. * contain multiple requests which are executed in strict order. Requests take
  6465. * the form of duplicating the entire MCDI request continuously (including the
  6466. * requests record, which is ignored in all but the first structure)
  6467. *
  6468. * The source data can either come from a DMA from the host, or it can be
  6469. * embedded within the request directly, thereby eliminating a DMA read. To
  6470. * indicate this, the client sets FROM_RID=%RID_INLINE, ADDR_HI=0, and
  6471. * ADDR_LO=offset, and inserts the data at %offset from the start of the
  6472. * payload. It's the callers responsibility to ensure that the embedded data
  6473. * doesn't overlap the records.
  6474. *
  6475. * Returns: 0, EINVAL (invalid RID)
  6476. */
  6477. #define MC_CMD_MEMCPY 0x31
  6478. /* MC_CMD_MEMCPY_IN msgrequest */
  6479. #define MC_CMD_MEMCPY_IN_LENMIN 32
  6480. #define MC_CMD_MEMCPY_IN_LENMAX 224
  6481. #define MC_CMD_MEMCPY_IN_LENMAX_MCDI2 992
  6482. #define MC_CMD_MEMCPY_IN_LEN(num) (0+32*(num))
  6483. #define MC_CMD_MEMCPY_IN_RECORD_NUM(len) (((len)-0)/32)
  6484. /* see MC_CMD_MEMCPY_RECORD_TYPEDEF */
  6485. #define MC_CMD_MEMCPY_IN_RECORD_OFST 0
  6486. #define MC_CMD_MEMCPY_IN_RECORD_LEN 32
  6487. #define MC_CMD_MEMCPY_IN_RECORD_MINNUM 1
  6488. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM 7
  6489. #define MC_CMD_MEMCPY_IN_RECORD_MAXNUM_MCDI2 31
  6490. /* MC_CMD_MEMCPY_OUT msgresponse */
  6491. #define MC_CMD_MEMCPY_OUT_LEN 0
  6492. /***********************************/
  6493. /* MC_CMD_WOL_FILTER_SET
  6494. * Set a WoL filter.
  6495. */
  6496. #define MC_CMD_WOL_FILTER_SET 0x32
  6497. #undef MC_CMD_0x32_PRIVILEGE_CTG
  6498. #define MC_CMD_0x32_PRIVILEGE_CTG SRIOV_CTG_LINK
  6499. /* MC_CMD_WOL_FILTER_SET_IN msgrequest */
  6500. #define MC_CMD_WOL_FILTER_SET_IN_LEN 192
  6501. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0
  6502. #define MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4
  6503. #define MC_CMD_FILTER_MODE_SIMPLE 0x0 /* enum */
  6504. #define MC_CMD_FILTER_MODE_STRUCTURED 0xffffffff /* enum */
  6505. /* A type value of 1 is unused. */
  6506. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4
  6507. #define MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4
  6508. /* enum: Magic */
  6509. #define MC_CMD_WOL_TYPE_MAGIC 0x0
  6510. /* enum: MS Windows Magic */
  6511. #define MC_CMD_WOL_TYPE_WIN_MAGIC 0x2
  6512. /* enum: IPv4 Syn */
  6513. #define MC_CMD_WOL_TYPE_IPV4_SYN 0x3
  6514. /* enum: IPv6 Syn */
  6515. #define MC_CMD_WOL_TYPE_IPV6_SYN 0x4
  6516. /* enum: Bitmap */
  6517. #define MC_CMD_WOL_TYPE_BITMAP 0x5
  6518. /* enum: Link */
  6519. #define MC_CMD_WOL_TYPE_LINK 0x6
  6520. /* enum: (Above this for future use) */
  6521. #define MC_CMD_WOL_TYPE_MAX 0x7
  6522. #define MC_CMD_WOL_FILTER_SET_IN_DATA_OFST 8
  6523. #define MC_CMD_WOL_FILTER_SET_IN_DATA_LEN 4
  6524. #define MC_CMD_WOL_FILTER_SET_IN_DATA_NUM 46
  6525. /* MC_CMD_WOL_FILTER_SET_IN_MAGIC msgrequest */
  6526. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_LEN 16
  6527. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  6528. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */
  6529. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  6530. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */
  6531. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_OFST 8
  6532. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LEN 8
  6533. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_OFST 8
  6534. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_LEN 4
  6535. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_LBN 64
  6536. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_LO_WIDTH 32
  6537. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_OFST 12
  6538. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_LEN 4
  6539. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_LBN 96
  6540. #define MC_CMD_WOL_FILTER_SET_IN_MAGIC_MAC_HI_WIDTH 32
  6541. /* MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN msgrequest */
  6542. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_LEN 20
  6543. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  6544. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */
  6545. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  6546. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */
  6547. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_OFST 8
  6548. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_IP_LEN 4
  6549. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_OFST 12
  6550. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_IP_LEN 4
  6551. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_OFST 16
  6552. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_SRC_PORT_LEN 2
  6553. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_OFST 18
  6554. #define MC_CMD_WOL_FILTER_SET_IN_IPV4_SYN_DST_PORT_LEN 2
  6555. /* MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN msgrequest */
  6556. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_LEN 44
  6557. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  6558. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */
  6559. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  6560. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */
  6561. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_OFST 8
  6562. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_IP_LEN 16
  6563. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_OFST 24
  6564. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_IP_LEN 16
  6565. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_OFST 40
  6566. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_SRC_PORT_LEN 2
  6567. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_OFST 42
  6568. #define MC_CMD_WOL_FILTER_SET_IN_IPV6_SYN_DST_PORT_LEN 2
  6569. /* MC_CMD_WOL_FILTER_SET_IN_BITMAP msgrequest */
  6570. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN 187
  6571. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  6572. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */
  6573. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  6574. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */
  6575. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_OFST 8
  6576. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_MASK_LEN 48
  6577. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_OFST 56
  6578. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_BITMAP_LEN 128
  6579. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_OFST 184
  6580. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LEN_LEN 1
  6581. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_OFST 185
  6582. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER3_LEN 1
  6583. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_OFST 186
  6584. #define MC_CMD_WOL_FILTER_SET_IN_BITMAP_LAYER4_LEN 1
  6585. /* MC_CMD_WOL_FILTER_SET_IN_LINK msgrequest */
  6586. #define MC_CMD_WOL_FILTER_SET_IN_LINK_LEN 12
  6587. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_OFST 0 */
  6588. /* MC_CMD_WOL_FILTER_SET_IN_FILTER_MODE_LEN 4 */
  6589. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_OFST 4 */
  6590. /* MC_CMD_WOL_FILTER_SET_IN_WOL_TYPE_LEN 4 */
  6591. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_OFST 8
  6592. #define MC_CMD_WOL_FILTER_SET_IN_LINK_MASK_LEN 4
  6593. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_OFST 8
  6594. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_LBN 0
  6595. #define MC_CMD_WOL_FILTER_SET_IN_LINK_UP_WIDTH 1
  6596. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_OFST 8
  6597. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_LBN 1
  6598. #define MC_CMD_WOL_FILTER_SET_IN_LINK_DOWN_WIDTH 1
  6599. /* MC_CMD_WOL_FILTER_SET_OUT msgresponse */
  6600. #define MC_CMD_WOL_FILTER_SET_OUT_LEN 4
  6601. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_OFST 0
  6602. #define MC_CMD_WOL_FILTER_SET_OUT_FILTER_ID_LEN 4
  6603. /***********************************/
  6604. /* MC_CMD_WOL_FILTER_REMOVE
  6605. * Remove a WoL filter. Locks required: None. Returns: 0, EINVAL, ENOSYS
  6606. */
  6607. #define MC_CMD_WOL_FILTER_REMOVE 0x33
  6608. #undef MC_CMD_0x33_PRIVILEGE_CTG
  6609. #define MC_CMD_0x33_PRIVILEGE_CTG SRIOV_CTG_LINK
  6610. /* MC_CMD_WOL_FILTER_REMOVE_IN msgrequest */
  6611. #define MC_CMD_WOL_FILTER_REMOVE_IN_LEN 4
  6612. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_OFST 0
  6613. #define MC_CMD_WOL_FILTER_REMOVE_IN_FILTER_ID_LEN 4
  6614. /* MC_CMD_WOL_FILTER_REMOVE_OUT msgresponse */
  6615. #define MC_CMD_WOL_FILTER_REMOVE_OUT_LEN 0
  6616. /***********************************/
  6617. /* MC_CMD_WOL_FILTER_RESET
  6618. * Reset (i.e. remove all) WoL filters. Locks required: None. Returns: 0,
  6619. * ENOSYS
  6620. */
  6621. #define MC_CMD_WOL_FILTER_RESET 0x34
  6622. #undef MC_CMD_0x34_PRIVILEGE_CTG
  6623. #define MC_CMD_0x34_PRIVILEGE_CTG SRIOV_CTG_LINK
  6624. /* MC_CMD_WOL_FILTER_RESET_IN msgrequest */
  6625. #define MC_CMD_WOL_FILTER_RESET_IN_LEN 4
  6626. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_OFST 0
  6627. #define MC_CMD_WOL_FILTER_RESET_IN_MASK_LEN 4
  6628. #define MC_CMD_WOL_FILTER_RESET_IN_WAKE_FILTERS 0x1 /* enum */
  6629. #define MC_CMD_WOL_FILTER_RESET_IN_LIGHTSOUT_OFFLOADS 0x2 /* enum */
  6630. /* MC_CMD_WOL_FILTER_RESET_OUT msgresponse */
  6631. #define MC_CMD_WOL_FILTER_RESET_OUT_LEN 0
  6632. /***********************************/
  6633. /* MC_CMD_SET_MCAST_HASH
  6634. * Set the MCAST hash value without otherwise reconfiguring the MAC
  6635. */
  6636. #define MC_CMD_SET_MCAST_HASH 0x35
  6637. /* MC_CMD_SET_MCAST_HASH_IN msgrequest */
  6638. #define MC_CMD_SET_MCAST_HASH_IN_LEN 32
  6639. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_OFST 0
  6640. #define MC_CMD_SET_MCAST_HASH_IN_HASH0_LEN 16
  6641. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_OFST 16
  6642. #define MC_CMD_SET_MCAST_HASH_IN_HASH1_LEN 16
  6643. /* MC_CMD_SET_MCAST_HASH_OUT msgresponse */
  6644. #define MC_CMD_SET_MCAST_HASH_OUT_LEN 0
  6645. /***********************************/
  6646. /* MC_CMD_NVRAM_TYPES
  6647. * Return bitfield indicating available types of virtual NVRAM partitions.
  6648. * Locks required: none. Returns: 0
  6649. */
  6650. #define MC_CMD_NVRAM_TYPES 0x36
  6651. #undef MC_CMD_0x36_PRIVILEGE_CTG
  6652. #define MC_CMD_0x36_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6653. /* MC_CMD_NVRAM_TYPES_IN msgrequest */
  6654. #define MC_CMD_NVRAM_TYPES_IN_LEN 0
  6655. /* MC_CMD_NVRAM_TYPES_OUT msgresponse */
  6656. #define MC_CMD_NVRAM_TYPES_OUT_LEN 4
  6657. /* Bit mask of supported types. */
  6658. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_OFST 0
  6659. #define MC_CMD_NVRAM_TYPES_OUT_TYPES_LEN 4
  6660. /* enum: Disabled callisto. */
  6661. #define MC_CMD_NVRAM_TYPE_DISABLED_CALLISTO 0x0
  6662. /* enum: MC firmware. */
  6663. #define MC_CMD_NVRAM_TYPE_MC_FW 0x1
  6664. /* enum: MC backup firmware. */
  6665. #define MC_CMD_NVRAM_TYPE_MC_FW_BACKUP 0x2
  6666. /* enum: Static configuration Port0. */
  6667. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT0 0x3
  6668. /* enum: Static configuration Port1. */
  6669. #define MC_CMD_NVRAM_TYPE_STATIC_CFG_PORT1 0x4
  6670. /* enum: Dynamic configuration Port0. */
  6671. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT0 0x5
  6672. /* enum: Dynamic configuration Port1. */
  6673. #define MC_CMD_NVRAM_TYPE_DYNAMIC_CFG_PORT1 0x6
  6674. /* enum: Expansion Rom. */
  6675. #define MC_CMD_NVRAM_TYPE_EXP_ROM 0x7
  6676. /* enum: Expansion Rom Configuration Port0. */
  6677. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT0 0x8
  6678. /* enum: Expansion Rom Configuration Port1. */
  6679. #define MC_CMD_NVRAM_TYPE_EXP_ROM_CFG_PORT1 0x9
  6680. /* enum: Phy Configuration Port0. */
  6681. #define MC_CMD_NVRAM_TYPE_PHY_PORT0 0xa
  6682. /* enum: Phy Configuration Port1. */
  6683. #define MC_CMD_NVRAM_TYPE_PHY_PORT1 0xb
  6684. /* enum: Log. */
  6685. #define MC_CMD_NVRAM_TYPE_LOG 0xc
  6686. /* enum: FPGA image. */
  6687. #define MC_CMD_NVRAM_TYPE_FPGA 0xd
  6688. /* enum: FPGA backup image */
  6689. #define MC_CMD_NVRAM_TYPE_FPGA_BACKUP 0xe
  6690. /* enum: FC firmware. */
  6691. #define MC_CMD_NVRAM_TYPE_FC_FW 0xf
  6692. /* enum: FC backup firmware. */
  6693. #define MC_CMD_NVRAM_TYPE_FC_FW_BACKUP 0x10
  6694. /* enum: CPLD image. */
  6695. #define MC_CMD_NVRAM_TYPE_CPLD 0x11
  6696. /* enum: Licensing information. */
  6697. #define MC_CMD_NVRAM_TYPE_LICENSE 0x12
  6698. /* enum: FC Log. */
  6699. #define MC_CMD_NVRAM_TYPE_FC_LOG 0x13
  6700. /* enum: Additional flash on FPGA. */
  6701. #define MC_CMD_NVRAM_TYPE_FC_EXTRA 0x14
  6702. /***********************************/
  6703. /* MC_CMD_NVRAM_INFO
  6704. * Read info about a virtual NVRAM partition. Locks required: none. Returns: 0,
  6705. * EINVAL (bad type).
  6706. */
  6707. #define MC_CMD_NVRAM_INFO 0x37
  6708. #undef MC_CMD_0x37_PRIVILEGE_CTG
  6709. #define MC_CMD_0x37_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6710. /* MC_CMD_NVRAM_INFO_IN msgrequest */
  6711. #define MC_CMD_NVRAM_INFO_IN_LEN 4
  6712. #define MC_CMD_NVRAM_INFO_IN_TYPE_OFST 0
  6713. #define MC_CMD_NVRAM_INFO_IN_TYPE_LEN 4
  6714. /* Enum values, see field(s): */
  6715. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6716. /* MC_CMD_NVRAM_INFO_OUT msgresponse */
  6717. #define MC_CMD_NVRAM_INFO_OUT_LEN 24
  6718. #define MC_CMD_NVRAM_INFO_OUT_TYPE_OFST 0
  6719. #define MC_CMD_NVRAM_INFO_OUT_TYPE_LEN 4
  6720. /* Enum values, see field(s): */
  6721. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6722. #define MC_CMD_NVRAM_INFO_OUT_SIZE_OFST 4
  6723. #define MC_CMD_NVRAM_INFO_OUT_SIZE_LEN 4
  6724. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_OFST 8
  6725. #define MC_CMD_NVRAM_INFO_OUT_ERASESIZE_LEN 4
  6726. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_OFST 12
  6727. #define MC_CMD_NVRAM_INFO_OUT_FLAGS_LEN 4
  6728. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_OFST 12
  6729. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_LBN 0
  6730. #define MC_CMD_NVRAM_INFO_OUT_PROTECTED_WIDTH 1
  6731. #define MC_CMD_NVRAM_INFO_OUT_TLV_OFST 12
  6732. #define MC_CMD_NVRAM_INFO_OUT_TLV_LBN 1
  6733. #define MC_CMD_NVRAM_INFO_OUT_TLV_WIDTH 1
  6734. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_OFST 12
  6735. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2
  6736. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1
  6737. #define MC_CMD_NVRAM_INFO_OUT_CRC_OFST 12
  6738. #define MC_CMD_NVRAM_INFO_OUT_CRC_LBN 3
  6739. #define MC_CMD_NVRAM_INFO_OUT_CRC_WIDTH 1
  6740. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_OFST 12
  6741. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_LBN 5
  6742. #define MC_CMD_NVRAM_INFO_OUT_READ_ONLY_WIDTH 1
  6743. #define MC_CMD_NVRAM_INFO_OUT_CMAC_OFST 12
  6744. #define MC_CMD_NVRAM_INFO_OUT_CMAC_LBN 6
  6745. #define MC_CMD_NVRAM_INFO_OUT_CMAC_WIDTH 1
  6746. #define MC_CMD_NVRAM_INFO_OUT_A_B_OFST 12
  6747. #define MC_CMD_NVRAM_INFO_OUT_A_B_LBN 7
  6748. #define MC_CMD_NVRAM_INFO_OUT_A_B_WIDTH 1
  6749. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_OFST 16
  6750. #define MC_CMD_NVRAM_INFO_OUT_PHYSDEV_LEN 4
  6751. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_OFST 20
  6752. #define MC_CMD_NVRAM_INFO_OUT_PHYSADDR_LEN 4
  6753. /* MC_CMD_NVRAM_INFO_V2_OUT msgresponse */
  6754. #define MC_CMD_NVRAM_INFO_V2_OUT_LEN 28
  6755. #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_OFST 0
  6756. #define MC_CMD_NVRAM_INFO_V2_OUT_TYPE_LEN 4
  6757. /* Enum values, see field(s): */
  6758. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6759. #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_OFST 4
  6760. #define MC_CMD_NVRAM_INFO_V2_OUT_SIZE_LEN 4
  6761. #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_OFST 8
  6762. #define MC_CMD_NVRAM_INFO_V2_OUT_ERASESIZE_LEN 4
  6763. #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_OFST 12
  6764. #define MC_CMD_NVRAM_INFO_V2_OUT_FLAGS_LEN 4
  6765. #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_OFST 12
  6766. #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_LBN 0
  6767. #define MC_CMD_NVRAM_INFO_V2_OUT_PROTECTED_WIDTH 1
  6768. #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_OFST 12
  6769. #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_LBN 1
  6770. #define MC_CMD_NVRAM_INFO_V2_OUT_TLV_WIDTH 1
  6771. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_OFST 12
  6772. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_LBN 2
  6773. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_IF_TSA_BOUND_WIDTH 1
  6774. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_OFST 12
  6775. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_LBN 5
  6776. #define MC_CMD_NVRAM_INFO_V2_OUT_READ_ONLY_WIDTH 1
  6777. #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_OFST 12
  6778. #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_LBN 7
  6779. #define MC_CMD_NVRAM_INFO_V2_OUT_A_B_WIDTH 1
  6780. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_OFST 16
  6781. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSDEV_LEN 4
  6782. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_OFST 20
  6783. #define MC_CMD_NVRAM_INFO_V2_OUT_PHYSADDR_LEN 4
  6784. /* Writes must be multiples of this size. Added to support the MUM on Sorrento.
  6785. */
  6786. #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_OFST 24
  6787. #define MC_CMD_NVRAM_INFO_V2_OUT_WRITESIZE_LEN 4
  6788. /***********************************/
  6789. /* MC_CMD_NVRAM_UPDATE_START
  6790. * Start a group of update operations on a virtual NVRAM partition. Locks
  6791. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type), EACCES (if
  6792. * PHY_LOCK required and not held). In an adapter bound to a TSA controller,
  6793. * MC_CMD_NVRAM_UPDATE_START can only be used on a subset of partition types
  6794. * i.e. static config, dynamic config and expansion ROM config. Attempting to
  6795. * perform this operation on a restricted partition will return the error
  6796. * EPERM.
  6797. */
  6798. #define MC_CMD_NVRAM_UPDATE_START 0x38
  6799. #undef MC_CMD_0x38_PRIVILEGE_CTG
  6800. #define MC_CMD_0x38_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6801. /* MC_CMD_NVRAM_UPDATE_START_IN msgrequest: Legacy NVRAM_UPDATE_START request.
  6802. * Use NVRAM_UPDATE_START_V2_IN in new code
  6803. */
  6804. #define MC_CMD_NVRAM_UPDATE_START_IN_LEN 4
  6805. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_OFST 0
  6806. #define MC_CMD_NVRAM_UPDATE_START_IN_TYPE_LEN 4
  6807. /* Enum values, see field(s): */
  6808. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6809. /* MC_CMD_NVRAM_UPDATE_START_V2_IN msgrequest: Extended NVRAM_UPDATE_START
  6810. * request with additional flags indicating version of command in use. See
  6811. * MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended functionality. Use
  6812. * paired up with NVRAM_UPDATE_FINISH_V2_IN.
  6813. */
  6814. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_LEN 8
  6815. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_OFST 0
  6816. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_TYPE_LEN 4
  6817. /* Enum values, see field(s): */
  6818. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6819. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_OFST 4
  6820. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAGS_LEN 4
  6821. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_OFST 4
  6822. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0
  6823. #define MC_CMD_NVRAM_UPDATE_START_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1
  6824. /* MC_CMD_NVRAM_UPDATE_START_OUT msgresponse */
  6825. #define MC_CMD_NVRAM_UPDATE_START_OUT_LEN 0
  6826. /***********************************/
  6827. /* MC_CMD_NVRAM_READ
  6828. * Read data from a virtual NVRAM partition. Locks required: PHY_LOCK if
  6829. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  6830. * PHY_LOCK required and not held)
  6831. */
  6832. #define MC_CMD_NVRAM_READ 0x39
  6833. #undef MC_CMD_0x39_PRIVILEGE_CTG
  6834. #define MC_CMD_0x39_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6835. /* MC_CMD_NVRAM_READ_IN msgrequest */
  6836. #define MC_CMD_NVRAM_READ_IN_LEN 12
  6837. #define MC_CMD_NVRAM_READ_IN_TYPE_OFST 0
  6838. #define MC_CMD_NVRAM_READ_IN_TYPE_LEN 4
  6839. /* Enum values, see field(s): */
  6840. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6841. #define MC_CMD_NVRAM_READ_IN_OFFSET_OFST 4
  6842. #define MC_CMD_NVRAM_READ_IN_OFFSET_LEN 4
  6843. /* amount to read in bytes */
  6844. #define MC_CMD_NVRAM_READ_IN_LENGTH_OFST 8
  6845. #define MC_CMD_NVRAM_READ_IN_LENGTH_LEN 4
  6846. /* MC_CMD_NVRAM_READ_IN_V2 msgrequest */
  6847. #define MC_CMD_NVRAM_READ_IN_V2_LEN 16
  6848. #define MC_CMD_NVRAM_READ_IN_V2_TYPE_OFST 0
  6849. #define MC_CMD_NVRAM_READ_IN_V2_TYPE_LEN 4
  6850. /* Enum values, see field(s): */
  6851. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6852. #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_OFST 4
  6853. #define MC_CMD_NVRAM_READ_IN_V2_OFFSET_LEN 4
  6854. /* amount to read in bytes */
  6855. #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_OFST 8
  6856. #define MC_CMD_NVRAM_READ_IN_V2_LENGTH_LEN 4
  6857. /* Optional control info. If a partition is stored with an A/B versioning
  6858. * scheme (i.e. in more than one physical partition in NVRAM) the host can set
  6859. * this to control which underlying physical partition is used to read data
  6860. * from. This allows it to perform a read-modify-write-verify with the write
  6861. * lock continuously held by calling NVRAM_UPDATE_START, reading the old
  6862. * contents using MODE=TARGET_CURRENT, overwriting the old partition and then
  6863. * verifying by reading with MODE=TARGET_BACKUP.
  6864. */
  6865. #define MC_CMD_NVRAM_READ_IN_V2_MODE_OFST 12
  6866. #define MC_CMD_NVRAM_READ_IN_V2_MODE_LEN 4
  6867. /* enum: Same as omitting MODE: caller sees data in current partition unless it
  6868. * holds the write lock in which case it sees data in the partition it is
  6869. * updating.
  6870. */
  6871. #define MC_CMD_NVRAM_READ_IN_V2_DEFAULT 0x0
  6872. /* enum: Read from the current partition of an A/B pair, even if holding the
  6873. * write lock.
  6874. */
  6875. #define MC_CMD_NVRAM_READ_IN_V2_TARGET_CURRENT 0x1
  6876. /* enum: Read from the non-current (i.e. to be updated) partition of an A/B
  6877. * pair
  6878. */
  6879. #define MC_CMD_NVRAM_READ_IN_V2_TARGET_BACKUP 0x2
  6880. /* MC_CMD_NVRAM_READ_OUT msgresponse */
  6881. #define MC_CMD_NVRAM_READ_OUT_LENMIN 1
  6882. #define MC_CMD_NVRAM_READ_OUT_LENMAX 252
  6883. #define MC_CMD_NVRAM_READ_OUT_LENMAX_MCDI2 1020
  6884. #define MC_CMD_NVRAM_READ_OUT_LEN(num) (0+1*(num))
  6885. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_NUM(len) (((len)-0)/1)
  6886. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_OFST 0
  6887. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_LEN 1
  6888. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MINNUM 1
  6889. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM 252
  6890. #define MC_CMD_NVRAM_READ_OUT_READ_BUFFER_MAXNUM_MCDI2 1020
  6891. /***********************************/
  6892. /* MC_CMD_NVRAM_WRITE
  6893. * Write data to a virtual NVRAM partition. Locks required: PHY_LOCK if
  6894. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  6895. * PHY_LOCK required and not held)
  6896. */
  6897. #define MC_CMD_NVRAM_WRITE 0x3a
  6898. #undef MC_CMD_0x3a_PRIVILEGE_CTG
  6899. #define MC_CMD_0x3a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6900. /* MC_CMD_NVRAM_WRITE_IN msgrequest */
  6901. #define MC_CMD_NVRAM_WRITE_IN_LENMIN 13
  6902. #define MC_CMD_NVRAM_WRITE_IN_LENMAX 252
  6903. #define MC_CMD_NVRAM_WRITE_IN_LENMAX_MCDI2 1020
  6904. #define MC_CMD_NVRAM_WRITE_IN_LEN(num) (12+1*(num))
  6905. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_NUM(len) (((len)-12)/1)
  6906. #define MC_CMD_NVRAM_WRITE_IN_TYPE_OFST 0
  6907. #define MC_CMD_NVRAM_WRITE_IN_TYPE_LEN 4
  6908. /* Enum values, see field(s): */
  6909. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6910. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_OFST 4
  6911. #define MC_CMD_NVRAM_WRITE_IN_OFFSET_LEN 4
  6912. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_OFST 8
  6913. #define MC_CMD_NVRAM_WRITE_IN_LENGTH_LEN 4
  6914. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_OFST 12
  6915. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_LEN 1
  6916. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MINNUM 1
  6917. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM 240
  6918. #define MC_CMD_NVRAM_WRITE_IN_WRITE_BUFFER_MAXNUM_MCDI2 1008
  6919. /* MC_CMD_NVRAM_WRITE_OUT msgresponse */
  6920. #define MC_CMD_NVRAM_WRITE_OUT_LEN 0
  6921. /***********************************/
  6922. /* MC_CMD_NVRAM_ERASE
  6923. * Erase sector(s) from a virtual NVRAM partition. Locks required: PHY_LOCK if
  6924. * type==*PHY*. Returns: 0, EINVAL (bad type/offset/length), EACCES (if
  6925. * PHY_LOCK required and not held)
  6926. */
  6927. #define MC_CMD_NVRAM_ERASE 0x3b
  6928. #undef MC_CMD_0x3b_PRIVILEGE_CTG
  6929. #define MC_CMD_0x3b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6930. /* MC_CMD_NVRAM_ERASE_IN msgrequest */
  6931. #define MC_CMD_NVRAM_ERASE_IN_LEN 12
  6932. #define MC_CMD_NVRAM_ERASE_IN_TYPE_OFST 0
  6933. #define MC_CMD_NVRAM_ERASE_IN_TYPE_LEN 4
  6934. /* Enum values, see field(s): */
  6935. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6936. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_OFST 4
  6937. #define MC_CMD_NVRAM_ERASE_IN_OFFSET_LEN 4
  6938. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_OFST 8
  6939. #define MC_CMD_NVRAM_ERASE_IN_LENGTH_LEN 4
  6940. /* MC_CMD_NVRAM_ERASE_OUT msgresponse */
  6941. #define MC_CMD_NVRAM_ERASE_OUT_LEN 0
  6942. /***********************************/
  6943. /* MC_CMD_NVRAM_UPDATE_FINISH
  6944. * Finish a group of update operations on a virtual NVRAM partition. Locks
  6945. * required: PHY_LOCK if type==*PHY*. Returns: 0, EINVAL (bad type/offset/
  6946. * length), EACCES (if PHY_LOCK required and not held). In an adapter bound to
  6947. * a TSA controller, MC_CMD_NVRAM_UPDATE_FINISH can only be used on a subset of
  6948. * partition types i.e. static config, dynamic config and expansion ROM config.
  6949. * Attempting to perform this operation on a restricted partition will return
  6950. * the error EPERM.
  6951. */
  6952. #define MC_CMD_NVRAM_UPDATE_FINISH 0x3c
  6953. #undef MC_CMD_0x3c_PRIVILEGE_CTG
  6954. #define MC_CMD_0x3c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  6955. /* MC_CMD_NVRAM_UPDATE_FINISH_IN msgrequest: Legacy NVRAM_UPDATE_FINISH
  6956. * request. Use NVRAM_UPDATE_FINISH_V2_IN in new code
  6957. */
  6958. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_LEN 8
  6959. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_OFST 0
  6960. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_TYPE_LEN 4
  6961. /* Enum values, see field(s): */
  6962. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6963. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_OFST 4
  6964. #define MC_CMD_NVRAM_UPDATE_FINISH_IN_REBOOT_LEN 4
  6965. /* MC_CMD_NVRAM_UPDATE_FINISH_V2_IN msgrequest: Extended NVRAM_UPDATE_FINISH
  6966. * request with additional flags indicating version of NVRAM_UPDATE commands in
  6967. * use. See MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT for details of extended
  6968. * functionality. Use paired up with NVRAM_UPDATE_START_V2_IN.
  6969. */
  6970. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_LEN 12
  6971. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_OFST 0
  6972. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_TYPE_LEN 4
  6973. /* Enum values, see field(s): */
  6974. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  6975. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_OFST 4
  6976. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_REBOOT_LEN 4
  6977. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_OFST 8
  6978. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAGS_LEN 4
  6979. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_OFST 8
  6980. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_LBN 0
  6981. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_REPORT_VERIFY_RESULT_WIDTH 1
  6982. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_OFST 8
  6983. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_LBN 1
  6984. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_RUN_IN_BACKGROUND_WIDTH 1
  6985. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_OFST 8
  6986. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_LBN 2
  6987. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_POLL_VERIFY_RESULT_WIDTH 1
  6988. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_OFST 8
  6989. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_LBN 3
  6990. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_IN_FLAG_ABORT_WIDTH 1
  6991. /* MC_CMD_NVRAM_UPDATE_FINISH_OUT msgresponse: Legacy NVRAM_UPDATE_FINISH
  6992. * response. Use NVRAM_UPDATE_FINISH_V2_OUT in new code
  6993. */
  6994. #define MC_CMD_NVRAM_UPDATE_FINISH_OUT_LEN 0
  6995. /* MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT msgresponse:
  6996. *
  6997. * Extended NVRAM_UPDATE_FINISH response that communicates the result of secure
  6998. * firmware validation where applicable back to the host.
  6999. *
  7000. * Medford only: For signed firmware images, such as those for medford, the MC
  7001. * firmware verifies the signature before marking the firmware image as valid.
  7002. * This process takes a few seconds to complete. So is likely to take more than
  7003. * the MCDI timeout. Hence signature verification is initiated when
  7004. * MC_CMD_NVRAM_UPDATE_FINISH_V2_IN is received by the firmware, however, the
  7005. * MCDI command is run in a background MCDI processing thread. This response
  7006. * payload includes the results of the signature verification. Note that the
  7007. * per-partition nvram lock in firmware is only released after the verification
  7008. * has completed.
  7009. */
  7010. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_LEN 4
  7011. /* Result of nvram update completion processing. Result codes that indicate an
  7012. * internal build failure and therefore not expected to be seen by customers in
  7013. * the field are marked with a prefix 'Internal-error'.
  7014. */
  7015. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_OFST 0
  7016. #define MC_CMD_NVRAM_UPDATE_FINISH_V2_OUT_RESULT_CODE_LEN 4
  7017. /* enum: Invalid return code; only non-zero values are defined. Defined as
  7018. * unknown for backwards compatibility with NVRAM_UPDATE_FINISH_OUT.
  7019. */
  7020. #define MC_CMD_NVRAM_VERIFY_RC_UNKNOWN 0x0
  7021. /* enum: Verify succeeded without any errors. */
  7022. #define MC_CMD_NVRAM_VERIFY_RC_SUCCESS 0x1
  7023. /* enum: CMS format verification failed due to an internal error. */
  7024. #define MC_CMD_NVRAM_VERIFY_RC_CMS_CHECK_FAILED 0x2
  7025. /* enum: Invalid CMS format in image metadata. */
  7026. #define MC_CMD_NVRAM_VERIFY_RC_INVALID_CMS_FORMAT 0x3
  7027. /* enum: Message digest verification failed due to an internal error. */
  7028. #define MC_CMD_NVRAM_VERIFY_RC_MESSAGE_DIGEST_CHECK_FAILED 0x4
  7029. /* enum: Error in message digest calculated over the reflash-header, payload
  7030. * and reflash-trailer.
  7031. */
  7032. #define MC_CMD_NVRAM_VERIFY_RC_BAD_MESSAGE_DIGEST 0x5
  7033. /* enum: Signature verification failed due to an internal error. */
  7034. #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHECK_FAILED 0x6
  7035. /* enum: There are no valid signatures in the image. */
  7036. #define MC_CMD_NVRAM_VERIFY_RC_NO_VALID_SIGNATURES 0x7
  7037. /* enum: Trusted approvers verification failed due to an internal error. */
  7038. #define MC_CMD_NVRAM_VERIFY_RC_TRUSTED_APPROVERS_CHECK_FAILED 0x8
  7039. /* enum: The Trusted approver's list is empty. */
  7040. #define MC_CMD_NVRAM_VERIFY_RC_NO_TRUSTED_APPROVERS 0x9
  7041. /* enum: Signature chain verification failed due to an internal error. */
  7042. #define MC_CMD_NVRAM_VERIFY_RC_SIGNATURE_CHAIN_CHECK_FAILED 0xa
  7043. /* enum: The signers of the signatures in the image are not listed in the
  7044. * Trusted approver's list.
  7045. */
  7046. #define MC_CMD_NVRAM_VERIFY_RC_NO_SIGNATURE_MATCH 0xb
  7047. /* enum: The image contains a test-signed certificate, but the adapter accepts
  7048. * only production signed images.
  7049. */
  7050. #define MC_CMD_NVRAM_VERIFY_RC_REJECT_TEST_SIGNED 0xc
  7051. /* enum: The image has a lower security level than the current firmware. */
  7052. #define MC_CMD_NVRAM_VERIFY_RC_SECURITY_LEVEL_DOWNGRADE 0xd
  7053. /* enum: Internal-error. The signed image is missing the 'contents' section,
  7054. * where the 'contents' section holds the actual image payload to be applied.
  7055. */
  7056. #define MC_CMD_NVRAM_VERIFY_RC_CONTENT_NOT_FOUND 0xe
  7057. /* enum: Internal-error. The bundle header is invalid. */
  7058. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_CONTENT_HEADER_INVALID 0xf
  7059. /* enum: Internal-error. The bundle does not have a valid reflash image layout.
  7060. */
  7061. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_REFLASH_IMAGE_INVALID 0x10
  7062. /* enum: Internal-error. The bundle has an inconsistent layout of components or
  7063. * incorrect checksum.
  7064. */
  7065. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_IMAGE_LAYOUT_INVALID 0x11
  7066. /* enum: Internal-error. The bundle manifest is inconsistent with components in
  7067. * the bundle.
  7068. */
  7069. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_INVALID 0x12
  7070. /* enum: Internal-error. The number of components in a bundle do not match the
  7071. * number of components advertised by the bundle manifest.
  7072. */
  7073. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_NUM_COMPONENTS_MISMATCH 0x13
  7074. /* enum: Internal-error. The bundle contains too many components for the MC
  7075. * firmware to process
  7076. */
  7077. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_TOO_MANY_COMPONENTS 0x14
  7078. /* enum: Internal-error. The bundle manifest has an invalid/inconsistent
  7079. * component.
  7080. */
  7081. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_INVALID 0x15
  7082. /* enum: Internal-error. The hash of a component does not match the hash stored
  7083. * in the bundle manifest.
  7084. */
  7085. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_HASH_MISMATCH 0x16
  7086. /* enum: Internal-error. Component hash calculation failed. */
  7087. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_MANIFEST_COMPONENT_HASH_FAILED 0x17
  7088. /* enum: Internal-error. The component does not have a valid reflash image
  7089. * layout.
  7090. */
  7091. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_COMPONENT_REFLASH_IMAGE_INVALID 0x18
  7092. /* enum: The bundle processing code failed to copy a component to its target
  7093. * partition.
  7094. */
  7095. #define MC_CMD_NVRAM_VERIFY_RC_BUNDLE_COMPONENT_COPY_FAILED 0x19
  7096. /* enum: The update operation is in-progress. */
  7097. #define MC_CMD_NVRAM_VERIFY_RC_PENDING 0x1a
  7098. /***********************************/
  7099. /* MC_CMD_REBOOT
  7100. * Reboot the MC.
  7101. *
  7102. * The AFTER_ASSERTION flag is intended to be used when the driver notices an
  7103. * assertion failure (at which point it is expected to perform a complete tear
  7104. * down and reinitialise), to allow both ports to reset the MC once in an
  7105. * atomic fashion.
  7106. *
  7107. * Production mc firmwares are generally compiled with REBOOT_ON_ASSERT=1,
  7108. * which means that they will automatically reboot out of the assertion
  7109. * handler, so this is in practise an optional operation. It is still
  7110. * recommended that drivers execute this to support custom firmwares with
  7111. * REBOOT_ON_ASSERT=0.
  7112. *
  7113. * Locks required: NONE Returns: Nothing. You get back a response with ERR=1,
  7114. * DATALEN=0
  7115. */
  7116. #define MC_CMD_REBOOT 0x3d
  7117. #undef MC_CMD_0x3d_PRIVILEGE_CTG
  7118. #define MC_CMD_0x3d_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7119. /* MC_CMD_REBOOT_IN msgrequest */
  7120. #define MC_CMD_REBOOT_IN_LEN 4
  7121. #define MC_CMD_REBOOT_IN_FLAGS_OFST 0
  7122. #define MC_CMD_REBOOT_IN_FLAGS_LEN 4
  7123. #define MC_CMD_REBOOT_FLAGS_AFTER_ASSERTION 0x1 /* enum */
  7124. /* MC_CMD_REBOOT_OUT msgresponse */
  7125. #define MC_CMD_REBOOT_OUT_LEN 0
  7126. /***********************************/
  7127. /* MC_CMD_SCHEDINFO
  7128. * Request scheduler info. Locks required: NONE. Returns: An array of
  7129. * (timeslice,maximum overrun), one for each thread, in ascending order of
  7130. * thread address.
  7131. */
  7132. #define MC_CMD_SCHEDINFO 0x3e
  7133. #undef MC_CMD_0x3e_PRIVILEGE_CTG
  7134. #define MC_CMD_0x3e_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7135. /* MC_CMD_SCHEDINFO_IN msgrequest */
  7136. #define MC_CMD_SCHEDINFO_IN_LEN 0
  7137. /* MC_CMD_SCHEDINFO_OUT msgresponse */
  7138. #define MC_CMD_SCHEDINFO_OUT_LENMIN 4
  7139. #define MC_CMD_SCHEDINFO_OUT_LENMAX 252
  7140. #define MC_CMD_SCHEDINFO_OUT_LENMAX_MCDI2 1020
  7141. #define MC_CMD_SCHEDINFO_OUT_LEN(num) (0+4*(num))
  7142. #define MC_CMD_SCHEDINFO_OUT_DATA_NUM(len) (((len)-0)/4)
  7143. #define MC_CMD_SCHEDINFO_OUT_DATA_OFST 0
  7144. #define MC_CMD_SCHEDINFO_OUT_DATA_LEN 4
  7145. #define MC_CMD_SCHEDINFO_OUT_DATA_MINNUM 1
  7146. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM 63
  7147. #define MC_CMD_SCHEDINFO_OUT_DATA_MAXNUM_MCDI2 255
  7148. /***********************************/
  7149. /* MC_CMD_REBOOT_MODE
  7150. * Set the mode for the next MC reboot. Locks required: NONE. Sets the reboot
  7151. * mode to the specified value. Returns the old mode.
  7152. */
  7153. #define MC_CMD_REBOOT_MODE 0x3f
  7154. #undef MC_CMD_0x3f_PRIVILEGE_CTG
  7155. #define MC_CMD_0x3f_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  7156. /* MC_CMD_REBOOT_MODE_IN msgrequest */
  7157. #define MC_CMD_REBOOT_MODE_IN_LEN 4
  7158. #define MC_CMD_REBOOT_MODE_IN_VALUE_OFST 0
  7159. #define MC_CMD_REBOOT_MODE_IN_VALUE_LEN 4
  7160. /* enum: Normal. */
  7161. #define MC_CMD_REBOOT_MODE_NORMAL 0x0
  7162. /* enum: Power-on Reset. */
  7163. #define MC_CMD_REBOOT_MODE_POR 0x2
  7164. /* enum: Snapper. */
  7165. #define MC_CMD_REBOOT_MODE_SNAPPER 0x3
  7166. /* enum: snapper fake POR */
  7167. #define MC_CMD_REBOOT_MODE_SNAPPER_POR 0x4
  7168. #define MC_CMD_REBOOT_MODE_IN_FAKE_OFST 0
  7169. #define MC_CMD_REBOOT_MODE_IN_FAKE_LBN 7
  7170. #define MC_CMD_REBOOT_MODE_IN_FAKE_WIDTH 1
  7171. /* MC_CMD_REBOOT_MODE_OUT msgresponse */
  7172. #define MC_CMD_REBOOT_MODE_OUT_LEN 4
  7173. #define MC_CMD_REBOOT_MODE_OUT_VALUE_OFST 0
  7174. #define MC_CMD_REBOOT_MODE_OUT_VALUE_LEN 4
  7175. /***********************************/
  7176. /* MC_CMD_SENSOR_INFO
  7177. * Returns information about every available sensor.
  7178. *
  7179. * Each sensor has a single (16bit) value, and a corresponding state. The
  7180. * mapping between value and state is nominally determined by the MC, but may
  7181. * be implemented using up to 2 ranges per sensor.
  7182. *
  7183. * This call returns a mask (32bit) of the sensors that are supported by this
  7184. * platform, then an array of sensor information structures, in order of sensor
  7185. * type (but without gaps for unimplemented sensors). Each structure defines
  7186. * the ranges for the corresponding sensor. An unused range is indicated by
  7187. * equal limit values. If one range is used, a value outside that range results
  7188. * in STATE_FATAL. If two ranges are used, a value outside the second range
  7189. * results in STATE_FATAL while a value outside the first and inside the second
  7190. * range results in STATE_WARNING.
  7191. *
  7192. * Sensor masks and sensor information arrays are organised into pages. For
  7193. * backward compatibility, older host software can only use sensors in page 0.
  7194. * Bit 32 in the sensor mask was previously unused, and is no reserved for use
  7195. * as the next page flag.
  7196. *
  7197. * If the request does not contain a PAGE value then firmware will only return
  7198. * page 0 of sensor information, with bit 31 in the sensor mask cleared.
  7199. *
  7200. * If the request contains a PAGE value then firmware responds with the sensor
  7201. * mask and sensor information array for that page of sensors. In this case bit
  7202. * 31 in the mask is set if another page exists.
  7203. *
  7204. * Locks required: None Returns: 0
  7205. */
  7206. #define MC_CMD_SENSOR_INFO 0x41
  7207. #undef MC_CMD_0x41_PRIVILEGE_CTG
  7208. #define MC_CMD_0x41_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7209. /* MC_CMD_SENSOR_INFO_IN msgrequest */
  7210. #define MC_CMD_SENSOR_INFO_IN_LEN 0
  7211. /* MC_CMD_SENSOR_INFO_EXT_IN msgrequest */
  7212. #define MC_CMD_SENSOR_INFO_EXT_IN_LEN 4
  7213. /* Which page of sensors to report.
  7214. *
  7215. * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
  7216. *
  7217. * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
  7218. */
  7219. #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_OFST 0
  7220. #define MC_CMD_SENSOR_INFO_EXT_IN_PAGE_LEN 4
  7221. /* MC_CMD_SENSOR_INFO_EXT_IN_V2 msgrequest */
  7222. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_LEN 8
  7223. /* Which page of sensors to report.
  7224. *
  7225. * Page 0 contains sensors 0 to 30 (sensor 31 is the next page bit).
  7226. *
  7227. * Page 1 contains sensors 32 to 62 (sensor 63 is the next page bit). etc.
  7228. */
  7229. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_PAGE_OFST 0
  7230. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_PAGE_LEN 4
  7231. /* Flags controlling information retrieved */
  7232. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_FLAGS_OFST 4
  7233. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_FLAGS_LEN 4
  7234. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_OFST 4
  7235. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_LBN 0
  7236. #define MC_CMD_SENSOR_INFO_EXT_IN_V2_ENGINEERING_WIDTH 1
  7237. /* MC_CMD_SENSOR_INFO_OUT msgresponse */
  7238. #define MC_CMD_SENSOR_INFO_OUT_LENMIN 4
  7239. #define MC_CMD_SENSOR_INFO_OUT_LENMAX 252
  7240. #define MC_CMD_SENSOR_INFO_OUT_LENMAX_MCDI2 1020
  7241. #define MC_CMD_SENSOR_INFO_OUT_LEN(num) (4+8*(num))
  7242. #define MC_CMD_SENSOR_INFO_OUT_MC_CMD_SENSOR_ENTRY_NUM(len) (((len)-4)/8)
  7243. #define MC_CMD_SENSOR_INFO_OUT_MASK_OFST 0
  7244. #define MC_CMD_SENSOR_INFO_OUT_MASK_LEN 4
  7245. /* enum: Controller temperature: degC */
  7246. #define MC_CMD_SENSOR_CONTROLLER_TEMP 0x0
  7247. /* enum: Phy common temperature: degC */
  7248. #define MC_CMD_SENSOR_PHY_COMMON_TEMP 0x1
  7249. /* enum: Controller cooling: bool */
  7250. #define MC_CMD_SENSOR_CONTROLLER_COOLING 0x2
  7251. /* enum: Phy 0 temperature: degC */
  7252. #define MC_CMD_SENSOR_PHY0_TEMP 0x3
  7253. /* enum: Phy 0 cooling: bool */
  7254. #define MC_CMD_SENSOR_PHY0_COOLING 0x4
  7255. /* enum: Phy 1 temperature: degC */
  7256. #define MC_CMD_SENSOR_PHY1_TEMP 0x5
  7257. /* enum: Phy 1 cooling: bool */
  7258. #define MC_CMD_SENSOR_PHY1_COOLING 0x6
  7259. /* enum: 1.0v power: mV */
  7260. #define MC_CMD_SENSOR_IN_1V0 0x7
  7261. /* enum: 1.2v power: mV */
  7262. #define MC_CMD_SENSOR_IN_1V2 0x8
  7263. /* enum: 1.8v power: mV */
  7264. #define MC_CMD_SENSOR_IN_1V8 0x9
  7265. /* enum: 2.5v power: mV */
  7266. #define MC_CMD_SENSOR_IN_2V5 0xa
  7267. /* enum: 3.3v power: mV */
  7268. #define MC_CMD_SENSOR_IN_3V3 0xb
  7269. /* enum: 12v power: mV */
  7270. #define MC_CMD_SENSOR_IN_12V0 0xc
  7271. /* enum: 1.2v analogue power: mV */
  7272. #define MC_CMD_SENSOR_IN_1V2A 0xd
  7273. /* enum: reference voltage: mV */
  7274. #define MC_CMD_SENSOR_IN_VREF 0xe
  7275. /* enum: AOE FPGA power: mV */
  7276. #define MC_CMD_SENSOR_OUT_VAOE 0xf
  7277. /* enum: AOE FPGA temperature: degC */
  7278. #define MC_CMD_SENSOR_AOE_TEMP 0x10
  7279. /* enum: AOE FPGA PSU temperature: degC */
  7280. #define MC_CMD_SENSOR_PSU_AOE_TEMP 0x11
  7281. /* enum: AOE PSU temperature: degC */
  7282. #define MC_CMD_SENSOR_PSU_TEMP 0x12
  7283. /* enum: Fan 0 speed: RPM */
  7284. #define MC_CMD_SENSOR_FAN_0 0x13
  7285. /* enum: Fan 1 speed: RPM */
  7286. #define MC_CMD_SENSOR_FAN_1 0x14
  7287. /* enum: Fan 2 speed: RPM */
  7288. #define MC_CMD_SENSOR_FAN_2 0x15
  7289. /* enum: Fan 3 speed: RPM */
  7290. #define MC_CMD_SENSOR_FAN_3 0x16
  7291. /* enum: Fan 4 speed: RPM */
  7292. #define MC_CMD_SENSOR_FAN_4 0x17
  7293. /* enum: AOE FPGA input power: mV */
  7294. #define MC_CMD_SENSOR_IN_VAOE 0x18
  7295. /* enum: AOE FPGA current: mA */
  7296. #define MC_CMD_SENSOR_OUT_IAOE 0x19
  7297. /* enum: AOE FPGA input current: mA */
  7298. #define MC_CMD_SENSOR_IN_IAOE 0x1a
  7299. /* enum: NIC power consumption: W */
  7300. #define MC_CMD_SENSOR_NIC_POWER 0x1b
  7301. /* enum: 0.9v power voltage: mV */
  7302. #define MC_CMD_SENSOR_IN_0V9 0x1c
  7303. /* enum: 0.9v power current: mA */
  7304. #define MC_CMD_SENSOR_IN_I0V9 0x1d
  7305. /* enum: 1.2v power current: mA */
  7306. #define MC_CMD_SENSOR_IN_I1V2 0x1e
  7307. /* enum: Not a sensor: reserved for the next page flag */
  7308. #define MC_CMD_SENSOR_PAGE0_NEXT 0x1f
  7309. /* enum: 0.9v power voltage (at ADC): mV */
  7310. #define MC_CMD_SENSOR_IN_0V9_ADC 0x20
  7311. /* enum: Controller temperature 2: degC */
  7312. #define MC_CMD_SENSOR_CONTROLLER_2_TEMP 0x21
  7313. /* enum: Voltage regulator internal temperature: degC */
  7314. #define MC_CMD_SENSOR_VREG_INTERNAL_TEMP 0x22
  7315. /* enum: 0.9V voltage regulator temperature: degC */
  7316. #define MC_CMD_SENSOR_VREG_0V9_TEMP 0x23
  7317. /* enum: 1.2V voltage regulator temperature: degC */
  7318. #define MC_CMD_SENSOR_VREG_1V2_TEMP 0x24
  7319. /* enum: controller internal temperature sensor voltage (internal ADC): mV */
  7320. #define MC_CMD_SENSOR_CONTROLLER_VPTAT 0x25
  7321. /* enum: controller internal temperature (internal ADC): degC */
  7322. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP 0x26
  7323. /* enum: controller internal temperature sensor voltage (external ADC): mV */
  7324. #define MC_CMD_SENSOR_CONTROLLER_VPTAT_EXTADC 0x27
  7325. /* enum: controller internal temperature (external ADC): degC */
  7326. #define MC_CMD_SENSOR_CONTROLLER_INTERNAL_TEMP_EXTADC 0x28
  7327. /* enum: ambient temperature: degC */
  7328. #define MC_CMD_SENSOR_AMBIENT_TEMP 0x29
  7329. /* enum: air flow: bool */
  7330. #define MC_CMD_SENSOR_AIRFLOW 0x2a
  7331. /* enum: voltage between VSS08D and VSS08D at CSR: mV */
  7332. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR 0x2b
  7333. /* enum: voltage between VSS08D and VSS08D at CSR (external ADC): mV */
  7334. #define MC_CMD_SENSOR_VDD08D_VSS08D_CSR_EXTADC 0x2c
  7335. /* enum: Hotpoint temperature: degC */
  7336. #define MC_CMD_SENSOR_HOTPOINT_TEMP 0x2d
  7337. /* enum: Port 0 PHY power switch over-current: bool */
  7338. #define MC_CMD_SENSOR_PHY_POWER_PORT0 0x2e
  7339. /* enum: Port 1 PHY power switch over-current: bool */
  7340. #define MC_CMD_SENSOR_PHY_POWER_PORT1 0x2f
  7341. /* enum: Mop-up microcontroller reference voltage: mV */
  7342. #define MC_CMD_SENSOR_MUM_VCC 0x30
  7343. /* enum: 0.9v power phase A voltage: mV */
  7344. #define MC_CMD_SENSOR_IN_0V9_A 0x31
  7345. /* enum: 0.9v power phase A current: mA */
  7346. #define MC_CMD_SENSOR_IN_I0V9_A 0x32
  7347. /* enum: 0.9V voltage regulator phase A temperature: degC */
  7348. #define MC_CMD_SENSOR_VREG_0V9_A_TEMP 0x33
  7349. /* enum: 0.9v power phase B voltage: mV */
  7350. #define MC_CMD_SENSOR_IN_0V9_B 0x34
  7351. /* enum: 0.9v power phase B current: mA */
  7352. #define MC_CMD_SENSOR_IN_I0V9_B 0x35
  7353. /* enum: 0.9V voltage regulator phase B temperature: degC */
  7354. #define MC_CMD_SENSOR_VREG_0V9_B_TEMP 0x36
  7355. /* enum: CCOM AVREG 1v2 supply (interval ADC): mV */
  7356. #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY 0x37
  7357. /* enum: CCOM AVREG 1v2 supply (external ADC): mV */
  7358. #define MC_CMD_SENSOR_CCOM_AVREG_1V2_SUPPLY_EXTADC 0x38
  7359. /* enum: CCOM AVREG 1v8 supply (interval ADC): mV */
  7360. #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY 0x39
  7361. /* enum: CCOM AVREG 1v8 supply (external ADC): mV */
  7362. #define MC_CMD_SENSOR_CCOM_AVREG_1V8_SUPPLY_EXTADC 0x3a
  7363. /* enum: CCOM RTS temperature: degC */
  7364. #define MC_CMD_SENSOR_CONTROLLER_RTS 0x3b
  7365. /* enum: Not a sensor: reserved for the next page flag */
  7366. #define MC_CMD_SENSOR_PAGE1_NEXT 0x3f
  7367. /* enum: controller internal temperature sensor voltage on master core
  7368. * (internal ADC): mV
  7369. */
  7370. #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT 0x40
  7371. /* enum: controller internal temperature on master core (internal ADC): degC */
  7372. #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP 0x41
  7373. /* enum: controller internal temperature sensor voltage on master core
  7374. * (external ADC): mV
  7375. */
  7376. #define MC_CMD_SENSOR_CONTROLLER_MASTER_VPTAT_EXTADC 0x42
  7377. /* enum: controller internal temperature on master core (external ADC): degC */
  7378. #define MC_CMD_SENSOR_CONTROLLER_MASTER_INTERNAL_TEMP_EXTADC 0x43
  7379. /* enum: controller internal temperature on slave core sensor voltage (internal
  7380. * ADC): mV
  7381. */
  7382. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT 0x44
  7383. /* enum: controller internal temperature on slave core (internal ADC): degC */
  7384. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP 0x45
  7385. /* enum: controller internal temperature on slave core sensor voltage (external
  7386. * ADC): mV
  7387. */
  7388. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_VPTAT_EXTADC 0x46
  7389. /* enum: controller internal temperature on slave core (external ADC): degC */
  7390. #define MC_CMD_SENSOR_CONTROLLER_SLAVE_INTERNAL_TEMP_EXTADC 0x47
  7391. /* enum: Voltage supplied to the SODIMMs from their power supply: mV */
  7392. #define MC_CMD_SENSOR_SODIMM_VOUT 0x49
  7393. /* enum: Temperature of SODIMM 0 (if installed): degC */
  7394. #define MC_CMD_SENSOR_SODIMM_0_TEMP 0x4a
  7395. /* enum: Temperature of SODIMM 1 (if installed): degC */
  7396. #define MC_CMD_SENSOR_SODIMM_1_TEMP 0x4b
  7397. /* enum: Voltage supplied to the QSFP #0 from their power supply: mV */
  7398. #define MC_CMD_SENSOR_PHY0_VCC 0x4c
  7399. /* enum: Voltage supplied to the QSFP #1 from their power supply: mV */
  7400. #define MC_CMD_SENSOR_PHY1_VCC 0x4d
  7401. /* enum: Controller die temperature (TDIODE): degC */
  7402. #define MC_CMD_SENSOR_CONTROLLER_TDIODE_TEMP 0x4e
  7403. /* enum: Board temperature (front): degC */
  7404. #define MC_CMD_SENSOR_BOARD_FRONT_TEMP 0x4f
  7405. /* enum: Board temperature (back): degC */
  7406. #define MC_CMD_SENSOR_BOARD_BACK_TEMP 0x50
  7407. /* enum: 1.8v power current: mA */
  7408. #define MC_CMD_SENSOR_IN_I1V8 0x51
  7409. /* enum: 2.5v power current: mA */
  7410. #define MC_CMD_SENSOR_IN_I2V5 0x52
  7411. /* enum: 3.3v power current: mA */
  7412. #define MC_CMD_SENSOR_IN_I3V3 0x53
  7413. /* enum: 12v power current: mA */
  7414. #define MC_CMD_SENSOR_IN_I12V0 0x54
  7415. /* enum: 1.3v power: mV */
  7416. #define MC_CMD_SENSOR_IN_1V3 0x55
  7417. /* enum: 1.3v power current: mA */
  7418. #define MC_CMD_SENSOR_IN_I1V3 0x56
  7419. /* enum: Engineering sensor 1 */
  7420. #define MC_CMD_SENSOR_ENGINEERING_1 0x57
  7421. /* enum: Engineering sensor 2 */
  7422. #define MC_CMD_SENSOR_ENGINEERING_2 0x58
  7423. /* enum: Engineering sensor 3 */
  7424. #define MC_CMD_SENSOR_ENGINEERING_3 0x59
  7425. /* enum: Engineering sensor 4 */
  7426. #define MC_CMD_SENSOR_ENGINEERING_4 0x5a
  7427. /* enum: Engineering sensor 5 */
  7428. #define MC_CMD_SENSOR_ENGINEERING_5 0x5b
  7429. /* enum: Engineering sensor 6 */
  7430. #define MC_CMD_SENSOR_ENGINEERING_6 0x5c
  7431. /* enum: Engineering sensor 7 */
  7432. #define MC_CMD_SENSOR_ENGINEERING_7 0x5d
  7433. /* enum: Engineering sensor 8 */
  7434. #define MC_CMD_SENSOR_ENGINEERING_8 0x5e
  7435. /* enum: Not a sensor: reserved for the next page flag */
  7436. #define MC_CMD_SENSOR_PAGE2_NEXT 0x5f
  7437. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  7438. #define MC_CMD_SENSOR_ENTRY_OFST 4
  7439. #define MC_CMD_SENSOR_ENTRY_LEN 8
  7440. #define MC_CMD_SENSOR_ENTRY_LO_OFST 4
  7441. #define MC_CMD_SENSOR_ENTRY_LO_LEN 4
  7442. #define MC_CMD_SENSOR_ENTRY_LO_LBN 32
  7443. #define MC_CMD_SENSOR_ENTRY_LO_WIDTH 32
  7444. #define MC_CMD_SENSOR_ENTRY_HI_OFST 8
  7445. #define MC_CMD_SENSOR_ENTRY_HI_LEN 4
  7446. #define MC_CMD_SENSOR_ENTRY_HI_LBN 64
  7447. #define MC_CMD_SENSOR_ENTRY_HI_WIDTH 32
  7448. #define MC_CMD_SENSOR_ENTRY_MINNUM 0
  7449. #define MC_CMD_SENSOR_ENTRY_MAXNUM 31
  7450. #define MC_CMD_SENSOR_ENTRY_MAXNUM_MCDI2 127
  7451. /* MC_CMD_SENSOR_INFO_EXT_OUT msgresponse */
  7452. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMIN 4
  7453. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX 252
  7454. #define MC_CMD_SENSOR_INFO_EXT_OUT_LENMAX_MCDI2 1020
  7455. #define MC_CMD_SENSOR_INFO_EXT_OUT_LEN(num) (4+8*(num))
  7456. #define MC_CMD_SENSOR_INFO_EXT_OUT_MC_CMD_SENSOR_ENTRY_NUM(len) (((len)-4)/8)
  7457. #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_OFST 0
  7458. #define MC_CMD_SENSOR_INFO_EXT_OUT_MASK_LEN 4
  7459. /* Enum values, see field(s): */
  7460. /* MC_CMD_SENSOR_INFO_OUT */
  7461. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_OFST 0
  7462. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_LBN 31
  7463. #define MC_CMD_SENSOR_INFO_EXT_OUT_NEXT_PAGE_WIDTH 1
  7464. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF */
  7465. /* MC_CMD_SENSOR_ENTRY_OFST 4 */
  7466. /* MC_CMD_SENSOR_ENTRY_LEN 8 */
  7467. /* MC_CMD_SENSOR_ENTRY_LO_OFST 4 */
  7468. /* MC_CMD_SENSOR_ENTRY_LO_LEN 4 */
  7469. /* MC_CMD_SENSOR_ENTRY_LO_LBN 32 */
  7470. /* MC_CMD_SENSOR_ENTRY_LO_WIDTH 32 */
  7471. /* MC_CMD_SENSOR_ENTRY_HI_OFST 8 */
  7472. /* MC_CMD_SENSOR_ENTRY_HI_LEN 4 */
  7473. /* MC_CMD_SENSOR_ENTRY_HI_LBN 64 */
  7474. /* MC_CMD_SENSOR_ENTRY_HI_WIDTH 32 */
  7475. /* MC_CMD_SENSOR_ENTRY_MINNUM 0 */
  7476. /* MC_CMD_SENSOR_ENTRY_MAXNUM 31 */
  7477. /* MC_CMD_SENSOR_ENTRY_MAXNUM_MCDI2 127 */
  7478. /* MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF structuredef */
  7479. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_LEN 8
  7480. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_OFST 0
  7481. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LEN 2
  7482. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_LBN 0
  7483. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN1_WIDTH 16
  7484. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_OFST 2
  7485. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LEN 2
  7486. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_LBN 16
  7487. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX1_WIDTH 16
  7488. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_OFST 4
  7489. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LEN 2
  7490. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_LBN 32
  7491. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MIN2_WIDTH 16
  7492. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_OFST 6
  7493. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LEN 2
  7494. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_LBN 48
  7495. #define MC_CMD_SENSOR_INFO_ENTRY_TYPEDEF_MAX2_WIDTH 16
  7496. /***********************************/
  7497. /* MC_CMD_READ_SENSORS
  7498. * Returns the current reading from each sensor. DMAs an array of sensor
  7499. * readings, in order of sensor type (but without gaps for unimplemented
  7500. * sensors), into host memory. Each array element is a
  7501. * MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF dword.
  7502. *
  7503. * If the request does not contain the LENGTH field then only sensors 0 to 30
  7504. * are reported, to avoid DMA buffer overflow in older host software. If the
  7505. * sensor reading require more space than the LENGTH allows, then return
  7506. * EINVAL.
  7507. *
  7508. * The MC will send a SENSOREVT event every time any sensor changes state. The
  7509. * driver is responsible for ensuring that it doesn't miss any events. The
  7510. * board will function normally if all sensors are in STATE_OK or
  7511. * STATE_WARNING. Otherwise the board should not be expected to function.
  7512. */
  7513. #define MC_CMD_READ_SENSORS 0x42
  7514. #undef MC_CMD_0x42_PRIVILEGE_CTG
  7515. #define MC_CMD_0x42_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7516. /* MC_CMD_READ_SENSORS_IN msgrequest */
  7517. #define MC_CMD_READ_SENSORS_IN_LEN 8
  7518. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned).
  7519. *
  7520. * If the address is 0xffffffffffffffff send the readings in the response (used
  7521. * by cmdclient).
  7522. */
  7523. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_OFST 0
  7524. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LEN 8
  7525. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_OFST 0
  7526. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_LEN 4
  7527. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_LBN 0
  7528. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_LO_WIDTH 32
  7529. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_OFST 4
  7530. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_LEN 4
  7531. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_LBN 32
  7532. #define MC_CMD_READ_SENSORS_IN_DMA_ADDR_HI_WIDTH 32
  7533. /* MC_CMD_READ_SENSORS_EXT_IN msgrequest */
  7534. #define MC_CMD_READ_SENSORS_EXT_IN_LEN 12
  7535. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned).
  7536. *
  7537. * If the address is 0xffffffffffffffff send the readings in the response (used
  7538. * by cmdclient).
  7539. */
  7540. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_OFST 0
  7541. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LEN 8
  7542. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_OFST 0
  7543. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_LEN 4
  7544. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_LBN 0
  7545. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_LO_WIDTH 32
  7546. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_OFST 4
  7547. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_LEN 4
  7548. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_LBN 32
  7549. #define MC_CMD_READ_SENSORS_EXT_IN_DMA_ADDR_HI_WIDTH 32
  7550. /* Size in bytes of host buffer. */
  7551. #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_OFST 8
  7552. #define MC_CMD_READ_SENSORS_EXT_IN_LENGTH_LEN 4
  7553. /* MC_CMD_READ_SENSORS_EXT_IN_V2 msgrequest */
  7554. #define MC_CMD_READ_SENSORS_EXT_IN_V2_LEN 16
  7555. /* DMA address of host buffer for sensor readings (must be 4Kbyte aligned).
  7556. *
  7557. * If the address is 0xffffffffffffffff send the readings in the response (used
  7558. * by cmdclient).
  7559. */
  7560. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_OFST 0
  7561. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LEN 8
  7562. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_OFST 0
  7563. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_LEN 4
  7564. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_LBN 0
  7565. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_LO_WIDTH 32
  7566. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_OFST 4
  7567. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_LEN 4
  7568. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_LBN 32
  7569. #define MC_CMD_READ_SENSORS_EXT_IN_V2_DMA_ADDR_HI_WIDTH 32
  7570. /* Size in bytes of host buffer. */
  7571. #define MC_CMD_READ_SENSORS_EXT_IN_V2_LENGTH_OFST 8
  7572. #define MC_CMD_READ_SENSORS_EXT_IN_V2_LENGTH_LEN 4
  7573. /* Flags controlling information retrieved */
  7574. #define MC_CMD_READ_SENSORS_EXT_IN_V2_FLAGS_OFST 12
  7575. #define MC_CMD_READ_SENSORS_EXT_IN_V2_FLAGS_LEN 4
  7576. #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_OFST 12
  7577. #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_LBN 0
  7578. #define MC_CMD_READ_SENSORS_EXT_IN_V2_ENGINEERING_WIDTH 1
  7579. /* MC_CMD_READ_SENSORS_OUT msgresponse */
  7580. #define MC_CMD_READ_SENSORS_OUT_LEN 0
  7581. /* MC_CMD_READ_SENSORS_EXT_OUT msgresponse */
  7582. #define MC_CMD_READ_SENSORS_EXT_OUT_LEN 0
  7583. /* MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF structuredef */
  7584. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_LEN 4
  7585. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_OFST 0
  7586. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LEN 2
  7587. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_LBN 0
  7588. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_VALUE_WIDTH 16
  7589. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_OFST 2
  7590. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LEN 1
  7591. /* enum: Ok. */
  7592. #define MC_CMD_SENSOR_STATE_OK 0x0
  7593. /* enum: Breached warning threshold. */
  7594. #define MC_CMD_SENSOR_STATE_WARNING 0x1
  7595. /* enum: Breached fatal threshold. */
  7596. #define MC_CMD_SENSOR_STATE_FATAL 0x2
  7597. /* enum: Fault with sensor. */
  7598. #define MC_CMD_SENSOR_STATE_BROKEN 0x3
  7599. /* enum: Sensor is working but does not currently have a reading. */
  7600. #define MC_CMD_SENSOR_STATE_NO_READING 0x4
  7601. /* enum: Sensor initialisation failed. */
  7602. #define MC_CMD_SENSOR_STATE_INIT_FAILED 0x5
  7603. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_LBN 16
  7604. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_STATE_WIDTH 8
  7605. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_OFST 3
  7606. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LEN 1
  7607. /* Enum values, see field(s): */
  7608. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  7609. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_LBN 24
  7610. #define MC_CMD_SENSOR_VALUE_ENTRY_TYPEDEF_TYPE_WIDTH 8
  7611. /***********************************/
  7612. /* MC_CMD_GET_PHY_STATE
  7613. * Report current state of PHY. A 'zombie' PHY is a PHY that has failed to boot
  7614. * (e.g. due to missing or corrupted firmware). Locks required: None. Return
  7615. * code: 0
  7616. */
  7617. #define MC_CMD_GET_PHY_STATE 0x43
  7618. #undef MC_CMD_0x43_PRIVILEGE_CTG
  7619. #define MC_CMD_0x43_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  7620. /* MC_CMD_GET_PHY_STATE_IN msgrequest */
  7621. #define MC_CMD_GET_PHY_STATE_IN_LEN 0
  7622. /* MC_CMD_GET_PHY_STATE_OUT msgresponse */
  7623. #define MC_CMD_GET_PHY_STATE_OUT_LEN 4
  7624. #define MC_CMD_GET_PHY_STATE_OUT_STATE_OFST 0
  7625. #define MC_CMD_GET_PHY_STATE_OUT_STATE_LEN 4
  7626. /* enum: Ok. */
  7627. #define MC_CMD_PHY_STATE_OK 0x1
  7628. /* enum: Faulty. */
  7629. #define MC_CMD_PHY_STATE_ZOMBIE 0x2
  7630. /***********************************/
  7631. /* MC_CMD_SETUP_8021QBB
  7632. * 802.1Qbb control. 8 Tx queues that map to priorities 0 - 7. Use all 1s to
  7633. * disable 802.Qbb for a given priority.
  7634. */
  7635. #define MC_CMD_SETUP_8021QBB 0x44
  7636. /* MC_CMD_SETUP_8021QBB_IN msgrequest */
  7637. #define MC_CMD_SETUP_8021QBB_IN_LEN 32
  7638. #define MC_CMD_SETUP_8021QBB_IN_TXQS_OFST 0
  7639. #define MC_CMD_SETUP_8021QBB_IN_TXQS_LEN 32
  7640. /* MC_CMD_SETUP_8021QBB_OUT msgresponse */
  7641. #define MC_CMD_SETUP_8021QBB_OUT_LEN 0
  7642. /***********************************/
  7643. /* MC_CMD_WOL_FILTER_GET
  7644. * Retrieve ID of any WoL filters. Locks required: None. Returns: 0, ENOSYS
  7645. */
  7646. #define MC_CMD_WOL_FILTER_GET 0x45
  7647. #undef MC_CMD_0x45_PRIVILEGE_CTG
  7648. #define MC_CMD_0x45_PRIVILEGE_CTG SRIOV_CTG_LINK
  7649. /* MC_CMD_WOL_FILTER_GET_IN msgrequest */
  7650. #define MC_CMD_WOL_FILTER_GET_IN_LEN 0
  7651. /* MC_CMD_WOL_FILTER_GET_OUT msgresponse */
  7652. #define MC_CMD_WOL_FILTER_GET_OUT_LEN 4
  7653. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_OFST 0
  7654. #define MC_CMD_WOL_FILTER_GET_OUT_FILTER_ID_LEN 4
  7655. /***********************************/
  7656. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD
  7657. * Add a protocol offload to NIC for lights-out state. Locks required: None.
  7658. * Returns: 0, ENOSYS
  7659. */
  7660. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD 0x46
  7661. #undef MC_CMD_0x46_PRIVILEGE_CTG
  7662. #define MC_CMD_0x46_PRIVILEGE_CTG SRIOV_CTG_LINK
  7663. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN msgrequest */
  7664. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMIN 8
  7665. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX 252
  7666. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LENMAX_MCDI2 1020
  7667. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_LEN(num) (4+4*(num))
  7668. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_NUM(len) (((len)-4)/4)
  7669. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  7670. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4
  7671. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_ARP 0x1 /* enum */
  7672. #define MC_CMD_LIGHTSOUT_OFFLOAD_PROTOCOL_NS 0x2 /* enum */
  7673. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_OFST 4
  7674. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_LEN 4
  7675. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MINNUM 1
  7676. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM 62
  7677. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_DATA_MAXNUM_MCDI2 254
  7678. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP msgrequest */
  7679. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_LEN 14
  7680. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  7681. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */
  7682. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_OFST 4
  7683. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_MAC_LEN 6
  7684. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_OFST 10
  7685. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_ARP_IP_LEN 4
  7686. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS msgrequest */
  7687. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_LEN 42
  7688. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0 */
  7689. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4 */
  7690. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_OFST 4
  7691. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_MAC_LEN 6
  7692. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_OFST 10
  7693. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_SNIPV6_LEN 16
  7694. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_OFST 26
  7695. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_IN_NS_IPV6_LEN 16
  7696. /* MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  7697. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_LEN 4
  7698. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_OFST 0
  7699. #define MC_CMD_ADD_LIGHTSOUT_OFFLOAD_OUT_FILTER_ID_LEN 4
  7700. /***********************************/
  7701. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD
  7702. * Remove a protocol offload from NIC for lights-out state. Locks required:
  7703. * None. Returns: 0, ENOSYS
  7704. */
  7705. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD 0x47
  7706. #undef MC_CMD_0x47_PRIVILEGE_CTG
  7707. #define MC_CMD_0x47_PRIVILEGE_CTG SRIOV_CTG_LINK
  7708. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN msgrequest */
  7709. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_LEN 8
  7710. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_OFST 0
  7711. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_PROTOCOL_LEN 4
  7712. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_OFST 4
  7713. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_IN_FILTER_ID_LEN 4
  7714. /* MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT msgresponse */
  7715. #define MC_CMD_REMOVE_LIGHTSOUT_OFFLOAD_OUT_LEN 0
  7716. /***********************************/
  7717. /* MC_CMD_MAC_RESET_RESTORE
  7718. * Restore MAC after block reset. Locks required: None. Returns: 0.
  7719. */
  7720. #define MC_CMD_MAC_RESET_RESTORE 0x48
  7721. /* MC_CMD_MAC_RESET_RESTORE_IN msgrequest */
  7722. #define MC_CMD_MAC_RESET_RESTORE_IN_LEN 0
  7723. /* MC_CMD_MAC_RESET_RESTORE_OUT msgresponse */
  7724. #define MC_CMD_MAC_RESET_RESTORE_OUT_LEN 0
  7725. /***********************************/
  7726. /* MC_CMD_TESTASSERT
  7727. * Deliberately trigger an assert-detonation in the firmware for testing
  7728. * purposes (i.e. to allow tests that the driver copes gracefully). Locks
  7729. * required: None Returns: 0
  7730. */
  7731. #define MC_CMD_TESTASSERT 0x49
  7732. #undef MC_CMD_0x49_PRIVILEGE_CTG
  7733. #define MC_CMD_0x49_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7734. /* MC_CMD_TESTASSERT_IN msgrequest */
  7735. #define MC_CMD_TESTASSERT_IN_LEN 0
  7736. /* MC_CMD_TESTASSERT_OUT msgresponse */
  7737. #define MC_CMD_TESTASSERT_OUT_LEN 0
  7738. /* MC_CMD_TESTASSERT_V2_IN msgrequest */
  7739. #define MC_CMD_TESTASSERT_V2_IN_LEN 4
  7740. /* How to provoke the assertion */
  7741. #define MC_CMD_TESTASSERT_V2_IN_TYPE_OFST 0
  7742. #define MC_CMD_TESTASSERT_V2_IN_TYPE_LEN 4
  7743. /* enum: Assert using the FAIL_ASSERTION_WITH_USEFUL_VALUES macro. Unless
  7744. * you're testing firmware, this is what you want.
  7745. */
  7746. #define MC_CMD_TESTASSERT_V2_IN_FAIL_ASSERTION_WITH_USEFUL_VALUES 0x0
  7747. /* enum: Assert using assert(0); */
  7748. #define MC_CMD_TESTASSERT_V2_IN_ASSERT_FALSE 0x1
  7749. /* enum: Deliberately trigger a watchdog */
  7750. #define MC_CMD_TESTASSERT_V2_IN_WATCHDOG 0x2
  7751. /* enum: Deliberately trigger a trap by loading from an invalid address */
  7752. #define MC_CMD_TESTASSERT_V2_IN_LOAD_TRAP 0x3
  7753. /* enum: Deliberately trigger a trap by storing to an invalid address */
  7754. #define MC_CMD_TESTASSERT_V2_IN_STORE_TRAP 0x4
  7755. /* enum: Jump to an invalid address */
  7756. #define MC_CMD_TESTASSERT_V2_IN_JUMP_TRAP 0x5
  7757. /* MC_CMD_TESTASSERT_V2_OUT msgresponse */
  7758. #define MC_CMD_TESTASSERT_V2_OUT_LEN 0
  7759. /***********************************/
  7760. /* MC_CMD_WORKAROUND
  7761. * Enable/Disable a given workaround. The mcfw will return EINVAL if it doesn't
  7762. * understand the given workaround number - which should not be treated as a
  7763. * hard error by client code. This op does not imply any semantics about each
  7764. * workaround, that's between the driver and the mcfw on a per-workaround
  7765. * basis. Locks required: None. Returns: 0, EINVAL .
  7766. */
  7767. #define MC_CMD_WORKAROUND 0x4a
  7768. #undef MC_CMD_0x4a_PRIVILEGE_CTG
  7769. #define MC_CMD_0x4a_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7770. /* MC_CMD_WORKAROUND_IN msgrequest */
  7771. #define MC_CMD_WORKAROUND_IN_LEN 8
  7772. /* The enums here must correspond with those in MC_CMD_GET_WORKAROUND. */
  7773. #define MC_CMD_WORKAROUND_IN_TYPE_OFST 0
  7774. #define MC_CMD_WORKAROUND_IN_TYPE_LEN 4
  7775. /* enum: Bug 17230 work around. */
  7776. #define MC_CMD_WORKAROUND_BUG17230 0x1
  7777. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  7778. #define MC_CMD_WORKAROUND_BUG35388 0x2
  7779. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  7780. #define MC_CMD_WORKAROUND_BUG35017 0x3
  7781. /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */
  7782. #define MC_CMD_WORKAROUND_BUG41750 0x4
  7783. /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution
  7784. * - before adding code that queries this workaround, remember that there's
  7785. * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008,
  7786. * and will hence (incorrectly) report that the bug doesn't exist.
  7787. */
  7788. #define MC_CMD_WORKAROUND_BUG42008 0x5
  7789. /* enum: Bug 26807 features present in firmware (multicast filter chaining)
  7790. * This feature cannot be turned on/off while there are any filters already
  7791. * present. The behaviour in such case depends on the acting client's privilege
  7792. * level. If the client has the admin privilege, then all functions that have
  7793. * filters installed will be FLRed and the FLR_DONE flag will be set. Otherwise
  7794. * the command will fail with MC_CMD_ERR_FILTERS_PRESENT.
  7795. */
  7796. #define MC_CMD_WORKAROUND_BUG26807 0x6
  7797. /* enum: Bug 61265 work around (broken EVQ TMR writes). */
  7798. #define MC_CMD_WORKAROUND_BUG61265 0x7
  7799. /* 0 = disable the workaround indicated by TYPE; any non-zero value = enable
  7800. * the workaround
  7801. */
  7802. #define MC_CMD_WORKAROUND_IN_ENABLED_OFST 4
  7803. #define MC_CMD_WORKAROUND_IN_ENABLED_LEN 4
  7804. /* MC_CMD_WORKAROUND_OUT msgresponse */
  7805. #define MC_CMD_WORKAROUND_OUT_LEN 0
  7806. /* MC_CMD_WORKAROUND_EXT_OUT msgresponse: This response format will be used
  7807. * when (TYPE == MC_CMD_WORKAROUND_BUG26807)
  7808. */
  7809. #define MC_CMD_WORKAROUND_EXT_OUT_LEN 4
  7810. #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_OFST 0
  7811. #define MC_CMD_WORKAROUND_EXT_OUT_FLAGS_LEN 4
  7812. #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_OFST 0
  7813. #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_LBN 0
  7814. #define MC_CMD_WORKAROUND_EXT_OUT_FLR_DONE_WIDTH 1
  7815. /***********************************/
  7816. /* MC_CMD_GET_PHY_MEDIA_INFO
  7817. * Read media-specific data from PHY (e.g. SFP/SFP+ module ID information for
  7818. * SFP+ PHYs). The "media type" can be found via GET_PHY_CFG
  7819. * (GET_PHY_CFG_OUT_MEDIA_TYPE); the valid "page number" input values, and the
  7820. * output data, are interpreted on a per-type basis. For SFP+, PAGE=0 or 1
  7821. * returns a 128-byte block read from module I2C address 0xA0 offset 0 or 0x80.
  7822. * For QSFP, PAGE=-1 is the lower (unbanked) page. PAGE=2 is the EEPROM and
  7823. * PAGE=3 is the module limits. For DSFP, module addressing requires a
  7824. * "BANK:PAGE". Not every bank has the same number of pages. See the Common
  7825. * Management Interface Specification (CMIS) for further details. A BANK:PAGE
  7826. * of "0xffff:0xffff" retrieves the lower (unbanked) page. Locks required -
  7827. * None. Return code - 0.
  7828. */
  7829. #define MC_CMD_GET_PHY_MEDIA_INFO 0x4b
  7830. #undef MC_CMD_0x4b_PRIVILEGE_CTG
  7831. #define MC_CMD_0x4b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7832. /* MC_CMD_GET_PHY_MEDIA_INFO_IN msgrequest */
  7833. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_LEN 4
  7834. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_OFST 0
  7835. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_PAGE_LEN 4
  7836. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_OFST 0
  7837. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_LBN 0
  7838. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_PAGE_WIDTH 16
  7839. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_OFST 0
  7840. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_LBN 16
  7841. #define MC_CMD_GET_PHY_MEDIA_INFO_IN_DSFP_BANK_WIDTH 16
  7842. /* MC_CMD_GET_PHY_MEDIA_INFO_OUT msgresponse */
  7843. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMIN 5
  7844. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX 252
  7845. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LENMAX_MCDI2 1020
  7846. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_LEN(num) (4+1*(num))
  7847. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_NUM(len) (((len)-4)/1)
  7848. /* in bytes */
  7849. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_OFST 0
  7850. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATALEN_LEN 4
  7851. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_OFST 4
  7852. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_LEN 1
  7853. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MINNUM 1
  7854. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM 248
  7855. #define MC_CMD_GET_PHY_MEDIA_INFO_OUT_DATA_MAXNUM_MCDI2 1016
  7856. /***********************************/
  7857. /* MC_CMD_NVRAM_TEST
  7858. * Test a particular NVRAM partition for valid contents (where "valid" depends
  7859. * on the type of partition).
  7860. */
  7861. #define MC_CMD_NVRAM_TEST 0x4c
  7862. #undef MC_CMD_0x4c_PRIVILEGE_CTG
  7863. #define MC_CMD_0x4c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7864. /* MC_CMD_NVRAM_TEST_IN msgrequest */
  7865. #define MC_CMD_NVRAM_TEST_IN_LEN 4
  7866. #define MC_CMD_NVRAM_TEST_IN_TYPE_OFST 0
  7867. #define MC_CMD_NVRAM_TEST_IN_TYPE_LEN 4
  7868. /* Enum values, see field(s): */
  7869. /* MC_CMD_NVRAM_TYPES/MC_CMD_NVRAM_TYPES_OUT/TYPES */
  7870. /* MC_CMD_NVRAM_TEST_OUT msgresponse */
  7871. #define MC_CMD_NVRAM_TEST_OUT_LEN 4
  7872. #define MC_CMD_NVRAM_TEST_OUT_RESULT_OFST 0
  7873. #define MC_CMD_NVRAM_TEST_OUT_RESULT_LEN 4
  7874. /* enum: Passed. */
  7875. #define MC_CMD_NVRAM_TEST_PASS 0x0
  7876. /* enum: Failed. */
  7877. #define MC_CMD_NVRAM_TEST_FAIL 0x1
  7878. /* enum: Not supported. */
  7879. #define MC_CMD_NVRAM_TEST_NOTSUPP 0x2
  7880. /***********************************/
  7881. /* MC_CMD_MRSFP_TWEAK
  7882. * Read status and/or set parameters for the 'mrsfp' driver in mr_rusty builds.
  7883. * I2C I/O expander bits are always read; if equaliser parameters are supplied,
  7884. * they are configured first. Locks required: None. Return code: 0, EINVAL.
  7885. */
  7886. #define MC_CMD_MRSFP_TWEAK 0x4d
  7887. /* MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG msgrequest */
  7888. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_LEN 16
  7889. /* 0-6 low->high de-emph. */
  7890. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_OFST 0
  7891. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_LEVEL_LEN 4
  7892. /* 0-8 low->high ref.V */
  7893. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_OFST 4
  7894. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_TXEQ_DT_CFG_LEN 4
  7895. /* 0-8 0-8 low->high boost */
  7896. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_OFST 8
  7897. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_BOOST_LEN 4
  7898. /* 0-8 low->high ref.V */
  7899. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_OFST 12
  7900. #define MC_CMD_MRSFP_TWEAK_IN_EQ_CONFIG_RXEQ_DT_CFG_LEN 4
  7901. /* MC_CMD_MRSFP_TWEAK_IN_READ_ONLY msgrequest */
  7902. #define MC_CMD_MRSFP_TWEAK_IN_READ_ONLY_LEN 0
  7903. /* MC_CMD_MRSFP_TWEAK_OUT msgresponse */
  7904. #define MC_CMD_MRSFP_TWEAK_OUT_LEN 12
  7905. /* input bits */
  7906. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_OFST 0
  7907. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_INPUTS_LEN 4
  7908. /* output bits */
  7909. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_OFST 4
  7910. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_OUTPUTS_LEN 4
  7911. /* direction */
  7912. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OFST 8
  7913. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_LEN 4
  7914. /* enum: Out. */
  7915. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_OUT 0x0
  7916. /* enum: In. */
  7917. #define MC_CMD_MRSFP_TWEAK_OUT_IOEXP_DIRECTION_IN 0x1
  7918. /***********************************/
  7919. /* MC_CMD_SENSOR_SET_LIMS
  7920. * Adjusts the sensor limits. This is a warranty-voiding operation. Returns:
  7921. * ENOENT if the sensor specified does not exist, EINVAL if the limits are out
  7922. * of range.
  7923. */
  7924. #define MC_CMD_SENSOR_SET_LIMS 0x4e
  7925. #undef MC_CMD_0x4e_PRIVILEGE_CTG
  7926. #define MC_CMD_0x4e_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  7927. /* MC_CMD_SENSOR_SET_LIMS_IN msgrequest */
  7928. #define MC_CMD_SENSOR_SET_LIMS_IN_LEN 20
  7929. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_OFST 0
  7930. #define MC_CMD_SENSOR_SET_LIMS_IN_SENSOR_LEN 4
  7931. /* Enum values, see field(s): */
  7932. /* MC_CMD_SENSOR_INFO/MC_CMD_SENSOR_INFO_OUT/MASK */
  7933. /* interpretation is is sensor-specific. */
  7934. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_OFST 4
  7935. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW0_LEN 4
  7936. /* interpretation is is sensor-specific. */
  7937. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_OFST 8
  7938. #define MC_CMD_SENSOR_SET_LIMS_IN_HI0_LEN 4
  7939. /* interpretation is is sensor-specific. */
  7940. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_OFST 12
  7941. #define MC_CMD_SENSOR_SET_LIMS_IN_LOW1_LEN 4
  7942. /* interpretation is is sensor-specific. */
  7943. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_OFST 16
  7944. #define MC_CMD_SENSOR_SET_LIMS_IN_HI1_LEN 4
  7945. /* MC_CMD_SENSOR_SET_LIMS_OUT msgresponse */
  7946. #define MC_CMD_SENSOR_SET_LIMS_OUT_LEN 0
  7947. /***********************************/
  7948. /* MC_CMD_GET_RESOURCE_LIMITS
  7949. */
  7950. #define MC_CMD_GET_RESOURCE_LIMITS 0x4f
  7951. /* MC_CMD_GET_RESOURCE_LIMITS_IN msgrequest */
  7952. #define MC_CMD_GET_RESOURCE_LIMITS_IN_LEN 0
  7953. /* MC_CMD_GET_RESOURCE_LIMITS_OUT msgresponse */
  7954. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_LEN 16
  7955. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_OFST 0
  7956. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_BUFTBL_LEN 4
  7957. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_OFST 4
  7958. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_EVQ_LEN 4
  7959. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_OFST 8
  7960. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_RXQ_LEN 4
  7961. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_OFST 12
  7962. #define MC_CMD_GET_RESOURCE_LIMITS_OUT_TXQ_LEN 4
  7963. /***********************************/
  7964. /* MC_CMD_NVRAM_PARTITIONS
  7965. * Reads the list of available virtual NVRAM partition types. Locks required:
  7966. * none. Returns: 0, EINVAL (bad type).
  7967. */
  7968. #define MC_CMD_NVRAM_PARTITIONS 0x51
  7969. #undef MC_CMD_0x51_PRIVILEGE_CTG
  7970. #define MC_CMD_0x51_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7971. /* MC_CMD_NVRAM_PARTITIONS_IN msgrequest */
  7972. #define MC_CMD_NVRAM_PARTITIONS_IN_LEN 0
  7973. /* MC_CMD_NVRAM_PARTITIONS_OUT msgresponse */
  7974. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMIN 4
  7975. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX 252
  7976. #define MC_CMD_NVRAM_PARTITIONS_OUT_LENMAX_MCDI2 1020
  7977. #define MC_CMD_NVRAM_PARTITIONS_OUT_LEN(num) (4+4*(num))
  7978. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_NUM(len) (((len)-4)/4)
  7979. /* total number of partitions */
  7980. #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_OFST 0
  7981. #define MC_CMD_NVRAM_PARTITIONS_OUT_NUM_PARTITIONS_LEN 4
  7982. /* type ID code for each of NUM_PARTITIONS partitions */
  7983. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_OFST 4
  7984. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_LEN 4
  7985. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MINNUM 0
  7986. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM 62
  7987. #define MC_CMD_NVRAM_PARTITIONS_OUT_TYPE_ID_MAXNUM_MCDI2 254
  7988. /***********************************/
  7989. /* MC_CMD_NVRAM_METADATA
  7990. * Reads soft metadata for a virtual NVRAM partition type. Locks required:
  7991. * none. Returns: 0, EINVAL (bad type).
  7992. */
  7993. #define MC_CMD_NVRAM_METADATA 0x52
  7994. #undef MC_CMD_0x52_PRIVILEGE_CTG
  7995. #define MC_CMD_0x52_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  7996. /* MC_CMD_NVRAM_METADATA_IN msgrequest */
  7997. #define MC_CMD_NVRAM_METADATA_IN_LEN 4
  7998. /* Partition type ID code */
  7999. #define MC_CMD_NVRAM_METADATA_IN_TYPE_OFST 0
  8000. #define MC_CMD_NVRAM_METADATA_IN_TYPE_LEN 4
  8001. /* MC_CMD_NVRAM_METADATA_OUT msgresponse */
  8002. #define MC_CMD_NVRAM_METADATA_OUT_LENMIN 20
  8003. #define MC_CMD_NVRAM_METADATA_OUT_LENMAX 252
  8004. #define MC_CMD_NVRAM_METADATA_OUT_LENMAX_MCDI2 1020
  8005. #define MC_CMD_NVRAM_METADATA_OUT_LEN(num) (20+1*(num))
  8006. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_NUM(len) (((len)-20)/1)
  8007. /* Partition type ID code */
  8008. #define MC_CMD_NVRAM_METADATA_OUT_TYPE_OFST 0
  8009. #define MC_CMD_NVRAM_METADATA_OUT_TYPE_LEN 4
  8010. #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_OFST 4
  8011. #define MC_CMD_NVRAM_METADATA_OUT_FLAGS_LEN 4
  8012. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_OFST 4
  8013. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_LBN 0
  8014. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_VALID_WIDTH 1
  8015. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_OFST 4
  8016. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_LBN 1
  8017. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_VALID_WIDTH 1
  8018. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_OFST 4
  8019. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_LBN 2
  8020. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_VALID_WIDTH 1
  8021. /* Subtype ID code for content of this partition */
  8022. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_OFST 8
  8023. #define MC_CMD_NVRAM_METADATA_OUT_SUBTYPE_LEN 4
  8024. /* 1st component of W.X.Y.Z version number for content of this partition */
  8025. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_OFST 12
  8026. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_W_LEN 2
  8027. /* 2nd component of W.X.Y.Z version number for content of this partition */
  8028. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_OFST 14
  8029. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_X_LEN 2
  8030. /* 3rd component of W.X.Y.Z version number for content of this partition */
  8031. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_OFST 16
  8032. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Y_LEN 2
  8033. /* 4th component of W.X.Y.Z version number for content of this partition */
  8034. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_OFST 18
  8035. #define MC_CMD_NVRAM_METADATA_OUT_VERSION_Z_LEN 2
  8036. /* Zero-terminated string describing the content of this partition */
  8037. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_OFST 20
  8038. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_LEN 1
  8039. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MINNUM 0
  8040. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM 232
  8041. #define MC_CMD_NVRAM_METADATA_OUT_DESCRIPTION_MAXNUM_MCDI2 1000
  8042. /***********************************/
  8043. /* MC_CMD_GET_MAC_ADDRESSES
  8044. * Returns the base MAC, count and stride for the requesting function
  8045. */
  8046. #define MC_CMD_GET_MAC_ADDRESSES 0x55
  8047. #undef MC_CMD_0x55_PRIVILEGE_CTG
  8048. #define MC_CMD_0x55_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8049. /* MC_CMD_GET_MAC_ADDRESSES_IN msgrequest */
  8050. #define MC_CMD_GET_MAC_ADDRESSES_IN_LEN 0
  8051. /* MC_CMD_GET_MAC_ADDRESSES_OUT msgresponse */
  8052. #define MC_CMD_GET_MAC_ADDRESSES_OUT_LEN 16
  8053. /* Base MAC address */
  8054. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_OFST 0
  8055. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_ADDR_BASE_LEN 6
  8056. /* Padding */
  8057. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_OFST 6
  8058. #define MC_CMD_GET_MAC_ADDRESSES_OUT_RESERVED_LEN 2
  8059. /* Number of allocated MAC addresses */
  8060. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_OFST 8
  8061. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_COUNT_LEN 4
  8062. /* Spacing of allocated MAC addresses */
  8063. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_OFST 12
  8064. #define MC_CMD_GET_MAC_ADDRESSES_OUT_MAC_STRIDE_LEN 4
  8065. /***********************************/
  8066. /* MC_CMD_CLP
  8067. * Perform a CLP related operation, see SF-110495-PS for details of CLP
  8068. * processing. This command has been extended to accomodate the requirements of
  8069. * different manufacturers which are to be found in SF-119187-TC, SF-119186-TC,
  8070. * SF-120509-TC and SF-117282-PS.
  8071. */
  8072. #define MC_CMD_CLP 0x56
  8073. #undef MC_CMD_0x56_PRIVILEGE_CTG
  8074. #define MC_CMD_0x56_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  8075. /* MC_CMD_CLP_IN msgrequest */
  8076. #define MC_CMD_CLP_IN_LEN 4
  8077. /* Sub operation */
  8078. #define MC_CMD_CLP_IN_OP_OFST 0
  8079. #define MC_CMD_CLP_IN_OP_LEN 4
  8080. /* enum: Return to factory default settings */
  8081. #define MC_CMD_CLP_OP_DEFAULT 0x1
  8082. /* enum: Set MAC address */
  8083. #define MC_CMD_CLP_OP_SET_MAC 0x2
  8084. /* enum: Get MAC address */
  8085. #define MC_CMD_CLP_OP_GET_MAC 0x3
  8086. /* enum: Set UEFI/GPXE boot mode */
  8087. #define MC_CMD_CLP_OP_SET_BOOT 0x4
  8088. /* enum: Get UEFI/GPXE boot mode */
  8089. #define MC_CMD_CLP_OP_GET_BOOT 0x5
  8090. /* MC_CMD_CLP_OUT msgresponse */
  8091. #define MC_CMD_CLP_OUT_LEN 0
  8092. /* MC_CMD_CLP_IN_DEFAULT msgrequest */
  8093. #define MC_CMD_CLP_IN_DEFAULT_LEN 4
  8094. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8095. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8096. /* MC_CMD_CLP_OUT_DEFAULT msgresponse */
  8097. #define MC_CMD_CLP_OUT_DEFAULT_LEN 0
  8098. /* MC_CMD_CLP_IN_SET_MAC msgrequest */
  8099. #define MC_CMD_CLP_IN_SET_MAC_LEN 12
  8100. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8101. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8102. /* The MAC address assigned to port. A zero MAC address of 00:00:00:00:00:00
  8103. * restores the permanent (factory-programmed) MAC address associated with the
  8104. * port. A non-zero MAC address persists until a PCIe reset or a power cycle.
  8105. */
  8106. #define MC_CMD_CLP_IN_SET_MAC_ADDR_OFST 4
  8107. #define MC_CMD_CLP_IN_SET_MAC_ADDR_LEN 6
  8108. /* Padding */
  8109. #define MC_CMD_CLP_IN_SET_MAC_RESERVED_OFST 10
  8110. #define MC_CMD_CLP_IN_SET_MAC_RESERVED_LEN 2
  8111. /* MC_CMD_CLP_OUT_SET_MAC msgresponse */
  8112. #define MC_CMD_CLP_OUT_SET_MAC_LEN 0
  8113. /* MC_CMD_CLP_IN_SET_MAC_V2 msgrequest */
  8114. #define MC_CMD_CLP_IN_SET_MAC_V2_LEN 16
  8115. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8116. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8117. /* The MAC address assigned to port. A zero MAC address of 00:00:00:00:00:00
  8118. * restores the permanent (factory-programmed) MAC address associated with the
  8119. * port. A non-zero MAC address persists until a PCIe reset or a power cycle.
  8120. */
  8121. #define MC_CMD_CLP_IN_SET_MAC_V2_ADDR_OFST 4
  8122. #define MC_CMD_CLP_IN_SET_MAC_V2_ADDR_LEN 6
  8123. /* Padding */
  8124. #define MC_CMD_CLP_IN_SET_MAC_V2_RESERVED_OFST 10
  8125. #define MC_CMD_CLP_IN_SET_MAC_V2_RESERVED_LEN 2
  8126. #define MC_CMD_CLP_IN_SET_MAC_V2_FLAGS_OFST 12
  8127. #define MC_CMD_CLP_IN_SET_MAC_V2_FLAGS_LEN 4
  8128. #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_OFST 12
  8129. #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_LBN 0
  8130. #define MC_CMD_CLP_IN_SET_MAC_V2_VIRTUAL_WIDTH 1
  8131. /* MC_CMD_CLP_IN_GET_MAC msgrequest */
  8132. #define MC_CMD_CLP_IN_GET_MAC_LEN 4
  8133. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8134. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8135. /* MC_CMD_CLP_IN_GET_MAC_V2 msgrequest */
  8136. #define MC_CMD_CLP_IN_GET_MAC_V2_LEN 8
  8137. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8138. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8139. #define MC_CMD_CLP_IN_GET_MAC_V2_FLAGS_OFST 4
  8140. #define MC_CMD_CLP_IN_GET_MAC_V2_FLAGS_LEN 4
  8141. #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_OFST 4
  8142. #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_LBN 0
  8143. #define MC_CMD_CLP_IN_GET_MAC_V2_PERMANENT_WIDTH 1
  8144. /* MC_CMD_CLP_OUT_GET_MAC msgresponse */
  8145. #define MC_CMD_CLP_OUT_GET_MAC_LEN 8
  8146. /* MAC address assigned to port */
  8147. #define MC_CMD_CLP_OUT_GET_MAC_ADDR_OFST 0
  8148. #define MC_CMD_CLP_OUT_GET_MAC_ADDR_LEN 6
  8149. /* Padding */
  8150. #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_OFST 6
  8151. #define MC_CMD_CLP_OUT_GET_MAC_RESERVED_LEN 2
  8152. /* MC_CMD_CLP_IN_SET_BOOT msgrequest */
  8153. #define MC_CMD_CLP_IN_SET_BOOT_LEN 5
  8154. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8155. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8156. /* Boot flag */
  8157. #define MC_CMD_CLP_IN_SET_BOOT_FLAG_OFST 4
  8158. #define MC_CMD_CLP_IN_SET_BOOT_FLAG_LEN 1
  8159. /* MC_CMD_CLP_OUT_SET_BOOT msgresponse */
  8160. #define MC_CMD_CLP_OUT_SET_BOOT_LEN 0
  8161. /* MC_CMD_CLP_IN_GET_BOOT msgrequest */
  8162. #define MC_CMD_CLP_IN_GET_BOOT_LEN 4
  8163. /* MC_CMD_CLP_IN_OP_OFST 0 */
  8164. /* MC_CMD_CLP_IN_OP_LEN 4 */
  8165. /* MC_CMD_CLP_OUT_GET_BOOT msgresponse */
  8166. #define MC_CMD_CLP_OUT_GET_BOOT_LEN 4
  8167. /* Boot flag */
  8168. #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_OFST 0
  8169. #define MC_CMD_CLP_OUT_GET_BOOT_FLAG_LEN 1
  8170. /* Padding */
  8171. #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_OFST 1
  8172. #define MC_CMD_CLP_OUT_GET_BOOT_RESERVED_LEN 3
  8173. /***********************************/
  8174. /* MC_CMD_MUM
  8175. * Perform a MUM operation
  8176. */
  8177. #define MC_CMD_MUM 0x57
  8178. #undef MC_CMD_0x57_PRIVILEGE_CTG
  8179. #define MC_CMD_0x57_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  8180. /* MC_CMD_MUM_IN msgrequest */
  8181. #define MC_CMD_MUM_IN_LEN 4
  8182. #define MC_CMD_MUM_IN_OP_HDR_OFST 0
  8183. #define MC_CMD_MUM_IN_OP_HDR_LEN 4
  8184. #define MC_CMD_MUM_IN_OP_OFST 0
  8185. #define MC_CMD_MUM_IN_OP_LBN 0
  8186. #define MC_CMD_MUM_IN_OP_WIDTH 8
  8187. /* enum: NULL MCDI command to MUM */
  8188. #define MC_CMD_MUM_OP_NULL 0x1
  8189. /* enum: Get MUM version */
  8190. #define MC_CMD_MUM_OP_GET_VERSION 0x2
  8191. /* enum: Issue raw I2C command to MUM */
  8192. #define MC_CMD_MUM_OP_RAW_CMD 0x3
  8193. /* enum: Read from registers on devices connected to MUM. */
  8194. #define MC_CMD_MUM_OP_READ 0x4
  8195. /* enum: Write to registers on devices connected to MUM. */
  8196. #define MC_CMD_MUM_OP_WRITE 0x5
  8197. /* enum: Control UART logging. */
  8198. #define MC_CMD_MUM_OP_LOG 0x6
  8199. /* enum: Operations on MUM GPIO lines */
  8200. #define MC_CMD_MUM_OP_GPIO 0x7
  8201. /* enum: Get sensor readings from MUM */
  8202. #define MC_CMD_MUM_OP_READ_SENSORS 0x8
  8203. /* enum: Initiate clock programming on the MUM */
  8204. #define MC_CMD_MUM_OP_PROGRAM_CLOCKS 0x9
  8205. /* enum: Initiate FPGA load from flash on the MUM */
  8206. #define MC_CMD_MUM_OP_FPGA_LOAD 0xa
  8207. /* enum: Request sensor reading from MUM ADC resulting from earlier request via
  8208. * MUM ATB
  8209. */
  8210. #define MC_CMD_MUM_OP_READ_ATB_SENSOR 0xb
  8211. /* enum: Send commands relating to the QSFP ports via the MUM for PHY
  8212. * operations
  8213. */
  8214. #define MC_CMD_MUM_OP_QSFP 0xc
  8215. /* enum: Request discrete and SODIMM DDR info (type, size, speed grade, voltage
  8216. * level) from MUM
  8217. */
  8218. #define MC_CMD_MUM_OP_READ_DDR_INFO 0xd
  8219. /* MC_CMD_MUM_IN_NULL msgrequest */
  8220. #define MC_CMD_MUM_IN_NULL_LEN 4
  8221. /* MUM cmd header */
  8222. #define MC_CMD_MUM_IN_CMD_OFST 0
  8223. #define MC_CMD_MUM_IN_CMD_LEN 4
  8224. /* MC_CMD_MUM_IN_GET_VERSION msgrequest */
  8225. #define MC_CMD_MUM_IN_GET_VERSION_LEN 4
  8226. /* MUM cmd header */
  8227. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8228. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8229. /* MC_CMD_MUM_IN_READ msgrequest */
  8230. #define MC_CMD_MUM_IN_READ_LEN 16
  8231. /* MUM cmd header */
  8232. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8233. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8234. /* ID of (device connected to MUM) to read from registers of */
  8235. #define MC_CMD_MUM_IN_READ_DEVICE_OFST 4
  8236. #define MC_CMD_MUM_IN_READ_DEVICE_LEN 4
  8237. /* enum: Hittite HMC1035 clock generator on Sorrento board */
  8238. #define MC_CMD_MUM_DEV_HITTITE 0x1
  8239. /* enum: Hittite HMC1035 clock generator for NIC-side on Sorrento board */
  8240. #define MC_CMD_MUM_DEV_HITTITE_NIC 0x2
  8241. /* 32-bit address to read from */
  8242. #define MC_CMD_MUM_IN_READ_ADDR_OFST 8
  8243. #define MC_CMD_MUM_IN_READ_ADDR_LEN 4
  8244. /* Number of words to read. */
  8245. #define MC_CMD_MUM_IN_READ_NUMWORDS_OFST 12
  8246. #define MC_CMD_MUM_IN_READ_NUMWORDS_LEN 4
  8247. /* MC_CMD_MUM_IN_WRITE msgrequest */
  8248. #define MC_CMD_MUM_IN_WRITE_LENMIN 16
  8249. #define MC_CMD_MUM_IN_WRITE_LENMAX 252
  8250. #define MC_CMD_MUM_IN_WRITE_LENMAX_MCDI2 1020
  8251. #define MC_CMD_MUM_IN_WRITE_LEN(num) (12+4*(num))
  8252. #define MC_CMD_MUM_IN_WRITE_BUFFER_NUM(len) (((len)-12)/4)
  8253. /* MUM cmd header */
  8254. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8255. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8256. /* ID of (device connected to MUM) to write to registers of */
  8257. #define MC_CMD_MUM_IN_WRITE_DEVICE_OFST 4
  8258. #define MC_CMD_MUM_IN_WRITE_DEVICE_LEN 4
  8259. /* enum: Hittite HMC1035 clock generator on Sorrento board */
  8260. /* MC_CMD_MUM_DEV_HITTITE 0x1 */
  8261. /* 32-bit address to write to */
  8262. #define MC_CMD_MUM_IN_WRITE_ADDR_OFST 8
  8263. #define MC_CMD_MUM_IN_WRITE_ADDR_LEN 4
  8264. /* Words to write */
  8265. #define MC_CMD_MUM_IN_WRITE_BUFFER_OFST 12
  8266. #define MC_CMD_MUM_IN_WRITE_BUFFER_LEN 4
  8267. #define MC_CMD_MUM_IN_WRITE_BUFFER_MINNUM 1
  8268. #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM 60
  8269. #define MC_CMD_MUM_IN_WRITE_BUFFER_MAXNUM_MCDI2 252
  8270. /* MC_CMD_MUM_IN_RAW_CMD msgrequest */
  8271. #define MC_CMD_MUM_IN_RAW_CMD_LENMIN 17
  8272. #define MC_CMD_MUM_IN_RAW_CMD_LENMAX 252
  8273. #define MC_CMD_MUM_IN_RAW_CMD_LENMAX_MCDI2 1020
  8274. #define MC_CMD_MUM_IN_RAW_CMD_LEN(num) (16+1*(num))
  8275. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_NUM(len) (((len)-16)/1)
  8276. /* MUM cmd header */
  8277. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8278. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8279. /* MUM I2C cmd code */
  8280. #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_OFST 4
  8281. #define MC_CMD_MUM_IN_RAW_CMD_CMD_CODE_LEN 4
  8282. /* Number of bytes to write */
  8283. #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_OFST 8
  8284. #define MC_CMD_MUM_IN_RAW_CMD_NUM_WRITE_LEN 4
  8285. /* Number of bytes to read */
  8286. #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_OFST 12
  8287. #define MC_CMD_MUM_IN_RAW_CMD_NUM_READ_LEN 4
  8288. /* Bytes to write */
  8289. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_OFST 16
  8290. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_LEN 1
  8291. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MINNUM 1
  8292. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM 236
  8293. #define MC_CMD_MUM_IN_RAW_CMD_WRITE_DATA_MAXNUM_MCDI2 1004
  8294. /* MC_CMD_MUM_IN_LOG msgrequest */
  8295. #define MC_CMD_MUM_IN_LOG_LEN 8
  8296. /* MUM cmd header */
  8297. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8298. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8299. #define MC_CMD_MUM_IN_LOG_OP_OFST 4
  8300. #define MC_CMD_MUM_IN_LOG_OP_LEN 4
  8301. #define MC_CMD_MUM_IN_LOG_OP_UART 0x1 /* enum */
  8302. /* MC_CMD_MUM_IN_LOG_OP_UART msgrequest */
  8303. #define MC_CMD_MUM_IN_LOG_OP_UART_LEN 12
  8304. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8305. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8306. /* MC_CMD_MUM_IN_LOG_OP_OFST 4 */
  8307. /* MC_CMD_MUM_IN_LOG_OP_LEN 4 */
  8308. /* Enable/disable debug output to UART */
  8309. #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_OFST 8
  8310. #define MC_CMD_MUM_IN_LOG_OP_UART_ENABLE_LEN 4
  8311. /* MC_CMD_MUM_IN_GPIO msgrequest */
  8312. #define MC_CMD_MUM_IN_GPIO_LEN 8
  8313. /* MUM cmd header */
  8314. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8315. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8316. #define MC_CMD_MUM_IN_GPIO_HDR_OFST 4
  8317. #define MC_CMD_MUM_IN_GPIO_HDR_LEN 4
  8318. #define MC_CMD_MUM_IN_GPIO_OPCODE_OFST 4
  8319. #define MC_CMD_MUM_IN_GPIO_OPCODE_LBN 0
  8320. #define MC_CMD_MUM_IN_GPIO_OPCODE_WIDTH 8
  8321. #define MC_CMD_MUM_IN_GPIO_IN_READ 0x0 /* enum */
  8322. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE 0x1 /* enum */
  8323. #define MC_CMD_MUM_IN_GPIO_OUT_READ 0x2 /* enum */
  8324. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE 0x3 /* enum */
  8325. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ 0x4 /* enum */
  8326. #define MC_CMD_MUM_IN_GPIO_OP 0x5 /* enum */
  8327. /* MC_CMD_MUM_IN_GPIO_IN_READ msgrequest */
  8328. #define MC_CMD_MUM_IN_GPIO_IN_READ_LEN 8
  8329. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8330. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8331. #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_OFST 4
  8332. #define MC_CMD_MUM_IN_GPIO_IN_READ_HDR_LEN 4
  8333. /* MC_CMD_MUM_IN_GPIO_OUT_WRITE msgrequest */
  8334. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_LEN 16
  8335. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8336. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8337. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_OFST 4
  8338. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_HDR_LEN 4
  8339. /* The first 32-bit word to be written to the GPIO OUT register. */
  8340. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_OFST 8
  8341. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK1_LEN 4
  8342. /* The second 32-bit word to be written to the GPIO OUT register. */
  8343. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_OFST 12
  8344. #define MC_CMD_MUM_IN_GPIO_OUT_WRITE_GPIOMASK2_LEN 4
  8345. /* MC_CMD_MUM_IN_GPIO_OUT_READ msgrequest */
  8346. #define MC_CMD_MUM_IN_GPIO_OUT_READ_LEN 8
  8347. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8348. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8349. #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_OFST 4
  8350. #define MC_CMD_MUM_IN_GPIO_OUT_READ_HDR_LEN 4
  8351. /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE msgrequest */
  8352. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_LEN 16
  8353. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8354. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8355. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_OFST 4
  8356. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_HDR_LEN 4
  8357. /* The first 32-bit word to be written to the GPIO OUT ENABLE register. */
  8358. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_OFST 8
  8359. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK1_LEN 4
  8360. /* The second 32-bit word to be written to the GPIO OUT ENABLE register. */
  8361. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_OFST 12
  8362. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_WRITE_GPIOMASK2_LEN 4
  8363. /* MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ msgrequest */
  8364. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_LEN 8
  8365. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8366. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8367. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_OFST 4
  8368. #define MC_CMD_MUM_IN_GPIO_OUT_ENABLE_READ_HDR_LEN 4
  8369. /* MC_CMD_MUM_IN_GPIO_OP msgrequest */
  8370. #define MC_CMD_MUM_IN_GPIO_OP_LEN 8
  8371. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8372. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8373. #define MC_CMD_MUM_IN_GPIO_OP_HDR_OFST 4
  8374. #define MC_CMD_MUM_IN_GPIO_OP_HDR_LEN 4
  8375. #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_OFST 4
  8376. #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_LBN 8
  8377. #define MC_CMD_MUM_IN_GPIO_OP_BITWISE_OP_WIDTH 8
  8378. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ 0x0 /* enum */
  8379. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE 0x1 /* enum */
  8380. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG 0x2 /* enum */
  8381. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE 0x3 /* enum */
  8382. #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_OFST 4
  8383. #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_LBN 16
  8384. #define MC_CMD_MUM_IN_GPIO_OP_GPIO_NUMBER_WIDTH 8
  8385. /* MC_CMD_MUM_IN_GPIO_OP_OUT_READ msgrequest */
  8386. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_LEN 8
  8387. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8388. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8389. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_OFST 4
  8390. #define MC_CMD_MUM_IN_GPIO_OP_OUT_READ_HDR_LEN 4
  8391. /* MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE msgrequest */
  8392. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_LEN 8
  8393. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8394. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8395. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_OFST 4
  8396. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_HDR_LEN 4
  8397. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_OFST 4
  8398. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_LBN 24
  8399. #define MC_CMD_MUM_IN_GPIO_OP_OUT_WRITE_WRITEBIT_WIDTH 8
  8400. /* MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG msgrequest */
  8401. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_LEN 8
  8402. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8403. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8404. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_OFST 4
  8405. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_HDR_LEN 4
  8406. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_OFST 4
  8407. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_LBN 24
  8408. #define MC_CMD_MUM_IN_GPIO_OP_OUT_CONFIG_CFG_WIDTH 8
  8409. /* MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE msgrequest */
  8410. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_LEN 8
  8411. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8412. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8413. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_OFST 4
  8414. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_HDR_LEN 4
  8415. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_OFST 4
  8416. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_LBN 24
  8417. #define MC_CMD_MUM_IN_GPIO_OP_OUT_ENABLE_ENABLEBIT_WIDTH 8
  8418. /* MC_CMD_MUM_IN_READ_SENSORS msgrequest */
  8419. #define MC_CMD_MUM_IN_READ_SENSORS_LEN 8
  8420. /* MUM cmd header */
  8421. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8422. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8423. #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_OFST 4
  8424. #define MC_CMD_MUM_IN_READ_SENSORS_PARAMS_LEN 4
  8425. #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_OFST 4
  8426. #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_LBN 0
  8427. #define MC_CMD_MUM_IN_READ_SENSORS_SENSOR_ID_WIDTH 8
  8428. #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_OFST 4
  8429. #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_LBN 8
  8430. #define MC_CMD_MUM_IN_READ_SENSORS_NUM_SENSORS_WIDTH 8
  8431. /* MC_CMD_MUM_IN_PROGRAM_CLOCKS msgrequest */
  8432. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_LEN 12
  8433. /* MUM cmd header */
  8434. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8435. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8436. /* Bit-mask of clocks to be programmed */
  8437. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_OFST 4
  8438. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_MASK_LEN 4
  8439. #define MC_CMD_MUM_CLOCK_ID_FPGA 0x0 /* enum */
  8440. #define MC_CMD_MUM_CLOCK_ID_DDR 0x1 /* enum */
  8441. #define MC_CMD_MUM_CLOCK_ID_NIC 0x2 /* enum */
  8442. /* Control flags for clock programming */
  8443. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_OFST 8
  8444. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_FLAGS_LEN 4
  8445. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_OFST 8
  8446. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_LBN 0
  8447. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_OVERCLOCK_110_WIDTH 1
  8448. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_OFST 8
  8449. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_LBN 1
  8450. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_NIC_FROM_FPGA_WIDTH 1
  8451. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_OFST 8
  8452. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_LBN 2
  8453. #define MC_CMD_MUM_IN_PROGRAM_CLOCKS_CLOCK_REF_FROM_XO_WIDTH 1
  8454. /* MC_CMD_MUM_IN_FPGA_LOAD msgrequest */
  8455. #define MC_CMD_MUM_IN_FPGA_LOAD_LEN 8
  8456. /* MUM cmd header */
  8457. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8458. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8459. /* Enable/Disable FPGA config from flash */
  8460. #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_OFST 4
  8461. #define MC_CMD_MUM_IN_FPGA_LOAD_ENABLE_LEN 4
  8462. /* MC_CMD_MUM_IN_READ_ATB_SENSOR msgrequest */
  8463. #define MC_CMD_MUM_IN_READ_ATB_SENSOR_LEN 4
  8464. /* MUM cmd header */
  8465. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8466. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8467. /* MC_CMD_MUM_IN_QSFP msgrequest */
  8468. #define MC_CMD_MUM_IN_QSFP_LEN 12
  8469. /* MUM cmd header */
  8470. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8471. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8472. #define MC_CMD_MUM_IN_QSFP_HDR_OFST 4
  8473. #define MC_CMD_MUM_IN_QSFP_HDR_LEN 4
  8474. #define MC_CMD_MUM_IN_QSFP_OPCODE_OFST 4
  8475. #define MC_CMD_MUM_IN_QSFP_OPCODE_LBN 0
  8476. #define MC_CMD_MUM_IN_QSFP_OPCODE_WIDTH 4
  8477. #define MC_CMD_MUM_IN_QSFP_INIT 0x0 /* enum */
  8478. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE 0x1 /* enum */
  8479. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP 0x2 /* enum */
  8480. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO 0x3 /* enum */
  8481. #define MC_CMD_MUM_IN_QSFP_FILL_STATS 0x4 /* enum */
  8482. #define MC_CMD_MUM_IN_QSFP_POLL_BIST 0x5 /* enum */
  8483. #define MC_CMD_MUM_IN_QSFP_IDX_OFST 8
  8484. #define MC_CMD_MUM_IN_QSFP_IDX_LEN 4
  8485. /* MC_CMD_MUM_IN_QSFP_INIT msgrequest */
  8486. #define MC_CMD_MUM_IN_QSFP_INIT_LEN 16
  8487. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8488. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8489. #define MC_CMD_MUM_IN_QSFP_INIT_HDR_OFST 4
  8490. #define MC_CMD_MUM_IN_QSFP_INIT_HDR_LEN 4
  8491. #define MC_CMD_MUM_IN_QSFP_INIT_IDX_OFST 8
  8492. #define MC_CMD_MUM_IN_QSFP_INIT_IDX_LEN 4
  8493. #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_OFST 12
  8494. #define MC_CMD_MUM_IN_QSFP_INIT_CAGE_LEN 4
  8495. /* MC_CMD_MUM_IN_QSFP_RECONFIGURE msgrequest */
  8496. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_LEN 24
  8497. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8498. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8499. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_OFST 4
  8500. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_HDR_LEN 4
  8501. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_OFST 8
  8502. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_IDX_LEN 4
  8503. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_OFST 12
  8504. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_TX_DISABLE_LEN 4
  8505. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_OFST 16
  8506. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LANES_LEN 4
  8507. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_OFST 20
  8508. #define MC_CMD_MUM_IN_QSFP_RECONFIGURE_PORT_LINK_SPEED_LEN 4
  8509. /* MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP msgrequest */
  8510. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_LEN 12
  8511. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8512. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8513. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_OFST 4
  8514. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_HDR_LEN 4
  8515. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_OFST 8
  8516. #define MC_CMD_MUM_IN_QSFP_GET_SUPPORTED_CAP_IDX_LEN 4
  8517. /* MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO msgrequest */
  8518. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_LEN 16
  8519. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8520. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8521. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_OFST 4
  8522. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_HDR_LEN 4
  8523. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_OFST 8
  8524. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_IDX_LEN 4
  8525. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_OFST 12
  8526. #define MC_CMD_MUM_IN_QSFP_GET_MEDIA_INFO_PAGE_LEN 4
  8527. /* MC_CMD_MUM_IN_QSFP_FILL_STATS msgrequest */
  8528. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_LEN 12
  8529. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8530. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8531. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_OFST 4
  8532. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_HDR_LEN 4
  8533. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_OFST 8
  8534. #define MC_CMD_MUM_IN_QSFP_FILL_STATS_IDX_LEN 4
  8535. /* MC_CMD_MUM_IN_QSFP_POLL_BIST msgrequest */
  8536. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_LEN 12
  8537. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8538. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8539. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_OFST 4
  8540. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_HDR_LEN 4
  8541. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_OFST 8
  8542. #define MC_CMD_MUM_IN_QSFP_POLL_BIST_IDX_LEN 4
  8543. /* MC_CMD_MUM_IN_READ_DDR_INFO msgrequest */
  8544. #define MC_CMD_MUM_IN_READ_DDR_INFO_LEN 4
  8545. /* MUM cmd header */
  8546. /* MC_CMD_MUM_IN_CMD_OFST 0 */
  8547. /* MC_CMD_MUM_IN_CMD_LEN 4 */
  8548. /* MC_CMD_MUM_OUT msgresponse */
  8549. #define MC_CMD_MUM_OUT_LEN 0
  8550. /* MC_CMD_MUM_OUT_NULL msgresponse */
  8551. #define MC_CMD_MUM_OUT_NULL_LEN 0
  8552. /* MC_CMD_MUM_OUT_GET_VERSION msgresponse */
  8553. #define MC_CMD_MUM_OUT_GET_VERSION_LEN 12
  8554. #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_OFST 0
  8555. #define MC_CMD_MUM_OUT_GET_VERSION_FIRMWARE_LEN 4
  8556. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_OFST 4
  8557. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LEN 8
  8558. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_OFST 4
  8559. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_LEN 4
  8560. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_LBN 32
  8561. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_LO_WIDTH 32
  8562. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_OFST 8
  8563. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_LEN 4
  8564. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_LBN 64
  8565. #define MC_CMD_MUM_OUT_GET_VERSION_VERSION_HI_WIDTH 32
  8566. /* MC_CMD_MUM_OUT_RAW_CMD msgresponse */
  8567. #define MC_CMD_MUM_OUT_RAW_CMD_LENMIN 1
  8568. #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX 252
  8569. #define MC_CMD_MUM_OUT_RAW_CMD_LENMAX_MCDI2 1020
  8570. #define MC_CMD_MUM_OUT_RAW_CMD_LEN(num) (0+1*(num))
  8571. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_NUM(len) (((len)-0)/1)
  8572. /* returned data */
  8573. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_OFST 0
  8574. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_LEN 1
  8575. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MINNUM 1
  8576. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM 252
  8577. #define MC_CMD_MUM_OUT_RAW_CMD_DATA_MAXNUM_MCDI2 1020
  8578. /* MC_CMD_MUM_OUT_READ msgresponse */
  8579. #define MC_CMD_MUM_OUT_READ_LENMIN 4
  8580. #define MC_CMD_MUM_OUT_READ_LENMAX 252
  8581. #define MC_CMD_MUM_OUT_READ_LENMAX_MCDI2 1020
  8582. #define MC_CMD_MUM_OUT_READ_LEN(num) (0+4*(num))
  8583. #define MC_CMD_MUM_OUT_READ_BUFFER_NUM(len) (((len)-0)/4)
  8584. #define MC_CMD_MUM_OUT_READ_BUFFER_OFST 0
  8585. #define MC_CMD_MUM_OUT_READ_BUFFER_LEN 4
  8586. #define MC_CMD_MUM_OUT_READ_BUFFER_MINNUM 1
  8587. #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM 63
  8588. #define MC_CMD_MUM_OUT_READ_BUFFER_MAXNUM_MCDI2 255
  8589. /* MC_CMD_MUM_OUT_WRITE msgresponse */
  8590. #define MC_CMD_MUM_OUT_WRITE_LEN 0
  8591. /* MC_CMD_MUM_OUT_LOG msgresponse */
  8592. #define MC_CMD_MUM_OUT_LOG_LEN 0
  8593. /* MC_CMD_MUM_OUT_LOG_OP_UART msgresponse */
  8594. #define MC_CMD_MUM_OUT_LOG_OP_UART_LEN 0
  8595. /* MC_CMD_MUM_OUT_GPIO_IN_READ msgresponse */
  8596. #define MC_CMD_MUM_OUT_GPIO_IN_READ_LEN 8
  8597. /* The first 32-bit word read from the GPIO IN register. */
  8598. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_OFST 0
  8599. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK1_LEN 4
  8600. /* The second 32-bit word read from the GPIO IN register. */
  8601. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_OFST 4
  8602. #define MC_CMD_MUM_OUT_GPIO_IN_READ_GPIOMASK2_LEN 4
  8603. /* MC_CMD_MUM_OUT_GPIO_OUT_WRITE msgresponse */
  8604. #define MC_CMD_MUM_OUT_GPIO_OUT_WRITE_LEN 0
  8605. /* MC_CMD_MUM_OUT_GPIO_OUT_READ msgresponse */
  8606. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_LEN 8
  8607. /* The first 32-bit word read from the GPIO OUT register. */
  8608. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_OFST 0
  8609. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK1_LEN 4
  8610. /* The second 32-bit word read from the GPIO OUT register. */
  8611. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_OFST 4
  8612. #define MC_CMD_MUM_OUT_GPIO_OUT_READ_GPIOMASK2_LEN 4
  8613. /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE msgresponse */
  8614. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_WRITE_LEN 0
  8615. /* MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ msgresponse */
  8616. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_LEN 8
  8617. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_OFST 0
  8618. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK1_LEN 4
  8619. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_OFST 4
  8620. #define MC_CMD_MUM_OUT_GPIO_OUT_ENABLE_READ_GPIOMASK2_LEN 4
  8621. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_READ msgresponse */
  8622. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_LEN 4
  8623. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_OFST 0
  8624. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_READ_BIT_READ_LEN 4
  8625. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE msgresponse */
  8626. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_WRITE_LEN 0
  8627. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG msgresponse */
  8628. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_CONFIG_LEN 0
  8629. /* MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE msgresponse */
  8630. #define MC_CMD_MUM_OUT_GPIO_OP_OUT_ENABLE_LEN 0
  8631. /* MC_CMD_MUM_OUT_READ_SENSORS msgresponse */
  8632. #define MC_CMD_MUM_OUT_READ_SENSORS_LENMIN 4
  8633. #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX 252
  8634. #define MC_CMD_MUM_OUT_READ_SENSORS_LENMAX_MCDI2 1020
  8635. #define MC_CMD_MUM_OUT_READ_SENSORS_LEN(num) (0+4*(num))
  8636. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_NUM(len) (((len)-0)/4)
  8637. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_OFST 0
  8638. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_LEN 4
  8639. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MINNUM 1
  8640. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM 63
  8641. #define MC_CMD_MUM_OUT_READ_SENSORS_DATA_MAXNUM_MCDI2 255
  8642. #define MC_CMD_MUM_OUT_READ_SENSORS_READING_OFST 0
  8643. #define MC_CMD_MUM_OUT_READ_SENSORS_READING_LBN 0
  8644. #define MC_CMD_MUM_OUT_READ_SENSORS_READING_WIDTH 16
  8645. #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_OFST 0
  8646. #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_LBN 16
  8647. #define MC_CMD_MUM_OUT_READ_SENSORS_STATE_WIDTH 8
  8648. #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_OFST 0
  8649. #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_LBN 24
  8650. #define MC_CMD_MUM_OUT_READ_SENSORS_TYPE_WIDTH 8
  8651. /* MC_CMD_MUM_OUT_PROGRAM_CLOCKS msgresponse */
  8652. #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_LEN 4
  8653. #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_OFST 0
  8654. #define MC_CMD_MUM_OUT_PROGRAM_CLOCKS_OK_MASK_LEN 4
  8655. /* MC_CMD_MUM_OUT_FPGA_LOAD msgresponse */
  8656. #define MC_CMD_MUM_OUT_FPGA_LOAD_LEN 0
  8657. /* MC_CMD_MUM_OUT_READ_ATB_SENSOR msgresponse */
  8658. #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_LEN 4
  8659. #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_OFST 0
  8660. #define MC_CMD_MUM_OUT_READ_ATB_SENSOR_RESULT_LEN 4
  8661. /* MC_CMD_MUM_OUT_QSFP_INIT msgresponse */
  8662. #define MC_CMD_MUM_OUT_QSFP_INIT_LEN 0
  8663. /* MC_CMD_MUM_OUT_QSFP_RECONFIGURE msgresponse */
  8664. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_LEN 8
  8665. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_OFST 0
  8666. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LP_CAP_LEN 4
  8667. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_OFST 4
  8668. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_FLAGS_LEN 4
  8669. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_OFST 4
  8670. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_LBN 0
  8671. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_READY_WIDTH 1
  8672. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_OFST 4
  8673. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_LBN 1
  8674. #define MC_CMD_MUM_OUT_QSFP_RECONFIGURE_PORT_PHY_LINK_UP_WIDTH 1
  8675. /* MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP msgresponse */
  8676. #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_LEN 4
  8677. #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_OFST 0
  8678. #define MC_CMD_MUM_OUT_QSFP_GET_SUPPORTED_CAP_PORT_PHY_LP_CAP_LEN 4
  8679. /* MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO msgresponse */
  8680. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMIN 5
  8681. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX 252
  8682. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LENMAX_MCDI2 1020
  8683. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_LEN(num) (4+1*(num))
  8684. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_NUM(len) (((len)-4)/1)
  8685. /* in bytes */
  8686. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_OFST 0
  8687. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATALEN_LEN 4
  8688. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_OFST 4
  8689. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_LEN 1
  8690. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MINNUM 1
  8691. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM 248
  8692. #define MC_CMD_MUM_OUT_QSFP_GET_MEDIA_INFO_DATA_MAXNUM_MCDI2 1016
  8693. /* MC_CMD_MUM_OUT_QSFP_FILL_STATS msgresponse */
  8694. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_LEN 8
  8695. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_OFST 0
  8696. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PMA_PMD_LINK_UP_LEN 4
  8697. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_OFST 4
  8698. #define MC_CMD_MUM_OUT_QSFP_FILL_STATS_PORT_PHY_STATS_PCS_LINK_UP_LEN 4
  8699. /* MC_CMD_MUM_OUT_QSFP_POLL_BIST msgresponse */
  8700. #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_LEN 4
  8701. #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_OFST 0
  8702. #define MC_CMD_MUM_OUT_QSFP_POLL_BIST_TEST_LEN 4
  8703. /* MC_CMD_MUM_OUT_READ_DDR_INFO msgresponse */
  8704. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMIN 24
  8705. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX 248
  8706. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LENMAX_MCDI2 1016
  8707. #define MC_CMD_MUM_OUT_READ_DDR_INFO_LEN(num) (8+8*(num))
  8708. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_NUM(len) (((len)-8)/8)
  8709. /* Discrete (soldered) DDR resistor strap info */
  8710. #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_OFST 0
  8711. #define MC_CMD_MUM_OUT_READ_DDR_INFO_DISCRETE_DDR_INFO_LEN 4
  8712. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_OFST 0
  8713. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_LBN 0
  8714. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VRATIO_WIDTH 16
  8715. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_OFST 0
  8716. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_LBN 16
  8717. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED1_WIDTH 16
  8718. /* Number of SODIMM info records */
  8719. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_OFST 4
  8720. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_RECORDS_LEN 4
  8721. /* Array of SODIMM info records */
  8722. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_OFST 8
  8723. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LEN 8
  8724. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_OFST 8
  8725. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_LEN 4
  8726. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_LBN 64
  8727. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_LO_WIDTH 32
  8728. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_OFST 12
  8729. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_LEN 4
  8730. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_LBN 96
  8731. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_HI_WIDTH 32
  8732. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MINNUM 2
  8733. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM 30
  8734. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SODIMM_INFO_RECORD_MAXNUM_MCDI2 126
  8735. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_OFST 8
  8736. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_LBN 0
  8737. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK_ID_WIDTH 8
  8738. /* enum: SODIMM bank 1 (Top SODIMM for Sorrento) */
  8739. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK1 0x0
  8740. /* enum: SODIMM bank 2 (Bottom SODDIMM for Sorrento) */
  8741. #define MC_CMD_MUM_OUT_READ_DDR_INFO_BANK2 0x1
  8742. /* enum: Total number of SODIMM banks */
  8743. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NUM_BANKS 0x2
  8744. #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_OFST 8
  8745. #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_LBN 8
  8746. #define MC_CMD_MUM_OUT_READ_DDR_INFO_TYPE_WIDTH 8
  8747. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_OFST 8
  8748. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_LBN 16
  8749. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RANK_WIDTH 4
  8750. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_OFST 8
  8751. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_LBN 20
  8752. #define MC_CMD_MUM_OUT_READ_DDR_INFO_VOLTAGE_WIDTH 4
  8753. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_POWERED 0x0 /* enum */
  8754. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V25 0x1 /* enum */
  8755. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V35 0x2 /* enum */
  8756. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V5 0x3 /* enum */
  8757. /* enum: Values 5-15 are reserved for future usage */
  8758. #define MC_CMD_MUM_OUT_READ_DDR_INFO_1V8 0x4
  8759. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_OFST 8
  8760. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_LBN 24
  8761. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SIZE_WIDTH 8
  8762. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_OFST 8
  8763. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_LBN 32
  8764. #define MC_CMD_MUM_OUT_READ_DDR_INFO_SPEED_WIDTH 16
  8765. #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_OFST 8
  8766. #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_LBN 48
  8767. #define MC_CMD_MUM_OUT_READ_DDR_INFO_STATE_WIDTH 4
  8768. /* enum: No module present */
  8769. #define MC_CMD_MUM_OUT_READ_DDR_INFO_ABSENT 0x0
  8770. /* enum: Module present supported and powered on */
  8771. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_POWERED 0x1
  8772. /* enum: Module present but bad type */
  8773. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_TYPE 0x2
  8774. /* enum: Module present but incompatible voltage */
  8775. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_VOLTAGE 0x3
  8776. /* enum: Module present but unknown SPD */
  8777. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SPD 0x4
  8778. /* enum: Module present but slot cannot support it */
  8779. #define MC_CMD_MUM_OUT_READ_DDR_INFO_PRESENT_BAD_SLOT 0x5
  8780. /* enum: Modules may or may not be present, but cannot establish contact by I2C
  8781. */
  8782. #define MC_CMD_MUM_OUT_READ_DDR_INFO_NOT_REACHABLE 0x6
  8783. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_OFST 8
  8784. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_LBN 52
  8785. #define MC_CMD_MUM_OUT_READ_DDR_INFO_RESERVED2_WIDTH 12
  8786. /* MC_CMD_DYNAMIC_SENSORS_LIMITS structuredef: Set of sensor limits. This
  8787. * should match the equivalent structure in the sensor_query SPHINX service.
  8788. */
  8789. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LEN 24
  8790. /* A value below this will trigger a warning event. */
  8791. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_OFST 0
  8792. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_LEN 4
  8793. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_LBN 0
  8794. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_WARNING_WIDTH 32
  8795. /* A value below this will trigger a critical event. */
  8796. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_OFST 4
  8797. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_LEN 4
  8798. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_LBN 32
  8799. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_CRITICAL_WIDTH 32
  8800. /* A value below this will shut down the card. */
  8801. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_OFST 8
  8802. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_LEN 4
  8803. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_LBN 64
  8804. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_LO_FATAL_WIDTH 32
  8805. /* A value above this will trigger a warning event. */
  8806. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_OFST 12
  8807. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_LEN 4
  8808. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_LBN 96
  8809. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_WARNING_WIDTH 32
  8810. /* A value above this will trigger a critical event. */
  8811. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_OFST 16
  8812. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_LEN 4
  8813. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_LBN 128
  8814. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_CRITICAL_WIDTH 32
  8815. /* A value above this will shut down the card. */
  8816. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_OFST 20
  8817. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_LEN 4
  8818. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_LBN 160
  8819. #define MC_CMD_DYNAMIC_SENSORS_LIMITS_HI_FATAL_WIDTH 32
  8820. /* MC_CMD_DYNAMIC_SENSORS_DESCRIPTION structuredef: Description of a sensor.
  8821. * This should match the equivalent structure in the sensor_query SPHINX
  8822. * service.
  8823. */
  8824. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LEN 64
  8825. /* The handle used to identify the sensor in calls to
  8826. * MC_CMD_DYNAMIC_SENSORS_GET_VALUES
  8827. */
  8828. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_OFST 0
  8829. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_LEN 4
  8830. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_LBN 0
  8831. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_HANDLE_WIDTH 32
  8832. /* A human-readable name for the sensor (zero terminated string, max 32 bytes)
  8833. */
  8834. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_OFST 4
  8835. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_LEN 32
  8836. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_LBN 32
  8837. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_NAME_WIDTH 256
  8838. /* The type of the sensor device, and by implication the unit of that the
  8839. * values will be reported in
  8840. */
  8841. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_OFST 36
  8842. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_LEN 4
  8843. /* enum: A voltage sensor. Unit is mV */
  8844. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_VOLTAGE 0x0
  8845. /* enum: A current sensor. Unit is mA */
  8846. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_CURRENT 0x1
  8847. /* enum: A power sensor. Unit is mW */
  8848. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_POWER 0x2
  8849. /* enum: A temperature sensor. Unit is Celsius */
  8850. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TEMPERATURE 0x3
  8851. /* enum: A cooling fan sensor. Unit is RPM */
  8852. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_FAN 0x4
  8853. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_LBN 288
  8854. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_TYPE_WIDTH 32
  8855. /* A single MC_CMD_DYNAMIC_SENSORS_LIMITS structure */
  8856. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_OFST 40
  8857. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_LEN 24
  8858. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_LBN 320
  8859. #define MC_CMD_DYNAMIC_SENSORS_DESCRIPTION_LIMITS_WIDTH 192
  8860. /* MC_CMD_DYNAMIC_SENSORS_READING structuredef: State and value of a sensor.
  8861. * This should match the equivalent structure in the sensor_query SPHINX
  8862. * service.
  8863. */
  8864. #define MC_CMD_DYNAMIC_SENSORS_READING_LEN 12
  8865. /* The handle used to identify the sensor */
  8866. #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_OFST 0
  8867. #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_LEN 4
  8868. #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_LBN 0
  8869. #define MC_CMD_DYNAMIC_SENSORS_READING_HANDLE_WIDTH 32
  8870. /* The current value of the sensor */
  8871. #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_OFST 4
  8872. #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_LEN 4
  8873. #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_LBN 32
  8874. #define MC_CMD_DYNAMIC_SENSORS_READING_VALUE_WIDTH 32
  8875. /* The sensor's condition, e.g. good, broken or removed */
  8876. #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_OFST 8
  8877. #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_LEN 4
  8878. /* enum: Sensor working normally within limits */
  8879. #define MC_CMD_DYNAMIC_SENSORS_READING_OK 0x0
  8880. /* enum: Warning threshold breached */
  8881. #define MC_CMD_DYNAMIC_SENSORS_READING_WARNING 0x1
  8882. /* enum: Critical threshold breached */
  8883. #define MC_CMD_DYNAMIC_SENSORS_READING_CRITICAL 0x2
  8884. /* enum: Fatal threshold breached */
  8885. #define MC_CMD_DYNAMIC_SENSORS_READING_FATAL 0x3
  8886. /* enum: Sensor not working */
  8887. #define MC_CMD_DYNAMIC_SENSORS_READING_BROKEN 0x4
  8888. /* enum: Sensor working but no reading available */
  8889. #define MC_CMD_DYNAMIC_SENSORS_READING_NO_READING 0x5
  8890. /* enum: Sensor initialization failed */
  8891. #define MC_CMD_DYNAMIC_SENSORS_READING_INIT_FAILED 0x6
  8892. #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_LBN 64
  8893. #define MC_CMD_DYNAMIC_SENSORS_READING_STATE_WIDTH 32
  8894. /***********************************/
  8895. /* MC_CMD_DYNAMIC_SENSORS_LIST
  8896. * Return a complete list of handles for sensors currently managed by the MC,
  8897. * and a generation count for this version of the sensor table. On systems
  8898. * advertising the DYNAMIC_SENSORS capability bit, this replaces the
  8899. * MC_CMD_READ_SENSORS command. On multi-MC systems this may include sensors
  8900. * added by the NMC.
  8901. *
  8902. * Sensor handles are persistent for the lifetime of the sensor and are used to
  8903. * identify sensors in MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS and
  8904. * MC_CMD_DYNAMIC_SENSORS_GET_VALUES.
  8905. *
  8906. * The generation count is maintained by the MC, is persistent across reboots
  8907. * and will be incremented each time the sensor table is modified. When the
  8908. * table is modified, a CODE_DYNAMIC_SENSORS_CHANGE event will be generated
  8909. * containing the new generation count. The driver should compare this against
  8910. * the current generation count, and if it is different, call
  8911. * MC_CMD_DYNAMIC_SENSORS_LIST again to update it's copy of the sensor table.
  8912. *
  8913. * The sensor count is provided to allow a future path to supporting more than
  8914. * MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM_MCDI2 sensors, i.e.
  8915. * the maximum number that will fit in a single response. As this is a fairly
  8916. * large number (253) it is not anticipated that this will be needed in the
  8917. * near future, so can currently be ignored.
  8918. *
  8919. * On Riverhead this command is implemented as a wrapper for `list` in the
  8920. * sensor_query SPHINX service.
  8921. */
  8922. #define MC_CMD_DYNAMIC_SENSORS_LIST 0x66
  8923. #undef MC_CMD_0x66_PRIVILEGE_CTG
  8924. #define MC_CMD_0x66_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8925. /* MC_CMD_DYNAMIC_SENSORS_LIST_IN msgrequest */
  8926. #define MC_CMD_DYNAMIC_SENSORS_LIST_IN_LEN 0
  8927. /* MC_CMD_DYNAMIC_SENSORS_LIST_OUT msgresponse */
  8928. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMIN 8
  8929. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMAX 252
  8930. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LENMAX_MCDI2 1020
  8931. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_LEN(num) (8+4*(num))
  8932. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_NUM(len) (((len)-8)/4)
  8933. /* Generation count, which will be updated each time a sensor is added to or
  8934. * removed from the MC sensor table.
  8935. */
  8936. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_GENERATION_OFST 0
  8937. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_GENERATION_LEN 4
  8938. /* Number of sensors managed by the MC. Note that in principle, this can be
  8939. * larger than the size of the HANDLES array.
  8940. */
  8941. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_COUNT_OFST 4
  8942. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_COUNT_LEN 4
  8943. /* Array of sensor handles */
  8944. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_OFST 8
  8945. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_LEN 4
  8946. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MINNUM 0
  8947. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MAXNUM 61
  8948. #define MC_CMD_DYNAMIC_SENSORS_LIST_OUT_HANDLES_MAXNUM_MCDI2 253
  8949. /***********************************/
  8950. /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS
  8951. * Get descriptions for a set of sensors, specified as an array of sensor
  8952. * handles as returned by MC_CMD_DYNAMIC_SENSORS_LIST
  8953. *
  8954. * Any handles which do not correspond to a sensor currently managed by the MC
  8955. * will be dropped from from the response. This may happen when a sensor table
  8956. * update is in progress, and effectively means the set of usable sensors is
  8957. * the intersection between the sets of sensors known to the driver and the MC.
  8958. *
  8959. * On Riverhead this command is implemented as a wrapper for
  8960. * `get_descriptions` in the sensor_query SPHINX service.
  8961. */
  8962. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS 0x67
  8963. #undef MC_CMD_0x67_PRIVILEGE_CTG
  8964. #define MC_CMD_0x67_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  8965. /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN msgrequest */
  8966. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMIN 0
  8967. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMAX 252
  8968. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LENMAX_MCDI2 1020
  8969. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_LEN(num) (0+4*(num))
  8970. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_NUM(len) (((len)-0)/4)
  8971. /* Array of sensor handles */
  8972. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_OFST 0
  8973. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_LEN 4
  8974. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MINNUM 0
  8975. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MAXNUM 63
  8976. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_IN_HANDLES_MAXNUM_MCDI2 255
  8977. /* MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT msgresponse */
  8978. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMIN 0
  8979. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMAX 192
  8980. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LENMAX_MCDI2 960
  8981. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_LEN(num) (0+64*(num))
  8982. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_NUM(len) (((len)-0)/64)
  8983. /* Array of MC_CMD_DYNAMIC_SENSORS_DESCRIPTION structures */
  8984. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_OFST 0
  8985. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_LEN 64
  8986. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MINNUM 0
  8987. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MAXNUM 3
  8988. #define MC_CMD_DYNAMIC_SENSORS_GET_DESCRIPTIONS_OUT_SENSORS_MAXNUM_MCDI2 15
  8989. /***********************************/
  8990. /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS
  8991. * Read the state and value for a set of sensors, specified as an array of
  8992. * sensor handles as returned by MC_CMD_DYNAMIC_SENSORS_LIST.
  8993. *
  8994. * In the case of a broken sensor, then the state of the response's
  8995. * MC_CMD_DYNAMIC_SENSORS_VALUE entry will be set to BROKEN, and any value
  8996. * provided should be treated as erroneous.
  8997. *
  8998. * Any handles which do not correspond to a sensor currently managed by the MC
  8999. * will be dropped from from the response. This may happen when a sensor table
  9000. * update is in progress, and effectively means the set of usable sensors is
  9001. * the intersection between the sets of sensors known to the driver and the MC.
  9002. *
  9003. * On Riverhead this command is implemented as a wrapper for `get_readings`
  9004. * in the sensor_query SPHINX service.
  9005. */
  9006. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS 0x68
  9007. #undef MC_CMD_0x68_PRIVILEGE_CTG
  9008. #define MC_CMD_0x68_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9009. /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN msgrequest */
  9010. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMIN 0
  9011. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMAX 252
  9012. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LENMAX_MCDI2 1020
  9013. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_LEN(num) (0+4*(num))
  9014. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_NUM(len) (((len)-0)/4)
  9015. /* Array of sensor handles */
  9016. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_OFST 0
  9017. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_LEN 4
  9018. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MINNUM 0
  9019. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM 63
  9020. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_IN_HANDLES_MAXNUM_MCDI2 255
  9021. /* MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT msgresponse */
  9022. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMIN 0
  9023. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMAX 252
  9024. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LENMAX_MCDI2 1020
  9025. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_LEN(num) (0+12*(num))
  9026. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_NUM(len) (((len)-0)/12)
  9027. /* Array of MC_CMD_DYNAMIC_SENSORS_READING structures */
  9028. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_OFST 0
  9029. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_LEN 12
  9030. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MINNUM 0
  9031. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MAXNUM 21
  9032. #define MC_CMD_DYNAMIC_SENSORS_GET_READINGS_OUT_VALUES_MAXNUM_MCDI2 85
  9033. /***********************************/
  9034. /* MC_CMD_EVENT_CTRL
  9035. * Configure which categories of unsolicited events the driver expects to
  9036. * receive (Riverhead).
  9037. */
  9038. #define MC_CMD_EVENT_CTRL 0x69
  9039. #undef MC_CMD_0x69_PRIVILEGE_CTG
  9040. #define MC_CMD_0x69_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9041. /* MC_CMD_EVENT_CTRL_IN msgrequest */
  9042. #define MC_CMD_EVENT_CTRL_IN_LENMIN 0
  9043. #define MC_CMD_EVENT_CTRL_IN_LENMAX 252
  9044. #define MC_CMD_EVENT_CTRL_IN_LENMAX_MCDI2 1020
  9045. #define MC_CMD_EVENT_CTRL_IN_LEN(num) (0+4*(num))
  9046. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_NUM(len) (((len)-0)/4)
  9047. /* Array of event categories for which the driver wishes to receive events. */
  9048. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_OFST 0
  9049. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_LEN 4
  9050. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MINNUM 0
  9051. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MAXNUM 63
  9052. #define MC_CMD_EVENT_CTRL_IN_EVENT_TYPE_MAXNUM_MCDI2 255
  9053. /* enum: Driver wishes to receive LINKCHANGE events. */
  9054. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_LINKCHANGE 0x0
  9055. /* enum: Driver wishes to receive SENSOR_CHANGE and SENSOR_STATE_CHANGE events.
  9056. */
  9057. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_SENSOREVT 0x1
  9058. /* enum: Driver wishes to receive receive errors. */
  9059. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_RX_ERR 0x2
  9060. /* enum: Driver wishes to receive transmit errors. */
  9061. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_TX_ERR 0x3
  9062. /* enum: Driver wishes to receive firmware alerts. */
  9063. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_FWALERT 0x4
  9064. /* enum: Driver wishes to receive reboot events. */
  9065. #define MC_CMD_EVENT_CTRL_IN_MCDI_EVENT_CODE_MC_REBOOT 0x5
  9066. /* MC_CMD_EVENT_CTRL_OUT msgrequest */
  9067. #define MC_CMD_EVENT_CTRL_OUT_LEN 0
  9068. /* EVB_PORT_ID structuredef */
  9069. #define EVB_PORT_ID_LEN 4
  9070. #define EVB_PORT_ID_PORT_ID_OFST 0
  9071. #define EVB_PORT_ID_PORT_ID_LEN 4
  9072. /* enum: An invalid port handle. */
  9073. #define EVB_PORT_ID_NULL 0x0
  9074. /* enum: The port assigned to this function.. */
  9075. #define EVB_PORT_ID_ASSIGNED 0x1000000
  9076. /* enum: External network port 0 */
  9077. #define EVB_PORT_ID_MAC0 0x2000000
  9078. /* enum: External network port 1 */
  9079. #define EVB_PORT_ID_MAC1 0x2000001
  9080. /* enum: External network port 2 */
  9081. #define EVB_PORT_ID_MAC2 0x2000002
  9082. /* enum: External network port 3 */
  9083. #define EVB_PORT_ID_MAC3 0x2000003
  9084. #define EVB_PORT_ID_PORT_ID_LBN 0
  9085. #define EVB_PORT_ID_PORT_ID_WIDTH 32
  9086. /* EVB_VLAN_TAG structuredef */
  9087. #define EVB_VLAN_TAG_LEN 2
  9088. /* The VLAN tag value */
  9089. #define EVB_VLAN_TAG_VLAN_ID_LBN 0
  9090. #define EVB_VLAN_TAG_VLAN_ID_WIDTH 12
  9091. #define EVB_VLAN_TAG_MODE_LBN 12
  9092. #define EVB_VLAN_TAG_MODE_WIDTH 4
  9093. /* enum: Insert the VLAN. */
  9094. #define EVB_VLAN_TAG_INSERT 0x0
  9095. /* enum: Replace the VLAN if already present. */
  9096. #define EVB_VLAN_TAG_REPLACE 0x1
  9097. /* BUFTBL_ENTRY structuredef */
  9098. #define BUFTBL_ENTRY_LEN 12
  9099. /* the owner ID */
  9100. #define BUFTBL_ENTRY_OID_OFST 0
  9101. #define BUFTBL_ENTRY_OID_LEN 2
  9102. #define BUFTBL_ENTRY_OID_LBN 0
  9103. #define BUFTBL_ENTRY_OID_WIDTH 16
  9104. /* the page parameter as one of ESE_DZ_SMC_PAGE_SIZE_ */
  9105. #define BUFTBL_ENTRY_PGSZ_OFST 2
  9106. #define BUFTBL_ENTRY_PGSZ_LEN 2
  9107. #define BUFTBL_ENTRY_PGSZ_LBN 16
  9108. #define BUFTBL_ENTRY_PGSZ_WIDTH 16
  9109. /* the raw 64-bit address field from the SMC, not adjusted for page size */
  9110. #define BUFTBL_ENTRY_RAWADDR_OFST 4
  9111. #define BUFTBL_ENTRY_RAWADDR_LEN 8
  9112. #define BUFTBL_ENTRY_RAWADDR_LO_OFST 4
  9113. #define BUFTBL_ENTRY_RAWADDR_LO_LEN 4
  9114. #define BUFTBL_ENTRY_RAWADDR_LO_LBN 32
  9115. #define BUFTBL_ENTRY_RAWADDR_LO_WIDTH 32
  9116. #define BUFTBL_ENTRY_RAWADDR_HI_OFST 8
  9117. #define BUFTBL_ENTRY_RAWADDR_HI_LEN 4
  9118. #define BUFTBL_ENTRY_RAWADDR_HI_LBN 64
  9119. #define BUFTBL_ENTRY_RAWADDR_HI_WIDTH 32
  9120. #define BUFTBL_ENTRY_RAWADDR_LBN 32
  9121. #define BUFTBL_ENTRY_RAWADDR_WIDTH 64
  9122. /* NVRAM_PARTITION_TYPE structuredef */
  9123. #define NVRAM_PARTITION_TYPE_LEN 2
  9124. #define NVRAM_PARTITION_TYPE_ID_OFST 0
  9125. #define NVRAM_PARTITION_TYPE_ID_LEN 2
  9126. /* enum: Primary MC firmware partition */
  9127. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE 0x100
  9128. /* enum: NMC firmware partition (this is intentionally an alias of MC_FIRMWARE)
  9129. */
  9130. #define NVRAM_PARTITION_TYPE_NMC_FIRMWARE 0x100
  9131. /* enum: Secondary MC firmware partition */
  9132. #define NVRAM_PARTITION_TYPE_MC_FIRMWARE_BACKUP 0x200
  9133. /* enum: Expansion ROM partition */
  9134. #define NVRAM_PARTITION_TYPE_EXPANSION_ROM 0x300
  9135. /* enum: Static configuration TLV partition */
  9136. #define NVRAM_PARTITION_TYPE_STATIC_CONFIG 0x400
  9137. /* enum: Factory configuration TLV partition (this is intentionally an alias of
  9138. * STATIC_CONFIG)
  9139. */
  9140. #define NVRAM_PARTITION_TYPE_FACTORY_CONFIG 0x400
  9141. /* enum: Dynamic configuration TLV partition */
  9142. #define NVRAM_PARTITION_TYPE_DYNAMIC_CONFIG 0x500
  9143. /* enum: User configuration TLV partition (this is intentionally an alias of
  9144. * DYNAMIC_CONFIG)
  9145. */
  9146. #define NVRAM_PARTITION_TYPE_USER_CONFIG 0x500
  9147. /* enum: Expansion ROM configuration data for port 0 */
  9148. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT0 0x600
  9149. /* enum: Synonym for EXPROM_CONFIG_PORT0 as used in pmap files */
  9150. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG 0x600
  9151. /* enum: Expansion ROM configuration data for port 1 */
  9152. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT1 0x601
  9153. /* enum: Expansion ROM configuration data for port 2 */
  9154. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT2 0x602
  9155. /* enum: Expansion ROM configuration data for port 3 */
  9156. #define NVRAM_PARTITION_TYPE_EXPROM_CONFIG_PORT3 0x603
  9157. /* enum: Non-volatile log output partition */
  9158. #define NVRAM_PARTITION_TYPE_LOG 0x700
  9159. /* enum: Non-volatile log output partition for NMC firmware (this is
  9160. * intentionally an alias of LOG)
  9161. */
  9162. #define NVRAM_PARTITION_TYPE_NMC_LOG 0x700
  9163. /* enum: Non-volatile log output of second core on dual-core device */
  9164. #define NVRAM_PARTITION_TYPE_LOG_SLAVE 0x701
  9165. /* enum: Device state dump output partition */
  9166. #define NVRAM_PARTITION_TYPE_DUMP 0x800
  9167. /* enum: Crash log partition for NMC firmware */
  9168. #define NVRAM_PARTITION_TYPE_NMC_CRASH_LOG 0x801
  9169. /* enum: Application license key storage partition */
  9170. #define NVRAM_PARTITION_TYPE_LICENSE 0x900
  9171. /* enum: Start of range used for PHY partitions (low 8 bits are the PHY ID) */
  9172. #define NVRAM_PARTITION_TYPE_PHY_MIN 0xa00
  9173. /* enum: End of range used for PHY partitions (low 8 bits are the PHY ID) */
  9174. #define NVRAM_PARTITION_TYPE_PHY_MAX 0xaff
  9175. /* enum: Primary FPGA partition */
  9176. #define NVRAM_PARTITION_TYPE_FPGA 0xb00
  9177. /* enum: Secondary FPGA partition */
  9178. #define NVRAM_PARTITION_TYPE_FPGA_BACKUP 0xb01
  9179. /* enum: FC firmware partition */
  9180. #define NVRAM_PARTITION_TYPE_FC_FIRMWARE 0xb02
  9181. /* enum: FC License partition */
  9182. #define NVRAM_PARTITION_TYPE_FC_LICENSE 0xb03
  9183. /* enum: Non-volatile log output partition for FC */
  9184. #define NVRAM_PARTITION_TYPE_FC_LOG 0xb04
  9185. /* enum: FPGA Stage 1 bitstream */
  9186. #define NVRAM_PARTITION_TYPE_FPGA_STAGE1 0xb05
  9187. /* enum: FPGA Stage 2 bitstream */
  9188. #define NVRAM_PARTITION_TYPE_FPGA_STAGE2 0xb06
  9189. /* enum: FPGA User XCLBIN / Programmable Region 0 bitstream */
  9190. #define NVRAM_PARTITION_TYPE_FPGA_REGION0 0xb07
  9191. /* enum: FPGA User XCLBIN (this is intentionally an alias of FPGA_REGION0) */
  9192. #define NVRAM_PARTITION_TYPE_FPGA_XCLBIN_USER 0xb07
  9193. /* enum: FPGA jump instruction (a.k.a. boot) partition to select Stage1
  9194. * bitstream
  9195. */
  9196. #define NVRAM_PARTITION_TYPE_FPGA_JUMP 0xb08
  9197. /* enum: FPGA Validate XCLBIN */
  9198. #define NVRAM_PARTITION_TYPE_FPGA_XCLBIN_VALIDATE 0xb09
  9199. /* enum: FPGA XOCL Configuration information */
  9200. #define NVRAM_PARTITION_TYPE_FPGA_XOCL_CONFIG 0xb0a
  9201. /* enum: MUM firmware partition */
  9202. #define NVRAM_PARTITION_TYPE_MUM_FIRMWARE 0xc00
  9203. /* enum: SUC firmware partition (this is intentionally an alias of
  9204. * MUM_FIRMWARE)
  9205. */
  9206. #define NVRAM_PARTITION_TYPE_SUC_FIRMWARE 0xc00
  9207. /* enum: MUM Non-volatile log output partition. */
  9208. #define NVRAM_PARTITION_TYPE_MUM_LOG 0xc01
  9209. /* enum: SUC Non-volatile log output partition (this is intentionally an alias
  9210. * of MUM_LOG).
  9211. */
  9212. #define NVRAM_PARTITION_TYPE_SUC_LOG 0xc01
  9213. /* enum: MUM Application table partition. */
  9214. #define NVRAM_PARTITION_TYPE_MUM_APPTABLE 0xc02
  9215. /* enum: MUM boot rom partition. */
  9216. #define NVRAM_PARTITION_TYPE_MUM_BOOT_ROM 0xc03
  9217. /* enum: MUM production signatures & calibration rom partition. */
  9218. #define NVRAM_PARTITION_TYPE_MUM_PROD_ROM 0xc04
  9219. /* enum: MUM user signatures & calibration rom partition. */
  9220. #define NVRAM_PARTITION_TYPE_MUM_USER_ROM 0xc05
  9221. /* enum: MUM fuses and lockbits partition. */
  9222. #define NVRAM_PARTITION_TYPE_MUM_FUSELOCK 0xc06
  9223. /* enum: UEFI expansion ROM if separate from PXE */
  9224. #define NVRAM_PARTITION_TYPE_EXPANSION_UEFI 0xd00
  9225. /* enum: Used by the expansion ROM for logging */
  9226. #define NVRAM_PARTITION_TYPE_PXE_LOG 0x1000
  9227. /* enum: Non-volatile log output partition for Expansion ROM (this is
  9228. * intentionally an alias of PXE_LOG).
  9229. */
  9230. #define NVRAM_PARTITION_TYPE_EXPROM_LOG 0x1000
  9231. /* enum: Used for XIP code of shmbooted images */
  9232. #define NVRAM_PARTITION_TYPE_XIP_SCRATCH 0x1100
  9233. /* enum: Spare partition 2 */
  9234. #define NVRAM_PARTITION_TYPE_SPARE_2 0x1200
  9235. /* enum: Manufacturing partition. Used during manufacture to pass information
  9236. * between XJTAG and Manftest.
  9237. */
  9238. #define NVRAM_PARTITION_TYPE_MANUFACTURING 0x1300
  9239. /* enum: Deployment configuration TLV partition (this is intentionally an alias
  9240. * of MANUFACTURING)
  9241. */
  9242. #define NVRAM_PARTITION_TYPE_DEPLOYMENT_CONFIG 0x1300
  9243. /* enum: Spare partition 4 */
  9244. #define NVRAM_PARTITION_TYPE_SPARE_4 0x1400
  9245. /* enum: Spare partition 5 */
  9246. #define NVRAM_PARTITION_TYPE_SPARE_5 0x1500
  9247. /* enum: Partition for reporting MC status. See mc_flash_layout.h
  9248. * medford_mc_status_hdr_t for layout on Medford.
  9249. */
  9250. #define NVRAM_PARTITION_TYPE_STATUS 0x1600
  9251. /* enum: Spare partition 13 */
  9252. #define NVRAM_PARTITION_TYPE_SPARE_13 0x1700
  9253. /* enum: Spare partition 14 */
  9254. #define NVRAM_PARTITION_TYPE_SPARE_14 0x1800
  9255. /* enum: Spare partition 15 */
  9256. #define NVRAM_PARTITION_TYPE_SPARE_15 0x1900
  9257. /* enum: Spare partition 16 */
  9258. #define NVRAM_PARTITION_TYPE_SPARE_16 0x1a00
  9259. /* enum: Factory defaults for dynamic configuration */
  9260. #define NVRAM_PARTITION_TYPE_DYNCONFIG_DEFAULTS 0x1b00
  9261. /* enum: Factory defaults for expansion ROM configuration */
  9262. #define NVRAM_PARTITION_TYPE_ROMCONFIG_DEFAULTS 0x1c00
  9263. /* enum: Field Replaceable Unit inventory information for use on IPMI
  9264. * platforms. See SF-119124-PS. The STATIC_CONFIG partition may contain a
  9265. * subset of the information stored in this partition.
  9266. */
  9267. #define NVRAM_PARTITION_TYPE_FRU_INFORMATION 0x1d00
  9268. /* enum: Bundle image partition */
  9269. #define NVRAM_PARTITION_TYPE_BUNDLE 0x1e00
  9270. /* enum: Bundle metadata partition that holds additional information related to
  9271. * a bundle update in TLV format
  9272. */
  9273. #define NVRAM_PARTITION_TYPE_BUNDLE_METADATA 0x1e01
  9274. /* enum: Bundle update non-volatile log output partition */
  9275. #define NVRAM_PARTITION_TYPE_BUNDLE_LOG 0x1e02
  9276. /* enum: Partition for Solarflare gPXE bootrom installed via Bundle update. */
  9277. #define NVRAM_PARTITION_TYPE_EXPANSION_ROM_INTERNAL 0x1e03
  9278. /* enum: Partition to store ASN.1 format Bundle Signature for checking. */
  9279. #define NVRAM_PARTITION_TYPE_BUNDLE_SIGNATURE 0x1e04
  9280. /* enum: Test partition on SmartNIC system microcontroller (SUC) */
  9281. #define NVRAM_PARTITION_TYPE_SUC_TEST 0x1f00
  9282. /* enum: System microcontroller access to primary FPGA flash. */
  9283. #define NVRAM_PARTITION_TYPE_SUC_FPGA_PRIMARY 0x1f01
  9284. /* enum: System microcontroller access to secondary FPGA flash (if present) */
  9285. #define NVRAM_PARTITION_TYPE_SUC_FPGA_SECONDARY 0x1f02
  9286. /* enum: System microcontroller access to primary System-on-Chip flash */
  9287. #define NVRAM_PARTITION_TYPE_SUC_SOC_PRIMARY 0x1f03
  9288. /* enum: System microcontroller access to secondary System-on-Chip flash (if
  9289. * present)
  9290. */
  9291. #define NVRAM_PARTITION_TYPE_SUC_SOC_SECONDARY 0x1f04
  9292. /* enum: System microcontroller critical failure logs. Contains structured
  9293. * details of sensors leading up to a critical failure (where the board is shut
  9294. * down).
  9295. */
  9296. #define NVRAM_PARTITION_TYPE_SUC_FAILURE_LOG 0x1f05
  9297. /* enum: System-on-Chip configuration information (see XN-200467-PS). */
  9298. #define NVRAM_PARTITION_TYPE_SUC_SOC_CONFIG 0x1f07
  9299. /* enum: System-on-Chip update information. */
  9300. #define NVRAM_PARTITION_TYPE_SOC_UPDATE 0x2003
  9301. /* enum: Start of reserved value range (firmware may use for any purpose) */
  9302. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MIN 0xff00
  9303. /* enum: End of reserved value range (firmware may use for any purpose) */
  9304. #define NVRAM_PARTITION_TYPE_RESERVED_VALUES_MAX 0xfffd
  9305. /* enum: Recovery partition map (provided if real map is missing or corrupt) */
  9306. #define NVRAM_PARTITION_TYPE_RECOVERY_MAP 0xfffe
  9307. /* enum: Recovery Flash Partition Table, see SF-122606-TC. (this is
  9308. * intentionally an alias of RECOVERY_MAP)
  9309. */
  9310. #define NVRAM_PARTITION_TYPE_RECOVERY_FPT 0xfffe
  9311. /* enum: Partition map (real map as stored in flash) */
  9312. #define NVRAM_PARTITION_TYPE_PARTITION_MAP 0xffff
  9313. /* enum: Flash Partition Table, see SF-122606-TC. (this is intentionally an
  9314. * alias of PARTITION_MAP)
  9315. */
  9316. #define NVRAM_PARTITION_TYPE_FPT 0xffff
  9317. #define NVRAM_PARTITION_TYPE_ID_LBN 0
  9318. #define NVRAM_PARTITION_TYPE_ID_WIDTH 16
  9319. /* LICENSED_APP_ID structuredef */
  9320. #define LICENSED_APP_ID_LEN 4
  9321. #define LICENSED_APP_ID_ID_OFST 0
  9322. #define LICENSED_APP_ID_ID_LEN 4
  9323. /* enum: OpenOnload */
  9324. #define LICENSED_APP_ID_ONLOAD 0x1
  9325. /* enum: PTP timestamping */
  9326. #define LICENSED_APP_ID_PTP 0x2
  9327. /* enum: SolarCapture Pro */
  9328. #define LICENSED_APP_ID_SOLARCAPTURE_PRO 0x4
  9329. /* enum: SolarSecure filter engine */
  9330. #define LICENSED_APP_ID_SOLARSECURE 0x8
  9331. /* enum: Performance monitor */
  9332. #define LICENSED_APP_ID_PERF_MONITOR 0x10
  9333. /* enum: SolarCapture Live */
  9334. #define LICENSED_APP_ID_SOLARCAPTURE_LIVE 0x20
  9335. /* enum: Capture SolarSystem */
  9336. #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM 0x40
  9337. /* enum: Network Access Control */
  9338. #define LICENSED_APP_ID_NETWORK_ACCESS_CONTROL 0x80
  9339. /* enum: TCP Direct */
  9340. #define LICENSED_APP_ID_TCP_DIRECT 0x100
  9341. /* enum: Low Latency */
  9342. #define LICENSED_APP_ID_LOW_LATENCY 0x200
  9343. /* enum: SolarCapture Tap */
  9344. #define LICENSED_APP_ID_SOLARCAPTURE_TAP 0x400
  9345. /* enum: Capture SolarSystem 40G */
  9346. #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_40G 0x800
  9347. /* enum: Capture SolarSystem 1G */
  9348. #define LICENSED_APP_ID_CAPTURE_SOLARSYSTEM_1G 0x1000
  9349. /* enum: ScaleOut Onload */
  9350. #define LICENSED_APP_ID_SCALEOUT_ONLOAD 0x2000
  9351. /* enum: SCS Network Analytics Dashboard */
  9352. #define LICENSED_APP_ID_DSHBRD 0x4000
  9353. /* enum: SolarCapture Trading Analytics */
  9354. #define LICENSED_APP_ID_SCATRD 0x8000
  9355. #define LICENSED_APP_ID_ID_LBN 0
  9356. #define LICENSED_APP_ID_ID_WIDTH 32
  9357. /* LICENSED_FEATURES structuredef */
  9358. #define LICENSED_FEATURES_LEN 8
  9359. /* Bitmask of licensed firmware features */
  9360. #define LICENSED_FEATURES_MASK_OFST 0
  9361. #define LICENSED_FEATURES_MASK_LEN 8
  9362. #define LICENSED_FEATURES_MASK_LO_OFST 0
  9363. #define LICENSED_FEATURES_MASK_LO_LEN 4
  9364. #define LICENSED_FEATURES_MASK_LO_LBN 0
  9365. #define LICENSED_FEATURES_MASK_LO_WIDTH 32
  9366. #define LICENSED_FEATURES_MASK_HI_OFST 4
  9367. #define LICENSED_FEATURES_MASK_HI_LEN 4
  9368. #define LICENSED_FEATURES_MASK_HI_LBN 32
  9369. #define LICENSED_FEATURES_MASK_HI_WIDTH 32
  9370. #define LICENSED_FEATURES_RX_CUT_THROUGH_OFST 0
  9371. #define LICENSED_FEATURES_RX_CUT_THROUGH_LBN 0
  9372. #define LICENSED_FEATURES_RX_CUT_THROUGH_WIDTH 1
  9373. #define LICENSED_FEATURES_PIO_OFST 0
  9374. #define LICENSED_FEATURES_PIO_LBN 1
  9375. #define LICENSED_FEATURES_PIO_WIDTH 1
  9376. #define LICENSED_FEATURES_EVQ_TIMER_OFST 0
  9377. #define LICENSED_FEATURES_EVQ_TIMER_LBN 2
  9378. #define LICENSED_FEATURES_EVQ_TIMER_WIDTH 1
  9379. #define LICENSED_FEATURES_CLOCK_OFST 0
  9380. #define LICENSED_FEATURES_CLOCK_LBN 3
  9381. #define LICENSED_FEATURES_CLOCK_WIDTH 1
  9382. #define LICENSED_FEATURES_RX_TIMESTAMPS_OFST 0
  9383. #define LICENSED_FEATURES_RX_TIMESTAMPS_LBN 4
  9384. #define LICENSED_FEATURES_RX_TIMESTAMPS_WIDTH 1
  9385. #define LICENSED_FEATURES_TX_TIMESTAMPS_OFST 0
  9386. #define LICENSED_FEATURES_TX_TIMESTAMPS_LBN 5
  9387. #define LICENSED_FEATURES_TX_TIMESTAMPS_WIDTH 1
  9388. #define LICENSED_FEATURES_RX_SNIFF_OFST 0
  9389. #define LICENSED_FEATURES_RX_SNIFF_LBN 6
  9390. #define LICENSED_FEATURES_RX_SNIFF_WIDTH 1
  9391. #define LICENSED_FEATURES_TX_SNIFF_OFST 0
  9392. #define LICENSED_FEATURES_TX_SNIFF_LBN 7
  9393. #define LICENSED_FEATURES_TX_SNIFF_WIDTH 1
  9394. #define LICENSED_FEATURES_PROXY_FILTER_OPS_OFST 0
  9395. #define LICENSED_FEATURES_PROXY_FILTER_OPS_LBN 8
  9396. #define LICENSED_FEATURES_PROXY_FILTER_OPS_WIDTH 1
  9397. #define LICENSED_FEATURES_EVENT_CUT_THROUGH_OFST 0
  9398. #define LICENSED_FEATURES_EVENT_CUT_THROUGH_LBN 9
  9399. #define LICENSED_FEATURES_EVENT_CUT_THROUGH_WIDTH 1
  9400. #define LICENSED_FEATURES_MASK_LBN 0
  9401. #define LICENSED_FEATURES_MASK_WIDTH 64
  9402. /* LICENSED_V3_APPS structuredef */
  9403. #define LICENSED_V3_APPS_LEN 8
  9404. /* Bitmask of licensed applications */
  9405. #define LICENSED_V3_APPS_MASK_OFST 0
  9406. #define LICENSED_V3_APPS_MASK_LEN 8
  9407. #define LICENSED_V3_APPS_MASK_LO_OFST 0
  9408. #define LICENSED_V3_APPS_MASK_LO_LEN 4
  9409. #define LICENSED_V3_APPS_MASK_LO_LBN 0
  9410. #define LICENSED_V3_APPS_MASK_LO_WIDTH 32
  9411. #define LICENSED_V3_APPS_MASK_HI_OFST 4
  9412. #define LICENSED_V3_APPS_MASK_HI_LEN 4
  9413. #define LICENSED_V3_APPS_MASK_HI_LBN 32
  9414. #define LICENSED_V3_APPS_MASK_HI_WIDTH 32
  9415. #define LICENSED_V3_APPS_ONLOAD_OFST 0
  9416. #define LICENSED_V3_APPS_ONLOAD_LBN 0
  9417. #define LICENSED_V3_APPS_ONLOAD_WIDTH 1
  9418. #define LICENSED_V3_APPS_PTP_OFST 0
  9419. #define LICENSED_V3_APPS_PTP_LBN 1
  9420. #define LICENSED_V3_APPS_PTP_WIDTH 1
  9421. #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_OFST 0
  9422. #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_LBN 2
  9423. #define LICENSED_V3_APPS_SOLARCAPTURE_PRO_WIDTH 1
  9424. #define LICENSED_V3_APPS_SOLARSECURE_OFST 0
  9425. #define LICENSED_V3_APPS_SOLARSECURE_LBN 3
  9426. #define LICENSED_V3_APPS_SOLARSECURE_WIDTH 1
  9427. #define LICENSED_V3_APPS_PERF_MONITOR_OFST 0
  9428. #define LICENSED_V3_APPS_PERF_MONITOR_LBN 4
  9429. #define LICENSED_V3_APPS_PERF_MONITOR_WIDTH 1
  9430. #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_OFST 0
  9431. #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_LBN 5
  9432. #define LICENSED_V3_APPS_SOLARCAPTURE_LIVE_WIDTH 1
  9433. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_OFST 0
  9434. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_LBN 6
  9435. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_WIDTH 1
  9436. #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_OFST 0
  9437. #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_LBN 7
  9438. #define LICENSED_V3_APPS_NETWORK_ACCESS_CONTROL_WIDTH 1
  9439. #define LICENSED_V3_APPS_TCP_DIRECT_OFST 0
  9440. #define LICENSED_V3_APPS_TCP_DIRECT_LBN 8
  9441. #define LICENSED_V3_APPS_TCP_DIRECT_WIDTH 1
  9442. #define LICENSED_V3_APPS_LOW_LATENCY_OFST 0
  9443. #define LICENSED_V3_APPS_LOW_LATENCY_LBN 9
  9444. #define LICENSED_V3_APPS_LOW_LATENCY_WIDTH 1
  9445. #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_OFST 0
  9446. #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_LBN 10
  9447. #define LICENSED_V3_APPS_SOLARCAPTURE_TAP_WIDTH 1
  9448. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_OFST 0
  9449. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_LBN 11
  9450. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_40G_WIDTH 1
  9451. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_OFST 0
  9452. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_LBN 12
  9453. #define LICENSED_V3_APPS_CAPTURE_SOLARSYSTEM_1G_WIDTH 1
  9454. #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_OFST 0
  9455. #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_LBN 13
  9456. #define LICENSED_V3_APPS_SCALEOUT_ONLOAD_WIDTH 1
  9457. #define LICENSED_V3_APPS_DSHBRD_OFST 0
  9458. #define LICENSED_V3_APPS_DSHBRD_LBN 14
  9459. #define LICENSED_V3_APPS_DSHBRD_WIDTH 1
  9460. #define LICENSED_V3_APPS_SCATRD_OFST 0
  9461. #define LICENSED_V3_APPS_SCATRD_LBN 15
  9462. #define LICENSED_V3_APPS_SCATRD_WIDTH 1
  9463. #define LICENSED_V3_APPS_MASK_LBN 0
  9464. #define LICENSED_V3_APPS_MASK_WIDTH 64
  9465. /* LICENSED_V3_FEATURES structuredef */
  9466. #define LICENSED_V3_FEATURES_LEN 8
  9467. /* Bitmask of licensed firmware features */
  9468. #define LICENSED_V3_FEATURES_MASK_OFST 0
  9469. #define LICENSED_V3_FEATURES_MASK_LEN 8
  9470. #define LICENSED_V3_FEATURES_MASK_LO_OFST 0
  9471. #define LICENSED_V3_FEATURES_MASK_LO_LEN 4
  9472. #define LICENSED_V3_FEATURES_MASK_LO_LBN 0
  9473. #define LICENSED_V3_FEATURES_MASK_LO_WIDTH 32
  9474. #define LICENSED_V3_FEATURES_MASK_HI_OFST 4
  9475. #define LICENSED_V3_FEATURES_MASK_HI_LEN 4
  9476. #define LICENSED_V3_FEATURES_MASK_HI_LBN 32
  9477. #define LICENSED_V3_FEATURES_MASK_HI_WIDTH 32
  9478. #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_OFST 0
  9479. #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_LBN 0
  9480. #define LICENSED_V3_FEATURES_RX_CUT_THROUGH_WIDTH 1
  9481. #define LICENSED_V3_FEATURES_PIO_OFST 0
  9482. #define LICENSED_V3_FEATURES_PIO_LBN 1
  9483. #define LICENSED_V3_FEATURES_PIO_WIDTH 1
  9484. #define LICENSED_V3_FEATURES_EVQ_TIMER_OFST 0
  9485. #define LICENSED_V3_FEATURES_EVQ_TIMER_LBN 2
  9486. #define LICENSED_V3_FEATURES_EVQ_TIMER_WIDTH 1
  9487. #define LICENSED_V3_FEATURES_CLOCK_OFST 0
  9488. #define LICENSED_V3_FEATURES_CLOCK_LBN 3
  9489. #define LICENSED_V3_FEATURES_CLOCK_WIDTH 1
  9490. #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_OFST 0
  9491. #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_LBN 4
  9492. #define LICENSED_V3_FEATURES_RX_TIMESTAMPS_WIDTH 1
  9493. #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_OFST 0
  9494. #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_LBN 5
  9495. #define LICENSED_V3_FEATURES_TX_TIMESTAMPS_WIDTH 1
  9496. #define LICENSED_V3_FEATURES_RX_SNIFF_OFST 0
  9497. #define LICENSED_V3_FEATURES_RX_SNIFF_LBN 6
  9498. #define LICENSED_V3_FEATURES_RX_SNIFF_WIDTH 1
  9499. #define LICENSED_V3_FEATURES_TX_SNIFF_OFST 0
  9500. #define LICENSED_V3_FEATURES_TX_SNIFF_LBN 7
  9501. #define LICENSED_V3_FEATURES_TX_SNIFF_WIDTH 1
  9502. #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_OFST 0
  9503. #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_LBN 8
  9504. #define LICENSED_V3_FEATURES_PROXY_FILTER_OPS_WIDTH 1
  9505. #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_OFST 0
  9506. #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_LBN 9
  9507. #define LICENSED_V3_FEATURES_EVENT_CUT_THROUGH_WIDTH 1
  9508. #define LICENSED_V3_FEATURES_MASK_LBN 0
  9509. #define LICENSED_V3_FEATURES_MASK_WIDTH 64
  9510. /* TX_TIMESTAMP_EVENT structuredef */
  9511. #define TX_TIMESTAMP_EVENT_LEN 6
  9512. /* lower 16 bits of timestamp data */
  9513. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_OFST 0
  9514. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LEN 2
  9515. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_LBN 0
  9516. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_LO_WIDTH 16
  9517. /* Type of TX event, ordinary TX completion, low or high part of TX timestamp
  9518. */
  9519. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_OFST 3
  9520. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LEN 1
  9521. /* enum: This is a TX completion event, not a timestamp */
  9522. #define TX_TIMESTAMP_EVENT_TX_EV_COMPLETION 0x0
  9523. /* enum: This is a TX completion event for a CTPIO transmit. The event format
  9524. * is the same as for TX_EV_COMPLETION.
  9525. */
  9526. #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_COMPLETION 0x11
  9527. /* enum: This is the low part of a TX timestamp for a CTPIO transmission. The
  9528. * event format is the same as for TX_EV_TSTAMP_LO
  9529. */
  9530. #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_LO 0x12
  9531. /* enum: This is the high part of a TX timestamp for a CTPIO transmission. The
  9532. * event format is the same as for TX_EV_TSTAMP_HI
  9533. */
  9534. #define TX_TIMESTAMP_EVENT_TX_EV_CTPIO_TS_HI 0x13
  9535. /* enum: This is the low part of a TX timestamp event */
  9536. #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_LO 0x51
  9537. /* enum: This is the high part of a TX timestamp event */
  9538. #define TX_TIMESTAMP_EVENT_TX_EV_TSTAMP_HI 0x52
  9539. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_LBN 24
  9540. #define TX_TIMESTAMP_EVENT_TX_EV_TYPE_WIDTH 8
  9541. /* upper 16 bits of timestamp data */
  9542. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_OFST 4
  9543. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LEN 2
  9544. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_LBN 32
  9545. #define TX_TIMESTAMP_EVENT_TSTAMP_DATA_HI_WIDTH 16
  9546. /* RSS_MODE structuredef */
  9547. #define RSS_MODE_LEN 1
  9548. /* The RSS mode for a particular packet type is a value from 0 - 15 which can
  9549. * be considered as 4 bits selecting which fields are included in the hash. (A
  9550. * value 0 effectively disables RSS spreading for the packet type.) The YAML
  9551. * generation tools require this structure to be a whole number of bytes wide,
  9552. * but only 4 bits are relevant.
  9553. */
  9554. #define RSS_MODE_HASH_SELECTOR_OFST 0
  9555. #define RSS_MODE_HASH_SELECTOR_LEN 1
  9556. #define RSS_MODE_HASH_SRC_ADDR_OFST 0
  9557. #define RSS_MODE_HASH_SRC_ADDR_LBN 0
  9558. #define RSS_MODE_HASH_SRC_ADDR_WIDTH 1
  9559. #define RSS_MODE_HASH_DST_ADDR_OFST 0
  9560. #define RSS_MODE_HASH_DST_ADDR_LBN 1
  9561. #define RSS_MODE_HASH_DST_ADDR_WIDTH 1
  9562. #define RSS_MODE_HASH_SRC_PORT_OFST 0
  9563. #define RSS_MODE_HASH_SRC_PORT_LBN 2
  9564. #define RSS_MODE_HASH_SRC_PORT_WIDTH 1
  9565. #define RSS_MODE_HASH_DST_PORT_OFST 0
  9566. #define RSS_MODE_HASH_DST_PORT_LBN 3
  9567. #define RSS_MODE_HASH_DST_PORT_WIDTH 1
  9568. #define RSS_MODE_HASH_SELECTOR_LBN 0
  9569. #define RSS_MODE_HASH_SELECTOR_WIDTH 8
  9570. /* CTPIO_STATS_MAP structuredef */
  9571. #define CTPIO_STATS_MAP_LEN 4
  9572. /* The (function relative) VI number */
  9573. #define CTPIO_STATS_MAP_VI_OFST 0
  9574. #define CTPIO_STATS_MAP_VI_LEN 2
  9575. #define CTPIO_STATS_MAP_VI_LBN 0
  9576. #define CTPIO_STATS_MAP_VI_WIDTH 16
  9577. /* The target bucket for the VI */
  9578. #define CTPIO_STATS_MAP_BUCKET_OFST 2
  9579. #define CTPIO_STATS_MAP_BUCKET_LEN 2
  9580. #define CTPIO_STATS_MAP_BUCKET_LBN 16
  9581. #define CTPIO_STATS_MAP_BUCKET_WIDTH 16
  9582. /***********************************/
  9583. /* MC_CMD_READ_REGS
  9584. * Get a dump of the MCPU registers
  9585. */
  9586. #define MC_CMD_READ_REGS 0x50
  9587. #undef MC_CMD_0x50_PRIVILEGE_CTG
  9588. #define MC_CMD_0x50_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  9589. /* MC_CMD_READ_REGS_IN msgrequest */
  9590. #define MC_CMD_READ_REGS_IN_LEN 0
  9591. /* MC_CMD_READ_REGS_OUT msgresponse */
  9592. #define MC_CMD_READ_REGS_OUT_LEN 308
  9593. /* Whether the corresponding register entry contains a valid value */
  9594. #define MC_CMD_READ_REGS_OUT_MASK_OFST 0
  9595. #define MC_CMD_READ_REGS_OUT_MASK_LEN 16
  9596. /* Same order as MIPS GDB (r0-r31, sr, lo, hi, bad, cause, 32 x float, fsr,
  9597. * fir, fp)
  9598. */
  9599. #define MC_CMD_READ_REGS_OUT_REGS_OFST 16
  9600. #define MC_CMD_READ_REGS_OUT_REGS_LEN 4
  9601. #define MC_CMD_READ_REGS_OUT_REGS_NUM 73
  9602. /***********************************/
  9603. /* MC_CMD_INIT_EVQ
  9604. * Set up an event queue according to the supplied parameters. The IN arguments
  9605. * end with an address for each 4k of host memory required to back the EVQ.
  9606. */
  9607. #define MC_CMD_INIT_EVQ 0x80
  9608. #undef MC_CMD_0x80_PRIVILEGE_CTG
  9609. #define MC_CMD_0x80_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  9610. /* MC_CMD_INIT_EVQ_IN msgrequest */
  9611. #define MC_CMD_INIT_EVQ_IN_LENMIN 44
  9612. #define MC_CMD_INIT_EVQ_IN_LENMAX 548
  9613. #define MC_CMD_INIT_EVQ_IN_LENMAX_MCDI2 548
  9614. #define MC_CMD_INIT_EVQ_IN_LEN(num) (36+8*(num))
  9615. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_NUM(len) (((len)-36)/8)
  9616. /* Size, in entries */
  9617. #define MC_CMD_INIT_EVQ_IN_SIZE_OFST 0
  9618. #define MC_CMD_INIT_EVQ_IN_SIZE_LEN 4
  9619. /* Desired instance. Must be set to a specific instance, which is a function
  9620. * local queue index. The calling client must be the currently-assigned user of
  9621. * this VI (see MC_CMD_SET_VI_USER).
  9622. */
  9623. #define MC_CMD_INIT_EVQ_IN_INSTANCE_OFST 4
  9624. #define MC_CMD_INIT_EVQ_IN_INSTANCE_LEN 4
  9625. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  9626. */
  9627. #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_OFST 8
  9628. #define MC_CMD_INIT_EVQ_IN_TMR_LOAD_LEN 4
  9629. /* The reload value is ignored in one-shot modes */
  9630. #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_OFST 12
  9631. #define MC_CMD_INIT_EVQ_IN_TMR_RELOAD_LEN 4
  9632. /* tbd */
  9633. #define MC_CMD_INIT_EVQ_IN_FLAGS_OFST 16
  9634. #define MC_CMD_INIT_EVQ_IN_FLAGS_LEN 4
  9635. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_OFST 16
  9636. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_LBN 0
  9637. #define MC_CMD_INIT_EVQ_IN_FLAG_INTERRUPTING_WIDTH 1
  9638. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_OFST 16
  9639. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_LBN 1
  9640. #define MC_CMD_INIT_EVQ_IN_FLAG_RPTR_DOS_WIDTH 1
  9641. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_OFST 16
  9642. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_LBN 2
  9643. #define MC_CMD_INIT_EVQ_IN_FLAG_INT_ARMD_WIDTH 1
  9644. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_OFST 16
  9645. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_LBN 3
  9646. #define MC_CMD_INIT_EVQ_IN_FLAG_CUT_THRU_WIDTH 1
  9647. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_OFST 16
  9648. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_LBN 4
  9649. #define MC_CMD_INIT_EVQ_IN_FLAG_RX_MERGE_WIDTH 1
  9650. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_OFST 16
  9651. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_LBN 5
  9652. #define MC_CMD_INIT_EVQ_IN_FLAG_TX_MERGE_WIDTH 1
  9653. #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_OFST 16
  9654. #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_LBN 6
  9655. #define MC_CMD_INIT_EVQ_IN_FLAG_USE_TIMER_WIDTH 1
  9656. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_OFST 20
  9657. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_LEN 4
  9658. /* enum: Disabled */
  9659. #define MC_CMD_INIT_EVQ_IN_TMR_MODE_DIS 0x0
  9660. /* enum: Immediate */
  9661. #define MC_CMD_INIT_EVQ_IN_TMR_IMMED_START 0x1
  9662. /* enum: Triggered */
  9663. #define MC_CMD_INIT_EVQ_IN_TMR_TRIG_START 0x2
  9664. /* enum: Hold-off */
  9665. #define MC_CMD_INIT_EVQ_IN_TMR_INT_HLDOFF 0x3
  9666. /* Target EVQ for wakeups if in wakeup mode. */
  9667. #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_OFST 24
  9668. #define MC_CMD_INIT_EVQ_IN_TARGET_EVQ_LEN 4
  9669. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  9670. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  9671. * purposes.
  9672. */
  9673. #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_OFST 24
  9674. #define MC_CMD_INIT_EVQ_IN_IRQ_NUM_LEN 4
  9675. /* Event Counter Mode. */
  9676. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_OFST 28
  9677. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_LEN 4
  9678. /* enum: Disabled */
  9679. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_DIS 0x0
  9680. /* enum: Disabled */
  9681. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RX 0x1
  9682. /* enum: Disabled */
  9683. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_TX 0x2
  9684. /* enum: Disabled */
  9685. #define MC_CMD_INIT_EVQ_IN_COUNT_MODE_RXTX 0x3
  9686. /* Event queue packet count threshold. */
  9687. #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_OFST 32
  9688. #define MC_CMD_INIT_EVQ_IN_COUNT_THRSHLD_LEN 4
  9689. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  9690. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_OFST 36
  9691. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LEN 8
  9692. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_OFST 36
  9693. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_LEN 4
  9694. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_LBN 288
  9695. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_LO_WIDTH 32
  9696. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_OFST 40
  9697. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_LEN 4
  9698. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_LBN 320
  9699. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_HI_WIDTH 32
  9700. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MINNUM 1
  9701. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM 64
  9702. #define MC_CMD_INIT_EVQ_IN_DMA_ADDR_MAXNUM_MCDI2 64
  9703. /* MC_CMD_INIT_EVQ_OUT msgresponse */
  9704. #define MC_CMD_INIT_EVQ_OUT_LEN 4
  9705. /* Only valid if INTRFLAG was true */
  9706. #define MC_CMD_INIT_EVQ_OUT_IRQ_OFST 0
  9707. #define MC_CMD_INIT_EVQ_OUT_IRQ_LEN 4
  9708. /* MC_CMD_INIT_EVQ_V2_IN msgrequest */
  9709. #define MC_CMD_INIT_EVQ_V2_IN_LENMIN 44
  9710. #define MC_CMD_INIT_EVQ_V2_IN_LENMAX 548
  9711. #define MC_CMD_INIT_EVQ_V2_IN_LENMAX_MCDI2 548
  9712. #define MC_CMD_INIT_EVQ_V2_IN_LEN(num) (36+8*(num))
  9713. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_NUM(len) (((len)-36)/8)
  9714. /* Size, in entries */
  9715. #define MC_CMD_INIT_EVQ_V2_IN_SIZE_OFST 0
  9716. #define MC_CMD_INIT_EVQ_V2_IN_SIZE_LEN 4
  9717. /* Desired instance. Must be set to a specific instance, which is a function
  9718. * local queue index. The calling client must be the currently-assigned user of
  9719. * this VI (see MC_CMD_SET_VI_USER).
  9720. */
  9721. #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_OFST 4
  9722. #define MC_CMD_INIT_EVQ_V2_IN_INSTANCE_LEN 4
  9723. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  9724. */
  9725. #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_OFST 8
  9726. #define MC_CMD_INIT_EVQ_V2_IN_TMR_LOAD_LEN 4
  9727. /* The reload value is ignored in one-shot modes */
  9728. #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_OFST 12
  9729. #define MC_CMD_INIT_EVQ_V2_IN_TMR_RELOAD_LEN 4
  9730. /* tbd */
  9731. #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_OFST 16
  9732. #define MC_CMD_INIT_EVQ_V2_IN_FLAGS_LEN 4
  9733. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_OFST 16
  9734. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_LBN 0
  9735. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INTERRUPTING_WIDTH 1
  9736. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_OFST 16
  9737. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_LBN 1
  9738. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RPTR_DOS_WIDTH 1
  9739. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_OFST 16
  9740. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_LBN 2
  9741. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_INT_ARMD_WIDTH 1
  9742. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_OFST 16
  9743. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_LBN 3
  9744. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_CUT_THRU_WIDTH 1
  9745. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_OFST 16
  9746. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_LBN 4
  9747. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_RX_MERGE_WIDTH 1
  9748. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_OFST 16
  9749. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_LBN 5
  9750. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TX_MERGE_WIDTH 1
  9751. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_OFST 16
  9752. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_LBN 6
  9753. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_USE_TIMER_WIDTH 1
  9754. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_OFST 16
  9755. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LBN 7
  9756. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_WIDTH 4
  9757. /* enum: All initialisation flags specified by host. */
  9758. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_MANUAL 0x0
  9759. /* enum: MEDFORD only. Certain initialisation flags specified by host may be
  9760. * over-ridden by firmware based on licenses and firmware variant in order to
  9761. * provide the lowest latency achievable. See
  9762. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9763. */
  9764. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_LOW_LATENCY 0x1
  9765. /* enum: MEDFORD only. Certain initialisation flags specified by host may be
  9766. * over-ridden by firmware based on licenses and firmware variant in order to
  9767. * provide the best throughput achievable. See
  9768. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9769. */
  9770. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_THROUGHPUT 0x2
  9771. /* enum: MEDFORD only. Certain initialisation flags may be over-ridden by
  9772. * firmware based on licenses and firmware variant. See
  9773. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9774. */
  9775. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_TYPE_AUTO 0x3
  9776. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_OFST 16
  9777. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_LBN 11
  9778. #define MC_CMD_INIT_EVQ_V2_IN_FLAG_EXT_WIDTH_WIDTH 1
  9779. #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_OFST 20
  9780. #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_LEN 4
  9781. /* enum: Disabled */
  9782. #define MC_CMD_INIT_EVQ_V2_IN_TMR_MODE_DIS 0x0
  9783. /* enum: Immediate */
  9784. #define MC_CMD_INIT_EVQ_V2_IN_TMR_IMMED_START 0x1
  9785. /* enum: Triggered */
  9786. #define MC_CMD_INIT_EVQ_V2_IN_TMR_TRIG_START 0x2
  9787. /* enum: Hold-off */
  9788. #define MC_CMD_INIT_EVQ_V2_IN_TMR_INT_HLDOFF 0x3
  9789. /* Target EVQ for wakeups if in wakeup mode. */
  9790. #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_OFST 24
  9791. #define MC_CMD_INIT_EVQ_V2_IN_TARGET_EVQ_LEN 4
  9792. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  9793. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  9794. * purposes.
  9795. */
  9796. #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_OFST 24
  9797. #define MC_CMD_INIT_EVQ_V2_IN_IRQ_NUM_LEN 4
  9798. /* Event Counter Mode. */
  9799. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_OFST 28
  9800. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_LEN 4
  9801. /* enum: Disabled */
  9802. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_DIS 0x0
  9803. /* enum: Disabled */
  9804. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RX 0x1
  9805. /* enum: Disabled */
  9806. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_TX 0x2
  9807. /* enum: Disabled */
  9808. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_MODE_RXTX 0x3
  9809. /* Event queue packet count threshold. */
  9810. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_OFST 32
  9811. #define MC_CMD_INIT_EVQ_V2_IN_COUNT_THRSHLD_LEN 4
  9812. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  9813. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_OFST 36
  9814. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LEN 8
  9815. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_OFST 36
  9816. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_LEN 4
  9817. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_LBN 288
  9818. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_LO_WIDTH 32
  9819. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_OFST 40
  9820. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_LEN 4
  9821. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_LBN 320
  9822. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_HI_WIDTH 32
  9823. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MINNUM 1
  9824. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MAXNUM 64
  9825. #define MC_CMD_INIT_EVQ_V2_IN_DMA_ADDR_MAXNUM_MCDI2 64
  9826. /* MC_CMD_INIT_EVQ_V2_OUT msgresponse */
  9827. #define MC_CMD_INIT_EVQ_V2_OUT_LEN 8
  9828. /* Only valid if INTRFLAG was true */
  9829. #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_OFST 0
  9830. #define MC_CMD_INIT_EVQ_V2_OUT_IRQ_LEN 4
  9831. /* Actual configuration applied on the card */
  9832. #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_OFST 4
  9833. #define MC_CMD_INIT_EVQ_V2_OUT_FLAGS_LEN 4
  9834. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_OFST 4
  9835. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_LBN 0
  9836. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_CUT_THRU_WIDTH 1
  9837. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_OFST 4
  9838. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_LBN 1
  9839. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RX_MERGE_WIDTH 1
  9840. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_OFST 4
  9841. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_LBN 2
  9842. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_TX_MERGE_WIDTH 1
  9843. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_OFST 4
  9844. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_LBN 3
  9845. #define MC_CMD_INIT_EVQ_V2_OUT_FLAG_RXQ_FORCE_EV_MERGING_WIDTH 1
  9846. /* MC_CMD_INIT_EVQ_V3_IN msgrequest: Extended request to specify per-queue
  9847. * event merge timeouts.
  9848. */
  9849. #define MC_CMD_INIT_EVQ_V3_IN_LEN 556
  9850. /* Size, in entries */
  9851. #define MC_CMD_INIT_EVQ_V3_IN_SIZE_OFST 0
  9852. #define MC_CMD_INIT_EVQ_V3_IN_SIZE_LEN 4
  9853. /* Desired instance. Must be set to a specific instance, which is a function
  9854. * local queue index. The calling client must be the currently-assigned user of
  9855. * this VI (see MC_CMD_SET_VI_USER).
  9856. */
  9857. #define MC_CMD_INIT_EVQ_V3_IN_INSTANCE_OFST 4
  9858. #define MC_CMD_INIT_EVQ_V3_IN_INSTANCE_LEN 4
  9859. /* The initial timer value. The load value is ignored if the timer mode is DIS.
  9860. */
  9861. #define MC_CMD_INIT_EVQ_V3_IN_TMR_LOAD_OFST 8
  9862. #define MC_CMD_INIT_EVQ_V3_IN_TMR_LOAD_LEN 4
  9863. /* The reload value is ignored in one-shot modes */
  9864. #define MC_CMD_INIT_EVQ_V3_IN_TMR_RELOAD_OFST 12
  9865. #define MC_CMD_INIT_EVQ_V3_IN_TMR_RELOAD_LEN 4
  9866. /* tbd */
  9867. #define MC_CMD_INIT_EVQ_V3_IN_FLAGS_OFST 16
  9868. #define MC_CMD_INIT_EVQ_V3_IN_FLAGS_LEN 4
  9869. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_OFST 16
  9870. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_LBN 0
  9871. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INTERRUPTING_WIDTH 1
  9872. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_OFST 16
  9873. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_LBN 1
  9874. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RPTR_DOS_WIDTH 1
  9875. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_OFST 16
  9876. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_LBN 2
  9877. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_INT_ARMD_WIDTH 1
  9878. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_OFST 16
  9879. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_LBN 3
  9880. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_CUT_THRU_WIDTH 1
  9881. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_OFST 16
  9882. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_LBN 4
  9883. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_RX_MERGE_WIDTH 1
  9884. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_OFST 16
  9885. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_LBN 5
  9886. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TX_MERGE_WIDTH 1
  9887. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_OFST 16
  9888. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_LBN 6
  9889. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_USE_TIMER_WIDTH 1
  9890. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_OFST 16
  9891. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_LBN 7
  9892. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_WIDTH 4
  9893. /* enum: All initialisation flags specified by host. */
  9894. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_MANUAL 0x0
  9895. /* enum: MEDFORD only. Certain initialisation flags specified by host may be
  9896. * over-ridden by firmware based on licenses and firmware variant in order to
  9897. * provide the lowest latency achievable. See
  9898. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9899. */
  9900. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_LOW_LATENCY 0x1
  9901. /* enum: MEDFORD only. Certain initialisation flags specified by host may be
  9902. * over-ridden by firmware based on licenses and firmware variant in order to
  9903. * provide the best throughput achievable. See
  9904. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9905. */
  9906. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_THROUGHPUT 0x2
  9907. /* enum: MEDFORD only. Certain initialisation flags may be over-ridden by
  9908. * firmware based on licenses and firmware variant. See
  9909. * MC_CMD_INIT_EVQ_V2/MC_CMD_INIT_EVQ_V2_OUT/FLAGS for list of affected flags.
  9910. */
  9911. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_TYPE_AUTO 0x3
  9912. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_OFST 16
  9913. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_LBN 11
  9914. #define MC_CMD_INIT_EVQ_V3_IN_FLAG_EXT_WIDTH_WIDTH 1
  9915. #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_OFST 20
  9916. #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_LEN 4
  9917. /* enum: Disabled */
  9918. #define MC_CMD_INIT_EVQ_V3_IN_TMR_MODE_DIS 0x0
  9919. /* enum: Immediate */
  9920. #define MC_CMD_INIT_EVQ_V3_IN_TMR_IMMED_START 0x1
  9921. /* enum: Triggered */
  9922. #define MC_CMD_INIT_EVQ_V3_IN_TMR_TRIG_START 0x2
  9923. /* enum: Hold-off */
  9924. #define MC_CMD_INIT_EVQ_V3_IN_TMR_INT_HLDOFF 0x3
  9925. /* Target EVQ for wakeups if in wakeup mode. */
  9926. #define MC_CMD_INIT_EVQ_V3_IN_TARGET_EVQ_OFST 24
  9927. #define MC_CMD_INIT_EVQ_V3_IN_TARGET_EVQ_LEN 4
  9928. /* Target interrupt if in interrupting mode (note union with target EVQ). Use
  9929. * MC_CMD_RESOURCE_INSTANCE_ANY unless a specific one required for test
  9930. * purposes.
  9931. */
  9932. #define MC_CMD_INIT_EVQ_V3_IN_IRQ_NUM_OFST 24
  9933. #define MC_CMD_INIT_EVQ_V3_IN_IRQ_NUM_LEN 4
  9934. /* Event Counter Mode. */
  9935. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_OFST 28
  9936. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_LEN 4
  9937. /* enum: Disabled */
  9938. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_DIS 0x0
  9939. /* enum: Disabled */
  9940. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_RX 0x1
  9941. /* enum: Disabled */
  9942. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_TX 0x2
  9943. /* enum: Disabled */
  9944. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_MODE_RXTX 0x3
  9945. /* Event queue packet count threshold. */
  9946. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_THRSHLD_OFST 32
  9947. #define MC_CMD_INIT_EVQ_V3_IN_COUNT_THRSHLD_LEN 4
  9948. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  9949. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_OFST 36
  9950. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LEN 8
  9951. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_OFST 36
  9952. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_LEN 4
  9953. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_LBN 288
  9954. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_LO_WIDTH 32
  9955. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_OFST 40
  9956. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_LEN 4
  9957. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_LBN 320
  9958. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_HI_WIDTH 32
  9959. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MINNUM 1
  9960. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MAXNUM 64
  9961. #define MC_CMD_INIT_EVQ_V3_IN_DMA_ADDR_MAXNUM_MCDI2 64
  9962. /* Receive event merge timeout to configure, in nanoseconds. The valid range
  9963. * and granularity are device specific. Specify 0 to use the firmware's default
  9964. * value. This field is ignored and per-queue merging is disabled if
  9965. * MC_CMD_INIT_EVQ/MC_CMD_INIT_EVQ_IN/FLAG_RX_MERGE is not set.
  9966. */
  9967. #define MC_CMD_INIT_EVQ_V3_IN_RX_MERGE_TIMEOUT_NS_OFST 548
  9968. #define MC_CMD_INIT_EVQ_V3_IN_RX_MERGE_TIMEOUT_NS_LEN 4
  9969. /* Transmit event merge timeout to configure, in nanoseconds. The valid range
  9970. * and granularity are device specific. Specify 0 to use the firmware's default
  9971. * value. This field is ignored and per-queue merging is disabled if
  9972. * MC_CMD_INIT_EVQ/MC_CMD_INIT_EVQ_IN/FLAG_TX_MERGE is not set.
  9973. */
  9974. #define MC_CMD_INIT_EVQ_V3_IN_TX_MERGE_TIMEOUT_NS_OFST 552
  9975. #define MC_CMD_INIT_EVQ_V3_IN_TX_MERGE_TIMEOUT_NS_LEN 4
  9976. /* MC_CMD_INIT_EVQ_V3_OUT msgresponse */
  9977. #define MC_CMD_INIT_EVQ_V3_OUT_LEN 8
  9978. /* Only valid if INTRFLAG was true */
  9979. #define MC_CMD_INIT_EVQ_V3_OUT_IRQ_OFST 0
  9980. #define MC_CMD_INIT_EVQ_V3_OUT_IRQ_LEN 4
  9981. /* Actual configuration applied on the card */
  9982. #define MC_CMD_INIT_EVQ_V3_OUT_FLAGS_OFST 4
  9983. #define MC_CMD_INIT_EVQ_V3_OUT_FLAGS_LEN 4
  9984. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_OFST 4
  9985. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_LBN 0
  9986. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_CUT_THRU_WIDTH 1
  9987. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_OFST 4
  9988. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_LBN 1
  9989. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RX_MERGE_WIDTH 1
  9990. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_OFST 4
  9991. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_LBN 2
  9992. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_TX_MERGE_WIDTH 1
  9993. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_OFST 4
  9994. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_LBN 3
  9995. #define MC_CMD_INIT_EVQ_V3_OUT_FLAG_RXQ_FORCE_EV_MERGING_WIDTH 1
  9996. /* QUEUE_CRC_MODE structuredef */
  9997. #define QUEUE_CRC_MODE_LEN 1
  9998. #define QUEUE_CRC_MODE_MODE_LBN 0
  9999. #define QUEUE_CRC_MODE_MODE_WIDTH 4
  10000. /* enum: No CRC. */
  10001. #define QUEUE_CRC_MODE_NONE 0x0
  10002. /* enum: CRC Fiber channel over ethernet. */
  10003. #define QUEUE_CRC_MODE_FCOE 0x1
  10004. /* enum: CRC (digest) iSCSI header only. */
  10005. #define QUEUE_CRC_MODE_ISCSI_HDR 0x2
  10006. /* enum: CRC (digest) iSCSI header and payload. */
  10007. #define QUEUE_CRC_MODE_ISCSI 0x3
  10008. /* enum: CRC Fiber channel over IP over ethernet. */
  10009. #define QUEUE_CRC_MODE_FCOIPOE 0x4
  10010. /* enum: CRC MPA. */
  10011. #define QUEUE_CRC_MODE_MPA 0x5
  10012. #define QUEUE_CRC_MODE_SPARE_LBN 4
  10013. #define QUEUE_CRC_MODE_SPARE_WIDTH 4
  10014. /***********************************/
  10015. /* MC_CMD_INIT_RXQ
  10016. * set up a receive queue according to the supplied parameters. The IN
  10017. * arguments end with an address for each 4k of host memory required to back
  10018. * the RXQ.
  10019. */
  10020. #define MC_CMD_INIT_RXQ 0x81
  10021. #undef MC_CMD_0x81_PRIVILEGE_CTG
  10022. #define MC_CMD_0x81_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10023. /* MC_CMD_INIT_RXQ_IN msgrequest: Legacy RXQ_INIT request. Use extended version
  10024. * in new code.
  10025. */
  10026. #define MC_CMD_INIT_RXQ_IN_LENMIN 36
  10027. #define MC_CMD_INIT_RXQ_IN_LENMAX 252
  10028. #define MC_CMD_INIT_RXQ_IN_LENMAX_MCDI2 1020
  10029. #define MC_CMD_INIT_RXQ_IN_LEN(num) (28+8*(num))
  10030. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_NUM(len) (((len)-28)/8)
  10031. /* Size, in entries */
  10032. #define MC_CMD_INIT_RXQ_IN_SIZE_OFST 0
  10033. #define MC_CMD_INIT_RXQ_IN_SIZE_LEN 4
  10034. /* The EVQ to send events to. This is an index originally specified to INIT_EVQ
  10035. */
  10036. #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_OFST 4
  10037. #define MC_CMD_INIT_RXQ_IN_TARGET_EVQ_LEN 4
  10038. /* The value to put in the event data. Check hardware spec. for valid range. */
  10039. #define MC_CMD_INIT_RXQ_IN_LABEL_OFST 8
  10040. #define MC_CMD_INIT_RXQ_IN_LABEL_LEN 4
  10041. /* Desired instance. Must be set to a specific instance, which is a function
  10042. * local queue index. The calling client must be the currently-assigned user of
  10043. * this VI (see MC_CMD_SET_VI_USER).
  10044. */
  10045. #define MC_CMD_INIT_RXQ_IN_INSTANCE_OFST 12
  10046. #define MC_CMD_INIT_RXQ_IN_INSTANCE_LEN 4
  10047. /* There will be more flags here. */
  10048. #define MC_CMD_INIT_RXQ_IN_FLAGS_OFST 16
  10049. #define MC_CMD_INIT_RXQ_IN_FLAGS_LEN 4
  10050. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_OFST 16
  10051. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_LBN 0
  10052. #define MC_CMD_INIT_RXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  10053. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_OFST 16
  10054. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_LBN 1
  10055. #define MC_CMD_INIT_RXQ_IN_FLAG_HDR_SPLIT_WIDTH 1
  10056. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_OFST 16
  10057. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_LBN 2
  10058. #define MC_CMD_INIT_RXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  10059. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_OFST 16
  10060. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_LBN 3
  10061. #define MC_CMD_INIT_RXQ_IN_CRC_MODE_WIDTH 4
  10062. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_OFST 16
  10063. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_LBN 7
  10064. #define MC_CMD_INIT_RXQ_IN_FLAG_CHAIN_WIDTH 1
  10065. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_OFST 16
  10066. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_LBN 8
  10067. #define MC_CMD_INIT_RXQ_IN_FLAG_PREFIX_WIDTH 1
  10068. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_OFST 16
  10069. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_LBN 9
  10070. #define MC_CMD_INIT_RXQ_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  10071. #define MC_CMD_INIT_RXQ_IN_UNUSED_OFST 16
  10072. #define MC_CMD_INIT_RXQ_IN_UNUSED_LBN 10
  10073. #define MC_CMD_INIT_RXQ_IN_UNUSED_WIDTH 1
  10074. /* Owner ID to use if in buffer mode (zero if physical) */
  10075. #define MC_CMD_INIT_RXQ_IN_OWNER_ID_OFST 20
  10076. #define MC_CMD_INIT_RXQ_IN_OWNER_ID_LEN 4
  10077. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10078. #define MC_CMD_INIT_RXQ_IN_PORT_ID_OFST 24
  10079. #define MC_CMD_INIT_RXQ_IN_PORT_ID_LEN 4
  10080. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10081. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_OFST 28
  10082. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LEN 8
  10083. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_OFST 28
  10084. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_LEN 4
  10085. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_LBN 224
  10086. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_LO_WIDTH 32
  10087. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_OFST 32
  10088. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_LEN 4
  10089. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_LBN 256
  10090. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_HI_WIDTH 32
  10091. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MINNUM 1
  10092. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM 28
  10093. #define MC_CMD_INIT_RXQ_IN_DMA_ADDR_MAXNUM_MCDI2 124
  10094. /* MC_CMD_INIT_RXQ_EXT_IN msgrequest: Extended RXQ_INIT with additional mode
  10095. * flags
  10096. */
  10097. #define MC_CMD_INIT_RXQ_EXT_IN_LEN 544
  10098. /* Size, in entries */
  10099. #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_OFST 0
  10100. #define MC_CMD_INIT_RXQ_EXT_IN_SIZE_LEN 4
  10101. /* The EVQ to send events to. This is an index originally specified to
  10102. * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE.
  10103. */
  10104. #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_OFST 4
  10105. #define MC_CMD_INIT_RXQ_EXT_IN_TARGET_EVQ_LEN 4
  10106. /* The value to put in the event data. Check hardware spec. for valid range.
  10107. * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE
  10108. * == PACKED_STREAM.
  10109. */
  10110. #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_OFST 8
  10111. #define MC_CMD_INIT_RXQ_EXT_IN_LABEL_LEN 4
  10112. /* Desired instance. Must be set to a specific instance, which is a function
  10113. * local queue index. The calling client must be the currently-assigned user of
  10114. * this VI (see MC_CMD_SET_VI_USER).
  10115. */
  10116. #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_OFST 12
  10117. #define MC_CMD_INIT_RXQ_EXT_IN_INSTANCE_LEN 4
  10118. /* There will be more flags here. */
  10119. #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_OFST 16
  10120. #define MC_CMD_INIT_RXQ_EXT_IN_FLAGS_LEN 4
  10121. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_OFST 16
  10122. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0
  10123. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1
  10124. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_OFST 16
  10125. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_LBN 1
  10126. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_HDR_SPLIT_WIDTH 1
  10127. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_OFST 16
  10128. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_LBN 2
  10129. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1
  10130. #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_OFST 16
  10131. #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_LBN 3
  10132. #define MC_CMD_INIT_RXQ_EXT_IN_CRC_MODE_WIDTH 4
  10133. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_OFST 16
  10134. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_LBN 7
  10135. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_CHAIN_WIDTH 1
  10136. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_OFST 16
  10137. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_LBN 8
  10138. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_PREFIX_WIDTH 1
  10139. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_OFST 16
  10140. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_LBN 9
  10141. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  10142. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_OFST 16
  10143. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_LBN 10
  10144. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_MODE_WIDTH 4
  10145. /* enum: One packet per descriptor (for normal networking) */
  10146. #define MC_CMD_INIT_RXQ_EXT_IN_SINGLE_PACKET 0x0
  10147. /* enum: Pack multiple packets into large descriptors (for SolarCapture) */
  10148. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM 0x1
  10149. /* enum: Pack multiple packets into large descriptors using the format designed
  10150. * to maximise packet rate. This mode uses 1 "bucket" per descriptor with
  10151. * multiple fixed-size packet buffers within each bucket. For a full
  10152. * description see SF-119419-TC. This mode is only supported by "dpdk" datapath
  10153. * firmware.
  10154. */
  10155. #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2
  10156. /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */
  10157. #define MC_CMD_INIT_RXQ_EXT_IN_EQUAL_STRIDE_PACKED_STREAM 0x2
  10158. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_OFST 16
  10159. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_LBN 14
  10160. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_SNAPSHOT_MODE_WIDTH 1
  10161. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_OFST 16
  10162. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_LBN 15
  10163. #define MC_CMD_INIT_RXQ_EXT_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3
  10164. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_1M 0x0 /* enum */
  10165. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_512K 0x1 /* enum */
  10166. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_256K 0x2 /* enum */
  10167. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_128K 0x3 /* enum */
  10168. #define MC_CMD_INIT_RXQ_EXT_IN_PS_BUFF_64K 0x4 /* enum */
  10169. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_OFST 16
  10170. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_LBN 18
  10171. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1
  10172. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_OFST 16
  10173. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_LBN 19
  10174. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  10175. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_OFST 16
  10176. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_LBN 20
  10177. #define MC_CMD_INIT_RXQ_EXT_IN_FLAG_NO_CONT_EV_WIDTH 1
  10178. /* Owner ID to use if in buffer mode (zero if physical) */
  10179. #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_OFST 20
  10180. #define MC_CMD_INIT_RXQ_EXT_IN_OWNER_ID_LEN 4
  10181. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10182. #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_OFST 24
  10183. #define MC_CMD_INIT_RXQ_EXT_IN_PORT_ID_LEN 4
  10184. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10185. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_OFST 28
  10186. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LEN 8
  10187. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_OFST 28
  10188. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_LEN 4
  10189. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_LBN 224
  10190. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_LO_WIDTH 32
  10191. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_OFST 32
  10192. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_LEN 4
  10193. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_LBN 256
  10194. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_HI_WIDTH 32
  10195. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MINNUM 0
  10196. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MAXNUM 64
  10197. #define MC_CMD_INIT_RXQ_EXT_IN_DMA_ADDR_MAXNUM_MCDI2 64
  10198. /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */
  10199. #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_OFST 540
  10200. #define MC_CMD_INIT_RXQ_EXT_IN_SNAPSHOT_LENGTH_LEN 4
  10201. /* MC_CMD_INIT_RXQ_V3_IN msgrequest */
  10202. #define MC_CMD_INIT_RXQ_V3_IN_LEN 560
  10203. /* Size, in entries */
  10204. #define MC_CMD_INIT_RXQ_V3_IN_SIZE_OFST 0
  10205. #define MC_CMD_INIT_RXQ_V3_IN_SIZE_LEN 4
  10206. /* The EVQ to send events to. This is an index originally specified to
  10207. * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE.
  10208. */
  10209. #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_OFST 4
  10210. #define MC_CMD_INIT_RXQ_V3_IN_TARGET_EVQ_LEN 4
  10211. /* The value to put in the event data. Check hardware spec. for valid range.
  10212. * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE
  10213. * == PACKED_STREAM.
  10214. */
  10215. #define MC_CMD_INIT_RXQ_V3_IN_LABEL_OFST 8
  10216. #define MC_CMD_INIT_RXQ_V3_IN_LABEL_LEN 4
  10217. /* Desired instance. Must be set to a specific instance, which is a function
  10218. * local queue index. The calling client must be the currently-assigned user of
  10219. * this VI (see MC_CMD_SET_VI_USER).
  10220. */
  10221. #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_OFST 12
  10222. #define MC_CMD_INIT_RXQ_V3_IN_INSTANCE_LEN 4
  10223. /* There will be more flags here. */
  10224. #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_OFST 16
  10225. #define MC_CMD_INIT_RXQ_V3_IN_FLAGS_LEN 4
  10226. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_OFST 16
  10227. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_LBN 0
  10228. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_BUFF_MODE_WIDTH 1
  10229. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_OFST 16
  10230. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_LBN 1
  10231. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_HDR_SPLIT_WIDTH 1
  10232. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_OFST 16
  10233. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_LBN 2
  10234. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_TIMESTAMP_WIDTH 1
  10235. #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_OFST 16
  10236. #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_LBN 3
  10237. #define MC_CMD_INIT_RXQ_V3_IN_CRC_MODE_WIDTH 4
  10238. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_OFST 16
  10239. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_LBN 7
  10240. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_CHAIN_WIDTH 1
  10241. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_OFST 16
  10242. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_LBN 8
  10243. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_PREFIX_WIDTH 1
  10244. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_OFST 16
  10245. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_LBN 9
  10246. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  10247. #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_OFST 16
  10248. #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_LBN 10
  10249. #define MC_CMD_INIT_RXQ_V3_IN_DMA_MODE_WIDTH 4
  10250. /* enum: One packet per descriptor (for normal networking) */
  10251. #define MC_CMD_INIT_RXQ_V3_IN_SINGLE_PACKET 0x0
  10252. /* enum: Pack multiple packets into large descriptors (for SolarCapture) */
  10253. #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM 0x1
  10254. /* enum: Pack multiple packets into large descriptors using the format designed
  10255. * to maximise packet rate. This mode uses 1 "bucket" per descriptor with
  10256. * multiple fixed-size packet buffers within each bucket. For a full
  10257. * description see SF-119419-TC. This mode is only supported by "dpdk" datapath
  10258. * firmware.
  10259. */
  10260. #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2
  10261. /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */
  10262. #define MC_CMD_INIT_RXQ_V3_IN_EQUAL_STRIDE_PACKED_STREAM 0x2
  10263. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_OFST 16
  10264. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_LBN 14
  10265. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_SNAPSHOT_MODE_WIDTH 1
  10266. #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_OFST 16
  10267. #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_LBN 15
  10268. #define MC_CMD_INIT_RXQ_V3_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3
  10269. #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_1M 0x0 /* enum */
  10270. #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_512K 0x1 /* enum */
  10271. #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_256K 0x2 /* enum */
  10272. #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_128K 0x3 /* enum */
  10273. #define MC_CMD_INIT_RXQ_V3_IN_PS_BUFF_64K 0x4 /* enum */
  10274. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_OFST 16
  10275. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_LBN 18
  10276. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1
  10277. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_OFST 16
  10278. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_LBN 19
  10279. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  10280. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_OFST 16
  10281. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_LBN 20
  10282. #define MC_CMD_INIT_RXQ_V3_IN_FLAG_NO_CONT_EV_WIDTH 1
  10283. /* Owner ID to use if in buffer mode (zero if physical) */
  10284. #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_OFST 20
  10285. #define MC_CMD_INIT_RXQ_V3_IN_OWNER_ID_LEN 4
  10286. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10287. #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_OFST 24
  10288. #define MC_CMD_INIT_RXQ_V3_IN_PORT_ID_LEN 4
  10289. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10290. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_OFST 28
  10291. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LEN 8
  10292. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_OFST 28
  10293. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_LEN 4
  10294. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_LBN 224
  10295. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_LO_WIDTH 32
  10296. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_OFST 32
  10297. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_LEN 4
  10298. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_LBN 256
  10299. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_HI_WIDTH 32
  10300. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MINNUM 0
  10301. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MAXNUM 64
  10302. #define MC_CMD_INIT_RXQ_V3_IN_DMA_ADDR_MAXNUM_MCDI2 64
  10303. /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */
  10304. #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_OFST 540
  10305. #define MC_CMD_INIT_RXQ_V3_IN_SNAPSHOT_LENGTH_LEN 4
  10306. /* The number of packet buffers that will be contained within each
  10307. * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field
  10308. * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10309. */
  10310. #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544
  10311. #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4
  10312. /* The length in bytes of the area in each packet buffer that can be written to
  10313. * by the adapter. This is used to store the packet prefix and the packet
  10314. * payload. This length does not include any end padding added by the driver.
  10315. * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10316. */
  10317. #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_OFST 548
  10318. #define MC_CMD_INIT_RXQ_V3_IN_ES_MAX_DMA_LEN_LEN 4
  10319. /* The length in bytes of a single packet buffer within a
  10320. * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless
  10321. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10322. */
  10323. #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_OFST 552
  10324. #define MC_CMD_INIT_RXQ_V3_IN_ES_PACKET_STRIDE_LEN 4
  10325. /* The maximum time in nanoseconds that the datapath will be backpressured if
  10326. * there are no RX descriptors available. If the timeout is reached and there
  10327. * are still no descriptors then the packet will be dropped. A timeout of 0
  10328. * means the datapath will never be blocked. This field is ignored unless
  10329. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10330. */
  10331. #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556
  10332. #define MC_CMD_INIT_RXQ_V3_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4
  10333. /* MC_CMD_INIT_RXQ_V4_IN msgrequest: INIT_RXQ request with new field required
  10334. * for systems with a QDMA (currently, Riverhead)
  10335. */
  10336. #define MC_CMD_INIT_RXQ_V4_IN_LEN 564
  10337. /* Size, in entries */
  10338. #define MC_CMD_INIT_RXQ_V4_IN_SIZE_OFST 0
  10339. #define MC_CMD_INIT_RXQ_V4_IN_SIZE_LEN 4
  10340. /* The EVQ to send events to. This is an index originally specified to
  10341. * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE.
  10342. */
  10343. #define MC_CMD_INIT_RXQ_V4_IN_TARGET_EVQ_OFST 4
  10344. #define MC_CMD_INIT_RXQ_V4_IN_TARGET_EVQ_LEN 4
  10345. /* The value to put in the event data. Check hardware spec. for valid range.
  10346. * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE
  10347. * == PACKED_STREAM.
  10348. */
  10349. #define MC_CMD_INIT_RXQ_V4_IN_LABEL_OFST 8
  10350. #define MC_CMD_INIT_RXQ_V4_IN_LABEL_LEN 4
  10351. /* Desired instance. Must be set to a specific instance, which is a function
  10352. * local queue index. The calling client must be the currently-assigned user of
  10353. * this VI (see MC_CMD_SET_VI_USER).
  10354. */
  10355. #define MC_CMD_INIT_RXQ_V4_IN_INSTANCE_OFST 12
  10356. #define MC_CMD_INIT_RXQ_V4_IN_INSTANCE_LEN 4
  10357. /* There will be more flags here. */
  10358. #define MC_CMD_INIT_RXQ_V4_IN_FLAGS_OFST 16
  10359. #define MC_CMD_INIT_RXQ_V4_IN_FLAGS_LEN 4
  10360. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_OFST 16
  10361. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_LBN 0
  10362. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_BUFF_MODE_WIDTH 1
  10363. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_OFST 16
  10364. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_LBN 1
  10365. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_HDR_SPLIT_WIDTH 1
  10366. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_OFST 16
  10367. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_LBN 2
  10368. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_TIMESTAMP_WIDTH 1
  10369. #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_OFST 16
  10370. #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_LBN 3
  10371. #define MC_CMD_INIT_RXQ_V4_IN_CRC_MODE_WIDTH 4
  10372. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_OFST 16
  10373. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_LBN 7
  10374. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_CHAIN_WIDTH 1
  10375. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_OFST 16
  10376. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_LBN 8
  10377. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_PREFIX_WIDTH 1
  10378. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_OFST 16
  10379. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_LBN 9
  10380. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  10381. #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_OFST 16
  10382. #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_LBN 10
  10383. #define MC_CMD_INIT_RXQ_V4_IN_DMA_MODE_WIDTH 4
  10384. /* enum: One packet per descriptor (for normal networking) */
  10385. #define MC_CMD_INIT_RXQ_V4_IN_SINGLE_PACKET 0x0
  10386. /* enum: Pack multiple packets into large descriptors (for SolarCapture) */
  10387. #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM 0x1
  10388. /* enum: Pack multiple packets into large descriptors using the format designed
  10389. * to maximise packet rate. This mode uses 1 "bucket" per descriptor with
  10390. * multiple fixed-size packet buffers within each bucket. For a full
  10391. * description see SF-119419-TC. This mode is only supported by "dpdk" datapath
  10392. * firmware.
  10393. */
  10394. #define MC_CMD_INIT_RXQ_V4_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2
  10395. /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */
  10396. #define MC_CMD_INIT_RXQ_V4_IN_EQUAL_STRIDE_PACKED_STREAM 0x2
  10397. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_OFST 16
  10398. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_LBN 14
  10399. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_SNAPSHOT_MODE_WIDTH 1
  10400. #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_OFST 16
  10401. #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_LBN 15
  10402. #define MC_CMD_INIT_RXQ_V4_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3
  10403. #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_1M 0x0 /* enum */
  10404. #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_512K 0x1 /* enum */
  10405. #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_256K 0x2 /* enum */
  10406. #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_128K 0x3 /* enum */
  10407. #define MC_CMD_INIT_RXQ_V4_IN_PS_BUFF_64K 0x4 /* enum */
  10408. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_OFST 16
  10409. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_LBN 18
  10410. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1
  10411. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_OFST 16
  10412. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_LBN 19
  10413. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  10414. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_OFST 16
  10415. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_LBN 20
  10416. #define MC_CMD_INIT_RXQ_V4_IN_FLAG_NO_CONT_EV_WIDTH 1
  10417. /* Owner ID to use if in buffer mode (zero if physical) */
  10418. #define MC_CMD_INIT_RXQ_V4_IN_OWNER_ID_OFST 20
  10419. #define MC_CMD_INIT_RXQ_V4_IN_OWNER_ID_LEN 4
  10420. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10421. #define MC_CMD_INIT_RXQ_V4_IN_PORT_ID_OFST 24
  10422. #define MC_CMD_INIT_RXQ_V4_IN_PORT_ID_LEN 4
  10423. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10424. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_OFST 28
  10425. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LEN 8
  10426. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_OFST 28
  10427. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_LEN 4
  10428. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_LBN 224
  10429. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_LO_WIDTH 32
  10430. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_OFST 32
  10431. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_LEN 4
  10432. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_LBN 256
  10433. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_HI_WIDTH 32
  10434. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MINNUM 0
  10435. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MAXNUM 64
  10436. #define MC_CMD_INIT_RXQ_V4_IN_DMA_ADDR_MAXNUM_MCDI2 64
  10437. /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */
  10438. #define MC_CMD_INIT_RXQ_V4_IN_SNAPSHOT_LENGTH_OFST 540
  10439. #define MC_CMD_INIT_RXQ_V4_IN_SNAPSHOT_LENGTH_LEN 4
  10440. /* The number of packet buffers that will be contained within each
  10441. * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field
  10442. * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10443. */
  10444. #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544
  10445. #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4
  10446. /* The length in bytes of the area in each packet buffer that can be written to
  10447. * by the adapter. This is used to store the packet prefix and the packet
  10448. * payload. This length does not include any end padding added by the driver.
  10449. * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10450. */
  10451. #define MC_CMD_INIT_RXQ_V4_IN_ES_MAX_DMA_LEN_OFST 548
  10452. #define MC_CMD_INIT_RXQ_V4_IN_ES_MAX_DMA_LEN_LEN 4
  10453. /* The length in bytes of a single packet buffer within a
  10454. * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless
  10455. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10456. */
  10457. #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_STRIDE_OFST 552
  10458. #define MC_CMD_INIT_RXQ_V4_IN_ES_PACKET_STRIDE_LEN 4
  10459. /* The maximum time in nanoseconds that the datapath will be backpressured if
  10460. * there are no RX descriptors available. If the timeout is reached and there
  10461. * are still no descriptors then the packet will be dropped. A timeout of 0
  10462. * means the datapath will never be blocked. This field is ignored unless
  10463. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10464. */
  10465. #define MC_CMD_INIT_RXQ_V4_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556
  10466. #define MC_CMD_INIT_RXQ_V4_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4
  10467. /* V4 message data */
  10468. #define MC_CMD_INIT_RXQ_V4_IN_V4_DATA_OFST 560
  10469. #define MC_CMD_INIT_RXQ_V4_IN_V4_DATA_LEN 4
  10470. /* Size in bytes of buffers attached to descriptors posted to this queue. Set
  10471. * to zero if using this message on non-QDMA based platforms. Currently in
  10472. * Riverhead there is a global limit of eight different buffer sizes across all
  10473. * active queues. A 2KB and 4KB buffer is guaranteed to be available, but a
  10474. * request for a different buffer size will fail if there are already eight
  10475. * other buffer sizes in use. In future Riverhead this limit will go away and
  10476. * any size will be accepted.
  10477. */
  10478. #define MC_CMD_INIT_RXQ_V4_IN_BUFFER_SIZE_BYTES_OFST 560
  10479. #define MC_CMD_INIT_RXQ_V4_IN_BUFFER_SIZE_BYTES_LEN 4
  10480. /* MC_CMD_INIT_RXQ_V5_IN msgrequest: INIT_RXQ request with ability to request a
  10481. * different RX packet prefix
  10482. */
  10483. #define MC_CMD_INIT_RXQ_V5_IN_LEN 568
  10484. /* Size, in entries */
  10485. #define MC_CMD_INIT_RXQ_V5_IN_SIZE_OFST 0
  10486. #define MC_CMD_INIT_RXQ_V5_IN_SIZE_LEN 4
  10487. /* The EVQ to send events to. This is an index originally specified to
  10488. * INIT_EVQ. If DMA_MODE == PACKED_STREAM this must be equal to INSTANCE.
  10489. */
  10490. #define MC_CMD_INIT_RXQ_V5_IN_TARGET_EVQ_OFST 4
  10491. #define MC_CMD_INIT_RXQ_V5_IN_TARGET_EVQ_LEN 4
  10492. /* The value to put in the event data. Check hardware spec. for valid range.
  10493. * This field is ignored if DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER or DMA_MODE
  10494. * == PACKED_STREAM.
  10495. */
  10496. #define MC_CMD_INIT_RXQ_V5_IN_LABEL_OFST 8
  10497. #define MC_CMD_INIT_RXQ_V5_IN_LABEL_LEN 4
  10498. /* Desired instance. Must be set to a specific instance, which is a function
  10499. * local queue index. The calling client must be the currently-assigned user of
  10500. * this VI (see MC_CMD_SET_VI_USER).
  10501. */
  10502. #define MC_CMD_INIT_RXQ_V5_IN_INSTANCE_OFST 12
  10503. #define MC_CMD_INIT_RXQ_V5_IN_INSTANCE_LEN 4
  10504. /* There will be more flags here. */
  10505. #define MC_CMD_INIT_RXQ_V5_IN_FLAGS_OFST 16
  10506. #define MC_CMD_INIT_RXQ_V5_IN_FLAGS_LEN 4
  10507. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_OFST 16
  10508. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_LBN 0
  10509. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_BUFF_MODE_WIDTH 1
  10510. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_OFST 16
  10511. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_LBN 1
  10512. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_HDR_SPLIT_WIDTH 1
  10513. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_OFST 16
  10514. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_LBN 2
  10515. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_TIMESTAMP_WIDTH 1
  10516. #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_OFST 16
  10517. #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_LBN 3
  10518. #define MC_CMD_INIT_RXQ_V5_IN_CRC_MODE_WIDTH 4
  10519. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_OFST 16
  10520. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_LBN 7
  10521. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_CHAIN_WIDTH 1
  10522. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_OFST 16
  10523. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_LBN 8
  10524. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_PREFIX_WIDTH 1
  10525. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_OFST 16
  10526. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_LBN 9
  10527. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_DISABLE_SCATTER_WIDTH 1
  10528. #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_OFST 16
  10529. #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_LBN 10
  10530. #define MC_CMD_INIT_RXQ_V5_IN_DMA_MODE_WIDTH 4
  10531. /* enum: One packet per descriptor (for normal networking) */
  10532. #define MC_CMD_INIT_RXQ_V5_IN_SINGLE_PACKET 0x0
  10533. /* enum: Pack multiple packets into large descriptors (for SolarCapture) */
  10534. #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM 0x1
  10535. /* enum: Pack multiple packets into large descriptors using the format designed
  10536. * to maximise packet rate. This mode uses 1 "bucket" per descriptor with
  10537. * multiple fixed-size packet buffers within each bucket. For a full
  10538. * description see SF-119419-TC. This mode is only supported by "dpdk" datapath
  10539. * firmware.
  10540. */
  10541. #define MC_CMD_INIT_RXQ_V5_IN_EQUAL_STRIDE_SUPER_BUFFER 0x2
  10542. /* enum: Deprecated name for EQUAL_STRIDE_SUPER_BUFFER. */
  10543. #define MC_CMD_INIT_RXQ_V5_IN_EQUAL_STRIDE_PACKED_STREAM 0x2
  10544. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_OFST 16
  10545. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_LBN 14
  10546. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_SNAPSHOT_MODE_WIDTH 1
  10547. #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_OFST 16
  10548. #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_LBN 15
  10549. #define MC_CMD_INIT_RXQ_V5_IN_PACKED_STREAM_BUFF_SIZE_WIDTH 3
  10550. #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_1M 0x0 /* enum */
  10551. #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_512K 0x1 /* enum */
  10552. #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_256K 0x2 /* enum */
  10553. #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_128K 0x3 /* enum */
  10554. #define MC_CMD_INIT_RXQ_V5_IN_PS_BUFF_64K 0x4 /* enum */
  10555. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_OFST 16
  10556. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_LBN 18
  10557. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_WANT_OUTER_CLASSES_WIDTH 1
  10558. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_OFST 16
  10559. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_LBN 19
  10560. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_FORCE_EV_MERGING_WIDTH 1
  10561. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_OFST 16
  10562. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_LBN 20
  10563. #define MC_CMD_INIT_RXQ_V5_IN_FLAG_NO_CONT_EV_WIDTH 1
  10564. /* Owner ID to use if in buffer mode (zero if physical) */
  10565. #define MC_CMD_INIT_RXQ_V5_IN_OWNER_ID_OFST 20
  10566. #define MC_CMD_INIT_RXQ_V5_IN_OWNER_ID_LEN 4
  10567. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10568. #define MC_CMD_INIT_RXQ_V5_IN_PORT_ID_OFST 24
  10569. #define MC_CMD_INIT_RXQ_V5_IN_PORT_ID_LEN 4
  10570. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10571. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_OFST 28
  10572. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LEN 8
  10573. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_OFST 28
  10574. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_LEN 4
  10575. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_LBN 224
  10576. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_LO_WIDTH 32
  10577. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_OFST 32
  10578. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_LEN 4
  10579. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_LBN 256
  10580. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_HI_WIDTH 32
  10581. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MINNUM 0
  10582. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MAXNUM 64
  10583. #define MC_CMD_INIT_RXQ_V5_IN_DMA_ADDR_MAXNUM_MCDI2 64
  10584. /* Maximum length of packet to receive, if SNAPSHOT_MODE flag is set */
  10585. #define MC_CMD_INIT_RXQ_V5_IN_SNAPSHOT_LENGTH_OFST 540
  10586. #define MC_CMD_INIT_RXQ_V5_IN_SNAPSHOT_LENGTH_LEN 4
  10587. /* The number of packet buffers that will be contained within each
  10588. * EQUAL_STRIDE_SUPER_BUFFER format bucket supplied by the driver. This field
  10589. * is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10590. */
  10591. #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_BUFFERS_PER_BUCKET_OFST 544
  10592. #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_BUFFERS_PER_BUCKET_LEN 4
  10593. /* The length in bytes of the area in each packet buffer that can be written to
  10594. * by the adapter. This is used to store the packet prefix and the packet
  10595. * payload. This length does not include any end padding added by the driver.
  10596. * This field is ignored unless DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10597. */
  10598. #define MC_CMD_INIT_RXQ_V5_IN_ES_MAX_DMA_LEN_OFST 548
  10599. #define MC_CMD_INIT_RXQ_V5_IN_ES_MAX_DMA_LEN_LEN 4
  10600. /* The length in bytes of a single packet buffer within a
  10601. * EQUAL_STRIDE_SUPER_BUFFER format bucket. This field is ignored unless
  10602. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10603. */
  10604. #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_STRIDE_OFST 552
  10605. #define MC_CMD_INIT_RXQ_V5_IN_ES_PACKET_STRIDE_LEN 4
  10606. /* The maximum time in nanoseconds that the datapath will be backpressured if
  10607. * there are no RX descriptors available. If the timeout is reached and there
  10608. * are still no descriptors then the packet will be dropped. A timeout of 0
  10609. * means the datapath will never be blocked. This field is ignored unless
  10610. * DMA_MODE == EQUAL_STRIDE_SUPER_BUFFER.
  10611. */
  10612. #define MC_CMD_INIT_RXQ_V5_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_OFST 556
  10613. #define MC_CMD_INIT_RXQ_V5_IN_ES_HEAD_OF_LINE_BLOCK_TIMEOUT_LEN 4
  10614. /* V4 message data */
  10615. #define MC_CMD_INIT_RXQ_V5_IN_V4_DATA_OFST 560
  10616. #define MC_CMD_INIT_RXQ_V5_IN_V4_DATA_LEN 4
  10617. /* Size in bytes of buffers attached to descriptors posted to this queue. Set
  10618. * to zero if using this message on non-QDMA based platforms. Currently in
  10619. * Riverhead there is a global limit of eight different buffer sizes across all
  10620. * active queues. A 2KB and 4KB buffer is guaranteed to be available, but a
  10621. * request for a different buffer size will fail if there are already eight
  10622. * other buffer sizes in use. In future Riverhead this limit will go away and
  10623. * any size will be accepted.
  10624. */
  10625. #define MC_CMD_INIT_RXQ_V5_IN_BUFFER_SIZE_BYTES_OFST 560
  10626. #define MC_CMD_INIT_RXQ_V5_IN_BUFFER_SIZE_BYTES_LEN 4
  10627. /* Prefix id for the RX prefix format to use on packets delivered this queue.
  10628. * Zero is always a valid prefix id and means the default prefix format
  10629. * documented for the platform. Other prefix ids can be obtained by calling
  10630. * MC_CMD_GET_RX_PREFIX_ID with a requested set of prefix fields.
  10631. */
  10632. #define MC_CMD_INIT_RXQ_V5_IN_RX_PREFIX_ID_OFST 564
  10633. #define MC_CMD_INIT_RXQ_V5_IN_RX_PREFIX_ID_LEN 4
  10634. /* MC_CMD_INIT_RXQ_OUT msgresponse */
  10635. #define MC_CMD_INIT_RXQ_OUT_LEN 0
  10636. /* MC_CMD_INIT_RXQ_EXT_OUT msgresponse */
  10637. #define MC_CMD_INIT_RXQ_EXT_OUT_LEN 0
  10638. /* MC_CMD_INIT_RXQ_V3_OUT msgresponse */
  10639. #define MC_CMD_INIT_RXQ_V3_OUT_LEN 0
  10640. /* MC_CMD_INIT_RXQ_V4_OUT msgresponse */
  10641. #define MC_CMD_INIT_RXQ_V4_OUT_LEN 0
  10642. /* MC_CMD_INIT_RXQ_V5_OUT msgresponse */
  10643. #define MC_CMD_INIT_RXQ_V5_OUT_LEN 0
  10644. /***********************************/
  10645. /* MC_CMD_INIT_TXQ
  10646. */
  10647. #define MC_CMD_INIT_TXQ 0x82
  10648. #undef MC_CMD_0x82_PRIVILEGE_CTG
  10649. #define MC_CMD_0x82_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10650. /* MC_CMD_INIT_TXQ_IN msgrequest: Legacy INIT_TXQ request. Use extended version
  10651. * in new code.
  10652. */
  10653. #define MC_CMD_INIT_TXQ_IN_LENMIN 36
  10654. #define MC_CMD_INIT_TXQ_IN_LENMAX 252
  10655. #define MC_CMD_INIT_TXQ_IN_LENMAX_MCDI2 1020
  10656. #define MC_CMD_INIT_TXQ_IN_LEN(num) (28+8*(num))
  10657. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_NUM(len) (((len)-28)/8)
  10658. /* Size, in entries */
  10659. #define MC_CMD_INIT_TXQ_IN_SIZE_OFST 0
  10660. #define MC_CMD_INIT_TXQ_IN_SIZE_LEN 4
  10661. /* The EVQ to send events to. This is an index originally specified to
  10662. * INIT_EVQ.
  10663. */
  10664. #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_OFST 4
  10665. #define MC_CMD_INIT_TXQ_IN_TARGET_EVQ_LEN 4
  10666. /* The value to put in the event data. Check hardware spec. for valid range. */
  10667. #define MC_CMD_INIT_TXQ_IN_LABEL_OFST 8
  10668. #define MC_CMD_INIT_TXQ_IN_LABEL_LEN 4
  10669. /* Desired instance. Must be set to a specific instance, which is a function
  10670. * local queue index. The calling client must be the currently-assigned user of
  10671. * this VI (see MC_CMD_SET_VI_USER).
  10672. */
  10673. #define MC_CMD_INIT_TXQ_IN_INSTANCE_OFST 12
  10674. #define MC_CMD_INIT_TXQ_IN_INSTANCE_LEN 4
  10675. /* There will be more flags here. */
  10676. #define MC_CMD_INIT_TXQ_IN_FLAGS_OFST 16
  10677. #define MC_CMD_INIT_TXQ_IN_FLAGS_LEN 4
  10678. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_OFST 16
  10679. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_LBN 0
  10680. #define MC_CMD_INIT_TXQ_IN_FLAG_BUFF_MODE_WIDTH 1
  10681. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_OFST 16
  10682. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_LBN 1
  10683. #define MC_CMD_INIT_TXQ_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  10684. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_OFST 16
  10685. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_LBN 2
  10686. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  10687. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_OFST 16
  10688. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_LBN 3
  10689. #define MC_CMD_INIT_TXQ_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  10690. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_OFST 16
  10691. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_LBN 4
  10692. #define MC_CMD_INIT_TXQ_IN_CRC_MODE_WIDTH 4
  10693. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_OFST 16
  10694. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_LBN 8
  10695. #define MC_CMD_INIT_TXQ_IN_FLAG_TIMESTAMP_WIDTH 1
  10696. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_OFST 16
  10697. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_LBN 9
  10698. #define MC_CMD_INIT_TXQ_IN_FLAG_PACER_BYPASS_WIDTH 1
  10699. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_OFST 16
  10700. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_LBN 10
  10701. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1
  10702. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_OFST 16
  10703. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11
  10704. #define MC_CMD_INIT_TXQ_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1
  10705. /* Owner ID to use if in buffer mode (zero if physical) */
  10706. #define MC_CMD_INIT_TXQ_IN_OWNER_ID_OFST 20
  10707. #define MC_CMD_INIT_TXQ_IN_OWNER_ID_LEN 4
  10708. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10709. #define MC_CMD_INIT_TXQ_IN_PORT_ID_OFST 24
  10710. #define MC_CMD_INIT_TXQ_IN_PORT_ID_LEN 4
  10711. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10712. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_OFST 28
  10713. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LEN 8
  10714. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_OFST 28
  10715. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_LEN 4
  10716. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_LBN 224
  10717. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_LO_WIDTH 32
  10718. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_OFST 32
  10719. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_LEN 4
  10720. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_LBN 256
  10721. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_HI_WIDTH 32
  10722. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MINNUM 1
  10723. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM 28
  10724. #define MC_CMD_INIT_TXQ_IN_DMA_ADDR_MAXNUM_MCDI2 124
  10725. /* MC_CMD_INIT_TXQ_EXT_IN msgrequest: Extended INIT_TXQ with additional mode
  10726. * flags
  10727. */
  10728. #define MC_CMD_INIT_TXQ_EXT_IN_LEN 544
  10729. /* Size, in entries */
  10730. #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_OFST 0
  10731. #define MC_CMD_INIT_TXQ_EXT_IN_SIZE_LEN 4
  10732. /* The EVQ to send events to. This is an index originally specified to
  10733. * INIT_EVQ.
  10734. */
  10735. #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_OFST 4
  10736. #define MC_CMD_INIT_TXQ_EXT_IN_TARGET_EVQ_LEN 4
  10737. /* The value to put in the event data. Check hardware spec. for valid range. */
  10738. #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_OFST 8
  10739. #define MC_CMD_INIT_TXQ_EXT_IN_LABEL_LEN 4
  10740. /* Desired instance. Must be set to a specific instance, which is a function
  10741. * local queue index. The calling client must be the currently-assigned user of
  10742. * this VI (see MC_CMD_SET_VI_USER).
  10743. */
  10744. #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_OFST 12
  10745. #define MC_CMD_INIT_TXQ_EXT_IN_INSTANCE_LEN 4
  10746. /* There will be more flags here. */
  10747. #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_OFST 16
  10748. #define MC_CMD_INIT_TXQ_EXT_IN_FLAGS_LEN 4
  10749. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_OFST 16
  10750. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_LBN 0
  10751. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_BUFF_MODE_WIDTH 1
  10752. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_OFST 16
  10753. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_LBN 1
  10754. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_IP_CSUM_DIS_WIDTH 1
  10755. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_OFST 16
  10756. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_LBN 2
  10757. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_CSUM_DIS_WIDTH 1
  10758. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_OFST 16
  10759. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_LBN 3
  10760. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TCP_UDP_ONLY_WIDTH 1
  10761. #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_OFST 16
  10762. #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_LBN 4
  10763. #define MC_CMD_INIT_TXQ_EXT_IN_CRC_MODE_WIDTH 4
  10764. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_OFST 16
  10765. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_LBN 8
  10766. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TIMESTAMP_WIDTH 1
  10767. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_OFST 16
  10768. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_LBN 9
  10769. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_PACER_BYPASS_WIDTH 1
  10770. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_OFST 16
  10771. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_LBN 10
  10772. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_IP_CSUM_EN_WIDTH 1
  10773. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_OFST 16
  10774. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_LBN 11
  10775. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_INNER_TCP_CSUM_EN_WIDTH 1
  10776. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_OFST 16
  10777. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_LBN 12
  10778. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_TSOV2_EN_WIDTH 1
  10779. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_OFST 16
  10780. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_LBN 13
  10781. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_WIDTH 1
  10782. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_OFST 16
  10783. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_LBN 14
  10784. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_CTPIO_UTHRESH_WIDTH 1
  10785. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_OFST 16
  10786. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_LBN 15
  10787. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_M2M_D2C_WIDTH 1
  10788. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_OFST 16
  10789. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_LBN 16
  10790. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_DESC_PROXY_WIDTH 1
  10791. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_OFST 16
  10792. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_LBN 17
  10793. #define MC_CMD_INIT_TXQ_EXT_IN_FLAG_ABS_TARGET_EVQ_WIDTH 1
  10794. /* Owner ID to use if in buffer mode (zero if physical) */
  10795. #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_OFST 20
  10796. #define MC_CMD_INIT_TXQ_EXT_IN_OWNER_ID_LEN 4
  10797. /* The port ID associated with the v-adaptor which should contain this DMAQ. */
  10798. #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_OFST 24
  10799. #define MC_CMD_INIT_TXQ_EXT_IN_PORT_ID_LEN 4
  10800. /* 64-bit address of 4k of 4k-aligned host memory buffer */
  10801. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_OFST 28
  10802. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LEN 8
  10803. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_OFST 28
  10804. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_LEN 4
  10805. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_LBN 224
  10806. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_LO_WIDTH 32
  10807. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_OFST 32
  10808. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_LEN 4
  10809. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_LBN 256
  10810. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_HI_WIDTH 32
  10811. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MINNUM 0
  10812. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM 64
  10813. #define MC_CMD_INIT_TXQ_EXT_IN_DMA_ADDR_MAXNUM_MCDI2 64
  10814. /* Flags related to Qbb flow control mode. */
  10815. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_OFST 540
  10816. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_FLAGS_LEN 4
  10817. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_OFST 540
  10818. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_LBN 0
  10819. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_ENABLE_WIDTH 1
  10820. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_OFST 540
  10821. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_LBN 1
  10822. #define MC_CMD_INIT_TXQ_EXT_IN_QBB_PRIORITY_WIDTH 3
  10823. /* MC_CMD_INIT_TXQ_OUT msgresponse */
  10824. #define MC_CMD_INIT_TXQ_OUT_LEN 0
  10825. /***********************************/
  10826. /* MC_CMD_FINI_EVQ
  10827. * Teardown an EVQ.
  10828. *
  10829. * All DMAQs or EVQs that point to the EVQ to tear down must be torn down first
  10830. * or the operation will fail with EBUSY
  10831. */
  10832. #define MC_CMD_FINI_EVQ 0x83
  10833. #undef MC_CMD_0x83_PRIVILEGE_CTG
  10834. #define MC_CMD_0x83_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10835. /* MC_CMD_FINI_EVQ_IN msgrequest */
  10836. #define MC_CMD_FINI_EVQ_IN_LEN 4
  10837. /* Instance of EVQ to destroy. Should be the same instance as that previously
  10838. * passed to INIT_EVQ
  10839. */
  10840. #define MC_CMD_FINI_EVQ_IN_INSTANCE_OFST 0
  10841. #define MC_CMD_FINI_EVQ_IN_INSTANCE_LEN 4
  10842. /* MC_CMD_FINI_EVQ_OUT msgresponse */
  10843. #define MC_CMD_FINI_EVQ_OUT_LEN 0
  10844. /***********************************/
  10845. /* MC_CMD_FINI_RXQ
  10846. * Teardown a RXQ.
  10847. */
  10848. #define MC_CMD_FINI_RXQ 0x84
  10849. #undef MC_CMD_0x84_PRIVILEGE_CTG
  10850. #define MC_CMD_0x84_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10851. /* MC_CMD_FINI_RXQ_IN msgrequest */
  10852. #define MC_CMD_FINI_RXQ_IN_LEN 4
  10853. /* Instance of RXQ to destroy */
  10854. #define MC_CMD_FINI_RXQ_IN_INSTANCE_OFST 0
  10855. #define MC_CMD_FINI_RXQ_IN_INSTANCE_LEN 4
  10856. /* MC_CMD_FINI_RXQ_OUT msgresponse */
  10857. #define MC_CMD_FINI_RXQ_OUT_LEN 0
  10858. /***********************************/
  10859. /* MC_CMD_FINI_TXQ
  10860. * Teardown a TXQ.
  10861. */
  10862. #define MC_CMD_FINI_TXQ 0x85
  10863. #undef MC_CMD_0x85_PRIVILEGE_CTG
  10864. #define MC_CMD_0x85_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10865. /* MC_CMD_FINI_TXQ_IN msgrequest */
  10866. #define MC_CMD_FINI_TXQ_IN_LEN 4
  10867. /* Instance of TXQ to destroy */
  10868. #define MC_CMD_FINI_TXQ_IN_INSTANCE_OFST 0
  10869. #define MC_CMD_FINI_TXQ_IN_INSTANCE_LEN 4
  10870. /* MC_CMD_FINI_TXQ_OUT msgresponse */
  10871. #define MC_CMD_FINI_TXQ_OUT_LEN 0
  10872. /***********************************/
  10873. /* MC_CMD_DRIVER_EVENT
  10874. * Generate an event on an EVQ belonging to the function issuing the command.
  10875. */
  10876. #define MC_CMD_DRIVER_EVENT 0x86
  10877. #undef MC_CMD_0x86_PRIVILEGE_CTG
  10878. #define MC_CMD_0x86_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  10879. /* MC_CMD_DRIVER_EVENT_IN msgrequest */
  10880. #define MC_CMD_DRIVER_EVENT_IN_LEN 12
  10881. /* Handle of target EVQ */
  10882. #define MC_CMD_DRIVER_EVENT_IN_EVQ_OFST 0
  10883. #define MC_CMD_DRIVER_EVENT_IN_EVQ_LEN 4
  10884. /* Bits 0 - 63 of event */
  10885. #define MC_CMD_DRIVER_EVENT_IN_DATA_OFST 4
  10886. #define MC_CMD_DRIVER_EVENT_IN_DATA_LEN 8
  10887. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_OFST 4
  10888. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_LEN 4
  10889. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_LBN 32
  10890. #define MC_CMD_DRIVER_EVENT_IN_DATA_LO_WIDTH 32
  10891. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_OFST 8
  10892. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_LEN 4
  10893. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_LBN 64
  10894. #define MC_CMD_DRIVER_EVENT_IN_DATA_HI_WIDTH 32
  10895. /* MC_CMD_DRIVER_EVENT_OUT msgresponse */
  10896. #define MC_CMD_DRIVER_EVENT_OUT_LEN 0
  10897. /***********************************/
  10898. /* MC_CMD_PROXY_CMD
  10899. * Execute an arbitrary MCDI command on behalf of a different function, subject
  10900. * to security restrictions. The command to be proxied follows immediately
  10901. * afterward in the host buffer (or on the UART). This command supercedes
  10902. * MC_CMD_SET_FUNC, which remains available for Siena but now deprecated.
  10903. */
  10904. #define MC_CMD_PROXY_CMD 0x5b
  10905. #undef MC_CMD_0x5b_PRIVILEGE_CTG
  10906. #define MC_CMD_0x5b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  10907. /* MC_CMD_PROXY_CMD_IN msgrequest */
  10908. #define MC_CMD_PROXY_CMD_IN_LEN 4
  10909. /* The handle of the target function. */
  10910. #define MC_CMD_PROXY_CMD_IN_TARGET_OFST 0
  10911. #define MC_CMD_PROXY_CMD_IN_TARGET_LEN 4
  10912. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_OFST 0
  10913. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_LBN 0
  10914. #define MC_CMD_PROXY_CMD_IN_TARGET_PF_WIDTH 16
  10915. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_OFST 0
  10916. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_LBN 16
  10917. #define MC_CMD_PROXY_CMD_IN_TARGET_VF_WIDTH 16
  10918. #define MC_CMD_PROXY_CMD_IN_VF_NULL 0xffff /* enum */
  10919. /* MC_CMD_PROXY_CMD_OUT msgresponse */
  10920. #define MC_CMD_PROXY_CMD_OUT_LEN 0
  10921. /* MC_PROXY_STATUS_BUFFER structuredef: Host memory status buffer used to
  10922. * manage proxied requests
  10923. */
  10924. #define MC_PROXY_STATUS_BUFFER_LEN 16
  10925. /* Handle allocated by the firmware for this proxy transaction */
  10926. #define MC_PROXY_STATUS_BUFFER_HANDLE_OFST 0
  10927. #define MC_PROXY_STATUS_BUFFER_HANDLE_LEN 4
  10928. /* enum: An invalid handle. */
  10929. #define MC_PROXY_STATUS_BUFFER_HANDLE_INVALID 0x0
  10930. #define MC_PROXY_STATUS_BUFFER_HANDLE_LBN 0
  10931. #define MC_PROXY_STATUS_BUFFER_HANDLE_WIDTH 32
  10932. /* The requesting physical function number */
  10933. #define MC_PROXY_STATUS_BUFFER_PF_OFST 4
  10934. #define MC_PROXY_STATUS_BUFFER_PF_LEN 2
  10935. #define MC_PROXY_STATUS_BUFFER_PF_LBN 32
  10936. #define MC_PROXY_STATUS_BUFFER_PF_WIDTH 16
  10937. /* The requesting virtual function number. Set to VF_NULL if the target is a
  10938. * PF.
  10939. */
  10940. #define MC_PROXY_STATUS_BUFFER_VF_OFST 6
  10941. #define MC_PROXY_STATUS_BUFFER_VF_LEN 2
  10942. #define MC_PROXY_STATUS_BUFFER_VF_LBN 48
  10943. #define MC_PROXY_STATUS_BUFFER_VF_WIDTH 16
  10944. /* The target function RID. */
  10945. #define MC_PROXY_STATUS_BUFFER_RID_OFST 8
  10946. #define MC_PROXY_STATUS_BUFFER_RID_LEN 2
  10947. #define MC_PROXY_STATUS_BUFFER_RID_LBN 64
  10948. #define MC_PROXY_STATUS_BUFFER_RID_WIDTH 16
  10949. /* The status of the proxy as described in MC_CMD_PROXY_COMPLETE. */
  10950. #define MC_PROXY_STATUS_BUFFER_STATUS_OFST 10
  10951. #define MC_PROXY_STATUS_BUFFER_STATUS_LEN 2
  10952. #define MC_PROXY_STATUS_BUFFER_STATUS_LBN 80
  10953. #define MC_PROXY_STATUS_BUFFER_STATUS_WIDTH 16
  10954. /* If a request is authorized rather than carried out by the host, this is the
  10955. * elevated privilege mask granted to the requesting function.
  10956. */
  10957. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_OFST 12
  10958. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LEN 4
  10959. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_LBN 96
  10960. #define MC_PROXY_STATUS_BUFFER_GRANTED_PRIVILEGES_WIDTH 32
  10961. /***********************************/
  10962. /* MC_CMD_PROXY_CONFIGURE
  10963. * Enable/disable authorization of MCDI requests from unprivileged functions by
  10964. * a designated admin function
  10965. */
  10966. #define MC_CMD_PROXY_CONFIGURE 0x58
  10967. #undef MC_CMD_0x58_PRIVILEGE_CTG
  10968. #define MC_CMD_0x58_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  10969. /* MC_CMD_PROXY_CONFIGURE_IN msgrequest */
  10970. #define MC_CMD_PROXY_CONFIGURE_IN_LEN 108
  10971. #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_OFST 0
  10972. #define MC_CMD_PROXY_CONFIGURE_IN_FLAGS_LEN 4
  10973. #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_OFST 0
  10974. #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_LBN 0
  10975. #define MC_CMD_PROXY_CONFIGURE_IN_ENABLE_WIDTH 1
  10976. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  10977. * of blocks, each of the size REQUEST_BLOCK_SIZE.
  10978. */
  10979. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_OFST 4
  10980. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LEN 8
  10981. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_OFST 4
  10982. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_LEN 4
  10983. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_LBN 32
  10984. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_LO_WIDTH 32
  10985. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_OFST 8
  10986. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_LEN 4
  10987. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_LBN 64
  10988. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BUFF_ADDR_HI_WIDTH 32
  10989. /* Must be a power of 2 */
  10990. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_OFST 12
  10991. #define MC_CMD_PROXY_CONFIGURE_IN_STATUS_BLOCK_SIZE_LEN 4
  10992. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  10993. * of blocks, each of the size REPLY_BLOCK_SIZE.
  10994. */
  10995. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_OFST 16
  10996. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LEN 8
  10997. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_OFST 16
  10998. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_LEN 4
  10999. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_LBN 128
  11000. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_LO_WIDTH 32
  11001. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_OFST 20
  11002. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_LEN 4
  11003. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_LBN 160
  11004. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BUFF_ADDR_HI_WIDTH 32
  11005. /* Must be a power of 2 */
  11006. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_OFST 24
  11007. #define MC_CMD_PROXY_CONFIGURE_IN_REQUEST_BLOCK_SIZE_LEN 4
  11008. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  11009. * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if
  11010. * host intends to complete proxied operations by using MC_CMD_PROXY_CMD.
  11011. */
  11012. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_OFST 28
  11013. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LEN 8
  11014. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_OFST 28
  11015. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_LEN 4
  11016. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_LBN 224
  11017. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_LO_WIDTH 32
  11018. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_OFST 32
  11019. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_LEN 4
  11020. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_LBN 256
  11021. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BUFF_ADDR_HI_WIDTH 32
  11022. /* Must be a power of 2, or zero if this buffer is not provided */
  11023. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_OFST 36
  11024. #define MC_CMD_PROXY_CONFIGURE_IN_REPLY_BLOCK_SIZE_LEN 4
  11025. /* Applies to all three buffers */
  11026. #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_OFST 40
  11027. #define MC_CMD_PROXY_CONFIGURE_IN_NUM_BLOCKS_LEN 4
  11028. /* A bit mask defining which MCDI operations may be proxied */
  11029. #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_OFST 44
  11030. #define MC_CMD_PROXY_CONFIGURE_IN_ALLOWED_MCDI_MASK_LEN 64
  11031. /* MC_CMD_PROXY_CONFIGURE_EXT_IN msgrequest */
  11032. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_LEN 112
  11033. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_OFST 0
  11034. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_FLAGS_LEN 4
  11035. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_OFST 0
  11036. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_LBN 0
  11037. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ENABLE_WIDTH 1
  11038. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  11039. * of blocks, each of the size REQUEST_BLOCK_SIZE.
  11040. */
  11041. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_OFST 4
  11042. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LEN 8
  11043. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_OFST 4
  11044. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_LEN 4
  11045. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_LBN 32
  11046. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_LO_WIDTH 32
  11047. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_OFST 8
  11048. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_LEN 4
  11049. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_LBN 64
  11050. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BUFF_ADDR_HI_WIDTH 32
  11051. /* Must be a power of 2 */
  11052. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_OFST 12
  11053. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_STATUS_BLOCK_SIZE_LEN 4
  11054. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  11055. * of blocks, each of the size REPLY_BLOCK_SIZE.
  11056. */
  11057. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_OFST 16
  11058. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LEN 8
  11059. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_OFST 16
  11060. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_LEN 4
  11061. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_LBN 128
  11062. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_LO_WIDTH 32
  11063. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_OFST 20
  11064. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_LEN 4
  11065. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_LBN 160
  11066. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BUFF_ADDR_HI_WIDTH 32
  11067. /* Must be a power of 2 */
  11068. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_OFST 24
  11069. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REQUEST_BLOCK_SIZE_LEN 4
  11070. /* Host provides a contiguous memory buffer that contains at least NUM_BLOCKS
  11071. * of blocks, each of the size STATUS_BLOCK_SIZE. This buffer is only needed if
  11072. * host intends to complete proxied operations by using MC_CMD_PROXY_CMD.
  11073. */
  11074. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_OFST 28
  11075. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LEN 8
  11076. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_OFST 28
  11077. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_LEN 4
  11078. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_LBN 224
  11079. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_LO_WIDTH 32
  11080. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_OFST 32
  11081. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_LEN 4
  11082. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_LBN 256
  11083. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BUFF_ADDR_HI_WIDTH 32
  11084. /* Must be a power of 2, or zero if this buffer is not provided */
  11085. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_OFST 36
  11086. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_REPLY_BLOCK_SIZE_LEN 4
  11087. /* Applies to all three buffers */
  11088. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_OFST 40
  11089. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_NUM_BLOCKS_LEN 4
  11090. /* A bit mask defining which MCDI operations may be proxied */
  11091. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_OFST 44
  11092. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_ALLOWED_MCDI_MASK_LEN 64
  11093. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_OFST 108
  11094. #define MC_CMD_PROXY_CONFIGURE_EXT_IN_RESERVED_LEN 4
  11095. /* MC_CMD_PROXY_CONFIGURE_OUT msgresponse */
  11096. #define MC_CMD_PROXY_CONFIGURE_OUT_LEN 0
  11097. /***********************************/
  11098. /* MC_CMD_PROXY_COMPLETE
  11099. * Tells FW that a requested proxy operation has either been completed (by
  11100. * using MC_CMD_PROXY_CMD) or authorized/declined. May only be sent by the
  11101. * function that enabled proxying/authorization (by using
  11102. * MC_CMD_PROXY_CONFIGURE).
  11103. */
  11104. #define MC_CMD_PROXY_COMPLETE 0x5f
  11105. #undef MC_CMD_0x5f_PRIVILEGE_CTG
  11106. #define MC_CMD_0x5f_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  11107. /* MC_CMD_PROXY_COMPLETE_IN msgrequest */
  11108. #define MC_CMD_PROXY_COMPLETE_IN_LEN 12
  11109. #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_OFST 0
  11110. #define MC_CMD_PROXY_COMPLETE_IN_BLOCK_INDEX_LEN 4
  11111. #define MC_CMD_PROXY_COMPLETE_IN_STATUS_OFST 4
  11112. #define MC_CMD_PROXY_COMPLETE_IN_STATUS_LEN 4
  11113. /* enum: The operation has been completed by using MC_CMD_PROXY_CMD, the reply
  11114. * is stored in the REPLY_BUFF.
  11115. */
  11116. #define MC_CMD_PROXY_COMPLETE_IN_COMPLETE 0x0
  11117. /* enum: The operation has been authorized. The originating function may now
  11118. * try again.
  11119. */
  11120. #define MC_CMD_PROXY_COMPLETE_IN_AUTHORIZED 0x1
  11121. /* enum: The operation has been declined. */
  11122. #define MC_CMD_PROXY_COMPLETE_IN_DECLINED 0x2
  11123. /* enum: The authorization failed because the relevant application did not
  11124. * respond in time.
  11125. */
  11126. #define MC_CMD_PROXY_COMPLETE_IN_TIMEDOUT 0x3
  11127. #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_OFST 8
  11128. #define MC_CMD_PROXY_COMPLETE_IN_HANDLE_LEN 4
  11129. /* MC_CMD_PROXY_COMPLETE_OUT msgresponse */
  11130. #define MC_CMD_PROXY_COMPLETE_OUT_LEN 0
  11131. /***********************************/
  11132. /* MC_CMD_ALLOC_BUFTBL_CHUNK
  11133. * Allocate a set of buffer table entries using the specified owner ID. This
  11134. * operation allocates the required buffer table entries (and fails if it
  11135. * cannot do so). The buffer table entries will initially be zeroed.
  11136. */
  11137. #define MC_CMD_ALLOC_BUFTBL_CHUNK 0x87
  11138. #undef MC_CMD_0x87_PRIVILEGE_CTG
  11139. #define MC_CMD_0x87_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  11140. /* MC_CMD_ALLOC_BUFTBL_CHUNK_IN msgrequest */
  11141. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_LEN 8
  11142. /* Owner ID to use */
  11143. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_OFST 0
  11144. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_OWNER_LEN 4
  11145. /* Size of buffer table pages to use, in bytes (note that only a few values are
  11146. * legal on any specific hardware).
  11147. */
  11148. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_OFST 4
  11149. #define MC_CMD_ALLOC_BUFTBL_CHUNK_IN_PAGE_SIZE_LEN 4
  11150. /* MC_CMD_ALLOC_BUFTBL_CHUNK_OUT msgresponse */
  11151. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_LEN 12
  11152. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_OFST 0
  11153. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_HANDLE_LEN 4
  11154. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_OFST 4
  11155. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_NUMENTRIES_LEN 4
  11156. /* Buffer table IDs for use in DMA descriptors. */
  11157. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_OFST 8
  11158. #define MC_CMD_ALLOC_BUFTBL_CHUNK_OUT_ID_LEN 4
  11159. /***********************************/
  11160. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES
  11161. * Reprogram a set of buffer table entries in the specified chunk.
  11162. */
  11163. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES 0x88
  11164. #undef MC_CMD_0x88_PRIVILEGE_CTG
  11165. #define MC_CMD_0x88_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  11166. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN msgrequest */
  11167. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMIN 20
  11168. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX 268
  11169. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LENMAX_MCDI2 268
  11170. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_LEN(num) (12+8*(num))
  11171. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_NUM(len) (((len)-12)/8)
  11172. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_OFST 0
  11173. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_HANDLE_LEN 4
  11174. /* ID */
  11175. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_OFST 4
  11176. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4
  11177. /* Num entries */
  11178. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 8
  11179. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4
  11180. /* Buffer table entry address */
  11181. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_OFST 12
  11182. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LEN 8
  11183. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_OFST 12
  11184. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_LEN 4
  11185. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_LBN 96
  11186. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_LO_WIDTH 32
  11187. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_OFST 16
  11188. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_LEN 4
  11189. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_LBN 128
  11190. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_HI_WIDTH 32
  11191. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MINNUM 1
  11192. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM 32
  11193. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_IN_ENTRY_MAXNUM_MCDI2 32
  11194. /* MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT msgresponse */
  11195. #define MC_CMD_PROGRAM_BUFTBL_ENTRIES_OUT_LEN 0
  11196. /***********************************/
  11197. /* MC_CMD_FREE_BUFTBL_CHUNK
  11198. */
  11199. #define MC_CMD_FREE_BUFTBL_CHUNK 0x89
  11200. #undef MC_CMD_0x89_PRIVILEGE_CTG
  11201. #define MC_CMD_0x89_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  11202. /* MC_CMD_FREE_BUFTBL_CHUNK_IN msgrequest */
  11203. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_LEN 4
  11204. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_OFST 0
  11205. #define MC_CMD_FREE_BUFTBL_CHUNK_IN_HANDLE_LEN 4
  11206. /* MC_CMD_FREE_BUFTBL_CHUNK_OUT msgresponse */
  11207. #define MC_CMD_FREE_BUFTBL_CHUNK_OUT_LEN 0
  11208. /***********************************/
  11209. /* MC_CMD_FILTER_OP
  11210. * Multiplexed MCDI call for filter operations
  11211. */
  11212. #define MC_CMD_FILTER_OP 0x8a
  11213. #undef MC_CMD_0x8a_PRIVILEGE_CTG
  11214. #define MC_CMD_0x8a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  11215. /* MC_CMD_FILTER_OP_IN msgrequest */
  11216. #define MC_CMD_FILTER_OP_IN_LEN 108
  11217. /* identifies the type of operation requested */
  11218. #define MC_CMD_FILTER_OP_IN_OP_OFST 0
  11219. #define MC_CMD_FILTER_OP_IN_OP_LEN 4
  11220. /* enum: single-recipient filter insert */
  11221. #define MC_CMD_FILTER_OP_IN_OP_INSERT 0x0
  11222. /* enum: single-recipient filter remove */
  11223. #define MC_CMD_FILTER_OP_IN_OP_REMOVE 0x1
  11224. /* enum: multi-recipient filter subscribe */
  11225. #define MC_CMD_FILTER_OP_IN_OP_SUBSCRIBE 0x2
  11226. /* enum: multi-recipient filter unsubscribe */
  11227. #define MC_CMD_FILTER_OP_IN_OP_UNSUBSCRIBE 0x3
  11228. /* enum: replace one recipient with another (warning - the filter handle may
  11229. * change)
  11230. */
  11231. #define MC_CMD_FILTER_OP_IN_OP_REPLACE 0x4
  11232. /* filter handle (for remove / unsubscribe operations) */
  11233. #define MC_CMD_FILTER_OP_IN_HANDLE_OFST 4
  11234. #define MC_CMD_FILTER_OP_IN_HANDLE_LEN 8
  11235. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_OFST 4
  11236. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_LEN 4
  11237. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_LBN 32
  11238. #define MC_CMD_FILTER_OP_IN_HANDLE_LO_WIDTH 32
  11239. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_OFST 8
  11240. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_LEN 4
  11241. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_LBN 64
  11242. #define MC_CMD_FILTER_OP_IN_HANDLE_HI_WIDTH 32
  11243. /* The port ID associated with the v-adaptor which should contain this filter.
  11244. */
  11245. #define MC_CMD_FILTER_OP_IN_PORT_ID_OFST 12
  11246. #define MC_CMD_FILTER_OP_IN_PORT_ID_LEN 4
  11247. /* fields to include in match criteria */
  11248. #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_OFST 16
  11249. #define MC_CMD_FILTER_OP_IN_MATCH_FIELDS_LEN 4
  11250. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_OFST 16
  11251. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_LBN 0
  11252. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_IP_WIDTH 1
  11253. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_OFST 16
  11254. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_LBN 1
  11255. #define MC_CMD_FILTER_OP_IN_MATCH_DST_IP_WIDTH 1
  11256. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_OFST 16
  11257. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_LBN 2
  11258. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_MAC_WIDTH 1
  11259. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_OFST 16
  11260. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_LBN 3
  11261. #define MC_CMD_FILTER_OP_IN_MATCH_SRC_PORT_WIDTH 1
  11262. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_OFST 16
  11263. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_LBN 4
  11264. #define MC_CMD_FILTER_OP_IN_MATCH_DST_MAC_WIDTH 1
  11265. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_OFST 16
  11266. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_LBN 5
  11267. #define MC_CMD_FILTER_OP_IN_MATCH_DST_PORT_WIDTH 1
  11268. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_OFST 16
  11269. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_LBN 6
  11270. #define MC_CMD_FILTER_OP_IN_MATCH_ETHER_TYPE_WIDTH 1
  11271. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_OFST 16
  11272. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_LBN 7
  11273. #define MC_CMD_FILTER_OP_IN_MATCH_INNER_VLAN_WIDTH 1
  11274. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_OFST 16
  11275. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_LBN 8
  11276. #define MC_CMD_FILTER_OP_IN_MATCH_OUTER_VLAN_WIDTH 1
  11277. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_OFST 16
  11278. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_LBN 9
  11279. #define MC_CMD_FILTER_OP_IN_MATCH_IP_PROTO_WIDTH 1
  11280. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_OFST 16
  11281. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_LBN 10
  11282. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF0_WIDTH 1
  11283. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_OFST 16
  11284. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_LBN 11
  11285. #define MC_CMD_FILTER_OP_IN_MATCH_FWDEF1_WIDTH 1
  11286. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16
  11287. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29
  11288. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1
  11289. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16
  11290. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  11291. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  11292. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16
  11293. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  11294. #define MC_CMD_FILTER_OP_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  11295. /* receive destination */
  11296. #define MC_CMD_FILTER_OP_IN_RX_DEST_OFST 20
  11297. #define MC_CMD_FILTER_OP_IN_RX_DEST_LEN 4
  11298. /* enum: drop packets */
  11299. #define MC_CMD_FILTER_OP_IN_RX_DEST_DROP 0x0
  11300. /* enum: receive to host */
  11301. #define MC_CMD_FILTER_OP_IN_RX_DEST_HOST 0x1
  11302. /* enum: receive to MC */
  11303. #define MC_CMD_FILTER_OP_IN_RX_DEST_MC 0x2
  11304. /* enum: loop back to TXDP 0 */
  11305. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX0 0x3
  11306. /* enum: loop back to TXDP 1 */
  11307. #define MC_CMD_FILTER_OP_IN_RX_DEST_TX1 0x4
  11308. /* receive queue handle (for multiple queue modes, this is the base queue) */
  11309. #define MC_CMD_FILTER_OP_IN_RX_QUEUE_OFST 24
  11310. #define MC_CMD_FILTER_OP_IN_RX_QUEUE_LEN 4
  11311. /* receive mode */
  11312. #define MC_CMD_FILTER_OP_IN_RX_MODE_OFST 28
  11313. #define MC_CMD_FILTER_OP_IN_RX_MODE_LEN 4
  11314. /* enum: receive to just the specified queue */
  11315. #define MC_CMD_FILTER_OP_IN_RX_MODE_SIMPLE 0x0
  11316. /* enum: receive to multiple queues using RSS context */
  11317. #define MC_CMD_FILTER_OP_IN_RX_MODE_RSS 0x1
  11318. /* enum: receive to multiple queues using .1p mapping */
  11319. #define MC_CMD_FILTER_OP_IN_RX_MODE_DOT1P_MAPPING 0x2
  11320. /* enum: install a filter entry that will never match; for test purposes only
  11321. */
  11322. #define MC_CMD_FILTER_OP_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  11323. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  11324. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  11325. * MC_CMD_DOT1P_MAPPING_ALLOC.
  11326. */
  11327. #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_OFST 32
  11328. #define MC_CMD_FILTER_OP_IN_RX_CONTEXT_LEN 4
  11329. /* transmit domain (reserved; set to 0) */
  11330. #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_OFST 36
  11331. #define MC_CMD_FILTER_OP_IN_TX_DOMAIN_LEN 4
  11332. /* transmit destination (either set the MAC and/or PM bits for explicit
  11333. * control, or set this field to TX_DEST_DEFAULT for sensible default
  11334. * behaviour)
  11335. */
  11336. #define MC_CMD_FILTER_OP_IN_TX_DEST_OFST 40
  11337. #define MC_CMD_FILTER_OP_IN_TX_DEST_LEN 4
  11338. /* enum: request default behaviour (based on filter type) */
  11339. #define MC_CMD_FILTER_OP_IN_TX_DEST_DEFAULT 0xffffffff
  11340. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_OFST 40
  11341. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_LBN 0
  11342. #define MC_CMD_FILTER_OP_IN_TX_DEST_MAC_WIDTH 1
  11343. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_OFST 40
  11344. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_LBN 1
  11345. #define MC_CMD_FILTER_OP_IN_TX_DEST_PM_WIDTH 1
  11346. /* source MAC address to match (as bytes in network order) */
  11347. #define MC_CMD_FILTER_OP_IN_SRC_MAC_OFST 44
  11348. #define MC_CMD_FILTER_OP_IN_SRC_MAC_LEN 6
  11349. /* source port to match (as bytes in network order) */
  11350. #define MC_CMD_FILTER_OP_IN_SRC_PORT_OFST 50
  11351. #define MC_CMD_FILTER_OP_IN_SRC_PORT_LEN 2
  11352. /* destination MAC address to match (as bytes in network order) */
  11353. #define MC_CMD_FILTER_OP_IN_DST_MAC_OFST 52
  11354. #define MC_CMD_FILTER_OP_IN_DST_MAC_LEN 6
  11355. /* destination port to match (as bytes in network order) */
  11356. #define MC_CMD_FILTER_OP_IN_DST_PORT_OFST 58
  11357. #define MC_CMD_FILTER_OP_IN_DST_PORT_LEN 2
  11358. /* Ethernet type to match (as bytes in network order) */
  11359. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_OFST 60
  11360. #define MC_CMD_FILTER_OP_IN_ETHER_TYPE_LEN 2
  11361. /* Inner VLAN tag to match (as bytes in network order) */
  11362. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_OFST 62
  11363. #define MC_CMD_FILTER_OP_IN_INNER_VLAN_LEN 2
  11364. /* Outer VLAN tag to match (as bytes in network order) */
  11365. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_OFST 64
  11366. #define MC_CMD_FILTER_OP_IN_OUTER_VLAN_LEN 2
  11367. /* IP protocol to match (in low byte; set high byte to 0) */
  11368. #define MC_CMD_FILTER_OP_IN_IP_PROTO_OFST 66
  11369. #define MC_CMD_FILTER_OP_IN_IP_PROTO_LEN 2
  11370. /* Firmware defined register 0 to match (reserved; set to 0) */
  11371. #define MC_CMD_FILTER_OP_IN_FWDEF0_OFST 68
  11372. #define MC_CMD_FILTER_OP_IN_FWDEF0_LEN 4
  11373. /* Firmware defined register 1 to match (reserved; set to 0) */
  11374. #define MC_CMD_FILTER_OP_IN_FWDEF1_OFST 72
  11375. #define MC_CMD_FILTER_OP_IN_FWDEF1_LEN 4
  11376. /* source IP address to match (as bytes in network order; set last 12 bytes to
  11377. * 0 for IPv4 address)
  11378. */
  11379. #define MC_CMD_FILTER_OP_IN_SRC_IP_OFST 76
  11380. #define MC_CMD_FILTER_OP_IN_SRC_IP_LEN 16
  11381. /* destination IP address to match (as bytes in network order; set last 12
  11382. * bytes to 0 for IPv4 address)
  11383. */
  11384. #define MC_CMD_FILTER_OP_IN_DST_IP_OFST 92
  11385. #define MC_CMD_FILTER_OP_IN_DST_IP_LEN 16
  11386. /* MC_CMD_FILTER_OP_EXT_IN msgrequest: Extension to MC_CMD_FILTER_OP_IN to
  11387. * include handling of VXLAN/NVGRE encapsulated frame filtering (which is
  11388. * supported on Medford only).
  11389. */
  11390. #define MC_CMD_FILTER_OP_EXT_IN_LEN 172
  11391. /* identifies the type of operation requested */
  11392. #define MC_CMD_FILTER_OP_EXT_IN_OP_OFST 0
  11393. #define MC_CMD_FILTER_OP_EXT_IN_OP_LEN 4
  11394. /* Enum values, see field(s): */
  11395. /* MC_CMD_FILTER_OP_IN/OP */
  11396. /* filter handle (for remove / unsubscribe operations) */
  11397. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_OFST 4
  11398. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LEN 8
  11399. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_OFST 4
  11400. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_LEN 4
  11401. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_LBN 32
  11402. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_LO_WIDTH 32
  11403. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_OFST 8
  11404. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_LEN 4
  11405. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_LBN 64
  11406. #define MC_CMD_FILTER_OP_EXT_IN_HANDLE_HI_WIDTH 32
  11407. /* The port ID associated with the v-adaptor which should contain this filter.
  11408. */
  11409. #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_OFST 12
  11410. #define MC_CMD_FILTER_OP_EXT_IN_PORT_ID_LEN 4
  11411. /* fields to include in match criteria */
  11412. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_OFST 16
  11413. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FIELDS_LEN 4
  11414. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_OFST 16
  11415. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_LBN 0
  11416. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_IP_WIDTH 1
  11417. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_OFST 16
  11418. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_LBN 1
  11419. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_IP_WIDTH 1
  11420. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_OFST 16
  11421. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_LBN 2
  11422. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_MAC_WIDTH 1
  11423. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_OFST 16
  11424. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_LBN 3
  11425. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_SRC_PORT_WIDTH 1
  11426. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_OFST 16
  11427. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_LBN 4
  11428. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_MAC_WIDTH 1
  11429. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_OFST 16
  11430. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_LBN 5
  11431. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_DST_PORT_WIDTH 1
  11432. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_OFST 16
  11433. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_LBN 6
  11434. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_ETHER_TYPE_WIDTH 1
  11435. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_OFST 16
  11436. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_LBN 7
  11437. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_INNER_VLAN_WIDTH 1
  11438. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_OFST 16
  11439. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_LBN 8
  11440. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_OUTER_VLAN_WIDTH 1
  11441. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_OFST 16
  11442. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_LBN 9
  11443. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IP_PROTO_WIDTH 1
  11444. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_OFST 16
  11445. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_LBN 10
  11446. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_FWDEF0_WIDTH 1
  11447. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_OFST 16
  11448. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_LBN 11
  11449. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_VNI_OR_VSID_WIDTH 1
  11450. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_OFST 16
  11451. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_LBN 12
  11452. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_IP_WIDTH 1
  11453. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_OFST 16
  11454. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_LBN 13
  11455. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_IP_WIDTH 1
  11456. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_OFST 16
  11457. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_LBN 14
  11458. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_MAC_WIDTH 1
  11459. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_OFST 16
  11460. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_LBN 15
  11461. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_SRC_PORT_WIDTH 1
  11462. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_OFST 16
  11463. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_LBN 16
  11464. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_MAC_WIDTH 1
  11465. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_OFST 16
  11466. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_LBN 17
  11467. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_DST_PORT_WIDTH 1
  11468. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_OFST 16
  11469. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_LBN 18
  11470. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1
  11471. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_OFST 16
  11472. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_LBN 19
  11473. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1
  11474. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_OFST 16
  11475. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_LBN 20
  11476. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1
  11477. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_OFST 16
  11478. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_LBN 21
  11479. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_IP_PROTO_WIDTH 1
  11480. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_OFST 16
  11481. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_LBN 22
  11482. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF0_WIDTH 1
  11483. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_OFST 16
  11484. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_LBN 23
  11485. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_FWDEF1_WIDTH 1
  11486. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_OFST 16
  11487. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24
  11488. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1
  11489. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_OFST 16
  11490. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25
  11491. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1
  11492. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16
  11493. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29
  11494. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1
  11495. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16
  11496. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  11497. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  11498. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16
  11499. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  11500. #define MC_CMD_FILTER_OP_EXT_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  11501. /* receive destination */
  11502. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_OFST 20
  11503. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_LEN 4
  11504. /* enum: drop packets */
  11505. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_DROP 0x0
  11506. /* enum: receive to host */
  11507. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_HOST 0x1
  11508. /* enum: receive to MC */
  11509. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_MC 0x2
  11510. /* enum: loop back to TXDP 0 */
  11511. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX0 0x3
  11512. /* enum: loop back to TXDP 1 */
  11513. #define MC_CMD_FILTER_OP_EXT_IN_RX_DEST_TX1 0x4
  11514. /* receive queue handle (for multiple queue modes, this is the base queue) */
  11515. #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_OFST 24
  11516. #define MC_CMD_FILTER_OP_EXT_IN_RX_QUEUE_LEN 4
  11517. /* receive mode */
  11518. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_OFST 28
  11519. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_LEN 4
  11520. /* enum: receive to just the specified queue */
  11521. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_SIMPLE 0x0
  11522. /* enum: receive to multiple queues using RSS context */
  11523. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_RSS 0x1
  11524. /* enum: receive to multiple queues using .1p mapping */
  11525. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_DOT1P_MAPPING 0x2
  11526. /* enum: install a filter entry that will never match; for test purposes only
  11527. */
  11528. #define MC_CMD_FILTER_OP_EXT_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  11529. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  11530. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  11531. * MC_CMD_DOT1P_MAPPING_ALLOC.
  11532. */
  11533. #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_OFST 32
  11534. #define MC_CMD_FILTER_OP_EXT_IN_RX_CONTEXT_LEN 4
  11535. /* transmit domain (reserved; set to 0) */
  11536. #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_OFST 36
  11537. #define MC_CMD_FILTER_OP_EXT_IN_TX_DOMAIN_LEN 4
  11538. /* transmit destination (either set the MAC and/or PM bits for explicit
  11539. * control, or set this field to TX_DEST_DEFAULT for sensible default
  11540. * behaviour)
  11541. */
  11542. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_OFST 40
  11543. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_LEN 4
  11544. /* enum: request default behaviour (based on filter type) */
  11545. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_DEFAULT 0xffffffff
  11546. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_OFST 40
  11547. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_LBN 0
  11548. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_MAC_WIDTH 1
  11549. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_OFST 40
  11550. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_LBN 1
  11551. #define MC_CMD_FILTER_OP_EXT_IN_TX_DEST_PM_WIDTH 1
  11552. /* source MAC address to match (as bytes in network order) */
  11553. #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_OFST 44
  11554. #define MC_CMD_FILTER_OP_EXT_IN_SRC_MAC_LEN 6
  11555. /* source port to match (as bytes in network order) */
  11556. #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_OFST 50
  11557. #define MC_CMD_FILTER_OP_EXT_IN_SRC_PORT_LEN 2
  11558. /* destination MAC address to match (as bytes in network order) */
  11559. #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_OFST 52
  11560. #define MC_CMD_FILTER_OP_EXT_IN_DST_MAC_LEN 6
  11561. /* destination port to match (as bytes in network order) */
  11562. #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_OFST 58
  11563. #define MC_CMD_FILTER_OP_EXT_IN_DST_PORT_LEN 2
  11564. /* Ethernet type to match (as bytes in network order) */
  11565. #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_OFST 60
  11566. #define MC_CMD_FILTER_OP_EXT_IN_ETHER_TYPE_LEN 2
  11567. /* Inner VLAN tag to match (as bytes in network order) */
  11568. #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_OFST 62
  11569. #define MC_CMD_FILTER_OP_EXT_IN_INNER_VLAN_LEN 2
  11570. /* Outer VLAN tag to match (as bytes in network order) */
  11571. #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_OFST 64
  11572. #define MC_CMD_FILTER_OP_EXT_IN_OUTER_VLAN_LEN 2
  11573. /* IP protocol to match (in low byte; set high byte to 0) */
  11574. #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_OFST 66
  11575. #define MC_CMD_FILTER_OP_EXT_IN_IP_PROTO_LEN 2
  11576. /* Firmware defined register 0 to match (reserved; set to 0) */
  11577. #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_OFST 68
  11578. #define MC_CMD_FILTER_OP_EXT_IN_FWDEF0_LEN 4
  11579. /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP
  11580. * protocol is GRE) to match (as bytes in network order; set last byte to 0 for
  11581. * VXLAN/NVGRE, or 1 for Geneve)
  11582. */
  11583. #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_OFST 72
  11584. #define MC_CMD_FILTER_OP_EXT_IN_VNI_OR_VSID_LEN 4
  11585. #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_OFST 72
  11586. #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_LBN 0
  11587. #define MC_CMD_FILTER_OP_EXT_IN_VNI_VALUE_WIDTH 24
  11588. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_OFST 72
  11589. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_LBN 24
  11590. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_WIDTH 8
  11591. /* enum: Match VXLAN traffic with this VNI */
  11592. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_VXLAN 0x0
  11593. /* enum: Match Geneve traffic with this VNI */
  11594. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_GENEVE 0x1
  11595. /* enum: Reserved for experimental development use */
  11596. #define MC_CMD_FILTER_OP_EXT_IN_VNI_TYPE_EXPERIMENTAL 0xfe
  11597. #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_OFST 72
  11598. #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_LBN 0
  11599. #define MC_CMD_FILTER_OP_EXT_IN_VSID_VALUE_WIDTH 24
  11600. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_OFST 72
  11601. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_LBN 24
  11602. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_WIDTH 8
  11603. /* enum: Match NVGRE traffic with this VSID */
  11604. #define MC_CMD_FILTER_OP_EXT_IN_VSID_TYPE_NVGRE 0x0
  11605. /* source IP address to match (as bytes in network order; set last 12 bytes to
  11606. * 0 for IPv4 address)
  11607. */
  11608. #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_OFST 76
  11609. #define MC_CMD_FILTER_OP_EXT_IN_SRC_IP_LEN 16
  11610. /* destination IP address to match (as bytes in network order; set last 12
  11611. * bytes to 0 for IPv4 address)
  11612. */
  11613. #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_OFST 92
  11614. #define MC_CMD_FILTER_OP_EXT_IN_DST_IP_LEN 16
  11615. /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network
  11616. * order)
  11617. */
  11618. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_OFST 108
  11619. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_MAC_LEN 6
  11620. /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */
  11621. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_OFST 114
  11622. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_PORT_LEN 2
  11623. /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in
  11624. * network order)
  11625. */
  11626. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_OFST 116
  11627. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_MAC_LEN 6
  11628. /* VXLAN/NVGRE inner frame destination port to match (as bytes in network
  11629. * order)
  11630. */
  11631. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_OFST 122
  11632. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_PORT_LEN 2
  11633. /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order)
  11634. */
  11635. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_OFST 124
  11636. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_ETHER_TYPE_LEN 2
  11637. /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order)
  11638. */
  11639. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_OFST 126
  11640. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_INNER_VLAN_LEN 2
  11641. /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order)
  11642. */
  11643. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_OFST 128
  11644. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_OUTER_VLAN_LEN 2
  11645. /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to
  11646. * 0)
  11647. */
  11648. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_OFST 130
  11649. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_IP_PROTO_LEN 2
  11650. /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set
  11651. * to 0)
  11652. */
  11653. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_OFST 132
  11654. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF0_LEN 4
  11655. /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set
  11656. * to 0)
  11657. */
  11658. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_OFST 136
  11659. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_FWDEF1_LEN 4
  11660. /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network
  11661. * order; set last 12 bytes to 0 for IPv4 address)
  11662. */
  11663. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_OFST 140
  11664. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_SRC_IP_LEN 16
  11665. /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network
  11666. * order; set last 12 bytes to 0 for IPv4 address)
  11667. */
  11668. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_OFST 156
  11669. #define MC_CMD_FILTER_OP_EXT_IN_IFRM_DST_IP_LEN 16
  11670. /* MC_CMD_FILTER_OP_V3_IN msgrequest: FILTER_OP extension to support additional
  11671. * filter actions for EF100. Some of these actions are also supported on EF10,
  11672. * for Intel's DPDK (Data Plane Development Kit, dpdk.org) via its rte_flow
  11673. * API. In the latter case, this extension is only useful with the sfc_efx
  11674. * driver included as part of DPDK, used in conjunction with the dpdk datapath
  11675. * firmware variant.
  11676. */
  11677. #define MC_CMD_FILTER_OP_V3_IN_LEN 180
  11678. /* identifies the type of operation requested */
  11679. #define MC_CMD_FILTER_OP_V3_IN_OP_OFST 0
  11680. #define MC_CMD_FILTER_OP_V3_IN_OP_LEN 4
  11681. /* Enum values, see field(s): */
  11682. /* MC_CMD_FILTER_OP_IN/OP */
  11683. /* filter handle (for remove / unsubscribe operations) */
  11684. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_OFST 4
  11685. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LEN 8
  11686. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_OFST 4
  11687. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_LEN 4
  11688. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_LBN 32
  11689. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_LO_WIDTH 32
  11690. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_OFST 8
  11691. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_LEN 4
  11692. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_LBN 64
  11693. #define MC_CMD_FILTER_OP_V3_IN_HANDLE_HI_WIDTH 32
  11694. /* The port ID associated with the v-adaptor which should contain this filter.
  11695. */
  11696. #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_OFST 12
  11697. #define MC_CMD_FILTER_OP_V3_IN_PORT_ID_LEN 4
  11698. /* fields to include in match criteria */
  11699. #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_OFST 16
  11700. #define MC_CMD_FILTER_OP_V3_IN_MATCH_FIELDS_LEN 4
  11701. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_OFST 16
  11702. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_LBN 0
  11703. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_IP_WIDTH 1
  11704. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_OFST 16
  11705. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_LBN 1
  11706. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_IP_WIDTH 1
  11707. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_OFST 16
  11708. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_LBN 2
  11709. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_MAC_WIDTH 1
  11710. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_OFST 16
  11711. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_LBN 3
  11712. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SRC_PORT_WIDTH 1
  11713. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_OFST 16
  11714. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_LBN 4
  11715. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_MAC_WIDTH 1
  11716. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_OFST 16
  11717. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_LBN 5
  11718. #define MC_CMD_FILTER_OP_V3_IN_MATCH_DST_PORT_WIDTH 1
  11719. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_OFST 16
  11720. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_LBN 6
  11721. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ETHER_TYPE_WIDTH 1
  11722. #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_OFST 16
  11723. #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_LBN 7
  11724. #define MC_CMD_FILTER_OP_V3_IN_MATCH_INNER_VLAN_WIDTH 1
  11725. #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_OFST 16
  11726. #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_LBN 8
  11727. #define MC_CMD_FILTER_OP_V3_IN_MATCH_OUTER_VLAN_WIDTH 1
  11728. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_OFST 16
  11729. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_LBN 9
  11730. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IP_PROTO_WIDTH 1
  11731. #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_OFST 16
  11732. #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_LBN 10
  11733. #define MC_CMD_FILTER_OP_V3_IN_MATCH_FWDEF0_WIDTH 1
  11734. #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_OFST 16
  11735. #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_LBN 11
  11736. #define MC_CMD_FILTER_OP_V3_IN_MATCH_VNI_OR_VSID_WIDTH 1
  11737. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_OFST 16
  11738. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_LBN 12
  11739. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_IP_WIDTH 1
  11740. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_OFST 16
  11741. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_LBN 13
  11742. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_IP_WIDTH 1
  11743. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_OFST 16
  11744. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_LBN 14
  11745. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_MAC_WIDTH 1
  11746. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_OFST 16
  11747. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_LBN 15
  11748. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_SRC_PORT_WIDTH 1
  11749. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_OFST 16
  11750. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_LBN 16
  11751. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_MAC_WIDTH 1
  11752. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_OFST 16
  11753. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_LBN 17
  11754. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_DST_PORT_WIDTH 1
  11755. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_OFST 16
  11756. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_LBN 18
  11757. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_ETHER_TYPE_WIDTH 1
  11758. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_OFST 16
  11759. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_LBN 19
  11760. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_INNER_VLAN_WIDTH 1
  11761. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_OFST 16
  11762. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_LBN 20
  11763. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_OUTER_VLAN_WIDTH 1
  11764. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_OFST 16
  11765. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_LBN 21
  11766. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_IP_PROTO_WIDTH 1
  11767. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_OFST 16
  11768. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_LBN 22
  11769. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF0_WIDTH 1
  11770. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_OFST 16
  11771. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_LBN 23
  11772. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_FWDEF1_WIDTH 1
  11773. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_OFST 16
  11774. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_LBN 24
  11775. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_MCAST_DST_WIDTH 1
  11776. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_OFST 16
  11777. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_LBN 25
  11778. #define MC_CMD_FILTER_OP_V3_IN_MATCH_IFRM_UNKNOWN_UCAST_DST_WIDTH 1
  11779. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_OFST 16
  11780. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_LBN 29
  11781. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_IPV4_MCAST_DST_WIDTH 1
  11782. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_OFST 16
  11783. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_LBN 30
  11784. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_MCAST_DST_WIDTH 1
  11785. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_OFST 16
  11786. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_LBN 31
  11787. #define MC_CMD_FILTER_OP_V3_IN_MATCH_UNKNOWN_UCAST_DST_WIDTH 1
  11788. /* receive destination */
  11789. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_OFST 20
  11790. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_LEN 4
  11791. /* enum: drop packets */
  11792. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_DROP 0x0
  11793. /* enum: receive to host */
  11794. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_HOST 0x1
  11795. /* enum: receive to MC */
  11796. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_MC 0x2
  11797. /* enum: loop back to TXDP 0 */
  11798. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX0 0x3
  11799. /* enum: loop back to TXDP 1 */
  11800. #define MC_CMD_FILTER_OP_V3_IN_RX_DEST_TX1 0x4
  11801. /* receive queue handle (for multiple queue modes, this is the base queue) */
  11802. #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_OFST 24
  11803. #define MC_CMD_FILTER_OP_V3_IN_RX_QUEUE_LEN 4
  11804. /* receive mode */
  11805. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_OFST 28
  11806. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_LEN 4
  11807. /* enum: receive to just the specified queue */
  11808. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_SIMPLE 0x0
  11809. /* enum: receive to multiple queues using RSS context */
  11810. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_RSS 0x1
  11811. /* enum: receive to multiple queues using .1p mapping */
  11812. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_DOT1P_MAPPING 0x2
  11813. /* enum: install a filter entry that will never match; for test purposes only
  11814. */
  11815. #define MC_CMD_FILTER_OP_V3_IN_RX_MODE_TEST_NEVER_MATCH 0x80000000
  11816. /* RSS context (for RX_MODE_RSS) or .1p mapping handle (for
  11817. * RX_MODE_DOT1P_MAPPING), as returned by MC_CMD_RSS_CONTEXT_ALLOC or
  11818. * MC_CMD_DOT1P_MAPPING_ALLOC.
  11819. */
  11820. #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_OFST 32
  11821. #define MC_CMD_FILTER_OP_V3_IN_RX_CONTEXT_LEN 4
  11822. /* transmit domain (reserved; set to 0) */
  11823. #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_OFST 36
  11824. #define MC_CMD_FILTER_OP_V3_IN_TX_DOMAIN_LEN 4
  11825. /* transmit destination (either set the MAC and/or PM bits for explicit
  11826. * control, or set this field to TX_DEST_DEFAULT for sensible default
  11827. * behaviour)
  11828. */
  11829. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_OFST 40
  11830. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_LEN 4
  11831. /* enum: request default behaviour (based on filter type) */
  11832. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_DEFAULT 0xffffffff
  11833. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_OFST 40
  11834. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_LBN 0
  11835. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_MAC_WIDTH 1
  11836. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_OFST 40
  11837. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_LBN 1
  11838. #define MC_CMD_FILTER_OP_V3_IN_TX_DEST_PM_WIDTH 1
  11839. /* source MAC address to match (as bytes in network order) */
  11840. #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_OFST 44
  11841. #define MC_CMD_FILTER_OP_V3_IN_SRC_MAC_LEN 6
  11842. /* source port to match (as bytes in network order) */
  11843. #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_OFST 50
  11844. #define MC_CMD_FILTER_OP_V3_IN_SRC_PORT_LEN 2
  11845. /* destination MAC address to match (as bytes in network order) */
  11846. #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_OFST 52
  11847. #define MC_CMD_FILTER_OP_V3_IN_DST_MAC_LEN 6
  11848. /* destination port to match (as bytes in network order) */
  11849. #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_OFST 58
  11850. #define MC_CMD_FILTER_OP_V3_IN_DST_PORT_LEN 2
  11851. /* Ethernet type to match (as bytes in network order) */
  11852. #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_OFST 60
  11853. #define MC_CMD_FILTER_OP_V3_IN_ETHER_TYPE_LEN 2
  11854. /* Inner VLAN tag to match (as bytes in network order) */
  11855. #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_OFST 62
  11856. #define MC_CMD_FILTER_OP_V3_IN_INNER_VLAN_LEN 2
  11857. /* Outer VLAN tag to match (as bytes in network order) */
  11858. #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_OFST 64
  11859. #define MC_CMD_FILTER_OP_V3_IN_OUTER_VLAN_LEN 2
  11860. /* IP protocol to match (in low byte; set high byte to 0) */
  11861. #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_OFST 66
  11862. #define MC_CMD_FILTER_OP_V3_IN_IP_PROTO_LEN 2
  11863. /* Firmware defined register 0 to match (reserved; set to 0) */
  11864. #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_OFST 68
  11865. #define MC_CMD_FILTER_OP_V3_IN_FWDEF0_LEN 4
  11866. /* VNI (for VXLAN/Geneve, when IP protocol is UDP) or VSID (for NVGRE, when IP
  11867. * protocol is GRE) to match (as bytes in network order; set last byte to 0 for
  11868. * VXLAN/NVGRE, or 1 for Geneve)
  11869. */
  11870. #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_OFST 72
  11871. #define MC_CMD_FILTER_OP_V3_IN_VNI_OR_VSID_LEN 4
  11872. #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_OFST 72
  11873. #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_LBN 0
  11874. #define MC_CMD_FILTER_OP_V3_IN_VNI_VALUE_WIDTH 24
  11875. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_OFST 72
  11876. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_LBN 24
  11877. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_WIDTH 8
  11878. /* enum: Match VXLAN traffic with this VNI */
  11879. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_VXLAN 0x0
  11880. /* enum: Match Geneve traffic with this VNI */
  11881. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_GENEVE 0x1
  11882. /* enum: Reserved for experimental development use */
  11883. #define MC_CMD_FILTER_OP_V3_IN_VNI_TYPE_EXPERIMENTAL 0xfe
  11884. #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_OFST 72
  11885. #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_LBN 0
  11886. #define MC_CMD_FILTER_OP_V3_IN_VSID_VALUE_WIDTH 24
  11887. #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_OFST 72
  11888. #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_LBN 24
  11889. #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_WIDTH 8
  11890. /* enum: Match NVGRE traffic with this VSID */
  11891. #define MC_CMD_FILTER_OP_V3_IN_VSID_TYPE_NVGRE 0x0
  11892. /* source IP address to match (as bytes in network order; set last 12 bytes to
  11893. * 0 for IPv4 address)
  11894. */
  11895. #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_OFST 76
  11896. #define MC_CMD_FILTER_OP_V3_IN_SRC_IP_LEN 16
  11897. /* destination IP address to match (as bytes in network order; set last 12
  11898. * bytes to 0 for IPv4 address)
  11899. */
  11900. #define MC_CMD_FILTER_OP_V3_IN_DST_IP_OFST 92
  11901. #define MC_CMD_FILTER_OP_V3_IN_DST_IP_LEN 16
  11902. /* VXLAN/NVGRE inner frame source MAC address to match (as bytes in network
  11903. * order)
  11904. */
  11905. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_OFST 108
  11906. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_MAC_LEN 6
  11907. /* VXLAN/NVGRE inner frame source port to match (as bytes in network order) */
  11908. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_OFST 114
  11909. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_PORT_LEN 2
  11910. /* VXLAN/NVGRE inner frame destination MAC address to match (as bytes in
  11911. * network order)
  11912. */
  11913. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_OFST 116
  11914. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_MAC_LEN 6
  11915. /* VXLAN/NVGRE inner frame destination port to match (as bytes in network
  11916. * order)
  11917. */
  11918. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_OFST 122
  11919. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_PORT_LEN 2
  11920. /* VXLAN/NVGRE inner frame Ethernet type to match (as bytes in network order)
  11921. */
  11922. #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_OFST 124
  11923. #define MC_CMD_FILTER_OP_V3_IN_IFRM_ETHER_TYPE_LEN 2
  11924. /* VXLAN/NVGRE inner frame Inner VLAN tag to match (as bytes in network order)
  11925. */
  11926. #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_OFST 126
  11927. #define MC_CMD_FILTER_OP_V3_IN_IFRM_INNER_VLAN_LEN 2
  11928. /* VXLAN/NVGRE inner frame Outer VLAN tag to match (as bytes in network order)
  11929. */
  11930. #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_OFST 128
  11931. #define MC_CMD_FILTER_OP_V3_IN_IFRM_OUTER_VLAN_LEN 2
  11932. /* VXLAN/NVGRE inner frame IP protocol to match (in low byte; set high byte to
  11933. * 0)
  11934. */
  11935. #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_OFST 130
  11936. #define MC_CMD_FILTER_OP_V3_IN_IFRM_IP_PROTO_LEN 2
  11937. /* VXLAN/NVGRE inner frame Firmware defined register 0 to match (reserved; set
  11938. * to 0)
  11939. */
  11940. #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_OFST 132
  11941. #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF0_LEN 4
  11942. /* VXLAN/NVGRE inner frame Firmware defined register 1 to match (reserved; set
  11943. * to 0)
  11944. */
  11945. #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_OFST 136
  11946. #define MC_CMD_FILTER_OP_V3_IN_IFRM_FWDEF1_LEN 4
  11947. /* VXLAN/NVGRE inner frame source IP address to match (as bytes in network
  11948. * order; set last 12 bytes to 0 for IPv4 address)
  11949. */
  11950. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_OFST 140
  11951. #define MC_CMD_FILTER_OP_V3_IN_IFRM_SRC_IP_LEN 16
  11952. /* VXLAN/NVGRE inner frame destination IP address to match (as bytes in network
  11953. * order; set last 12 bytes to 0 for IPv4 address)
  11954. */
  11955. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_OFST 156
  11956. #define MC_CMD_FILTER_OP_V3_IN_IFRM_DST_IP_LEN 16
  11957. /* Flags controlling mutations of the packet and/or metadata when the filter is
  11958. * matched. The user_mark and user_flag fields' logic is as follows: if
  11959. * (req.MATCH_BITOR_FLAG == 1) user_flag = req.MATCH_SET_FLAG bit_or user_flag;
  11960. * else user_flag = req.MATCH_SET_FLAG; if (req.MATCH_SET_MARK == 0) user_mark
  11961. * = 0; else if (req.MATCH_BITOR_MARK == 1) user_mark = req.MATCH_SET_MARK
  11962. * bit_or user_mark; else user_mark = req.MATCH_SET_MARK; N.B. These flags
  11963. * overlap with the MATCH_ACTION field, which is deprecated in favour of this
  11964. * field. For the cases where these flags induce a valid encoding of the
  11965. * MATCH_ACTION field, the semantics agree.
  11966. */
  11967. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAGS_OFST 172
  11968. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAGS_LEN 4
  11969. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_OFST 172
  11970. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_LBN 0
  11971. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_FLAG_WIDTH 1
  11972. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_OFST 172
  11973. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_LBN 1
  11974. #define MC_CMD_FILTER_OP_V3_IN_MATCH_SET_MARK_WIDTH 1
  11975. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_OFST 172
  11976. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_LBN 2
  11977. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_FLAG_WIDTH 1
  11978. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_OFST 172
  11979. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_LBN 3
  11980. #define MC_CMD_FILTER_OP_V3_IN_MATCH_BITOR_MARK_WIDTH 1
  11981. #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_OFST 172
  11982. #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_LBN 4
  11983. #define MC_CMD_FILTER_OP_V3_IN_MATCH_STRIP_VLAN_WIDTH 1
  11984. /* Deprecated: the overlapping MATCH_ACTION_FLAGS field exposes all of the
  11985. * functionality of this field in an ABI-backwards-compatible manner, and
  11986. * should be used instead. Any future extensions should be made to the
  11987. * MATCH_ACTION_FLAGS field, and not to this field. Set an action for all
  11988. * packets matching this filter. The DPDK driver and (on EF10) dpdk f/w variant
  11989. * use their own specific delivery structures, which are documented in the DPDK
  11990. * Firmware Driver Interface (SF-119419-TC). Requesting anything other than
  11991. * MATCH_ACTION_NONE on an EF10 NIC running another f/w variant will cause the
  11992. * filter insertion to fail with ENOTSUP.
  11993. */
  11994. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_OFST 172
  11995. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_LEN 4
  11996. /* enum: do nothing extra */
  11997. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_NONE 0x0
  11998. /* enum: Set the match flag in the packet prefix for packets matching the
  11999. * filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to
  12000. * support the DPDK rte_flow "FLAG" action.
  12001. */
  12002. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_FLAG 0x1
  12003. /* enum: Insert MATCH_MARK_VALUE into the packet prefix for packets matching
  12004. * the filter (only with dpdk firmware, otherwise fails with ENOTSUP). Used to
  12005. * support the DPDK rte_flow "MARK" action.
  12006. */
  12007. #define MC_CMD_FILTER_OP_V3_IN_MATCH_ACTION_MARK 0x2
  12008. /* the mark value for MATCH_ACTION_MARK. Requesting a value larger than the
  12009. * maximum (obtained from MC_CMD_GET_CAPABILITIES_V5/FILTER_ACTION_MARK_MAX)
  12010. * will cause the filter insertion to fail with EINVAL.
  12011. */
  12012. #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_OFST 176
  12013. #define MC_CMD_FILTER_OP_V3_IN_MATCH_MARK_VALUE_LEN 4
  12014. /* MC_CMD_FILTER_OP_OUT msgresponse */
  12015. #define MC_CMD_FILTER_OP_OUT_LEN 12
  12016. /* identifies the type of operation requested */
  12017. #define MC_CMD_FILTER_OP_OUT_OP_OFST 0
  12018. #define MC_CMD_FILTER_OP_OUT_OP_LEN 4
  12019. /* Enum values, see field(s): */
  12020. /* MC_CMD_FILTER_OP_IN/OP */
  12021. /* Returned filter handle (for insert / subscribe operations). Note that these
  12022. * handles should be considered opaque to the host, although a value of
  12023. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  12024. */
  12025. #define MC_CMD_FILTER_OP_OUT_HANDLE_OFST 4
  12026. #define MC_CMD_FILTER_OP_OUT_HANDLE_LEN 8
  12027. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_OFST 4
  12028. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_LEN 4
  12029. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_LBN 32
  12030. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_WIDTH 32
  12031. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_OFST 8
  12032. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_LEN 4
  12033. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_LBN 64
  12034. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_WIDTH 32
  12035. /* enum: guaranteed invalid filter handle (low 32 bits) */
  12036. #define MC_CMD_FILTER_OP_OUT_HANDLE_LO_INVALID 0xffffffff
  12037. /* enum: guaranteed invalid filter handle (high 32 bits) */
  12038. #define MC_CMD_FILTER_OP_OUT_HANDLE_HI_INVALID 0xffffffff
  12039. /* MC_CMD_FILTER_OP_EXT_OUT msgresponse */
  12040. #define MC_CMD_FILTER_OP_EXT_OUT_LEN 12
  12041. /* identifies the type of operation requested */
  12042. #define MC_CMD_FILTER_OP_EXT_OUT_OP_OFST 0
  12043. #define MC_CMD_FILTER_OP_EXT_OUT_OP_LEN 4
  12044. /* Enum values, see field(s): */
  12045. /* MC_CMD_FILTER_OP_EXT_IN/OP */
  12046. /* Returned filter handle (for insert / subscribe operations). Note that these
  12047. * handles should be considered opaque to the host, although a value of
  12048. * 0xFFFFFFFF_FFFFFFFF is guaranteed never to be a valid handle.
  12049. */
  12050. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_OFST 4
  12051. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LEN 8
  12052. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_OFST 4
  12053. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_LEN 4
  12054. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_LBN 32
  12055. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_LO_WIDTH 32
  12056. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_OFST 8
  12057. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_LEN 4
  12058. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_LBN 64
  12059. #define MC_CMD_FILTER_OP_EXT_OUT_HANDLE_HI_WIDTH 32
  12060. /* Enum values, see field(s): */
  12061. /* MC_CMD_FILTER_OP_OUT/HANDLE */
  12062. /***********************************/
  12063. /* MC_CMD_GET_PARSER_DISP_INFO
  12064. * Get information related to the parser-dispatcher subsystem
  12065. */
  12066. #define MC_CMD_GET_PARSER_DISP_INFO 0xe4
  12067. #undef MC_CMD_0xe4_PRIVILEGE_CTG
  12068. #define MC_CMD_0xe4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12069. /* MC_CMD_GET_PARSER_DISP_INFO_IN msgrequest */
  12070. #define MC_CMD_GET_PARSER_DISP_INFO_IN_LEN 4
  12071. /* identifies the type of operation requested */
  12072. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_OFST 0
  12073. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_LEN 4
  12074. /* enum: read the list of supported RX filter matches */
  12075. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_RX_MATCHES 0x1
  12076. /* enum: read flags indicating restrictions on filter insertion for the calling
  12077. * client
  12078. */
  12079. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_RESTRICTIONS 0x2
  12080. /* enum: read properties relating to security rules (Medford-only; for use by
  12081. * SolarSecure apps, not directly by drivers. See SF-114946-SW.)
  12082. */
  12083. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SECURITY_RULE_INFO 0x3
  12084. /* enum: read the list of supported RX filter matches for VXLAN/NVGRE
  12085. * encapsulated frames, which follow a different match sequence to normal
  12086. * frames (Medford only)
  12087. */
  12088. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_ENCAP_RX_MATCHES 0x4
  12089. /* enum: read the list of supported matches for the encapsulation detection
  12090. * rules inserted by MC_CMD_VNIC_ENCAP_RULE_ADD. (ef100 and later)
  12091. */
  12092. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES 0x5
  12093. /* enum: read the supported encapsulation types for the VNIC */
  12094. #define MC_CMD_GET_PARSER_DISP_INFO_IN_OP_GET_SUPPORTED_VNIC_ENCAP_TYPES 0x6
  12095. /* MC_CMD_GET_PARSER_DISP_INFO_OUT msgresponse */
  12096. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMIN 8
  12097. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX 252
  12098. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LENMAX_MCDI2 1020
  12099. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_LEN(num) (8+4*(num))
  12100. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_NUM(len) (((len)-8)/4)
  12101. /* identifies the type of operation requested */
  12102. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_OFST 0
  12103. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_OP_LEN 4
  12104. /* Enum values, see field(s): */
  12105. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  12106. /* number of supported match types */
  12107. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_OFST 4
  12108. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_NUM_SUPPORTED_MATCHES_LEN 4
  12109. /* array of supported match types (valid MATCH_FIELDS values for
  12110. * MC_CMD_FILTER_OP) sorted in decreasing priority order
  12111. */
  12112. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_OFST 8
  12113. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_LEN 4
  12114. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MINNUM 0
  12115. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM 61
  12116. #define MC_CMD_GET_PARSER_DISP_INFO_OUT_SUPPORTED_MATCHES_MAXNUM_MCDI2 253
  12117. /* MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT msgresponse */
  12118. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_LEN 8
  12119. /* identifies the type of operation requested */
  12120. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_OFST 0
  12121. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_OP_LEN 4
  12122. /* Enum values, see field(s): */
  12123. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  12124. /* bitfield of filter insertion restrictions */
  12125. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_OFST 4
  12126. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_RESTRICTION_FLAGS_LEN 4
  12127. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_OFST 4
  12128. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_LBN 0
  12129. #define MC_CMD_GET_PARSER_DISP_RESTRICTIONS_OUT_DST_IP_MCAST_ONLY_WIDTH 1
  12130. /* MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT msgresponse: This response is
  12131. * returned if a MC_CMD_GET_PARSER_DISP_INFO_IN request is sent with OP value
  12132. * OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES. It contains information about the
  12133. * supported match types that can be used in the encapsulation detection rules
  12134. * inserted by MC_CMD_VNIC_ENCAP_RULE_ADD.
  12135. */
  12136. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMIN 8
  12137. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMAX 252
  12138. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LENMAX_MCDI2 1020
  12139. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_LEN(num) (8+4*(num))
  12140. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_NUM(len) (((len)-8)/4)
  12141. /* The op code OP_GET_SUPPORTED_VNIC_ENCAP_MATCHES is returned. */
  12142. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_OP_OFST 0
  12143. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_OP_LEN 4
  12144. /* Enum values, see field(s): */
  12145. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  12146. /* number of supported match types */
  12147. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_NUM_SUPPORTED_MATCHES_OFST 4
  12148. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_NUM_SUPPORTED_MATCHES_LEN 4
  12149. /* array of supported match types (valid MATCH_FLAGS values for
  12150. * MC_CMD_VNIC_ENCAP_RULE_ADD) sorted in decreasing priority order
  12151. */
  12152. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_OFST 8
  12153. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_LEN 4
  12154. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MINNUM 0
  12155. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MAXNUM 61
  12156. #define MC_CMD_GET_PARSER_DISP_VNIC_ENCAP_MATCHES_OUT_SUPPORTED_MATCHES_MAXNUM_MCDI2 253
  12157. /* MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT msgresponse: Returns
  12158. * the supported encapsulation types for the VNIC
  12159. */
  12160. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_LEN 8
  12161. /* The op code OP_GET_SUPPORTED_VNIC_ENCAP_TYPES is returned */
  12162. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_OP_OFST 0
  12163. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_OP_LEN 4
  12164. /* Enum values, see field(s): */
  12165. /* MC_CMD_GET_PARSER_DISP_INFO_IN/OP */
  12166. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPES_SUPPORTED_OFST 4
  12167. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPES_SUPPORTED_LEN 4
  12168. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_OFST 4
  12169. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_LBN 0
  12170. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_VXLAN_WIDTH 1
  12171. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_OFST 4
  12172. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_LBN 1
  12173. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_NVGRE_WIDTH 1
  12174. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_OFST 4
  12175. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_LBN 2
  12176. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_GENEVE_WIDTH 1
  12177. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_OFST 4
  12178. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_LBN 3
  12179. #define MC_CMD_GET_PARSER_DISP_SUPPORTED_VNIC_ENCAP_TYPES_OUT_ENCAP_TYPE_L2GRE_WIDTH 1
  12180. /***********************************/
  12181. /* MC_CMD_PARSER_DISP_RW
  12182. * Direct read/write of parser-dispatcher state (DICPUs and LUE) for debugging.
  12183. * Please note that this interface is only of use to debug tools which have
  12184. * knowledge of firmware and hardware data structures; nothing here is intended
  12185. * for use by normal driver code. Note that although this command is in the
  12186. * Admin privilege group, in tamperproof adapters, only read operations are
  12187. * permitted.
  12188. */
  12189. #define MC_CMD_PARSER_DISP_RW 0xe5
  12190. #undef MC_CMD_0xe5_PRIVILEGE_CTG
  12191. #define MC_CMD_0xe5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12192. /* MC_CMD_PARSER_DISP_RW_IN msgrequest */
  12193. #define MC_CMD_PARSER_DISP_RW_IN_LEN 32
  12194. /* identifies the target of the operation */
  12195. #define MC_CMD_PARSER_DISP_RW_IN_TARGET_OFST 0
  12196. #define MC_CMD_PARSER_DISP_RW_IN_TARGET_LEN 4
  12197. /* enum: RX dispatcher CPU */
  12198. #define MC_CMD_PARSER_DISP_RW_IN_RX_DICPU 0x0
  12199. /* enum: TX dispatcher CPU */
  12200. #define MC_CMD_PARSER_DISP_RW_IN_TX_DICPU 0x1
  12201. /* enum: Lookup engine (with original metadata format). Deprecated; used only
  12202. * by cmdclient as a fallback for very old Huntington firmware, and not
  12203. * supported in firmware beyond v6.4.0.1005. Use LUE_VERSIONED_METADATA
  12204. * instead.
  12205. */
  12206. #define MC_CMD_PARSER_DISP_RW_IN_LUE 0x2
  12207. /* enum: Lookup engine (with requested metadata format) */
  12208. #define MC_CMD_PARSER_DISP_RW_IN_LUE_VERSIONED_METADATA 0x3
  12209. /* enum: RX0 dispatcher CPU (alias for RX_DICPU; Medford has 2 RX DICPUs) */
  12210. #define MC_CMD_PARSER_DISP_RW_IN_RX0_DICPU 0x0
  12211. /* enum: RX1 dispatcher CPU (only valid for Medford) */
  12212. #define MC_CMD_PARSER_DISP_RW_IN_RX1_DICPU 0x4
  12213. /* enum: Miscellaneous other state (only valid for Medford) */
  12214. #define MC_CMD_PARSER_DISP_RW_IN_MISC_STATE 0x5
  12215. /* identifies the type of operation requested */
  12216. #define MC_CMD_PARSER_DISP_RW_IN_OP_OFST 4
  12217. #define MC_CMD_PARSER_DISP_RW_IN_OP_LEN 4
  12218. /* enum: Read a word of DICPU DMEM or a LUE entry */
  12219. #define MC_CMD_PARSER_DISP_RW_IN_READ 0x0
  12220. /* enum: Write a word of DICPU DMEM or a LUE entry. Not permitted on
  12221. * tamperproof adapters.
  12222. */
  12223. #define MC_CMD_PARSER_DISP_RW_IN_WRITE 0x1
  12224. /* enum: Read-modify-write a word of DICPU DMEM (not valid for LUE). Not
  12225. * permitted on tamperproof adapters.
  12226. */
  12227. #define MC_CMD_PARSER_DISP_RW_IN_RMW 0x2
  12228. /* data memory address (DICPU targets) or LUE index (LUE targets) */
  12229. #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_OFST 8
  12230. #define MC_CMD_PARSER_DISP_RW_IN_ADDRESS_LEN 4
  12231. /* selector (for MISC_STATE target) */
  12232. #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_OFST 8
  12233. #define MC_CMD_PARSER_DISP_RW_IN_SELECTOR_LEN 4
  12234. /* enum: Port to datapath mapping */
  12235. #define MC_CMD_PARSER_DISP_RW_IN_PORT_DP_MAPPING 0x1
  12236. /* value to write (for DMEM writes) */
  12237. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_OFST 12
  12238. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_WRITE_VALUE_LEN 4
  12239. /* XOR value (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  12240. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_OFST 12
  12241. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_XOR_VALUE_LEN 4
  12242. /* AND mask (for DMEM read-modify-writes: new = (old & mask) ^ value) */
  12243. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_OFST 16
  12244. #define MC_CMD_PARSER_DISP_RW_IN_DMEM_RMW_AND_MASK_LEN 4
  12245. /* metadata format (for LUE reads using LUE_VERSIONED_METADATA) */
  12246. #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_OFST 12
  12247. #define MC_CMD_PARSER_DISP_RW_IN_LUE_READ_METADATA_VERSION_LEN 4
  12248. /* value to write (for LUE writes) */
  12249. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_OFST 12
  12250. #define MC_CMD_PARSER_DISP_RW_IN_LUE_WRITE_VALUE_LEN 20
  12251. /* MC_CMD_PARSER_DISP_RW_OUT msgresponse */
  12252. #define MC_CMD_PARSER_DISP_RW_OUT_LEN 52
  12253. /* value read (for DMEM reads) */
  12254. #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_OFST 0
  12255. #define MC_CMD_PARSER_DISP_RW_OUT_DMEM_READ_VALUE_LEN 4
  12256. /* value read (for LUE reads) */
  12257. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_OFST 0
  12258. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_READ_VALUE_LEN 20
  12259. /* up to 8 32-bit words of additional soft state from the LUE manager (the
  12260. * exact content is firmware-dependent and intended only for debug use)
  12261. */
  12262. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_OFST 20
  12263. #define MC_CMD_PARSER_DISP_RW_OUT_LUE_MGR_STATE_LEN 32
  12264. /* datapath(s) used for each port (for MISC_STATE PORT_DP_MAPPING selector) */
  12265. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_OFST 0
  12266. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_LEN 4
  12267. #define MC_CMD_PARSER_DISP_RW_OUT_PORT_DP_MAPPING_NUM 4
  12268. #define MC_CMD_PARSER_DISP_RW_OUT_DP0 0x1 /* enum */
  12269. #define MC_CMD_PARSER_DISP_RW_OUT_DP1 0x2 /* enum */
  12270. /***********************************/
  12271. /* MC_CMD_GET_PF_COUNT
  12272. * Get number of PFs on the device.
  12273. */
  12274. #define MC_CMD_GET_PF_COUNT 0xb6
  12275. #undef MC_CMD_0xb6_PRIVILEGE_CTG
  12276. #define MC_CMD_0xb6_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12277. /* MC_CMD_GET_PF_COUNT_IN msgrequest */
  12278. #define MC_CMD_GET_PF_COUNT_IN_LEN 0
  12279. /* MC_CMD_GET_PF_COUNT_OUT msgresponse */
  12280. #define MC_CMD_GET_PF_COUNT_OUT_LEN 1
  12281. /* Identifies the number of PFs on the device. */
  12282. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_OFST 0
  12283. #define MC_CMD_GET_PF_COUNT_OUT_PF_COUNT_LEN 1
  12284. /***********************************/
  12285. /* MC_CMD_SET_PF_COUNT
  12286. * Set number of PFs on the device.
  12287. */
  12288. #define MC_CMD_SET_PF_COUNT 0xb7
  12289. /* MC_CMD_SET_PF_COUNT_IN msgrequest */
  12290. #define MC_CMD_SET_PF_COUNT_IN_LEN 4
  12291. /* New number of PFs on the device. */
  12292. #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_OFST 0
  12293. #define MC_CMD_SET_PF_COUNT_IN_PF_COUNT_LEN 4
  12294. /* MC_CMD_SET_PF_COUNT_OUT msgresponse */
  12295. #define MC_CMD_SET_PF_COUNT_OUT_LEN 0
  12296. /***********************************/
  12297. /* MC_CMD_GET_PORT_ASSIGNMENT
  12298. * Get port assignment for current PCI function.
  12299. */
  12300. #define MC_CMD_GET_PORT_ASSIGNMENT 0xb8
  12301. #undef MC_CMD_0xb8_PRIVILEGE_CTG
  12302. #define MC_CMD_0xb8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12303. /* MC_CMD_GET_PORT_ASSIGNMENT_IN msgrequest */
  12304. #define MC_CMD_GET_PORT_ASSIGNMENT_IN_LEN 0
  12305. /* MC_CMD_GET_PORT_ASSIGNMENT_OUT msgresponse */
  12306. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_LEN 4
  12307. /* Identifies the port assignment for this function. On EF100, it is possible
  12308. * for the function to have no network port assigned (either because it is not
  12309. * yet configured, or assigning a port to a given function personality makes no
  12310. * sense - e.g. virtio-blk), in which case the return value is NULL_PORT.
  12311. */
  12312. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_OFST 0
  12313. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_PORT_LEN 4
  12314. /* enum: Special value to indicate no port is assigned to a function. */
  12315. #define MC_CMD_GET_PORT_ASSIGNMENT_OUT_NULL_PORT 0xffffffff
  12316. /***********************************/
  12317. /* MC_CMD_SET_PORT_ASSIGNMENT
  12318. * Set port assignment for current PCI function.
  12319. */
  12320. #define MC_CMD_SET_PORT_ASSIGNMENT 0xb9
  12321. #undef MC_CMD_0xb9_PRIVILEGE_CTG
  12322. #define MC_CMD_0xb9_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12323. /* MC_CMD_SET_PORT_ASSIGNMENT_IN msgrequest */
  12324. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_LEN 4
  12325. /* Identifies the port assignment for this function. */
  12326. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_OFST 0
  12327. #define MC_CMD_SET_PORT_ASSIGNMENT_IN_PORT_LEN 4
  12328. /* MC_CMD_SET_PORT_ASSIGNMENT_OUT msgresponse */
  12329. #define MC_CMD_SET_PORT_ASSIGNMENT_OUT_LEN 0
  12330. /***********************************/
  12331. /* MC_CMD_ALLOC_VIS
  12332. * Allocate VIs for current PCI function.
  12333. */
  12334. #define MC_CMD_ALLOC_VIS 0x8b
  12335. #undef MC_CMD_0x8b_PRIVILEGE_CTG
  12336. #define MC_CMD_0x8b_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12337. /* MC_CMD_ALLOC_VIS_IN msgrequest */
  12338. #define MC_CMD_ALLOC_VIS_IN_LEN 8
  12339. /* The minimum number of VIs that is acceptable */
  12340. #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_OFST 0
  12341. #define MC_CMD_ALLOC_VIS_IN_MIN_VI_COUNT_LEN 4
  12342. /* The maximum number of VIs that would be useful */
  12343. #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_OFST 4
  12344. #define MC_CMD_ALLOC_VIS_IN_MAX_VI_COUNT_LEN 4
  12345. /* MC_CMD_ALLOC_VIS_OUT msgresponse: Huntington-compatible VI_ALLOC request.
  12346. * Use extended version in new code.
  12347. */
  12348. #define MC_CMD_ALLOC_VIS_OUT_LEN 8
  12349. /* The number of VIs allocated on this function */
  12350. #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_OFST 0
  12351. #define MC_CMD_ALLOC_VIS_OUT_VI_COUNT_LEN 4
  12352. /* The base absolute VI number allocated to this function. Required to
  12353. * correctly interpret wakeup events.
  12354. */
  12355. #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_OFST 4
  12356. #define MC_CMD_ALLOC_VIS_OUT_VI_BASE_LEN 4
  12357. /* MC_CMD_ALLOC_VIS_EXT_OUT msgresponse */
  12358. #define MC_CMD_ALLOC_VIS_EXT_OUT_LEN 12
  12359. /* The number of VIs allocated on this function */
  12360. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_OFST 0
  12361. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_COUNT_LEN 4
  12362. /* The base absolute VI number allocated to this function. Required to
  12363. * correctly interpret wakeup events.
  12364. */
  12365. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_OFST 4
  12366. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_BASE_LEN 4
  12367. /* Function's port vi_shift value (always 0 on Huntington) */
  12368. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_OFST 8
  12369. #define MC_CMD_ALLOC_VIS_EXT_OUT_VI_SHIFT_LEN 4
  12370. /***********************************/
  12371. /* MC_CMD_FREE_VIS
  12372. * Free VIs for current PCI function. Any linked PIO buffers will be unlinked,
  12373. * but not freed.
  12374. */
  12375. #define MC_CMD_FREE_VIS 0x8c
  12376. #undef MC_CMD_0x8c_PRIVILEGE_CTG
  12377. #define MC_CMD_0x8c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12378. /* MC_CMD_FREE_VIS_IN msgrequest */
  12379. #define MC_CMD_FREE_VIS_IN_LEN 0
  12380. /* MC_CMD_FREE_VIS_OUT msgresponse */
  12381. #define MC_CMD_FREE_VIS_OUT_LEN 0
  12382. /***********************************/
  12383. /* MC_CMD_GET_SRIOV_CFG
  12384. * Get SRIOV config for this PF.
  12385. */
  12386. #define MC_CMD_GET_SRIOV_CFG 0xba
  12387. #undef MC_CMD_0xba_PRIVILEGE_CTG
  12388. #define MC_CMD_0xba_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12389. /* MC_CMD_GET_SRIOV_CFG_IN msgrequest */
  12390. #define MC_CMD_GET_SRIOV_CFG_IN_LEN 0
  12391. /* MC_CMD_GET_SRIOV_CFG_OUT msgresponse */
  12392. #define MC_CMD_GET_SRIOV_CFG_OUT_LEN 20
  12393. /* Number of VFs currently enabled. */
  12394. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_OFST 0
  12395. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_CURRENT_LEN 4
  12396. /* Max number of VFs before sriov stride and offset may need to be changed. */
  12397. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_OFST 4
  12398. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_MAX_LEN 4
  12399. #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_OFST 8
  12400. #define MC_CMD_GET_SRIOV_CFG_OUT_FLAGS_LEN 4
  12401. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_OFST 8
  12402. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_LBN 0
  12403. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_ENABLED_WIDTH 1
  12404. /* RID offset of first VF from PF. */
  12405. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_OFST 12
  12406. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_OFFSET_LEN 4
  12407. /* RID offset of each subsequent VF from the previous. */
  12408. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_OFST 16
  12409. #define MC_CMD_GET_SRIOV_CFG_OUT_VF_STRIDE_LEN 4
  12410. /***********************************/
  12411. /* MC_CMD_SET_SRIOV_CFG
  12412. * Set SRIOV config for this PF.
  12413. */
  12414. #define MC_CMD_SET_SRIOV_CFG 0xbb
  12415. #undef MC_CMD_0xbb_PRIVILEGE_CTG
  12416. #define MC_CMD_0xbb_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12417. /* MC_CMD_SET_SRIOV_CFG_IN msgrequest */
  12418. #define MC_CMD_SET_SRIOV_CFG_IN_LEN 20
  12419. /* Number of VFs currently enabled. */
  12420. #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_OFST 0
  12421. #define MC_CMD_SET_SRIOV_CFG_IN_VF_CURRENT_LEN 4
  12422. /* Max number of VFs before sriov stride and offset may need to be changed. */
  12423. #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_OFST 4
  12424. #define MC_CMD_SET_SRIOV_CFG_IN_VF_MAX_LEN 4
  12425. #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_OFST 8
  12426. #define MC_CMD_SET_SRIOV_CFG_IN_FLAGS_LEN 4
  12427. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_OFST 8
  12428. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_LBN 0
  12429. #define MC_CMD_SET_SRIOV_CFG_IN_VF_ENABLED_WIDTH 1
  12430. /* RID offset of first VF from PF, or 0 for no change, or
  12431. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate an offset.
  12432. */
  12433. #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_OFST 12
  12434. #define MC_CMD_SET_SRIOV_CFG_IN_VF_OFFSET_LEN 4
  12435. /* RID offset of each subsequent VF from the previous, 0 for no change, or
  12436. * MC_CMD_RESOURCE_INSTANCE_ANY to allow the system to allocate a stride.
  12437. */
  12438. #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_OFST 16
  12439. #define MC_CMD_SET_SRIOV_CFG_IN_VF_STRIDE_LEN 4
  12440. /* MC_CMD_SET_SRIOV_CFG_OUT msgresponse */
  12441. #define MC_CMD_SET_SRIOV_CFG_OUT_LEN 0
  12442. /***********************************/
  12443. /* MC_CMD_GET_VI_ALLOC_INFO
  12444. * Get information about number of VI's and base VI number allocated to this
  12445. * function. This message is not available to dynamic clients created by
  12446. * MC_CMD_CLIENT_ALLOC.
  12447. */
  12448. #define MC_CMD_GET_VI_ALLOC_INFO 0x8d
  12449. #undef MC_CMD_0x8d_PRIVILEGE_CTG
  12450. #define MC_CMD_0x8d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12451. /* MC_CMD_GET_VI_ALLOC_INFO_IN msgrequest */
  12452. #define MC_CMD_GET_VI_ALLOC_INFO_IN_LEN 0
  12453. /* MC_CMD_GET_VI_ALLOC_INFO_OUT msgresponse */
  12454. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_LEN 12
  12455. /* The number of VIs allocated on this function */
  12456. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_OFST 0
  12457. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_COUNT_LEN 4
  12458. /* The base absolute VI number allocated to this function. Required to
  12459. * correctly interpret wakeup events.
  12460. */
  12461. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_OFST 4
  12462. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_BASE_LEN 4
  12463. /* Function's port vi_shift value (always 0 on Huntington) */
  12464. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_OFST 8
  12465. #define MC_CMD_GET_VI_ALLOC_INFO_OUT_VI_SHIFT_LEN 4
  12466. /***********************************/
  12467. /* MC_CMD_DUMP_VI_STATE
  12468. * For CmdClient use. Dump pertinent information on a specific absolute VI. The
  12469. * VI must be owned by the calling client or one of its ancestors; usership of
  12470. * the VI (as set by MC_CMD_SET_VI_USER) is not sufficient.
  12471. */
  12472. #define MC_CMD_DUMP_VI_STATE 0x8e
  12473. #undef MC_CMD_0x8e_PRIVILEGE_CTG
  12474. #define MC_CMD_0x8e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12475. /* MC_CMD_DUMP_VI_STATE_IN msgrequest */
  12476. #define MC_CMD_DUMP_VI_STATE_IN_LEN 4
  12477. /* The VI number to query. */
  12478. #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_OFST 0
  12479. #define MC_CMD_DUMP_VI_STATE_IN_VI_NUMBER_LEN 4
  12480. /* MC_CMD_DUMP_VI_STATE_OUT msgresponse */
  12481. #define MC_CMD_DUMP_VI_STATE_OUT_LEN 100
  12482. /* The PF part of the function owning this VI. */
  12483. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_OFST 0
  12484. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_PF_LEN 2
  12485. /* The VF part of the function owning this VI. */
  12486. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_OFST 2
  12487. #define MC_CMD_DUMP_VI_STATE_OUT_OWNER_VF_LEN 2
  12488. /* Base of VIs allocated to this function. */
  12489. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_OFST 4
  12490. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_BASE_LEN 2
  12491. /* Count of VIs allocated to the owner function. */
  12492. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_OFST 6
  12493. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VI_COUNT_LEN 2
  12494. /* Base interrupt vector allocated to this function. */
  12495. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_OFST 8
  12496. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_BASE_LEN 2
  12497. /* Number of interrupt vectors allocated to this function. */
  12498. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_OFST 10
  12499. #define MC_CMD_DUMP_VI_STATE_OUT_FUNC_VECTOR_COUNT_LEN 2
  12500. /* Raw evq ptr table data. */
  12501. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_OFST 12
  12502. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LEN 8
  12503. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_OFST 12
  12504. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_LEN 4
  12505. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_LBN 96
  12506. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_LO_WIDTH 32
  12507. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_OFST 16
  12508. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_LEN 4
  12509. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_LBN 128
  12510. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EVQ_PTR_RAW_HI_WIDTH 32
  12511. /* Raw evq timer table data. */
  12512. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_OFST 20
  12513. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LEN 8
  12514. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_OFST 20
  12515. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_LEN 4
  12516. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_LBN 160
  12517. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_LO_WIDTH 32
  12518. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_OFST 24
  12519. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_LEN 4
  12520. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_LBN 192
  12521. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_TIMER_RAW_HI_WIDTH 32
  12522. /* Combined metadata field. */
  12523. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_OFST 28
  12524. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_LEN 4
  12525. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_OFST 28
  12526. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_LBN 0
  12527. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_BASE_WIDTH 16
  12528. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_OFST 28
  12529. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_LBN 16
  12530. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_BUFS_NPAGES_WIDTH 8
  12531. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_OFST 28
  12532. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_LBN 24
  12533. #define MC_CMD_DUMP_VI_STATE_OUT_VI_EV_META_WKUP_REF_WIDTH 8
  12534. /* TXDPCPU raw table data for queue. */
  12535. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_OFST 32
  12536. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LEN 8
  12537. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_OFST 32
  12538. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_LEN 4
  12539. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_LBN 256
  12540. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_LO_WIDTH 32
  12541. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_OFST 36
  12542. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_LEN 4
  12543. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_LBN 288
  12544. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_0_HI_WIDTH 32
  12545. /* TXDPCPU raw table data for queue. */
  12546. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_OFST 40
  12547. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LEN 8
  12548. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_OFST 40
  12549. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_LEN 4
  12550. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_LBN 320
  12551. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_LO_WIDTH 32
  12552. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_OFST 44
  12553. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_LEN 4
  12554. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_LBN 352
  12555. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_1_HI_WIDTH 32
  12556. /* TXDPCPU raw table data for queue. */
  12557. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_OFST 48
  12558. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LEN 8
  12559. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_OFST 48
  12560. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_LEN 4
  12561. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_LBN 384
  12562. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_LO_WIDTH 32
  12563. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_OFST 52
  12564. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_LEN 4
  12565. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_LBN 416
  12566. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_RAW_TBL_2_HI_WIDTH 32
  12567. /* Combined metadata field. */
  12568. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_OFST 56
  12569. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LEN 8
  12570. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_OFST 56
  12571. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_LEN 4
  12572. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_LBN 448
  12573. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_LO_WIDTH 32
  12574. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_OFST 60
  12575. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_LEN 4
  12576. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_LBN 480
  12577. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_HI_WIDTH 32
  12578. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_OFST 56
  12579. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_LBN 0
  12580. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_BASE_WIDTH 16
  12581. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_OFST 56
  12582. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_LBN 16
  12583. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_BUFS_NPAGES_WIDTH 8
  12584. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_OFST 56
  12585. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_LBN 24
  12586. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_QSTATE_WIDTH 8
  12587. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_OFST 56
  12588. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_LBN 32
  12589. #define MC_CMD_DUMP_VI_STATE_OUT_VI_TX_META_WAITCOUNT_WIDTH 8
  12590. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_OFST 56
  12591. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_LBN 40
  12592. #define MC_CMD_DUMP_VI_STATE_OUT_VI_PADDING_WIDTH 24
  12593. /* RXDPCPU raw table data for queue. */
  12594. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_OFST 64
  12595. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LEN 8
  12596. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_OFST 64
  12597. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_LEN 4
  12598. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_LBN 512
  12599. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_LO_WIDTH 32
  12600. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_OFST 68
  12601. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_LEN 4
  12602. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_LBN 544
  12603. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_0_HI_WIDTH 32
  12604. /* RXDPCPU raw table data for queue. */
  12605. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_OFST 72
  12606. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LEN 8
  12607. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_OFST 72
  12608. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_LEN 4
  12609. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_LBN 576
  12610. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_LO_WIDTH 32
  12611. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_OFST 76
  12612. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_LEN 4
  12613. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_LBN 608
  12614. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_1_HI_WIDTH 32
  12615. /* Reserved, currently 0. */
  12616. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_OFST 80
  12617. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LEN 8
  12618. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_OFST 80
  12619. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_LEN 4
  12620. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_LBN 640
  12621. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_LO_WIDTH 32
  12622. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_OFST 84
  12623. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_LEN 4
  12624. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_LBN 672
  12625. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_RAW_TBL_2_HI_WIDTH 32
  12626. /* Combined metadata field. */
  12627. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_OFST 88
  12628. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LEN 8
  12629. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_OFST 88
  12630. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_LEN 4
  12631. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_LBN 704
  12632. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_LO_WIDTH 32
  12633. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_OFST 92
  12634. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_LEN 4
  12635. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_LBN 736
  12636. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_HI_WIDTH 32
  12637. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_OFST 88
  12638. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_LBN 0
  12639. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_BASE_WIDTH 16
  12640. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_OFST 88
  12641. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_LBN 16
  12642. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_BUFS_NPAGES_WIDTH 8
  12643. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_OFST 88
  12644. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_LBN 24
  12645. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_QSTATE_WIDTH 8
  12646. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_OFST 88
  12647. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_LBN 32
  12648. #define MC_CMD_DUMP_VI_STATE_OUT_VI_RX_META_WAITCOUNT_WIDTH 8
  12649. /* Current user, as assigned by MC_CMD_SET_VI_USER. */
  12650. #define MC_CMD_DUMP_VI_STATE_OUT_USER_CLIENT_ID_OFST 96
  12651. #define MC_CMD_DUMP_VI_STATE_OUT_USER_CLIENT_ID_LEN 4
  12652. /***********************************/
  12653. /* MC_CMD_ALLOC_PIOBUF
  12654. * Allocate a push I/O buffer for later use with a tx queue.
  12655. */
  12656. #define MC_CMD_ALLOC_PIOBUF 0x8f
  12657. #undef MC_CMD_0x8f_PRIVILEGE_CTG
  12658. #define MC_CMD_0x8f_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  12659. /* MC_CMD_ALLOC_PIOBUF_IN msgrequest */
  12660. #define MC_CMD_ALLOC_PIOBUF_IN_LEN 0
  12661. /* MC_CMD_ALLOC_PIOBUF_OUT msgresponse */
  12662. #define MC_CMD_ALLOC_PIOBUF_OUT_LEN 4
  12663. /* Handle for allocated push I/O buffer. */
  12664. #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_OFST 0
  12665. #define MC_CMD_ALLOC_PIOBUF_OUT_PIOBUF_HANDLE_LEN 4
  12666. /***********************************/
  12667. /* MC_CMD_FREE_PIOBUF
  12668. * Free a push I/O buffer.
  12669. */
  12670. #define MC_CMD_FREE_PIOBUF 0x90
  12671. #undef MC_CMD_0x90_PRIVILEGE_CTG
  12672. #define MC_CMD_0x90_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  12673. /* MC_CMD_FREE_PIOBUF_IN msgrequest */
  12674. #define MC_CMD_FREE_PIOBUF_IN_LEN 4
  12675. /* Handle for allocated push I/O buffer. */
  12676. #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  12677. #define MC_CMD_FREE_PIOBUF_IN_PIOBUF_HANDLE_LEN 4
  12678. /* MC_CMD_FREE_PIOBUF_OUT msgresponse */
  12679. #define MC_CMD_FREE_PIOBUF_OUT_LEN 0
  12680. /***********************************/
  12681. /* MC_CMD_GET_VI_TLP_PROCESSING
  12682. * Get TLP steering and ordering information for a VI. The caller must have the
  12683. * GRP_FUNC_DMA privilege and must be the currently-assigned user of this VI or
  12684. * an ancestor of the current user (see MC_CMD_SET_VI_USER).
  12685. */
  12686. #define MC_CMD_GET_VI_TLP_PROCESSING 0xb0
  12687. #undef MC_CMD_0xb0_PRIVILEGE_CTG
  12688. #define MC_CMD_0xb0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12689. /* MC_CMD_GET_VI_TLP_PROCESSING_IN msgrequest */
  12690. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_LEN 4
  12691. /* VI number to get information for. */
  12692. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  12693. #define MC_CMD_GET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4
  12694. /* MC_CMD_GET_VI_TLP_PROCESSING_OUT msgresponse */
  12695. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_LEN 4
  12696. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  12697. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_OFST 0
  12698. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG1_RX_LEN 1
  12699. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  12700. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_OFST 1
  12701. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_TAG2_EV_LEN 1
  12702. /* Use Relaxed ordering model for TLPs on this VI. */
  12703. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_LBN 16
  12704. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_RELAXED_ORDERING_WIDTH 1
  12705. /* Use ID based ordering for TLPs on this VI. */
  12706. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_LBN 17
  12707. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_ID_BASED_ORDERING_WIDTH 1
  12708. /* Set no snoop bit for TLPs on this VI. */
  12709. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_LBN 18
  12710. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_NO_SNOOP_WIDTH 1
  12711. /* Enable TPH for TLPs on this VI. */
  12712. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_LBN 19
  12713. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_TPH_ON_WIDTH 1
  12714. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_OFST 0
  12715. #define MC_CMD_GET_VI_TLP_PROCESSING_OUT_DATA_LEN 4
  12716. /***********************************/
  12717. /* MC_CMD_SET_VI_TLP_PROCESSING
  12718. * Set TLP steering and ordering information for a VI. The caller must have the
  12719. * GRP_FUNC_DMA privilege and must be the currently-assigned user of this VI or
  12720. * an ancestor of the current user (see MC_CMD_SET_VI_USER).
  12721. */
  12722. #define MC_CMD_SET_VI_TLP_PROCESSING 0xb1
  12723. #undef MC_CMD_0xb1_PRIVILEGE_CTG
  12724. #define MC_CMD_0xb1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  12725. /* MC_CMD_SET_VI_TLP_PROCESSING_IN msgrequest */
  12726. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_LEN 8
  12727. /* VI number to set information for. */
  12728. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_OFST 0
  12729. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_INSTANCE_LEN 4
  12730. /* Transaction processing steering hint 1 for use with the Rx Queue. */
  12731. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_OFST 4
  12732. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG1_RX_LEN 1
  12733. /* Transaction processing steering hint 2 for use with the Ev Queue. */
  12734. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_OFST 5
  12735. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_TAG2_EV_LEN 1
  12736. /* Use Relaxed ordering model for TLPs on this VI. */
  12737. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_LBN 48
  12738. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_RELAXED_ORDERING_WIDTH 1
  12739. /* Use ID based ordering for TLPs on this VI. */
  12740. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_LBN 49
  12741. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_ID_BASED_ORDERING_WIDTH 1
  12742. /* Set the no snoop bit for TLPs on this VI. */
  12743. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_LBN 50
  12744. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_NO_SNOOP_WIDTH 1
  12745. /* Enable TPH for TLPs on this VI. */
  12746. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_LBN 51
  12747. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_TPH_ON_WIDTH 1
  12748. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_OFST 4
  12749. #define MC_CMD_SET_VI_TLP_PROCESSING_IN_DATA_LEN 4
  12750. /* MC_CMD_SET_VI_TLP_PROCESSING_OUT msgresponse */
  12751. #define MC_CMD_SET_VI_TLP_PROCESSING_OUT_LEN 0
  12752. /***********************************/
  12753. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS
  12754. * Get global PCIe steering and transaction processing configuration.
  12755. */
  12756. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS 0xbc
  12757. #undef MC_CMD_0xbc_PRIVILEGE_CTG
  12758. #define MC_CMD_0xbc_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12759. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  12760. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_LEN 4
  12761. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  12762. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4
  12763. /* enum: MISC. */
  12764. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_MISC 0x0
  12765. /* enum: IDO. */
  12766. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_IDO 0x1
  12767. /* enum: RO. */
  12768. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_RO 0x2
  12769. /* enum: TPH Type. */
  12770. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_TPH_TYPE 0x3
  12771. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  12772. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_LEN 8
  12773. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_OFST 0
  12774. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_GLOBAL_CATEGORY_LEN 4
  12775. /* Enum values, see field(s): */
  12776. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  12777. /* Amalgamated TLP info word. */
  12778. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_OFST 4
  12779. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_WORD_LEN 4
  12780. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_OFST 4
  12781. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_LBN 0
  12782. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  12783. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_OFST 4
  12784. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_LBN 1
  12785. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_MISC_SPARE_WIDTH 31
  12786. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_OFST 4
  12787. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_LBN 0
  12788. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_DL_EN_WIDTH 1
  12789. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_OFST 4
  12790. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_LBN 1
  12791. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_TX_EN_WIDTH 1
  12792. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_OFST 4
  12793. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_LBN 2
  12794. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_EV_EN_WIDTH 1
  12795. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_OFST 4
  12796. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_LBN 3
  12797. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_RX_EN_WIDTH 1
  12798. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_OFST 4
  12799. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_LBN 4
  12800. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_IDO_SPARE_WIDTH 28
  12801. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_OFST 4
  12802. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_LBN 0
  12803. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  12804. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_OFST 4
  12805. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_LBN 1
  12806. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  12807. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_OFST 4
  12808. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_LBN 2
  12809. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_DL_EN_WIDTH 1
  12810. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_OFST 4
  12811. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_LBN 3
  12812. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_RO_SPARE_WIDTH 29
  12813. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_OFST 4
  12814. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  12815. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  12816. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_OFST 4
  12817. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_LBN 2
  12818. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  12819. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_OFST 4
  12820. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_LBN 4
  12821. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  12822. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_OFST 4
  12823. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_LBN 6
  12824. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  12825. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_OFST 4
  12826. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_LBN 8
  12827. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  12828. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_OFST 4
  12829. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_LBN 9
  12830. #define MC_CMD_GET_TLP_PROCESSING_GLOBALS_OUT_TLP_INFO_TLP_TYPE_SPARE_WIDTH 23
  12831. /***********************************/
  12832. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS
  12833. * Set global PCIe steering and transaction processing configuration.
  12834. */
  12835. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS 0xbd
  12836. #undef MC_CMD_0xbd_PRIVILEGE_CTG
  12837. #define MC_CMD_0xbd_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12838. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN msgrequest */
  12839. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_LEN 8
  12840. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_OFST 0
  12841. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_GLOBAL_CATEGORY_LEN 4
  12842. /* Enum values, see field(s): */
  12843. /* MC_CMD_GET_TLP_PROCESSING_GLOBALS/MC_CMD_GET_TLP_PROCESSING_GLOBALS_IN/TLP_GLOBAL_CATEGORY */
  12844. /* Amalgamated TLP info word. */
  12845. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_OFST 4
  12846. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_WORD_LEN 4
  12847. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_OFST 4
  12848. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_LBN 0
  12849. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_MISC_WTAG_EN_WIDTH 1
  12850. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_OFST 4
  12851. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_LBN 0
  12852. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_DL_EN_WIDTH 1
  12853. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_OFST 4
  12854. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_LBN 1
  12855. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_TX_EN_WIDTH 1
  12856. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_OFST 4
  12857. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_LBN 2
  12858. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_EV_EN_WIDTH 1
  12859. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_OFST 4
  12860. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_LBN 3
  12861. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_IDO_RX_EN_WIDTH 1
  12862. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_OFST 4
  12863. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_LBN 0
  12864. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_RXDMA_EN_WIDTH 1
  12865. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_OFST 4
  12866. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_LBN 1
  12867. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_TXDMA_EN_WIDTH 1
  12868. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_OFST 4
  12869. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_LBN 2
  12870. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_RO_DL_EN_WIDTH 1
  12871. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_OFST 4
  12872. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_LBN 0
  12873. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_MSIX_WIDTH 2
  12874. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_OFST 4
  12875. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_LBN 2
  12876. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_DL_WIDTH 2
  12877. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_OFST 4
  12878. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_LBN 4
  12879. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_TX_WIDTH 2
  12880. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_OFST 4
  12881. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_LBN 6
  12882. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_EV_WIDTH 2
  12883. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_OFST 4
  12884. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_LBN 8
  12885. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_TPH_TYPE_RX_WIDTH 2
  12886. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_OFST 4
  12887. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_LBN 10
  12888. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_IN_TLP_INFO_SPARE_WIDTH 22
  12889. /* MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT msgresponse */
  12890. #define MC_CMD_SET_TLP_PROCESSING_GLOBALS_OUT_LEN 0
  12891. /***********************************/
  12892. /* MC_CMD_SATELLITE_DOWNLOAD
  12893. * Download a new set of images to the satellite CPUs from the host.
  12894. */
  12895. #define MC_CMD_SATELLITE_DOWNLOAD 0x91
  12896. #undef MC_CMD_0x91_PRIVILEGE_CTG
  12897. #define MC_CMD_0x91_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  12898. /* MC_CMD_SATELLITE_DOWNLOAD_IN msgrequest: The reset requirements for the CPUs
  12899. * are subtle, and so downloads must proceed in a number of phases.
  12900. *
  12901. * 1) PHASE_RESET with a target of TARGET_ALL and chunk ID/length of 0.
  12902. *
  12903. * 2) PHASE_IMEMS for each of the IMEM targets (target IDs 0-11). Each download
  12904. * may consist of multiple chunks. The final chunk (with CHUNK_ID_LAST) should
  12905. * be a checksum (a simple 32-bit sum) of the transferred data. An individual
  12906. * download may be aborted using CHUNK_ID_ABORT.
  12907. *
  12908. * 3) PHASE_VECTORS for each of the vector table targets (target IDs 12-15),
  12909. * similar to PHASE_IMEMS.
  12910. *
  12911. * 4) PHASE_READY with a target of TARGET_ALL and chunk ID/length of 0.
  12912. *
  12913. * After any error (a requested abort is not considered to be an error) the
  12914. * sequence must be restarted from PHASE_RESET.
  12915. */
  12916. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMIN 20
  12917. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX 252
  12918. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LENMAX_MCDI2 1020
  12919. #define MC_CMD_SATELLITE_DOWNLOAD_IN_LEN(num) (16+4*(num))
  12920. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_NUM(len) (((len)-16)/4)
  12921. /* Download phase. (Note: the IDLE phase is used internally and is never valid
  12922. * in a command from the host.)
  12923. */
  12924. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_OFST 0
  12925. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_LEN 4
  12926. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IDLE 0x0 /* enum */
  12927. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_RESET 0x1 /* enum */
  12928. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_IMEMS 0x2 /* enum */
  12929. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_VECTORS 0x3 /* enum */
  12930. #define MC_CMD_SATELLITE_DOWNLOAD_IN_PHASE_READY 0x4 /* enum */
  12931. /* Target for download. (These match the blob numbers defined in
  12932. * mc_flash_layout.h.)
  12933. */
  12934. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_OFST 4
  12935. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_LEN 4
  12936. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12937. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_TEXT 0x0
  12938. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12939. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_TEXT 0x1
  12940. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12941. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDP_TEXT 0x2
  12942. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12943. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDP_TEXT 0x3
  12944. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12945. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT 0x4
  12946. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12947. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_LUT_CFG 0x5
  12948. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12949. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT 0x6
  12950. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12951. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_LUT_CFG 0x7
  12952. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12953. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_HR_PGM 0x8
  12954. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12955. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXHRSL_SL_PGM 0x9
  12956. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12957. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_HR_PGM 0xa
  12958. /* enum: Valid in phase 2 (PHASE_IMEMS) only */
  12959. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXHRSL_SL_PGM 0xb
  12960. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  12961. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL0 0xc
  12962. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  12963. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL0 0xd
  12964. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  12965. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_RXDI_VTBL1 0xe
  12966. /* enum: Valid in phase 3 (PHASE_VECTORS) only */
  12967. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_TXDI_VTBL1 0xf
  12968. /* enum: Valid in phases 1 (PHASE_RESET) and 4 (PHASE_READY) only */
  12969. #define MC_CMD_SATELLITE_DOWNLOAD_IN_TARGET_ALL 0xffffffff
  12970. /* Chunk ID, or CHUNK_ID_LAST or CHUNK_ID_ABORT */
  12971. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_OFST 8
  12972. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LEN 4
  12973. /* enum: Last chunk, containing checksum rather than data */
  12974. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_LAST 0xffffffff
  12975. /* enum: Abort download of this item */
  12976. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_ID_ABORT 0xfffffffe
  12977. /* Length of this chunk in bytes */
  12978. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_OFST 12
  12979. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_LEN_LEN 4
  12980. /* Data for this chunk */
  12981. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_OFST 16
  12982. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_LEN 4
  12983. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MINNUM 1
  12984. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM 59
  12985. #define MC_CMD_SATELLITE_DOWNLOAD_IN_CHUNK_DATA_MAXNUM_MCDI2 251
  12986. /* MC_CMD_SATELLITE_DOWNLOAD_OUT msgresponse */
  12987. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_LEN 8
  12988. /* Same as MC_CMD_ERR field, but included as 0 in success cases */
  12989. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_OFST 0
  12990. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_RESULT_LEN 4
  12991. /* Extra status information */
  12992. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_OFST 4
  12993. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_INFO_LEN 4
  12994. /* enum: Code download OK, completed. */
  12995. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_COMPLETE 0x0
  12996. /* enum: Code download aborted as requested. */
  12997. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_ABORTED 0x1
  12998. /* enum: Code download OK so far, send next chunk. */
  12999. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_OK_NEXT_CHUNK 0x2
  13000. /* enum: Download phases out of sequence */
  13001. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_PHASE 0x100
  13002. /* enum: Bad target for this phase */
  13003. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_TARGET 0x101
  13004. /* enum: Chunk ID out of sequence */
  13005. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_ID 0x200
  13006. /* enum: Chunk length zero or too large */
  13007. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHUNK_LEN 0x201
  13008. /* enum: Checksum was incorrect */
  13009. #define MC_CMD_SATELLITE_DOWNLOAD_OUT_ERR_BAD_CHECKSUM 0x300
  13010. /***********************************/
  13011. /* MC_CMD_GET_CAPABILITIES
  13012. * Get device capabilities.
  13013. *
  13014. * This is supplementary to the MC_CMD_GET_BOARD_CFG command, and intended to
  13015. * reference inherent device capabilities as opposed to current NVRAM config.
  13016. */
  13017. #define MC_CMD_GET_CAPABILITIES 0xbe
  13018. #undef MC_CMD_0xbe_PRIVILEGE_CTG
  13019. #define MC_CMD_0xbe_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  13020. /* MC_CMD_GET_CAPABILITIES_IN msgrequest */
  13021. #define MC_CMD_GET_CAPABILITIES_IN_LEN 0
  13022. /* MC_CMD_GET_CAPABILITIES_OUT msgresponse */
  13023. #define MC_CMD_GET_CAPABILITIES_OUT_LEN 20
  13024. /* First word of flags. */
  13025. #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_OFST 0
  13026. #define MC_CMD_GET_CAPABILITIES_OUT_FLAGS1_LEN 4
  13027. #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_OFST 0
  13028. #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_LBN 3
  13029. #define MC_CMD_GET_CAPABILITIES_OUT_VPORT_RECONFIGURE_WIDTH 1
  13030. #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_OFST 0
  13031. #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_LBN 4
  13032. #define MC_CMD_GET_CAPABILITIES_OUT_TX_STRIPING_WIDTH 1
  13033. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_OFST 0
  13034. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_LBN 5
  13035. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_QUERY_WIDTH 1
  13036. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  13037. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  13038. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  13039. #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_OFST 0
  13040. #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_LBN 7
  13041. #define MC_CMD_GET_CAPABILITIES_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  13042. #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  13043. #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  13044. #define MC_CMD_GET_CAPABILITIES_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  13045. #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_OFST 0
  13046. #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_LBN 9
  13047. #define MC_CMD_GET_CAPABILITIES_OUT_SET_MAC_ENHANCED_WIDTH 1
  13048. #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  13049. #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  13050. #define MC_CMD_GET_CAPABILITIES_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  13051. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  13052. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  13053. #define MC_CMD_GET_CAPABILITIES_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  13054. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  13055. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  13056. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  13057. #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_OFST 0
  13058. #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_LBN 13
  13059. #define MC_CMD_GET_CAPABILITIES_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  13060. #define MC_CMD_GET_CAPABILITIES_OUT_QBB_OFST 0
  13061. #define MC_CMD_GET_CAPABILITIES_OUT_QBB_LBN 14
  13062. #define MC_CMD_GET_CAPABILITIES_OUT_QBB_WIDTH 1
  13063. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  13064. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  13065. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  13066. #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_OFST 0
  13067. #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_LBN 16
  13068. #define MC_CMD_GET_CAPABILITIES_OUT_RX_RSS_LIMITED_WIDTH 1
  13069. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_OFST 0
  13070. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_LBN 17
  13071. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PACKED_STREAM_WIDTH 1
  13072. #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_OFST 0
  13073. #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_LBN 18
  13074. #define MC_CMD_GET_CAPABILITIES_OUT_RX_INCLUDE_FCS_WIDTH 1
  13075. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_OFST 0
  13076. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_LBN 19
  13077. #define MC_CMD_GET_CAPABILITIES_OUT_TX_VLAN_INSERTION_WIDTH 1
  13078. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_OFST 0
  13079. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_LBN 20
  13080. #define MC_CMD_GET_CAPABILITIES_OUT_RX_VLAN_STRIPPING_WIDTH 1
  13081. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_OFST 0
  13082. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_LBN 21
  13083. #define MC_CMD_GET_CAPABILITIES_OUT_TX_TSO_WIDTH 1
  13084. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_OFST 0
  13085. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_LBN 22
  13086. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_0_WIDTH 1
  13087. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_OFST 0
  13088. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_LBN 23
  13089. #define MC_CMD_GET_CAPABILITIES_OUT_RX_PREFIX_LEN_14_WIDTH 1
  13090. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_OFST 0
  13091. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_LBN 24
  13092. #define MC_CMD_GET_CAPABILITIES_OUT_RX_TIMESTAMP_WIDTH 1
  13093. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_OFST 0
  13094. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_LBN 25
  13095. #define MC_CMD_GET_CAPABILITIES_OUT_RX_BATCHING_WIDTH 1
  13096. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_OFST 0
  13097. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_LBN 26
  13098. #define MC_CMD_GET_CAPABILITIES_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  13099. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  13100. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  13101. #define MC_CMD_GET_CAPABILITIES_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  13102. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_OFST 0
  13103. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_LBN 28
  13104. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DISABLE_SCATTER_WIDTH 1
  13105. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  13106. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  13107. #define MC_CMD_GET_CAPABILITIES_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  13108. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_OFST 0
  13109. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_LBN 30
  13110. #define MC_CMD_GET_CAPABILITIES_OUT_EVB_WIDTH 1
  13111. #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_OFST 0
  13112. #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_LBN 31
  13113. #define MC_CMD_GET_CAPABILITIES_OUT_VXLAN_NVGRE_WIDTH 1
  13114. /* RxDPCPU firmware id. */
  13115. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_OFST 4
  13116. #define MC_CMD_GET_CAPABILITIES_OUT_RX_DPCPU_FW_ID_LEN 2
  13117. /* enum: Standard RXDP firmware */
  13118. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP 0x0
  13119. /* enum: Low latency RXDP firmware */
  13120. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_LOW_LATENCY 0x1
  13121. /* enum: Packed stream RXDP firmware */
  13122. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_PACKED_STREAM 0x2
  13123. /* enum: Rules engine RXDP firmware */
  13124. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_RULES_ENGINE 0x5
  13125. /* enum: DPDK RXDP firmware */
  13126. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_DPDK 0x6
  13127. /* enum: BIST RXDP firmware */
  13128. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_BIST 0x10a
  13129. /* enum: RXDP Test firmware image 1 */
  13130. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  13131. /* enum: RXDP Test firmware image 2 */
  13132. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  13133. /* enum: RXDP Test firmware image 3 */
  13134. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  13135. /* enum: RXDP Test firmware image 4 */
  13136. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  13137. /* enum: RXDP Test firmware image 5 */
  13138. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_BACKPRESSURE 0x105
  13139. /* enum: RXDP Test firmware image 6 */
  13140. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  13141. /* enum: RXDP Test firmware image 7 */
  13142. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  13143. /* enum: RXDP Test firmware image 8 */
  13144. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  13145. /* enum: RXDP Test firmware image 9 */
  13146. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  13147. /* enum: RXDP Test firmware image 10 */
  13148. #define MC_CMD_GET_CAPABILITIES_OUT_RXDP_TEST_FW_SLOW 0x10c
  13149. /* TxDPCPU firmware id. */
  13150. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_OFST 6
  13151. #define MC_CMD_GET_CAPABILITIES_OUT_TX_DPCPU_FW_ID_LEN 2
  13152. /* enum: Standard TXDP firmware */
  13153. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP 0x0
  13154. /* enum: Low latency TXDP firmware */
  13155. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_LOW_LATENCY 0x1
  13156. /* enum: High packet rate TXDP firmware */
  13157. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_HIGH_PACKET_RATE 0x3
  13158. /* enum: Rules engine TXDP firmware */
  13159. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_RULES_ENGINE 0x5
  13160. /* enum: DPDK TXDP firmware */
  13161. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_DPDK 0x6
  13162. /* enum: BIST TXDP firmware */
  13163. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_BIST 0x12d
  13164. /* enum: TXDP Test firmware image 1 */
  13165. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  13166. /* enum: TXDP Test firmware image 2 */
  13167. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  13168. /* enum: TXDP CSR bus test firmware */
  13169. #define MC_CMD_GET_CAPABILITIES_OUT_TXDP_TEST_FW_CSR 0x103
  13170. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_OFST 8
  13171. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_LEN 2
  13172. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_OFST 8
  13173. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_LBN 0
  13174. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  13175. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  13176. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  13177. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  13178. /* enum: reserved value - do not use (may indicate alternative interpretation
  13179. * of REV field in future)
  13180. */
  13181. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RESERVED 0x0
  13182. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  13183. * development only)
  13184. */
  13185. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  13186. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  13187. */
  13188. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13189. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  13190. * (Huntington development only)
  13191. */
  13192. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  13193. /* enum: Full featured RX PD production firmware */
  13194. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  13195. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13196. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  13197. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  13198. * (Huntington development only)
  13199. */
  13200. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13201. /* enum: Low latency RX PD production firmware */
  13202. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  13203. /* enum: Packed stream RX PD production firmware */
  13204. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  13205. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  13206. * tests (Medford development only)
  13207. */
  13208. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  13209. /* enum: Rules engine RX PD production firmware */
  13210. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  13211. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13212. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  13213. /* enum: DPDK RX PD production firmware */
  13214. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_DPDK 0xa
  13215. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13216. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13217. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  13218. * encapsulations (Medford development only)
  13219. */
  13220. #define MC_CMD_GET_CAPABILITIES_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  13221. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_OFST 10
  13222. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_LEN 2
  13223. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_OFST 10
  13224. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_LBN 0
  13225. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  13226. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  13227. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  13228. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  13229. /* enum: reserved value - do not use (may indicate alternative interpretation
  13230. * of REV field in future)
  13231. */
  13232. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RESERVED 0x0
  13233. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  13234. * development only)
  13235. */
  13236. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  13237. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  13238. */
  13239. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13240. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  13241. * (Huntington development only)
  13242. */
  13243. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  13244. /* enum: Full featured TX PD production firmware */
  13245. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  13246. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13247. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  13248. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  13249. * (Huntington development only)
  13250. */
  13251. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13252. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  13253. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  13254. * tests (Medford development only)
  13255. */
  13256. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  13257. /* enum: Rules engine TX PD production firmware */
  13258. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  13259. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13260. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  13261. /* enum: DPDK TX PD production firmware */
  13262. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_DPDK 0xa
  13263. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13264. #define MC_CMD_GET_CAPABILITIES_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13265. /* Hardware capabilities of NIC */
  13266. #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_OFST 12
  13267. #define MC_CMD_GET_CAPABILITIES_OUT_HW_CAPABILITIES_LEN 4
  13268. /* Licensed capabilities */
  13269. #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_OFST 16
  13270. #define MC_CMD_GET_CAPABILITIES_OUT_LICENSE_CAPABILITIES_LEN 4
  13271. /* MC_CMD_GET_CAPABILITIES_V2_IN msgrequest */
  13272. #define MC_CMD_GET_CAPABILITIES_V2_IN_LEN 0
  13273. /* MC_CMD_GET_CAPABILITIES_V2_OUT msgresponse */
  13274. #define MC_CMD_GET_CAPABILITIES_V2_OUT_LEN 72
  13275. /* First word of flags. */
  13276. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_OFST 0
  13277. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS1_LEN 4
  13278. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_OFST 0
  13279. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_LBN 3
  13280. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VPORT_RECONFIGURE_WIDTH 1
  13281. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_OFST 0
  13282. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_LBN 4
  13283. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_STRIPING_WIDTH 1
  13284. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_OFST 0
  13285. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_LBN 5
  13286. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_QUERY_WIDTH 1
  13287. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  13288. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  13289. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  13290. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_OFST 0
  13291. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_LBN 7
  13292. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  13293. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  13294. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  13295. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  13296. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_OFST 0
  13297. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_LBN 9
  13298. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SET_MAC_ENHANCED_WIDTH 1
  13299. #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  13300. #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  13301. #define MC_CMD_GET_CAPABILITIES_V2_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  13302. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  13303. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  13304. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  13305. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  13306. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  13307. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  13308. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_OFST 0
  13309. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_LBN 13
  13310. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  13311. #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_OFST 0
  13312. #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_LBN 14
  13313. #define MC_CMD_GET_CAPABILITIES_V2_OUT_QBB_WIDTH 1
  13314. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  13315. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  13316. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  13317. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_OFST 0
  13318. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_LBN 16
  13319. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_RSS_LIMITED_WIDTH 1
  13320. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_OFST 0
  13321. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_LBN 17
  13322. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PACKED_STREAM_WIDTH 1
  13323. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_OFST 0
  13324. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_LBN 18
  13325. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_INCLUDE_FCS_WIDTH 1
  13326. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_OFST 0
  13327. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_LBN 19
  13328. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VLAN_INSERTION_WIDTH 1
  13329. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_OFST 0
  13330. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_LBN 20
  13331. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_VLAN_STRIPPING_WIDTH 1
  13332. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_OFST 0
  13333. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_LBN 21
  13334. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_WIDTH 1
  13335. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_OFST 0
  13336. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_LBN 22
  13337. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_0_WIDTH 1
  13338. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_OFST 0
  13339. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_LBN 23
  13340. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_PREFIX_LEN_14_WIDTH 1
  13341. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_OFST 0
  13342. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_LBN 24
  13343. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_TIMESTAMP_WIDTH 1
  13344. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_OFST 0
  13345. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_LBN 25
  13346. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_BATCHING_WIDTH 1
  13347. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_OFST 0
  13348. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_LBN 26
  13349. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  13350. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  13351. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  13352. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  13353. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_OFST 0
  13354. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_LBN 28
  13355. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DISABLE_SCATTER_WIDTH 1
  13356. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  13357. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  13358. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  13359. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_OFST 0
  13360. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_LBN 30
  13361. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVB_WIDTH 1
  13362. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_OFST 0
  13363. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_LBN 31
  13364. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VXLAN_NVGRE_WIDTH 1
  13365. /* RxDPCPU firmware id. */
  13366. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_OFST 4
  13367. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DPCPU_FW_ID_LEN 2
  13368. /* enum: Standard RXDP firmware */
  13369. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP 0x0
  13370. /* enum: Low latency RXDP firmware */
  13371. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_LOW_LATENCY 0x1
  13372. /* enum: Packed stream RXDP firmware */
  13373. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_PACKED_STREAM 0x2
  13374. /* enum: Rules engine RXDP firmware */
  13375. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_RULES_ENGINE 0x5
  13376. /* enum: DPDK RXDP firmware */
  13377. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_DPDK 0x6
  13378. /* enum: BIST RXDP firmware */
  13379. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_BIST 0x10a
  13380. /* enum: RXDP Test firmware image 1 */
  13381. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  13382. /* enum: RXDP Test firmware image 2 */
  13383. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  13384. /* enum: RXDP Test firmware image 3 */
  13385. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  13386. /* enum: RXDP Test firmware image 4 */
  13387. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  13388. /* enum: RXDP Test firmware image 5 */
  13389. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_BACKPRESSURE 0x105
  13390. /* enum: RXDP Test firmware image 6 */
  13391. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  13392. /* enum: RXDP Test firmware image 7 */
  13393. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  13394. /* enum: RXDP Test firmware image 8 */
  13395. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  13396. /* enum: RXDP Test firmware image 9 */
  13397. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  13398. /* enum: RXDP Test firmware image 10 */
  13399. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_TEST_FW_SLOW 0x10c
  13400. /* TxDPCPU firmware id. */
  13401. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_OFST 6
  13402. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DPCPU_FW_ID_LEN 2
  13403. /* enum: Standard TXDP firmware */
  13404. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP 0x0
  13405. /* enum: Low latency TXDP firmware */
  13406. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_LOW_LATENCY 0x1
  13407. /* enum: High packet rate TXDP firmware */
  13408. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_HIGH_PACKET_RATE 0x3
  13409. /* enum: Rules engine TXDP firmware */
  13410. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_RULES_ENGINE 0x5
  13411. /* enum: DPDK TXDP firmware */
  13412. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_DPDK 0x6
  13413. /* enum: BIST TXDP firmware */
  13414. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_BIST 0x12d
  13415. /* enum: TXDP Test firmware image 1 */
  13416. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  13417. /* enum: TXDP Test firmware image 2 */
  13418. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  13419. /* enum: TXDP CSR bus test firmware */
  13420. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXDP_TEST_FW_CSR 0x103
  13421. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_OFST 8
  13422. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_LEN 2
  13423. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_OFST 8
  13424. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_LBN 0
  13425. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  13426. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  13427. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  13428. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  13429. /* enum: reserved value - do not use (may indicate alternative interpretation
  13430. * of REV field in future)
  13431. */
  13432. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RESERVED 0x0
  13433. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  13434. * development only)
  13435. */
  13436. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  13437. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  13438. */
  13439. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13440. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  13441. * (Huntington development only)
  13442. */
  13443. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  13444. /* enum: Full featured RX PD production firmware */
  13445. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  13446. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13447. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  13448. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  13449. * (Huntington development only)
  13450. */
  13451. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13452. /* enum: Low latency RX PD production firmware */
  13453. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  13454. /* enum: Packed stream RX PD production firmware */
  13455. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  13456. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  13457. * tests (Medford development only)
  13458. */
  13459. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  13460. /* enum: Rules engine RX PD production firmware */
  13461. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  13462. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13463. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  13464. /* enum: DPDK RX PD production firmware */
  13465. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_DPDK 0xa
  13466. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13467. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13468. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  13469. * encapsulations (Medford development only)
  13470. */
  13471. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  13472. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_OFST 10
  13473. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_LEN 2
  13474. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_OFST 10
  13475. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_LBN 0
  13476. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  13477. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  13478. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  13479. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  13480. /* enum: reserved value - do not use (may indicate alternative interpretation
  13481. * of REV field in future)
  13482. */
  13483. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RESERVED 0x0
  13484. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  13485. * development only)
  13486. */
  13487. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  13488. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  13489. */
  13490. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13491. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  13492. * (Huntington development only)
  13493. */
  13494. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  13495. /* enum: Full featured TX PD production firmware */
  13496. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  13497. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13498. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  13499. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  13500. * (Huntington development only)
  13501. */
  13502. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13503. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  13504. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  13505. * tests (Medford development only)
  13506. */
  13507. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  13508. /* enum: Rules engine TX PD production firmware */
  13509. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  13510. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13511. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  13512. /* enum: DPDK TX PD production firmware */
  13513. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_DPDK 0xa
  13514. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13515. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13516. /* Hardware capabilities of NIC */
  13517. #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_OFST 12
  13518. #define MC_CMD_GET_CAPABILITIES_V2_OUT_HW_CAPABILITIES_LEN 4
  13519. /* Licensed capabilities */
  13520. #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_OFST 16
  13521. #define MC_CMD_GET_CAPABILITIES_V2_OUT_LICENSE_CAPABILITIES_LEN 4
  13522. /* Second word of flags. Not present on older firmware (check the length). */
  13523. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_OFST 20
  13524. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FLAGS2_LEN 4
  13525. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_OFST 20
  13526. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_LBN 0
  13527. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_WIDTH 1
  13528. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_OFST 20
  13529. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_LBN 1
  13530. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  13531. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_OFST 20
  13532. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_LBN 2
  13533. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVQ_TIMER_CTRL_WIDTH 1
  13534. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_OFST 20
  13535. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_LBN 3
  13536. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EVENT_CUT_THROUGH_WIDTH 1
  13537. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_OFST 20
  13538. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_LBN 4
  13539. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_CUT_THROUGH_WIDTH 1
  13540. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_OFST 20
  13541. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_LBN 5
  13542. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  13543. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  13544. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  13545. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  13546. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  13547. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  13548. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  13549. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_OFST 20
  13550. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_LBN 7
  13551. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_EVQ_V2_WIDTH 1
  13552. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_OFST 20
  13553. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_LBN 8
  13554. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  13555. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_OFST 20
  13556. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_LBN 9
  13557. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TIMESTAMP_WIDTH 1
  13558. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_OFST 20
  13559. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_LBN 10
  13560. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_SNIFF_WIDTH 1
  13561. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_OFST 20
  13562. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_LBN 11
  13563. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_SNIFF_WIDTH 1
  13564. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  13565. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  13566. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  13567. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_OFST 20
  13568. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_LBN 13
  13569. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_BACKGROUND_WIDTH 1
  13570. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_OFST 20
  13571. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_LBN 14
  13572. #define MC_CMD_GET_CAPABILITIES_V2_OUT_MCDI_DB_RETURN_WIDTH 1
  13573. #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_OFST 20
  13574. #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_LBN 15
  13575. #define MC_CMD_GET_CAPABILITIES_V2_OUT_CTPIO_WIDTH 1
  13576. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_OFST 20
  13577. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_LBN 16
  13578. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_SUPPORT_WIDTH 1
  13579. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_OFST 20
  13580. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_LBN 17
  13581. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TSA_BOUND_WIDTH 1
  13582. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  13583. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  13584. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  13585. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_OFST 20
  13586. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_LBN 19
  13587. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_FLAG_WIDTH 1
  13588. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_OFST 20
  13589. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_LBN 20
  13590. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FILTER_ACTION_MARK_WIDTH 1
  13591. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  13592. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  13593. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  13594. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  13595. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  13596. #define MC_CMD_GET_CAPABILITIES_V2_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  13597. #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_OFST 20
  13598. #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_LBN 22
  13599. #define MC_CMD_GET_CAPABILITIES_V2_OUT_L3XUDP_SUPPORT_WIDTH 1
  13600. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  13601. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  13602. #define MC_CMD_GET_CAPABILITIES_V2_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  13603. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_OFST 20
  13604. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_LBN 24
  13605. #define MC_CMD_GET_CAPABILITIES_V2_OUT_VI_SPREADING_WIDTH 1
  13606. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_OFST 20
  13607. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_LBN 25
  13608. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RXDP_HLB_IDLE_WIDTH 1
  13609. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  13610. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  13611. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  13612. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  13613. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  13614. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  13615. #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_OFST 20
  13616. #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_LBN 28
  13617. #define MC_CMD_GET_CAPABILITIES_V2_OUT_BUNDLE_UPDATE_WIDTH 1
  13618. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_OFST 20
  13619. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_LBN 29
  13620. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V3_WIDTH 1
  13621. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_OFST 20
  13622. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_LBN 30
  13623. #define MC_CMD_GET_CAPABILITIES_V2_OUT_DYNAMIC_SENSORS_WIDTH 1
  13624. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  13625. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  13626. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  13627. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  13628. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  13629. */
  13630. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  13631. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  13632. /* One byte per PF containing the number of the external port assigned to this
  13633. * PF, indexed by PF number. Special values indicate that a PF is either not
  13634. * present or not assigned.
  13635. */
  13636. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  13637. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  13638. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  13639. /* enum: The caller is not permitted to access information on this PF. */
  13640. #define MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff
  13641. /* enum: PF does not exist. */
  13642. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe
  13643. /* enum: PF does exist but is not assigned to any external port. */
  13644. #define MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_ASSIGNED 0xfd
  13645. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  13646. * in this field. It is intended for a possible future situation where a more
  13647. * complex scheme of PFs to ports mapping is being used. The future driver
  13648. * should look for a new field supporting the new scheme. The current/old
  13649. * driver should treat this value as PF_NOT_ASSIGNED.
  13650. */
  13651. #define MC_CMD_GET_CAPABILITIES_V2_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  13652. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  13653. * special value indicates that a PF is not present.
  13654. */
  13655. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_OFST 42
  13656. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_LEN 1
  13657. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VFS_PER_PF_NUM 16
  13658. /* enum: The caller is not permitted to access information on this PF. */
  13659. /* MC_CMD_GET_CAPABILITIES_V2_OUT_ACCESS_NOT_PERMITTED 0xff */
  13660. /* enum: PF does not exist. */
  13661. /* MC_CMD_GET_CAPABILITIES_V2_OUT_PF_NOT_PRESENT 0xfe */
  13662. /* Number of VIs available for each external port */
  13663. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_OFST 58
  13664. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_LEN 2
  13665. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_VIS_PER_PORT_NUM 4
  13666. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  13667. * equals (2 ^ RX_DESC_CACHE_SIZE)
  13668. */
  13669. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_OFST 66
  13670. #define MC_CMD_GET_CAPABILITIES_V2_OUT_RX_DESC_CACHE_SIZE_LEN 1
  13671. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  13672. * equals (2 ^ TX_DESC_CACHE_SIZE)
  13673. */
  13674. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_OFST 67
  13675. #define MC_CMD_GET_CAPABILITIES_V2_OUT_TX_DESC_CACHE_SIZE_LEN 1
  13676. /* Total number of available PIO buffers */
  13677. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_OFST 68
  13678. #define MC_CMD_GET_CAPABILITIES_V2_OUT_NUM_PIO_BUFFS_LEN 2
  13679. /* Size of a single PIO buffer */
  13680. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_OFST 70
  13681. #define MC_CMD_GET_CAPABILITIES_V2_OUT_SIZE_PIO_BUFF_LEN 2
  13682. /* MC_CMD_GET_CAPABILITIES_V3_OUT msgresponse */
  13683. #define MC_CMD_GET_CAPABILITIES_V3_OUT_LEN 76
  13684. /* First word of flags. */
  13685. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_OFST 0
  13686. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS1_LEN 4
  13687. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_OFST 0
  13688. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_LBN 3
  13689. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VPORT_RECONFIGURE_WIDTH 1
  13690. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_OFST 0
  13691. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_LBN 4
  13692. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_STRIPING_WIDTH 1
  13693. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_OFST 0
  13694. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_LBN 5
  13695. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_QUERY_WIDTH 1
  13696. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  13697. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  13698. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  13699. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_OFST 0
  13700. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_LBN 7
  13701. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  13702. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  13703. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  13704. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  13705. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_OFST 0
  13706. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_LBN 9
  13707. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SET_MAC_ENHANCED_WIDTH 1
  13708. #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  13709. #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  13710. #define MC_CMD_GET_CAPABILITIES_V3_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  13711. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  13712. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  13713. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  13714. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  13715. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  13716. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  13717. #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_OFST 0
  13718. #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_LBN 13
  13719. #define MC_CMD_GET_CAPABILITIES_V3_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  13720. #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_OFST 0
  13721. #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_LBN 14
  13722. #define MC_CMD_GET_CAPABILITIES_V3_OUT_QBB_WIDTH 1
  13723. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  13724. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  13725. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  13726. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_OFST 0
  13727. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_LBN 16
  13728. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_RSS_LIMITED_WIDTH 1
  13729. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_OFST 0
  13730. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_LBN 17
  13731. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PACKED_STREAM_WIDTH 1
  13732. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_OFST 0
  13733. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_LBN 18
  13734. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_INCLUDE_FCS_WIDTH 1
  13735. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_OFST 0
  13736. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_LBN 19
  13737. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VLAN_INSERTION_WIDTH 1
  13738. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_OFST 0
  13739. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_LBN 20
  13740. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_VLAN_STRIPPING_WIDTH 1
  13741. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_OFST 0
  13742. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_LBN 21
  13743. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_WIDTH 1
  13744. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_OFST 0
  13745. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_LBN 22
  13746. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_0_WIDTH 1
  13747. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_OFST 0
  13748. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_LBN 23
  13749. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_PREFIX_LEN_14_WIDTH 1
  13750. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_OFST 0
  13751. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_LBN 24
  13752. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_TIMESTAMP_WIDTH 1
  13753. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_OFST 0
  13754. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_LBN 25
  13755. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_BATCHING_WIDTH 1
  13756. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_OFST 0
  13757. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_LBN 26
  13758. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  13759. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  13760. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  13761. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  13762. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_OFST 0
  13763. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_LBN 28
  13764. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DISABLE_SCATTER_WIDTH 1
  13765. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  13766. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  13767. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  13768. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_OFST 0
  13769. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_LBN 30
  13770. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVB_WIDTH 1
  13771. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_OFST 0
  13772. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_LBN 31
  13773. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VXLAN_NVGRE_WIDTH 1
  13774. /* RxDPCPU firmware id. */
  13775. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_OFST 4
  13776. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DPCPU_FW_ID_LEN 2
  13777. /* enum: Standard RXDP firmware */
  13778. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP 0x0
  13779. /* enum: Low latency RXDP firmware */
  13780. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_LOW_LATENCY 0x1
  13781. /* enum: Packed stream RXDP firmware */
  13782. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_PACKED_STREAM 0x2
  13783. /* enum: Rules engine RXDP firmware */
  13784. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_RULES_ENGINE 0x5
  13785. /* enum: DPDK RXDP firmware */
  13786. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_DPDK 0x6
  13787. /* enum: BIST RXDP firmware */
  13788. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_BIST 0x10a
  13789. /* enum: RXDP Test firmware image 1 */
  13790. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  13791. /* enum: RXDP Test firmware image 2 */
  13792. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  13793. /* enum: RXDP Test firmware image 3 */
  13794. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  13795. /* enum: RXDP Test firmware image 4 */
  13796. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  13797. /* enum: RXDP Test firmware image 5 */
  13798. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_BACKPRESSURE 0x105
  13799. /* enum: RXDP Test firmware image 6 */
  13800. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  13801. /* enum: RXDP Test firmware image 7 */
  13802. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  13803. /* enum: RXDP Test firmware image 8 */
  13804. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  13805. /* enum: RXDP Test firmware image 9 */
  13806. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  13807. /* enum: RXDP Test firmware image 10 */
  13808. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_TEST_FW_SLOW 0x10c
  13809. /* TxDPCPU firmware id. */
  13810. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_OFST 6
  13811. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DPCPU_FW_ID_LEN 2
  13812. /* enum: Standard TXDP firmware */
  13813. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP 0x0
  13814. /* enum: Low latency TXDP firmware */
  13815. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_LOW_LATENCY 0x1
  13816. /* enum: High packet rate TXDP firmware */
  13817. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_HIGH_PACKET_RATE 0x3
  13818. /* enum: Rules engine TXDP firmware */
  13819. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_RULES_ENGINE 0x5
  13820. /* enum: DPDK TXDP firmware */
  13821. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_DPDK 0x6
  13822. /* enum: BIST TXDP firmware */
  13823. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_BIST 0x12d
  13824. /* enum: TXDP Test firmware image 1 */
  13825. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  13826. /* enum: TXDP Test firmware image 2 */
  13827. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  13828. /* enum: TXDP CSR bus test firmware */
  13829. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXDP_TEST_FW_CSR 0x103
  13830. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_OFST 8
  13831. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_LEN 2
  13832. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_OFST 8
  13833. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_LBN 0
  13834. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  13835. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  13836. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  13837. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  13838. /* enum: reserved value - do not use (may indicate alternative interpretation
  13839. * of REV field in future)
  13840. */
  13841. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RESERVED 0x0
  13842. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  13843. * development only)
  13844. */
  13845. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  13846. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  13847. */
  13848. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13849. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  13850. * (Huntington development only)
  13851. */
  13852. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  13853. /* enum: Full featured RX PD production firmware */
  13854. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  13855. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13856. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  13857. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  13858. * (Huntington development only)
  13859. */
  13860. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13861. /* enum: Low latency RX PD production firmware */
  13862. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  13863. /* enum: Packed stream RX PD production firmware */
  13864. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  13865. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  13866. * tests (Medford development only)
  13867. */
  13868. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  13869. /* enum: Rules engine RX PD production firmware */
  13870. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  13871. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13872. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  13873. /* enum: DPDK RX PD production firmware */
  13874. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_DPDK 0xa
  13875. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13876. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13877. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  13878. * encapsulations (Medford development only)
  13879. */
  13880. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  13881. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_OFST 10
  13882. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_LEN 2
  13883. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_OFST 10
  13884. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_LBN 0
  13885. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  13886. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  13887. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  13888. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  13889. /* enum: reserved value - do not use (may indicate alternative interpretation
  13890. * of REV field in future)
  13891. */
  13892. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RESERVED 0x0
  13893. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  13894. * development only)
  13895. */
  13896. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  13897. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  13898. */
  13899. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  13900. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  13901. * (Huntington development only)
  13902. */
  13903. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  13904. /* enum: Full featured TX PD production firmware */
  13905. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  13906. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  13907. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  13908. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  13909. * (Huntington development only)
  13910. */
  13911. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  13912. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  13913. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  13914. * tests (Medford development only)
  13915. */
  13916. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  13917. /* enum: Rules engine TX PD production firmware */
  13918. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  13919. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  13920. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  13921. /* enum: DPDK TX PD production firmware */
  13922. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_DPDK 0xa
  13923. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  13924. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  13925. /* Hardware capabilities of NIC */
  13926. #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_OFST 12
  13927. #define MC_CMD_GET_CAPABILITIES_V3_OUT_HW_CAPABILITIES_LEN 4
  13928. /* Licensed capabilities */
  13929. #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_OFST 16
  13930. #define MC_CMD_GET_CAPABILITIES_V3_OUT_LICENSE_CAPABILITIES_LEN 4
  13931. /* Second word of flags. Not present on older firmware (check the length). */
  13932. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_OFST 20
  13933. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FLAGS2_LEN 4
  13934. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_OFST 20
  13935. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_LBN 0
  13936. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_WIDTH 1
  13937. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_OFST 20
  13938. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_LBN 1
  13939. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  13940. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_OFST 20
  13941. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_LBN 2
  13942. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVQ_TIMER_CTRL_WIDTH 1
  13943. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_OFST 20
  13944. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_LBN 3
  13945. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EVENT_CUT_THROUGH_WIDTH 1
  13946. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_OFST 20
  13947. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_LBN 4
  13948. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_CUT_THROUGH_WIDTH 1
  13949. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_OFST 20
  13950. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_LBN 5
  13951. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  13952. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  13953. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  13954. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  13955. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  13956. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  13957. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  13958. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_OFST 20
  13959. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_LBN 7
  13960. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_EVQ_V2_WIDTH 1
  13961. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_OFST 20
  13962. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_LBN 8
  13963. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  13964. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_OFST 20
  13965. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_LBN 9
  13966. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TIMESTAMP_WIDTH 1
  13967. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_OFST 20
  13968. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_LBN 10
  13969. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_SNIFF_WIDTH 1
  13970. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_OFST 20
  13971. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_LBN 11
  13972. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_SNIFF_WIDTH 1
  13973. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  13974. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  13975. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  13976. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_OFST 20
  13977. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_LBN 13
  13978. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_BACKGROUND_WIDTH 1
  13979. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_OFST 20
  13980. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_LBN 14
  13981. #define MC_CMD_GET_CAPABILITIES_V3_OUT_MCDI_DB_RETURN_WIDTH 1
  13982. #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_OFST 20
  13983. #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_LBN 15
  13984. #define MC_CMD_GET_CAPABILITIES_V3_OUT_CTPIO_WIDTH 1
  13985. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_OFST 20
  13986. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_LBN 16
  13987. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_SUPPORT_WIDTH 1
  13988. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_OFST 20
  13989. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_LBN 17
  13990. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TSA_BOUND_WIDTH 1
  13991. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  13992. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  13993. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  13994. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_OFST 20
  13995. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_LBN 19
  13996. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_FLAG_WIDTH 1
  13997. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_OFST 20
  13998. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_LBN 20
  13999. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FILTER_ACTION_MARK_WIDTH 1
  14000. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  14001. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  14002. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  14003. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  14004. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  14005. #define MC_CMD_GET_CAPABILITIES_V3_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  14006. #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_OFST 20
  14007. #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_LBN 22
  14008. #define MC_CMD_GET_CAPABILITIES_V3_OUT_L3XUDP_SUPPORT_WIDTH 1
  14009. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  14010. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  14011. #define MC_CMD_GET_CAPABILITIES_V3_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  14012. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_OFST 20
  14013. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_LBN 24
  14014. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_SPREADING_WIDTH 1
  14015. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_OFST 20
  14016. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_LBN 25
  14017. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RXDP_HLB_IDLE_WIDTH 1
  14018. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  14019. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  14020. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  14021. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  14022. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  14023. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  14024. #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_OFST 20
  14025. #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_LBN 28
  14026. #define MC_CMD_GET_CAPABILITIES_V3_OUT_BUNDLE_UPDATE_WIDTH 1
  14027. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_OFST 20
  14028. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_LBN 29
  14029. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V3_WIDTH 1
  14030. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_OFST 20
  14031. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_LBN 30
  14032. #define MC_CMD_GET_CAPABILITIES_V3_OUT_DYNAMIC_SENSORS_WIDTH 1
  14033. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  14034. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  14035. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  14036. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  14037. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  14038. */
  14039. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  14040. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  14041. /* One byte per PF containing the number of the external port assigned to this
  14042. * PF, indexed by PF number. Special values indicate that a PF is either not
  14043. * present or not assigned.
  14044. */
  14045. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  14046. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  14047. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  14048. /* enum: The caller is not permitted to access information on this PF. */
  14049. #define MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff
  14050. /* enum: PF does not exist. */
  14051. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe
  14052. /* enum: PF does exist but is not assigned to any external port. */
  14053. #define MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_ASSIGNED 0xfd
  14054. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  14055. * in this field. It is intended for a possible future situation where a more
  14056. * complex scheme of PFs to ports mapping is being used. The future driver
  14057. * should look for a new field supporting the new scheme. The current/old
  14058. * driver should treat this value as PF_NOT_ASSIGNED.
  14059. */
  14060. #define MC_CMD_GET_CAPABILITIES_V3_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  14061. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  14062. * special value indicates that a PF is not present.
  14063. */
  14064. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_OFST 42
  14065. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_LEN 1
  14066. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VFS_PER_PF_NUM 16
  14067. /* enum: The caller is not permitted to access information on this PF. */
  14068. /* MC_CMD_GET_CAPABILITIES_V3_OUT_ACCESS_NOT_PERMITTED 0xff */
  14069. /* enum: PF does not exist. */
  14070. /* MC_CMD_GET_CAPABILITIES_V3_OUT_PF_NOT_PRESENT 0xfe */
  14071. /* Number of VIs available for each external port */
  14072. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_OFST 58
  14073. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_LEN 2
  14074. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_VIS_PER_PORT_NUM 4
  14075. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  14076. * equals (2 ^ RX_DESC_CACHE_SIZE)
  14077. */
  14078. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_OFST 66
  14079. #define MC_CMD_GET_CAPABILITIES_V3_OUT_RX_DESC_CACHE_SIZE_LEN 1
  14080. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  14081. * equals (2 ^ TX_DESC_CACHE_SIZE)
  14082. */
  14083. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_OFST 67
  14084. #define MC_CMD_GET_CAPABILITIES_V3_OUT_TX_DESC_CACHE_SIZE_LEN 1
  14085. /* Total number of available PIO buffers */
  14086. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_OFST 68
  14087. #define MC_CMD_GET_CAPABILITIES_V3_OUT_NUM_PIO_BUFFS_LEN 2
  14088. /* Size of a single PIO buffer */
  14089. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_OFST 70
  14090. #define MC_CMD_GET_CAPABILITIES_V3_OUT_SIZE_PIO_BUFF_LEN 2
  14091. /* On chips later than Medford the amount of address space assigned to each VI
  14092. * is configurable. This is a global setting that the driver must query to
  14093. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  14094. * with 8k VI windows.
  14095. */
  14096. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_OFST 72
  14097. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_LEN 1
  14098. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  14099. * CTPIO is not mapped.
  14100. */
  14101. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_8K 0x0
  14102. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14103. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_16K 0x1
  14104. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14105. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VI_WINDOW_MODE_64K 0x2
  14106. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  14107. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14108. */
  14109. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  14110. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  14111. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  14112. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14113. */
  14114. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  14115. #define MC_CMD_GET_CAPABILITIES_V3_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  14116. /* MC_CMD_GET_CAPABILITIES_V4_OUT msgresponse */
  14117. #define MC_CMD_GET_CAPABILITIES_V4_OUT_LEN 78
  14118. /* First word of flags. */
  14119. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_OFST 0
  14120. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS1_LEN 4
  14121. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_OFST 0
  14122. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_LBN 3
  14123. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VPORT_RECONFIGURE_WIDTH 1
  14124. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_OFST 0
  14125. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_LBN 4
  14126. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_STRIPING_WIDTH 1
  14127. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_OFST 0
  14128. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_LBN 5
  14129. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_QUERY_WIDTH 1
  14130. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  14131. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  14132. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  14133. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_OFST 0
  14134. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_LBN 7
  14135. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  14136. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  14137. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  14138. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  14139. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_OFST 0
  14140. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_LBN 9
  14141. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SET_MAC_ENHANCED_WIDTH 1
  14142. #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  14143. #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  14144. #define MC_CMD_GET_CAPABILITIES_V4_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  14145. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  14146. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  14147. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  14148. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  14149. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  14150. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  14151. #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_OFST 0
  14152. #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_LBN 13
  14153. #define MC_CMD_GET_CAPABILITIES_V4_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  14154. #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_OFST 0
  14155. #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_LBN 14
  14156. #define MC_CMD_GET_CAPABILITIES_V4_OUT_QBB_WIDTH 1
  14157. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  14158. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  14159. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  14160. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_OFST 0
  14161. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_LBN 16
  14162. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_RSS_LIMITED_WIDTH 1
  14163. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_OFST 0
  14164. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_LBN 17
  14165. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PACKED_STREAM_WIDTH 1
  14166. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_OFST 0
  14167. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_LBN 18
  14168. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_INCLUDE_FCS_WIDTH 1
  14169. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_OFST 0
  14170. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_LBN 19
  14171. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VLAN_INSERTION_WIDTH 1
  14172. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_OFST 0
  14173. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_LBN 20
  14174. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_VLAN_STRIPPING_WIDTH 1
  14175. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_OFST 0
  14176. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_LBN 21
  14177. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_WIDTH 1
  14178. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_OFST 0
  14179. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_LBN 22
  14180. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_0_WIDTH 1
  14181. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_OFST 0
  14182. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_LBN 23
  14183. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_PREFIX_LEN_14_WIDTH 1
  14184. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_OFST 0
  14185. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_LBN 24
  14186. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_TIMESTAMP_WIDTH 1
  14187. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_OFST 0
  14188. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_LBN 25
  14189. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_BATCHING_WIDTH 1
  14190. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_OFST 0
  14191. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_LBN 26
  14192. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  14193. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  14194. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  14195. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  14196. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_OFST 0
  14197. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_LBN 28
  14198. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DISABLE_SCATTER_WIDTH 1
  14199. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  14200. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  14201. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  14202. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_OFST 0
  14203. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_LBN 30
  14204. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVB_WIDTH 1
  14205. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_OFST 0
  14206. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_LBN 31
  14207. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VXLAN_NVGRE_WIDTH 1
  14208. /* RxDPCPU firmware id. */
  14209. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_OFST 4
  14210. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DPCPU_FW_ID_LEN 2
  14211. /* enum: Standard RXDP firmware */
  14212. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP 0x0
  14213. /* enum: Low latency RXDP firmware */
  14214. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_LOW_LATENCY 0x1
  14215. /* enum: Packed stream RXDP firmware */
  14216. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_PACKED_STREAM 0x2
  14217. /* enum: Rules engine RXDP firmware */
  14218. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_RULES_ENGINE 0x5
  14219. /* enum: DPDK RXDP firmware */
  14220. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_DPDK 0x6
  14221. /* enum: BIST RXDP firmware */
  14222. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_BIST 0x10a
  14223. /* enum: RXDP Test firmware image 1 */
  14224. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  14225. /* enum: RXDP Test firmware image 2 */
  14226. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  14227. /* enum: RXDP Test firmware image 3 */
  14228. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  14229. /* enum: RXDP Test firmware image 4 */
  14230. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  14231. /* enum: RXDP Test firmware image 5 */
  14232. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_BACKPRESSURE 0x105
  14233. /* enum: RXDP Test firmware image 6 */
  14234. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  14235. /* enum: RXDP Test firmware image 7 */
  14236. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  14237. /* enum: RXDP Test firmware image 8 */
  14238. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  14239. /* enum: RXDP Test firmware image 9 */
  14240. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  14241. /* enum: RXDP Test firmware image 10 */
  14242. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_TEST_FW_SLOW 0x10c
  14243. /* TxDPCPU firmware id. */
  14244. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_OFST 6
  14245. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DPCPU_FW_ID_LEN 2
  14246. /* enum: Standard TXDP firmware */
  14247. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP 0x0
  14248. /* enum: Low latency TXDP firmware */
  14249. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_LOW_LATENCY 0x1
  14250. /* enum: High packet rate TXDP firmware */
  14251. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_HIGH_PACKET_RATE 0x3
  14252. /* enum: Rules engine TXDP firmware */
  14253. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_RULES_ENGINE 0x5
  14254. /* enum: DPDK TXDP firmware */
  14255. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_DPDK 0x6
  14256. /* enum: BIST TXDP firmware */
  14257. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_BIST 0x12d
  14258. /* enum: TXDP Test firmware image 1 */
  14259. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  14260. /* enum: TXDP Test firmware image 2 */
  14261. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  14262. /* enum: TXDP CSR bus test firmware */
  14263. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXDP_TEST_FW_CSR 0x103
  14264. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_OFST 8
  14265. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_LEN 2
  14266. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_OFST 8
  14267. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_LBN 0
  14268. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  14269. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  14270. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  14271. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  14272. /* enum: reserved value - do not use (may indicate alternative interpretation
  14273. * of REV field in future)
  14274. */
  14275. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RESERVED 0x0
  14276. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  14277. * development only)
  14278. */
  14279. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  14280. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  14281. */
  14282. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  14283. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  14284. * (Huntington development only)
  14285. */
  14286. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  14287. /* enum: Full featured RX PD production firmware */
  14288. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  14289. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  14290. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  14291. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  14292. * (Huntington development only)
  14293. */
  14294. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  14295. /* enum: Low latency RX PD production firmware */
  14296. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  14297. /* enum: Packed stream RX PD production firmware */
  14298. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  14299. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  14300. * tests (Medford development only)
  14301. */
  14302. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  14303. /* enum: Rules engine RX PD production firmware */
  14304. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  14305. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  14306. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  14307. /* enum: DPDK RX PD production firmware */
  14308. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_DPDK 0xa
  14309. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  14310. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  14311. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  14312. * encapsulations (Medford development only)
  14313. */
  14314. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  14315. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_OFST 10
  14316. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_LEN 2
  14317. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_OFST 10
  14318. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_LBN 0
  14319. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  14320. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  14321. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  14322. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  14323. /* enum: reserved value - do not use (may indicate alternative interpretation
  14324. * of REV field in future)
  14325. */
  14326. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RESERVED 0x0
  14327. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  14328. * development only)
  14329. */
  14330. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  14331. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  14332. */
  14333. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  14334. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  14335. * (Huntington development only)
  14336. */
  14337. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  14338. /* enum: Full featured TX PD production firmware */
  14339. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  14340. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  14341. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  14342. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  14343. * (Huntington development only)
  14344. */
  14345. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  14346. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  14347. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  14348. * tests (Medford development only)
  14349. */
  14350. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  14351. /* enum: Rules engine TX PD production firmware */
  14352. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  14353. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  14354. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  14355. /* enum: DPDK TX PD production firmware */
  14356. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_DPDK 0xa
  14357. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  14358. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  14359. /* Hardware capabilities of NIC */
  14360. #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_OFST 12
  14361. #define MC_CMD_GET_CAPABILITIES_V4_OUT_HW_CAPABILITIES_LEN 4
  14362. /* Licensed capabilities */
  14363. #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_OFST 16
  14364. #define MC_CMD_GET_CAPABILITIES_V4_OUT_LICENSE_CAPABILITIES_LEN 4
  14365. /* Second word of flags. Not present on older firmware (check the length). */
  14366. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_OFST 20
  14367. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FLAGS2_LEN 4
  14368. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_OFST 20
  14369. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_LBN 0
  14370. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_WIDTH 1
  14371. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_OFST 20
  14372. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_LBN 1
  14373. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  14374. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_OFST 20
  14375. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_LBN 2
  14376. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVQ_TIMER_CTRL_WIDTH 1
  14377. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_OFST 20
  14378. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_LBN 3
  14379. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EVENT_CUT_THROUGH_WIDTH 1
  14380. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_OFST 20
  14381. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_LBN 4
  14382. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_CUT_THROUGH_WIDTH 1
  14383. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_OFST 20
  14384. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_LBN 5
  14385. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  14386. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  14387. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  14388. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  14389. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  14390. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  14391. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  14392. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_OFST 20
  14393. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_LBN 7
  14394. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_EVQ_V2_WIDTH 1
  14395. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_OFST 20
  14396. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_LBN 8
  14397. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  14398. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_OFST 20
  14399. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_LBN 9
  14400. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TIMESTAMP_WIDTH 1
  14401. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_OFST 20
  14402. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_LBN 10
  14403. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_SNIFF_WIDTH 1
  14404. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_OFST 20
  14405. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_LBN 11
  14406. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_SNIFF_WIDTH 1
  14407. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  14408. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  14409. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  14410. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_OFST 20
  14411. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_LBN 13
  14412. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_BACKGROUND_WIDTH 1
  14413. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_OFST 20
  14414. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_LBN 14
  14415. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MCDI_DB_RETURN_WIDTH 1
  14416. #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_OFST 20
  14417. #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_LBN 15
  14418. #define MC_CMD_GET_CAPABILITIES_V4_OUT_CTPIO_WIDTH 1
  14419. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_OFST 20
  14420. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_LBN 16
  14421. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_SUPPORT_WIDTH 1
  14422. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_OFST 20
  14423. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_LBN 17
  14424. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TSA_BOUND_WIDTH 1
  14425. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  14426. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  14427. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  14428. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_OFST 20
  14429. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_LBN 19
  14430. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_FLAG_WIDTH 1
  14431. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_OFST 20
  14432. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_LBN 20
  14433. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FILTER_ACTION_MARK_WIDTH 1
  14434. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  14435. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  14436. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  14437. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  14438. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  14439. #define MC_CMD_GET_CAPABILITIES_V4_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  14440. #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_OFST 20
  14441. #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_LBN 22
  14442. #define MC_CMD_GET_CAPABILITIES_V4_OUT_L3XUDP_SUPPORT_WIDTH 1
  14443. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  14444. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  14445. #define MC_CMD_GET_CAPABILITIES_V4_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  14446. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_OFST 20
  14447. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_LBN 24
  14448. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_SPREADING_WIDTH 1
  14449. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_OFST 20
  14450. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_LBN 25
  14451. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RXDP_HLB_IDLE_WIDTH 1
  14452. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  14453. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  14454. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  14455. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  14456. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  14457. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  14458. #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_OFST 20
  14459. #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_LBN 28
  14460. #define MC_CMD_GET_CAPABILITIES_V4_OUT_BUNDLE_UPDATE_WIDTH 1
  14461. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_OFST 20
  14462. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_LBN 29
  14463. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V3_WIDTH 1
  14464. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_OFST 20
  14465. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_LBN 30
  14466. #define MC_CMD_GET_CAPABILITIES_V4_OUT_DYNAMIC_SENSORS_WIDTH 1
  14467. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  14468. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  14469. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  14470. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  14471. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  14472. */
  14473. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  14474. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  14475. /* One byte per PF containing the number of the external port assigned to this
  14476. * PF, indexed by PF number. Special values indicate that a PF is either not
  14477. * present or not assigned.
  14478. */
  14479. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  14480. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  14481. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  14482. /* enum: The caller is not permitted to access information on this PF. */
  14483. #define MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff
  14484. /* enum: PF does not exist. */
  14485. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe
  14486. /* enum: PF does exist but is not assigned to any external port. */
  14487. #define MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_ASSIGNED 0xfd
  14488. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  14489. * in this field. It is intended for a possible future situation where a more
  14490. * complex scheme of PFs to ports mapping is being used. The future driver
  14491. * should look for a new field supporting the new scheme. The current/old
  14492. * driver should treat this value as PF_NOT_ASSIGNED.
  14493. */
  14494. #define MC_CMD_GET_CAPABILITIES_V4_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  14495. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  14496. * special value indicates that a PF is not present.
  14497. */
  14498. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_OFST 42
  14499. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_LEN 1
  14500. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VFS_PER_PF_NUM 16
  14501. /* enum: The caller is not permitted to access information on this PF. */
  14502. /* MC_CMD_GET_CAPABILITIES_V4_OUT_ACCESS_NOT_PERMITTED 0xff */
  14503. /* enum: PF does not exist. */
  14504. /* MC_CMD_GET_CAPABILITIES_V4_OUT_PF_NOT_PRESENT 0xfe */
  14505. /* Number of VIs available for each external port */
  14506. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_OFST 58
  14507. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_LEN 2
  14508. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_VIS_PER_PORT_NUM 4
  14509. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  14510. * equals (2 ^ RX_DESC_CACHE_SIZE)
  14511. */
  14512. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_OFST 66
  14513. #define MC_CMD_GET_CAPABILITIES_V4_OUT_RX_DESC_CACHE_SIZE_LEN 1
  14514. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  14515. * equals (2 ^ TX_DESC_CACHE_SIZE)
  14516. */
  14517. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_OFST 67
  14518. #define MC_CMD_GET_CAPABILITIES_V4_OUT_TX_DESC_CACHE_SIZE_LEN 1
  14519. /* Total number of available PIO buffers */
  14520. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_OFST 68
  14521. #define MC_CMD_GET_CAPABILITIES_V4_OUT_NUM_PIO_BUFFS_LEN 2
  14522. /* Size of a single PIO buffer */
  14523. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_OFST 70
  14524. #define MC_CMD_GET_CAPABILITIES_V4_OUT_SIZE_PIO_BUFF_LEN 2
  14525. /* On chips later than Medford the amount of address space assigned to each VI
  14526. * is configurable. This is a global setting that the driver must query to
  14527. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  14528. * with 8k VI windows.
  14529. */
  14530. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_OFST 72
  14531. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_LEN 1
  14532. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  14533. * CTPIO is not mapped.
  14534. */
  14535. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_8K 0x0
  14536. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14537. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_16K 0x1
  14538. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14539. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VI_WINDOW_MODE_64K 0x2
  14540. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  14541. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14542. */
  14543. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  14544. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  14545. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  14546. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14547. */
  14548. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  14549. #define MC_CMD_GET_CAPABILITIES_V4_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  14550. /* Entry count in the MAC stats array, including the final GENERATION_END
  14551. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  14552. * hold at least this many 64-bit stats values, if they wish to receive all
  14553. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  14554. * stats array returned will be truncated.
  14555. */
  14556. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_OFST 76
  14557. #define MC_CMD_GET_CAPABILITIES_V4_OUT_MAC_STATS_NUM_STATS_LEN 2
  14558. /* MC_CMD_GET_CAPABILITIES_V5_OUT msgresponse */
  14559. #define MC_CMD_GET_CAPABILITIES_V5_OUT_LEN 84
  14560. /* First word of flags. */
  14561. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_OFST 0
  14562. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS1_LEN 4
  14563. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_OFST 0
  14564. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_LBN 3
  14565. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VPORT_RECONFIGURE_WIDTH 1
  14566. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_OFST 0
  14567. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_LBN 4
  14568. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_STRIPING_WIDTH 1
  14569. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_OFST 0
  14570. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_LBN 5
  14571. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_QUERY_WIDTH 1
  14572. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  14573. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  14574. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  14575. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_OFST 0
  14576. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_LBN 7
  14577. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  14578. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  14579. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  14580. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  14581. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_OFST 0
  14582. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_LBN 9
  14583. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SET_MAC_ENHANCED_WIDTH 1
  14584. #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  14585. #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  14586. #define MC_CMD_GET_CAPABILITIES_V5_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  14587. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  14588. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  14589. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  14590. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  14591. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  14592. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  14593. #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_OFST 0
  14594. #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_LBN 13
  14595. #define MC_CMD_GET_CAPABILITIES_V5_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  14596. #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_OFST 0
  14597. #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_LBN 14
  14598. #define MC_CMD_GET_CAPABILITIES_V5_OUT_QBB_WIDTH 1
  14599. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  14600. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  14601. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  14602. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_OFST 0
  14603. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_LBN 16
  14604. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_RSS_LIMITED_WIDTH 1
  14605. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_OFST 0
  14606. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_LBN 17
  14607. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PACKED_STREAM_WIDTH 1
  14608. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_OFST 0
  14609. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_LBN 18
  14610. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_INCLUDE_FCS_WIDTH 1
  14611. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_OFST 0
  14612. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_LBN 19
  14613. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VLAN_INSERTION_WIDTH 1
  14614. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_OFST 0
  14615. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_LBN 20
  14616. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_VLAN_STRIPPING_WIDTH 1
  14617. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_OFST 0
  14618. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_LBN 21
  14619. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_WIDTH 1
  14620. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_OFST 0
  14621. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_LBN 22
  14622. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_0_WIDTH 1
  14623. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_OFST 0
  14624. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_LBN 23
  14625. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_PREFIX_LEN_14_WIDTH 1
  14626. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_OFST 0
  14627. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_LBN 24
  14628. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_TIMESTAMP_WIDTH 1
  14629. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_OFST 0
  14630. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_LBN 25
  14631. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_BATCHING_WIDTH 1
  14632. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_OFST 0
  14633. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_LBN 26
  14634. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  14635. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  14636. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  14637. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  14638. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_OFST 0
  14639. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_LBN 28
  14640. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DISABLE_SCATTER_WIDTH 1
  14641. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  14642. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  14643. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  14644. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_OFST 0
  14645. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_LBN 30
  14646. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVB_WIDTH 1
  14647. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_OFST 0
  14648. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_LBN 31
  14649. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VXLAN_NVGRE_WIDTH 1
  14650. /* RxDPCPU firmware id. */
  14651. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_OFST 4
  14652. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DPCPU_FW_ID_LEN 2
  14653. /* enum: Standard RXDP firmware */
  14654. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP 0x0
  14655. /* enum: Low latency RXDP firmware */
  14656. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_LOW_LATENCY 0x1
  14657. /* enum: Packed stream RXDP firmware */
  14658. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_PACKED_STREAM 0x2
  14659. /* enum: Rules engine RXDP firmware */
  14660. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_RULES_ENGINE 0x5
  14661. /* enum: DPDK RXDP firmware */
  14662. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_DPDK 0x6
  14663. /* enum: BIST RXDP firmware */
  14664. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_BIST 0x10a
  14665. /* enum: RXDP Test firmware image 1 */
  14666. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  14667. /* enum: RXDP Test firmware image 2 */
  14668. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  14669. /* enum: RXDP Test firmware image 3 */
  14670. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  14671. /* enum: RXDP Test firmware image 4 */
  14672. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  14673. /* enum: RXDP Test firmware image 5 */
  14674. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_BACKPRESSURE 0x105
  14675. /* enum: RXDP Test firmware image 6 */
  14676. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  14677. /* enum: RXDP Test firmware image 7 */
  14678. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  14679. /* enum: RXDP Test firmware image 8 */
  14680. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  14681. /* enum: RXDP Test firmware image 9 */
  14682. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  14683. /* enum: RXDP Test firmware image 10 */
  14684. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_TEST_FW_SLOW 0x10c
  14685. /* TxDPCPU firmware id. */
  14686. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_OFST 6
  14687. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DPCPU_FW_ID_LEN 2
  14688. /* enum: Standard TXDP firmware */
  14689. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP 0x0
  14690. /* enum: Low latency TXDP firmware */
  14691. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_LOW_LATENCY 0x1
  14692. /* enum: High packet rate TXDP firmware */
  14693. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_HIGH_PACKET_RATE 0x3
  14694. /* enum: Rules engine TXDP firmware */
  14695. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_RULES_ENGINE 0x5
  14696. /* enum: DPDK TXDP firmware */
  14697. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_DPDK 0x6
  14698. /* enum: BIST TXDP firmware */
  14699. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_BIST 0x12d
  14700. /* enum: TXDP Test firmware image 1 */
  14701. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  14702. /* enum: TXDP Test firmware image 2 */
  14703. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  14704. /* enum: TXDP CSR bus test firmware */
  14705. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXDP_TEST_FW_CSR 0x103
  14706. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_OFST 8
  14707. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_LEN 2
  14708. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_OFST 8
  14709. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_LBN 0
  14710. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  14711. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  14712. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  14713. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  14714. /* enum: reserved value - do not use (may indicate alternative interpretation
  14715. * of REV field in future)
  14716. */
  14717. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RESERVED 0x0
  14718. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  14719. * development only)
  14720. */
  14721. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  14722. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  14723. */
  14724. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  14725. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  14726. * (Huntington development only)
  14727. */
  14728. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  14729. /* enum: Full featured RX PD production firmware */
  14730. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  14731. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  14732. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  14733. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  14734. * (Huntington development only)
  14735. */
  14736. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  14737. /* enum: Low latency RX PD production firmware */
  14738. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  14739. /* enum: Packed stream RX PD production firmware */
  14740. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  14741. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  14742. * tests (Medford development only)
  14743. */
  14744. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  14745. /* enum: Rules engine RX PD production firmware */
  14746. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  14747. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  14748. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  14749. /* enum: DPDK RX PD production firmware */
  14750. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_DPDK 0xa
  14751. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  14752. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  14753. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  14754. * encapsulations (Medford development only)
  14755. */
  14756. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  14757. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_OFST 10
  14758. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_LEN 2
  14759. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_OFST 10
  14760. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_LBN 0
  14761. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  14762. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  14763. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  14764. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  14765. /* enum: reserved value - do not use (may indicate alternative interpretation
  14766. * of REV field in future)
  14767. */
  14768. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RESERVED 0x0
  14769. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  14770. * development only)
  14771. */
  14772. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  14773. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  14774. */
  14775. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  14776. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  14777. * (Huntington development only)
  14778. */
  14779. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  14780. /* enum: Full featured TX PD production firmware */
  14781. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  14782. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  14783. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  14784. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  14785. * (Huntington development only)
  14786. */
  14787. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  14788. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  14789. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  14790. * tests (Medford development only)
  14791. */
  14792. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  14793. /* enum: Rules engine TX PD production firmware */
  14794. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  14795. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  14796. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  14797. /* enum: DPDK TX PD production firmware */
  14798. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_DPDK 0xa
  14799. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  14800. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  14801. /* Hardware capabilities of NIC */
  14802. #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_OFST 12
  14803. #define MC_CMD_GET_CAPABILITIES_V5_OUT_HW_CAPABILITIES_LEN 4
  14804. /* Licensed capabilities */
  14805. #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_OFST 16
  14806. #define MC_CMD_GET_CAPABILITIES_V5_OUT_LICENSE_CAPABILITIES_LEN 4
  14807. /* Second word of flags. Not present on older firmware (check the length). */
  14808. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_OFST 20
  14809. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FLAGS2_LEN 4
  14810. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_OFST 20
  14811. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_LBN 0
  14812. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_WIDTH 1
  14813. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_OFST 20
  14814. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_LBN 1
  14815. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  14816. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_OFST 20
  14817. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_LBN 2
  14818. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVQ_TIMER_CTRL_WIDTH 1
  14819. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_OFST 20
  14820. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_LBN 3
  14821. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EVENT_CUT_THROUGH_WIDTH 1
  14822. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_OFST 20
  14823. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_LBN 4
  14824. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_CUT_THROUGH_WIDTH 1
  14825. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_OFST 20
  14826. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_LBN 5
  14827. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  14828. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  14829. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  14830. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  14831. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  14832. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  14833. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  14834. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_OFST 20
  14835. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_LBN 7
  14836. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_EVQ_V2_WIDTH 1
  14837. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_OFST 20
  14838. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_LBN 8
  14839. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  14840. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_OFST 20
  14841. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_LBN 9
  14842. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TIMESTAMP_WIDTH 1
  14843. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_OFST 20
  14844. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_LBN 10
  14845. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_SNIFF_WIDTH 1
  14846. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_OFST 20
  14847. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_LBN 11
  14848. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_SNIFF_WIDTH 1
  14849. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  14850. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  14851. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  14852. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_OFST 20
  14853. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_LBN 13
  14854. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_BACKGROUND_WIDTH 1
  14855. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_OFST 20
  14856. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_LBN 14
  14857. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MCDI_DB_RETURN_WIDTH 1
  14858. #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_OFST 20
  14859. #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_LBN 15
  14860. #define MC_CMD_GET_CAPABILITIES_V5_OUT_CTPIO_WIDTH 1
  14861. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_OFST 20
  14862. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_LBN 16
  14863. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_SUPPORT_WIDTH 1
  14864. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_OFST 20
  14865. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_LBN 17
  14866. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TSA_BOUND_WIDTH 1
  14867. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  14868. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  14869. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  14870. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_OFST 20
  14871. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_LBN 19
  14872. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_FLAG_WIDTH 1
  14873. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_OFST 20
  14874. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_LBN 20
  14875. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_WIDTH 1
  14876. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  14877. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  14878. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  14879. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  14880. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  14881. #define MC_CMD_GET_CAPABILITIES_V5_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  14882. #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_OFST 20
  14883. #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_LBN 22
  14884. #define MC_CMD_GET_CAPABILITIES_V5_OUT_L3XUDP_SUPPORT_WIDTH 1
  14885. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  14886. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  14887. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  14888. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_OFST 20
  14889. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_LBN 24
  14890. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_SPREADING_WIDTH 1
  14891. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_OFST 20
  14892. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_LBN 25
  14893. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RXDP_HLB_IDLE_WIDTH 1
  14894. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  14895. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  14896. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  14897. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  14898. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  14899. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  14900. #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_OFST 20
  14901. #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_LBN 28
  14902. #define MC_CMD_GET_CAPABILITIES_V5_OUT_BUNDLE_UPDATE_WIDTH 1
  14903. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_OFST 20
  14904. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_LBN 29
  14905. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V3_WIDTH 1
  14906. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_OFST 20
  14907. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_LBN 30
  14908. #define MC_CMD_GET_CAPABILITIES_V5_OUT_DYNAMIC_SENSORS_WIDTH 1
  14909. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  14910. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  14911. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  14912. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  14913. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  14914. */
  14915. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  14916. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  14917. /* One byte per PF containing the number of the external port assigned to this
  14918. * PF, indexed by PF number. Special values indicate that a PF is either not
  14919. * present or not assigned.
  14920. */
  14921. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  14922. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  14923. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  14924. /* enum: The caller is not permitted to access information on this PF. */
  14925. #define MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff
  14926. /* enum: PF does not exist. */
  14927. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe
  14928. /* enum: PF does exist but is not assigned to any external port. */
  14929. #define MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_ASSIGNED 0xfd
  14930. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  14931. * in this field. It is intended for a possible future situation where a more
  14932. * complex scheme of PFs to ports mapping is being used. The future driver
  14933. * should look for a new field supporting the new scheme. The current/old
  14934. * driver should treat this value as PF_NOT_ASSIGNED.
  14935. */
  14936. #define MC_CMD_GET_CAPABILITIES_V5_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  14937. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  14938. * special value indicates that a PF is not present.
  14939. */
  14940. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_OFST 42
  14941. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_LEN 1
  14942. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VFS_PER_PF_NUM 16
  14943. /* enum: The caller is not permitted to access information on this PF. */
  14944. /* MC_CMD_GET_CAPABILITIES_V5_OUT_ACCESS_NOT_PERMITTED 0xff */
  14945. /* enum: PF does not exist. */
  14946. /* MC_CMD_GET_CAPABILITIES_V5_OUT_PF_NOT_PRESENT 0xfe */
  14947. /* Number of VIs available for each external port */
  14948. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_OFST 58
  14949. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_LEN 2
  14950. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_VIS_PER_PORT_NUM 4
  14951. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  14952. * equals (2 ^ RX_DESC_CACHE_SIZE)
  14953. */
  14954. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_OFST 66
  14955. #define MC_CMD_GET_CAPABILITIES_V5_OUT_RX_DESC_CACHE_SIZE_LEN 1
  14956. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  14957. * equals (2 ^ TX_DESC_CACHE_SIZE)
  14958. */
  14959. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_OFST 67
  14960. #define MC_CMD_GET_CAPABILITIES_V5_OUT_TX_DESC_CACHE_SIZE_LEN 1
  14961. /* Total number of available PIO buffers */
  14962. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_OFST 68
  14963. #define MC_CMD_GET_CAPABILITIES_V5_OUT_NUM_PIO_BUFFS_LEN 2
  14964. /* Size of a single PIO buffer */
  14965. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_OFST 70
  14966. #define MC_CMD_GET_CAPABILITIES_V5_OUT_SIZE_PIO_BUFF_LEN 2
  14967. /* On chips later than Medford the amount of address space assigned to each VI
  14968. * is configurable. This is a global setting that the driver must query to
  14969. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  14970. * with 8k VI windows.
  14971. */
  14972. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_OFST 72
  14973. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_LEN 1
  14974. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  14975. * CTPIO is not mapped.
  14976. */
  14977. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_8K 0x0
  14978. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14979. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_16K 0x1
  14980. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  14981. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VI_WINDOW_MODE_64K 0x2
  14982. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  14983. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14984. */
  14985. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  14986. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  14987. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  14988. * (SF-115995-SW) in the present configuration of firmware and port mode.
  14989. */
  14990. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  14991. #define MC_CMD_GET_CAPABILITIES_V5_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  14992. /* Entry count in the MAC stats array, including the final GENERATION_END
  14993. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  14994. * hold at least this many 64-bit stats values, if they wish to receive all
  14995. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  14996. * stats array returned will be truncated.
  14997. */
  14998. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_OFST 76
  14999. #define MC_CMD_GET_CAPABILITIES_V5_OUT_MAC_STATS_NUM_STATS_LEN 2
  15000. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  15001. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  15002. */
  15003. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  15004. #define MC_CMD_GET_CAPABILITIES_V5_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  15005. /* MC_CMD_GET_CAPABILITIES_V6_OUT msgresponse */
  15006. #define MC_CMD_GET_CAPABILITIES_V6_OUT_LEN 148
  15007. /* First word of flags. */
  15008. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS1_OFST 0
  15009. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS1_LEN 4
  15010. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_OFST 0
  15011. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_LBN 3
  15012. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VPORT_RECONFIGURE_WIDTH 1
  15013. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_OFST 0
  15014. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_LBN 4
  15015. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_STRIPING_WIDTH 1
  15016. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_OFST 0
  15017. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_LBN 5
  15018. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_QUERY_WIDTH 1
  15019. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  15020. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  15021. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  15022. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_OFST 0
  15023. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_LBN 7
  15024. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  15025. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  15026. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  15027. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  15028. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_OFST 0
  15029. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_LBN 9
  15030. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SET_MAC_ENHANCED_WIDTH 1
  15031. #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  15032. #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  15033. #define MC_CMD_GET_CAPABILITIES_V6_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  15034. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  15035. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  15036. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  15037. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  15038. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  15039. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  15040. #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_OFST 0
  15041. #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_LBN 13
  15042. #define MC_CMD_GET_CAPABILITIES_V6_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  15043. #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_OFST 0
  15044. #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_LBN 14
  15045. #define MC_CMD_GET_CAPABILITIES_V6_OUT_QBB_WIDTH 1
  15046. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  15047. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  15048. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  15049. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_OFST 0
  15050. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_LBN 16
  15051. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_RSS_LIMITED_WIDTH 1
  15052. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_OFST 0
  15053. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_LBN 17
  15054. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PACKED_STREAM_WIDTH 1
  15055. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_OFST 0
  15056. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_LBN 18
  15057. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_INCLUDE_FCS_WIDTH 1
  15058. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_OFST 0
  15059. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_LBN 19
  15060. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VLAN_INSERTION_WIDTH 1
  15061. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_OFST 0
  15062. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_LBN 20
  15063. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_VLAN_STRIPPING_WIDTH 1
  15064. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_OFST 0
  15065. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_LBN 21
  15066. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_WIDTH 1
  15067. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_OFST 0
  15068. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_LBN 22
  15069. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_0_WIDTH 1
  15070. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_OFST 0
  15071. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_LBN 23
  15072. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_PREFIX_LEN_14_WIDTH 1
  15073. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_OFST 0
  15074. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_LBN 24
  15075. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_TIMESTAMP_WIDTH 1
  15076. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_OFST 0
  15077. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_LBN 25
  15078. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_BATCHING_WIDTH 1
  15079. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_OFST 0
  15080. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_LBN 26
  15081. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  15082. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  15083. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  15084. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  15085. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_OFST 0
  15086. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_LBN 28
  15087. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DISABLE_SCATTER_WIDTH 1
  15088. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  15089. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  15090. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  15091. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_OFST 0
  15092. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_LBN 30
  15093. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVB_WIDTH 1
  15094. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_OFST 0
  15095. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_LBN 31
  15096. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VXLAN_NVGRE_WIDTH 1
  15097. /* RxDPCPU firmware id. */
  15098. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DPCPU_FW_ID_OFST 4
  15099. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DPCPU_FW_ID_LEN 2
  15100. /* enum: Standard RXDP firmware */
  15101. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP 0x0
  15102. /* enum: Low latency RXDP firmware */
  15103. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_LOW_LATENCY 0x1
  15104. /* enum: Packed stream RXDP firmware */
  15105. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_PACKED_STREAM 0x2
  15106. /* enum: Rules engine RXDP firmware */
  15107. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_RULES_ENGINE 0x5
  15108. /* enum: DPDK RXDP firmware */
  15109. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_DPDK 0x6
  15110. /* enum: BIST RXDP firmware */
  15111. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_BIST 0x10a
  15112. /* enum: RXDP Test firmware image 1 */
  15113. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  15114. /* enum: RXDP Test firmware image 2 */
  15115. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  15116. /* enum: RXDP Test firmware image 3 */
  15117. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  15118. /* enum: RXDP Test firmware image 4 */
  15119. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  15120. /* enum: RXDP Test firmware image 5 */
  15121. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_BACKPRESSURE 0x105
  15122. /* enum: RXDP Test firmware image 6 */
  15123. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  15124. /* enum: RXDP Test firmware image 7 */
  15125. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  15126. /* enum: RXDP Test firmware image 8 */
  15127. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  15128. /* enum: RXDP Test firmware image 9 */
  15129. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  15130. /* enum: RXDP Test firmware image 10 */
  15131. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_TEST_FW_SLOW 0x10c
  15132. /* TxDPCPU firmware id. */
  15133. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DPCPU_FW_ID_OFST 6
  15134. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DPCPU_FW_ID_LEN 2
  15135. /* enum: Standard TXDP firmware */
  15136. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP 0x0
  15137. /* enum: Low latency TXDP firmware */
  15138. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_LOW_LATENCY 0x1
  15139. /* enum: High packet rate TXDP firmware */
  15140. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_HIGH_PACKET_RATE 0x3
  15141. /* enum: Rules engine TXDP firmware */
  15142. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_RULES_ENGINE 0x5
  15143. /* enum: DPDK TXDP firmware */
  15144. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_DPDK 0x6
  15145. /* enum: BIST TXDP firmware */
  15146. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_BIST 0x12d
  15147. /* enum: TXDP Test firmware image 1 */
  15148. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  15149. /* enum: TXDP Test firmware image 2 */
  15150. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  15151. /* enum: TXDP CSR bus test firmware */
  15152. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXDP_TEST_FW_CSR 0x103
  15153. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_OFST 8
  15154. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_LEN 2
  15155. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_OFST 8
  15156. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_LBN 0
  15157. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  15158. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  15159. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  15160. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  15161. /* enum: reserved value - do not use (may indicate alternative interpretation
  15162. * of REV field in future)
  15163. */
  15164. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_RESERVED 0x0
  15165. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  15166. * development only)
  15167. */
  15168. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  15169. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  15170. */
  15171. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  15172. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  15173. * (Huntington development only)
  15174. */
  15175. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  15176. /* enum: Full featured RX PD production firmware */
  15177. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  15178. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  15179. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  15180. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  15181. * (Huntington development only)
  15182. */
  15183. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  15184. /* enum: Low latency RX PD production firmware */
  15185. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  15186. /* enum: Packed stream RX PD production firmware */
  15187. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  15188. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  15189. * tests (Medford development only)
  15190. */
  15191. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  15192. /* enum: Rules engine RX PD production firmware */
  15193. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  15194. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  15195. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  15196. /* enum: DPDK RX PD production firmware */
  15197. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_DPDK 0xa
  15198. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  15199. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  15200. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  15201. * encapsulations (Medford development only)
  15202. */
  15203. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  15204. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_OFST 10
  15205. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_LEN 2
  15206. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_OFST 10
  15207. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_LBN 0
  15208. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  15209. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  15210. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  15211. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  15212. /* enum: reserved value - do not use (may indicate alternative interpretation
  15213. * of REV field in future)
  15214. */
  15215. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_RESERVED 0x0
  15216. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  15217. * development only)
  15218. */
  15219. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  15220. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  15221. */
  15222. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  15223. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  15224. * (Huntington development only)
  15225. */
  15226. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  15227. /* enum: Full featured TX PD production firmware */
  15228. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  15229. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  15230. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  15231. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  15232. * (Huntington development only)
  15233. */
  15234. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  15235. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  15236. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  15237. * tests (Medford development only)
  15238. */
  15239. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  15240. /* enum: Rules engine TX PD production firmware */
  15241. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  15242. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  15243. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  15244. /* enum: DPDK TX PD production firmware */
  15245. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_DPDK 0xa
  15246. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  15247. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  15248. /* Hardware capabilities of NIC */
  15249. #define MC_CMD_GET_CAPABILITIES_V6_OUT_HW_CAPABILITIES_OFST 12
  15250. #define MC_CMD_GET_CAPABILITIES_V6_OUT_HW_CAPABILITIES_LEN 4
  15251. /* Licensed capabilities */
  15252. #define MC_CMD_GET_CAPABILITIES_V6_OUT_LICENSE_CAPABILITIES_OFST 16
  15253. #define MC_CMD_GET_CAPABILITIES_V6_OUT_LICENSE_CAPABILITIES_LEN 4
  15254. /* Second word of flags. Not present on older firmware (check the length). */
  15255. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS2_OFST 20
  15256. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FLAGS2_LEN 4
  15257. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_OFST 20
  15258. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_LBN 0
  15259. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_WIDTH 1
  15260. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_OFST 20
  15261. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_LBN 1
  15262. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  15263. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_OFST 20
  15264. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_LBN 2
  15265. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVQ_TIMER_CTRL_WIDTH 1
  15266. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_OFST 20
  15267. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_LBN 3
  15268. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EVENT_CUT_THROUGH_WIDTH 1
  15269. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_OFST 20
  15270. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_LBN 4
  15271. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_CUT_THROUGH_WIDTH 1
  15272. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_OFST 20
  15273. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_LBN 5
  15274. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  15275. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  15276. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  15277. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  15278. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  15279. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  15280. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  15281. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_OFST 20
  15282. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_LBN 7
  15283. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_EVQ_V2_WIDTH 1
  15284. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_OFST 20
  15285. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_LBN 8
  15286. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  15287. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_OFST 20
  15288. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_LBN 9
  15289. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TIMESTAMP_WIDTH 1
  15290. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_OFST 20
  15291. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_LBN 10
  15292. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_SNIFF_WIDTH 1
  15293. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_OFST 20
  15294. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_LBN 11
  15295. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_SNIFF_WIDTH 1
  15296. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  15297. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  15298. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  15299. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_OFST 20
  15300. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_LBN 13
  15301. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_BACKGROUND_WIDTH 1
  15302. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_OFST 20
  15303. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_LBN 14
  15304. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MCDI_DB_RETURN_WIDTH 1
  15305. #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_OFST 20
  15306. #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_LBN 15
  15307. #define MC_CMD_GET_CAPABILITIES_V6_OUT_CTPIO_WIDTH 1
  15308. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_OFST 20
  15309. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_LBN 16
  15310. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_SUPPORT_WIDTH 1
  15311. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_OFST 20
  15312. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_LBN 17
  15313. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TSA_BOUND_WIDTH 1
  15314. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  15315. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  15316. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  15317. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_OFST 20
  15318. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_LBN 19
  15319. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_FLAG_WIDTH 1
  15320. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_OFST 20
  15321. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_LBN 20
  15322. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_WIDTH 1
  15323. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  15324. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  15325. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  15326. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  15327. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  15328. #define MC_CMD_GET_CAPABILITIES_V6_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  15329. #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_OFST 20
  15330. #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_LBN 22
  15331. #define MC_CMD_GET_CAPABILITIES_V6_OUT_L3XUDP_SUPPORT_WIDTH 1
  15332. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  15333. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  15334. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  15335. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_OFST 20
  15336. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_LBN 24
  15337. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_SPREADING_WIDTH 1
  15338. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_OFST 20
  15339. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_LBN 25
  15340. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RXDP_HLB_IDLE_WIDTH 1
  15341. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  15342. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  15343. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  15344. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  15345. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  15346. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  15347. #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_OFST 20
  15348. #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_LBN 28
  15349. #define MC_CMD_GET_CAPABILITIES_V6_OUT_BUNDLE_UPDATE_WIDTH 1
  15350. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_OFST 20
  15351. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_LBN 29
  15352. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V3_WIDTH 1
  15353. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_OFST 20
  15354. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_LBN 30
  15355. #define MC_CMD_GET_CAPABILITIES_V6_OUT_DYNAMIC_SENSORS_WIDTH 1
  15356. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  15357. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  15358. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  15359. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  15360. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  15361. */
  15362. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  15363. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  15364. /* One byte per PF containing the number of the external port assigned to this
  15365. * PF, indexed by PF number. Special values indicate that a PF is either not
  15366. * present or not assigned.
  15367. */
  15368. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  15369. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  15370. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  15371. /* enum: The caller is not permitted to access information on this PF. */
  15372. #define MC_CMD_GET_CAPABILITIES_V6_OUT_ACCESS_NOT_PERMITTED 0xff
  15373. /* enum: PF does not exist. */
  15374. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_PRESENT 0xfe
  15375. /* enum: PF does exist but is not assigned to any external port. */
  15376. #define MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_ASSIGNED 0xfd
  15377. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  15378. * in this field. It is intended for a possible future situation where a more
  15379. * complex scheme of PFs to ports mapping is being used. The future driver
  15380. * should look for a new field supporting the new scheme. The current/old
  15381. * driver should treat this value as PF_NOT_ASSIGNED.
  15382. */
  15383. #define MC_CMD_GET_CAPABILITIES_V6_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  15384. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  15385. * special value indicates that a PF is not present.
  15386. */
  15387. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_OFST 42
  15388. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_LEN 1
  15389. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VFS_PER_PF_NUM 16
  15390. /* enum: The caller is not permitted to access information on this PF. */
  15391. /* MC_CMD_GET_CAPABILITIES_V6_OUT_ACCESS_NOT_PERMITTED 0xff */
  15392. /* enum: PF does not exist. */
  15393. /* MC_CMD_GET_CAPABILITIES_V6_OUT_PF_NOT_PRESENT 0xfe */
  15394. /* Number of VIs available for each external port */
  15395. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_OFST 58
  15396. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_LEN 2
  15397. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_VIS_PER_PORT_NUM 4
  15398. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  15399. * equals (2 ^ RX_DESC_CACHE_SIZE)
  15400. */
  15401. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DESC_CACHE_SIZE_OFST 66
  15402. #define MC_CMD_GET_CAPABILITIES_V6_OUT_RX_DESC_CACHE_SIZE_LEN 1
  15403. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  15404. * equals (2 ^ TX_DESC_CACHE_SIZE)
  15405. */
  15406. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DESC_CACHE_SIZE_OFST 67
  15407. #define MC_CMD_GET_CAPABILITIES_V6_OUT_TX_DESC_CACHE_SIZE_LEN 1
  15408. /* Total number of available PIO buffers */
  15409. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_PIO_BUFFS_OFST 68
  15410. #define MC_CMD_GET_CAPABILITIES_V6_OUT_NUM_PIO_BUFFS_LEN 2
  15411. /* Size of a single PIO buffer */
  15412. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SIZE_PIO_BUFF_OFST 70
  15413. #define MC_CMD_GET_CAPABILITIES_V6_OUT_SIZE_PIO_BUFF_LEN 2
  15414. /* On chips later than Medford the amount of address space assigned to each VI
  15415. * is configurable. This is a global setting that the driver must query to
  15416. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  15417. * with 8k VI windows.
  15418. */
  15419. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_OFST 72
  15420. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_LEN 1
  15421. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  15422. * CTPIO is not mapped.
  15423. */
  15424. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_8K 0x0
  15425. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  15426. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_16K 0x1
  15427. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  15428. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VI_WINDOW_MODE_64K 0x2
  15429. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  15430. * (SF-115995-SW) in the present configuration of firmware and port mode.
  15431. */
  15432. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  15433. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  15434. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  15435. * (SF-115995-SW) in the present configuration of firmware and port mode.
  15436. */
  15437. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  15438. #define MC_CMD_GET_CAPABILITIES_V6_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  15439. /* Entry count in the MAC stats array, including the final GENERATION_END
  15440. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  15441. * hold at least this many 64-bit stats values, if they wish to receive all
  15442. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  15443. * stats array returned will be truncated.
  15444. */
  15445. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_NUM_STATS_OFST 76
  15446. #define MC_CMD_GET_CAPABILITIES_V6_OUT_MAC_STATS_NUM_STATS_LEN 2
  15447. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  15448. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  15449. */
  15450. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  15451. #define MC_CMD_GET_CAPABILITIES_V6_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  15452. /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in
  15453. * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when
  15454. * they create an RX queue. Due to hardware limitations, only a small number of
  15455. * different buffer sizes may be available concurrently. Nonzero entries in
  15456. * this array are the sizes of buffers which the system guarantees will be
  15457. * available for use. If the list is empty, there are no limitations on
  15458. * concurrent buffer sizes.
  15459. */
  15460. #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84
  15461. #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4
  15462. #define MC_CMD_GET_CAPABILITIES_V6_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16
  15463. /* MC_CMD_GET_CAPABILITIES_V7_OUT msgresponse */
  15464. #define MC_CMD_GET_CAPABILITIES_V7_OUT_LEN 152
  15465. /* First word of flags. */
  15466. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS1_OFST 0
  15467. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS1_LEN 4
  15468. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_OFST 0
  15469. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_LBN 3
  15470. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VPORT_RECONFIGURE_WIDTH 1
  15471. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_OFST 0
  15472. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_LBN 4
  15473. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_STRIPING_WIDTH 1
  15474. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_OFST 0
  15475. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_LBN 5
  15476. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_QUERY_WIDTH 1
  15477. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  15478. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  15479. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  15480. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_OFST 0
  15481. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_LBN 7
  15482. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  15483. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  15484. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  15485. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  15486. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_OFST 0
  15487. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_LBN 9
  15488. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SET_MAC_ENHANCED_WIDTH 1
  15489. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  15490. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  15491. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  15492. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  15493. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  15494. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  15495. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  15496. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  15497. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  15498. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_OFST 0
  15499. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_LBN 13
  15500. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  15501. #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_OFST 0
  15502. #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_LBN 14
  15503. #define MC_CMD_GET_CAPABILITIES_V7_OUT_QBB_WIDTH 1
  15504. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  15505. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  15506. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  15507. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_OFST 0
  15508. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_LBN 16
  15509. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_RSS_LIMITED_WIDTH 1
  15510. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_OFST 0
  15511. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_LBN 17
  15512. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PACKED_STREAM_WIDTH 1
  15513. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_OFST 0
  15514. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_LBN 18
  15515. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_INCLUDE_FCS_WIDTH 1
  15516. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_OFST 0
  15517. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_LBN 19
  15518. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VLAN_INSERTION_WIDTH 1
  15519. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_OFST 0
  15520. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_LBN 20
  15521. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_WIDTH 1
  15522. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_OFST 0
  15523. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_LBN 21
  15524. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_WIDTH 1
  15525. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_OFST 0
  15526. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_LBN 22
  15527. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_0_WIDTH 1
  15528. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_OFST 0
  15529. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_LBN 23
  15530. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_PREFIX_LEN_14_WIDTH 1
  15531. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_OFST 0
  15532. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_LBN 24
  15533. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_TIMESTAMP_WIDTH 1
  15534. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_OFST 0
  15535. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_LBN 25
  15536. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_BATCHING_WIDTH 1
  15537. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_OFST 0
  15538. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_LBN 26
  15539. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  15540. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  15541. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  15542. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  15543. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_OFST 0
  15544. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_LBN 28
  15545. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DISABLE_SCATTER_WIDTH 1
  15546. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  15547. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  15548. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  15549. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_OFST 0
  15550. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_LBN 30
  15551. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVB_WIDTH 1
  15552. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_OFST 0
  15553. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_LBN 31
  15554. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VXLAN_NVGRE_WIDTH 1
  15555. /* RxDPCPU firmware id. */
  15556. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DPCPU_FW_ID_OFST 4
  15557. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DPCPU_FW_ID_LEN 2
  15558. /* enum: Standard RXDP firmware */
  15559. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP 0x0
  15560. /* enum: Low latency RXDP firmware */
  15561. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_LOW_LATENCY 0x1
  15562. /* enum: Packed stream RXDP firmware */
  15563. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_PACKED_STREAM 0x2
  15564. /* enum: Rules engine RXDP firmware */
  15565. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_RULES_ENGINE 0x5
  15566. /* enum: DPDK RXDP firmware */
  15567. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_DPDK 0x6
  15568. /* enum: BIST RXDP firmware */
  15569. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_BIST 0x10a
  15570. /* enum: RXDP Test firmware image 1 */
  15571. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  15572. /* enum: RXDP Test firmware image 2 */
  15573. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  15574. /* enum: RXDP Test firmware image 3 */
  15575. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  15576. /* enum: RXDP Test firmware image 4 */
  15577. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  15578. /* enum: RXDP Test firmware image 5 */
  15579. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_BACKPRESSURE 0x105
  15580. /* enum: RXDP Test firmware image 6 */
  15581. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  15582. /* enum: RXDP Test firmware image 7 */
  15583. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  15584. /* enum: RXDP Test firmware image 8 */
  15585. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  15586. /* enum: RXDP Test firmware image 9 */
  15587. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  15588. /* enum: RXDP Test firmware image 10 */
  15589. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_TEST_FW_SLOW 0x10c
  15590. /* TxDPCPU firmware id. */
  15591. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DPCPU_FW_ID_OFST 6
  15592. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DPCPU_FW_ID_LEN 2
  15593. /* enum: Standard TXDP firmware */
  15594. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP 0x0
  15595. /* enum: Low latency TXDP firmware */
  15596. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_LOW_LATENCY 0x1
  15597. /* enum: High packet rate TXDP firmware */
  15598. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_HIGH_PACKET_RATE 0x3
  15599. /* enum: Rules engine TXDP firmware */
  15600. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_RULES_ENGINE 0x5
  15601. /* enum: DPDK TXDP firmware */
  15602. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_DPDK 0x6
  15603. /* enum: BIST TXDP firmware */
  15604. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_BIST 0x12d
  15605. /* enum: TXDP Test firmware image 1 */
  15606. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  15607. /* enum: TXDP Test firmware image 2 */
  15608. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  15609. /* enum: TXDP CSR bus test firmware */
  15610. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXDP_TEST_FW_CSR 0x103
  15611. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_OFST 8
  15612. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_LEN 2
  15613. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_OFST 8
  15614. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_LBN 0
  15615. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  15616. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  15617. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  15618. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  15619. /* enum: reserved value - do not use (may indicate alternative interpretation
  15620. * of REV field in future)
  15621. */
  15622. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_RESERVED 0x0
  15623. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  15624. * development only)
  15625. */
  15626. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  15627. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  15628. */
  15629. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  15630. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  15631. * (Huntington development only)
  15632. */
  15633. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  15634. /* enum: Full featured RX PD production firmware */
  15635. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  15636. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  15637. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  15638. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  15639. * (Huntington development only)
  15640. */
  15641. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  15642. /* enum: Low latency RX PD production firmware */
  15643. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  15644. /* enum: Packed stream RX PD production firmware */
  15645. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  15646. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  15647. * tests (Medford development only)
  15648. */
  15649. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  15650. /* enum: Rules engine RX PD production firmware */
  15651. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  15652. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  15653. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  15654. /* enum: DPDK RX PD production firmware */
  15655. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_DPDK 0xa
  15656. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  15657. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  15658. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  15659. * encapsulations (Medford development only)
  15660. */
  15661. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  15662. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_OFST 10
  15663. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_LEN 2
  15664. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_OFST 10
  15665. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_LBN 0
  15666. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  15667. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  15668. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  15669. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  15670. /* enum: reserved value - do not use (may indicate alternative interpretation
  15671. * of REV field in future)
  15672. */
  15673. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_RESERVED 0x0
  15674. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  15675. * development only)
  15676. */
  15677. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  15678. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  15679. */
  15680. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  15681. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  15682. * (Huntington development only)
  15683. */
  15684. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  15685. /* enum: Full featured TX PD production firmware */
  15686. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  15687. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  15688. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  15689. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  15690. * (Huntington development only)
  15691. */
  15692. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  15693. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  15694. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  15695. * tests (Medford development only)
  15696. */
  15697. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  15698. /* enum: Rules engine TX PD production firmware */
  15699. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  15700. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  15701. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  15702. /* enum: DPDK TX PD production firmware */
  15703. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_DPDK 0xa
  15704. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  15705. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  15706. /* Hardware capabilities of NIC */
  15707. #define MC_CMD_GET_CAPABILITIES_V7_OUT_HW_CAPABILITIES_OFST 12
  15708. #define MC_CMD_GET_CAPABILITIES_V7_OUT_HW_CAPABILITIES_LEN 4
  15709. /* Licensed capabilities */
  15710. #define MC_CMD_GET_CAPABILITIES_V7_OUT_LICENSE_CAPABILITIES_OFST 16
  15711. #define MC_CMD_GET_CAPABILITIES_V7_OUT_LICENSE_CAPABILITIES_LEN 4
  15712. /* Second word of flags. Not present on older firmware (check the length). */
  15713. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS2_OFST 20
  15714. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS2_LEN 4
  15715. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_OFST 20
  15716. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_LBN 0
  15717. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_WIDTH 1
  15718. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_OFST 20
  15719. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_LBN 1
  15720. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  15721. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_OFST 20
  15722. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_LBN 2
  15723. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVQ_TIMER_CTRL_WIDTH 1
  15724. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_OFST 20
  15725. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_LBN 3
  15726. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EVENT_CUT_THROUGH_WIDTH 1
  15727. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_OFST 20
  15728. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_LBN 4
  15729. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_CUT_THROUGH_WIDTH 1
  15730. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_OFST 20
  15731. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_LBN 5
  15732. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  15733. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  15734. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  15735. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  15736. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  15737. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  15738. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  15739. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_OFST 20
  15740. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_LBN 7
  15741. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_EVQ_V2_WIDTH 1
  15742. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_OFST 20
  15743. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_LBN 8
  15744. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  15745. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_OFST 20
  15746. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_LBN 9
  15747. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TIMESTAMP_WIDTH 1
  15748. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_OFST 20
  15749. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_LBN 10
  15750. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_SNIFF_WIDTH 1
  15751. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_OFST 20
  15752. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_LBN 11
  15753. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_SNIFF_WIDTH 1
  15754. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  15755. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  15756. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  15757. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_OFST 20
  15758. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_LBN 13
  15759. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_BACKGROUND_WIDTH 1
  15760. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_OFST 20
  15761. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_LBN 14
  15762. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MCDI_DB_RETURN_WIDTH 1
  15763. #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_OFST 20
  15764. #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_LBN 15
  15765. #define MC_CMD_GET_CAPABILITIES_V7_OUT_CTPIO_WIDTH 1
  15766. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_OFST 20
  15767. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_LBN 16
  15768. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_SUPPORT_WIDTH 1
  15769. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_OFST 20
  15770. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_LBN 17
  15771. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TSA_BOUND_WIDTH 1
  15772. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  15773. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  15774. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  15775. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_OFST 20
  15776. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_LBN 19
  15777. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_FLAG_WIDTH 1
  15778. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_OFST 20
  15779. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_LBN 20
  15780. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_WIDTH 1
  15781. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  15782. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  15783. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  15784. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  15785. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  15786. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  15787. #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_OFST 20
  15788. #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_LBN 22
  15789. #define MC_CMD_GET_CAPABILITIES_V7_OUT_L3XUDP_SUPPORT_WIDTH 1
  15790. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  15791. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  15792. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  15793. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_OFST 20
  15794. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_LBN 24
  15795. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_SPREADING_WIDTH 1
  15796. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_OFST 20
  15797. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_LBN 25
  15798. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RXDP_HLB_IDLE_WIDTH 1
  15799. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  15800. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  15801. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  15802. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  15803. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  15804. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  15805. #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_OFST 20
  15806. #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_LBN 28
  15807. #define MC_CMD_GET_CAPABILITIES_V7_OUT_BUNDLE_UPDATE_WIDTH 1
  15808. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_OFST 20
  15809. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_LBN 29
  15810. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V3_WIDTH 1
  15811. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_OFST 20
  15812. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_LBN 30
  15813. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_SENSORS_WIDTH 1
  15814. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  15815. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  15816. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  15817. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  15818. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  15819. */
  15820. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  15821. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  15822. /* One byte per PF containing the number of the external port assigned to this
  15823. * PF, indexed by PF number. Special values indicate that a PF is either not
  15824. * present or not assigned.
  15825. */
  15826. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  15827. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  15828. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  15829. /* enum: The caller is not permitted to access information on this PF. */
  15830. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ACCESS_NOT_PERMITTED 0xff
  15831. /* enum: PF does not exist. */
  15832. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_PRESENT 0xfe
  15833. /* enum: PF does exist but is not assigned to any external port. */
  15834. #define MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_ASSIGNED 0xfd
  15835. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  15836. * in this field. It is intended for a possible future situation where a more
  15837. * complex scheme of PFs to ports mapping is being used. The future driver
  15838. * should look for a new field supporting the new scheme. The current/old
  15839. * driver should treat this value as PF_NOT_ASSIGNED.
  15840. */
  15841. #define MC_CMD_GET_CAPABILITIES_V7_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  15842. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  15843. * special value indicates that a PF is not present.
  15844. */
  15845. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_OFST 42
  15846. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_LEN 1
  15847. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VFS_PER_PF_NUM 16
  15848. /* enum: The caller is not permitted to access information on this PF. */
  15849. /* MC_CMD_GET_CAPABILITIES_V7_OUT_ACCESS_NOT_PERMITTED 0xff */
  15850. /* enum: PF does not exist. */
  15851. /* MC_CMD_GET_CAPABILITIES_V7_OUT_PF_NOT_PRESENT 0xfe */
  15852. /* Number of VIs available for each external port */
  15853. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_OFST 58
  15854. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_LEN 2
  15855. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_VIS_PER_PORT_NUM 4
  15856. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  15857. * equals (2 ^ RX_DESC_CACHE_SIZE)
  15858. */
  15859. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DESC_CACHE_SIZE_OFST 66
  15860. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_DESC_CACHE_SIZE_LEN 1
  15861. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  15862. * equals (2 ^ TX_DESC_CACHE_SIZE)
  15863. */
  15864. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DESC_CACHE_SIZE_OFST 67
  15865. #define MC_CMD_GET_CAPABILITIES_V7_OUT_TX_DESC_CACHE_SIZE_LEN 1
  15866. /* Total number of available PIO buffers */
  15867. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_PIO_BUFFS_OFST 68
  15868. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NUM_PIO_BUFFS_LEN 2
  15869. /* Size of a single PIO buffer */
  15870. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SIZE_PIO_BUFF_OFST 70
  15871. #define MC_CMD_GET_CAPABILITIES_V7_OUT_SIZE_PIO_BUFF_LEN 2
  15872. /* On chips later than Medford the amount of address space assigned to each VI
  15873. * is configurable. This is a global setting that the driver must query to
  15874. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  15875. * with 8k VI windows.
  15876. */
  15877. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_OFST 72
  15878. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_LEN 1
  15879. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  15880. * CTPIO is not mapped.
  15881. */
  15882. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_8K 0x0
  15883. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  15884. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_16K 0x1
  15885. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  15886. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VI_WINDOW_MODE_64K 0x2
  15887. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  15888. * (SF-115995-SW) in the present configuration of firmware and port mode.
  15889. */
  15890. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  15891. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  15892. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  15893. * (SF-115995-SW) in the present configuration of firmware and port mode.
  15894. */
  15895. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  15896. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  15897. /* Entry count in the MAC stats array, including the final GENERATION_END
  15898. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  15899. * hold at least this many 64-bit stats values, if they wish to receive all
  15900. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  15901. * stats array returned will be truncated.
  15902. */
  15903. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_NUM_STATS_OFST 76
  15904. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAC_STATS_NUM_STATS_LEN 2
  15905. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  15906. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  15907. */
  15908. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  15909. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  15910. /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in
  15911. * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when
  15912. * they create an RX queue. Due to hardware limitations, only a small number of
  15913. * different buffer sizes may be available concurrently. Nonzero entries in
  15914. * this array are the sizes of buffers which the system guarantees will be
  15915. * available for use. If the list is empty, there are no limitations on
  15916. * concurrent buffer sizes.
  15917. */
  15918. #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84
  15919. #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4
  15920. #define MC_CMD_GET_CAPABILITIES_V7_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16
  15921. /* Third word of flags. Not present on older firmware (check the length). */
  15922. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS3_OFST 148
  15923. #define MC_CMD_GET_CAPABILITIES_V7_OUT_FLAGS3_LEN 4
  15924. #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_OFST 148
  15925. #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_LBN 0
  15926. #define MC_CMD_GET_CAPABILITIES_V7_OUT_WOL_ETHERWAKE_WIDTH 1
  15927. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_OFST 148
  15928. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_LBN 1
  15929. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_EVEN_SPREADING_WIDTH 1
  15930. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148
  15931. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2
  15932. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1
  15933. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_OFST 148
  15934. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_LBN 3
  15935. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_SUPPORTED_WIDTH 1
  15936. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_OFST 148
  15937. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_LBN 4
  15938. #define MC_CMD_GET_CAPABILITIES_V7_OUT_VDPA_SUPPORTED_WIDTH 1
  15939. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148
  15940. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5
  15941. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1
  15942. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148
  15943. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6
  15944. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1
  15945. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148
  15946. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7
  15947. #define MC_CMD_GET_CAPABILITIES_V7_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1
  15948. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148
  15949. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8
  15950. #define MC_CMD_GET_CAPABILITIES_V7_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1
  15951. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148
  15952. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9
  15953. #define MC_CMD_GET_CAPABILITIES_V7_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1
  15954. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148
  15955. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10
  15956. #define MC_CMD_GET_CAPABILITIES_V7_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1
  15957. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148
  15958. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11
  15959. #define MC_CMD_GET_CAPABILITIES_V7_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1
  15960. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148
  15961. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12
  15962. #define MC_CMD_GET_CAPABILITIES_V7_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1
  15963. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148
  15964. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14
  15965. #define MC_CMD_GET_CAPABILITIES_V7_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1
  15966. /* MC_CMD_GET_CAPABILITIES_V8_OUT msgresponse */
  15967. #define MC_CMD_GET_CAPABILITIES_V8_OUT_LEN 160
  15968. /* First word of flags. */
  15969. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS1_OFST 0
  15970. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS1_LEN 4
  15971. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_OFST 0
  15972. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_LBN 3
  15973. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VPORT_RECONFIGURE_WIDTH 1
  15974. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_OFST 0
  15975. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_LBN 4
  15976. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_STRIPING_WIDTH 1
  15977. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_OFST 0
  15978. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_LBN 5
  15979. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_QUERY_WIDTH 1
  15980. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  15981. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  15982. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  15983. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_OFST 0
  15984. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_LBN 7
  15985. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  15986. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  15987. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  15988. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  15989. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_OFST 0
  15990. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_LBN 9
  15991. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SET_MAC_ENHANCED_WIDTH 1
  15992. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  15993. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  15994. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  15995. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  15996. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  15997. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  15998. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  15999. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  16000. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  16001. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_OFST 0
  16002. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_LBN 13
  16003. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  16004. #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_OFST 0
  16005. #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_LBN 14
  16006. #define MC_CMD_GET_CAPABILITIES_V8_OUT_QBB_WIDTH 1
  16007. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  16008. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  16009. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  16010. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_OFST 0
  16011. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_LBN 16
  16012. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_RSS_LIMITED_WIDTH 1
  16013. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_OFST 0
  16014. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_LBN 17
  16015. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PACKED_STREAM_WIDTH 1
  16016. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_OFST 0
  16017. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_LBN 18
  16018. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_INCLUDE_FCS_WIDTH 1
  16019. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_OFST 0
  16020. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_LBN 19
  16021. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VLAN_INSERTION_WIDTH 1
  16022. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_OFST 0
  16023. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_LBN 20
  16024. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_WIDTH 1
  16025. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_OFST 0
  16026. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_LBN 21
  16027. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_WIDTH 1
  16028. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_OFST 0
  16029. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_LBN 22
  16030. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_0_WIDTH 1
  16031. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_OFST 0
  16032. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_LBN 23
  16033. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_PREFIX_LEN_14_WIDTH 1
  16034. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_OFST 0
  16035. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_LBN 24
  16036. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_TIMESTAMP_WIDTH 1
  16037. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_OFST 0
  16038. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_LBN 25
  16039. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_BATCHING_WIDTH 1
  16040. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_OFST 0
  16041. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_LBN 26
  16042. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  16043. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  16044. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  16045. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  16046. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_OFST 0
  16047. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_LBN 28
  16048. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DISABLE_SCATTER_WIDTH 1
  16049. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  16050. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  16051. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  16052. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_OFST 0
  16053. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_LBN 30
  16054. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVB_WIDTH 1
  16055. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_OFST 0
  16056. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_LBN 31
  16057. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VXLAN_NVGRE_WIDTH 1
  16058. /* RxDPCPU firmware id. */
  16059. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DPCPU_FW_ID_OFST 4
  16060. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DPCPU_FW_ID_LEN 2
  16061. /* enum: Standard RXDP firmware */
  16062. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP 0x0
  16063. /* enum: Low latency RXDP firmware */
  16064. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_LOW_LATENCY 0x1
  16065. /* enum: Packed stream RXDP firmware */
  16066. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_PACKED_STREAM 0x2
  16067. /* enum: Rules engine RXDP firmware */
  16068. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_RULES_ENGINE 0x5
  16069. /* enum: DPDK RXDP firmware */
  16070. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_DPDK 0x6
  16071. /* enum: BIST RXDP firmware */
  16072. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_BIST 0x10a
  16073. /* enum: RXDP Test firmware image 1 */
  16074. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  16075. /* enum: RXDP Test firmware image 2 */
  16076. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  16077. /* enum: RXDP Test firmware image 3 */
  16078. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  16079. /* enum: RXDP Test firmware image 4 */
  16080. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  16081. /* enum: RXDP Test firmware image 5 */
  16082. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_BACKPRESSURE 0x105
  16083. /* enum: RXDP Test firmware image 6 */
  16084. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  16085. /* enum: RXDP Test firmware image 7 */
  16086. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  16087. /* enum: RXDP Test firmware image 8 */
  16088. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  16089. /* enum: RXDP Test firmware image 9 */
  16090. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  16091. /* enum: RXDP Test firmware image 10 */
  16092. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_TEST_FW_SLOW 0x10c
  16093. /* TxDPCPU firmware id. */
  16094. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DPCPU_FW_ID_OFST 6
  16095. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DPCPU_FW_ID_LEN 2
  16096. /* enum: Standard TXDP firmware */
  16097. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP 0x0
  16098. /* enum: Low latency TXDP firmware */
  16099. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_LOW_LATENCY 0x1
  16100. /* enum: High packet rate TXDP firmware */
  16101. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_HIGH_PACKET_RATE 0x3
  16102. /* enum: Rules engine TXDP firmware */
  16103. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_RULES_ENGINE 0x5
  16104. /* enum: DPDK TXDP firmware */
  16105. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_DPDK 0x6
  16106. /* enum: BIST TXDP firmware */
  16107. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_BIST 0x12d
  16108. /* enum: TXDP Test firmware image 1 */
  16109. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  16110. /* enum: TXDP Test firmware image 2 */
  16111. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  16112. /* enum: TXDP CSR bus test firmware */
  16113. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXDP_TEST_FW_CSR 0x103
  16114. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_OFST 8
  16115. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_LEN 2
  16116. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_OFST 8
  16117. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_LBN 0
  16118. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  16119. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  16120. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  16121. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  16122. /* enum: reserved value - do not use (may indicate alternative interpretation
  16123. * of REV field in future)
  16124. */
  16125. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_RESERVED 0x0
  16126. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  16127. * development only)
  16128. */
  16129. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  16130. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  16131. */
  16132. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  16133. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  16134. * (Huntington development only)
  16135. */
  16136. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  16137. /* enum: Full featured RX PD production firmware */
  16138. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  16139. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  16140. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  16141. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  16142. * (Huntington development only)
  16143. */
  16144. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  16145. /* enum: Low latency RX PD production firmware */
  16146. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  16147. /* enum: Packed stream RX PD production firmware */
  16148. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  16149. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  16150. * tests (Medford development only)
  16151. */
  16152. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  16153. /* enum: Rules engine RX PD production firmware */
  16154. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  16155. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  16156. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  16157. /* enum: DPDK RX PD production firmware */
  16158. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_DPDK 0xa
  16159. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  16160. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  16161. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  16162. * encapsulations (Medford development only)
  16163. */
  16164. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  16165. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_OFST 10
  16166. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_LEN 2
  16167. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_OFST 10
  16168. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_LBN 0
  16169. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  16170. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  16171. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  16172. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  16173. /* enum: reserved value - do not use (may indicate alternative interpretation
  16174. * of REV field in future)
  16175. */
  16176. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_RESERVED 0x0
  16177. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  16178. * development only)
  16179. */
  16180. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  16181. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  16182. */
  16183. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  16184. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  16185. * (Huntington development only)
  16186. */
  16187. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  16188. /* enum: Full featured TX PD production firmware */
  16189. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  16190. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  16191. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  16192. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  16193. * (Huntington development only)
  16194. */
  16195. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  16196. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  16197. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  16198. * tests (Medford development only)
  16199. */
  16200. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  16201. /* enum: Rules engine TX PD production firmware */
  16202. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  16203. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  16204. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  16205. /* enum: DPDK TX PD production firmware */
  16206. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_DPDK 0xa
  16207. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  16208. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  16209. /* Hardware capabilities of NIC */
  16210. #define MC_CMD_GET_CAPABILITIES_V8_OUT_HW_CAPABILITIES_OFST 12
  16211. #define MC_CMD_GET_CAPABILITIES_V8_OUT_HW_CAPABILITIES_LEN 4
  16212. /* Licensed capabilities */
  16213. #define MC_CMD_GET_CAPABILITIES_V8_OUT_LICENSE_CAPABILITIES_OFST 16
  16214. #define MC_CMD_GET_CAPABILITIES_V8_OUT_LICENSE_CAPABILITIES_LEN 4
  16215. /* Second word of flags. Not present on older firmware (check the length). */
  16216. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS2_OFST 20
  16217. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS2_LEN 4
  16218. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_OFST 20
  16219. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_LBN 0
  16220. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_WIDTH 1
  16221. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_OFST 20
  16222. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_LBN 1
  16223. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  16224. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_OFST 20
  16225. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_LBN 2
  16226. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVQ_TIMER_CTRL_WIDTH 1
  16227. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_OFST 20
  16228. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_LBN 3
  16229. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EVENT_CUT_THROUGH_WIDTH 1
  16230. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_OFST 20
  16231. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_LBN 4
  16232. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_CUT_THROUGH_WIDTH 1
  16233. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_OFST 20
  16234. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_LBN 5
  16235. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  16236. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  16237. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  16238. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  16239. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  16240. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  16241. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  16242. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_OFST 20
  16243. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_LBN 7
  16244. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_EVQ_V2_WIDTH 1
  16245. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_OFST 20
  16246. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_LBN 8
  16247. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  16248. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_OFST 20
  16249. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_LBN 9
  16250. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TIMESTAMP_WIDTH 1
  16251. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_OFST 20
  16252. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_LBN 10
  16253. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_SNIFF_WIDTH 1
  16254. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_OFST 20
  16255. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_LBN 11
  16256. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_SNIFF_WIDTH 1
  16257. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  16258. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  16259. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  16260. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_OFST 20
  16261. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_LBN 13
  16262. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_BACKGROUND_WIDTH 1
  16263. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_OFST 20
  16264. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_LBN 14
  16265. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MCDI_DB_RETURN_WIDTH 1
  16266. #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_OFST 20
  16267. #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_LBN 15
  16268. #define MC_CMD_GET_CAPABILITIES_V8_OUT_CTPIO_WIDTH 1
  16269. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_OFST 20
  16270. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_LBN 16
  16271. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_SUPPORT_WIDTH 1
  16272. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_OFST 20
  16273. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_LBN 17
  16274. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TSA_BOUND_WIDTH 1
  16275. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  16276. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  16277. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  16278. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_OFST 20
  16279. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_LBN 19
  16280. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_FLAG_WIDTH 1
  16281. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_OFST 20
  16282. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_LBN 20
  16283. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_WIDTH 1
  16284. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  16285. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  16286. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  16287. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  16288. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  16289. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  16290. #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_OFST 20
  16291. #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_LBN 22
  16292. #define MC_CMD_GET_CAPABILITIES_V8_OUT_L3XUDP_SUPPORT_WIDTH 1
  16293. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  16294. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  16295. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  16296. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_OFST 20
  16297. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_LBN 24
  16298. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_SPREADING_WIDTH 1
  16299. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_OFST 20
  16300. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_LBN 25
  16301. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RXDP_HLB_IDLE_WIDTH 1
  16302. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  16303. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  16304. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  16305. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  16306. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  16307. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  16308. #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_OFST 20
  16309. #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_LBN 28
  16310. #define MC_CMD_GET_CAPABILITIES_V8_OUT_BUNDLE_UPDATE_WIDTH 1
  16311. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_OFST 20
  16312. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_LBN 29
  16313. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V3_WIDTH 1
  16314. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_OFST 20
  16315. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_LBN 30
  16316. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_SENSORS_WIDTH 1
  16317. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  16318. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  16319. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  16320. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  16321. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  16322. */
  16323. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  16324. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  16325. /* One byte per PF containing the number of the external port assigned to this
  16326. * PF, indexed by PF number. Special values indicate that a PF is either not
  16327. * present or not assigned.
  16328. */
  16329. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  16330. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  16331. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  16332. /* enum: The caller is not permitted to access information on this PF. */
  16333. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ACCESS_NOT_PERMITTED 0xff
  16334. /* enum: PF does not exist. */
  16335. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_PRESENT 0xfe
  16336. /* enum: PF does exist but is not assigned to any external port. */
  16337. #define MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_ASSIGNED 0xfd
  16338. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  16339. * in this field. It is intended for a possible future situation where a more
  16340. * complex scheme of PFs to ports mapping is being used. The future driver
  16341. * should look for a new field supporting the new scheme. The current/old
  16342. * driver should treat this value as PF_NOT_ASSIGNED.
  16343. */
  16344. #define MC_CMD_GET_CAPABILITIES_V8_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  16345. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  16346. * special value indicates that a PF is not present.
  16347. */
  16348. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_OFST 42
  16349. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_LEN 1
  16350. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VFS_PER_PF_NUM 16
  16351. /* enum: The caller is not permitted to access information on this PF. */
  16352. /* MC_CMD_GET_CAPABILITIES_V8_OUT_ACCESS_NOT_PERMITTED 0xff */
  16353. /* enum: PF does not exist. */
  16354. /* MC_CMD_GET_CAPABILITIES_V8_OUT_PF_NOT_PRESENT 0xfe */
  16355. /* Number of VIs available for each external port */
  16356. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_OFST 58
  16357. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_LEN 2
  16358. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_VIS_PER_PORT_NUM 4
  16359. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  16360. * equals (2 ^ RX_DESC_CACHE_SIZE)
  16361. */
  16362. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DESC_CACHE_SIZE_OFST 66
  16363. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_DESC_CACHE_SIZE_LEN 1
  16364. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  16365. * equals (2 ^ TX_DESC_CACHE_SIZE)
  16366. */
  16367. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DESC_CACHE_SIZE_OFST 67
  16368. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TX_DESC_CACHE_SIZE_LEN 1
  16369. /* Total number of available PIO buffers */
  16370. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_PIO_BUFFS_OFST 68
  16371. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NUM_PIO_BUFFS_LEN 2
  16372. /* Size of a single PIO buffer */
  16373. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SIZE_PIO_BUFF_OFST 70
  16374. #define MC_CMD_GET_CAPABILITIES_V8_OUT_SIZE_PIO_BUFF_LEN 2
  16375. /* On chips later than Medford the amount of address space assigned to each VI
  16376. * is configurable. This is a global setting that the driver must query to
  16377. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  16378. * with 8k VI windows.
  16379. */
  16380. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_OFST 72
  16381. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_LEN 1
  16382. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  16383. * CTPIO is not mapped.
  16384. */
  16385. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_8K 0x0
  16386. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  16387. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_16K 0x1
  16388. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  16389. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VI_WINDOW_MODE_64K 0x2
  16390. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  16391. * (SF-115995-SW) in the present configuration of firmware and port mode.
  16392. */
  16393. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  16394. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  16395. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  16396. * (SF-115995-SW) in the present configuration of firmware and port mode.
  16397. */
  16398. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  16399. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  16400. /* Entry count in the MAC stats array, including the final GENERATION_END
  16401. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  16402. * hold at least this many 64-bit stats values, if they wish to receive all
  16403. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  16404. * stats array returned will be truncated.
  16405. */
  16406. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_NUM_STATS_OFST 76
  16407. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAC_STATS_NUM_STATS_LEN 2
  16408. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  16409. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  16410. */
  16411. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  16412. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  16413. /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in
  16414. * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when
  16415. * they create an RX queue. Due to hardware limitations, only a small number of
  16416. * different buffer sizes may be available concurrently. Nonzero entries in
  16417. * this array are the sizes of buffers which the system guarantees will be
  16418. * available for use. If the list is empty, there are no limitations on
  16419. * concurrent buffer sizes.
  16420. */
  16421. #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84
  16422. #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4
  16423. #define MC_CMD_GET_CAPABILITIES_V8_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16
  16424. /* Third word of flags. Not present on older firmware (check the length). */
  16425. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS3_OFST 148
  16426. #define MC_CMD_GET_CAPABILITIES_V8_OUT_FLAGS3_LEN 4
  16427. #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_OFST 148
  16428. #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_LBN 0
  16429. #define MC_CMD_GET_CAPABILITIES_V8_OUT_WOL_ETHERWAKE_WIDTH 1
  16430. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_OFST 148
  16431. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_LBN 1
  16432. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_EVEN_SPREADING_WIDTH 1
  16433. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148
  16434. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2
  16435. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1
  16436. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_OFST 148
  16437. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_LBN 3
  16438. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_SUPPORTED_WIDTH 1
  16439. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_OFST 148
  16440. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_LBN 4
  16441. #define MC_CMD_GET_CAPABILITIES_V8_OUT_VDPA_SUPPORTED_WIDTH 1
  16442. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148
  16443. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5
  16444. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1
  16445. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148
  16446. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6
  16447. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1
  16448. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148
  16449. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7
  16450. #define MC_CMD_GET_CAPABILITIES_V8_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1
  16451. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148
  16452. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8
  16453. #define MC_CMD_GET_CAPABILITIES_V8_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1
  16454. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148
  16455. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9
  16456. #define MC_CMD_GET_CAPABILITIES_V8_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1
  16457. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148
  16458. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10
  16459. #define MC_CMD_GET_CAPABILITIES_V8_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1
  16460. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148
  16461. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11
  16462. #define MC_CMD_GET_CAPABILITIES_V8_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1
  16463. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148
  16464. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12
  16465. #define MC_CMD_GET_CAPABILITIES_V8_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1
  16466. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148
  16467. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14
  16468. #define MC_CMD_GET_CAPABILITIES_V8_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1
  16469. /* These bits are reserved for communicating test-specific capabilities to
  16470. * host-side test software. All production drivers should treat this field as
  16471. * opaque.
  16472. */
  16473. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_OFST 152
  16474. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LEN 8
  16475. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_OFST 152
  16476. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_LEN 4
  16477. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_LBN 1216
  16478. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_LO_WIDTH 32
  16479. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_OFST 156
  16480. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_LEN 4
  16481. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_LBN 1248
  16482. #define MC_CMD_GET_CAPABILITIES_V8_OUT_TEST_RESERVED_HI_WIDTH 32
  16483. /* MC_CMD_GET_CAPABILITIES_V9_OUT msgresponse */
  16484. #define MC_CMD_GET_CAPABILITIES_V9_OUT_LEN 184
  16485. /* First word of flags. */
  16486. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS1_OFST 0
  16487. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS1_LEN 4
  16488. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_OFST 0
  16489. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_LBN 3
  16490. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VPORT_RECONFIGURE_WIDTH 1
  16491. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_OFST 0
  16492. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_LBN 4
  16493. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_STRIPING_WIDTH 1
  16494. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_OFST 0
  16495. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_LBN 5
  16496. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_QUERY_WIDTH 1
  16497. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  16498. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  16499. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  16500. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_OFST 0
  16501. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_LBN 7
  16502. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  16503. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  16504. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  16505. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  16506. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_OFST 0
  16507. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_LBN 9
  16508. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SET_MAC_ENHANCED_WIDTH 1
  16509. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  16510. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  16511. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  16512. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  16513. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  16514. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  16515. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  16516. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  16517. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  16518. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_OFST 0
  16519. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_LBN 13
  16520. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  16521. #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_OFST 0
  16522. #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_LBN 14
  16523. #define MC_CMD_GET_CAPABILITIES_V9_OUT_QBB_WIDTH 1
  16524. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  16525. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  16526. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  16527. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_OFST 0
  16528. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_LBN 16
  16529. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_RSS_LIMITED_WIDTH 1
  16530. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_OFST 0
  16531. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_LBN 17
  16532. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PACKED_STREAM_WIDTH 1
  16533. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_OFST 0
  16534. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_LBN 18
  16535. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_INCLUDE_FCS_WIDTH 1
  16536. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_OFST 0
  16537. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_LBN 19
  16538. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VLAN_INSERTION_WIDTH 1
  16539. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_OFST 0
  16540. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_LBN 20
  16541. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_WIDTH 1
  16542. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_OFST 0
  16543. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_LBN 21
  16544. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_WIDTH 1
  16545. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_OFST 0
  16546. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_LBN 22
  16547. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_0_WIDTH 1
  16548. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_OFST 0
  16549. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_LBN 23
  16550. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_PREFIX_LEN_14_WIDTH 1
  16551. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_OFST 0
  16552. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_LBN 24
  16553. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_TIMESTAMP_WIDTH 1
  16554. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_OFST 0
  16555. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_LBN 25
  16556. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_BATCHING_WIDTH 1
  16557. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_OFST 0
  16558. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_LBN 26
  16559. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  16560. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  16561. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  16562. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  16563. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_OFST 0
  16564. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_LBN 28
  16565. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DISABLE_SCATTER_WIDTH 1
  16566. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  16567. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  16568. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  16569. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_OFST 0
  16570. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_LBN 30
  16571. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVB_WIDTH 1
  16572. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_OFST 0
  16573. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_LBN 31
  16574. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VXLAN_NVGRE_WIDTH 1
  16575. /* RxDPCPU firmware id. */
  16576. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DPCPU_FW_ID_OFST 4
  16577. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DPCPU_FW_ID_LEN 2
  16578. /* enum: Standard RXDP firmware */
  16579. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP 0x0
  16580. /* enum: Low latency RXDP firmware */
  16581. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_LOW_LATENCY 0x1
  16582. /* enum: Packed stream RXDP firmware */
  16583. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_PACKED_STREAM 0x2
  16584. /* enum: Rules engine RXDP firmware */
  16585. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_RULES_ENGINE 0x5
  16586. /* enum: DPDK RXDP firmware */
  16587. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_DPDK 0x6
  16588. /* enum: BIST RXDP firmware */
  16589. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_BIST 0x10a
  16590. /* enum: RXDP Test firmware image 1 */
  16591. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  16592. /* enum: RXDP Test firmware image 2 */
  16593. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  16594. /* enum: RXDP Test firmware image 3 */
  16595. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  16596. /* enum: RXDP Test firmware image 4 */
  16597. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  16598. /* enum: RXDP Test firmware image 5 */
  16599. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_BACKPRESSURE 0x105
  16600. /* enum: RXDP Test firmware image 6 */
  16601. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  16602. /* enum: RXDP Test firmware image 7 */
  16603. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  16604. /* enum: RXDP Test firmware image 8 */
  16605. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  16606. /* enum: RXDP Test firmware image 9 */
  16607. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  16608. /* enum: RXDP Test firmware image 10 */
  16609. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_TEST_FW_SLOW 0x10c
  16610. /* TxDPCPU firmware id. */
  16611. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DPCPU_FW_ID_OFST 6
  16612. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DPCPU_FW_ID_LEN 2
  16613. /* enum: Standard TXDP firmware */
  16614. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP 0x0
  16615. /* enum: Low latency TXDP firmware */
  16616. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_LOW_LATENCY 0x1
  16617. /* enum: High packet rate TXDP firmware */
  16618. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_HIGH_PACKET_RATE 0x3
  16619. /* enum: Rules engine TXDP firmware */
  16620. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_RULES_ENGINE 0x5
  16621. /* enum: DPDK TXDP firmware */
  16622. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_DPDK 0x6
  16623. /* enum: BIST TXDP firmware */
  16624. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_BIST 0x12d
  16625. /* enum: TXDP Test firmware image 1 */
  16626. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  16627. /* enum: TXDP Test firmware image 2 */
  16628. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  16629. /* enum: TXDP CSR bus test firmware */
  16630. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXDP_TEST_FW_CSR 0x103
  16631. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_OFST 8
  16632. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_LEN 2
  16633. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_OFST 8
  16634. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_LBN 0
  16635. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  16636. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  16637. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  16638. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  16639. /* enum: reserved value - do not use (may indicate alternative interpretation
  16640. * of REV field in future)
  16641. */
  16642. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_RESERVED 0x0
  16643. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  16644. * development only)
  16645. */
  16646. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  16647. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  16648. */
  16649. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  16650. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  16651. * (Huntington development only)
  16652. */
  16653. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  16654. /* enum: Full featured RX PD production firmware */
  16655. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  16656. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  16657. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  16658. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  16659. * (Huntington development only)
  16660. */
  16661. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  16662. /* enum: Low latency RX PD production firmware */
  16663. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  16664. /* enum: Packed stream RX PD production firmware */
  16665. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  16666. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  16667. * tests (Medford development only)
  16668. */
  16669. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  16670. /* enum: Rules engine RX PD production firmware */
  16671. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  16672. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  16673. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  16674. /* enum: DPDK RX PD production firmware */
  16675. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_DPDK 0xa
  16676. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  16677. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  16678. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  16679. * encapsulations (Medford development only)
  16680. */
  16681. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  16682. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_OFST 10
  16683. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_LEN 2
  16684. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_OFST 10
  16685. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_LBN 0
  16686. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  16687. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  16688. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  16689. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  16690. /* enum: reserved value - do not use (may indicate alternative interpretation
  16691. * of REV field in future)
  16692. */
  16693. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_RESERVED 0x0
  16694. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  16695. * development only)
  16696. */
  16697. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  16698. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  16699. */
  16700. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  16701. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  16702. * (Huntington development only)
  16703. */
  16704. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  16705. /* enum: Full featured TX PD production firmware */
  16706. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  16707. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  16708. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  16709. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  16710. * (Huntington development only)
  16711. */
  16712. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  16713. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  16714. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  16715. * tests (Medford development only)
  16716. */
  16717. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  16718. /* enum: Rules engine TX PD production firmware */
  16719. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  16720. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  16721. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  16722. /* enum: DPDK TX PD production firmware */
  16723. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_DPDK 0xa
  16724. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  16725. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  16726. /* Hardware capabilities of NIC */
  16727. #define MC_CMD_GET_CAPABILITIES_V9_OUT_HW_CAPABILITIES_OFST 12
  16728. #define MC_CMD_GET_CAPABILITIES_V9_OUT_HW_CAPABILITIES_LEN 4
  16729. /* Licensed capabilities */
  16730. #define MC_CMD_GET_CAPABILITIES_V9_OUT_LICENSE_CAPABILITIES_OFST 16
  16731. #define MC_CMD_GET_CAPABILITIES_V9_OUT_LICENSE_CAPABILITIES_LEN 4
  16732. /* Second word of flags. Not present on older firmware (check the length). */
  16733. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS2_OFST 20
  16734. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS2_LEN 4
  16735. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_OFST 20
  16736. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_LBN 0
  16737. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_WIDTH 1
  16738. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_OFST 20
  16739. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_LBN 1
  16740. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  16741. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_OFST 20
  16742. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_LBN 2
  16743. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVQ_TIMER_CTRL_WIDTH 1
  16744. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_OFST 20
  16745. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_LBN 3
  16746. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EVENT_CUT_THROUGH_WIDTH 1
  16747. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_OFST 20
  16748. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_LBN 4
  16749. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_CUT_THROUGH_WIDTH 1
  16750. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_OFST 20
  16751. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_LBN 5
  16752. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  16753. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  16754. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  16755. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  16756. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  16757. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  16758. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  16759. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_OFST 20
  16760. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_LBN 7
  16761. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_EVQ_V2_WIDTH 1
  16762. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_OFST 20
  16763. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_LBN 8
  16764. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  16765. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_OFST 20
  16766. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_LBN 9
  16767. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TIMESTAMP_WIDTH 1
  16768. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_OFST 20
  16769. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_LBN 10
  16770. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_SNIFF_WIDTH 1
  16771. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_OFST 20
  16772. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_LBN 11
  16773. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_SNIFF_WIDTH 1
  16774. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  16775. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  16776. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  16777. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_OFST 20
  16778. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_LBN 13
  16779. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_BACKGROUND_WIDTH 1
  16780. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_OFST 20
  16781. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_LBN 14
  16782. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MCDI_DB_RETURN_WIDTH 1
  16783. #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_OFST 20
  16784. #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_LBN 15
  16785. #define MC_CMD_GET_CAPABILITIES_V9_OUT_CTPIO_WIDTH 1
  16786. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_OFST 20
  16787. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_LBN 16
  16788. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_SUPPORT_WIDTH 1
  16789. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_OFST 20
  16790. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_LBN 17
  16791. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TSA_BOUND_WIDTH 1
  16792. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  16793. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  16794. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  16795. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_OFST 20
  16796. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_LBN 19
  16797. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_FLAG_WIDTH 1
  16798. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_OFST 20
  16799. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_LBN 20
  16800. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_WIDTH 1
  16801. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  16802. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  16803. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  16804. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  16805. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  16806. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  16807. #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_OFST 20
  16808. #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_LBN 22
  16809. #define MC_CMD_GET_CAPABILITIES_V9_OUT_L3XUDP_SUPPORT_WIDTH 1
  16810. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  16811. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  16812. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  16813. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_OFST 20
  16814. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_LBN 24
  16815. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_SPREADING_WIDTH 1
  16816. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_OFST 20
  16817. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_LBN 25
  16818. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RXDP_HLB_IDLE_WIDTH 1
  16819. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  16820. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  16821. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  16822. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  16823. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  16824. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  16825. #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_OFST 20
  16826. #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_LBN 28
  16827. #define MC_CMD_GET_CAPABILITIES_V9_OUT_BUNDLE_UPDATE_WIDTH 1
  16828. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_OFST 20
  16829. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_LBN 29
  16830. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V3_WIDTH 1
  16831. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_OFST 20
  16832. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_LBN 30
  16833. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_SENSORS_WIDTH 1
  16834. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  16835. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  16836. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  16837. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  16838. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  16839. */
  16840. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  16841. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  16842. /* One byte per PF containing the number of the external port assigned to this
  16843. * PF, indexed by PF number. Special values indicate that a PF is either not
  16844. * present or not assigned.
  16845. */
  16846. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  16847. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  16848. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  16849. /* enum: The caller is not permitted to access information on this PF. */
  16850. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ACCESS_NOT_PERMITTED 0xff
  16851. /* enum: PF does not exist. */
  16852. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_PRESENT 0xfe
  16853. /* enum: PF does exist but is not assigned to any external port. */
  16854. #define MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_ASSIGNED 0xfd
  16855. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  16856. * in this field. It is intended for a possible future situation where a more
  16857. * complex scheme of PFs to ports mapping is being used. The future driver
  16858. * should look for a new field supporting the new scheme. The current/old
  16859. * driver should treat this value as PF_NOT_ASSIGNED.
  16860. */
  16861. #define MC_CMD_GET_CAPABILITIES_V9_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  16862. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  16863. * special value indicates that a PF is not present.
  16864. */
  16865. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_OFST 42
  16866. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_LEN 1
  16867. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VFS_PER_PF_NUM 16
  16868. /* enum: The caller is not permitted to access information on this PF. */
  16869. /* MC_CMD_GET_CAPABILITIES_V9_OUT_ACCESS_NOT_PERMITTED 0xff */
  16870. /* enum: PF does not exist. */
  16871. /* MC_CMD_GET_CAPABILITIES_V9_OUT_PF_NOT_PRESENT 0xfe */
  16872. /* Number of VIs available for each external port */
  16873. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_OFST 58
  16874. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_LEN 2
  16875. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_VIS_PER_PORT_NUM 4
  16876. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  16877. * equals (2 ^ RX_DESC_CACHE_SIZE)
  16878. */
  16879. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DESC_CACHE_SIZE_OFST 66
  16880. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_DESC_CACHE_SIZE_LEN 1
  16881. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  16882. * equals (2 ^ TX_DESC_CACHE_SIZE)
  16883. */
  16884. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DESC_CACHE_SIZE_OFST 67
  16885. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TX_DESC_CACHE_SIZE_LEN 1
  16886. /* Total number of available PIO buffers */
  16887. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_PIO_BUFFS_OFST 68
  16888. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NUM_PIO_BUFFS_LEN 2
  16889. /* Size of a single PIO buffer */
  16890. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SIZE_PIO_BUFF_OFST 70
  16891. #define MC_CMD_GET_CAPABILITIES_V9_OUT_SIZE_PIO_BUFF_LEN 2
  16892. /* On chips later than Medford the amount of address space assigned to each VI
  16893. * is configurable. This is a global setting that the driver must query to
  16894. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  16895. * with 8k VI windows.
  16896. */
  16897. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_OFST 72
  16898. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_LEN 1
  16899. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  16900. * CTPIO is not mapped.
  16901. */
  16902. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_8K 0x0
  16903. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  16904. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_16K 0x1
  16905. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  16906. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VI_WINDOW_MODE_64K 0x2
  16907. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  16908. * (SF-115995-SW) in the present configuration of firmware and port mode.
  16909. */
  16910. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  16911. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  16912. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  16913. * (SF-115995-SW) in the present configuration of firmware and port mode.
  16914. */
  16915. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  16916. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  16917. /* Entry count in the MAC stats array, including the final GENERATION_END
  16918. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  16919. * hold at least this many 64-bit stats values, if they wish to receive all
  16920. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  16921. * stats array returned will be truncated.
  16922. */
  16923. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_NUM_STATS_OFST 76
  16924. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAC_STATS_NUM_STATS_LEN 2
  16925. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  16926. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  16927. */
  16928. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  16929. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  16930. /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in
  16931. * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when
  16932. * they create an RX queue. Due to hardware limitations, only a small number of
  16933. * different buffer sizes may be available concurrently. Nonzero entries in
  16934. * this array are the sizes of buffers which the system guarantees will be
  16935. * available for use. If the list is empty, there are no limitations on
  16936. * concurrent buffer sizes.
  16937. */
  16938. #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84
  16939. #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4
  16940. #define MC_CMD_GET_CAPABILITIES_V9_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16
  16941. /* Third word of flags. Not present on older firmware (check the length). */
  16942. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS3_OFST 148
  16943. #define MC_CMD_GET_CAPABILITIES_V9_OUT_FLAGS3_LEN 4
  16944. #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_OFST 148
  16945. #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_LBN 0
  16946. #define MC_CMD_GET_CAPABILITIES_V9_OUT_WOL_ETHERWAKE_WIDTH 1
  16947. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_OFST 148
  16948. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_LBN 1
  16949. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_EVEN_SPREADING_WIDTH 1
  16950. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148
  16951. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2
  16952. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1
  16953. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_OFST 148
  16954. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_LBN 3
  16955. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_SUPPORTED_WIDTH 1
  16956. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_OFST 148
  16957. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_LBN 4
  16958. #define MC_CMD_GET_CAPABILITIES_V9_OUT_VDPA_SUPPORTED_WIDTH 1
  16959. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148
  16960. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5
  16961. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1
  16962. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148
  16963. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6
  16964. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1
  16965. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148
  16966. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7
  16967. #define MC_CMD_GET_CAPABILITIES_V9_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1
  16968. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148
  16969. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8
  16970. #define MC_CMD_GET_CAPABILITIES_V9_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1
  16971. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148
  16972. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9
  16973. #define MC_CMD_GET_CAPABILITIES_V9_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1
  16974. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148
  16975. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10
  16976. #define MC_CMD_GET_CAPABILITIES_V9_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1
  16977. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148
  16978. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11
  16979. #define MC_CMD_GET_CAPABILITIES_V9_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1
  16980. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148
  16981. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12
  16982. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1
  16983. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148
  16984. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14
  16985. #define MC_CMD_GET_CAPABILITIES_V9_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1
  16986. /* These bits are reserved for communicating test-specific capabilities to
  16987. * host-side test software. All production drivers should treat this field as
  16988. * opaque.
  16989. */
  16990. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_OFST 152
  16991. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LEN 8
  16992. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_OFST 152
  16993. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_LEN 4
  16994. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_LBN 1216
  16995. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_LO_WIDTH 32
  16996. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_OFST 156
  16997. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_LEN 4
  16998. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_LBN 1248
  16999. #define MC_CMD_GET_CAPABILITIES_V9_OUT_TEST_RESERVED_HI_WIDTH 32
  17000. /* The minimum size (in table entries) of indirection table to be allocated
  17001. * from the pool for an RSS context. Note that the table size used must be a
  17002. * power of 2.
  17003. */
  17004. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_OFST 160
  17005. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_LEN 4
  17006. /* The maximum size (in table entries) of indirection table to be allocated
  17007. * from the pool for an RSS context. Note that the table size used must be a
  17008. * power of 2.
  17009. */
  17010. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_OFST 164
  17011. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_LEN 4
  17012. /* The maximum number of queues that can be used by an RSS context in exclusive
  17013. * mode. In exclusive mode the context has a configurable indirection table and
  17014. * a configurable RSS key.
  17015. */
  17016. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_QUEUES_OFST 168
  17017. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_INDIRECTION_QUEUES_LEN 4
  17018. /* The maximum number of queues that can be used by an RSS context in even-
  17019. * spreading mode. In even-spreading mode the context has no indirection table
  17020. * but it does have a configurable RSS key.
  17021. */
  17022. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_OFST 172
  17023. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_LEN 4
  17024. /* The total number of RSS contexts supported. Note that the number of
  17025. * available contexts using indirection tables is also limited by the
  17026. * availability of indirection table space allocated from a common pool.
  17027. */
  17028. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_NUM_CONTEXTS_OFST 176
  17029. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_NUM_CONTEXTS_LEN 4
  17030. /* The total amount of indirection table space that can be shared between RSS
  17031. * contexts.
  17032. */
  17033. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_TABLE_POOL_SIZE_OFST 180
  17034. #define MC_CMD_GET_CAPABILITIES_V9_OUT_RSS_TABLE_POOL_SIZE_LEN 4
  17035. /* MC_CMD_GET_CAPABILITIES_V10_OUT msgresponse */
  17036. #define MC_CMD_GET_CAPABILITIES_V10_OUT_LEN 192
  17037. /* First word of flags. */
  17038. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS1_OFST 0
  17039. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS1_LEN 4
  17040. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_OFST 0
  17041. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_LBN 3
  17042. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VPORT_RECONFIGURE_WIDTH 1
  17043. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_OFST 0
  17044. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_LBN 4
  17045. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_STRIPING_WIDTH 1
  17046. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_OFST 0
  17047. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_LBN 5
  17048. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_QUERY_WIDTH 1
  17049. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_OFST 0
  17050. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_LBN 6
  17051. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_PORT_VLAN_RESTRICT_WIDTH 1
  17052. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_OFST 0
  17053. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_LBN 7
  17054. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DRV_ATTACH_PREBOOT_WIDTH 1
  17055. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_OFST 0
  17056. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_LBN 8
  17057. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_FORCE_EVENT_MERGING_WIDTH 1
  17058. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_OFST 0
  17059. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_LBN 9
  17060. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SET_MAC_ENHANCED_WIDTH 1
  17061. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_OFST 0
  17062. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_LBN 10
  17063. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNKNOWN_UCAST_DST_FILTER_ALWAYS_MULTI_RECIPIENT_WIDTH 1
  17064. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 0
  17065. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 11
  17066. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VADAPTOR_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  17067. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_OFST 0
  17068. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_LBN 12
  17069. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_SECURITY_FILTERING_WIDTH 1
  17070. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_OFST 0
  17071. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_LBN 13
  17072. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ADDITIONAL_RSS_MODES_WIDTH 1
  17073. #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_OFST 0
  17074. #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_LBN 14
  17075. #define MC_CMD_GET_CAPABILITIES_V10_OUT_QBB_WIDTH 1
  17076. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_OFST 0
  17077. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_LBN 15
  17078. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_VAR_BUFFERS_WIDTH 1
  17079. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_OFST 0
  17080. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_LBN 16
  17081. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_RSS_LIMITED_WIDTH 1
  17082. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_OFST 0
  17083. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_LBN 17
  17084. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PACKED_STREAM_WIDTH 1
  17085. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_OFST 0
  17086. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_LBN 18
  17087. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_INCLUDE_FCS_WIDTH 1
  17088. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_OFST 0
  17089. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_LBN 19
  17090. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VLAN_INSERTION_WIDTH 1
  17091. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_OFST 0
  17092. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_LBN 20
  17093. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_WIDTH 1
  17094. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_OFST 0
  17095. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_LBN 21
  17096. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_WIDTH 1
  17097. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_OFST 0
  17098. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_LBN 22
  17099. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_0_WIDTH 1
  17100. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_OFST 0
  17101. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_LBN 23
  17102. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_PREFIX_LEN_14_WIDTH 1
  17103. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_OFST 0
  17104. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_LBN 24
  17105. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_TIMESTAMP_WIDTH 1
  17106. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_OFST 0
  17107. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_LBN 25
  17108. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_BATCHING_WIDTH 1
  17109. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_OFST 0
  17110. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_LBN 26
  17111. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCAST_FILTER_CHAINING_WIDTH 1
  17112. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_OFST 0
  17113. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_LBN 27
  17114. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PM_AND_RXDP_COUNTERS_WIDTH 1
  17115. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_OFST 0
  17116. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_LBN 28
  17117. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DISABLE_SCATTER_WIDTH 1
  17118. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_OFST 0
  17119. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_LBN 29
  17120. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MCAST_UDP_LOOPBACK_WIDTH 1
  17121. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_OFST 0
  17122. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_LBN 30
  17123. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVB_WIDTH 1
  17124. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_OFST 0
  17125. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_LBN 31
  17126. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VXLAN_NVGRE_WIDTH 1
  17127. /* RxDPCPU firmware id. */
  17128. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DPCPU_FW_ID_OFST 4
  17129. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DPCPU_FW_ID_LEN 2
  17130. /* enum: Standard RXDP firmware */
  17131. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP 0x0
  17132. /* enum: Low latency RXDP firmware */
  17133. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_LOW_LATENCY 0x1
  17134. /* enum: Packed stream RXDP firmware */
  17135. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_PACKED_STREAM 0x2
  17136. /* enum: Rules engine RXDP firmware */
  17137. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_RULES_ENGINE 0x5
  17138. /* enum: DPDK RXDP firmware */
  17139. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_DPDK 0x6
  17140. /* enum: BIST RXDP firmware */
  17141. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_BIST 0x10a
  17142. /* enum: RXDP Test firmware image 1 */
  17143. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_CUT_THROUGH 0x101
  17144. /* enum: RXDP Test firmware image 2 */
  17145. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD 0x102
  17146. /* enum: RXDP Test firmware image 3 */
  17147. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_TO_MC_STORE_FORWARD_FIRST 0x103
  17148. /* enum: RXDP Test firmware image 4 */
  17149. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_EVERY_EVENT_BATCHABLE 0x104
  17150. /* enum: RXDP Test firmware image 5 */
  17151. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_BACKPRESSURE 0x105
  17152. /* enum: RXDP Test firmware image 6 */
  17153. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_PACKET_EDITS 0x106
  17154. /* enum: RXDP Test firmware image 7 */
  17155. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_RX_HDR_SPLIT 0x107
  17156. /* enum: RXDP Test firmware image 8 */
  17157. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_DISABLE_DL 0x108
  17158. /* enum: RXDP Test firmware image 9 */
  17159. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_DOORBELL_DELAY 0x10b
  17160. /* enum: RXDP Test firmware image 10 */
  17161. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_TEST_FW_SLOW 0x10c
  17162. /* TxDPCPU firmware id. */
  17163. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DPCPU_FW_ID_OFST 6
  17164. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DPCPU_FW_ID_LEN 2
  17165. /* enum: Standard TXDP firmware */
  17166. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP 0x0
  17167. /* enum: Low latency TXDP firmware */
  17168. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_LOW_LATENCY 0x1
  17169. /* enum: High packet rate TXDP firmware */
  17170. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_HIGH_PACKET_RATE 0x3
  17171. /* enum: Rules engine TXDP firmware */
  17172. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_RULES_ENGINE 0x5
  17173. /* enum: DPDK TXDP firmware */
  17174. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_DPDK 0x6
  17175. /* enum: BIST TXDP firmware */
  17176. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_BIST 0x12d
  17177. /* enum: TXDP Test firmware image 1 */
  17178. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_TSO_EDIT 0x101
  17179. /* enum: TXDP Test firmware image 2 */
  17180. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_PACKET_EDITS 0x102
  17181. /* enum: TXDP CSR bus test firmware */
  17182. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXDP_TEST_FW_CSR 0x103
  17183. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_OFST 8
  17184. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_LEN 2
  17185. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_OFST 8
  17186. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_LBN 0
  17187. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_REV_WIDTH 12
  17188. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_OFST 8
  17189. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_LBN 12
  17190. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_VERSION_TYPE_WIDTH 4
  17191. /* enum: reserved value - do not use (may indicate alternative interpretation
  17192. * of REV field in future)
  17193. */
  17194. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_RESERVED 0x0
  17195. /* enum: Trivial RX PD firmware for early Huntington development (Huntington
  17196. * development only)
  17197. */
  17198. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_FIRST_PKT 0x1
  17199. /* enum: RX PD firmware for telemetry prototyping (Medford2 development only)
  17200. */
  17201. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  17202. /* enum: RX PD firmware with approximately Siena-compatible behaviour
  17203. * (Huntington development only)
  17204. */
  17205. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_SIENA_COMPAT 0x2
  17206. /* enum: Full featured RX PD production firmware */
  17207. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_FULL_FEATURED 0x3
  17208. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  17209. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_VSWITCH 0x3
  17210. /* enum: siena_compat variant RX PD firmware using PM rather than MAC
  17211. * (Huntington development only)
  17212. */
  17213. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  17214. /* enum: Low latency RX PD production firmware */
  17215. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_LOW_LATENCY 0x5
  17216. /* enum: Packed stream RX PD production firmware */
  17217. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_PACKED_STREAM 0x6
  17218. /* enum: RX PD firmware handling layer 2 only for high packet rate performance
  17219. * tests (Medford development only)
  17220. */
  17221. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_LAYER2_PERF 0x7
  17222. /* enum: Rules engine RX PD production firmware */
  17223. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_RULES_ENGINE 0x8
  17224. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  17225. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_L3XUDP 0x9
  17226. /* enum: DPDK RX PD production firmware */
  17227. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_DPDK 0xa
  17228. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  17229. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  17230. /* enum: RX PD firmware parsing but not filtering network overlay tunnel
  17231. * encapsulations (Medford development only)
  17232. */
  17233. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXPD_FW_TYPE_TESTFW_ENCAP_PARSING_ONLY 0xf
  17234. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_OFST 10
  17235. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_LEN 2
  17236. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_OFST 10
  17237. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_LBN 0
  17238. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_REV_WIDTH 12
  17239. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_OFST 10
  17240. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_LBN 12
  17241. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_VERSION_TYPE_WIDTH 4
  17242. /* enum: reserved value - do not use (may indicate alternative interpretation
  17243. * of REV field in future)
  17244. */
  17245. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_RESERVED 0x0
  17246. /* enum: Trivial TX PD firmware for early Huntington development (Huntington
  17247. * development only)
  17248. */
  17249. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_FIRST_PKT 0x1
  17250. /* enum: TX PD firmware for telemetry prototyping (Medford2 development only)
  17251. */
  17252. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_TESTFW_TELEMETRY 0x1
  17253. /* enum: TX PD firmware with approximately Siena-compatible behaviour
  17254. * (Huntington development only)
  17255. */
  17256. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_SIENA_COMPAT 0x2
  17257. /* enum: Full featured TX PD production firmware */
  17258. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_FULL_FEATURED 0x3
  17259. /* enum: (deprecated original name for the FULL_FEATURED variant) */
  17260. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_VSWITCH 0x3
  17261. /* enum: siena_compat variant TX PD firmware using PM rather than MAC
  17262. * (Huntington development only)
  17263. */
  17264. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_SIENA_COMPAT_PM 0x4
  17265. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_LOW_LATENCY 0x5 /* enum */
  17266. /* enum: TX PD firmware handling layer 2 only for high packet rate performance
  17267. * tests (Medford development only)
  17268. */
  17269. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_LAYER2_PERF 0x7
  17270. /* enum: Rules engine TX PD production firmware */
  17271. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_RULES_ENGINE 0x8
  17272. /* enum: Custom firmware variant (see SF-119495-PD and bug69716) */
  17273. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_L3XUDP 0x9
  17274. /* enum: DPDK TX PD production firmware */
  17275. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_DPDK 0xa
  17276. /* enum: RX PD firmware for GUE parsing prototype (Medford development only) */
  17277. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TXPD_FW_TYPE_TESTFW_GUE_PROTOTYPE 0xe
  17278. /* Hardware capabilities of NIC */
  17279. #define MC_CMD_GET_CAPABILITIES_V10_OUT_HW_CAPABILITIES_OFST 12
  17280. #define MC_CMD_GET_CAPABILITIES_V10_OUT_HW_CAPABILITIES_LEN 4
  17281. /* Licensed capabilities */
  17282. #define MC_CMD_GET_CAPABILITIES_V10_OUT_LICENSE_CAPABILITIES_OFST 16
  17283. #define MC_CMD_GET_CAPABILITIES_V10_OUT_LICENSE_CAPABILITIES_LEN 4
  17284. /* Second word of flags. Not present on older firmware (check the length). */
  17285. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS2_OFST 20
  17286. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS2_LEN 4
  17287. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_OFST 20
  17288. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_LBN 0
  17289. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_WIDTH 1
  17290. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_OFST 20
  17291. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_LBN 1
  17292. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_ENCAP_WIDTH 1
  17293. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_OFST 20
  17294. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_LBN 2
  17295. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVQ_TIMER_CTRL_WIDTH 1
  17296. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_OFST 20
  17297. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_LBN 3
  17298. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EVENT_CUT_THROUGH_WIDTH 1
  17299. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_OFST 20
  17300. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_LBN 4
  17301. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_CUT_THROUGH_WIDTH 1
  17302. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_OFST 20
  17303. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_LBN 5
  17304. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_VFIFO_ULL_MODE_WIDTH 1
  17305. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_OFST 20
  17306. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_LBN 6
  17307. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_40G_TX_SIZE_BINS_WIDTH 1
  17308. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_OFST 20
  17309. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_LBN 7
  17310. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_TYPE_SUPPORTED_WIDTH 1
  17311. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_OFST 20
  17312. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_LBN 7
  17313. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_EVQ_V2_WIDTH 1
  17314. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_OFST 20
  17315. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_LBN 8
  17316. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_MAC_TIMESTAMPING_WIDTH 1
  17317. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_OFST 20
  17318. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_LBN 9
  17319. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TIMESTAMP_WIDTH 1
  17320. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_OFST 20
  17321. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_LBN 10
  17322. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_SNIFF_WIDTH 1
  17323. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_OFST 20
  17324. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_LBN 11
  17325. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_SNIFF_WIDTH 1
  17326. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_OFST 20
  17327. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_LBN 12
  17328. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_REPORT_VERIFY_RESULT_WIDTH 1
  17329. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_OFST 20
  17330. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_LBN 13
  17331. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_BACKGROUND_WIDTH 1
  17332. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_OFST 20
  17333. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_LBN 14
  17334. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MCDI_DB_RETURN_WIDTH 1
  17335. #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_OFST 20
  17336. #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_LBN 15
  17337. #define MC_CMD_GET_CAPABILITIES_V10_OUT_CTPIO_WIDTH 1
  17338. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_OFST 20
  17339. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_LBN 16
  17340. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_SUPPORT_WIDTH 1
  17341. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_OFST 20
  17342. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_LBN 17
  17343. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TSA_BOUND_WIDTH 1
  17344. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_OFST 20
  17345. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_LBN 18
  17346. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SF_ADAPTER_AUTHENTICATION_WIDTH 1
  17347. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_OFST 20
  17348. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_LBN 19
  17349. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_FLAG_WIDTH 1
  17350. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_OFST 20
  17351. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_LBN 20
  17352. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_WIDTH 1
  17353. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_OFST 20
  17354. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_LBN 21
  17355. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_SUPER_BUFFER_WIDTH 1
  17356. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_OFST 20
  17357. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_LBN 21
  17358. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EQUAL_STRIDE_PACKED_STREAM_WIDTH 1
  17359. #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_OFST 20
  17360. #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_LBN 22
  17361. #define MC_CMD_GET_CAPABILITIES_V10_OUT_L3XUDP_SUPPORT_WIDTH 1
  17362. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_OFST 20
  17363. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_LBN 23
  17364. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FW_SUBVARIANT_NO_TX_CSUM_WIDTH 1
  17365. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_OFST 20
  17366. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_LBN 24
  17367. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_SPREADING_WIDTH 1
  17368. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_OFST 20
  17369. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_LBN 25
  17370. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RXDP_HLB_IDLE_WIDTH 1
  17371. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_OFST 20
  17372. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_LBN 26
  17373. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_NO_CONT_EV_WIDTH 1
  17374. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_OFST 20
  17375. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_LBN 27
  17376. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INIT_RXQ_WITH_BUFFER_SIZE_WIDTH 1
  17377. #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_OFST 20
  17378. #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_LBN 28
  17379. #define MC_CMD_GET_CAPABILITIES_V10_OUT_BUNDLE_UPDATE_WIDTH 1
  17380. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_OFST 20
  17381. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_LBN 29
  17382. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V3_WIDTH 1
  17383. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_OFST 20
  17384. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_LBN 30
  17385. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_SENSORS_WIDTH 1
  17386. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_OFST 20
  17387. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_LBN 31
  17388. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_POLL_VERIFY_RESULT_WIDTH 1
  17389. /* Number of FATSOv2 contexts per datapath supported by this NIC (when
  17390. * TX_TSO_V2 == 1). Not present on older firmware (check the length).
  17391. */
  17392. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_N_CONTEXTS_OFST 24
  17393. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_TSO_V2_N_CONTEXTS_LEN 2
  17394. /* One byte per PF containing the number of the external port assigned to this
  17395. * PF, indexed by PF number. Special values indicate that a PF is either not
  17396. * present or not assigned.
  17397. */
  17398. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_OFST 26
  17399. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_LEN 1
  17400. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PFS_TO_PORTS_ASSIGNMENT_NUM 16
  17401. /* enum: The caller is not permitted to access information on this PF. */
  17402. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ACCESS_NOT_PERMITTED 0xff
  17403. /* enum: PF does not exist. */
  17404. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_PRESENT 0xfe
  17405. /* enum: PF does exist but is not assigned to any external port. */
  17406. #define MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_ASSIGNED 0xfd
  17407. /* enum: This value indicates that PF is assigned, but it cannot be expressed
  17408. * in this field. It is intended for a possible future situation where a more
  17409. * complex scheme of PFs to ports mapping is being used. The future driver
  17410. * should look for a new field supporting the new scheme. The current/old
  17411. * driver should treat this value as PF_NOT_ASSIGNED.
  17412. */
  17413. #define MC_CMD_GET_CAPABILITIES_V10_OUT_INCOMPATIBLE_ASSIGNMENT 0xfc
  17414. /* One byte per PF containing the number of its VFs, indexed by PF number. A
  17415. * special value indicates that a PF is not present.
  17416. */
  17417. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_OFST 42
  17418. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_LEN 1
  17419. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VFS_PER_PF_NUM 16
  17420. /* enum: The caller is not permitted to access information on this PF. */
  17421. /* MC_CMD_GET_CAPABILITIES_V10_OUT_ACCESS_NOT_PERMITTED 0xff */
  17422. /* enum: PF does not exist. */
  17423. /* MC_CMD_GET_CAPABILITIES_V10_OUT_PF_NOT_PRESENT 0xfe */
  17424. /* Number of VIs available for each external port */
  17425. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_OFST 58
  17426. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_LEN 2
  17427. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_VIS_PER_PORT_NUM 4
  17428. /* Size of RX descriptor cache expressed as binary logarithm The actual size
  17429. * equals (2 ^ RX_DESC_CACHE_SIZE)
  17430. */
  17431. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DESC_CACHE_SIZE_OFST 66
  17432. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_DESC_CACHE_SIZE_LEN 1
  17433. /* Size of TX descriptor cache expressed as binary logarithm The actual size
  17434. * equals (2 ^ TX_DESC_CACHE_SIZE)
  17435. */
  17436. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DESC_CACHE_SIZE_OFST 67
  17437. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TX_DESC_CACHE_SIZE_LEN 1
  17438. /* Total number of available PIO buffers */
  17439. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_PIO_BUFFS_OFST 68
  17440. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NUM_PIO_BUFFS_LEN 2
  17441. /* Size of a single PIO buffer */
  17442. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SIZE_PIO_BUFF_OFST 70
  17443. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SIZE_PIO_BUFF_LEN 2
  17444. /* On chips later than Medford the amount of address space assigned to each VI
  17445. * is configurable. This is a global setting that the driver must query to
  17446. * discover the VI to address mapping. Cut-through PIO (CTPIO) is not available
  17447. * with 8k VI windows.
  17448. */
  17449. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_OFST 72
  17450. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_LEN 1
  17451. /* enum: Each VI occupies 8k as on Huntington and Medford. PIO is at offset 4k.
  17452. * CTPIO is not mapped.
  17453. */
  17454. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_8K 0x0
  17455. /* enum: Each VI occupies 16k. PIO is at offset 4k. CTPIO is at offset 12k. */
  17456. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_16K 0x1
  17457. /* enum: Each VI occupies 64k. PIO is at offset 4k. CTPIO is at offset 12k. */
  17458. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VI_WINDOW_MODE_64K 0x2
  17459. /* Number of vFIFOs per adapter that can be used for VFIFO Stuffing
  17460. * (SF-115995-SW) in the present configuration of firmware and port mode.
  17461. */
  17462. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_VFIFOS_OFST 73
  17463. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_VFIFOS_LEN 1
  17464. /* Number of buffers per adapter that can be used for VFIFO Stuffing
  17465. * (SF-115995-SW) in the present configuration of firmware and port mode.
  17466. */
  17467. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_OFST 74
  17468. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VFIFO_STUFFING_NUM_CP_BUFFERS_LEN 2
  17469. /* Entry count in the MAC stats array, including the final GENERATION_END
  17470. * entry. For MAC stats DMA, drivers should allocate a buffer large enough to
  17471. * hold at least this many 64-bit stats values, if they wish to receive all
  17472. * available stats. If the buffer is shorter than MAC_STATS_NUM_STATS * 8, the
  17473. * stats array returned will be truncated.
  17474. */
  17475. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_NUM_STATS_OFST 76
  17476. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAC_STATS_NUM_STATS_LEN 2
  17477. /* Maximum supported value for MC_CMD_FILTER_OP_V3/MATCH_MARK_VALUE. This field
  17478. * will only be non-zero if MC_CMD_GET_CAPABILITIES/FILTER_ACTION_MARK is set.
  17479. */
  17480. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_MAX_OFST 80
  17481. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FILTER_ACTION_MARK_MAX_LEN 4
  17482. /* On devices where the INIT_RXQ_WITH_BUFFER_SIZE flag (in
  17483. * GET_CAPABILITIES_OUT_V2) is set, drivers have to specify a buffer size when
  17484. * they create an RX queue. Due to hardware limitations, only a small number of
  17485. * different buffer sizes may be available concurrently. Nonzero entries in
  17486. * this array are the sizes of buffers which the system guarantees will be
  17487. * available for use. If the list is empty, there are no limitations on
  17488. * concurrent buffer sizes.
  17489. */
  17490. #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_OFST 84
  17491. #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_LEN 4
  17492. #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_RX_BUFFER_SIZES_NUM 16
  17493. /* Third word of flags. Not present on older firmware (check the length). */
  17494. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS3_OFST 148
  17495. #define MC_CMD_GET_CAPABILITIES_V10_OUT_FLAGS3_LEN 4
  17496. #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_OFST 148
  17497. #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_LBN 0
  17498. #define MC_CMD_GET_CAPABILITIES_V10_OUT_WOL_ETHERWAKE_WIDTH 1
  17499. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_OFST 148
  17500. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_LBN 1
  17501. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_EVEN_SPREADING_WIDTH 1
  17502. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_OFST 148
  17503. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_LBN 2
  17504. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_SELECTABLE_TABLE_SIZE_WIDTH 1
  17505. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_OFST 148
  17506. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_LBN 3
  17507. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_SUPPORTED_WIDTH 1
  17508. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_OFST 148
  17509. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_LBN 4
  17510. #define MC_CMD_GET_CAPABILITIES_V10_OUT_VDPA_SUPPORTED_WIDTH 1
  17511. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_OFST 148
  17512. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_LBN 5
  17513. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RX_VLAN_STRIPPING_PER_ENCAP_RULE_WIDTH 1
  17514. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_OFST 148
  17515. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_LBN 6
  17516. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTENDED_WIDTH_EVQS_SUPPORTED_WIDTH 1
  17517. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_OFST 148
  17518. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_LBN 7
  17519. #define MC_CMD_GET_CAPABILITIES_V10_OUT_UNSOL_EV_CREDIT_SUPPORTED_WIDTH 1
  17520. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_OFST 148
  17521. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_LBN 8
  17522. #define MC_CMD_GET_CAPABILITIES_V10_OUT_ENCAPSULATED_MCDI_SUPPORTED_WIDTH 1
  17523. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_OFST 148
  17524. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_LBN 9
  17525. #define MC_CMD_GET_CAPABILITIES_V10_OUT_EXTERNAL_MAE_SUPPORTED_WIDTH 1
  17526. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_OFST 148
  17527. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_LBN 10
  17528. #define MC_CMD_GET_CAPABILITIES_V10_OUT_NVRAM_UPDATE_ABORT_SUPPORTED_WIDTH 1
  17529. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_OFST 148
  17530. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_LBN 11
  17531. #define MC_CMD_GET_CAPABILITIES_V10_OUT_MAE_ACTION_SET_ALLOC_V2_SUPPORTED_WIDTH 1
  17532. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_OFST 148
  17533. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_LBN 12
  17534. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_STEER_ON_OUTER_SUPPORTED_WIDTH 1
  17535. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_OFST 148
  17536. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_LBN 14
  17537. #define MC_CMD_GET_CAPABILITIES_V10_OUT_DYNAMIC_MPORT_JOURNAL_WIDTH 1
  17538. /* These bits are reserved for communicating test-specific capabilities to
  17539. * host-side test software. All production drivers should treat this field as
  17540. * opaque.
  17541. */
  17542. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_OFST 152
  17543. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LEN 8
  17544. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_OFST 152
  17545. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_LEN 4
  17546. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_LBN 1216
  17547. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_LO_WIDTH 32
  17548. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_OFST 156
  17549. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_LEN 4
  17550. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_LBN 1248
  17551. #define MC_CMD_GET_CAPABILITIES_V10_OUT_TEST_RESERVED_HI_WIDTH 32
  17552. /* The minimum size (in table entries) of indirection table to be allocated
  17553. * from the pool for an RSS context. Note that the table size used must be a
  17554. * power of 2.
  17555. */
  17556. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_OFST 160
  17557. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MIN_INDIRECTION_TABLE_SIZE_LEN 4
  17558. /* The maximum size (in table entries) of indirection table to be allocated
  17559. * from the pool for an RSS context. Note that the table size used must be a
  17560. * power of 2.
  17561. */
  17562. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_OFST 164
  17563. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_TABLE_SIZE_LEN 4
  17564. /* The maximum number of queues that can be used by an RSS context in exclusive
  17565. * mode. In exclusive mode the context has a configurable indirection table and
  17566. * a configurable RSS key.
  17567. */
  17568. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_QUEUES_OFST 168
  17569. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_INDIRECTION_QUEUES_LEN 4
  17570. /* The maximum number of queues that can be used by an RSS context in even-
  17571. * spreading mode. In even-spreading mode the context has no indirection table
  17572. * but it does have a configurable RSS key.
  17573. */
  17574. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_OFST 172
  17575. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_MAX_EVEN_SPREADING_QUEUES_LEN 4
  17576. /* The total number of RSS contexts supported. Note that the number of
  17577. * available contexts using indirection tables is also limited by the
  17578. * availability of indirection table space allocated from a common pool.
  17579. */
  17580. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_NUM_CONTEXTS_OFST 176
  17581. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_NUM_CONTEXTS_LEN 4
  17582. /* The total amount of indirection table space that can be shared between RSS
  17583. * contexts.
  17584. */
  17585. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_TABLE_POOL_SIZE_OFST 180
  17586. #define MC_CMD_GET_CAPABILITIES_V10_OUT_RSS_TABLE_POOL_SIZE_LEN 4
  17587. /* A bitmap of the queue sizes the device can provide, where bit N being set
  17588. * indicates that 2**N is a valid size. The device may be limited in the number
  17589. * of different queue sizes that can exist simultaneously, so a bit being set
  17590. * here does not guarantee that an attempt to create a queue of that size will
  17591. * succeed.
  17592. */
  17593. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SUPPORTED_QUEUE_SIZES_OFST 184
  17594. #define MC_CMD_GET_CAPABILITIES_V10_OUT_SUPPORTED_QUEUE_SIZES_LEN 4
  17595. /* A bitmap of queue sizes that are always available, in the same format as
  17596. * SUPPORTED_QUEUE_SIZES. Attempting to create a queue with one of these sizes
  17597. * will never fail due to unavailability of the requested size.
  17598. */
  17599. #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_QUEUE_SIZES_OFST 188
  17600. #define MC_CMD_GET_CAPABILITIES_V10_OUT_GUARANTEED_QUEUE_SIZES_LEN 4
  17601. /***********************************/
  17602. /* MC_CMD_V2_EXTN
  17603. * Encapsulation for a v2 extended command
  17604. */
  17605. #define MC_CMD_V2_EXTN 0x7f
  17606. /* MC_CMD_V2_EXTN_IN msgrequest */
  17607. #define MC_CMD_V2_EXTN_IN_LEN 4
  17608. /* the extended command number */
  17609. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_LBN 0
  17610. #define MC_CMD_V2_EXTN_IN_EXTENDED_CMD_WIDTH 15
  17611. #define MC_CMD_V2_EXTN_IN_UNUSED_LBN 15
  17612. #define MC_CMD_V2_EXTN_IN_UNUSED_WIDTH 1
  17613. /* the actual length of the encapsulated command (which is not in the v1
  17614. * header)
  17615. */
  17616. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_LBN 16
  17617. #define MC_CMD_V2_EXTN_IN_ACTUAL_LEN_WIDTH 10
  17618. #define MC_CMD_V2_EXTN_IN_UNUSED2_LBN 26
  17619. #define MC_CMD_V2_EXTN_IN_UNUSED2_WIDTH 2
  17620. /* Type of command/response */
  17621. #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_LBN 28
  17622. #define MC_CMD_V2_EXTN_IN_MESSAGE_TYPE_WIDTH 4
  17623. /* enum: MCDI command directed to or response originating from the MC. */
  17624. #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_MC 0x0
  17625. /* enum: MCDI command directed to a TSA controller. MCDI responses of this type
  17626. * are not defined.
  17627. */
  17628. #define MC_CMD_V2_EXTN_IN_MCDI_MESSAGE_TYPE_TSA 0x1
  17629. /***********************************/
  17630. /* MC_CMD_TCM_BUCKET_ALLOC
  17631. * Allocate a pacer bucket (for qau rp or a snapper test)
  17632. */
  17633. #define MC_CMD_TCM_BUCKET_ALLOC 0xb2
  17634. #undef MC_CMD_0xb2_PRIVILEGE_CTG
  17635. #define MC_CMD_0xb2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17636. /* MC_CMD_TCM_BUCKET_ALLOC_IN msgrequest */
  17637. #define MC_CMD_TCM_BUCKET_ALLOC_IN_LEN 0
  17638. /* MC_CMD_TCM_BUCKET_ALLOC_OUT msgresponse */
  17639. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_LEN 4
  17640. /* the bucket id */
  17641. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_OFST 0
  17642. #define MC_CMD_TCM_BUCKET_ALLOC_OUT_BUCKET_LEN 4
  17643. /***********************************/
  17644. /* MC_CMD_TCM_BUCKET_FREE
  17645. * Free a pacer bucket
  17646. */
  17647. #define MC_CMD_TCM_BUCKET_FREE 0xb3
  17648. #undef MC_CMD_0xb3_PRIVILEGE_CTG
  17649. #define MC_CMD_0xb3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17650. /* MC_CMD_TCM_BUCKET_FREE_IN msgrequest */
  17651. #define MC_CMD_TCM_BUCKET_FREE_IN_LEN 4
  17652. /* the bucket id */
  17653. #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_OFST 0
  17654. #define MC_CMD_TCM_BUCKET_FREE_IN_BUCKET_LEN 4
  17655. /* MC_CMD_TCM_BUCKET_FREE_OUT msgresponse */
  17656. #define MC_CMD_TCM_BUCKET_FREE_OUT_LEN 0
  17657. /***********************************/
  17658. /* MC_CMD_TCM_BUCKET_INIT
  17659. * Initialise pacer bucket with a given rate
  17660. */
  17661. #define MC_CMD_TCM_BUCKET_INIT 0xb4
  17662. #undef MC_CMD_0xb4_PRIVILEGE_CTG
  17663. #define MC_CMD_0xb4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17664. /* MC_CMD_TCM_BUCKET_INIT_IN msgrequest */
  17665. #define MC_CMD_TCM_BUCKET_INIT_IN_LEN 8
  17666. /* the bucket id */
  17667. #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_OFST 0
  17668. #define MC_CMD_TCM_BUCKET_INIT_IN_BUCKET_LEN 4
  17669. /* the rate in mbps */
  17670. #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_OFST 4
  17671. #define MC_CMD_TCM_BUCKET_INIT_IN_RATE_LEN 4
  17672. /* MC_CMD_TCM_BUCKET_INIT_EXT_IN msgrequest */
  17673. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_LEN 12
  17674. /* the bucket id */
  17675. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_OFST 0
  17676. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_BUCKET_LEN 4
  17677. /* the rate in mbps */
  17678. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_OFST 4
  17679. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_RATE_LEN 4
  17680. /* the desired maximum fill level */
  17681. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_OFST 8
  17682. #define MC_CMD_TCM_BUCKET_INIT_EXT_IN_MAX_FILL_LEN 4
  17683. /* MC_CMD_TCM_BUCKET_INIT_OUT msgresponse */
  17684. #define MC_CMD_TCM_BUCKET_INIT_OUT_LEN 0
  17685. /***********************************/
  17686. /* MC_CMD_TCM_TXQ_INIT
  17687. * Initialise txq in pacer with given options or set options
  17688. */
  17689. #define MC_CMD_TCM_TXQ_INIT 0xb5
  17690. #undef MC_CMD_0xb5_PRIVILEGE_CTG
  17691. #define MC_CMD_0xb5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17692. /* MC_CMD_TCM_TXQ_INIT_IN msgrequest */
  17693. #define MC_CMD_TCM_TXQ_INIT_IN_LEN 28
  17694. /* the txq id */
  17695. #define MC_CMD_TCM_TXQ_INIT_IN_QID_OFST 0
  17696. #define MC_CMD_TCM_TXQ_INIT_IN_QID_LEN 4
  17697. /* the static priority associated with the txq */
  17698. #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_OFST 4
  17699. #define MC_CMD_TCM_TXQ_INIT_IN_LABEL_LEN 4
  17700. /* bitmask of the priority queues this txq is inserted into when inserted. */
  17701. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_OFST 8
  17702. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAGS_LEN 4
  17703. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_OFST 8
  17704. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_LBN 0
  17705. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_GUARANTEED_WIDTH 1
  17706. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_OFST 8
  17707. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_LBN 1
  17708. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_NORMAL_WIDTH 1
  17709. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_OFST 8
  17710. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_LBN 2
  17711. #define MC_CMD_TCM_TXQ_INIT_IN_PQ_FLAG_LOW_WIDTH 1
  17712. /* the reaction point (RP) bucket */
  17713. #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_OFST 12
  17714. #define MC_CMD_TCM_TXQ_INIT_IN_RP_BKT_LEN 4
  17715. /* an already reserved bucket (typically set to bucket associated with outer
  17716. * vswitch)
  17717. */
  17718. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_OFST 16
  17719. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT1_LEN 4
  17720. /* an already reserved bucket (typically set to bucket associated with inner
  17721. * vswitch)
  17722. */
  17723. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_OFST 20
  17724. #define MC_CMD_TCM_TXQ_INIT_IN_MAX_BKT2_LEN 4
  17725. /* the min bucket (typically for ETS/minimum bandwidth) */
  17726. #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_OFST 24
  17727. #define MC_CMD_TCM_TXQ_INIT_IN_MIN_BKT_LEN 4
  17728. /* MC_CMD_TCM_TXQ_INIT_EXT_IN msgrequest */
  17729. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LEN 32
  17730. /* the txq id */
  17731. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_OFST 0
  17732. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_QID_LEN 4
  17733. /* the static priority associated with the txq */
  17734. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_OFST 4
  17735. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_NORMAL_LEN 4
  17736. /* bitmask of the priority queues this txq is inserted into when inserted. */
  17737. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_OFST 8
  17738. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAGS_LEN 4
  17739. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_OFST 8
  17740. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_LBN 0
  17741. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_GUARANTEED_WIDTH 1
  17742. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_OFST 8
  17743. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_LBN 1
  17744. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_NORMAL_WIDTH 1
  17745. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_OFST 8
  17746. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_LBN 2
  17747. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_PQ_FLAG_LOW_WIDTH 1
  17748. /* the reaction point (RP) bucket */
  17749. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_OFST 12
  17750. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_RP_BKT_LEN 4
  17751. /* an already reserved bucket (typically set to bucket associated with outer
  17752. * vswitch)
  17753. */
  17754. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_OFST 16
  17755. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT1_LEN 4
  17756. /* an already reserved bucket (typically set to bucket associated with inner
  17757. * vswitch)
  17758. */
  17759. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_OFST 20
  17760. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MAX_BKT2_LEN 4
  17761. /* the min bucket (typically for ETS/minimum bandwidth) */
  17762. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_OFST 24
  17763. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_MIN_BKT_LEN 4
  17764. /* the static priority associated with the txq */
  17765. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_OFST 28
  17766. #define MC_CMD_TCM_TXQ_INIT_EXT_IN_LABEL_GUARANTEED_LEN 4
  17767. /* MC_CMD_TCM_TXQ_INIT_OUT msgresponse */
  17768. #define MC_CMD_TCM_TXQ_INIT_OUT_LEN 0
  17769. /***********************************/
  17770. /* MC_CMD_LINK_PIOBUF
  17771. * Link a push I/O buffer to a TxQ
  17772. */
  17773. #define MC_CMD_LINK_PIOBUF 0x92
  17774. #undef MC_CMD_0x92_PRIVILEGE_CTG
  17775. #define MC_CMD_0x92_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  17776. /* MC_CMD_LINK_PIOBUF_IN msgrequest */
  17777. #define MC_CMD_LINK_PIOBUF_IN_LEN 8
  17778. /* Handle for allocated push I/O buffer. */
  17779. #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_OFST 0
  17780. #define MC_CMD_LINK_PIOBUF_IN_PIOBUF_HANDLE_LEN 4
  17781. /* Function Local Instance (VI) number which has a TxQ allocated to it. */
  17782. #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_OFST 4
  17783. #define MC_CMD_LINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4
  17784. /* MC_CMD_LINK_PIOBUF_OUT msgresponse */
  17785. #define MC_CMD_LINK_PIOBUF_OUT_LEN 0
  17786. /***********************************/
  17787. /* MC_CMD_UNLINK_PIOBUF
  17788. * Unlink a push I/O buffer from a TxQ
  17789. */
  17790. #define MC_CMD_UNLINK_PIOBUF 0x93
  17791. #undef MC_CMD_0x93_PRIVILEGE_CTG
  17792. #define MC_CMD_0x93_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  17793. /* MC_CMD_UNLINK_PIOBUF_IN msgrequest */
  17794. #define MC_CMD_UNLINK_PIOBUF_IN_LEN 4
  17795. /* Function Local Instance (VI) number. */
  17796. #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_OFST 0
  17797. #define MC_CMD_UNLINK_PIOBUF_IN_TXQ_INSTANCE_LEN 4
  17798. /* MC_CMD_UNLINK_PIOBUF_OUT msgresponse */
  17799. #define MC_CMD_UNLINK_PIOBUF_OUT_LEN 0
  17800. /***********************************/
  17801. /* MC_CMD_VSWITCH_ALLOC
  17802. * allocate and initialise a v-switch.
  17803. */
  17804. #define MC_CMD_VSWITCH_ALLOC 0x94
  17805. #undef MC_CMD_0x94_PRIVILEGE_CTG
  17806. #define MC_CMD_0x94_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17807. /* MC_CMD_VSWITCH_ALLOC_IN msgrequest */
  17808. #define MC_CMD_VSWITCH_ALLOC_IN_LEN 16
  17809. /* The port to connect to the v-switch's upstream port. */
  17810. #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  17811. #define MC_CMD_VSWITCH_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  17812. /* The type of v-switch to create. */
  17813. #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_OFST 4
  17814. #define MC_CMD_VSWITCH_ALLOC_IN_TYPE_LEN 4
  17815. /* enum: VLAN */
  17816. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VLAN 0x1
  17817. /* enum: VEB */
  17818. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEB 0x2
  17819. /* enum: VEPA (obsolete) */
  17820. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_VEPA 0x3
  17821. /* enum: MUX */
  17822. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_MUX 0x4
  17823. /* enum: Snapper specific; semantics TBD */
  17824. #define MC_CMD_VSWITCH_ALLOC_IN_VSWITCH_TYPE_TEST 0x5
  17825. /* Flags controlling v-port creation */
  17826. #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_OFST 8
  17827. #define MC_CMD_VSWITCH_ALLOC_IN_FLAGS_LEN 4
  17828. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_OFST 8
  17829. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  17830. #define MC_CMD_VSWITCH_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  17831. /* The number of VLAN tags to allow for attached v-ports. For VLAN aggregators,
  17832. * this must be one or greated, and the attached v-ports must have exactly this
  17833. * number of tags. For other v-switch types, this must be zero of greater, and
  17834. * is an upper limit on the number of VLAN tags for attached v-ports. An error
  17835. * will be returned if existing configuration means we can't support attached
  17836. * v-ports with this number of tags.
  17837. */
  17838. #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  17839. #define MC_CMD_VSWITCH_ALLOC_IN_NUM_VLAN_TAGS_LEN 4
  17840. /* MC_CMD_VSWITCH_ALLOC_OUT msgresponse */
  17841. #define MC_CMD_VSWITCH_ALLOC_OUT_LEN 0
  17842. /***********************************/
  17843. /* MC_CMD_VSWITCH_FREE
  17844. * de-allocate a v-switch.
  17845. */
  17846. #define MC_CMD_VSWITCH_FREE 0x95
  17847. #undef MC_CMD_0x95_PRIVILEGE_CTG
  17848. #define MC_CMD_0x95_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17849. /* MC_CMD_VSWITCH_FREE_IN msgrequest */
  17850. #define MC_CMD_VSWITCH_FREE_IN_LEN 4
  17851. /* The port to which the v-switch is connected. */
  17852. #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  17853. #define MC_CMD_VSWITCH_FREE_IN_UPSTREAM_PORT_ID_LEN 4
  17854. /* MC_CMD_VSWITCH_FREE_OUT msgresponse */
  17855. #define MC_CMD_VSWITCH_FREE_OUT_LEN 0
  17856. /***********************************/
  17857. /* MC_CMD_VSWITCH_QUERY
  17858. * read some config of v-switch. For now this command is an empty placeholder.
  17859. * It may be used to check if a v-switch is connected to a given EVB port (if
  17860. * not, then the command returns ENOENT).
  17861. */
  17862. #define MC_CMD_VSWITCH_QUERY 0x63
  17863. #undef MC_CMD_0x63_PRIVILEGE_CTG
  17864. #define MC_CMD_0x63_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17865. /* MC_CMD_VSWITCH_QUERY_IN msgrequest */
  17866. #define MC_CMD_VSWITCH_QUERY_IN_LEN 4
  17867. /* The port to which the v-switch is connected. */
  17868. #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_OFST 0
  17869. #define MC_CMD_VSWITCH_QUERY_IN_UPSTREAM_PORT_ID_LEN 4
  17870. /* MC_CMD_VSWITCH_QUERY_OUT msgresponse */
  17871. #define MC_CMD_VSWITCH_QUERY_OUT_LEN 0
  17872. /***********************************/
  17873. /* MC_CMD_VPORT_ALLOC
  17874. * allocate a v-port.
  17875. */
  17876. #define MC_CMD_VPORT_ALLOC 0x96
  17877. #undef MC_CMD_0x96_PRIVILEGE_CTG
  17878. #define MC_CMD_0x96_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17879. /* MC_CMD_VPORT_ALLOC_IN msgrequest */
  17880. #define MC_CMD_VPORT_ALLOC_IN_LEN 20
  17881. /* The port to which the v-switch is connected. */
  17882. #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  17883. #define MC_CMD_VPORT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  17884. /* The type of the new v-port. */
  17885. #define MC_CMD_VPORT_ALLOC_IN_TYPE_OFST 4
  17886. #define MC_CMD_VPORT_ALLOC_IN_TYPE_LEN 4
  17887. /* enum: VLAN (obsolete) */
  17888. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VLAN 0x1
  17889. /* enum: VEB (obsolete) */
  17890. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEB 0x2
  17891. /* enum: VEPA (obsolete) */
  17892. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_VEPA 0x3
  17893. /* enum: A normal v-port receives packets which match a specified MAC and/or
  17894. * VLAN.
  17895. */
  17896. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_NORMAL 0x4
  17897. /* enum: An expansion v-port packets traffic which don't match any other
  17898. * v-port.
  17899. */
  17900. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_EXPANSION 0x5
  17901. /* enum: An test v-port receives packets which match any filters installed by
  17902. * its downstream components.
  17903. */
  17904. #define MC_CMD_VPORT_ALLOC_IN_VPORT_TYPE_TEST 0x6
  17905. /* Flags controlling v-port creation */
  17906. #define MC_CMD_VPORT_ALLOC_IN_FLAGS_OFST 8
  17907. #define MC_CMD_VPORT_ALLOC_IN_FLAGS_LEN 4
  17908. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_OFST 8
  17909. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_LBN 0
  17910. #define MC_CMD_VPORT_ALLOC_IN_FLAG_AUTO_PORT_WIDTH 1
  17911. #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_OFST 8
  17912. #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_LBN 1
  17913. #define MC_CMD_VPORT_ALLOC_IN_FLAG_VLAN_RESTRICT_WIDTH 1
  17914. /* The number of VLAN tags to insert/remove. An error will be returned if
  17915. * incompatible with the number of VLAN tags specified for the upstream
  17916. * v-switch.
  17917. */
  17918. #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_OFST 12
  17919. #define MC_CMD_VPORT_ALLOC_IN_NUM_VLAN_TAGS_LEN 4
  17920. /* The actual VLAN tags to insert/remove */
  17921. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_OFST 16
  17922. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAGS_LEN 4
  17923. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_OFST 16
  17924. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_LBN 0
  17925. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  17926. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_OFST 16
  17927. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_LBN 16
  17928. #define MC_CMD_VPORT_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  17929. /* MC_CMD_VPORT_ALLOC_OUT msgresponse */
  17930. #define MC_CMD_VPORT_ALLOC_OUT_LEN 4
  17931. /* The handle of the new v-port */
  17932. #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_OFST 0
  17933. #define MC_CMD_VPORT_ALLOC_OUT_VPORT_ID_LEN 4
  17934. /***********************************/
  17935. /* MC_CMD_VPORT_FREE
  17936. * de-allocate a v-port.
  17937. */
  17938. #define MC_CMD_VPORT_FREE 0x97
  17939. #undef MC_CMD_0x97_PRIVILEGE_CTG
  17940. #define MC_CMD_0x97_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17941. /* MC_CMD_VPORT_FREE_IN msgrequest */
  17942. #define MC_CMD_VPORT_FREE_IN_LEN 4
  17943. /* The handle of the v-port */
  17944. #define MC_CMD_VPORT_FREE_IN_VPORT_ID_OFST 0
  17945. #define MC_CMD_VPORT_FREE_IN_VPORT_ID_LEN 4
  17946. /* MC_CMD_VPORT_FREE_OUT msgresponse */
  17947. #define MC_CMD_VPORT_FREE_OUT_LEN 0
  17948. /***********************************/
  17949. /* MC_CMD_VADAPTOR_ALLOC
  17950. * allocate a v-adaptor.
  17951. */
  17952. #define MC_CMD_VADAPTOR_ALLOC 0x98
  17953. #undef MC_CMD_0x98_PRIVILEGE_CTG
  17954. #define MC_CMD_0x98_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17955. /* MC_CMD_VADAPTOR_ALLOC_IN msgrequest */
  17956. #define MC_CMD_VADAPTOR_ALLOC_IN_LEN 30
  17957. /* The port to connect to the v-adaptor's port. */
  17958. #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  17959. #define MC_CMD_VADAPTOR_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  17960. /* Flags controlling v-adaptor creation */
  17961. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_OFST 8
  17962. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAGS_LEN 4
  17963. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_OFST 8
  17964. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_LBN 0
  17965. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_AUTO_VADAPTOR_WIDTH 1
  17966. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_OFST 8
  17967. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_LBN 1
  17968. #define MC_CMD_VADAPTOR_ALLOC_IN_FLAG_PERMIT_SET_MAC_WHEN_FILTERS_INSTALLED_WIDTH 1
  17969. /* The number of VLAN tags to strip on receive */
  17970. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_OFST 12
  17971. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLANS_LEN 4
  17972. /* The number of VLAN tags to transparently insert/remove. */
  17973. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_OFST 16
  17974. #define MC_CMD_VADAPTOR_ALLOC_IN_NUM_VLAN_TAGS_LEN 4
  17975. /* The actual VLAN tags to insert/remove */
  17976. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_OFST 20
  17977. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAGS_LEN 4
  17978. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_OFST 20
  17979. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_LBN 0
  17980. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_0_WIDTH 16
  17981. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_OFST 20
  17982. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_LBN 16
  17983. #define MC_CMD_VADAPTOR_ALLOC_IN_VLAN_TAG_1_WIDTH 16
  17984. /* The MAC address to assign to this v-adaptor */
  17985. #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_OFST 24
  17986. #define MC_CMD_VADAPTOR_ALLOC_IN_MACADDR_LEN 6
  17987. /* enum: Derive the MAC address from the upstream port */
  17988. #define MC_CMD_VADAPTOR_ALLOC_IN_AUTO_MAC 0x0
  17989. /* MC_CMD_VADAPTOR_ALLOC_OUT msgresponse */
  17990. #define MC_CMD_VADAPTOR_ALLOC_OUT_LEN 0
  17991. /***********************************/
  17992. /* MC_CMD_VADAPTOR_FREE
  17993. * de-allocate a v-adaptor.
  17994. */
  17995. #define MC_CMD_VADAPTOR_FREE 0x99
  17996. #undef MC_CMD_0x99_PRIVILEGE_CTG
  17997. #define MC_CMD_0x99_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  17998. /* MC_CMD_VADAPTOR_FREE_IN msgrequest */
  17999. #define MC_CMD_VADAPTOR_FREE_IN_LEN 4
  18000. /* The port to which the v-adaptor is connected. */
  18001. #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_OFST 0
  18002. #define MC_CMD_VADAPTOR_FREE_IN_UPSTREAM_PORT_ID_LEN 4
  18003. /* MC_CMD_VADAPTOR_FREE_OUT msgresponse */
  18004. #define MC_CMD_VADAPTOR_FREE_OUT_LEN 0
  18005. /***********************************/
  18006. /* MC_CMD_VADAPTOR_SET_MAC
  18007. * assign a new MAC address to a v-adaptor.
  18008. */
  18009. #define MC_CMD_VADAPTOR_SET_MAC 0x5d
  18010. #undef MC_CMD_0x5d_PRIVILEGE_CTG
  18011. #define MC_CMD_0x5d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18012. /* MC_CMD_VADAPTOR_SET_MAC_IN msgrequest */
  18013. #define MC_CMD_VADAPTOR_SET_MAC_IN_LEN 10
  18014. /* The port to which the v-adaptor is connected. */
  18015. #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_OFST 0
  18016. #define MC_CMD_VADAPTOR_SET_MAC_IN_UPSTREAM_PORT_ID_LEN 4
  18017. /* The new MAC address to assign to this v-adaptor */
  18018. #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_OFST 4
  18019. #define MC_CMD_VADAPTOR_SET_MAC_IN_MACADDR_LEN 6
  18020. /* MC_CMD_VADAPTOR_SET_MAC_OUT msgresponse */
  18021. #define MC_CMD_VADAPTOR_SET_MAC_OUT_LEN 0
  18022. /***********************************/
  18023. /* MC_CMD_VADAPTOR_GET_MAC
  18024. * read the MAC address assigned to a v-adaptor.
  18025. */
  18026. #define MC_CMD_VADAPTOR_GET_MAC 0x5e
  18027. #undef MC_CMD_0x5e_PRIVILEGE_CTG
  18028. #define MC_CMD_0x5e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18029. /* MC_CMD_VADAPTOR_GET_MAC_IN msgrequest */
  18030. #define MC_CMD_VADAPTOR_GET_MAC_IN_LEN 4
  18031. /* The port to which the v-adaptor is connected. */
  18032. #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_OFST 0
  18033. #define MC_CMD_VADAPTOR_GET_MAC_IN_UPSTREAM_PORT_ID_LEN 4
  18034. /* MC_CMD_VADAPTOR_GET_MAC_OUT msgresponse */
  18035. #define MC_CMD_VADAPTOR_GET_MAC_OUT_LEN 6
  18036. /* The MAC address assigned to this v-adaptor */
  18037. #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_OFST 0
  18038. #define MC_CMD_VADAPTOR_GET_MAC_OUT_MACADDR_LEN 6
  18039. /***********************************/
  18040. /* MC_CMD_VADAPTOR_QUERY
  18041. * read some config of v-adaptor.
  18042. */
  18043. #define MC_CMD_VADAPTOR_QUERY 0x61
  18044. #undef MC_CMD_0x61_PRIVILEGE_CTG
  18045. #define MC_CMD_0x61_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18046. /* MC_CMD_VADAPTOR_QUERY_IN msgrequest */
  18047. #define MC_CMD_VADAPTOR_QUERY_IN_LEN 4
  18048. /* The port to which the v-adaptor is connected. */
  18049. #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_OFST 0
  18050. #define MC_CMD_VADAPTOR_QUERY_IN_UPSTREAM_PORT_ID_LEN 4
  18051. /* MC_CMD_VADAPTOR_QUERY_OUT msgresponse */
  18052. #define MC_CMD_VADAPTOR_QUERY_OUT_LEN 12
  18053. /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */
  18054. #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_OFST 0
  18055. #define MC_CMD_VADAPTOR_QUERY_OUT_PORT_FLAGS_LEN 4
  18056. /* The v-adaptor flags as defined at MC_CMD_VADAPTOR_ALLOC. */
  18057. #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_OFST 4
  18058. #define MC_CMD_VADAPTOR_QUERY_OUT_VADAPTOR_FLAGS_LEN 4
  18059. /* The number of VLAN tags that may still be added */
  18060. #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 8
  18061. #define MC_CMD_VADAPTOR_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4
  18062. /***********************************/
  18063. /* MC_CMD_EVB_PORT_ASSIGN
  18064. * assign a port to a PCI function.
  18065. */
  18066. #define MC_CMD_EVB_PORT_ASSIGN 0x9a
  18067. #undef MC_CMD_0x9a_PRIVILEGE_CTG
  18068. #define MC_CMD_0x9a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18069. /* MC_CMD_EVB_PORT_ASSIGN_IN msgrequest */
  18070. #define MC_CMD_EVB_PORT_ASSIGN_IN_LEN 8
  18071. /* The port to assign. */
  18072. #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_OFST 0
  18073. #define MC_CMD_EVB_PORT_ASSIGN_IN_PORT_ID_LEN 4
  18074. /* The target function to modify. */
  18075. #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_OFST 4
  18076. #define MC_CMD_EVB_PORT_ASSIGN_IN_FUNCTION_LEN 4
  18077. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_OFST 4
  18078. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_LBN 0
  18079. #define MC_CMD_EVB_PORT_ASSIGN_IN_PF_WIDTH 16
  18080. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_OFST 4
  18081. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_LBN 16
  18082. #define MC_CMD_EVB_PORT_ASSIGN_IN_VF_WIDTH 16
  18083. /* MC_CMD_EVB_PORT_ASSIGN_OUT msgresponse */
  18084. #define MC_CMD_EVB_PORT_ASSIGN_OUT_LEN 0
  18085. /***********************************/
  18086. /* MC_CMD_RDWR_A64_REGIONS
  18087. * Assign the 64 bit region addresses.
  18088. */
  18089. #define MC_CMD_RDWR_A64_REGIONS 0x9b
  18090. #undef MC_CMD_0x9b_PRIVILEGE_CTG
  18091. #define MC_CMD_0x9b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18092. /* MC_CMD_RDWR_A64_REGIONS_IN msgrequest */
  18093. #define MC_CMD_RDWR_A64_REGIONS_IN_LEN 17
  18094. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_OFST 0
  18095. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION0_LEN 4
  18096. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_OFST 4
  18097. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION1_LEN 4
  18098. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_OFST 8
  18099. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION2_LEN 4
  18100. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_OFST 12
  18101. #define MC_CMD_RDWR_A64_REGIONS_IN_REGION3_LEN 4
  18102. /* Write enable bits 0-3, set to write, clear to read. */
  18103. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_LBN 128
  18104. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_WIDTH 4
  18105. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_OFST 16
  18106. #define MC_CMD_RDWR_A64_REGIONS_IN_WRITE_MASK_BYTE_LEN 1
  18107. /* MC_CMD_RDWR_A64_REGIONS_OUT msgresponse: This data always included
  18108. * regardless of state of write bits in the request.
  18109. */
  18110. #define MC_CMD_RDWR_A64_REGIONS_OUT_LEN 16
  18111. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_OFST 0
  18112. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION0_LEN 4
  18113. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_OFST 4
  18114. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION1_LEN 4
  18115. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_OFST 8
  18116. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION2_LEN 4
  18117. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_OFST 12
  18118. #define MC_CMD_RDWR_A64_REGIONS_OUT_REGION3_LEN 4
  18119. /***********************************/
  18120. /* MC_CMD_ONLOAD_STACK_ALLOC
  18121. * Allocate an Onload stack ID.
  18122. */
  18123. #define MC_CMD_ONLOAD_STACK_ALLOC 0x9c
  18124. #undef MC_CMD_0x9c_PRIVILEGE_CTG
  18125. #define MC_CMD_0x9c_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  18126. /* MC_CMD_ONLOAD_STACK_ALLOC_IN msgrequest */
  18127. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_LEN 4
  18128. /* The handle of the owning upstream port */
  18129. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  18130. #define MC_CMD_ONLOAD_STACK_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  18131. /* MC_CMD_ONLOAD_STACK_ALLOC_OUT msgresponse */
  18132. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_LEN 4
  18133. /* The handle of the new Onload stack */
  18134. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_OFST 0
  18135. #define MC_CMD_ONLOAD_STACK_ALLOC_OUT_ONLOAD_STACK_ID_LEN 4
  18136. /***********************************/
  18137. /* MC_CMD_ONLOAD_STACK_FREE
  18138. * Free an Onload stack ID.
  18139. */
  18140. #define MC_CMD_ONLOAD_STACK_FREE 0x9d
  18141. #undef MC_CMD_0x9d_PRIVILEGE_CTG
  18142. #define MC_CMD_0x9d_PRIVILEGE_CTG SRIOV_CTG_ONLOAD
  18143. /* MC_CMD_ONLOAD_STACK_FREE_IN msgrequest */
  18144. #define MC_CMD_ONLOAD_STACK_FREE_IN_LEN 4
  18145. /* The handle of the Onload stack */
  18146. #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_OFST 0
  18147. #define MC_CMD_ONLOAD_STACK_FREE_IN_ONLOAD_STACK_ID_LEN 4
  18148. /* MC_CMD_ONLOAD_STACK_FREE_OUT msgresponse */
  18149. #define MC_CMD_ONLOAD_STACK_FREE_OUT_LEN 0
  18150. /***********************************/
  18151. /* MC_CMD_RSS_CONTEXT_ALLOC
  18152. * Allocate an RSS context.
  18153. */
  18154. #define MC_CMD_RSS_CONTEXT_ALLOC 0x9e
  18155. #undef MC_CMD_0x9e_PRIVILEGE_CTG
  18156. #define MC_CMD_0x9e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18157. /* MC_CMD_RSS_CONTEXT_ALLOC_IN msgrequest */
  18158. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_LEN 12
  18159. /* The handle of the owning upstream port */
  18160. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  18161. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  18162. /* The type of context to allocate */
  18163. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_OFST 4
  18164. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_LEN 4
  18165. /* enum: Allocate a context for exclusive use. The key and indirection table
  18166. * must be explicitly configured.
  18167. */
  18168. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EXCLUSIVE 0x0
  18169. /* enum: Allocate a context for shared use; this will spread across a range of
  18170. * queues, but the key and indirection table are pre-configured and may not be
  18171. * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
  18172. */
  18173. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_SHARED 0x1
  18174. /* enum: Allocate a context to spread evenly across an arbitrary number of
  18175. * queues. No indirection table space is allocated for this context. (EF100 and
  18176. * later)
  18177. */
  18178. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_TYPE_EVEN_SPREADING 0x2
  18179. /* Number of queues spanned by this context. For exclusive contexts this must
  18180. * be in the range 1 to RSS_MAX_INDIRECTION_QUEUES, where
  18181. * RSS_MAX_INDIRECTION_QUEUES is queried from MC_CMD_GET_CAPABILITIES_V9 or if
  18182. * V9 is not supported then RSS_MAX_INDIRECTION_QUEUES is 64. Valid entries in
  18183. * the indirection table will be in the range 0 to NUM_QUEUES-1. For even-
  18184. * spreading contexts this must be in the range 1 to
  18185. * RSS_MAX_EVEN_SPREADING_QUEUES as queried from MC_CMD_GET_CAPABILITIES. Note
  18186. * that specifying NUM_QUEUES = 1 will not perform any spreading but may still
  18187. * be useful as a way of obtaining the Toeplitz hash.
  18188. */
  18189. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_OFST 8
  18190. #define MC_CMD_RSS_CONTEXT_ALLOC_IN_NUM_QUEUES_LEN 4
  18191. /* MC_CMD_RSS_CONTEXT_ALLOC_V2_IN msgrequest */
  18192. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_LEN 16
  18193. /* The handle of the owning upstream port */
  18194. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_UPSTREAM_PORT_ID_OFST 0
  18195. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_UPSTREAM_PORT_ID_LEN 4
  18196. /* The type of context to allocate */
  18197. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_OFST 4
  18198. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_LEN 4
  18199. /* enum: Allocate a context for exclusive use. The key and indirection table
  18200. * must be explicitly configured.
  18201. */
  18202. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_EXCLUSIVE 0x0
  18203. /* enum: Allocate a context for shared use; this will spread across a range of
  18204. * queues, but the key and indirection table are pre-configured and may not be
  18205. * changed. For this mode, NUM_QUEUES must 2, 4, 8, 16, 32 or 64.
  18206. */
  18207. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_SHARED 0x1
  18208. /* enum: Allocate a context to spread evenly across an arbitrary number of
  18209. * queues. No indirection table space is allocated for this context. (EF100 and
  18210. * later)
  18211. */
  18212. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_TYPE_EVEN_SPREADING 0x2
  18213. /* Number of queues spanned by this context. For exclusive contexts this must
  18214. * be in the range 1 to RSS_MAX_INDIRECTION_QUEUES, where
  18215. * RSS_MAX_INDIRECTION_QUEUES is queried from MC_CMD_GET_CAPABILITIES_V9 or if
  18216. * V9 is not supported then RSS_MAX_INDIRECTION_QUEUES is 64. Valid entries in
  18217. * the indirection table will be in the range 0 to NUM_QUEUES-1. For even-
  18218. * spreading contexts this must be in the range 1 to
  18219. * RSS_MAX_EVEN_SPREADING_QUEUES as queried from MC_CMD_GET_CAPABILITIES. Note
  18220. * that specifying NUM_QUEUES = 1 will not perform any spreading but may still
  18221. * be useful as a way of obtaining the Toeplitz hash.
  18222. */
  18223. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_NUM_QUEUES_OFST 8
  18224. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_NUM_QUEUES_LEN 4
  18225. /* Size of indirection table to be allocated to this context from the pool.
  18226. * Must be a power of 2. The minimum and maximum table size can be queried
  18227. * using MC_CMD_GET_CAPABILITIES_V9. If there is not enough space remaining in
  18228. * the common pool to allocate the requested table size, due to allocating
  18229. * table space to other RSS contexts, then the command will fail with
  18230. * MC_CMD_ERR_ENOSPC.
  18231. */
  18232. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_INDIRECTION_TABLE_SIZE_OFST 12
  18233. #define MC_CMD_RSS_CONTEXT_ALLOC_V2_IN_INDIRECTION_TABLE_SIZE_LEN 4
  18234. /* MC_CMD_RSS_CONTEXT_ALLOC_OUT msgresponse */
  18235. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_LEN 4
  18236. /* The handle of the new RSS context. This should be considered opaque to the
  18237. * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid
  18238. * handle.
  18239. */
  18240. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_OFST 0
  18241. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_LEN 4
  18242. /* enum: guaranteed invalid RSS context handle value */
  18243. #define MC_CMD_RSS_CONTEXT_ALLOC_OUT_RSS_CONTEXT_ID_INVALID 0xffffffff
  18244. /***********************************/
  18245. /* MC_CMD_RSS_CONTEXT_FREE
  18246. * Free an RSS context.
  18247. */
  18248. #define MC_CMD_RSS_CONTEXT_FREE 0x9f
  18249. #undef MC_CMD_0x9f_PRIVILEGE_CTG
  18250. #define MC_CMD_0x9f_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18251. /* MC_CMD_RSS_CONTEXT_FREE_IN msgrequest */
  18252. #define MC_CMD_RSS_CONTEXT_FREE_IN_LEN 4
  18253. /* The handle of the RSS context */
  18254. #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_OFST 0
  18255. #define MC_CMD_RSS_CONTEXT_FREE_IN_RSS_CONTEXT_ID_LEN 4
  18256. /* MC_CMD_RSS_CONTEXT_FREE_OUT msgresponse */
  18257. #define MC_CMD_RSS_CONTEXT_FREE_OUT_LEN 0
  18258. /***********************************/
  18259. /* MC_CMD_RSS_CONTEXT_SET_KEY
  18260. * Set the Toeplitz hash key for an RSS context.
  18261. */
  18262. #define MC_CMD_RSS_CONTEXT_SET_KEY 0xa0
  18263. #undef MC_CMD_0xa0_PRIVILEGE_CTG
  18264. #define MC_CMD_0xa0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18265. /* MC_CMD_RSS_CONTEXT_SET_KEY_IN msgrequest */
  18266. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_LEN 44
  18267. /* The handle of the RSS context */
  18268. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  18269. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_RSS_CONTEXT_ID_LEN 4
  18270. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  18271. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_OFST 4
  18272. #define MC_CMD_RSS_CONTEXT_SET_KEY_IN_TOEPLITZ_KEY_LEN 40
  18273. /* MC_CMD_RSS_CONTEXT_SET_KEY_OUT msgresponse */
  18274. #define MC_CMD_RSS_CONTEXT_SET_KEY_OUT_LEN 0
  18275. /***********************************/
  18276. /* MC_CMD_RSS_CONTEXT_GET_KEY
  18277. * Get the Toeplitz hash key for an RSS context.
  18278. */
  18279. #define MC_CMD_RSS_CONTEXT_GET_KEY 0xa1
  18280. #undef MC_CMD_0xa1_PRIVILEGE_CTG
  18281. #define MC_CMD_0xa1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18282. /* MC_CMD_RSS_CONTEXT_GET_KEY_IN msgrequest */
  18283. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_LEN 4
  18284. /* The handle of the RSS context */
  18285. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_OFST 0
  18286. #define MC_CMD_RSS_CONTEXT_GET_KEY_IN_RSS_CONTEXT_ID_LEN 4
  18287. /* MC_CMD_RSS_CONTEXT_GET_KEY_OUT msgresponse */
  18288. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_LEN 44
  18289. /* The 40-byte Toeplitz hash key (TBD endianness issues?) */
  18290. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_OFST 4
  18291. #define MC_CMD_RSS_CONTEXT_GET_KEY_OUT_TOEPLITZ_KEY_LEN 40
  18292. /***********************************/
  18293. /* MC_CMD_RSS_CONTEXT_SET_TABLE
  18294. * Set the indirection table for an RSS context. This command should only be
  18295. * used with indirection tables containing 128 entries, which is the default
  18296. * when the RSS context is allocated without specifying a table size.
  18297. */
  18298. #define MC_CMD_RSS_CONTEXT_SET_TABLE 0xa2
  18299. #undef MC_CMD_0xa2_PRIVILEGE_CTG
  18300. #define MC_CMD_0xa2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18301. /* MC_CMD_RSS_CONTEXT_SET_TABLE_IN msgrequest */
  18302. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_LEN 132
  18303. /* The handle of the RSS context */
  18304. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  18305. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_RSS_CONTEXT_ID_LEN 4
  18306. /* The 128-byte indirection table (1 byte per entry) */
  18307. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_OFST 4
  18308. #define MC_CMD_RSS_CONTEXT_SET_TABLE_IN_INDIRECTION_TABLE_LEN 128
  18309. /* MC_CMD_RSS_CONTEXT_SET_TABLE_OUT msgresponse */
  18310. #define MC_CMD_RSS_CONTEXT_SET_TABLE_OUT_LEN 0
  18311. /***********************************/
  18312. /* MC_CMD_RSS_CONTEXT_GET_TABLE
  18313. * Get the indirection table for an RSS context. This command should only be
  18314. * used with indirection tables containing 128 entries, which is the default
  18315. * when the RSS context is allocated without specifying a table size.
  18316. */
  18317. #define MC_CMD_RSS_CONTEXT_GET_TABLE 0xa3
  18318. #undef MC_CMD_0xa3_PRIVILEGE_CTG
  18319. #define MC_CMD_0xa3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18320. /* MC_CMD_RSS_CONTEXT_GET_TABLE_IN msgrequest */
  18321. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_LEN 4
  18322. /* The handle of the RSS context */
  18323. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  18324. #define MC_CMD_RSS_CONTEXT_GET_TABLE_IN_RSS_CONTEXT_ID_LEN 4
  18325. /* MC_CMD_RSS_CONTEXT_GET_TABLE_OUT msgresponse */
  18326. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_LEN 132
  18327. /* The 128-byte indirection table (1 byte per entry) */
  18328. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_OFST 4
  18329. #define MC_CMD_RSS_CONTEXT_GET_TABLE_OUT_INDIRECTION_TABLE_LEN 128
  18330. /***********************************/
  18331. /* MC_CMD_RSS_CONTEXT_WRITE_TABLE
  18332. * Write a portion of a selectable-size indirection table for an RSS context.
  18333. * This command must be used instead of MC_CMD_RSS_CONTEXT_SET_TABLE if the
  18334. * RSS_SELECTABLE_TABLE_SIZE bit is set in MC_CMD_GET_CAPABILITIES.
  18335. */
  18336. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE 0x13e
  18337. #undef MC_CMD_0x13e_PRIVILEGE_CTG
  18338. #define MC_CMD_0x13e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18339. /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN msgrequest */
  18340. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMIN 8
  18341. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMAX 252
  18342. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LENMAX_MCDI2 1020
  18343. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_LEN(num) (4+4*(num))
  18344. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_NUM(len) (((len)-4)/4)
  18345. /* The handle of the RSS context */
  18346. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  18347. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_RSS_CONTEXT_ID_LEN 4
  18348. /* An array of index-value pairs to be written to the table. Structure is
  18349. * MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY.
  18350. */
  18351. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_OFST 4
  18352. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_LEN 4
  18353. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MINNUM 1
  18354. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MAXNUM 62
  18355. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_IN_ENTRIES_MAXNUM_MCDI2 254
  18356. /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_OUT msgresponse */
  18357. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_OUT_LEN 0
  18358. /* MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY structuredef */
  18359. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_LEN 4
  18360. /* The index of the table entry to be written. */
  18361. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_OFST 0
  18362. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_LEN 2
  18363. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_LBN 0
  18364. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_INDEX_WIDTH 16
  18365. /* The value to write into the table entry. */
  18366. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_OFST 2
  18367. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_LEN 2
  18368. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_LBN 16
  18369. #define MC_CMD_RSS_CONTEXT_WRITE_TABLE_ENTRY_VALUE_WIDTH 16
  18370. /***********************************/
  18371. /* MC_CMD_RSS_CONTEXT_READ_TABLE
  18372. * Read a portion of a selectable-size indirection table for an RSS context.
  18373. * This command must be used instead of MC_CMD_RSS_CONTEXT_GET_TABLE if the
  18374. * RSS_SELECTABLE_TABLE_SIZE bit is set in MC_CMD_GET_CAPABILITIES.
  18375. */
  18376. #define MC_CMD_RSS_CONTEXT_READ_TABLE 0x13f
  18377. #undef MC_CMD_0x13f_PRIVILEGE_CTG
  18378. #define MC_CMD_0x13f_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18379. /* MC_CMD_RSS_CONTEXT_READ_TABLE_IN msgrequest */
  18380. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMIN 6
  18381. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMAX 252
  18382. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LENMAX_MCDI2 1020
  18383. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_LEN(num) (4+2*(num))
  18384. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_NUM(len) (((len)-4)/2)
  18385. /* The handle of the RSS context */
  18386. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_RSS_CONTEXT_ID_OFST 0
  18387. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_RSS_CONTEXT_ID_LEN 4
  18388. /* An array containing the indices of the entries to be read. */
  18389. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_OFST 4
  18390. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_LEN 2
  18391. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MINNUM 1
  18392. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MAXNUM 124
  18393. #define MC_CMD_RSS_CONTEXT_READ_TABLE_IN_INDICES_MAXNUM_MCDI2 508
  18394. /* MC_CMD_RSS_CONTEXT_READ_TABLE_OUT msgresponse */
  18395. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMIN 2
  18396. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMAX 252
  18397. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LENMAX_MCDI2 1020
  18398. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_LEN(num) (0+2*(num))
  18399. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_NUM(len) (((len)-0)/2)
  18400. /* A buffer containing the requested entries read from the table. */
  18401. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_OFST 0
  18402. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_LEN 2
  18403. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MINNUM 1
  18404. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MAXNUM 126
  18405. #define MC_CMD_RSS_CONTEXT_READ_TABLE_OUT_DATA_MAXNUM_MCDI2 510
  18406. /***********************************/
  18407. /* MC_CMD_RSS_CONTEXT_SET_FLAGS
  18408. * Set various control flags for an RSS context.
  18409. */
  18410. #define MC_CMD_RSS_CONTEXT_SET_FLAGS 0xe1
  18411. #undef MC_CMD_0xe1_PRIVILEGE_CTG
  18412. #define MC_CMD_0xe1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18413. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_IN msgrequest */
  18414. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_LEN 8
  18415. /* The handle of the RSS context */
  18416. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  18417. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4
  18418. /* Hash control flags. The _EN bits are always supported, but new modes are
  18419. * available when ADDITIONAL_RSS_MODES is reported by MC_CMD_GET_CAPABILITIES:
  18420. * in this case, the MODE fields may be set to non-zero values, and will take
  18421. * effect regardless of the settings of the _EN flags. See the RSS_MODE
  18422. * structure for the meaning of the mode bits. Drivers must check the
  18423. * capability before trying to set any _MODE fields, as older firmware will
  18424. * reject any attempt to set the FLAGS field to a value > 0xff with EINVAL. In
  18425. * the case where all the _MODE flags are zero, the _EN flags take effect,
  18426. * providing backward compatibility for existing drivers. (Setting all _MODE
  18427. * *and* all _EN flags to zero is valid, to disable RSS spreading for that
  18428. * particular packet type.)
  18429. */
  18430. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_OFST 4
  18431. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_FLAGS_LEN 4
  18432. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_OFST 4
  18433. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_LBN 0
  18434. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV4_EN_WIDTH 1
  18435. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_OFST 4
  18436. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_LBN 1
  18437. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV4_EN_WIDTH 1
  18438. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_OFST 4
  18439. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_LBN 2
  18440. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_IPV6_EN_WIDTH 1
  18441. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_OFST 4
  18442. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_LBN 3
  18443. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TOEPLITZ_TCPV6_EN_WIDTH 1
  18444. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_OFST 4
  18445. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_LBN 4
  18446. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_RESERVED_WIDTH 4
  18447. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_OFST 4
  18448. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_LBN 8
  18449. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV4_RSS_MODE_WIDTH 4
  18450. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_OFST 4
  18451. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_LBN 12
  18452. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV4_RSS_MODE_WIDTH 4
  18453. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_OFST 4
  18454. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_LBN 16
  18455. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV4_RSS_MODE_WIDTH 4
  18456. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_OFST 4
  18457. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_LBN 20
  18458. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_TCP_IPV6_RSS_MODE_WIDTH 4
  18459. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_OFST 4
  18460. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_LBN 24
  18461. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_UDP_IPV6_RSS_MODE_WIDTH 4
  18462. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_OFST 4
  18463. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_LBN 28
  18464. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_IN_OTHER_IPV6_RSS_MODE_WIDTH 4
  18465. /* MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT msgresponse */
  18466. #define MC_CMD_RSS_CONTEXT_SET_FLAGS_OUT_LEN 0
  18467. /***********************************/
  18468. /* MC_CMD_RSS_CONTEXT_GET_FLAGS
  18469. * Get various control flags for an RSS context.
  18470. */
  18471. #define MC_CMD_RSS_CONTEXT_GET_FLAGS 0xe2
  18472. #undef MC_CMD_0xe2_PRIVILEGE_CTG
  18473. #define MC_CMD_0xe2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18474. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_IN msgrequest */
  18475. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_LEN 4
  18476. /* The handle of the RSS context */
  18477. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_OFST 0
  18478. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_IN_RSS_CONTEXT_ID_LEN 4
  18479. /* MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT msgresponse */
  18480. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_LEN 8
  18481. /* Hash control flags. If all _MODE bits are zero (which will always be true
  18482. * for older firmware which does not report the ADDITIONAL_RSS_MODES
  18483. * capability), the _EN bits report the state. If any _MODE bits are non-zero
  18484. * (which will only be true when the firmware reports ADDITIONAL_RSS_MODES)
  18485. * then the _EN bits should be disregarded, although the _MODE flags are
  18486. * guaranteed to be consistent with the _EN flags for a freshly-allocated RSS
  18487. * context and in the case where the _EN flags were used in the SET. This
  18488. * provides backward compatibility: old drivers will not be attempting to
  18489. * derive any meaning from the _MODE bits (and can never set them to any value
  18490. * not representable by the _EN bits); new drivers can always determine the
  18491. * mode by looking only at the _MODE bits; the value returned by a GET can
  18492. * always be used for a SET regardless of old/new driver vs. old/new firmware.
  18493. */
  18494. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_OFST 4
  18495. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_FLAGS_LEN 4
  18496. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_OFST 4
  18497. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_LBN 0
  18498. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV4_EN_WIDTH 1
  18499. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_OFST 4
  18500. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_LBN 1
  18501. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV4_EN_WIDTH 1
  18502. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_OFST 4
  18503. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_LBN 2
  18504. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_IPV6_EN_WIDTH 1
  18505. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_OFST 4
  18506. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_LBN 3
  18507. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TOEPLITZ_TCPV6_EN_WIDTH 1
  18508. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_OFST 4
  18509. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_LBN 4
  18510. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_RESERVED_WIDTH 4
  18511. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_OFST 4
  18512. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_LBN 8
  18513. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV4_RSS_MODE_WIDTH 4
  18514. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_OFST 4
  18515. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_LBN 12
  18516. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV4_RSS_MODE_WIDTH 4
  18517. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_OFST 4
  18518. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_LBN 16
  18519. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV4_RSS_MODE_WIDTH 4
  18520. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_OFST 4
  18521. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_LBN 20
  18522. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_TCP_IPV6_RSS_MODE_WIDTH 4
  18523. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_OFST 4
  18524. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_LBN 24
  18525. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_UDP_IPV6_RSS_MODE_WIDTH 4
  18526. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_OFST 4
  18527. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_LBN 28
  18528. #define MC_CMD_RSS_CONTEXT_GET_FLAGS_OUT_OTHER_IPV6_RSS_MODE_WIDTH 4
  18529. /***********************************/
  18530. /* MC_CMD_DOT1P_MAPPING_ALLOC
  18531. * Allocate a .1p mapping.
  18532. */
  18533. #define MC_CMD_DOT1P_MAPPING_ALLOC 0xa4
  18534. #undef MC_CMD_0xa4_PRIVILEGE_CTG
  18535. #define MC_CMD_0xa4_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18536. /* MC_CMD_DOT1P_MAPPING_ALLOC_IN msgrequest */
  18537. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_LEN 8
  18538. /* The handle of the owning upstream port */
  18539. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_OFST 0
  18540. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_UPSTREAM_PORT_ID_LEN 4
  18541. /* Number of queues spanned by this mapping, in the range 1-64; valid fixed
  18542. * offsets in the mapping table will be in the range 0 to NUM_QUEUES-1, and
  18543. * referenced RSS contexts must span no more than this number.
  18544. */
  18545. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_OFST 4
  18546. #define MC_CMD_DOT1P_MAPPING_ALLOC_IN_NUM_QUEUES_LEN 4
  18547. /* MC_CMD_DOT1P_MAPPING_ALLOC_OUT msgresponse */
  18548. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_LEN 4
  18549. /* The handle of the new .1p mapping. This should be considered opaque to the
  18550. * host, although a value of 0xFFFFFFFF is guaranteed never to be a valid
  18551. * handle.
  18552. */
  18553. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_OFST 0
  18554. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_LEN 4
  18555. /* enum: guaranteed invalid .1p mapping handle value */
  18556. #define MC_CMD_DOT1P_MAPPING_ALLOC_OUT_DOT1P_MAPPING_ID_INVALID 0xffffffff
  18557. /***********************************/
  18558. /* MC_CMD_DOT1P_MAPPING_FREE
  18559. * Free a .1p mapping.
  18560. */
  18561. #define MC_CMD_DOT1P_MAPPING_FREE 0xa5
  18562. #undef MC_CMD_0xa5_PRIVILEGE_CTG
  18563. #define MC_CMD_0xa5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18564. /* MC_CMD_DOT1P_MAPPING_FREE_IN msgrequest */
  18565. #define MC_CMD_DOT1P_MAPPING_FREE_IN_LEN 4
  18566. /* The handle of the .1p mapping */
  18567. #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_OFST 0
  18568. #define MC_CMD_DOT1P_MAPPING_FREE_IN_DOT1P_MAPPING_ID_LEN 4
  18569. /* MC_CMD_DOT1P_MAPPING_FREE_OUT msgresponse */
  18570. #define MC_CMD_DOT1P_MAPPING_FREE_OUT_LEN 0
  18571. /***********************************/
  18572. /* MC_CMD_DOT1P_MAPPING_SET_TABLE
  18573. * Set the mapping table for a .1p mapping.
  18574. */
  18575. #define MC_CMD_DOT1P_MAPPING_SET_TABLE 0xa6
  18576. #undef MC_CMD_0xa6_PRIVILEGE_CTG
  18577. #define MC_CMD_0xa6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18578. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_IN msgrequest */
  18579. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_LEN 36
  18580. /* The handle of the .1p mapping */
  18581. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  18582. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4
  18583. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  18584. * handle)
  18585. */
  18586. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_OFST 4
  18587. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_IN_MAPPING_TABLE_LEN 32
  18588. /* MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT msgresponse */
  18589. #define MC_CMD_DOT1P_MAPPING_SET_TABLE_OUT_LEN 0
  18590. /***********************************/
  18591. /* MC_CMD_DOT1P_MAPPING_GET_TABLE
  18592. * Get the mapping table for a .1p mapping.
  18593. */
  18594. #define MC_CMD_DOT1P_MAPPING_GET_TABLE 0xa7
  18595. #undef MC_CMD_0xa7_PRIVILEGE_CTG
  18596. #define MC_CMD_0xa7_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18597. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_IN msgrequest */
  18598. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_LEN 4
  18599. /* The handle of the .1p mapping */
  18600. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_OFST 0
  18601. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_IN_DOT1P_MAPPING_ID_LEN 4
  18602. /* MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT msgresponse */
  18603. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_LEN 36
  18604. /* Per-priority mappings (1 32-bit word per entry - an offset or RSS context
  18605. * handle)
  18606. */
  18607. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_OFST 4
  18608. #define MC_CMD_DOT1P_MAPPING_GET_TABLE_OUT_MAPPING_TABLE_LEN 32
  18609. /***********************************/
  18610. /* MC_CMD_GET_VECTOR_CFG
  18611. * Get Interrupt Vector config for this PF.
  18612. */
  18613. #define MC_CMD_GET_VECTOR_CFG 0xbf
  18614. #undef MC_CMD_0xbf_PRIVILEGE_CTG
  18615. #define MC_CMD_0xbf_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18616. /* MC_CMD_GET_VECTOR_CFG_IN msgrequest */
  18617. #define MC_CMD_GET_VECTOR_CFG_IN_LEN 0
  18618. /* MC_CMD_GET_VECTOR_CFG_OUT msgresponse */
  18619. #define MC_CMD_GET_VECTOR_CFG_OUT_LEN 12
  18620. /* Base absolute interrupt vector number. */
  18621. #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_OFST 0
  18622. #define MC_CMD_GET_VECTOR_CFG_OUT_VEC_BASE_LEN 4
  18623. /* Number of interrupt vectors allocate to this PF. */
  18624. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_OFST 4
  18625. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_PF_LEN 4
  18626. /* Number of interrupt vectors to allocate per VF. */
  18627. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_OFST 8
  18628. #define MC_CMD_GET_VECTOR_CFG_OUT_VECS_PER_VF_LEN 4
  18629. /***********************************/
  18630. /* MC_CMD_SET_VECTOR_CFG
  18631. * Set Interrupt Vector config for this PF.
  18632. */
  18633. #define MC_CMD_SET_VECTOR_CFG 0xc0
  18634. #undef MC_CMD_0xc0_PRIVILEGE_CTG
  18635. #define MC_CMD_0xc0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18636. /* MC_CMD_SET_VECTOR_CFG_IN msgrequest */
  18637. #define MC_CMD_SET_VECTOR_CFG_IN_LEN 12
  18638. /* Base absolute interrupt vector number, or MC_CMD_RESOURCE_INSTANCE_ANY to
  18639. * let the system find a suitable base.
  18640. */
  18641. #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_OFST 0
  18642. #define MC_CMD_SET_VECTOR_CFG_IN_VEC_BASE_LEN 4
  18643. /* Number of interrupt vectors allocate to this PF. */
  18644. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_OFST 4
  18645. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_PF_LEN 4
  18646. /* Number of interrupt vectors to allocate per VF. */
  18647. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_OFST 8
  18648. #define MC_CMD_SET_VECTOR_CFG_IN_VECS_PER_VF_LEN 4
  18649. /* MC_CMD_SET_VECTOR_CFG_OUT msgresponse */
  18650. #define MC_CMD_SET_VECTOR_CFG_OUT_LEN 0
  18651. /***********************************/
  18652. /* MC_CMD_VPORT_ADD_MAC_ADDRESS
  18653. * Add a MAC address to a v-port
  18654. */
  18655. #define MC_CMD_VPORT_ADD_MAC_ADDRESS 0xa8
  18656. #undef MC_CMD_0xa8_PRIVILEGE_CTG
  18657. #define MC_CMD_0xa8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18658. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_IN msgrequest */
  18659. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_LEN 10
  18660. /* The handle of the v-port */
  18661. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  18662. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_VPORT_ID_LEN 4
  18663. /* MAC address to add */
  18664. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_OFST 4
  18665. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_IN_MACADDR_LEN 6
  18666. /* MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT msgresponse */
  18667. #define MC_CMD_VPORT_ADD_MAC_ADDRESS_OUT_LEN 0
  18668. /***********************************/
  18669. /* MC_CMD_VPORT_DEL_MAC_ADDRESS
  18670. * Delete a MAC address from a v-port
  18671. */
  18672. #define MC_CMD_VPORT_DEL_MAC_ADDRESS 0xa9
  18673. #undef MC_CMD_0xa9_PRIVILEGE_CTG
  18674. #define MC_CMD_0xa9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18675. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_IN msgrequest */
  18676. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_LEN 10
  18677. /* The handle of the v-port */
  18678. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_OFST 0
  18679. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_VPORT_ID_LEN 4
  18680. /* MAC address to add */
  18681. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_OFST 4
  18682. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_IN_MACADDR_LEN 6
  18683. /* MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT msgresponse */
  18684. #define MC_CMD_VPORT_DEL_MAC_ADDRESS_OUT_LEN 0
  18685. /***********************************/
  18686. /* MC_CMD_VPORT_GET_MAC_ADDRESSES
  18687. * Delete a MAC address from a v-port
  18688. */
  18689. #define MC_CMD_VPORT_GET_MAC_ADDRESSES 0xaa
  18690. #undef MC_CMD_0xaa_PRIVILEGE_CTG
  18691. #define MC_CMD_0xaa_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18692. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_IN msgrequest */
  18693. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_LEN 4
  18694. /* The handle of the v-port */
  18695. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_OFST 0
  18696. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_IN_VPORT_ID_LEN 4
  18697. /* MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT msgresponse */
  18698. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMIN 4
  18699. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX 250
  18700. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LENMAX_MCDI2 1018
  18701. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_LEN(num) (4+6*(num))
  18702. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_NUM(len) (((len)-4)/6)
  18703. /* The number of MAC addresses returned */
  18704. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_OFST 0
  18705. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_COUNT_LEN 4
  18706. /* Array of MAC addresses */
  18707. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_OFST 4
  18708. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_LEN 6
  18709. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MINNUM 0
  18710. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM 41
  18711. #define MC_CMD_VPORT_GET_MAC_ADDRESSES_OUT_MACADDR_MAXNUM_MCDI2 169
  18712. /***********************************/
  18713. /* MC_CMD_VPORT_RECONFIGURE
  18714. * Replace VLAN tags and/or MAC addresses of an existing v-port. If the v-port
  18715. * has already been passed to another function (v-port's user), then that
  18716. * function will be reset before applying the changes.
  18717. */
  18718. #define MC_CMD_VPORT_RECONFIGURE 0xeb
  18719. #undef MC_CMD_0xeb_PRIVILEGE_CTG
  18720. #define MC_CMD_0xeb_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18721. /* MC_CMD_VPORT_RECONFIGURE_IN msgrequest */
  18722. #define MC_CMD_VPORT_RECONFIGURE_IN_LEN 44
  18723. /* The handle of the v-port */
  18724. #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_OFST 0
  18725. #define MC_CMD_VPORT_RECONFIGURE_IN_VPORT_ID_LEN 4
  18726. /* Flags requesting what should be changed. */
  18727. #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_OFST 4
  18728. #define MC_CMD_VPORT_RECONFIGURE_IN_FLAGS_LEN 4
  18729. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_OFST 4
  18730. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_LBN 0
  18731. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_VLAN_TAGS_WIDTH 1
  18732. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_OFST 4
  18733. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_LBN 1
  18734. #define MC_CMD_VPORT_RECONFIGURE_IN_REPLACE_MACADDRS_WIDTH 1
  18735. /* The number of VLAN tags to insert/remove. An error will be returned if
  18736. * incompatible with the number of VLAN tags specified for the upstream
  18737. * v-switch.
  18738. */
  18739. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_OFST 8
  18740. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_VLAN_TAGS_LEN 4
  18741. /* The actual VLAN tags to insert/remove */
  18742. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_OFST 12
  18743. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAGS_LEN 4
  18744. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_OFST 12
  18745. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_LBN 0
  18746. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_0_WIDTH 16
  18747. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_OFST 12
  18748. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_LBN 16
  18749. #define MC_CMD_VPORT_RECONFIGURE_IN_VLAN_TAG_1_WIDTH 16
  18750. /* The number of MAC addresses to add */
  18751. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_OFST 16
  18752. #define MC_CMD_VPORT_RECONFIGURE_IN_NUM_MACADDRS_LEN 4
  18753. /* MAC addresses to add */
  18754. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_OFST 20
  18755. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_LEN 6
  18756. #define MC_CMD_VPORT_RECONFIGURE_IN_MACADDRS_NUM 4
  18757. /* MC_CMD_VPORT_RECONFIGURE_OUT msgresponse */
  18758. #define MC_CMD_VPORT_RECONFIGURE_OUT_LEN 4
  18759. #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_OFST 0
  18760. #define MC_CMD_VPORT_RECONFIGURE_OUT_FLAGS_LEN 4
  18761. #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_OFST 0
  18762. #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_LBN 0
  18763. #define MC_CMD_VPORT_RECONFIGURE_OUT_RESET_DONE_WIDTH 1
  18764. /***********************************/
  18765. /* MC_CMD_EVB_PORT_QUERY
  18766. * read some config of v-port.
  18767. */
  18768. #define MC_CMD_EVB_PORT_QUERY 0x62
  18769. #undef MC_CMD_0x62_PRIVILEGE_CTG
  18770. #define MC_CMD_0x62_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18771. /* MC_CMD_EVB_PORT_QUERY_IN msgrequest */
  18772. #define MC_CMD_EVB_PORT_QUERY_IN_LEN 4
  18773. /* The handle of the v-port */
  18774. #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_OFST 0
  18775. #define MC_CMD_EVB_PORT_QUERY_IN_PORT_ID_LEN 4
  18776. /* MC_CMD_EVB_PORT_QUERY_OUT msgresponse */
  18777. #define MC_CMD_EVB_PORT_QUERY_OUT_LEN 8
  18778. /* The EVB port flags as defined at MC_CMD_VPORT_ALLOC. */
  18779. #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_OFST 0
  18780. #define MC_CMD_EVB_PORT_QUERY_OUT_PORT_FLAGS_LEN 4
  18781. /* The number of VLAN tags that may be used on a v-adaptor connected to this
  18782. * EVB port.
  18783. */
  18784. #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_OFST 4
  18785. #define MC_CMD_EVB_PORT_QUERY_OUT_NUM_AVAILABLE_VLAN_TAGS_LEN 4
  18786. /***********************************/
  18787. /* MC_CMD_DUMP_BUFTBL_ENTRIES
  18788. * Dump buffer table entries, mainly for command client debug use. Dumps
  18789. * absolute entries, and does not use chunk handles. All entries must be in
  18790. * range, and used for q page mapping, Although the latter restriction may be
  18791. * lifted in future.
  18792. */
  18793. #define MC_CMD_DUMP_BUFTBL_ENTRIES 0xab
  18794. #undef MC_CMD_0xab_PRIVILEGE_CTG
  18795. #define MC_CMD_0xab_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  18796. /* MC_CMD_DUMP_BUFTBL_ENTRIES_IN msgrequest */
  18797. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_LEN 8
  18798. /* Index of the first buffer table entry. */
  18799. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_OFST 0
  18800. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_FIRSTID_LEN 4
  18801. /* Number of buffer table entries to dump. */
  18802. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_OFST 4
  18803. #define MC_CMD_DUMP_BUFTBL_ENTRIES_IN_NUMENTRIES_LEN 4
  18804. /* MC_CMD_DUMP_BUFTBL_ENTRIES_OUT msgresponse */
  18805. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMIN 12
  18806. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX 252
  18807. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LENMAX_MCDI2 1020
  18808. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_LEN(num) (0+12*(num))
  18809. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_NUM(len) (((len)-0)/12)
  18810. /* Raw buffer table entries, layed out as BUFTBL_ENTRY. */
  18811. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_OFST 0
  18812. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_LEN 12
  18813. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MINNUM 1
  18814. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM 21
  18815. #define MC_CMD_DUMP_BUFTBL_ENTRIES_OUT_ENTRY_MAXNUM_MCDI2 85
  18816. /***********************************/
  18817. /* MC_CMD_SET_RXDP_CONFIG
  18818. * Set global RXDP configuration settings
  18819. */
  18820. #define MC_CMD_SET_RXDP_CONFIG 0xc1
  18821. #undef MC_CMD_0xc1_PRIVILEGE_CTG
  18822. #define MC_CMD_0xc1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  18823. /* MC_CMD_SET_RXDP_CONFIG_IN msgrequest */
  18824. #define MC_CMD_SET_RXDP_CONFIG_IN_LEN 4
  18825. #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_OFST 0
  18826. #define MC_CMD_SET_RXDP_CONFIG_IN_DATA_LEN 4
  18827. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_OFST 0
  18828. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_LBN 0
  18829. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_DMA_WIDTH 1
  18830. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_OFST 0
  18831. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_LBN 1
  18832. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_LEN_WIDTH 2
  18833. /* enum: pad to 64 bytes */
  18834. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_64 0x0
  18835. /* enum: pad to 128 bytes (Medford only) */
  18836. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_128 0x1
  18837. /* enum: pad to 256 bytes (Medford only) */
  18838. #define MC_CMD_SET_RXDP_CONFIG_IN_PAD_HOST_256 0x2
  18839. /* MC_CMD_SET_RXDP_CONFIG_OUT msgresponse */
  18840. #define MC_CMD_SET_RXDP_CONFIG_OUT_LEN 0
  18841. /***********************************/
  18842. /* MC_CMD_GET_RXDP_CONFIG
  18843. * Get global RXDP configuration settings
  18844. */
  18845. #define MC_CMD_GET_RXDP_CONFIG 0xc2
  18846. #undef MC_CMD_0xc2_PRIVILEGE_CTG
  18847. #define MC_CMD_0xc2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18848. /* MC_CMD_GET_RXDP_CONFIG_IN msgrequest */
  18849. #define MC_CMD_GET_RXDP_CONFIG_IN_LEN 0
  18850. /* MC_CMD_GET_RXDP_CONFIG_OUT msgresponse */
  18851. #define MC_CMD_GET_RXDP_CONFIG_OUT_LEN 4
  18852. #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_OFST 0
  18853. #define MC_CMD_GET_RXDP_CONFIG_OUT_DATA_LEN 4
  18854. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_OFST 0
  18855. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_LBN 0
  18856. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_DMA_WIDTH 1
  18857. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_OFST 0
  18858. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_LBN 1
  18859. #define MC_CMD_GET_RXDP_CONFIG_OUT_PAD_HOST_LEN_WIDTH 2
  18860. /* Enum values, see field(s): */
  18861. /* MC_CMD_SET_RXDP_CONFIG/MC_CMD_SET_RXDP_CONFIG_IN/PAD_HOST_LEN */
  18862. /***********************************/
  18863. /* MC_CMD_GET_CLOCK
  18864. * Return the system and PDCPU clock frequencies.
  18865. */
  18866. #define MC_CMD_GET_CLOCK 0xac
  18867. #undef MC_CMD_0xac_PRIVILEGE_CTG
  18868. #define MC_CMD_0xac_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  18869. /* MC_CMD_GET_CLOCK_IN msgrequest */
  18870. #define MC_CMD_GET_CLOCK_IN_LEN 0
  18871. /* MC_CMD_GET_CLOCK_OUT msgresponse */
  18872. #define MC_CMD_GET_CLOCK_OUT_LEN 8
  18873. /* System frequency, MHz */
  18874. #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_OFST 0
  18875. #define MC_CMD_GET_CLOCK_OUT_SYS_FREQ_LEN 4
  18876. /* DPCPU frequency, MHz */
  18877. #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_OFST 4
  18878. #define MC_CMD_GET_CLOCK_OUT_DPCPU_FREQ_LEN 4
  18879. /***********************************/
  18880. /* MC_CMD_SET_CLOCK
  18881. * Control the system and DPCPU clock frequencies. Changes are lost reboot.
  18882. */
  18883. #define MC_CMD_SET_CLOCK 0xad
  18884. #undef MC_CMD_0xad_PRIVILEGE_CTG
  18885. #define MC_CMD_0xad_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  18886. /* MC_CMD_SET_CLOCK_IN msgrequest */
  18887. #define MC_CMD_SET_CLOCK_IN_LEN 28
  18888. /* Requested frequency in MHz for system clock domain */
  18889. #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_OFST 0
  18890. #define MC_CMD_SET_CLOCK_IN_SYS_FREQ_LEN 4
  18891. /* enum: Leave the system clock domain frequency unchanged */
  18892. #define MC_CMD_SET_CLOCK_IN_SYS_DOMAIN_DONT_CHANGE 0x0
  18893. /* Requested frequency in MHz for inter-core clock domain */
  18894. #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_OFST 4
  18895. #define MC_CMD_SET_CLOCK_IN_ICORE_FREQ_LEN 4
  18896. /* enum: Leave the inter-core clock domain frequency unchanged */
  18897. #define MC_CMD_SET_CLOCK_IN_ICORE_DOMAIN_DONT_CHANGE 0x0
  18898. /* Requested frequency in MHz for DPCPU clock domain */
  18899. #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_OFST 8
  18900. #define MC_CMD_SET_CLOCK_IN_DPCPU_FREQ_LEN 4
  18901. /* enum: Leave the DPCPU clock domain frequency unchanged */
  18902. #define MC_CMD_SET_CLOCK_IN_DPCPU_DOMAIN_DONT_CHANGE 0x0
  18903. /* Requested frequency in MHz for PCS clock domain */
  18904. #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_OFST 12
  18905. #define MC_CMD_SET_CLOCK_IN_PCS_FREQ_LEN 4
  18906. /* enum: Leave the PCS clock domain frequency unchanged */
  18907. #define MC_CMD_SET_CLOCK_IN_PCS_DOMAIN_DONT_CHANGE 0x0
  18908. /* Requested frequency in MHz for MC clock domain */
  18909. #define MC_CMD_SET_CLOCK_IN_MC_FREQ_OFST 16
  18910. #define MC_CMD_SET_CLOCK_IN_MC_FREQ_LEN 4
  18911. /* enum: Leave the MC clock domain frequency unchanged */
  18912. #define MC_CMD_SET_CLOCK_IN_MC_DOMAIN_DONT_CHANGE 0x0
  18913. /* Requested frequency in MHz for rmon clock domain */
  18914. #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_OFST 20
  18915. #define MC_CMD_SET_CLOCK_IN_RMON_FREQ_LEN 4
  18916. /* enum: Leave the rmon clock domain frequency unchanged */
  18917. #define MC_CMD_SET_CLOCK_IN_RMON_DOMAIN_DONT_CHANGE 0x0
  18918. /* Requested frequency in MHz for vswitch clock domain */
  18919. #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_OFST 24
  18920. #define MC_CMD_SET_CLOCK_IN_VSWITCH_FREQ_LEN 4
  18921. /* enum: Leave the vswitch clock domain frequency unchanged */
  18922. #define MC_CMD_SET_CLOCK_IN_VSWITCH_DOMAIN_DONT_CHANGE 0x0
  18923. /* MC_CMD_SET_CLOCK_OUT msgresponse */
  18924. #define MC_CMD_SET_CLOCK_OUT_LEN 28
  18925. /* Resulting system frequency in MHz */
  18926. #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_OFST 0
  18927. #define MC_CMD_SET_CLOCK_OUT_SYS_FREQ_LEN 4
  18928. /* enum: The system clock domain doesn't exist */
  18929. #define MC_CMD_SET_CLOCK_OUT_SYS_DOMAIN_UNSUPPORTED 0x0
  18930. /* Resulting inter-core frequency in MHz */
  18931. #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_OFST 4
  18932. #define MC_CMD_SET_CLOCK_OUT_ICORE_FREQ_LEN 4
  18933. /* enum: The inter-core clock domain doesn't exist / isn't used */
  18934. #define MC_CMD_SET_CLOCK_OUT_ICORE_DOMAIN_UNSUPPORTED 0x0
  18935. /* Resulting DPCPU frequency in MHz */
  18936. #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_OFST 8
  18937. #define MC_CMD_SET_CLOCK_OUT_DPCPU_FREQ_LEN 4
  18938. /* enum: The dpcpu clock domain doesn't exist */
  18939. #define MC_CMD_SET_CLOCK_OUT_DPCPU_DOMAIN_UNSUPPORTED 0x0
  18940. /* Resulting PCS frequency in MHz */
  18941. #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_OFST 12
  18942. #define MC_CMD_SET_CLOCK_OUT_PCS_FREQ_LEN 4
  18943. /* enum: The PCS clock domain doesn't exist / isn't controlled */
  18944. #define MC_CMD_SET_CLOCK_OUT_PCS_DOMAIN_UNSUPPORTED 0x0
  18945. /* Resulting MC frequency in MHz */
  18946. #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_OFST 16
  18947. #define MC_CMD_SET_CLOCK_OUT_MC_FREQ_LEN 4
  18948. /* enum: The MC clock domain doesn't exist / isn't controlled */
  18949. #define MC_CMD_SET_CLOCK_OUT_MC_DOMAIN_UNSUPPORTED 0x0
  18950. /* Resulting rmon frequency in MHz */
  18951. #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_OFST 20
  18952. #define MC_CMD_SET_CLOCK_OUT_RMON_FREQ_LEN 4
  18953. /* enum: The rmon clock domain doesn't exist / isn't controlled */
  18954. #define MC_CMD_SET_CLOCK_OUT_RMON_DOMAIN_UNSUPPORTED 0x0
  18955. /* Resulting vswitch frequency in MHz */
  18956. #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_OFST 24
  18957. #define MC_CMD_SET_CLOCK_OUT_VSWITCH_FREQ_LEN 4
  18958. /* enum: The vswitch clock domain doesn't exist / isn't controlled */
  18959. #define MC_CMD_SET_CLOCK_OUT_VSWITCH_DOMAIN_UNSUPPORTED 0x0
  18960. /***********************************/
  18961. /* MC_CMD_DPCPU_RPC
  18962. * Send an arbitrary DPCPU message.
  18963. */
  18964. #define MC_CMD_DPCPU_RPC 0xae
  18965. #undef MC_CMD_0xae_PRIVILEGE_CTG
  18966. #define MC_CMD_0xae_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  18967. /* MC_CMD_DPCPU_RPC_IN msgrequest */
  18968. #define MC_CMD_DPCPU_RPC_IN_LEN 36
  18969. #define MC_CMD_DPCPU_RPC_IN_CPU_OFST 0
  18970. #define MC_CMD_DPCPU_RPC_IN_CPU_LEN 4
  18971. /* enum: RxDPCPU0 */
  18972. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX0 0x0
  18973. /* enum: TxDPCPU0 */
  18974. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX0 0x1
  18975. /* enum: TxDPCPU1 */
  18976. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX1 0x2
  18977. /* enum: RxDPCPU1 (Medford only) */
  18978. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX1 0x3
  18979. /* enum: RxDPCPU (will be for the calling function; for now, just an alias of
  18980. * DPCPU_RX0)
  18981. */
  18982. #define MC_CMD_DPCPU_RPC_IN_DPCPU_RX 0x80
  18983. /* enum: TxDPCPU (will be for the calling function; for now, just an alias of
  18984. * DPCPU_TX0)
  18985. */
  18986. #define MC_CMD_DPCPU_RPC_IN_DPCPU_TX 0x81
  18987. /* First 8 bits [39:32] of DATA are consumed by MC-DPCPU protocol and must be
  18988. * initialised to zero
  18989. */
  18990. #define MC_CMD_DPCPU_RPC_IN_DATA_OFST 4
  18991. #define MC_CMD_DPCPU_RPC_IN_DATA_LEN 32
  18992. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_OFST 4
  18993. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_LBN 8
  18994. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_CMDNUM_WIDTH 8
  18995. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_READ 0x6 /* enum */
  18996. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_WRITE 0x7 /* enum */
  18997. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_SELF_TEST 0xc /* enum */
  18998. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_TXDPCPU_CSR_ACCESS 0xe /* enum */
  18999. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_READ 0x46 /* enum */
  19000. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_WRITE 0x47 /* enum */
  19001. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SELF_TEST 0x4a /* enum */
  19002. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_CSR_ACCESS 0x4c /* enum */
  19003. #define MC_CMD_DPCPU_RPC_IN_CMDNUM_RXDPCPU_SET_MC_REPLAY_CNTXT 0x4d /* enum */
  19004. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_OFST 4
  19005. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_LBN 16
  19006. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_OBJID_WIDTH 16
  19007. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_OFST 4
  19008. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_LBN 16
  19009. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_ADDR_WIDTH 16
  19010. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_OFST 4
  19011. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_LBN 48
  19012. #define MC_CMD_DPCPU_RPC_IN_HDR_CMD_REQ_COUNT_WIDTH 16
  19013. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_OFST 4
  19014. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_LBN 16
  19015. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_INFO_WIDTH 240
  19016. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_OFST 4
  19017. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_LBN 16
  19018. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_WIDTH 16
  19019. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_STOP_RETURN_RESULT 0x0 /* enum */
  19020. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_READ 0x1 /* enum */
  19021. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE 0x2 /* enum */
  19022. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_WRITE_READ 0x3 /* enum */
  19023. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_CMD_START_PIPELINED_READ 0x4 /* enum */
  19024. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_OFST 4
  19025. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_LBN 48
  19026. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_START_DELAY_WIDTH 16
  19027. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_OFST 4
  19028. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_LBN 64
  19029. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_RPT_COUNT_WIDTH 16
  19030. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_OFST 4
  19031. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_LBN 80
  19032. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_GAP_DELAY_WIDTH 16
  19033. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_OFST 4
  19034. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_LBN 16
  19035. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_WIDTH 16
  19036. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_CUT_THROUGH 0x1 /* enum */
  19037. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD 0x2 /* enum */
  19038. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_MODE_STORE_FORWARD_FIRST 0x3 /* enum */
  19039. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_OFST 4
  19040. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_LBN 64
  19041. #define MC_CMD_DPCPU_RPC_IN_MC_REPLAY_CNTXT_WIDTH 16
  19042. #define MC_CMD_DPCPU_RPC_IN_WDATA_OFST 12
  19043. #define MC_CMD_DPCPU_RPC_IN_WDATA_LEN 24
  19044. /* Register data to write. Only valid in write/write-read. */
  19045. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_OFST 16
  19046. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_DATA_LEN 4
  19047. /* Register address. */
  19048. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_OFST 20
  19049. #define MC_CMD_DPCPU_RPC_IN_CSR_ACCESS_ADDRESS_LEN 4
  19050. /* MC_CMD_DPCPU_RPC_OUT msgresponse */
  19051. #define MC_CMD_DPCPU_RPC_OUT_LEN 36
  19052. #define MC_CMD_DPCPU_RPC_OUT_RC_OFST 0
  19053. #define MC_CMD_DPCPU_RPC_OUT_RC_LEN 4
  19054. /* DATA */
  19055. #define MC_CMD_DPCPU_RPC_OUT_DATA_OFST 4
  19056. #define MC_CMD_DPCPU_RPC_OUT_DATA_LEN 32
  19057. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_OFST 4
  19058. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_LBN 32
  19059. #define MC_CMD_DPCPU_RPC_OUT_HDR_CMD_RESP_ERRCODE_WIDTH 16
  19060. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_OFST 4
  19061. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_LBN 48
  19062. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_COUNT_WIDTH 16
  19063. #define MC_CMD_DPCPU_RPC_OUT_RDATA_OFST 12
  19064. #define MC_CMD_DPCPU_RPC_OUT_RDATA_LEN 24
  19065. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_OFST 12
  19066. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_1_LEN 4
  19067. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_OFST 16
  19068. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_2_LEN 4
  19069. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_OFST 20
  19070. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_3_LEN 4
  19071. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_OFST 24
  19072. #define MC_CMD_DPCPU_RPC_OUT_CSR_ACCESS_READ_VAL_4_LEN 4
  19073. /***********************************/
  19074. /* MC_CMD_TRIGGER_INTERRUPT
  19075. * Trigger an interrupt by prodding the BIU.
  19076. */
  19077. #define MC_CMD_TRIGGER_INTERRUPT 0xe3
  19078. #undef MC_CMD_0xe3_PRIVILEGE_CTG
  19079. #define MC_CMD_0xe3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  19080. /* MC_CMD_TRIGGER_INTERRUPT_IN msgrequest */
  19081. #define MC_CMD_TRIGGER_INTERRUPT_IN_LEN 4
  19082. /* Interrupt level relative to base for function. */
  19083. #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_OFST 0
  19084. #define MC_CMD_TRIGGER_INTERRUPT_IN_INTR_LEVEL_LEN 4
  19085. /* MC_CMD_TRIGGER_INTERRUPT_OUT msgresponse */
  19086. #define MC_CMD_TRIGGER_INTERRUPT_OUT_LEN 0
  19087. /***********************************/
  19088. /* MC_CMD_SHMBOOT_OP
  19089. * Special operations to support (for now) shmboot.
  19090. */
  19091. #define MC_CMD_SHMBOOT_OP 0xe6
  19092. #undef MC_CMD_0xe6_PRIVILEGE_CTG
  19093. #define MC_CMD_0xe6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  19094. /* MC_CMD_SHMBOOT_OP_IN msgrequest */
  19095. #define MC_CMD_SHMBOOT_OP_IN_LEN 4
  19096. /* Identifies the operation to perform */
  19097. #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_OFST 0
  19098. #define MC_CMD_SHMBOOT_OP_IN_SHMBOOT_OP_LEN 4
  19099. /* enum: Copy slave_data section to the slave core. (Greenport only) */
  19100. #define MC_CMD_SHMBOOT_OP_IN_PUSH_SLAVE_DATA 0x0
  19101. /* MC_CMD_SHMBOOT_OP_OUT msgresponse */
  19102. #define MC_CMD_SHMBOOT_OP_OUT_LEN 0
  19103. /***********************************/
  19104. /* MC_CMD_CAP_BLK_READ
  19105. * Read multiple 64bit words from capture block memory
  19106. */
  19107. #define MC_CMD_CAP_BLK_READ 0xe7
  19108. #undef MC_CMD_0xe7_PRIVILEGE_CTG
  19109. #define MC_CMD_0xe7_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  19110. /* MC_CMD_CAP_BLK_READ_IN msgrequest */
  19111. #define MC_CMD_CAP_BLK_READ_IN_LEN 12
  19112. #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_OFST 0
  19113. #define MC_CMD_CAP_BLK_READ_IN_CAP_REG_LEN 4
  19114. #define MC_CMD_CAP_BLK_READ_IN_ADDR_OFST 4
  19115. #define MC_CMD_CAP_BLK_READ_IN_ADDR_LEN 4
  19116. #define MC_CMD_CAP_BLK_READ_IN_COUNT_OFST 8
  19117. #define MC_CMD_CAP_BLK_READ_IN_COUNT_LEN 4
  19118. /* MC_CMD_CAP_BLK_READ_OUT msgresponse */
  19119. #define MC_CMD_CAP_BLK_READ_OUT_LENMIN 8
  19120. #define MC_CMD_CAP_BLK_READ_OUT_LENMAX 248
  19121. #define MC_CMD_CAP_BLK_READ_OUT_LENMAX_MCDI2 1016
  19122. #define MC_CMD_CAP_BLK_READ_OUT_LEN(num) (0+8*(num))
  19123. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_NUM(len) (((len)-0)/8)
  19124. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_OFST 0
  19125. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LEN 8
  19126. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_OFST 0
  19127. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_LEN 4
  19128. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_LBN 0
  19129. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_LO_WIDTH 32
  19130. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_OFST 4
  19131. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_LEN 4
  19132. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_LBN 32
  19133. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_HI_WIDTH 32
  19134. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MINNUM 1
  19135. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM 31
  19136. #define MC_CMD_CAP_BLK_READ_OUT_BUFFER_MAXNUM_MCDI2 127
  19137. /***********************************/
  19138. /* MC_CMD_DUMP_DO
  19139. * Take a dump of the DUT state
  19140. */
  19141. #define MC_CMD_DUMP_DO 0xe8
  19142. #undef MC_CMD_0xe8_PRIVILEGE_CTG
  19143. #define MC_CMD_0xe8_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  19144. /* MC_CMD_DUMP_DO_IN msgrequest */
  19145. #define MC_CMD_DUMP_DO_IN_LEN 52
  19146. #define MC_CMD_DUMP_DO_IN_PADDING_OFST 0
  19147. #define MC_CMD_DUMP_DO_IN_PADDING_LEN 4
  19148. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_OFST 4
  19149. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_LEN 4
  19150. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM 0x0 /* enum */
  19151. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_DEFAULT 0x1 /* enum */
  19152. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  19153. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4
  19154. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_NVRAM 0x1 /* enum */
  19155. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY 0x2 /* enum */
  19156. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_HOST_MEMORY_MLI 0x3 /* enum */
  19157. #define MC_CMD_DUMP_DO_IN_DUMP_LOCATION_UART 0x4 /* enum */
  19158. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  19159. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4
  19160. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  19161. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4
  19162. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  19163. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4
  19164. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  19165. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4
  19166. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  19167. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4
  19168. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_PAGE_SIZE 0x1000 /* enum */
  19169. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  19170. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4
  19171. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  19172. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4
  19173. #define MC_CMD_DUMP_DO_IN_HOST_MEMORY_MLI_MAX_DEPTH 0x2 /* enum */
  19174. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  19175. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4
  19176. /* enum: The uart port this command was received over (if using a uart
  19177. * transport)
  19178. */
  19179. #define MC_CMD_DUMP_DO_IN_UART_PORT_SRC 0xff
  19180. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  19181. #define MC_CMD_DUMP_DO_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4
  19182. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_OFST 28
  19183. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_LEN 4
  19184. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM 0x0 /* enum */
  19185. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_NVRAM_DUMP_PARTITION 0x1 /* enum */
  19186. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  19187. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4
  19188. /* Enum values, see field(s): */
  19189. /* MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  19190. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  19191. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4
  19192. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  19193. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4
  19194. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  19195. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4
  19196. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  19197. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4
  19198. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  19199. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4
  19200. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  19201. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4
  19202. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  19203. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4
  19204. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  19205. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4
  19206. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  19207. #define MC_CMD_DUMP_DO_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4
  19208. /* MC_CMD_DUMP_DO_OUT msgresponse */
  19209. #define MC_CMD_DUMP_DO_OUT_LEN 4
  19210. #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_OFST 0
  19211. #define MC_CMD_DUMP_DO_OUT_DUMPFILE_SIZE_LEN 4
  19212. /***********************************/
  19213. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED
  19214. * Configure unsolicited dumps
  19215. */
  19216. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED 0xe9
  19217. #undef MC_CMD_0xe9_PRIVILEGE_CTG
  19218. #define MC_CMD_0xe9_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  19219. /* MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN msgrequest */
  19220. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_LEN 52
  19221. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_OFST 0
  19222. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_ENABLE_LEN 4
  19223. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_OFST 4
  19224. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_LEN 4
  19225. /* Enum values, see field(s): */
  19226. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC */
  19227. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_OFST 8
  19228. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_TYPE_LEN 4
  19229. /* Enum values, see field(s): */
  19230. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  19231. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 12
  19232. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4
  19233. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_OFST 16
  19234. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_NVRAM_OFFSET_LEN 4
  19235. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 12
  19236. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4
  19237. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 16
  19238. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4
  19239. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 12
  19240. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4
  19241. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 16
  19242. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4
  19243. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 20
  19244. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4
  19245. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_OFST 12
  19246. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_UART_PORT_LEN 4
  19247. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_OFST 24
  19248. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPSPEC_SRC_CUSTOM_SIZE_LEN 4
  19249. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_OFST 28
  19250. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_LEN 4
  19251. /* Enum values, see field(s): */
  19252. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPFILE_DST */
  19253. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_OFST 32
  19254. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_TYPE_LEN 4
  19255. /* Enum values, see field(s): */
  19256. /* MC_CMD_DUMP_DO/MC_CMD_DUMP_DO_IN/DUMPSPEC_SRC_CUSTOM_TYPE */
  19257. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_OFST 36
  19258. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_PARTITION_TYPE_ID_LEN 4
  19259. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_OFST 40
  19260. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_NVRAM_OFFSET_LEN 4
  19261. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_OFST 36
  19262. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_LO_LEN 4
  19263. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_OFST 40
  19264. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_ADDR_HI_LEN 4
  19265. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_OFST 36
  19266. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_LO_LEN 4
  19267. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_OFST 40
  19268. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_ROOT_ADDR_HI_LEN 4
  19269. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_OFST 44
  19270. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_HOST_MEMORY_MLI_DEPTH_LEN 4
  19271. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_OFST 36
  19272. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_UART_PORT_LEN 4
  19273. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_OFST 48
  19274. #define MC_CMD_DUMP_CONFIGURE_UNSOLICITED_IN_DUMPFILE_DST_CUSTOM_SIZE_LEN 4
  19275. /***********************************/
  19276. /* MC_CMD_SET_PSU
  19277. * Adjusts power supply parameters. This is a warranty-voiding operation.
  19278. * Returns: ENOENT if the parameter or rail specified does not exist, EINVAL if
  19279. * the parameter is out of range.
  19280. */
  19281. #define MC_CMD_SET_PSU 0xea
  19282. #undef MC_CMD_0xea_PRIVILEGE_CTG
  19283. #define MC_CMD_0xea_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  19284. /* MC_CMD_SET_PSU_IN msgrequest */
  19285. #define MC_CMD_SET_PSU_IN_LEN 12
  19286. #define MC_CMD_SET_PSU_IN_PARAM_OFST 0
  19287. #define MC_CMD_SET_PSU_IN_PARAM_LEN 4
  19288. #define MC_CMD_SET_PSU_IN_PARAM_SUPPLY_VOLTAGE 0x0 /* enum */
  19289. #define MC_CMD_SET_PSU_IN_RAIL_OFST 4
  19290. #define MC_CMD_SET_PSU_IN_RAIL_LEN 4
  19291. #define MC_CMD_SET_PSU_IN_RAIL_0V9 0x0 /* enum */
  19292. #define MC_CMD_SET_PSU_IN_RAIL_1V2 0x1 /* enum */
  19293. /* desired value, eg voltage in mV */
  19294. #define MC_CMD_SET_PSU_IN_VALUE_OFST 8
  19295. #define MC_CMD_SET_PSU_IN_VALUE_LEN 4
  19296. /* MC_CMD_SET_PSU_OUT msgresponse */
  19297. #define MC_CMD_SET_PSU_OUT_LEN 0
  19298. /***********************************/
  19299. /* MC_CMD_GET_FUNCTION_INFO
  19300. * Get function information. PF and VF number.
  19301. */
  19302. #define MC_CMD_GET_FUNCTION_INFO 0xec
  19303. #undef MC_CMD_0xec_PRIVILEGE_CTG
  19304. #define MC_CMD_0xec_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  19305. /* MC_CMD_GET_FUNCTION_INFO_IN msgrequest */
  19306. #define MC_CMD_GET_FUNCTION_INFO_IN_LEN 0
  19307. /* MC_CMD_GET_FUNCTION_INFO_OUT msgresponse */
  19308. #define MC_CMD_GET_FUNCTION_INFO_OUT_LEN 8
  19309. #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_OFST 0
  19310. #define MC_CMD_GET_FUNCTION_INFO_OUT_PF_LEN 4
  19311. #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_OFST 4
  19312. #define MC_CMD_GET_FUNCTION_INFO_OUT_VF_LEN 4
  19313. /* MC_CMD_GET_FUNCTION_INFO_OUT_V2 msgresponse */
  19314. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_LEN 12
  19315. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_PF_OFST 0
  19316. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_PF_LEN 4
  19317. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_VF_OFST 4
  19318. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_VF_LEN 4
  19319. /* Values from PCIE_INTERFACE enumeration. For NICs with a single interface, or
  19320. * in the case of a V1 response, this should be HOST_PRIMARY.
  19321. */
  19322. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_INTF_OFST 8
  19323. #define MC_CMD_GET_FUNCTION_INFO_OUT_V2_INTF_LEN 4
  19324. /***********************************/
  19325. /* MC_CMD_ENABLE_OFFLINE_BIST
  19326. * Enters offline BIST mode. All queues are torn down, chip enters quiescent
  19327. * mode, calling function gets exclusive MCDI ownership. The only way out is
  19328. * reboot.
  19329. */
  19330. #define MC_CMD_ENABLE_OFFLINE_BIST 0xed
  19331. #undef MC_CMD_0xed_PRIVILEGE_CTG
  19332. #define MC_CMD_0xed_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  19333. /* MC_CMD_ENABLE_OFFLINE_BIST_IN msgrequest */
  19334. #define MC_CMD_ENABLE_OFFLINE_BIST_IN_LEN 0
  19335. /* MC_CMD_ENABLE_OFFLINE_BIST_OUT msgresponse */
  19336. #define MC_CMD_ENABLE_OFFLINE_BIST_OUT_LEN 0
  19337. /***********************************/
  19338. /* MC_CMD_UART_SEND_DATA
  19339. * Send checksummed[sic] block of data over the uart. Response is a placeholder
  19340. * should we wish to make this reliable; currently requests are fire-and-
  19341. * forget.
  19342. */
  19343. #define MC_CMD_UART_SEND_DATA 0xee
  19344. #undef MC_CMD_0xee_PRIVILEGE_CTG
  19345. #define MC_CMD_0xee_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  19346. /* MC_CMD_UART_SEND_DATA_OUT msgrequest */
  19347. #define MC_CMD_UART_SEND_DATA_OUT_LENMIN 16
  19348. #define MC_CMD_UART_SEND_DATA_OUT_LENMAX 252
  19349. #define MC_CMD_UART_SEND_DATA_OUT_LENMAX_MCDI2 1020
  19350. #define MC_CMD_UART_SEND_DATA_OUT_LEN(num) (16+1*(num))
  19351. #define MC_CMD_UART_SEND_DATA_OUT_DATA_NUM(len) (((len)-16)/1)
  19352. /* CRC32 over OFFSET, LENGTH, RESERVED, DATA */
  19353. #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_OFST 0
  19354. #define MC_CMD_UART_SEND_DATA_OUT_CHECKSUM_LEN 4
  19355. /* Offset at which to write the data */
  19356. #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_OFST 4
  19357. #define MC_CMD_UART_SEND_DATA_OUT_OFFSET_LEN 4
  19358. /* Length of data */
  19359. #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_OFST 8
  19360. #define MC_CMD_UART_SEND_DATA_OUT_LENGTH_LEN 4
  19361. /* Reserved for future use */
  19362. #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_OFST 12
  19363. #define MC_CMD_UART_SEND_DATA_OUT_RESERVED_LEN 4
  19364. #define MC_CMD_UART_SEND_DATA_OUT_DATA_OFST 16
  19365. #define MC_CMD_UART_SEND_DATA_OUT_DATA_LEN 1
  19366. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MINNUM 0
  19367. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM 236
  19368. #define MC_CMD_UART_SEND_DATA_OUT_DATA_MAXNUM_MCDI2 1004
  19369. /* MC_CMD_UART_SEND_DATA_IN msgresponse */
  19370. #define MC_CMD_UART_SEND_DATA_IN_LEN 0
  19371. /***********************************/
  19372. /* MC_CMD_UART_RECV_DATA
  19373. * Request checksummed[sic] block of data over the uart. Only a placeholder,
  19374. * subject to change and not currently implemented.
  19375. */
  19376. #define MC_CMD_UART_RECV_DATA 0xef
  19377. #undef MC_CMD_0xef_PRIVILEGE_CTG
  19378. #define MC_CMD_0xef_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  19379. /* MC_CMD_UART_RECV_DATA_OUT msgrequest */
  19380. #define MC_CMD_UART_RECV_DATA_OUT_LEN 16
  19381. /* CRC32 over OFFSET, LENGTH, RESERVED */
  19382. #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_OFST 0
  19383. #define MC_CMD_UART_RECV_DATA_OUT_CHECKSUM_LEN 4
  19384. /* Offset from which to read the data */
  19385. #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_OFST 4
  19386. #define MC_CMD_UART_RECV_DATA_OUT_OFFSET_LEN 4
  19387. /* Length of data */
  19388. #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_OFST 8
  19389. #define MC_CMD_UART_RECV_DATA_OUT_LENGTH_LEN 4
  19390. /* Reserved for future use */
  19391. #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_OFST 12
  19392. #define MC_CMD_UART_RECV_DATA_OUT_RESERVED_LEN 4
  19393. /* MC_CMD_UART_RECV_DATA_IN msgresponse */
  19394. #define MC_CMD_UART_RECV_DATA_IN_LENMIN 16
  19395. #define MC_CMD_UART_RECV_DATA_IN_LENMAX 252
  19396. #define MC_CMD_UART_RECV_DATA_IN_LENMAX_MCDI2 1020
  19397. #define MC_CMD_UART_RECV_DATA_IN_LEN(num) (16+1*(num))
  19398. #define MC_CMD_UART_RECV_DATA_IN_DATA_NUM(len) (((len)-16)/1)
  19399. /* CRC32 over RESERVED1, RESERVED2, RESERVED3, DATA */
  19400. #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_OFST 0
  19401. #define MC_CMD_UART_RECV_DATA_IN_CHECKSUM_LEN 4
  19402. /* Offset at which to write the data */
  19403. #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_OFST 4
  19404. #define MC_CMD_UART_RECV_DATA_IN_RESERVED1_LEN 4
  19405. /* Length of data */
  19406. #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_OFST 8
  19407. #define MC_CMD_UART_RECV_DATA_IN_RESERVED2_LEN 4
  19408. /* Reserved for future use */
  19409. #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_OFST 12
  19410. #define MC_CMD_UART_RECV_DATA_IN_RESERVED3_LEN 4
  19411. #define MC_CMD_UART_RECV_DATA_IN_DATA_OFST 16
  19412. #define MC_CMD_UART_RECV_DATA_IN_DATA_LEN 1
  19413. #define MC_CMD_UART_RECV_DATA_IN_DATA_MINNUM 0
  19414. #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM 236
  19415. #define MC_CMD_UART_RECV_DATA_IN_DATA_MAXNUM_MCDI2 1004
  19416. /***********************************/
  19417. /* MC_CMD_READ_FUSES
  19418. * Read data programmed into the device One-Time-Programmable (OTP) Fuses
  19419. */
  19420. #define MC_CMD_READ_FUSES 0xf0
  19421. #undef MC_CMD_0xf0_PRIVILEGE_CTG
  19422. #define MC_CMD_0xf0_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  19423. /* MC_CMD_READ_FUSES_IN msgrequest */
  19424. #define MC_CMD_READ_FUSES_IN_LEN 8
  19425. /* Offset in OTP to read */
  19426. #define MC_CMD_READ_FUSES_IN_OFFSET_OFST 0
  19427. #define MC_CMD_READ_FUSES_IN_OFFSET_LEN 4
  19428. /* Length of data to read in bytes */
  19429. #define MC_CMD_READ_FUSES_IN_LENGTH_OFST 4
  19430. #define MC_CMD_READ_FUSES_IN_LENGTH_LEN 4
  19431. /* MC_CMD_READ_FUSES_OUT msgresponse */
  19432. #define MC_CMD_READ_FUSES_OUT_LENMIN 4
  19433. #define MC_CMD_READ_FUSES_OUT_LENMAX 252
  19434. #define MC_CMD_READ_FUSES_OUT_LENMAX_MCDI2 1020
  19435. #define MC_CMD_READ_FUSES_OUT_LEN(num) (4+1*(num))
  19436. #define MC_CMD_READ_FUSES_OUT_DATA_NUM(len) (((len)-4)/1)
  19437. /* Length of returned OTP data in bytes */
  19438. #define MC_CMD_READ_FUSES_OUT_LENGTH_OFST 0
  19439. #define MC_CMD_READ_FUSES_OUT_LENGTH_LEN 4
  19440. /* Returned data */
  19441. #define MC_CMD_READ_FUSES_OUT_DATA_OFST 4
  19442. #define MC_CMD_READ_FUSES_OUT_DATA_LEN 1
  19443. #define MC_CMD_READ_FUSES_OUT_DATA_MINNUM 0
  19444. #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM 248
  19445. #define MC_CMD_READ_FUSES_OUT_DATA_MAXNUM_MCDI2 1016
  19446. /***********************************/
  19447. /* MC_CMD_KR_TUNE
  19448. * Get or set KR Serdes RXEQ and TX Driver settings
  19449. */
  19450. #define MC_CMD_KR_TUNE 0xf1
  19451. #undef MC_CMD_0xf1_PRIVILEGE_CTG
  19452. #define MC_CMD_0xf1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  19453. /* MC_CMD_KR_TUNE_IN msgrequest */
  19454. #define MC_CMD_KR_TUNE_IN_LENMIN 4
  19455. #define MC_CMD_KR_TUNE_IN_LENMAX 252
  19456. #define MC_CMD_KR_TUNE_IN_LENMAX_MCDI2 1020
  19457. #define MC_CMD_KR_TUNE_IN_LEN(num) (4+4*(num))
  19458. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_NUM(len) (((len)-4)/4)
  19459. /* Requested operation */
  19460. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_OFST 0
  19461. #define MC_CMD_KR_TUNE_IN_KR_TUNE_OP_LEN 1
  19462. /* enum: Get current RXEQ settings */
  19463. #define MC_CMD_KR_TUNE_IN_RXEQ_GET 0x0
  19464. /* enum: Override RXEQ settings */
  19465. #define MC_CMD_KR_TUNE_IN_RXEQ_SET 0x1
  19466. /* enum: Get current TX Driver settings */
  19467. #define MC_CMD_KR_TUNE_IN_TXEQ_GET 0x2
  19468. /* enum: Override TX Driver settings */
  19469. #define MC_CMD_KR_TUNE_IN_TXEQ_SET 0x3
  19470. /* enum: Force KR Serdes reset / recalibration */
  19471. #define MC_CMD_KR_TUNE_IN_RECAL 0x4
  19472. /* enum: Start KR Serdes Eye diagram plot on a given lane. Lane must have valid
  19473. * signal.
  19474. */
  19475. #define MC_CMD_KR_TUNE_IN_START_EYE_PLOT 0x5
  19476. /* enum: Poll KR Serdes Eye diagram plot. Returns one row of BER data. The
  19477. * caller should call this command repeatedly after starting eye plot, until no
  19478. * more data is returned.
  19479. */
  19480. #define MC_CMD_KR_TUNE_IN_POLL_EYE_PLOT 0x6
  19481. /* enum: Read Figure Of Merit (eye quality, higher is better). */
  19482. #define MC_CMD_KR_TUNE_IN_READ_FOM 0x7
  19483. /* enum: Start/stop link training frames */
  19484. #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_RUN 0x8
  19485. /* enum: Issue KR link training command (control training coefficients) */
  19486. #define MC_CMD_KR_TUNE_IN_LINK_TRAIN_CMD 0x9
  19487. /* Align the arguments to 32 bits */
  19488. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_OFST 1
  19489. #define MC_CMD_KR_TUNE_IN_KR_TUNE_RSVD_LEN 3
  19490. /* Arguments specific to the operation */
  19491. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_OFST 4
  19492. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_LEN 4
  19493. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MINNUM 0
  19494. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM 62
  19495. #define MC_CMD_KR_TUNE_IN_KR_TUNE_ARGS_MAXNUM_MCDI2 254
  19496. /* MC_CMD_KR_TUNE_OUT msgresponse */
  19497. #define MC_CMD_KR_TUNE_OUT_LEN 0
  19498. /* MC_CMD_KR_TUNE_RXEQ_GET_IN msgrequest */
  19499. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_LEN 4
  19500. /* Requested operation */
  19501. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_OFST 0
  19502. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_OP_LEN 1
  19503. /* Align the arguments to 32 bits */
  19504. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  19505. #define MC_CMD_KR_TUNE_RXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  19506. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT msgresponse */
  19507. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMIN 4
  19508. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX 252
  19509. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LENMAX_MCDI2 1020
  19510. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  19511. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4)
  19512. /* RXEQ Parameter */
  19513. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  19514. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  19515. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  19516. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  19517. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255
  19518. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_OFST 0
  19519. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  19520. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  19521. /* enum: Attenuation (0-15, Huntington) */
  19522. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_ATT 0x0
  19523. /* enum: CTLE Boost (0-15, Huntington) */
  19524. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST 0x1
  19525. /* enum: Edge DFE Tap1 (Huntington - 0 - max negative, 64 - zero, 127 - max
  19526. * positive, Medford - 0-31)
  19527. */
  19528. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP1 0x2
  19529. /* enum: Edge DFE Tap2 (Huntington - 0 - max negative, 32 - zero, 63 - max
  19530. * positive, Medford - 0-31)
  19531. */
  19532. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP2 0x3
  19533. /* enum: Edge DFE Tap3 (Huntington - 0 - max negative, 32 - zero, 63 - max
  19534. * positive, Medford - 0-16)
  19535. */
  19536. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP3 0x4
  19537. /* enum: Edge DFE Tap4 (Huntington - 0 - max negative, 32 - zero, 63 - max
  19538. * positive, Medford - 0-16)
  19539. */
  19540. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP4 0x5
  19541. /* enum: Edge DFE Tap5 (Huntington - 0 - max negative, 32 - zero, 63 - max
  19542. * positive, Medford - 0-16)
  19543. */
  19544. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_TAP5 0x6
  19545. /* enum: Edge DFE DLEV (0-128 for Medford) */
  19546. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_EDFE_DLEV 0x7
  19547. /* enum: Variable Gain Amplifier (0-15, Medford) */
  19548. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_VGA 0x8
  19549. /* enum: CTLE EQ Capacitor (0-15, Medford) */
  19550. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9
  19551. /* enum: CTLE EQ Resistor (0-7, Medford) */
  19552. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa
  19553. /* enum: CTLE gain (0-31, Medford2) */
  19554. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_GAIN 0xb
  19555. /* enum: CTLE pole (0-31, Medford2) */
  19556. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_POLE 0xc
  19557. /* enum: CTLE peaking (0-31, Medford2) */
  19558. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CTLE_PEAK 0xd
  19559. /* enum: DFE Tap1 - even path (Medford2 - 6 bit signed (-29 - +29)) */
  19560. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_EVEN 0xe
  19561. /* enum: DFE Tap1 - odd path (Medford2 - 6 bit signed (-29 - +29)) */
  19562. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_ODD 0xf
  19563. /* enum: DFE Tap2 (Medford2 - 6 bit signed (-20 - +20)) */
  19564. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x10
  19565. /* enum: DFE Tap3 (Medford2 - 6 bit signed (-20 - +20)) */
  19566. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x11
  19567. /* enum: DFE Tap4 (Medford2 - 6 bit signed (-20 - +20)) */
  19568. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x12
  19569. /* enum: DFE Tap5 (Medford2 - 6 bit signed (-24 - +24)) */
  19570. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x13
  19571. /* enum: DFE Tap6 (Medford2 - 6 bit signed (-24 - +24)) */
  19572. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP6 0x14
  19573. /* enum: DFE Tap7 (Medford2 - 6 bit signed (-24 - +24)) */
  19574. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP7 0x15
  19575. /* enum: DFE Tap8 (Medford2 - 6 bit signed (-24 - +24)) */
  19576. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP8 0x16
  19577. /* enum: DFE Tap9 (Medford2 - 6 bit signed (-24 - +24)) */
  19578. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP9 0x17
  19579. /* enum: DFE Tap10 (Medford2 - 6 bit signed (-24 - +24)) */
  19580. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP10 0x18
  19581. /* enum: DFE Tap11 (Medford2 - 6 bit signed (-24 - +24)) */
  19582. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP11 0x19
  19583. /* enum: DFE Tap12 (Medford2 - 6 bit signed (-24 - +24)) */
  19584. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP12 0x1a
  19585. /* enum: I/Q clk offset (Medford2 - 4 bit signed (-5 - +5))) */
  19586. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_IQ_OFF 0x1b
  19587. /* enum: Negative h1 polarity data sampler offset calibration code, even path
  19588. * (Medford2 - 6 bit signed (-29 - +29)))
  19589. */
  19590. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_EVEN 0x1c
  19591. /* enum: Negative h1 polarity data sampler offset calibration code, odd path
  19592. * (Medford2 - 6 bit signed (-29 - +29)))
  19593. */
  19594. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1N_OFF_ODD 0x1d
  19595. /* enum: Positive h1 polarity data sampler offset calibration code, even path
  19596. * (Medford2 - 6 bit signed (-29 - +29)))
  19597. */
  19598. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_EVEN 0x1e
  19599. /* enum: Positive h1 polarity data sampler offset calibration code, odd path
  19600. * (Medford2 - 6 bit signed (-29 - +29)))
  19601. */
  19602. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_H1P_OFF_ODD 0x1f
  19603. /* enum: CDR calibration loop code (Medford2) */
  19604. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_PVT 0x20
  19605. /* enum: CDR integral loop code (Medford2) */
  19606. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_CDR_INTEG 0x21
  19607. /* enum: CTLE Boost stages - retimer lineside (Medford2 with DS250x retimer - 4
  19608. * stages, 2 bits per stage)
  19609. */
  19610. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST_RT_LS 0x22
  19611. /* enum: DFE Tap1 - retimer lineside (Medford2 with DS250x retimer (-31 - 31))
  19612. */
  19613. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_RT_LS 0x23
  19614. /* enum: DFE Tap2 - retimer lineside (Medford2 with DS250x retimer (-15 - 15))
  19615. */
  19616. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2_RT_LS 0x24
  19617. /* enum: DFE Tap3 - retimer lineside (Medford2 with DS250x retimer (-15 - 15))
  19618. */
  19619. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3_RT_LS 0x25
  19620. /* enum: DFE Tap4 - retimer lineside (Medford2 with DS250x retimer (-15 - 15))
  19621. */
  19622. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4_RT_LS 0x26
  19623. /* enum: DFE Tap5 - retimer lineside (Medford2 with DS250x retimer (-15 - 15))
  19624. */
  19625. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5_RT_LS 0x27
  19626. /* enum: CTLE Boost stages - retimer hostside (Medford2 with DS250x retimer - 4
  19627. * stages, 2 bits per stage)
  19628. */
  19629. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_BOOST_RT_HS 0x28
  19630. /* enum: DFE Tap1 - retimer hostside (Medford2 with DS250x retimer (-31 - 31))
  19631. */
  19632. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP1_RT_HS 0x29
  19633. /* enum: DFE Tap2 - retimer hostside (Medford2 with DS250x retimer (-15 - 15))
  19634. */
  19635. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP2_RT_HS 0x2a
  19636. /* enum: DFE Tap3 - retimer hostside (Medford2 with DS250x retimer (-15 - 15))
  19637. */
  19638. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP3_RT_HS 0x2b
  19639. /* enum: DFE Tap4 - retimer hostside (Medford2 with DS250x retimer (-15 - 15))
  19640. */
  19641. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP4_RT_HS 0x2c
  19642. /* enum: DFE Tap5 - retimer hostside (Medford2 with DS250x retimer (-15 - 15))
  19643. */
  19644. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_DFE_TAP5_RT_HS 0x2d
  19645. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_OFST 0
  19646. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  19647. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  19648. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  19649. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  19650. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  19651. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  19652. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  19653. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_OFST 0
  19654. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 11
  19655. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  19656. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_OFST 0
  19657. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_LBN 12
  19658. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 4
  19659. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_OFST 0
  19660. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  19661. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  19662. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_OFST 0
  19663. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  19664. #define MC_CMD_KR_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  19665. /* MC_CMD_KR_TUNE_RXEQ_SET_IN msgrequest */
  19666. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMIN 8
  19667. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX 252
  19668. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LENMAX_MCDI2 1020
  19669. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  19670. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4)
  19671. /* Requested operation */
  19672. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_OFST 0
  19673. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_OP_LEN 1
  19674. /* Align the arguments to 32 bits */
  19675. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  19676. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  19677. /* RXEQ Parameter */
  19678. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  19679. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  19680. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  19681. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  19682. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254
  19683. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_OFST 4
  19684. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  19685. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  19686. /* Enum values, see field(s): */
  19687. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_ID */
  19688. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_OFST 4
  19689. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  19690. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 3
  19691. /* Enum values, see field(s): */
  19692. /* MC_CMD_KR_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  19693. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_OFST 4
  19694. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 11
  19695. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  19696. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_OFST 4
  19697. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_LBN 12
  19698. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 4
  19699. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_OFST 4
  19700. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  19701. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  19702. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_OFST 4
  19703. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  19704. #define MC_CMD_KR_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  19705. /* MC_CMD_KR_TUNE_RXEQ_SET_OUT msgresponse */
  19706. #define MC_CMD_KR_TUNE_RXEQ_SET_OUT_LEN 0
  19707. /* MC_CMD_KR_TUNE_TXEQ_GET_IN msgrequest */
  19708. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_LEN 4
  19709. /* Requested operation */
  19710. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_OFST 0
  19711. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_OP_LEN 1
  19712. /* Align the arguments to 32 bits */
  19713. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_OFST 1
  19714. #define MC_CMD_KR_TUNE_TXEQ_GET_IN_KR_TUNE_RSVD_LEN 3
  19715. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT msgresponse */
  19716. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMIN 4
  19717. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX 252
  19718. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LENMAX_MCDI2 1020
  19719. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  19720. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4)
  19721. /* TXEQ Parameter */
  19722. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  19723. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  19724. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  19725. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  19726. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255
  19727. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_OFST 0
  19728. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  19729. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  19730. /* enum: TX Amplitude (Huntington, Medford, Medford2) */
  19731. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV 0x0
  19732. /* enum: De-Emphasis Tap1 Magnitude (0-7) (Huntington) */
  19733. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_MODE 0x1
  19734. /* enum: De-Emphasis Tap1 Fine */
  19735. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_DTLEV 0x2
  19736. /* enum: De-Emphasis Tap2 Magnitude (0-6) (Huntington) */
  19737. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2 0x3
  19738. /* enum: De-Emphasis Tap2 Fine (Huntington) */
  19739. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_D2TLEV 0x4
  19740. /* enum: Pre-Emphasis Magnitude (Huntington) */
  19741. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_E 0x5
  19742. /* enum: Pre-Emphasis Fine (Huntington) */
  19743. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_ETLEV 0x6
  19744. /* enum: TX Slew Rate Coarse control (Huntington) */
  19745. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_PREDRV_DLY 0x7
  19746. /* enum: TX Slew Rate Fine control (Huntington) */
  19747. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_SR_SET 0x8
  19748. /* enum: TX Termination Impedance control (Huntington) */
  19749. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_RT_SET 0x9
  19750. /* enum: TX Amplitude Fine control (Medford) */
  19751. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_FINE 0xa
  19752. /* enum: Pre-cursor Tap (Medford, Medford2) */
  19753. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV 0xb
  19754. /* enum: Post-cursor Tap (Medford, Medford2) */
  19755. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY 0xc
  19756. /* enum: TX Amplitude (Retimer Lineside) */
  19757. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_RT_LS 0xd
  19758. /* enum: Pre-cursor Tap (Retimer Lineside) */
  19759. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV_RT_LS 0xe
  19760. /* enum: Post-cursor Tap (Retimer Lineside) */
  19761. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY_RT_LS 0xf
  19762. /* enum: TX Amplitude (Retimer Hostside) */
  19763. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TX_LEV_RT_HS 0x10
  19764. /* enum: Pre-cursor Tap (Retimer Hostside) */
  19765. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_ADV_RT_HS 0x11
  19766. /* enum: Post-cursor Tap (Retimer Hostside) */
  19767. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_TAP_DLY_RT_HS 0x12
  19768. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_OFST 0
  19769. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  19770. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 3
  19771. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_0 0x0 /* enum */
  19772. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_1 0x1 /* enum */
  19773. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_2 0x2 /* enum */
  19774. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_3 0x3 /* enum */
  19775. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_LANE_ALL 0x4 /* enum */
  19776. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_OFST 0
  19777. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_LBN 11
  19778. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 5
  19779. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_OFST 0
  19780. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_LBN 16
  19781. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_PARAM_INITIAL_WIDTH 8
  19782. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_OFST 0
  19783. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_LBN 24
  19784. #define MC_CMD_KR_TUNE_TXEQ_GET_OUT_RESERVED2_WIDTH 8
  19785. /* MC_CMD_KR_TUNE_TXEQ_SET_IN msgrequest */
  19786. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMIN 8
  19787. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX 252
  19788. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LENMAX_MCDI2 1020
  19789. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_LEN(num) (4+4*(num))
  19790. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4)
  19791. /* Requested operation */
  19792. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_OFST 0
  19793. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_OP_LEN 1
  19794. /* Align the arguments to 32 bits */
  19795. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_OFST 1
  19796. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_KR_TUNE_RSVD_LEN 3
  19797. /* TXEQ Parameter */
  19798. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_OFST 4
  19799. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LEN 4
  19800. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MINNUM 1
  19801. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM 62
  19802. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254
  19803. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_OFST 4
  19804. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_LBN 0
  19805. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_ID_WIDTH 8
  19806. /* Enum values, see field(s): */
  19807. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_ID */
  19808. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_OFST 4
  19809. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_LBN 8
  19810. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_LANE_WIDTH 3
  19811. /* Enum values, see field(s): */
  19812. /* MC_CMD_KR_TUNE_TXEQ_GET_OUT/PARAM_LANE */
  19813. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_OFST 4
  19814. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_LBN 11
  19815. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED_WIDTH 5
  19816. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_OFST 4
  19817. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_LBN 16
  19818. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  19819. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_OFST 4
  19820. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_LBN 24
  19821. #define MC_CMD_KR_TUNE_TXEQ_SET_IN_RESERVED2_WIDTH 8
  19822. /* MC_CMD_KR_TUNE_TXEQ_SET_OUT msgresponse */
  19823. #define MC_CMD_KR_TUNE_TXEQ_SET_OUT_LEN 0
  19824. /* MC_CMD_KR_TUNE_RECAL_IN msgrequest */
  19825. #define MC_CMD_KR_TUNE_RECAL_IN_LEN 4
  19826. /* Requested operation */
  19827. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_OFST 0
  19828. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_OP_LEN 1
  19829. /* Align the arguments to 32 bits */
  19830. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_OFST 1
  19831. #define MC_CMD_KR_TUNE_RECAL_IN_KR_TUNE_RSVD_LEN 3
  19832. /* MC_CMD_KR_TUNE_RECAL_OUT msgresponse */
  19833. #define MC_CMD_KR_TUNE_RECAL_OUT_LEN 0
  19834. /* MC_CMD_KR_TUNE_START_EYE_PLOT_IN msgrequest */
  19835. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LEN 8
  19836. /* Requested operation */
  19837. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  19838. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  19839. /* Align the arguments to 32 bits */
  19840. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  19841. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  19842. /* Port-relative lane to scan eye on */
  19843. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  19844. #define MC_CMD_KR_TUNE_START_EYE_PLOT_IN_LANE_LEN 4
  19845. /* MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN msgrequest */
  19846. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LEN 12
  19847. /* Requested operation */
  19848. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_OFST 0
  19849. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_OP_LEN 1
  19850. /* Align the arguments to 32 bits */
  19851. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_OFST 1
  19852. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_KR_TUNE_RSVD_LEN 3
  19853. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_OFST 4
  19854. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_LEN 4
  19855. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_OFST 4
  19856. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_LBN 0
  19857. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_NUM_WIDTH 8
  19858. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_OFST 4
  19859. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_LBN 31
  19860. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_LANE_ABS_REL_WIDTH 1
  19861. /* Scan duration / cycle count */
  19862. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_OFST 8
  19863. #define MC_CMD_KR_TUNE_START_EYE_PLOT_V2_IN_BER_LEN 4
  19864. /* MC_CMD_KR_TUNE_START_EYE_PLOT_OUT msgresponse */
  19865. #define MC_CMD_KR_TUNE_START_EYE_PLOT_OUT_LEN 0
  19866. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN msgrequest */
  19867. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_LEN 4
  19868. /* Requested operation */
  19869. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_OFST 0
  19870. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_OP_LEN 1
  19871. /* Align the arguments to 32 bits */
  19872. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_OFST 1
  19873. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_IN_KR_TUNE_RSVD_LEN 3
  19874. /* MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  19875. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  19876. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  19877. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LENMAX_MCDI2 1020
  19878. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  19879. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_NUM(len) (((len)-0)/2)
  19880. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  19881. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  19882. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  19883. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  19884. #define MC_CMD_KR_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM_MCDI2 510
  19885. /* MC_CMD_KR_TUNE_READ_FOM_IN msgrequest */
  19886. #define MC_CMD_KR_TUNE_READ_FOM_IN_LEN 8
  19887. /* Requested operation */
  19888. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_OFST 0
  19889. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_OP_LEN 1
  19890. /* Align the arguments to 32 bits */
  19891. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_OFST 1
  19892. #define MC_CMD_KR_TUNE_READ_FOM_IN_KR_TUNE_RSVD_LEN 3
  19893. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_OFST 4
  19894. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_LEN 4
  19895. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_OFST 4
  19896. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_LBN 0
  19897. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_NUM_WIDTH 8
  19898. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_OFST 4
  19899. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_LBN 31
  19900. #define MC_CMD_KR_TUNE_READ_FOM_IN_LANE_ABS_REL_WIDTH 1
  19901. /* MC_CMD_KR_TUNE_READ_FOM_OUT msgresponse */
  19902. #define MC_CMD_KR_TUNE_READ_FOM_OUT_LEN 4
  19903. #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_OFST 0
  19904. #define MC_CMD_KR_TUNE_READ_FOM_OUT_FOM_LEN 4
  19905. /* MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN msgrequest */
  19906. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_LEN 8
  19907. /* Requested operation */
  19908. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_OFST 0
  19909. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_OP_LEN 1
  19910. /* Align the arguments to 32 bits */
  19911. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_OFST 1
  19912. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_KR_TUNE_RSVD_LEN 3
  19913. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_OFST 4
  19914. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_RUN_LEN 4
  19915. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_STOP 0x0 /* enum */
  19916. #define MC_CMD_KR_TUNE_LINK_TRAIN_RUN_IN_START 0x1 /* enum */
  19917. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN msgrequest */
  19918. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LEN 28
  19919. /* Requested operation */
  19920. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_OFST 0
  19921. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_OP_LEN 1
  19922. /* Align the arguments to 32 bits */
  19923. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_OFST 1
  19924. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_KR_TUNE_RSVD_LEN 3
  19925. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_OFST 4
  19926. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_LANE_LEN 4
  19927. /* Set INITIALIZE state */
  19928. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_OFST 8
  19929. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_INITIALIZE_LEN 4
  19930. /* Set PRESET state */
  19931. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_OFST 12
  19932. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_PRESET_LEN 4
  19933. /* C(-1) request */
  19934. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_OFST 16
  19935. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CM1_LEN 4
  19936. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_HOLD 0x0 /* enum */
  19937. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_INCREMENT 0x1 /* enum */
  19938. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_REQ_DECREMENT 0x2 /* enum */
  19939. /* C(0) request */
  19940. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_OFST 20
  19941. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_C0_LEN 4
  19942. /* Enum values, see field(s): */
  19943. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */
  19944. /* C(+1) request */
  19945. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_OFST 24
  19946. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN_CP1_LEN 4
  19947. /* Enum values, see field(s): */
  19948. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */
  19949. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT msgresponse */
  19950. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_LEN 24
  19951. /* C(-1) status */
  19952. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_OFST 0
  19953. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_STATUS_LEN 4
  19954. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_NOT_UPDATED 0x0 /* enum */
  19955. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_UPDATED 0x1 /* enum */
  19956. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MINIMUM 0x2 /* enum */
  19957. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_STATUS_MAXIMUM 0x3 /* enum */
  19958. /* C(0) status */
  19959. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_OFST 4
  19960. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_STATUS_LEN 4
  19961. /* Enum values, see field(s): */
  19962. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */
  19963. /* C(+1) status */
  19964. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_OFST 8
  19965. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_STATUS_LEN 4
  19966. /* Enum values, see field(s): */
  19967. /* MC_CMD_KR_TUNE_LINK_TRAIN_CMD_IN/CM1 */
  19968. /* C(-1) value */
  19969. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_OFST 12
  19970. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CM1_VALUE_LEN 4
  19971. /* C(0) value */
  19972. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_OFST 16
  19973. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_C0_VALUE_LEN 4
  19974. /* C(+1) status */
  19975. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_OFST 20
  19976. #define MC_CMD_KR_TUNE_LINK_TRAIN_CMD_OUT_CP1_VALUE_LEN 4
  19977. /***********************************/
  19978. /* MC_CMD_PCIE_TUNE
  19979. * Get or set PCIE Serdes RXEQ and TX Driver settings
  19980. */
  19981. #define MC_CMD_PCIE_TUNE 0xf2
  19982. #undef MC_CMD_0xf2_PRIVILEGE_CTG
  19983. #define MC_CMD_0xf2_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  19984. /* MC_CMD_PCIE_TUNE_IN msgrequest */
  19985. #define MC_CMD_PCIE_TUNE_IN_LENMIN 4
  19986. #define MC_CMD_PCIE_TUNE_IN_LENMAX 252
  19987. #define MC_CMD_PCIE_TUNE_IN_LENMAX_MCDI2 1020
  19988. #define MC_CMD_PCIE_TUNE_IN_LEN(num) (4+4*(num))
  19989. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_NUM(len) (((len)-4)/4)
  19990. /* Requested operation */
  19991. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_OFST 0
  19992. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_OP_LEN 1
  19993. /* enum: Get current RXEQ settings */
  19994. #define MC_CMD_PCIE_TUNE_IN_RXEQ_GET 0x0
  19995. /* enum: Override RXEQ settings */
  19996. #define MC_CMD_PCIE_TUNE_IN_RXEQ_SET 0x1
  19997. /* enum: Get current TX Driver settings */
  19998. #define MC_CMD_PCIE_TUNE_IN_TXEQ_GET 0x2
  19999. /* enum: Override TX Driver settings */
  20000. #define MC_CMD_PCIE_TUNE_IN_TXEQ_SET 0x3
  20001. /* enum: Start PCIe Serdes Eye diagram plot on a given lane. */
  20002. #define MC_CMD_PCIE_TUNE_IN_START_EYE_PLOT 0x5
  20003. /* enum: Poll PCIe Serdes Eye diagram plot. Returns one row of BER data. The
  20004. * caller should call this command repeatedly after starting eye plot, until no
  20005. * more data is returned.
  20006. */
  20007. #define MC_CMD_PCIE_TUNE_IN_POLL_EYE_PLOT 0x6
  20008. /* enum: Enable the SERDES BIST and set it to generate a 200MHz square wave */
  20009. #define MC_CMD_PCIE_TUNE_IN_BIST_SQUARE_WAVE 0x7
  20010. /* Align the arguments to 32 bits */
  20011. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_OFST 1
  20012. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_RSVD_LEN 3
  20013. /* Arguments specific to the operation */
  20014. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_OFST 4
  20015. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_LEN 4
  20016. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MINNUM 0
  20017. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM 62
  20018. #define MC_CMD_PCIE_TUNE_IN_PCIE_TUNE_ARGS_MAXNUM_MCDI2 254
  20019. /* MC_CMD_PCIE_TUNE_OUT msgresponse */
  20020. #define MC_CMD_PCIE_TUNE_OUT_LEN 0
  20021. /* MC_CMD_PCIE_TUNE_RXEQ_GET_IN msgrequest */
  20022. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_LEN 4
  20023. /* Requested operation */
  20024. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  20025. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  20026. /* Align the arguments to 32 bits */
  20027. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  20028. #define MC_CMD_PCIE_TUNE_RXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  20029. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT msgresponse */
  20030. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMIN 4
  20031. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX 252
  20032. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LENMAX_MCDI2 1020
  20033. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LEN(num) (0+4*(num))
  20034. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4)
  20035. /* RXEQ Parameter */
  20036. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_OFST 0
  20037. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LEN 4
  20038. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MINNUM 1
  20039. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM 63
  20040. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255
  20041. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_OFST 0
  20042. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_LBN 0
  20043. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_ID_WIDTH 8
  20044. /* enum: Attenuation (0-15) */
  20045. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_ATT 0x0
  20046. /* enum: CTLE Boost (0-15) */
  20047. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_BOOST 0x1
  20048. /* enum: DFE Tap1 (0 - max negative, 64 - zero, 127 - max positive) */
  20049. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP1 0x2
  20050. /* enum: DFE Tap2 (0 - max negative, 32 - zero, 63 - max positive) */
  20051. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP2 0x3
  20052. /* enum: DFE Tap3 (0 - max negative, 32 - zero, 63 - max positive) */
  20053. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP3 0x4
  20054. /* enum: DFE Tap4 (0 - max negative, 32 - zero, 63 - max positive) */
  20055. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP4 0x5
  20056. /* enum: DFE Tap5 (0 - max negative, 32 - zero, 63 - max positive) */
  20057. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_TAP5 0x6
  20058. /* enum: DFE DLev */
  20059. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_DFE_DLEV 0x7
  20060. /* enum: Figure of Merit */
  20061. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_FOM 0x8
  20062. /* enum: CTLE EQ Capacitor (HF Gain) */
  20063. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQC 0x9
  20064. /* enum: CTLE EQ Resistor (DC Gain) */
  20065. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_CTLE_EQRES 0xa
  20066. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_OFST 0
  20067. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_LBN 8
  20068. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_LANE_WIDTH 5
  20069. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_0 0x0 /* enum */
  20070. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_1 0x1 /* enum */
  20071. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_2 0x2 /* enum */
  20072. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_3 0x3 /* enum */
  20073. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_4 0x4 /* enum */
  20074. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_5 0x5 /* enum */
  20075. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_6 0x6 /* enum */
  20076. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_7 0x7 /* enum */
  20077. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_8 0x8 /* enum */
  20078. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_9 0x9 /* enum */
  20079. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_10 0xa /* enum */
  20080. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_11 0xb /* enum */
  20081. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_12 0xc /* enum */
  20082. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_13 0xd /* enum */
  20083. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_14 0xe /* enum */
  20084. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_15 0xf /* enum */
  20085. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_LANE_ALL 0x10 /* enum */
  20086. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_OFST 0
  20087. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_LBN 13
  20088. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_AUTOCAL_WIDTH 1
  20089. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_OFST 0
  20090. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_LBN 14
  20091. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_RESERVED_WIDTH 10
  20092. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_OFST 0
  20093. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  20094. #define MC_CMD_PCIE_TUNE_RXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  20095. /* MC_CMD_PCIE_TUNE_RXEQ_SET_IN msgrequest */
  20096. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMIN 8
  20097. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX 252
  20098. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LENMAX_MCDI2 1020
  20099. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_LEN(num) (4+4*(num))
  20100. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_NUM(len) (((len)-4)/4)
  20101. /* Requested operation */
  20102. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_OFST 0
  20103. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_OP_LEN 1
  20104. /* Align the arguments to 32 bits */
  20105. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_OFST 1
  20106. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PCIE_TUNE_RSVD_LEN 3
  20107. /* RXEQ Parameter */
  20108. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_OFST 4
  20109. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LEN 4
  20110. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MINNUM 1
  20111. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM 62
  20112. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_MAXNUM_MCDI2 254
  20113. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_OFST 4
  20114. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_LBN 0
  20115. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_ID_WIDTH 8
  20116. /* Enum values, see field(s): */
  20117. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_ID */
  20118. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_OFST 4
  20119. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_LBN 8
  20120. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_LANE_WIDTH 5
  20121. /* Enum values, see field(s): */
  20122. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  20123. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_OFST 4
  20124. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_LBN 13
  20125. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_AUTOCAL_WIDTH 1
  20126. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_OFST 4
  20127. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_LBN 14
  20128. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED_WIDTH 2
  20129. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_OFST 4
  20130. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_LBN 16
  20131. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_PARAM_INITIAL_WIDTH 8
  20132. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_OFST 4
  20133. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_LBN 24
  20134. #define MC_CMD_PCIE_TUNE_RXEQ_SET_IN_RESERVED2_WIDTH 8
  20135. /* MC_CMD_PCIE_TUNE_RXEQ_SET_OUT msgresponse */
  20136. #define MC_CMD_PCIE_TUNE_RXEQ_SET_OUT_LEN 0
  20137. /* MC_CMD_PCIE_TUNE_TXEQ_GET_IN msgrequest */
  20138. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_LEN 4
  20139. /* Requested operation */
  20140. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_OFST 0
  20141. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_OP_LEN 1
  20142. /* Align the arguments to 32 bits */
  20143. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_OFST 1
  20144. #define MC_CMD_PCIE_TUNE_TXEQ_GET_IN_PCIE_TUNE_RSVD_LEN 3
  20145. /* MC_CMD_PCIE_TUNE_TXEQ_GET_OUT msgresponse */
  20146. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMIN 4
  20147. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX 252
  20148. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LENMAX_MCDI2 1020
  20149. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_LEN(num) (0+4*(num))
  20150. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_NUM(len) (((len)-0)/4)
  20151. /* RXEQ Parameter */
  20152. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_OFST 0
  20153. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LEN 4
  20154. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MINNUM 1
  20155. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM 63
  20156. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_MAXNUM_MCDI2 255
  20157. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_OFST 0
  20158. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_LBN 0
  20159. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_ID_WIDTH 8
  20160. /* enum: TxMargin (PIPE) */
  20161. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXMARGIN 0x0
  20162. /* enum: TxSwing (PIPE) */
  20163. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_TXSWING 0x1
  20164. /* enum: De-emphasis coefficient C(-1) (PIPE) */
  20165. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CM1 0x2
  20166. /* enum: De-emphasis coefficient C(0) (PIPE) */
  20167. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_C0 0x3
  20168. /* enum: De-emphasis coefficient C(+1) (PIPE) */
  20169. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_CP1 0x4
  20170. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_OFST 0
  20171. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_LBN 8
  20172. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_LANE_WIDTH 4
  20173. /* Enum values, see field(s): */
  20174. /* MC_CMD_PCIE_TUNE_RXEQ_GET_OUT/PARAM_LANE */
  20175. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_OFST 0
  20176. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_LBN 12
  20177. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_RESERVED_WIDTH 12
  20178. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_OFST 0
  20179. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_LBN 24
  20180. #define MC_CMD_PCIE_TUNE_TXEQ_GET_OUT_PARAM_CURRENT_WIDTH 8
  20181. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN msgrequest */
  20182. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LEN 8
  20183. /* Requested operation */
  20184. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  20185. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  20186. /* Align the arguments to 32 bits */
  20187. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  20188. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  20189. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_OFST 4
  20190. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_IN_LANE_LEN 4
  20191. /* MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT msgresponse */
  20192. #define MC_CMD_PCIE_TUNE_START_EYE_PLOT_OUT_LEN 0
  20193. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN msgrequest */
  20194. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_LEN 4
  20195. /* Requested operation */
  20196. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_OFST 0
  20197. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_OP_LEN 1
  20198. /* Align the arguments to 32 bits */
  20199. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_OFST 1
  20200. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_IN_PCIE_TUNE_RSVD_LEN 3
  20201. /* MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT msgresponse */
  20202. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMIN 0
  20203. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX 252
  20204. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LENMAX_MCDI2 1020
  20205. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_LEN(num) (0+2*(num))
  20206. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_NUM(len) (((len)-0)/2)
  20207. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_OFST 0
  20208. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_LEN 2
  20209. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MINNUM 0
  20210. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM 126
  20211. #define MC_CMD_PCIE_TUNE_POLL_EYE_PLOT_OUT_SAMPLES_MAXNUM_MCDI2 510
  20212. /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN msgrequest */
  20213. #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_IN_LEN 0
  20214. /* MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT msgrequest */
  20215. #define MC_CMD_PCIE_TUNE_BIST_SQUARE_WAVE_OUT_LEN 0
  20216. /***********************************/
  20217. /* MC_CMD_LICENSING
  20218. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  20219. * - not used for V3 licensing
  20220. */
  20221. #define MC_CMD_LICENSING 0xf3
  20222. #undef MC_CMD_0xf3_PRIVILEGE_CTG
  20223. #define MC_CMD_0xf3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20224. /* MC_CMD_LICENSING_IN msgrequest */
  20225. #define MC_CMD_LICENSING_IN_LEN 4
  20226. /* identifies the type of operation requested */
  20227. #define MC_CMD_LICENSING_IN_OP_OFST 0
  20228. #define MC_CMD_LICENSING_IN_OP_LEN 4
  20229. /* enum: re-read and apply licenses after a license key partition update; note
  20230. * that this operation returns a zero-length response
  20231. */
  20232. #define MC_CMD_LICENSING_IN_OP_UPDATE_LICENSE 0x0
  20233. /* enum: report counts of installed licenses */
  20234. #define MC_CMD_LICENSING_IN_OP_GET_KEY_STATS 0x1
  20235. /* MC_CMD_LICENSING_OUT msgresponse */
  20236. #define MC_CMD_LICENSING_OUT_LEN 28
  20237. /* count of application keys which are valid */
  20238. #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_OFST 0
  20239. #define MC_CMD_LICENSING_OUT_VALID_APP_KEYS_LEN 4
  20240. /* sum of UNVERIFIABLE_APP_KEYS + WRONG_NODE_APP_KEYS (for compatibility with
  20241. * MC_CMD_FC_OP_LICENSE)
  20242. */
  20243. #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_OFST 4
  20244. #define MC_CMD_LICENSING_OUT_INVALID_APP_KEYS_LEN 4
  20245. /* count of application keys which are invalid due to being blacklisted */
  20246. #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_OFST 8
  20247. #define MC_CMD_LICENSING_OUT_BLACKLISTED_APP_KEYS_LEN 4
  20248. /* count of application keys which are invalid due to being unverifiable */
  20249. #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_OFST 12
  20250. #define MC_CMD_LICENSING_OUT_UNVERIFIABLE_APP_KEYS_LEN 4
  20251. /* count of application keys which are invalid due to being for the wrong node
  20252. */
  20253. #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_OFST 16
  20254. #define MC_CMD_LICENSING_OUT_WRONG_NODE_APP_KEYS_LEN 4
  20255. /* licensing state (for diagnostics; the exact meaning of the bits in this
  20256. * field are private to the firmware)
  20257. */
  20258. #define MC_CMD_LICENSING_OUT_LICENSING_STATE_OFST 20
  20259. #define MC_CMD_LICENSING_OUT_LICENSING_STATE_LEN 4
  20260. /* licensing subsystem self-test report (for manftest) */
  20261. #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_OFST 24
  20262. #define MC_CMD_LICENSING_OUT_LICENSING_SELF_TEST_LEN 4
  20263. /* enum: licensing subsystem self-test failed */
  20264. #define MC_CMD_LICENSING_OUT_SELF_TEST_FAIL 0x0
  20265. /* enum: licensing subsystem self-test passed */
  20266. #define MC_CMD_LICENSING_OUT_SELF_TEST_PASS 0x1
  20267. /***********************************/
  20268. /* MC_CMD_LICENSING_V3
  20269. * Operations on the NVRAM_PARTITION_TYPE_LICENSE application license partition
  20270. * - V3 licensing (Medford)
  20271. */
  20272. #define MC_CMD_LICENSING_V3 0xd0
  20273. #undef MC_CMD_0xd0_PRIVILEGE_CTG
  20274. #define MC_CMD_0xd0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20275. /* MC_CMD_LICENSING_V3_IN msgrequest */
  20276. #define MC_CMD_LICENSING_V3_IN_LEN 4
  20277. /* identifies the type of operation requested */
  20278. #define MC_CMD_LICENSING_V3_IN_OP_OFST 0
  20279. #define MC_CMD_LICENSING_V3_IN_OP_LEN 4
  20280. /* enum: re-read and apply licenses after a license key partition update; note
  20281. * that this operation returns a zero-length response
  20282. */
  20283. #define MC_CMD_LICENSING_V3_IN_OP_UPDATE_LICENSE 0x0
  20284. /* enum: report counts of installed licenses Returns EAGAIN if license
  20285. * processing (updating) has been started but not yet completed.
  20286. */
  20287. #define MC_CMD_LICENSING_V3_IN_OP_REPORT_LICENSE 0x1
  20288. /* MC_CMD_LICENSING_V3_OUT msgresponse */
  20289. #define MC_CMD_LICENSING_V3_OUT_LEN 88
  20290. /* count of keys which are valid */
  20291. #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_OFST 0
  20292. #define MC_CMD_LICENSING_V3_OUT_VALID_KEYS_LEN 4
  20293. /* sum of UNVERIFIABLE_KEYS + WRONG_NODE_KEYS (for compatibility with
  20294. * MC_CMD_FC_OP_LICENSE)
  20295. */
  20296. #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_OFST 4
  20297. #define MC_CMD_LICENSING_V3_OUT_INVALID_KEYS_LEN 4
  20298. /* count of keys which are invalid due to being unverifiable */
  20299. #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_OFST 8
  20300. #define MC_CMD_LICENSING_V3_OUT_UNVERIFIABLE_KEYS_LEN 4
  20301. /* count of keys which are invalid due to being for the wrong node */
  20302. #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_OFST 12
  20303. #define MC_CMD_LICENSING_V3_OUT_WRONG_NODE_KEYS_LEN 4
  20304. /* licensing state (for diagnostics; the exact meaning of the bits in this
  20305. * field are private to the firmware)
  20306. */
  20307. #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_OFST 16
  20308. #define MC_CMD_LICENSING_V3_OUT_LICENSING_STATE_LEN 4
  20309. /* licensing subsystem self-test report (for manftest) */
  20310. #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_OFST 20
  20311. #define MC_CMD_LICENSING_V3_OUT_LICENSING_SELF_TEST_LEN 4
  20312. /* enum: licensing subsystem self-test failed */
  20313. #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_FAIL 0x0
  20314. /* enum: licensing subsystem self-test passed */
  20315. #define MC_CMD_LICENSING_V3_OUT_SELF_TEST_PASS 0x1
  20316. /* bitmask of licensed applications */
  20317. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_OFST 24
  20318. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LEN 8
  20319. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_OFST 24
  20320. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_LEN 4
  20321. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_LBN 192
  20322. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_LO_WIDTH 32
  20323. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_OFST 28
  20324. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_LEN 4
  20325. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_LBN 224
  20326. #define MC_CMD_LICENSING_V3_OUT_LICENSED_APPS_HI_WIDTH 32
  20327. /* reserved for future use */
  20328. #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_OFST 32
  20329. #define MC_CMD_LICENSING_V3_OUT_RESERVED_0_LEN 24
  20330. /* bitmask of licensed features */
  20331. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_OFST 56
  20332. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LEN 8
  20333. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_OFST 56
  20334. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_LEN 4
  20335. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_LBN 448
  20336. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_LO_WIDTH 32
  20337. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_OFST 60
  20338. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_LEN 4
  20339. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_LBN 480
  20340. #define MC_CMD_LICENSING_V3_OUT_LICENSED_FEATURES_HI_WIDTH 32
  20341. /* reserved for future use */
  20342. #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_OFST 64
  20343. #define MC_CMD_LICENSING_V3_OUT_RESERVED_1_LEN 24
  20344. /***********************************/
  20345. /* MC_CMD_LICENSING_GET_ID_V3
  20346. * Get ID and type from the NVRAM_PARTITION_TYPE_LICENSE application license
  20347. * partition - V3 licensing (Medford)
  20348. */
  20349. #define MC_CMD_LICENSING_GET_ID_V3 0xd1
  20350. #undef MC_CMD_0xd1_PRIVILEGE_CTG
  20351. #define MC_CMD_0xd1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20352. /* MC_CMD_LICENSING_GET_ID_V3_IN msgrequest */
  20353. #define MC_CMD_LICENSING_GET_ID_V3_IN_LEN 0
  20354. /* MC_CMD_LICENSING_GET_ID_V3_OUT msgresponse */
  20355. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMIN 8
  20356. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX 252
  20357. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LENMAX_MCDI2 1020
  20358. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LEN(num) (8+1*(num))
  20359. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_NUM(len) (((len)-8)/1)
  20360. /* type of license (eg 3) */
  20361. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_OFST 0
  20362. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_TYPE_LEN 4
  20363. /* length of the license ID (in bytes) */
  20364. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_OFST 4
  20365. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LENGTH_LEN 4
  20366. /* the unique license ID of the adapter */
  20367. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_OFST 8
  20368. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_LEN 1
  20369. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MINNUM 0
  20370. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM 244
  20371. #define MC_CMD_LICENSING_GET_ID_V3_OUT_LICENSE_ID_MAXNUM_MCDI2 1012
  20372. /***********************************/
  20373. /* MC_CMD_MC2MC_PROXY
  20374. * Execute an arbitrary MCDI command on the slave MC of a dual-core device.
  20375. * This will fail on a single-core system.
  20376. */
  20377. #define MC_CMD_MC2MC_PROXY 0xf4
  20378. #undef MC_CMD_0xf4_PRIVILEGE_CTG
  20379. #define MC_CMD_0xf4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20380. /* MC_CMD_MC2MC_PROXY_IN msgrequest */
  20381. #define MC_CMD_MC2MC_PROXY_IN_LEN 0
  20382. /* MC_CMD_MC2MC_PROXY_OUT msgresponse */
  20383. #define MC_CMD_MC2MC_PROXY_OUT_LEN 0
  20384. /***********************************/
  20385. /* MC_CMD_GET_LICENSED_APP_STATE
  20386. * Query the state of an individual licensed application. (Note that the actual
  20387. * state may be invalidated by the MC_CMD_LICENSING OP_UPDATE_LICENSE operation
  20388. * or a reboot of the MC.) Not used for V3 licensing
  20389. */
  20390. #define MC_CMD_GET_LICENSED_APP_STATE 0xf5
  20391. #undef MC_CMD_0xf5_PRIVILEGE_CTG
  20392. #define MC_CMD_0xf5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20393. /* MC_CMD_GET_LICENSED_APP_STATE_IN msgrequest */
  20394. #define MC_CMD_GET_LICENSED_APP_STATE_IN_LEN 4
  20395. /* application ID to query (LICENSED_APP_ID_xxx) */
  20396. #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_OFST 0
  20397. #define MC_CMD_GET_LICENSED_APP_STATE_IN_APP_ID_LEN 4
  20398. /* MC_CMD_GET_LICENSED_APP_STATE_OUT msgresponse */
  20399. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LEN 4
  20400. /* state of this application */
  20401. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_OFST 0
  20402. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_STATE_LEN 4
  20403. /* enum: no (or invalid) license is present for the application */
  20404. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_NOT_LICENSED 0x0
  20405. /* enum: a valid license is present for the application */
  20406. #define MC_CMD_GET_LICENSED_APP_STATE_OUT_LICENSED 0x1
  20407. /***********************************/
  20408. /* MC_CMD_GET_LICENSED_V3_APP_STATE
  20409. * Query the state of an individual licensed application. (Note that the actual
  20410. * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE
  20411. * operation or a reboot of the MC.) Used for V3 licensing (Medford)
  20412. */
  20413. #define MC_CMD_GET_LICENSED_V3_APP_STATE 0xd2
  20414. #undef MC_CMD_0xd2_PRIVILEGE_CTG
  20415. #define MC_CMD_0xd2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20416. /* MC_CMD_GET_LICENSED_V3_APP_STATE_IN msgrequest */
  20417. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_LEN 8
  20418. /* application ID to query (LICENSED_V3_APPS_xxx) expressed as a single bit
  20419. * mask
  20420. */
  20421. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_OFST 0
  20422. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LEN 8
  20423. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_OFST 0
  20424. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_LEN 4
  20425. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_LBN 0
  20426. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_LO_WIDTH 32
  20427. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_OFST 4
  20428. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_LEN 4
  20429. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_LBN 32
  20430. #define MC_CMD_GET_LICENSED_V3_APP_STATE_IN_APP_ID_HI_WIDTH 32
  20431. /* MC_CMD_GET_LICENSED_V3_APP_STATE_OUT msgresponse */
  20432. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LEN 4
  20433. /* state of this application */
  20434. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_OFST 0
  20435. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_STATE_LEN 4
  20436. /* enum: no (or invalid) license is present for the application */
  20437. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_NOT_LICENSED 0x0
  20438. /* enum: a valid license is present for the application */
  20439. #define MC_CMD_GET_LICENSED_V3_APP_STATE_OUT_LICENSED 0x1
  20440. /***********************************/
  20441. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES
  20442. * Query the state of an one or more licensed features. (Note that the actual
  20443. * state may be invalidated by the MC_CMD_LICENSING_V3 OP_UPDATE_LICENSE
  20444. * operation or a reboot of the MC.) Used for V3 licensing (Medford)
  20445. */
  20446. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES 0xd3
  20447. #undef MC_CMD_0xd3_PRIVILEGE_CTG
  20448. #define MC_CMD_0xd3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20449. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN msgrequest */
  20450. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_LEN 8
  20451. /* features to query (LICENSED_V3_FEATURES_xxx) expressed as a mask with one or
  20452. * more bits set
  20453. */
  20454. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_OFST 0
  20455. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LEN 8
  20456. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_OFST 0
  20457. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_LEN 4
  20458. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_LBN 0
  20459. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_LO_WIDTH 32
  20460. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_OFST 4
  20461. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_LEN 4
  20462. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_LBN 32
  20463. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_IN_FEATURES_HI_WIDTH 32
  20464. /* MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT msgresponse */
  20465. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_LEN 8
  20466. /* states of these features - bit set for licensed, clear for not licensed */
  20467. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_OFST 0
  20468. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LEN 8
  20469. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_OFST 0
  20470. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_LEN 4
  20471. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_LBN 0
  20472. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_LO_WIDTH 32
  20473. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_OFST 4
  20474. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_LEN 4
  20475. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_LBN 32
  20476. #define MC_CMD_GET_LICENSED_V3_FEATURE_STATES_OUT_STATES_HI_WIDTH 32
  20477. /***********************************/
  20478. /* MC_CMD_LICENSED_APP_OP
  20479. * Perform an action for an individual licensed application - not used for V3
  20480. * licensing.
  20481. */
  20482. #define MC_CMD_LICENSED_APP_OP 0xf6
  20483. #undef MC_CMD_0xf6_PRIVILEGE_CTG
  20484. #define MC_CMD_0xf6_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20485. /* MC_CMD_LICENSED_APP_OP_IN msgrequest */
  20486. #define MC_CMD_LICENSED_APP_OP_IN_LENMIN 8
  20487. #define MC_CMD_LICENSED_APP_OP_IN_LENMAX 252
  20488. #define MC_CMD_LICENSED_APP_OP_IN_LENMAX_MCDI2 1020
  20489. #define MC_CMD_LICENSED_APP_OP_IN_LEN(num) (8+4*(num))
  20490. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_NUM(len) (((len)-8)/4)
  20491. /* application ID */
  20492. #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_OFST 0
  20493. #define MC_CMD_LICENSED_APP_OP_IN_APP_ID_LEN 4
  20494. /* the type of operation requested */
  20495. #define MC_CMD_LICENSED_APP_OP_IN_OP_OFST 4
  20496. #define MC_CMD_LICENSED_APP_OP_IN_OP_LEN 4
  20497. /* enum: validate application */
  20498. #define MC_CMD_LICENSED_APP_OP_IN_OP_VALIDATE 0x0
  20499. /* enum: mask application */
  20500. #define MC_CMD_LICENSED_APP_OP_IN_OP_MASK 0x1
  20501. /* arguments specific to this particular operation */
  20502. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_OFST 8
  20503. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_LEN 4
  20504. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MINNUM 0
  20505. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM 61
  20506. #define MC_CMD_LICENSED_APP_OP_IN_ARGS_MAXNUM_MCDI2 253
  20507. /* MC_CMD_LICENSED_APP_OP_OUT msgresponse */
  20508. #define MC_CMD_LICENSED_APP_OP_OUT_LENMIN 0
  20509. #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX 252
  20510. #define MC_CMD_LICENSED_APP_OP_OUT_LENMAX_MCDI2 1020
  20511. #define MC_CMD_LICENSED_APP_OP_OUT_LEN(num) (0+4*(num))
  20512. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_NUM(len) (((len)-0)/4)
  20513. /* result specific to this particular operation */
  20514. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_OFST 0
  20515. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_LEN 4
  20516. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MINNUM 0
  20517. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM 63
  20518. #define MC_CMD_LICENSED_APP_OP_OUT_RESULT_MAXNUM_MCDI2 255
  20519. /* MC_CMD_LICENSED_APP_OP_VALIDATE_IN msgrequest */
  20520. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_LEN 72
  20521. /* application ID */
  20522. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_OFST 0
  20523. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_APP_ID_LEN 4
  20524. /* the type of operation requested */
  20525. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_OFST 4
  20526. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_OP_LEN 4
  20527. /* validation challenge */
  20528. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_OFST 8
  20529. #define MC_CMD_LICENSED_APP_OP_VALIDATE_IN_CHALLENGE_LEN 64
  20530. /* MC_CMD_LICENSED_APP_OP_VALIDATE_OUT msgresponse */
  20531. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_LEN 68
  20532. /* feature expiry (time_t) */
  20533. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_OFST 0
  20534. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_EXPIRY_LEN 4
  20535. /* validation response */
  20536. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_OFST 4
  20537. #define MC_CMD_LICENSED_APP_OP_VALIDATE_OUT_RESPONSE_LEN 64
  20538. /* MC_CMD_LICENSED_APP_OP_MASK_IN msgrequest */
  20539. #define MC_CMD_LICENSED_APP_OP_MASK_IN_LEN 12
  20540. /* application ID */
  20541. #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_OFST 0
  20542. #define MC_CMD_LICENSED_APP_OP_MASK_IN_APP_ID_LEN 4
  20543. /* the type of operation requested */
  20544. #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_OFST 4
  20545. #define MC_CMD_LICENSED_APP_OP_MASK_IN_OP_LEN 4
  20546. /* flag */
  20547. #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_OFST 8
  20548. #define MC_CMD_LICENSED_APP_OP_MASK_IN_FLAG_LEN 4
  20549. /* MC_CMD_LICENSED_APP_OP_MASK_OUT msgresponse */
  20550. #define MC_CMD_LICENSED_APP_OP_MASK_OUT_LEN 0
  20551. /***********************************/
  20552. /* MC_CMD_LICENSED_V3_VALIDATE_APP
  20553. * Perform validation for an individual licensed application - V3 licensing
  20554. * (Medford)
  20555. */
  20556. #define MC_CMD_LICENSED_V3_VALIDATE_APP 0xd4
  20557. #undef MC_CMD_0xd4_PRIVILEGE_CTG
  20558. #define MC_CMD_0xd4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20559. /* MC_CMD_LICENSED_V3_VALIDATE_APP_IN msgrequest */
  20560. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_LEN 56
  20561. /* challenge for validation (384 bits) */
  20562. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_OFST 0
  20563. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_CHALLENGE_LEN 48
  20564. /* application ID expressed as a single bit mask */
  20565. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_OFST 48
  20566. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LEN 8
  20567. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_OFST 48
  20568. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_LEN 4
  20569. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_LBN 384
  20570. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_LO_WIDTH 32
  20571. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_OFST 52
  20572. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_LEN 4
  20573. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_LBN 416
  20574. #define MC_CMD_LICENSED_V3_VALIDATE_APP_IN_APP_ID_HI_WIDTH 32
  20575. /* MC_CMD_LICENSED_V3_VALIDATE_APP_OUT msgresponse */
  20576. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_LEN 116
  20577. /* validation response to challenge in the form of ECDSA signature consisting
  20578. * of two 384-bit integers, r and s, in big-endian order. The signature signs a
  20579. * SHA-384 digest of a message constructed from the concatenation of the input
  20580. * message and the remaining fields of this output message, e.g. challenge[48
  20581. * bytes] ... expiry_time[4 bytes] ...
  20582. */
  20583. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_OFST 0
  20584. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_RESPONSE_LEN 96
  20585. /* application expiry time */
  20586. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_OFST 96
  20587. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_TIME_LEN 4
  20588. /* application expiry units */
  20589. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_OFST 100
  20590. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNITS_LEN 4
  20591. /* enum: expiry units are accounting units */
  20592. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_ACC 0x0
  20593. /* enum: expiry units are calendar days */
  20594. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_EXPIRY_UNIT_DAYS 0x1
  20595. /* base MAC address of the NIC stored in NVRAM (note that this is a constant
  20596. * value for a given NIC regardless which function is calling, effectively this
  20597. * is PF0 base MAC address)
  20598. */
  20599. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_OFST 104
  20600. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_BASE_MACADDR_LEN 6
  20601. /* MAC address of v-adaptor associated with the client. If no such v-adapator
  20602. * exists, then the field is filled with 0xFF.
  20603. */
  20604. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_OFST 110
  20605. #define MC_CMD_LICENSED_V3_VALIDATE_APP_OUT_VADAPTOR_MACADDR_LEN 6
  20606. /***********************************/
  20607. /* MC_CMD_LICENSED_V3_MASK_FEATURES
  20608. * Mask features - V3 licensing (Medford)
  20609. */
  20610. #define MC_CMD_LICENSED_V3_MASK_FEATURES 0xd5
  20611. #undef MC_CMD_0xd5_PRIVILEGE_CTG
  20612. #define MC_CMD_0xd5_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  20613. /* MC_CMD_LICENSED_V3_MASK_FEATURES_IN msgrequest */
  20614. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_LEN 12
  20615. /* mask to be applied to features to be changed */
  20616. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_OFST 0
  20617. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LEN 8
  20618. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_OFST 0
  20619. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_LEN 4
  20620. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_LBN 0
  20621. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_LO_WIDTH 32
  20622. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_OFST 4
  20623. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_LEN 4
  20624. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_LBN 32
  20625. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_MASK_HI_WIDTH 32
  20626. /* whether to turn on or turn off the masked features */
  20627. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_OFST 8
  20628. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_FLAG_LEN 4
  20629. /* enum: turn the features off */
  20630. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_OFF 0x0
  20631. /* enum: turn the features back on */
  20632. #define MC_CMD_LICENSED_V3_MASK_FEATURES_IN_ON 0x1
  20633. /* MC_CMD_LICENSED_V3_MASK_FEATURES_OUT msgresponse */
  20634. #define MC_CMD_LICENSED_V3_MASK_FEATURES_OUT_LEN 0
  20635. /***********************************/
  20636. /* MC_CMD_LICENSING_V3_TEMPORARY
  20637. * Perform operations to support installation of a single temporary license in
  20638. * the adapter, in addition to those found in the licensing partition. See
  20639. * SF-116124-SW for an overview of how this could be used. The license is
  20640. * stored in MC persistent data and so will survive a MC reboot, but will be
  20641. * erased when the adapter is power cycled
  20642. */
  20643. #define MC_CMD_LICENSING_V3_TEMPORARY 0xd6
  20644. #undef MC_CMD_0xd6_PRIVILEGE_CTG
  20645. #define MC_CMD_0xd6_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  20646. /* MC_CMD_LICENSING_V3_TEMPORARY_IN msgrequest */
  20647. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_LEN 4
  20648. /* operation code */
  20649. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_OFST 0
  20650. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_OP_LEN 4
  20651. /* enum: install a new license, overwriting any existing temporary license.
  20652. * This is an asynchronous operation owing to the time taken to validate an
  20653. * ECDSA license
  20654. */
  20655. #define MC_CMD_LICENSING_V3_TEMPORARY_SET 0x0
  20656. /* enum: clear the license immediately rather than waiting for the next power
  20657. * cycle
  20658. */
  20659. #define MC_CMD_LICENSING_V3_TEMPORARY_CLEAR 0x1
  20660. /* enum: get the status of the asynchronous MC_CMD_LICENSING_V3_TEMPORARY_SET
  20661. * operation
  20662. */
  20663. #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS 0x2
  20664. /* MC_CMD_LICENSING_V3_TEMPORARY_IN_SET msgrequest */
  20665. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LEN 164
  20666. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_OFST 0
  20667. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_OP_LEN 4
  20668. /* ECDSA license and signature */
  20669. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_OFST 4
  20670. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_SET_LICENSE_LEN 160
  20671. /* MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR msgrequest */
  20672. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_LEN 4
  20673. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_OFST 0
  20674. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_CLEAR_OP_LEN 4
  20675. /* MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS msgrequest */
  20676. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_LEN 4
  20677. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_OFST 0
  20678. #define MC_CMD_LICENSING_V3_TEMPORARY_IN_STATUS_OP_LEN 4
  20679. /* MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS msgresponse */
  20680. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LEN 12
  20681. /* status code */
  20682. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_OFST 0
  20683. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_STATUS_LEN 4
  20684. /* enum: finished validating and installing license */
  20685. #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_OK 0x0
  20686. /* enum: license validation and installation in progress */
  20687. #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_IN_PROGRESS 0x1
  20688. /* enum: licensing error. More specific error messages are not provided to
  20689. * avoid exposing details of the licensing system to the client
  20690. */
  20691. #define MC_CMD_LICENSING_V3_TEMPORARY_STATUS_ERROR 0x2
  20692. /* bitmask of licensed features */
  20693. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_OFST 4
  20694. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LEN 8
  20695. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_OFST 4
  20696. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_LEN 4
  20697. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_LBN 32
  20698. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_LO_WIDTH 32
  20699. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_OFST 8
  20700. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_LEN 4
  20701. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_LBN 64
  20702. #define MC_CMD_LICENSING_V3_TEMPORARY_OUT_STATUS_LICENSED_FEATURES_HI_WIDTH 32
  20703. /***********************************/
  20704. /* MC_CMD_SET_PORT_SNIFF_CONFIG
  20705. * Configure RX port sniffing for the physical port associated with the calling
  20706. * function. Only a privileged function may change the port sniffing
  20707. * configuration. A copy of all traffic delivered to the host (non-promiscuous
  20708. * mode) or all traffic arriving at the port (promiscuous mode) may be
  20709. * delivered to a specific queue, or a set of queues with RSS.
  20710. */
  20711. #define MC_CMD_SET_PORT_SNIFF_CONFIG 0xf7
  20712. #undef MC_CMD_0xf7_PRIVILEGE_CTG
  20713. #define MC_CMD_0xf7_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  20714. /* MC_CMD_SET_PORT_SNIFF_CONFIG_IN msgrequest */
  20715. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_LEN 16
  20716. /* configuration flags */
  20717. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
  20718. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4
  20719. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_OFST 0
  20720. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
  20721. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
  20722. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_OFST 0
  20723. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_LBN 1
  20724. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_PROMISCUOUS_WIDTH 1
  20725. /* receive queue handle (for RSS mode, this is the base queue) */
  20726. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
  20727. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4
  20728. /* receive mode */
  20729. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
  20730. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4
  20731. /* enum: receive to just the specified queue */
  20732. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
  20733. /* enum: receive to multiple queues using RSS context */
  20734. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
  20735. /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
  20736. * that these handles should be considered opaque to the host, although a value
  20737. * of 0xFFFFFFFF is guaranteed never to be a valid handle.
  20738. */
  20739. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
  20740. #define MC_CMD_SET_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4
  20741. /* MC_CMD_SET_PORT_SNIFF_CONFIG_OUT msgresponse */
  20742. #define MC_CMD_SET_PORT_SNIFF_CONFIG_OUT_LEN 0
  20743. /***********************************/
  20744. /* MC_CMD_GET_PORT_SNIFF_CONFIG
  20745. * Obtain the current RX port sniffing configuration for the physical port
  20746. * associated with the calling function. Only a privileged function may read
  20747. * the configuration.
  20748. */
  20749. #define MC_CMD_GET_PORT_SNIFF_CONFIG 0xf8
  20750. #undef MC_CMD_0xf8_PRIVILEGE_CTG
  20751. #define MC_CMD_0xf8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20752. /* MC_CMD_GET_PORT_SNIFF_CONFIG_IN msgrequest */
  20753. #define MC_CMD_GET_PORT_SNIFF_CONFIG_IN_LEN 0
  20754. /* MC_CMD_GET_PORT_SNIFF_CONFIG_OUT msgresponse */
  20755. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_LEN 16
  20756. /* configuration flags */
  20757. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
  20758. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4
  20759. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_OFST 0
  20760. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
  20761. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
  20762. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_OFST 0
  20763. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_LBN 1
  20764. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_PROMISCUOUS_WIDTH 1
  20765. /* receiving queue handle (for RSS mode, this is the base queue) */
  20766. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
  20767. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4
  20768. /* receive mode */
  20769. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
  20770. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4
  20771. /* enum: receiving to just the specified queue */
  20772. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
  20773. /* enum: receiving to multiple queues using RSS context */
  20774. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
  20775. /* RSS context (for RX_MODE_RSS) */
  20776. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
  20777. #define MC_CMD_GET_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4
  20778. /***********************************/
  20779. /* MC_CMD_SET_PARSER_DISP_CONFIG
  20780. * Change configuration related to the parser-dispatcher subsystem.
  20781. */
  20782. #define MC_CMD_SET_PARSER_DISP_CONFIG 0xf9
  20783. #undef MC_CMD_0xf9_PRIVILEGE_CTG
  20784. #define MC_CMD_0xf9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20785. /* MC_CMD_SET_PARSER_DISP_CONFIG_IN msgrequest */
  20786. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMIN 12
  20787. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX 252
  20788. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LENMAX_MCDI2 1020
  20789. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_LEN(num) (8+4*(num))
  20790. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_NUM(len) (((len)-8)/4)
  20791. /* the type of configuration setting to change */
  20792. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0
  20793. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4
  20794. /* enum: Per-TXQ enable for multicast UDP destination lookup for possible
  20795. * internal loopback. (ENTITY is a queue handle, VALUE is a single boolean.)
  20796. */
  20797. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_TXQ_MCAST_UDP_DST_LOOKUP_EN 0x0
  20798. /* enum: Per-v-adaptor enable for suppression of self-transmissions on the
  20799. * internal loopback path. (ENTITY is an EVB_PORT_ID, VALUE is a single
  20800. * boolean.)
  20801. */
  20802. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VADAPTOR_SUPPRESS_SELF_TX 0x1
  20803. /* handle for the entity to update: queue handle, EVB port ID, etc. depending
  20804. * on the type of configuration setting being changed
  20805. */
  20806. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4
  20807. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4
  20808. /* new value: the details depend on the type of configuration setting being
  20809. * changed
  20810. */
  20811. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_OFST 8
  20812. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_LEN 4
  20813. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MINNUM 1
  20814. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM 61
  20815. #define MC_CMD_SET_PARSER_DISP_CONFIG_IN_VALUE_MAXNUM_MCDI2 253
  20816. /* MC_CMD_SET_PARSER_DISP_CONFIG_OUT msgresponse */
  20817. #define MC_CMD_SET_PARSER_DISP_CONFIG_OUT_LEN 0
  20818. /***********************************/
  20819. /* MC_CMD_GET_PARSER_DISP_CONFIG
  20820. * Read configuration related to the parser-dispatcher subsystem.
  20821. */
  20822. #define MC_CMD_GET_PARSER_DISP_CONFIG 0xfa
  20823. #undef MC_CMD_0xfa_PRIVILEGE_CTG
  20824. #define MC_CMD_0xfa_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20825. /* MC_CMD_GET_PARSER_DISP_CONFIG_IN msgrequest */
  20826. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_LEN 8
  20827. /* the type of configuration setting to read */
  20828. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_OFST 0
  20829. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_TYPE_LEN 4
  20830. /* Enum values, see field(s): */
  20831. /* MC_CMD_SET_PARSER_DISP_CONFIG/MC_CMD_SET_PARSER_DISP_CONFIG_IN/TYPE */
  20832. /* handle for the entity to query: queue handle, EVB port ID, etc. depending on
  20833. * the type of configuration setting being read
  20834. */
  20835. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_OFST 4
  20836. #define MC_CMD_GET_PARSER_DISP_CONFIG_IN_ENTITY_LEN 4
  20837. /* MC_CMD_GET_PARSER_DISP_CONFIG_OUT msgresponse */
  20838. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMIN 4
  20839. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX 252
  20840. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LENMAX_MCDI2 1020
  20841. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_LEN(num) (0+4*(num))
  20842. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_NUM(len) (((len)-0)/4)
  20843. /* current value: the details depend on the type of configuration setting being
  20844. * read
  20845. */
  20846. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_OFST 0
  20847. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_LEN 4
  20848. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MINNUM 1
  20849. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM 63
  20850. #define MC_CMD_GET_PARSER_DISP_CONFIG_OUT_VALUE_MAXNUM_MCDI2 255
  20851. /***********************************/
  20852. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG
  20853. * Configure TX port sniffing for the physical port associated with the calling
  20854. * function. Only a privileged function may change the port sniffing
  20855. * configuration. A copy of all traffic transmitted through the port may be
  20856. * delivered to a specific queue, or a set of queues with RSS. Note that these
  20857. * packets are delivered with transmit timestamps in the packet prefix, not
  20858. * receive timestamps, so it is likely that the queue(s) will need to be
  20859. * dedicated as TX sniff receivers.
  20860. */
  20861. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG 0xfb
  20862. #undef MC_CMD_0xfb_PRIVILEGE_CTG
  20863. #define MC_CMD_0xfb_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  20864. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN msgrequest */
  20865. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_LEN 16
  20866. /* configuration flags */
  20867. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_OFST 0
  20868. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_FLAGS_LEN 4
  20869. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_OFST 0
  20870. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_LBN 0
  20871. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_ENABLE_WIDTH 1
  20872. /* receive queue handle (for RSS mode, this is the base queue) */
  20873. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_OFST 4
  20874. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_QUEUE_LEN 4
  20875. /* receive mode */
  20876. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_OFST 8
  20877. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_LEN 4
  20878. /* enum: receive to just the specified queue */
  20879. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_SIMPLE 0x0
  20880. /* enum: receive to multiple queues using RSS context */
  20881. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_MODE_RSS 0x1
  20882. /* RSS context (for RX_MODE_RSS) as returned by MC_CMD_RSS_CONTEXT_ALLOC. Note
  20883. * that these handles should be considered opaque to the host, although a value
  20884. * of 0xFFFFFFFF is guaranteed never to be a valid handle.
  20885. */
  20886. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_OFST 12
  20887. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_IN_RX_CONTEXT_LEN 4
  20888. /* MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */
  20889. #define MC_CMD_SET_TX_PORT_SNIFF_CONFIG_OUT_LEN 0
  20890. /***********************************/
  20891. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG
  20892. * Obtain the current TX port sniffing configuration for the physical port
  20893. * associated with the calling function. Only a privileged function may read
  20894. * the configuration.
  20895. */
  20896. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG 0xfc
  20897. #undef MC_CMD_0xfc_PRIVILEGE_CTG
  20898. #define MC_CMD_0xfc_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20899. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN msgrequest */
  20900. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_IN_LEN 0
  20901. /* MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT msgresponse */
  20902. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_LEN 16
  20903. /* configuration flags */
  20904. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_OFST 0
  20905. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_FLAGS_LEN 4
  20906. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_OFST 0
  20907. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_LBN 0
  20908. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_ENABLE_WIDTH 1
  20909. /* receiving queue handle (for RSS mode, this is the base queue) */
  20910. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_OFST 4
  20911. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_QUEUE_LEN 4
  20912. /* receive mode */
  20913. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_OFST 8
  20914. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_LEN 4
  20915. /* enum: receiving to just the specified queue */
  20916. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_SIMPLE 0x0
  20917. /* enum: receiving to multiple queues using RSS context */
  20918. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_MODE_RSS 0x1
  20919. /* RSS context (for RX_MODE_RSS) */
  20920. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_OFST 12
  20921. #define MC_CMD_GET_TX_PORT_SNIFF_CONFIG_OUT_RX_CONTEXT_LEN 4
  20922. /***********************************/
  20923. /* MC_CMD_RMON_STATS_RX_ERRORS
  20924. * Per queue rx error stats.
  20925. */
  20926. #define MC_CMD_RMON_STATS_RX_ERRORS 0xfe
  20927. #undef MC_CMD_0xfe_PRIVILEGE_CTG
  20928. #define MC_CMD_0xfe_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20929. /* MC_CMD_RMON_STATS_RX_ERRORS_IN msgrequest */
  20930. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_LEN 8
  20931. /* The rx queue to get stats for. */
  20932. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_OFST 0
  20933. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RX_QUEUE_LEN 4
  20934. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_OFST 4
  20935. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_FLAGS_LEN 4
  20936. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_OFST 4
  20937. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_LBN 0
  20938. #define MC_CMD_RMON_STATS_RX_ERRORS_IN_RST_WIDTH 1
  20939. /* MC_CMD_RMON_STATS_RX_ERRORS_OUT msgresponse */
  20940. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_LEN 16
  20941. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_OFST 0
  20942. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_CRC_ERRORS_LEN 4
  20943. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_OFST 4
  20944. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_TRUNC_ERRORS_LEN 4
  20945. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_OFST 8
  20946. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_NO_DESC_DROPS_LEN 4
  20947. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_OFST 12
  20948. #define MC_CMD_RMON_STATS_RX_ERRORS_OUT_RX_ABORT_LEN 4
  20949. /***********************************/
  20950. /* MC_CMD_GET_PCIE_RESOURCE_INFO
  20951. * Find out about available PCIE resources
  20952. */
  20953. #define MC_CMD_GET_PCIE_RESOURCE_INFO 0xfd
  20954. #undef MC_CMD_0xfd_PRIVILEGE_CTG
  20955. #define MC_CMD_0xfd_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20956. /* MC_CMD_GET_PCIE_RESOURCE_INFO_IN msgrequest */
  20957. #define MC_CMD_GET_PCIE_RESOURCE_INFO_IN_LEN 0
  20958. /* MC_CMD_GET_PCIE_RESOURCE_INFO_OUT msgresponse */
  20959. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_LEN 28
  20960. /* The maximum number of PFs the device can expose */
  20961. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_OFST 0
  20962. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PFS_LEN 4
  20963. /* The maximum number of VFs the device can expose in total */
  20964. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_OFST 4
  20965. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VFS_LEN 4
  20966. /* The maximum number of MSI-X vectors the device can provide in total */
  20967. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_OFST 8
  20968. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VECTORS_LEN 4
  20969. /* the number of MSI-X vectors the device will allocate by default to each PF
  20970. */
  20971. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_OFST 12
  20972. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_PF_VECTORS_LEN 4
  20973. /* the number of MSI-X vectors the device will allocate by default to each VF
  20974. */
  20975. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_OFST 16
  20976. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_DEFAULT_VF_VECTORS_LEN 4
  20977. /* the maximum number of MSI-X vectors the device can allocate to any one PF */
  20978. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_OFST 20
  20979. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_PF_VECTORS_LEN 4
  20980. /* the maximum number of MSI-X vectors the device can allocate to any one VF */
  20981. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_OFST 24
  20982. #define MC_CMD_GET_PCIE_RESOURCE_INFO_OUT_MAX_VF_VECTORS_LEN 4
  20983. /***********************************/
  20984. /* MC_CMD_GET_PORT_MODES
  20985. * Find out about available port modes
  20986. */
  20987. #define MC_CMD_GET_PORT_MODES 0xff
  20988. #undef MC_CMD_0xff_PRIVILEGE_CTG
  20989. #define MC_CMD_0xff_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  20990. /* MC_CMD_GET_PORT_MODES_IN msgrequest */
  20991. #define MC_CMD_GET_PORT_MODES_IN_LEN 0
  20992. /* MC_CMD_GET_PORT_MODES_OUT msgresponse */
  20993. #define MC_CMD_GET_PORT_MODES_OUT_LEN 12
  20994. /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*)
  20995. * that are supported for customer use in production firmware.
  20996. */
  20997. #define MC_CMD_GET_PORT_MODES_OUT_MODES_OFST 0
  20998. #define MC_CMD_GET_PORT_MODES_OUT_MODES_LEN 4
  20999. /* Default (canonical) board mode */
  21000. #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_OFST 4
  21001. #define MC_CMD_GET_PORT_MODES_OUT_DEFAULT_MODE_LEN 4
  21002. /* Current board mode */
  21003. #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_OFST 8
  21004. #define MC_CMD_GET_PORT_MODES_OUT_CURRENT_MODE_LEN 4
  21005. /* MC_CMD_GET_PORT_MODES_OUT_V2 msgresponse */
  21006. #define MC_CMD_GET_PORT_MODES_OUT_V2_LEN 16
  21007. /* Bitmask of port modes available on the board (indexed by TLV_PORT_MODE_*)
  21008. * that are supported for customer use in production firmware.
  21009. */
  21010. #define MC_CMD_GET_PORT_MODES_OUT_V2_MODES_OFST 0
  21011. #define MC_CMD_GET_PORT_MODES_OUT_V2_MODES_LEN 4
  21012. /* Default (canonical) board mode */
  21013. #define MC_CMD_GET_PORT_MODES_OUT_V2_DEFAULT_MODE_OFST 4
  21014. #define MC_CMD_GET_PORT_MODES_OUT_V2_DEFAULT_MODE_LEN 4
  21015. /* Current board mode */
  21016. #define MC_CMD_GET_PORT_MODES_OUT_V2_CURRENT_MODE_OFST 8
  21017. #define MC_CMD_GET_PORT_MODES_OUT_V2_CURRENT_MODE_LEN 4
  21018. /* Bitmask of engineering port modes available on the board (indexed by
  21019. * TLV_PORT_MODE_*). A superset of MC_CMD_GET_PORT_MODES_OUT/MODES that
  21020. * contains all modes implemented in firmware for a particular board. Modes
  21021. * listed in MODES are considered production modes and should be exposed in
  21022. * userland tools. Modes listed in ENGINEERING_MODES, but not in MODES
  21023. * should be considered hidden (not to be exposed in userland tools) and for
  21024. * engineering use only. There are no other semantic differences and any mode
  21025. * listed in either MODES or ENGINEERING_MODES can be set on the board.
  21026. */
  21027. #define MC_CMD_GET_PORT_MODES_OUT_V2_ENGINEERING_MODES_OFST 12
  21028. #define MC_CMD_GET_PORT_MODES_OUT_V2_ENGINEERING_MODES_LEN 4
  21029. /***********************************/
  21030. /* MC_CMD_OVERRIDE_PORT_MODE
  21031. * Override flash config port mode for subsequent MC reboot(s). Override data
  21032. * is stored in the presistent data section of DMEM and activated on next MC
  21033. * warm reboot. A cold reboot resets the override. It is assumed that a
  21034. * sufficient number of PFs are available and that port mapping is valid for
  21035. * the new port mode, as the override does not affect PF configuration.
  21036. */
  21037. #define MC_CMD_OVERRIDE_PORT_MODE 0x137
  21038. #undef MC_CMD_0x137_PRIVILEGE_CTG
  21039. #define MC_CMD_0x137_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21040. /* MC_CMD_OVERRIDE_PORT_MODE_IN msgrequest */
  21041. #define MC_CMD_OVERRIDE_PORT_MODE_IN_LEN 8
  21042. #define MC_CMD_OVERRIDE_PORT_MODE_IN_FLAGS_OFST 0
  21043. #define MC_CMD_OVERRIDE_PORT_MODE_IN_FLAGS_LEN 4
  21044. #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_OFST 0
  21045. #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_LBN 0
  21046. #define MC_CMD_OVERRIDE_PORT_MODE_IN_ENABLE_WIDTH 1
  21047. /* New mode (TLV_PORT_MODE_*) to set, if override enabled */
  21048. #define MC_CMD_OVERRIDE_PORT_MODE_IN_MODE_OFST 4
  21049. #define MC_CMD_OVERRIDE_PORT_MODE_IN_MODE_LEN 4
  21050. /* MC_CMD_OVERRIDE_PORT_MODE_OUT msgresponse */
  21051. #define MC_CMD_OVERRIDE_PORT_MODE_OUT_LEN 0
  21052. /***********************************/
  21053. /* MC_CMD_READ_ATB
  21054. * Sample voltages on the ATB
  21055. */
  21056. #define MC_CMD_READ_ATB 0x100
  21057. #undef MC_CMD_0x100_PRIVILEGE_CTG
  21058. #define MC_CMD_0x100_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21059. /* MC_CMD_READ_ATB_IN msgrequest */
  21060. #define MC_CMD_READ_ATB_IN_LEN 16
  21061. #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_OFST 0
  21062. #define MC_CMD_READ_ATB_IN_SIGNAL_BUS_LEN 4
  21063. #define MC_CMD_READ_ATB_IN_BUS_CCOM 0x0 /* enum */
  21064. #define MC_CMD_READ_ATB_IN_BUS_CKR 0x1 /* enum */
  21065. #define MC_CMD_READ_ATB_IN_BUS_CPCIE 0x8 /* enum */
  21066. #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_OFST 4
  21067. #define MC_CMD_READ_ATB_IN_SIGNAL_EN_BITNO_LEN 4
  21068. #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_OFST 8
  21069. #define MC_CMD_READ_ATB_IN_SIGNAL_SEL_LEN 4
  21070. #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_OFST 12
  21071. #define MC_CMD_READ_ATB_IN_SETTLING_TIME_US_LEN 4
  21072. /* MC_CMD_READ_ATB_OUT msgresponse */
  21073. #define MC_CMD_READ_ATB_OUT_LEN 4
  21074. #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_OFST 0
  21075. #define MC_CMD_READ_ATB_OUT_SAMPLE_MV_LEN 4
  21076. /***********************************/
  21077. /* MC_CMD_GET_WORKAROUNDS
  21078. * Read the list of all implemented and all currently enabled workarounds. The
  21079. * enums here must correspond with those in MC_CMD_WORKAROUND.
  21080. */
  21081. #define MC_CMD_GET_WORKAROUNDS 0x59
  21082. #undef MC_CMD_0x59_PRIVILEGE_CTG
  21083. #define MC_CMD_0x59_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21084. /* MC_CMD_GET_WORKAROUNDS_OUT msgresponse */
  21085. #define MC_CMD_GET_WORKAROUNDS_OUT_LEN 8
  21086. /* Each workaround is represented by a single bit according to the enums below.
  21087. */
  21088. #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_OFST 0
  21089. #define MC_CMD_GET_WORKAROUNDS_OUT_IMPLEMENTED_LEN 4
  21090. #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_OFST 4
  21091. #define MC_CMD_GET_WORKAROUNDS_OUT_ENABLED_LEN 4
  21092. /* enum: Bug 17230 work around. */
  21093. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG17230 0x2
  21094. /* enum: Bug 35388 work around (unsafe EVQ writes). */
  21095. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35388 0x4
  21096. /* enum: Bug35017 workaround (A64 tables must be identity map) */
  21097. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG35017 0x8
  21098. /* enum: Bug 41750 present (MC_CMD_TRIGGER_INTERRUPT won't work) */
  21099. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG41750 0x10
  21100. /* enum: Bug 42008 present (Interrupts can overtake associated events). Caution
  21101. * - before adding code that queries this workaround, remember that there's
  21102. * released Monza firmware that doesn't understand MC_CMD_WORKAROUND_BUG42008,
  21103. * and will hence (incorrectly) report that the bug doesn't exist.
  21104. */
  21105. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG42008 0x20
  21106. /* enum: Bug 26807 features present in firmware (multicast filter chaining) */
  21107. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG26807 0x40
  21108. /* enum: Bug 61265 work around (broken EVQ TMR writes). */
  21109. #define MC_CMD_GET_WORKAROUNDS_OUT_BUG61265 0x80
  21110. /***********************************/
  21111. /* MC_CMD_PRIVILEGE_MASK
  21112. * Read/set privileges of an arbitrary PCIe function
  21113. */
  21114. #define MC_CMD_PRIVILEGE_MASK 0x5a
  21115. #undef MC_CMD_0x5a_PRIVILEGE_CTG
  21116. #define MC_CMD_0x5a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21117. /* MC_CMD_PRIVILEGE_MASK_IN msgrequest */
  21118. #define MC_CMD_PRIVILEGE_MASK_IN_LEN 8
  21119. /* The target function to have its mask read or set e.g. PF 0 = 0xFFFF0000, VF
  21120. * 1,3 = 0x00030001
  21121. */
  21122. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_OFST 0
  21123. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_LEN 4
  21124. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_OFST 0
  21125. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_LBN 0
  21126. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_PF_WIDTH 16
  21127. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_OFST 0
  21128. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_LBN 16
  21129. #define MC_CMD_PRIVILEGE_MASK_IN_FUNCTION_VF_WIDTH 16
  21130. #define MC_CMD_PRIVILEGE_MASK_IN_VF_NULL 0xffff /* enum */
  21131. /* New privilege mask to be set. The mask will only be changed if the MSB is
  21132. * set to 1.
  21133. */
  21134. #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_OFST 4
  21135. #define MC_CMD_PRIVILEGE_MASK_IN_NEW_MASK_LEN 4
  21136. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN 0x1 /* enum */
  21137. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_LINK 0x2 /* enum */
  21138. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ONLOAD 0x4 /* enum */
  21139. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PTP 0x8 /* enum */
  21140. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE_FILTERS 0x10 /* enum */
  21141. /* enum: Deprecated. Equivalent to MAC_SPOOFING_TX combined with CHANGE_MAC. */
  21142. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING 0x20
  21143. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNICAST 0x40 /* enum */
  21144. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MULTICAST 0x80 /* enum */
  21145. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_BROADCAST 0x100 /* enum */
  21146. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALL_MULTICAST 0x200 /* enum */
  21147. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_PROMISCUOUS 0x400 /* enum */
  21148. /* enum: Allows to set the TX packets' source MAC address to any arbitrary MAC
  21149. * adress.
  21150. */
  21151. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAC_SPOOFING_TX 0x800
  21152. /* enum: Privilege that allows a Function to change the MAC address configured
  21153. * in its associated vAdapter/vPort.
  21154. */
  21155. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_CHANGE_MAC 0x1000
  21156. /* enum: Privilege that allows a Function to install filters that specify VLANs
  21157. * that are not in the permit list for the associated vPort. This privilege is
  21158. * primarily to support ESX where vPorts are created that restrict traffic to
  21159. * only a set of permitted VLANs. See the vPort flag FLAG_VLAN_RESTRICT.
  21160. */
  21161. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_UNRESTRICTED_VLAN 0x2000
  21162. /* enum: Privilege for insecure commands. Commands that belong to this group
  21163. * are not permitted on secure adapters regardless of the privilege mask.
  21164. */
  21165. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_INSECURE 0x4000
  21166. /* enum: Trusted Server Adapter (TSA) / ServerLock. Privilege for
  21167. * administrator-level operations that are not allowed from the local host once
  21168. * an adapter has Bound to a remote ServerLock Controller (see doxbox
  21169. * SF-117064-DG for background).
  21170. */
  21171. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ADMIN_TSA_UNBOUND 0x8000
  21172. /* enum: Control the Match-Action Engine if present. See mcdi_mae.yml. */
  21173. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_MAE 0x10000
  21174. /* enum: This Function/client may call MC_CMD_CLIENT_ALLOC to create new
  21175. * dynamic client children of itself.
  21176. */
  21177. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ALLOC_CLIENT 0x20000
  21178. /* enum: A dynamic client with this privilege may perform all the same DMA
  21179. * operations as the function client from which it is descended.
  21180. */
  21181. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_FUNC_DMA 0x40000
  21182. /* enum: A client with this privilege may perform DMA as any PCIe function on
  21183. * the device and to on-device DDR. It allows clients to use TX-DESC2CMPT-DESC
  21184. * descriptors, and to use TX-SEG-DESC and TX-MEM2MEM-DESC with an address
  21185. * space override (i.e. with the ADDR_SPC_EN bit set).
  21186. */
  21187. #define MC_CMD_PRIVILEGE_MASK_IN_GRP_ARBITRARY_DMA 0x80000
  21188. /* enum: Set this bit to indicate that a new privilege mask is to be set,
  21189. * otherwise the command will only read the existing mask.
  21190. */
  21191. #define MC_CMD_PRIVILEGE_MASK_IN_DO_CHANGE 0x80000000
  21192. /* MC_CMD_PRIVILEGE_MASK_OUT msgresponse */
  21193. #define MC_CMD_PRIVILEGE_MASK_OUT_LEN 4
  21194. /* For an admin function, always all the privileges are reported. */
  21195. #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_OFST 0
  21196. #define MC_CMD_PRIVILEGE_MASK_OUT_OLD_MASK_LEN 4
  21197. /***********************************/
  21198. /* MC_CMD_LINK_STATE_MODE
  21199. * Read/set link state mode of a VF
  21200. */
  21201. #define MC_CMD_LINK_STATE_MODE 0x5c
  21202. #undef MC_CMD_0x5c_PRIVILEGE_CTG
  21203. #define MC_CMD_0x5c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21204. /* MC_CMD_LINK_STATE_MODE_IN msgrequest */
  21205. #define MC_CMD_LINK_STATE_MODE_IN_LEN 8
  21206. /* The target function to have its link state mode read or set, must be a VF
  21207. * e.g. VF 1,3 = 0x00030001
  21208. */
  21209. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_OFST 0
  21210. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_LEN 4
  21211. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_OFST 0
  21212. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_LBN 0
  21213. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_PF_WIDTH 16
  21214. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_OFST 0
  21215. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_LBN 16
  21216. #define MC_CMD_LINK_STATE_MODE_IN_FUNCTION_VF_WIDTH 16
  21217. /* New link state mode to be set */
  21218. #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_OFST 4
  21219. #define MC_CMD_LINK_STATE_MODE_IN_NEW_MODE_LEN 4
  21220. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_AUTO 0x0 /* enum */
  21221. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_UP 0x1 /* enum */
  21222. #define MC_CMD_LINK_STATE_MODE_IN_LINK_STATE_DOWN 0x2 /* enum */
  21223. /* enum: Use this value to just read the existing setting without modifying it.
  21224. */
  21225. #define MC_CMD_LINK_STATE_MODE_IN_DO_NOT_CHANGE 0xffffffff
  21226. /* MC_CMD_LINK_STATE_MODE_OUT msgresponse */
  21227. #define MC_CMD_LINK_STATE_MODE_OUT_LEN 4
  21228. #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_OFST 0
  21229. #define MC_CMD_LINK_STATE_MODE_OUT_OLD_MODE_LEN 4
  21230. /***********************************/
  21231. /* MC_CMD_GET_SNAPSHOT_LENGTH
  21232. * Obtain the current range of allowable values for the SNAPSHOT_LENGTH
  21233. * parameter to MC_CMD_INIT_RXQ.
  21234. */
  21235. #define MC_CMD_GET_SNAPSHOT_LENGTH 0x101
  21236. #undef MC_CMD_0x101_PRIVILEGE_CTG
  21237. #define MC_CMD_0x101_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21238. /* MC_CMD_GET_SNAPSHOT_LENGTH_IN msgrequest */
  21239. #define MC_CMD_GET_SNAPSHOT_LENGTH_IN_LEN 0
  21240. /* MC_CMD_GET_SNAPSHOT_LENGTH_OUT msgresponse */
  21241. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_LEN 8
  21242. /* Minimum acceptable snapshot length. */
  21243. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_OFST 0
  21244. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MIN_LEN 4
  21245. /* Maximum acceptable snapshot length. */
  21246. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_OFST 4
  21247. #define MC_CMD_GET_SNAPSHOT_LENGTH_OUT_RX_SNAPLEN_MAX_LEN 4
  21248. /***********************************/
  21249. /* MC_CMD_FUSE_DIAGS
  21250. * Additional fuse diagnostics
  21251. */
  21252. #define MC_CMD_FUSE_DIAGS 0x102
  21253. #undef MC_CMD_0x102_PRIVILEGE_CTG
  21254. #define MC_CMD_0x102_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21255. /* MC_CMD_FUSE_DIAGS_IN msgrequest */
  21256. #define MC_CMD_FUSE_DIAGS_IN_LEN 0
  21257. /* MC_CMD_FUSE_DIAGS_OUT msgresponse */
  21258. #define MC_CMD_FUSE_DIAGS_OUT_LEN 48
  21259. /* Total number of mismatched bits between pairs in area 0 */
  21260. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_OFST 0
  21261. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_MISMATCH_BITS_LEN 4
  21262. /* Total number of unexpectedly clear (set in B but not A) bits in area 0 */
  21263. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_OFST 4
  21264. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_A_BAD_BITS_LEN 4
  21265. /* Total number of unexpectedly clear (set in A but not B) bits in area 0 */
  21266. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_OFST 8
  21267. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_PAIR_B_BAD_BITS_LEN 4
  21268. /* Checksum of data after logical OR of pairs in area 0 */
  21269. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_OFST 12
  21270. #define MC_CMD_FUSE_DIAGS_OUT_AREA0_CHECKSUM_LEN 4
  21271. /* Total number of mismatched bits between pairs in area 1 */
  21272. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_OFST 16
  21273. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_MISMATCH_BITS_LEN 4
  21274. /* Total number of unexpectedly clear (set in B but not A) bits in area 1 */
  21275. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_OFST 20
  21276. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_A_BAD_BITS_LEN 4
  21277. /* Total number of unexpectedly clear (set in A but not B) bits in area 1 */
  21278. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_OFST 24
  21279. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_PAIR_B_BAD_BITS_LEN 4
  21280. /* Checksum of data after logical OR of pairs in area 1 */
  21281. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_OFST 28
  21282. #define MC_CMD_FUSE_DIAGS_OUT_AREA1_CHECKSUM_LEN 4
  21283. /* Total number of mismatched bits between pairs in area 2 */
  21284. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_OFST 32
  21285. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_MISMATCH_BITS_LEN 4
  21286. /* Total number of unexpectedly clear (set in B but not A) bits in area 2 */
  21287. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_OFST 36
  21288. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_A_BAD_BITS_LEN 4
  21289. /* Total number of unexpectedly clear (set in A but not B) bits in area 2 */
  21290. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_OFST 40
  21291. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_PAIR_B_BAD_BITS_LEN 4
  21292. /* Checksum of data after logical OR of pairs in area 2 */
  21293. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_OFST 44
  21294. #define MC_CMD_FUSE_DIAGS_OUT_AREA2_CHECKSUM_LEN 4
  21295. /***********************************/
  21296. /* MC_CMD_PRIVILEGE_MODIFY
  21297. * Modify the privileges of a set of PCIe functions. Note that this operation
  21298. * only effects non-admin functions unless the admin privilege itself is
  21299. * included in one of the masks provided.
  21300. */
  21301. #define MC_CMD_PRIVILEGE_MODIFY 0x60
  21302. #undef MC_CMD_0x60_PRIVILEGE_CTG
  21303. #define MC_CMD_0x60_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21304. /* MC_CMD_PRIVILEGE_MODIFY_IN msgrequest */
  21305. #define MC_CMD_PRIVILEGE_MODIFY_IN_LEN 16
  21306. /* The groups of functions to have their privilege masks modified. */
  21307. #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_OFST 0
  21308. #define MC_CMD_PRIVILEGE_MODIFY_IN_FN_GROUP_LEN 4
  21309. #define MC_CMD_PRIVILEGE_MODIFY_IN_NONE 0x0 /* enum */
  21310. #define MC_CMD_PRIVILEGE_MODIFY_IN_ALL 0x1 /* enum */
  21311. #define MC_CMD_PRIVILEGE_MODIFY_IN_PFS_ONLY 0x2 /* enum */
  21312. #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_ONLY 0x3 /* enum */
  21313. #define MC_CMD_PRIVILEGE_MODIFY_IN_VFS_OF_PF 0x4 /* enum */
  21314. #define MC_CMD_PRIVILEGE_MODIFY_IN_ONE 0x5 /* enum */
  21315. /* For VFS_OF_PF specify the PF, for ONE specify the target function */
  21316. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_OFST 4
  21317. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_LEN 4
  21318. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_OFST 4
  21319. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_LBN 0
  21320. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_PF_WIDTH 16
  21321. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_OFST 4
  21322. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_LBN 16
  21323. #define MC_CMD_PRIVILEGE_MODIFY_IN_FUNCTION_VF_WIDTH 16
  21324. /* Privileges to be added to the target functions. For privilege definitions
  21325. * refer to the command MC_CMD_PRIVILEGE_MASK
  21326. */
  21327. #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_OFST 8
  21328. #define MC_CMD_PRIVILEGE_MODIFY_IN_ADD_MASK_LEN 4
  21329. /* Privileges to be removed from the target functions. For privilege
  21330. * definitions refer to the command MC_CMD_PRIVILEGE_MASK
  21331. */
  21332. #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_OFST 12
  21333. #define MC_CMD_PRIVILEGE_MODIFY_IN_REMOVE_MASK_LEN 4
  21334. /* MC_CMD_PRIVILEGE_MODIFY_OUT msgresponse */
  21335. #define MC_CMD_PRIVILEGE_MODIFY_OUT_LEN 0
  21336. /***********************************/
  21337. /* MC_CMD_XPM_READ_BYTES
  21338. * Read XPM memory
  21339. */
  21340. #define MC_CMD_XPM_READ_BYTES 0x103
  21341. #undef MC_CMD_0x103_PRIVILEGE_CTG
  21342. #define MC_CMD_0x103_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21343. /* MC_CMD_XPM_READ_BYTES_IN msgrequest */
  21344. #define MC_CMD_XPM_READ_BYTES_IN_LEN 8
  21345. /* Start address (byte) */
  21346. #define MC_CMD_XPM_READ_BYTES_IN_ADDR_OFST 0
  21347. #define MC_CMD_XPM_READ_BYTES_IN_ADDR_LEN 4
  21348. /* Count (bytes) */
  21349. #define MC_CMD_XPM_READ_BYTES_IN_COUNT_OFST 4
  21350. #define MC_CMD_XPM_READ_BYTES_IN_COUNT_LEN 4
  21351. /* MC_CMD_XPM_READ_BYTES_OUT msgresponse */
  21352. #define MC_CMD_XPM_READ_BYTES_OUT_LENMIN 0
  21353. #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX 252
  21354. #define MC_CMD_XPM_READ_BYTES_OUT_LENMAX_MCDI2 1020
  21355. #define MC_CMD_XPM_READ_BYTES_OUT_LEN(num) (0+1*(num))
  21356. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_NUM(len) (((len)-0)/1)
  21357. /* Data */
  21358. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_OFST 0
  21359. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_LEN 1
  21360. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MINNUM 0
  21361. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM 252
  21362. #define MC_CMD_XPM_READ_BYTES_OUT_DATA_MAXNUM_MCDI2 1020
  21363. /***********************************/
  21364. /* MC_CMD_XPM_WRITE_BYTES
  21365. * Write XPM memory
  21366. */
  21367. #define MC_CMD_XPM_WRITE_BYTES 0x104
  21368. #undef MC_CMD_0x104_PRIVILEGE_CTG
  21369. #define MC_CMD_0x104_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21370. /* MC_CMD_XPM_WRITE_BYTES_IN msgrequest */
  21371. #define MC_CMD_XPM_WRITE_BYTES_IN_LENMIN 8
  21372. #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX 252
  21373. #define MC_CMD_XPM_WRITE_BYTES_IN_LENMAX_MCDI2 1020
  21374. #define MC_CMD_XPM_WRITE_BYTES_IN_LEN(num) (8+1*(num))
  21375. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_NUM(len) (((len)-8)/1)
  21376. /* Start address (byte) */
  21377. #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_OFST 0
  21378. #define MC_CMD_XPM_WRITE_BYTES_IN_ADDR_LEN 4
  21379. /* Count (bytes) */
  21380. #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_OFST 4
  21381. #define MC_CMD_XPM_WRITE_BYTES_IN_COUNT_LEN 4
  21382. /* Data */
  21383. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_OFST 8
  21384. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_LEN 1
  21385. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MINNUM 0
  21386. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM 244
  21387. #define MC_CMD_XPM_WRITE_BYTES_IN_DATA_MAXNUM_MCDI2 1012
  21388. /* MC_CMD_XPM_WRITE_BYTES_OUT msgresponse */
  21389. #define MC_CMD_XPM_WRITE_BYTES_OUT_LEN 0
  21390. /***********************************/
  21391. /* MC_CMD_XPM_READ_SECTOR
  21392. * Read XPM sector
  21393. */
  21394. #define MC_CMD_XPM_READ_SECTOR 0x105
  21395. #undef MC_CMD_0x105_PRIVILEGE_CTG
  21396. #define MC_CMD_0x105_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21397. /* MC_CMD_XPM_READ_SECTOR_IN msgrequest */
  21398. #define MC_CMD_XPM_READ_SECTOR_IN_LEN 8
  21399. /* Sector index */
  21400. #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_OFST 0
  21401. #define MC_CMD_XPM_READ_SECTOR_IN_INDEX_LEN 4
  21402. /* Sector size */
  21403. #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_OFST 4
  21404. #define MC_CMD_XPM_READ_SECTOR_IN_SIZE_LEN 4
  21405. /* MC_CMD_XPM_READ_SECTOR_OUT msgresponse */
  21406. #define MC_CMD_XPM_READ_SECTOR_OUT_LENMIN 4
  21407. #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX 36
  21408. #define MC_CMD_XPM_READ_SECTOR_OUT_LENMAX_MCDI2 36
  21409. #define MC_CMD_XPM_READ_SECTOR_OUT_LEN(num) (4+1*(num))
  21410. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_NUM(len) (((len)-4)/1)
  21411. /* Sector type */
  21412. #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_OFST 0
  21413. #define MC_CMD_XPM_READ_SECTOR_OUT_TYPE_LEN 4
  21414. #define MC_CMD_XPM_READ_SECTOR_OUT_BLANK 0x0 /* enum */
  21415. #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_128 0x1 /* enum */
  21416. #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_KEY_256 0x2 /* enum */
  21417. #define MC_CMD_XPM_READ_SECTOR_OUT_CRYPTO_DATA 0x3 /* enum */
  21418. #define MC_CMD_XPM_READ_SECTOR_OUT_INVALID 0xff /* enum */
  21419. /* Sector data */
  21420. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_OFST 4
  21421. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_LEN 1
  21422. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MINNUM 0
  21423. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM 32
  21424. #define MC_CMD_XPM_READ_SECTOR_OUT_DATA_MAXNUM_MCDI2 32
  21425. /***********************************/
  21426. /* MC_CMD_XPM_WRITE_SECTOR
  21427. * Write XPM sector
  21428. */
  21429. #define MC_CMD_XPM_WRITE_SECTOR 0x106
  21430. #undef MC_CMD_0x106_PRIVILEGE_CTG
  21431. #define MC_CMD_0x106_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21432. /* MC_CMD_XPM_WRITE_SECTOR_IN msgrequest */
  21433. #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMIN 12
  21434. #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX 44
  21435. #define MC_CMD_XPM_WRITE_SECTOR_IN_LENMAX_MCDI2 44
  21436. #define MC_CMD_XPM_WRITE_SECTOR_IN_LEN(num) (12+1*(num))
  21437. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_NUM(len) (((len)-12)/1)
  21438. /* If writing fails due to an uncorrectable error, try up to RETRIES following
  21439. * sectors (or until no more space available). If 0, only one write attempt is
  21440. * made. Note that uncorrectable errors are unlikely, thanks to XPM self-repair
  21441. * mechanism.
  21442. */
  21443. #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_OFST 0
  21444. #define MC_CMD_XPM_WRITE_SECTOR_IN_RETRIES_LEN 1
  21445. #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_OFST 1
  21446. #define MC_CMD_XPM_WRITE_SECTOR_IN_RESERVED_LEN 3
  21447. /* Sector type */
  21448. #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_OFST 4
  21449. #define MC_CMD_XPM_WRITE_SECTOR_IN_TYPE_LEN 4
  21450. /* Enum values, see field(s): */
  21451. /* MC_CMD_XPM_READ_SECTOR/MC_CMD_XPM_READ_SECTOR_OUT/TYPE */
  21452. /* Sector size */
  21453. #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_OFST 8
  21454. #define MC_CMD_XPM_WRITE_SECTOR_IN_SIZE_LEN 4
  21455. /* Sector data */
  21456. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_OFST 12
  21457. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_LEN 1
  21458. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MINNUM 0
  21459. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM 32
  21460. #define MC_CMD_XPM_WRITE_SECTOR_IN_DATA_MAXNUM_MCDI2 32
  21461. /* MC_CMD_XPM_WRITE_SECTOR_OUT msgresponse */
  21462. #define MC_CMD_XPM_WRITE_SECTOR_OUT_LEN 4
  21463. /* New sector index */
  21464. #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_OFST 0
  21465. #define MC_CMD_XPM_WRITE_SECTOR_OUT_INDEX_LEN 4
  21466. /***********************************/
  21467. /* MC_CMD_XPM_INVALIDATE_SECTOR
  21468. * Invalidate XPM sector
  21469. */
  21470. #define MC_CMD_XPM_INVALIDATE_SECTOR 0x107
  21471. #undef MC_CMD_0x107_PRIVILEGE_CTG
  21472. #define MC_CMD_0x107_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21473. /* MC_CMD_XPM_INVALIDATE_SECTOR_IN msgrequest */
  21474. #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_LEN 4
  21475. /* Sector index */
  21476. #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_OFST 0
  21477. #define MC_CMD_XPM_INVALIDATE_SECTOR_IN_INDEX_LEN 4
  21478. /* MC_CMD_XPM_INVALIDATE_SECTOR_OUT msgresponse */
  21479. #define MC_CMD_XPM_INVALIDATE_SECTOR_OUT_LEN 0
  21480. /***********************************/
  21481. /* MC_CMD_XPM_BLANK_CHECK
  21482. * Blank-check XPM memory and report bad locations
  21483. */
  21484. #define MC_CMD_XPM_BLANK_CHECK 0x108
  21485. #undef MC_CMD_0x108_PRIVILEGE_CTG
  21486. #define MC_CMD_0x108_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21487. /* MC_CMD_XPM_BLANK_CHECK_IN msgrequest */
  21488. #define MC_CMD_XPM_BLANK_CHECK_IN_LEN 8
  21489. /* Start address (byte) */
  21490. #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_OFST 0
  21491. #define MC_CMD_XPM_BLANK_CHECK_IN_ADDR_LEN 4
  21492. /* Count (bytes) */
  21493. #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_OFST 4
  21494. #define MC_CMD_XPM_BLANK_CHECK_IN_COUNT_LEN 4
  21495. /* MC_CMD_XPM_BLANK_CHECK_OUT msgresponse */
  21496. #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMIN 4
  21497. #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX 252
  21498. #define MC_CMD_XPM_BLANK_CHECK_OUT_LENMAX_MCDI2 1020
  21499. #define MC_CMD_XPM_BLANK_CHECK_OUT_LEN(num) (4+2*(num))
  21500. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_NUM(len) (((len)-4)/2)
  21501. /* Total number of bad (non-blank) locations */
  21502. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_OFST 0
  21503. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_COUNT_LEN 4
  21504. /* Addresses of bad locations (may be less than BAD_COUNT, if all cannot fit
  21505. * into MCDI response)
  21506. */
  21507. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_OFST 4
  21508. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_LEN 2
  21509. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MINNUM 0
  21510. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM 124
  21511. #define MC_CMD_XPM_BLANK_CHECK_OUT_BAD_ADDR_MAXNUM_MCDI2 508
  21512. /***********************************/
  21513. /* MC_CMD_XPM_REPAIR
  21514. * Blank-check and repair XPM memory
  21515. */
  21516. #define MC_CMD_XPM_REPAIR 0x109
  21517. #undef MC_CMD_0x109_PRIVILEGE_CTG
  21518. #define MC_CMD_0x109_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21519. /* MC_CMD_XPM_REPAIR_IN msgrequest */
  21520. #define MC_CMD_XPM_REPAIR_IN_LEN 8
  21521. /* Start address (byte) */
  21522. #define MC_CMD_XPM_REPAIR_IN_ADDR_OFST 0
  21523. #define MC_CMD_XPM_REPAIR_IN_ADDR_LEN 4
  21524. /* Count (bytes) */
  21525. #define MC_CMD_XPM_REPAIR_IN_COUNT_OFST 4
  21526. #define MC_CMD_XPM_REPAIR_IN_COUNT_LEN 4
  21527. /* MC_CMD_XPM_REPAIR_OUT msgresponse */
  21528. #define MC_CMD_XPM_REPAIR_OUT_LEN 0
  21529. /***********************************/
  21530. /* MC_CMD_XPM_DECODER_TEST
  21531. * Test XPM memory address decoders for gross manufacturing defects. Can only
  21532. * be performed on an unprogrammed part.
  21533. */
  21534. #define MC_CMD_XPM_DECODER_TEST 0x10a
  21535. #undef MC_CMD_0x10a_PRIVILEGE_CTG
  21536. #define MC_CMD_0x10a_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21537. /* MC_CMD_XPM_DECODER_TEST_IN msgrequest */
  21538. #define MC_CMD_XPM_DECODER_TEST_IN_LEN 0
  21539. /* MC_CMD_XPM_DECODER_TEST_OUT msgresponse */
  21540. #define MC_CMD_XPM_DECODER_TEST_OUT_LEN 0
  21541. /***********************************/
  21542. /* MC_CMD_XPM_WRITE_TEST
  21543. * XPM memory write test. Test XPM write logic for gross manufacturing defects
  21544. * by writing to a dedicated test row. There are 16 locations in the test row
  21545. * and the test can only be performed on locations that have not been
  21546. * previously used (i.e. can be run at most 16 times). The test will pick the
  21547. * first available location to use, or fail with ENOSPC if none left.
  21548. */
  21549. #define MC_CMD_XPM_WRITE_TEST 0x10b
  21550. #undef MC_CMD_0x10b_PRIVILEGE_CTG
  21551. #define MC_CMD_0x10b_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  21552. /* MC_CMD_XPM_WRITE_TEST_IN msgrequest */
  21553. #define MC_CMD_XPM_WRITE_TEST_IN_LEN 0
  21554. /* MC_CMD_XPM_WRITE_TEST_OUT msgresponse */
  21555. #define MC_CMD_XPM_WRITE_TEST_OUT_LEN 0
  21556. /***********************************/
  21557. /* MC_CMD_EXEC_SIGNED
  21558. * Check the CMAC of the contents of IMEM and DMEM against the value supplied
  21559. * and if correct begin execution from the start of IMEM. The caller supplies a
  21560. * key ID, the length of IMEM and DMEM to validate and the expected CMAC. CMAC
  21561. * computation runs from the start of IMEM, and from the start of DMEM + 16k,
  21562. * to match flash booting. The command will respond with EINVAL if the CMAC
  21563. * does match, otherwise it will respond with success before it jumps to IMEM.
  21564. */
  21565. #define MC_CMD_EXEC_SIGNED 0x10c
  21566. #undef MC_CMD_0x10c_PRIVILEGE_CTG
  21567. #define MC_CMD_0x10c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21568. /* MC_CMD_EXEC_SIGNED_IN msgrequest */
  21569. #define MC_CMD_EXEC_SIGNED_IN_LEN 28
  21570. /* the length of code to include in the CMAC */
  21571. #define MC_CMD_EXEC_SIGNED_IN_CODELEN_OFST 0
  21572. #define MC_CMD_EXEC_SIGNED_IN_CODELEN_LEN 4
  21573. /* the length of date to include in the CMAC */
  21574. #define MC_CMD_EXEC_SIGNED_IN_DATALEN_OFST 4
  21575. #define MC_CMD_EXEC_SIGNED_IN_DATALEN_LEN 4
  21576. /* the XPM sector containing the key to use */
  21577. #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_OFST 8
  21578. #define MC_CMD_EXEC_SIGNED_IN_KEYSECTOR_LEN 4
  21579. /* the expected CMAC value */
  21580. #define MC_CMD_EXEC_SIGNED_IN_CMAC_OFST 12
  21581. #define MC_CMD_EXEC_SIGNED_IN_CMAC_LEN 16
  21582. /* MC_CMD_EXEC_SIGNED_OUT msgresponse */
  21583. #define MC_CMD_EXEC_SIGNED_OUT_LEN 0
  21584. /***********************************/
  21585. /* MC_CMD_PREPARE_SIGNED
  21586. * Prepare to upload a signed image. This will scrub the specified length of
  21587. * the data region, which must be at least as large as the DATALEN supplied to
  21588. * MC_CMD_EXEC_SIGNED.
  21589. */
  21590. #define MC_CMD_PREPARE_SIGNED 0x10d
  21591. #undef MC_CMD_0x10d_PRIVILEGE_CTG
  21592. #define MC_CMD_0x10d_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21593. /* MC_CMD_PREPARE_SIGNED_IN msgrequest */
  21594. #define MC_CMD_PREPARE_SIGNED_IN_LEN 4
  21595. /* the length of data area to clear */
  21596. #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_OFST 0
  21597. #define MC_CMD_PREPARE_SIGNED_IN_DATALEN_LEN 4
  21598. /* MC_CMD_PREPARE_SIGNED_OUT msgresponse */
  21599. #define MC_CMD_PREPARE_SIGNED_OUT_LEN 0
  21600. /* TUNNEL_ENCAP_UDP_PORT_ENTRY structuredef */
  21601. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_LEN 4
  21602. /* UDP port (the standard ports are named below but any port may be used) */
  21603. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_OFST 0
  21604. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LEN 2
  21605. /* enum: the IANA allocated UDP port for VXLAN */
  21606. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_VXLAN_UDP_PORT 0x12b5
  21607. /* enum: the IANA allocated UDP port for Geneve */
  21608. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_IANA_GENEVE_UDP_PORT 0x17c1
  21609. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_LBN 0
  21610. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_UDP_PORT_WIDTH 16
  21611. /* tunnel encapsulation protocol (only those named below are supported) */
  21612. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_OFST 2
  21613. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LEN 2
  21614. /* enum: This port will be used for VXLAN on both IPv4 and IPv6 */
  21615. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_VXLAN 0x0
  21616. /* enum: This port will be used for Geneve on both IPv4 and IPv6 */
  21617. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_GENEVE 0x1
  21618. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_LBN 16
  21619. #define TUNNEL_ENCAP_UDP_PORT_ENTRY_PROTOCOL_WIDTH 16
  21620. /***********************************/
  21621. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS
  21622. * Configure UDP ports for tunnel encapsulation hardware acceleration. The
  21623. * parser-dispatcher will attempt to parse traffic on these ports as tunnel
  21624. * encapsulation PDUs and filter them using the tunnel encapsulation filter
  21625. * chain rather than the standard filter chain. Note that this command can
  21626. * cause all functions to see a reset. (Available on Medford only.)
  21627. */
  21628. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS 0x117
  21629. #undef MC_CMD_0x117_PRIVILEGE_CTG
  21630. #define MC_CMD_0x117_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21631. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN msgrequest */
  21632. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMIN 4
  21633. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX 68
  21634. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LENMAX_MCDI2 68
  21635. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_LEN(num) (4+4*(num))
  21636. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_NUM(len) (((len)-4)/4)
  21637. /* Flags */
  21638. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_OFST 0
  21639. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_FLAGS_LEN 2
  21640. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_OFST 0
  21641. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_LBN 0
  21642. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_UNLOADING_WIDTH 1
  21643. /* The number of entries in the ENTRIES array */
  21644. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_OFST 2
  21645. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_NUM_ENTRIES_LEN 2
  21646. /* Entries defining the UDP port to protocol mapping, each laid out as a
  21647. * TUNNEL_ENCAP_UDP_PORT_ENTRY
  21648. */
  21649. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_OFST 4
  21650. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_LEN 4
  21651. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MINNUM 0
  21652. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM 16
  21653. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_IN_ENTRIES_MAXNUM_MCDI2 16
  21654. /* MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT msgresponse */
  21655. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_LEN 2
  21656. /* Flags */
  21657. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_OFST 0
  21658. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_FLAGS_LEN 2
  21659. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_OFST 0
  21660. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_LBN 0
  21661. #define MC_CMD_SET_TUNNEL_ENCAP_UDP_PORTS_OUT_RESETTING_WIDTH 1
  21662. /***********************************/
  21663. /* MC_CMD_RX_BALANCING
  21664. * Configure a port upconverter to distribute the packets on both RX engines.
  21665. * Packets are distributed based on a table with the destination vFIFO. The
  21666. * index of the table is a hash of source and destination of IPV4 and VLAN
  21667. * priority.
  21668. */
  21669. #define MC_CMD_RX_BALANCING 0x118
  21670. #undef MC_CMD_0x118_PRIVILEGE_CTG
  21671. #define MC_CMD_0x118_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21672. /* MC_CMD_RX_BALANCING_IN msgrequest */
  21673. #define MC_CMD_RX_BALANCING_IN_LEN 16
  21674. /* The RX port whose upconverter table will be modified */
  21675. #define MC_CMD_RX_BALANCING_IN_PORT_OFST 0
  21676. #define MC_CMD_RX_BALANCING_IN_PORT_LEN 4
  21677. /* The VLAN priority associated to the table index and vFIFO */
  21678. #define MC_CMD_RX_BALANCING_IN_PRIORITY_OFST 4
  21679. #define MC_CMD_RX_BALANCING_IN_PRIORITY_LEN 4
  21680. /* The resulting bit of SRC^DST for indexing the table */
  21681. #define MC_CMD_RX_BALANCING_IN_SRC_DST_OFST 8
  21682. #define MC_CMD_RX_BALANCING_IN_SRC_DST_LEN 4
  21683. /* The RX engine to which the vFIFO in the table entry will point to */
  21684. #define MC_CMD_RX_BALANCING_IN_ENG_OFST 12
  21685. #define MC_CMD_RX_BALANCING_IN_ENG_LEN 4
  21686. /* MC_CMD_RX_BALANCING_OUT msgresponse */
  21687. #define MC_CMD_RX_BALANCING_OUT_LEN 0
  21688. /***********************************/
  21689. /* MC_CMD_NVRAM_PRIVATE_APPEND
  21690. * Append a single TLV to the MC_USAGE_TLV partition. Returns MC_CMD_ERR_EEXIST
  21691. * if the tag is already present.
  21692. */
  21693. #define MC_CMD_NVRAM_PRIVATE_APPEND 0x11c
  21694. #undef MC_CMD_0x11c_PRIVILEGE_CTG
  21695. #define MC_CMD_0x11c_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21696. /* MC_CMD_NVRAM_PRIVATE_APPEND_IN msgrequest */
  21697. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMIN 9
  21698. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMAX 252
  21699. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENMAX_MCDI2 1020
  21700. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LEN(num) (8+1*(num))
  21701. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_NUM(len) (((len)-8)/1)
  21702. /* The tag to be appended */
  21703. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_OFST 0
  21704. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_TAG_LEN 4
  21705. /* The length of the data */
  21706. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_OFST 4
  21707. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_LENGTH_LEN 4
  21708. /* The data to be contained in the TLV structure */
  21709. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_OFST 8
  21710. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_LEN 1
  21711. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MINNUM 1
  21712. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MAXNUM 244
  21713. #define MC_CMD_NVRAM_PRIVATE_APPEND_IN_DATA_BUFFER_MAXNUM_MCDI2 1012
  21714. /* MC_CMD_NVRAM_PRIVATE_APPEND_OUT msgresponse */
  21715. #define MC_CMD_NVRAM_PRIVATE_APPEND_OUT_LEN 0
  21716. /***********************************/
  21717. /* MC_CMD_XPM_VERIFY_CONTENTS
  21718. * Verify that the contents of the XPM memory is correct (Medford only). This
  21719. * is used during manufacture to check that the XPM memory has been programmed
  21720. * correctly at ATE.
  21721. */
  21722. #define MC_CMD_XPM_VERIFY_CONTENTS 0x11b
  21723. #undef MC_CMD_0x11b_PRIVILEGE_CTG
  21724. #define MC_CMD_0x11b_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  21725. /* MC_CMD_XPM_VERIFY_CONTENTS_IN msgrequest */
  21726. #define MC_CMD_XPM_VERIFY_CONTENTS_IN_LEN 4
  21727. /* Data type to be checked */
  21728. #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_OFST 0
  21729. #define MC_CMD_XPM_VERIFY_CONTENTS_IN_DATA_TYPE_LEN 4
  21730. /* MC_CMD_XPM_VERIFY_CONTENTS_OUT msgresponse */
  21731. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMIN 12
  21732. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMAX 252
  21733. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LENMAX_MCDI2 1020
  21734. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_LEN(num) (12+1*(num))
  21735. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_NUM(len) (((len)-12)/1)
  21736. /* Number of sectors found (test builds only) */
  21737. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_OFST 0
  21738. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_SECTORS_LEN 4
  21739. /* Number of bytes found (test builds only) */
  21740. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_OFST 4
  21741. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_NUM_BYTES_LEN 4
  21742. /* Length of signature */
  21743. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_OFST 8
  21744. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIG_LENGTH_LEN 4
  21745. /* Signature */
  21746. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_OFST 12
  21747. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_LEN 1
  21748. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MINNUM 0
  21749. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MAXNUM 240
  21750. #define MC_CMD_XPM_VERIFY_CONTENTS_OUT_SIGNATURE_MAXNUM_MCDI2 1008
  21751. /***********************************/
  21752. /* MC_CMD_SET_EVQ_TMR
  21753. * Update the timer load, timer reload and timer mode values for a given EVQ.
  21754. * The requested timer values (in TMR_LOAD_REQ_NS and TMR_RELOAD_REQ_NS) will
  21755. * be rounded up to the granularity supported by the hardware, then truncated
  21756. * to the range supported by the hardware. The resulting value after the
  21757. * rounding and truncation will be returned to the caller (in TMR_LOAD_ACT_NS
  21758. * and TMR_RELOAD_ACT_NS).
  21759. */
  21760. #define MC_CMD_SET_EVQ_TMR 0x120
  21761. #undef MC_CMD_0x120_PRIVILEGE_CTG
  21762. #define MC_CMD_0x120_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21763. /* MC_CMD_SET_EVQ_TMR_IN msgrequest */
  21764. #define MC_CMD_SET_EVQ_TMR_IN_LEN 16
  21765. /* Function-relative queue instance */
  21766. #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_OFST 0
  21767. #define MC_CMD_SET_EVQ_TMR_IN_INSTANCE_LEN 4
  21768. /* Requested value for timer load (in nanoseconds) */
  21769. #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_OFST 4
  21770. #define MC_CMD_SET_EVQ_TMR_IN_TMR_LOAD_REQ_NS_LEN 4
  21771. /* Requested value for timer reload (in nanoseconds) */
  21772. #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_OFST 8
  21773. #define MC_CMD_SET_EVQ_TMR_IN_TMR_RELOAD_REQ_NS_LEN 4
  21774. /* Timer mode. Meanings as per EVQ_TMR_REG.TC_TIMER_VAL */
  21775. #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_OFST 12
  21776. #define MC_CMD_SET_EVQ_TMR_IN_TMR_MODE_LEN 4
  21777. #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_DIS 0x0 /* enum */
  21778. #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_IMMED_START 0x1 /* enum */
  21779. #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_TRIG_START 0x2 /* enum */
  21780. #define MC_CMD_SET_EVQ_TMR_IN_TIMER_MODE_INT_HLDOFF 0x3 /* enum */
  21781. /* MC_CMD_SET_EVQ_TMR_OUT msgresponse */
  21782. #define MC_CMD_SET_EVQ_TMR_OUT_LEN 8
  21783. /* Actual value for timer load (in nanoseconds) */
  21784. #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_OFST 0
  21785. #define MC_CMD_SET_EVQ_TMR_OUT_TMR_LOAD_ACT_NS_LEN 4
  21786. /* Actual value for timer reload (in nanoseconds) */
  21787. #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_OFST 4
  21788. #define MC_CMD_SET_EVQ_TMR_OUT_TMR_RELOAD_ACT_NS_LEN 4
  21789. /***********************************/
  21790. /* MC_CMD_GET_EVQ_TMR_PROPERTIES
  21791. * Query properties about the event queue timers.
  21792. */
  21793. #define MC_CMD_GET_EVQ_TMR_PROPERTIES 0x122
  21794. #undef MC_CMD_0x122_PRIVILEGE_CTG
  21795. #define MC_CMD_0x122_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21796. /* MC_CMD_GET_EVQ_TMR_PROPERTIES_IN msgrequest */
  21797. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_IN_LEN 0
  21798. /* MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT msgresponse */
  21799. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_LEN 36
  21800. /* Reserved for future use. */
  21801. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_OFST 0
  21802. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_FLAGS_LEN 4
  21803. /* For timers updated via writes to EVQ_TMR_REG, this is the time interval (in
  21804. * nanoseconds) for each increment of the timer load/reload count. The
  21805. * requested duration of a timer is this value multiplied by the timer
  21806. * load/reload count.
  21807. */
  21808. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_OFST 4
  21809. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_NS_PER_COUNT_LEN 4
  21810. /* For timers updated via writes to EVQ_TMR_REG, this is the maximum value
  21811. * allowed for timer load/reload counts.
  21812. */
  21813. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_OFST 8
  21814. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_MAX_COUNT_LEN 4
  21815. /* For timers updated via writes to EVQ_TMR_REG, timer load/reload counts not a
  21816. * multiple of this step size will be rounded in an implementation defined
  21817. * manner.
  21818. */
  21819. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_OFST 12
  21820. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_TMR_REG_STEP_LEN 4
  21821. /* Maximum timer duration (in nanoseconds) for timers updated via MCDI. Only
  21822. * meaningful if MC_CMD_SET_EVQ_TMR is implemented.
  21823. */
  21824. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_OFST 16
  21825. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_MAX_NS_LEN 4
  21826. /* Timer durations requested via MCDI that are not a multiple of this step size
  21827. * will be rounded up. Only meaningful if MC_CMD_SET_EVQ_TMR is implemented.
  21828. */
  21829. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_OFST 20
  21830. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_MCDI_TMR_STEP_NS_LEN 4
  21831. /* For timers updated using the bug35388 workaround, this is the time interval
  21832. * (in nanoseconds) for each increment of the timer load/reload count. The
  21833. * requested duration of a timer is this value multiplied by the timer
  21834. * load/reload count. This field is only meaningful if the bug35388 workaround
  21835. * is enabled.
  21836. */
  21837. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_OFST 24
  21838. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_NS_PER_COUNT_LEN 4
  21839. /* For timers updated using the bug35388 workaround, this is the maximum value
  21840. * allowed for timer load/reload counts. This field is only meaningful if the
  21841. * bug35388 workaround is enabled.
  21842. */
  21843. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_OFST 28
  21844. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_MAX_COUNT_LEN 4
  21845. /* For timers updated using the bug35388 workaround, timer load/reload counts
  21846. * not a multiple of this step size will be rounded in an implementation
  21847. * defined manner. This field is only meaningful if the bug35388 workaround is
  21848. * enabled.
  21849. */
  21850. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_OFST 32
  21851. #define MC_CMD_GET_EVQ_TMR_PROPERTIES_OUT_BUG35388_TMR_STEP_LEN 4
  21852. /***********************************/
  21853. /* MC_CMD_ALLOCATE_TX_VFIFO_CP
  21854. * When we use the TX_vFIFO_ULL mode, we can allocate common pools using the
  21855. * non used switch buffers.
  21856. */
  21857. #define MC_CMD_ALLOCATE_TX_VFIFO_CP 0x11d
  21858. #undef MC_CMD_0x11d_PRIVILEGE_CTG
  21859. #define MC_CMD_0x11d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21860. /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN msgrequest */
  21861. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_LEN 20
  21862. /* Desired instance. Must be set to a specific instance, which is a function
  21863. * local queue index. The calling client must be the currently-assigned user of
  21864. * this VI (see MC_CMD_SET_VI_USER).
  21865. */
  21866. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_OFST 0
  21867. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INSTANCE_LEN 4
  21868. /* Will the common pool be used as TX_vFIFO_ULL (1) */
  21869. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_OFST 4
  21870. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_MODE_LEN 4
  21871. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_ENABLED 0x1 /* enum */
  21872. /* enum: Using this interface without TX_vFIFO_ULL is not supported for now */
  21873. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_DISABLED 0x0
  21874. /* Number of buffers to reserve for the common pool */
  21875. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_OFST 8
  21876. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_SIZE_LEN 4
  21877. /* TX datapath to which the Common Pool is connected to. */
  21878. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_OFST 12
  21879. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_INGRESS_LEN 4
  21880. /* enum: Extracts information from function */
  21881. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1
  21882. /* Network port or RX Engine to which the common pool connects. */
  21883. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_OFST 16
  21884. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_EGRESS_LEN 4
  21885. /* enum: Extracts information from function */
  21886. /* MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_USE_FUNCTION_VALUE -0x1 */
  21887. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT0 0x0 /* enum */
  21888. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT1 0x1 /* enum */
  21889. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT2 0x2 /* enum */
  21890. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_PORT3 0x3 /* enum */
  21891. /* enum: To enable Switch loopback with Rx engine 0 */
  21892. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE0 0x4
  21893. /* enum: To enable Switch loopback with Rx engine 1 */
  21894. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_IN_RX_ENGINE1 0x5
  21895. /* MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT msgresponse */
  21896. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_LEN 4
  21897. /* ID of the common pool allocated */
  21898. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_OFST 0
  21899. #define MC_CMD_ALLOCATE_TX_VFIFO_CP_OUT_CP_ID_LEN 4
  21900. /***********************************/
  21901. /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO
  21902. * When we use the TX_vFIFO_ULL mode, we can allocate vFIFOs using the
  21903. * previously allocated common pools.
  21904. */
  21905. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO 0x11e
  21906. #undef MC_CMD_0x11e_PRIVILEGE_CTG
  21907. #define MC_CMD_0x11e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21908. /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN msgrequest */
  21909. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LEN 20
  21910. /* Common pool previously allocated to which the new vFIFO will be associated
  21911. */
  21912. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_OFST 0
  21913. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_CP_LEN 4
  21914. /* Port or RX engine to associate the vFIFO egress */
  21915. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_OFST 4
  21916. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_EGRESS_LEN 4
  21917. /* enum: Extracts information from common pool */
  21918. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_USE_CP_VALUE -0x1
  21919. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT0 0x0 /* enum */
  21920. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT1 0x1 /* enum */
  21921. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT2 0x2 /* enum */
  21922. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PORT3 0x3 /* enum */
  21923. /* enum: To enable Switch loopback with Rx engine 0 */
  21924. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE0 0x4
  21925. /* enum: To enable Switch loopback with Rx engine 1 */
  21926. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_RX_ENGINE1 0x5
  21927. /* Minimum number of buffers that the pool must have */
  21928. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_OFST 8
  21929. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_SIZE_LEN 4
  21930. /* enum: Do not check the space available */
  21931. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_NO_MINIMUM 0x0
  21932. /* Will the vFIFO be used as TX_vFIFO_ULL */
  21933. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_OFST 12
  21934. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_MODE_LEN 4
  21935. /* Network priority of the vFIFO,if applicable */
  21936. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_OFST 16
  21937. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_PRIORITY_LEN 4
  21938. /* enum: Search for the lowest unused priority */
  21939. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_IN_LOWEST_AVAILABLE -0x1
  21940. /* MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT msgresponse */
  21941. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_LEN 8
  21942. /* Short vFIFO ID */
  21943. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_OFST 0
  21944. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_VID_LEN 4
  21945. /* Network priority of the vFIFO */
  21946. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_OFST 4
  21947. #define MC_CMD_ALLOCATE_TX_VFIFO_VFIFO_OUT_PRIORITY_LEN 4
  21948. /***********************************/
  21949. /* MC_CMD_TEARDOWN_TX_VFIFO_VF
  21950. * This interface clears the configuration of the given vFIFO and leaves it
  21951. * ready to be re-used.
  21952. */
  21953. #define MC_CMD_TEARDOWN_TX_VFIFO_VF 0x11f
  21954. #undef MC_CMD_0x11f_PRIVILEGE_CTG
  21955. #define MC_CMD_0x11f_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21956. /* MC_CMD_TEARDOWN_TX_VFIFO_VF_IN msgrequest */
  21957. #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_LEN 4
  21958. /* Short vFIFO ID */
  21959. #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_OFST 0
  21960. #define MC_CMD_TEARDOWN_TX_VFIFO_VF_IN_VFIFO_LEN 4
  21961. /* MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT msgresponse */
  21962. #define MC_CMD_TEARDOWN_TX_VFIFO_VF_OUT_LEN 0
  21963. /***********************************/
  21964. /* MC_CMD_DEALLOCATE_TX_VFIFO_CP
  21965. * This interface clears the configuration of the given common pool and leaves
  21966. * it ready to be re-used.
  21967. */
  21968. #define MC_CMD_DEALLOCATE_TX_VFIFO_CP 0x121
  21969. #undef MC_CMD_0x121_PRIVILEGE_CTG
  21970. #define MC_CMD_0x121_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21971. /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN msgrequest */
  21972. #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_LEN 4
  21973. /* Common pool ID given when pool allocated */
  21974. #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_OFST 0
  21975. #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_IN_POOL_ID_LEN 4
  21976. /* MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT msgresponse */
  21977. #define MC_CMD_DEALLOCATE_TX_VFIFO_CP_OUT_LEN 0
  21978. /***********************************/
  21979. /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS
  21980. * This interface allows the host to find out how many common pool buffers are
  21981. * not yet assigned.
  21982. */
  21983. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS 0x124
  21984. #undef MC_CMD_0x124_PRIVILEGE_CTG
  21985. #define MC_CMD_0x124_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  21986. /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN msgrequest */
  21987. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_IN_LEN 0
  21988. /* MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT msgresponse */
  21989. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_LEN 8
  21990. /* Available buffers for the ENG to NET vFIFOs. */
  21991. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_OFST 0
  21992. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_NET_LEN 4
  21993. /* Available buffers for the ENG to ENG and NET to ENG vFIFOs. */
  21994. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_OFST 4
  21995. #define MC_CMD_SWITCH_GET_UNASSIGNED_BUFFERS_OUT_ENG_LEN 4
  21996. /***********************************/
  21997. /* MC_CMD_SUC_VERSION
  21998. * Get the version of the SUC
  21999. */
  22000. #define MC_CMD_SUC_VERSION 0x134
  22001. #undef MC_CMD_0x134_PRIVILEGE_CTG
  22002. #define MC_CMD_0x134_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22003. /* MC_CMD_SUC_VERSION_IN msgrequest */
  22004. #define MC_CMD_SUC_VERSION_IN_LEN 0
  22005. /* MC_CMD_SUC_VERSION_OUT msgresponse */
  22006. #define MC_CMD_SUC_VERSION_OUT_LEN 24
  22007. /* The SUC firmware version as four numbers - a.b.c.d */
  22008. #define MC_CMD_SUC_VERSION_OUT_VERSION_OFST 0
  22009. #define MC_CMD_SUC_VERSION_OUT_VERSION_LEN 4
  22010. #define MC_CMD_SUC_VERSION_OUT_VERSION_NUM 4
  22011. /* The date, in seconds since the Unix epoch, when the firmware image was
  22012. * built.
  22013. */
  22014. #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_OFST 16
  22015. #define MC_CMD_SUC_VERSION_OUT_BUILD_DATE_LEN 4
  22016. /* The ID of the SUC chip. This is specific to the platform but typically
  22017. * indicates family, memory sizes etc. See SF-116728-SW for further details.
  22018. */
  22019. #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_OFST 20
  22020. #define MC_CMD_SUC_VERSION_OUT_CHIP_ID_LEN 4
  22021. /* MC_CMD_SUC_BOOT_VERSION_IN msgrequest: Get the version of the SUC boot
  22022. * loader.
  22023. */
  22024. #define MC_CMD_SUC_BOOT_VERSION_IN_LEN 4
  22025. #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_OFST 0
  22026. #define MC_CMD_SUC_BOOT_VERSION_IN_MAGIC_LEN 4
  22027. /* enum: Requests the SUC boot version. */
  22028. #define MC_CMD_SUC_VERSION_GET_BOOT_VERSION 0xb007700b
  22029. /* MC_CMD_SUC_BOOT_VERSION_OUT msgresponse */
  22030. #define MC_CMD_SUC_BOOT_VERSION_OUT_LEN 4
  22031. /* The SUC boot version */
  22032. #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_OFST 0
  22033. #define MC_CMD_SUC_BOOT_VERSION_OUT_VERSION_LEN 4
  22034. /***********************************/
  22035. /* MC_CMD_GET_RX_PREFIX_ID
  22036. * This command is part of the mechanism for configuring the format of the RX
  22037. * packet prefix. It takes as input a bitmask of the fields the host would like
  22038. * to be in the prefix. If the hardware supports RX prefixes with that
  22039. * combination of fields, then this command returns a list of prefix-ids,
  22040. * opaque identifiers suitable for use in the RX_PREFIX_ID field of a
  22041. * MC_CMD_INIT_RXQ_V5_IN message. If the combination of fields is not
  22042. * supported, returns ENOTSUP. If the firmware can't create any new prefix-ids
  22043. * due to resource constraints, returns ENOSPC.
  22044. */
  22045. #define MC_CMD_GET_RX_PREFIX_ID 0x13b
  22046. #undef MC_CMD_0x13b_PRIVILEGE_CTG
  22047. #define MC_CMD_0x13b_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22048. /* MC_CMD_GET_RX_PREFIX_ID_IN msgrequest */
  22049. #define MC_CMD_GET_RX_PREFIX_ID_IN_LEN 8
  22050. /* Field bitmask. */
  22051. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_OFST 0
  22052. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LEN 8
  22053. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_OFST 0
  22054. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_LEN 4
  22055. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_LBN 0
  22056. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_LO_WIDTH 32
  22057. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_OFST 4
  22058. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_LEN 4
  22059. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_LBN 32
  22060. #define MC_CMD_GET_RX_PREFIX_ID_IN_FIELDS_HI_WIDTH 32
  22061. #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_OFST 0
  22062. #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_LBN 0
  22063. #define MC_CMD_GET_RX_PREFIX_ID_IN_LENGTH_WIDTH 1
  22064. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_OFST 0
  22065. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_LBN 1
  22066. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_VALID_WIDTH 1
  22067. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_OFST 0
  22068. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_LBN 2
  22069. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_FLAG_WIDTH 1
  22070. #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_OFST 0
  22071. #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_LBN 3
  22072. #define MC_CMD_GET_RX_PREFIX_ID_IN_CLASS_WIDTH 1
  22073. #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_OFST 0
  22074. #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_LBN 4
  22075. #define MC_CMD_GET_RX_PREFIX_ID_IN_PARTIAL_TSTAMP_WIDTH 1
  22076. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_OFST 0
  22077. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_LBN 5
  22078. #define MC_CMD_GET_RX_PREFIX_ID_IN_RSS_HASH_WIDTH 1
  22079. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_OFST 0
  22080. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_LBN 6
  22081. #define MC_CMD_GET_RX_PREFIX_ID_IN_USER_MARK_WIDTH 1
  22082. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_OFST 0
  22083. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_LBN 7
  22084. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_MPORT_WIDTH 1
  22085. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_OFST 0
  22086. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_LBN 7
  22087. #define MC_CMD_GET_RX_PREFIX_ID_IN_INGRESS_VPORT_WIDTH 1
  22088. #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_OFST 0
  22089. #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_LBN 8
  22090. #define MC_CMD_GET_RX_PREFIX_ID_IN_CSUM_FRAME_WIDTH 1
  22091. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_OFST 0
  22092. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_LBN 9
  22093. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIP_TCI_WIDTH 1
  22094. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_OFST 0
  22095. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_LBN 10
  22096. #define MC_CMD_GET_RX_PREFIX_ID_IN_VLAN_STRIPPED_WIDTH 1
  22097. #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_OFST 0
  22098. #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_LBN 11
  22099. #define MC_CMD_GET_RX_PREFIX_ID_IN_VSWITCH_STATUS_WIDTH 1
  22100. /* MC_CMD_GET_RX_PREFIX_ID_OUT msgresponse */
  22101. #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMIN 8
  22102. #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMAX 252
  22103. #define MC_CMD_GET_RX_PREFIX_ID_OUT_LENMAX_MCDI2 1020
  22104. #define MC_CMD_GET_RX_PREFIX_ID_OUT_LEN(num) (4+4*(num))
  22105. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_NUM(len) (((len)-4)/4)
  22106. /* Number of prefix-ids returned */
  22107. #define MC_CMD_GET_RX_PREFIX_ID_OUT_NUM_RX_PREFIX_IDS_OFST 0
  22108. #define MC_CMD_GET_RX_PREFIX_ID_OUT_NUM_RX_PREFIX_IDS_LEN 4
  22109. /* Opaque prefix identifiers which can be passed into MC_CMD_INIT_RXQ_V5 or
  22110. * MC_CMD_QUERY_PREFIX_ID
  22111. */
  22112. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_OFST 4
  22113. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_LEN 4
  22114. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MINNUM 1
  22115. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MAXNUM 62
  22116. #define MC_CMD_GET_RX_PREFIX_ID_OUT_RX_PREFIX_ID_MAXNUM_MCDI2 254
  22117. /* RX_PREFIX_FIELD_INFO structuredef: Information about a single RX prefix
  22118. * field
  22119. */
  22120. #define RX_PREFIX_FIELD_INFO_LEN 4
  22121. /* The offset of the field from the start of the prefix, in bits */
  22122. #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_OFST 0
  22123. #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_LEN 2
  22124. #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_LBN 0
  22125. #define RX_PREFIX_FIELD_INFO_OFFSET_BITS_WIDTH 16
  22126. /* The width of the field, in bits */
  22127. #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_OFST 2
  22128. #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_LEN 1
  22129. #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_LBN 16
  22130. #define RX_PREFIX_FIELD_INFO_WIDTH_BITS_WIDTH 8
  22131. /* The type of the field. These enum values are in the same order as the fields
  22132. * in the MC_CMD_GET_RX_PREFIX_ID_IN bitmask
  22133. */
  22134. #define RX_PREFIX_FIELD_INFO_TYPE_OFST 3
  22135. #define RX_PREFIX_FIELD_INFO_TYPE_LEN 1
  22136. #define RX_PREFIX_FIELD_INFO_LENGTH 0x0 /* enum */
  22137. #define RX_PREFIX_FIELD_INFO_RSS_HASH_VALID 0x1 /* enum */
  22138. #define RX_PREFIX_FIELD_INFO_USER_FLAG 0x2 /* enum */
  22139. #define RX_PREFIX_FIELD_INFO_CLASS 0x3 /* enum */
  22140. #define RX_PREFIX_FIELD_INFO_PARTIAL_TSTAMP 0x4 /* enum */
  22141. #define RX_PREFIX_FIELD_INFO_RSS_HASH 0x5 /* enum */
  22142. #define RX_PREFIX_FIELD_INFO_USER_MARK 0x6 /* enum */
  22143. #define RX_PREFIX_FIELD_INFO_INGRESS_MPORT 0x7 /* enum */
  22144. #define RX_PREFIX_FIELD_INFO_INGRESS_VPORT 0x7 /* enum */
  22145. #define RX_PREFIX_FIELD_INFO_CSUM_FRAME 0x8 /* enum */
  22146. #define RX_PREFIX_FIELD_INFO_VLAN_STRIP_TCI 0x9 /* enum */
  22147. #define RX_PREFIX_FIELD_INFO_VLAN_STRIPPED 0xa /* enum */
  22148. #define RX_PREFIX_FIELD_INFO_VSWITCH_STATUS 0xb /* enum */
  22149. #define RX_PREFIX_FIELD_INFO_TYPE_LBN 24
  22150. #define RX_PREFIX_FIELD_INFO_TYPE_WIDTH 8
  22151. /* RX_PREFIX_FIXED_RESPONSE structuredef: Information about an RX prefix in
  22152. * which every field has a fixed offset and width
  22153. */
  22154. #define RX_PREFIX_FIXED_RESPONSE_LENMIN 4
  22155. #define RX_PREFIX_FIXED_RESPONSE_LENMAX 252
  22156. #define RX_PREFIX_FIXED_RESPONSE_LENMAX_MCDI2 1020
  22157. #define RX_PREFIX_FIXED_RESPONSE_LEN(num) (4+4*(num))
  22158. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_NUM(len) (((len)-4)/4)
  22159. /* Length of the RX prefix in bytes */
  22160. #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_OFST 0
  22161. #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_LEN 1
  22162. #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_LBN 0
  22163. #define RX_PREFIX_FIXED_RESPONSE_PREFIX_LENGTH_BYTES_WIDTH 8
  22164. /* Number of fields present in the prefix */
  22165. #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_OFST 1
  22166. #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_LEN 1
  22167. #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_LBN 8
  22168. #define RX_PREFIX_FIXED_RESPONSE_FIELD_COUNT_WIDTH 8
  22169. #define RX_PREFIX_FIXED_RESPONSE_RESERVED_OFST 2
  22170. #define RX_PREFIX_FIXED_RESPONSE_RESERVED_LEN 2
  22171. #define RX_PREFIX_FIXED_RESPONSE_RESERVED_LBN 16
  22172. #define RX_PREFIX_FIXED_RESPONSE_RESERVED_WIDTH 16
  22173. /* Array of RX_PREFIX_FIELD_INFO structures, of length FIELD_COUNT */
  22174. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_OFST 4
  22175. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_LEN 4
  22176. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MINNUM 0
  22177. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MAXNUM 62
  22178. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_MAXNUM_MCDI2 254
  22179. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_LBN 32
  22180. #define RX_PREFIX_FIXED_RESPONSE_FIELDS_WIDTH 32
  22181. /***********************************/
  22182. /* MC_CMD_QUERY_RX_PREFIX_ID
  22183. * This command takes an RX prefix id (obtained from MC_CMD_GET_RX_PREFIX_ID)
  22184. * and returns a description of the RX prefix of packets delievered to an RXQ
  22185. * created with that prefix id
  22186. */
  22187. #define MC_CMD_QUERY_RX_PREFIX_ID 0x13c
  22188. #undef MC_CMD_0x13c_PRIVILEGE_CTG
  22189. #define MC_CMD_0x13c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22190. /* MC_CMD_QUERY_RX_PREFIX_ID_IN msgrequest */
  22191. #define MC_CMD_QUERY_RX_PREFIX_ID_IN_LEN 4
  22192. /* Prefix id to query */
  22193. #define MC_CMD_QUERY_RX_PREFIX_ID_IN_RX_PREFIX_ID_OFST 0
  22194. #define MC_CMD_QUERY_RX_PREFIX_ID_IN_RX_PREFIX_ID_LEN 4
  22195. /* MC_CMD_QUERY_RX_PREFIX_ID_OUT msgresponse */
  22196. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMIN 4
  22197. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMAX 252
  22198. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LENMAX_MCDI2 1020
  22199. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_LEN(num) (4+1*(num))
  22200. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_NUM(len) (((len)-4)/1)
  22201. /* An enum describing the structure of this response. */
  22202. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_OFST 0
  22203. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_LEN 1
  22204. /* enum: The response is of format RX_PREFIX_FIXED_RESPONSE */
  22205. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_TYPE_FIXED 0x0
  22206. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESERVED_OFST 1
  22207. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESERVED_LEN 3
  22208. /* The response. Its format is as defined by the RESPONSE_TYPE value */
  22209. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_OFST 4
  22210. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_LEN 1
  22211. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MINNUM 0
  22212. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MAXNUM 248
  22213. #define MC_CMD_QUERY_RX_PREFIX_ID_OUT_RESPONSE_MAXNUM_MCDI2 1016
  22214. /***********************************/
  22215. /* MC_CMD_BUNDLE
  22216. * A command to perform various bundle-related operations on insecure cards.
  22217. */
  22218. #define MC_CMD_BUNDLE 0x13d
  22219. #undef MC_CMD_0x13d_PRIVILEGE_CTG
  22220. #define MC_CMD_0x13d_PRIVILEGE_CTG SRIOV_CTG_INSECURE
  22221. /* MC_CMD_BUNDLE_IN msgrequest */
  22222. #define MC_CMD_BUNDLE_IN_LEN 4
  22223. /* Sub-command code */
  22224. #define MC_CMD_BUNDLE_IN_OP_OFST 0
  22225. #define MC_CMD_BUNDLE_IN_OP_LEN 4
  22226. /* enum: Get the current host access mode set on component partitions. */
  22227. #define MC_CMD_BUNDLE_IN_OP_COMPONENT_ACCESS_GET 0x0
  22228. /* enum: Set the host access mode set on component partitions. */
  22229. #define MC_CMD_BUNDLE_IN_OP_COMPONENT_ACCESS_SET 0x1
  22230. /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN msgrequest: Retrieve the current
  22231. * access mode on component partitions such as MC_FIRMWARE, SUC_FIRMWARE and
  22232. * EXPANSION_UEFI. This command only works on engineering (insecure) cards. On
  22233. * secure adapters, this command returns MC_CMD_ERR_EPERM.
  22234. */
  22235. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_LEN 4
  22236. /* Sub-command code. Must be OP_COMPONENT_ACCESS_GET. */
  22237. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_OP_OFST 0
  22238. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_IN_OP_LEN 4
  22239. /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT msgresponse: Returns the access
  22240. * control mode.
  22241. */
  22242. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_LEN 4
  22243. /* Access mode of component partitions. */
  22244. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_ACCESS_MODE_OFST 0
  22245. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT_ACCESS_MODE_LEN 4
  22246. /* enum: Component partitions are read-only from the host. */
  22247. #define MC_CMD_BUNDLE_COMPONENTS_READ_ONLY 0x0
  22248. /* enum: Component partitions can read read-from written-to by the host. */
  22249. #define MC_CMD_BUNDLE_COMPONENTS_READ_WRITE 0x1
  22250. /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN msgrequest: The component
  22251. * partitions such as MC_FIRMWARE, SUC_FIRMWARE, EXPANSION_UEFI are set as
  22252. * read-only on firmware built with bundle support. This command marks these
  22253. * partitions as read/writeable. The access status set by this command does not
  22254. * persist across MC reboots. This command only works on engineering (insecure)
  22255. * cards. On secure adapters, this command returns MC_CMD_ERR_EPERM.
  22256. */
  22257. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_LEN 8
  22258. /* Sub-command code. Must be OP_COMPONENT_ACCESS_SET. */
  22259. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_OP_OFST 0
  22260. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_OP_LEN 4
  22261. /* Access mode of component partitions. */
  22262. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_ACCESS_MODE_OFST 4
  22263. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_IN_ACCESS_MODE_LEN 4
  22264. /* Enum values, see field(s): */
  22265. /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_GET_OUT/ACCESS_MODE */
  22266. /* MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_OUT msgresponse */
  22267. #define MC_CMD_BUNDLE_OP_COMPONENT_ACCESS_SET_OUT_LEN 0
  22268. /***********************************/
  22269. /* MC_CMD_GET_VPD
  22270. * Read all VPD starting from a given address
  22271. */
  22272. #define MC_CMD_GET_VPD 0x165
  22273. #undef MC_CMD_0x165_PRIVILEGE_CTG
  22274. #define MC_CMD_0x165_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22275. /* MC_CMD_GET_VPD_IN msgresponse */
  22276. #define MC_CMD_GET_VPD_IN_LEN 4
  22277. /* VPD address to start from. In case VPD is longer than MCDI buffer
  22278. * (unlikely), user can make multiple calls with different starting addresses.
  22279. */
  22280. #define MC_CMD_GET_VPD_IN_ADDR_OFST 0
  22281. #define MC_CMD_GET_VPD_IN_ADDR_LEN 4
  22282. /* MC_CMD_GET_VPD_OUT msgresponse */
  22283. #define MC_CMD_GET_VPD_OUT_LENMIN 0
  22284. #define MC_CMD_GET_VPD_OUT_LENMAX 252
  22285. #define MC_CMD_GET_VPD_OUT_LENMAX_MCDI2 1020
  22286. #define MC_CMD_GET_VPD_OUT_LEN(num) (0+1*(num))
  22287. #define MC_CMD_GET_VPD_OUT_DATA_NUM(len) (((len)-0)/1)
  22288. /* VPD data returned. */
  22289. #define MC_CMD_GET_VPD_OUT_DATA_OFST 0
  22290. #define MC_CMD_GET_VPD_OUT_DATA_LEN 1
  22291. #define MC_CMD_GET_VPD_OUT_DATA_MINNUM 0
  22292. #define MC_CMD_GET_VPD_OUT_DATA_MAXNUM 252
  22293. #define MC_CMD_GET_VPD_OUT_DATA_MAXNUM_MCDI2 1020
  22294. /***********************************/
  22295. /* MC_CMD_GET_NCSI_INFO
  22296. * Provide information about the NC-SI stack
  22297. */
  22298. #define MC_CMD_GET_NCSI_INFO 0x167
  22299. #undef MC_CMD_0x167_PRIVILEGE_CTG
  22300. #define MC_CMD_0x167_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22301. /* MC_CMD_GET_NCSI_INFO_IN msgrequest */
  22302. #define MC_CMD_GET_NCSI_INFO_IN_LEN 8
  22303. /* Operation to be performed */
  22304. #define MC_CMD_GET_NCSI_INFO_IN_OP_OFST 0
  22305. #define MC_CMD_GET_NCSI_INFO_IN_OP_LEN 4
  22306. /* enum: Information on the link settings. */
  22307. #define MC_CMD_GET_NCSI_INFO_IN_OP_LINK 0x0
  22308. /* enum: Statistics associated with the channel */
  22309. #define MC_CMD_GET_NCSI_INFO_IN_OP_STATISTICS 0x1
  22310. /* The NC-SI channel on which the operation is to be performed */
  22311. #define MC_CMD_GET_NCSI_INFO_IN_CHANNEL_OFST 4
  22312. #define MC_CMD_GET_NCSI_INFO_IN_CHANNEL_LEN 4
  22313. /* MC_CMD_GET_NCSI_INFO_LINK_OUT msgresponse */
  22314. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_LEN 12
  22315. /* Settings as received from BMC. */
  22316. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_SETTINGS_OFST 0
  22317. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_SETTINGS_LEN 4
  22318. /* Advertised capabilities applied to channel. */
  22319. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ADV_CAP_OFST 4
  22320. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ADV_CAP_LEN 4
  22321. /* General status */
  22322. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATUS_OFST 8
  22323. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATUS_LEN 4
  22324. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_OFST 8
  22325. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_LBN 0
  22326. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_STATE_WIDTH 2
  22327. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_OFST 8
  22328. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_LBN 2
  22329. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ENABLE_WIDTH 1
  22330. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_OFST 8
  22331. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_LBN 3
  22332. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_NETWORK_TX_WIDTH 1
  22333. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_OFST 8
  22334. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_LBN 4
  22335. #define MC_CMD_GET_NCSI_INFO_LINK_OUT_ATTACHED_WIDTH 1
  22336. /* MC_CMD_GET_NCSI_INFO_STATISTICS_OUT msgresponse */
  22337. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_LEN 28
  22338. /* The number of NC-SI commands received. */
  22339. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMDS_RX_OFST 0
  22340. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMDS_RX_LEN 4
  22341. /* The number of NC-SI commands dropped. */
  22342. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_PKTS_DROPPED_OFST 4
  22343. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_PKTS_DROPPED_LEN 4
  22344. /* The number of invalid NC-SI commands received. */
  22345. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_TYPE_ERRS_OFST 8
  22346. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_TYPE_ERRS_LEN 4
  22347. /* The number of checksum errors seen. */
  22348. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_CSUM_ERRS_OFST 12
  22349. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_CMD_CSUM_ERRS_LEN 4
  22350. /* The number of NC-SI requests received. */
  22351. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_RX_PKTS_OFST 16
  22352. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_RX_PKTS_LEN 4
  22353. /* The number of NC-SI responses sent (includes AENs) */
  22354. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_TX_PKTS_OFST 20
  22355. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_NCSI_TX_PKTS_LEN 4
  22356. /* The number of NC-SI AENs sent */
  22357. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_AENS_SENT_OFST 24
  22358. #define MC_CMD_GET_NCSI_INFO_STATISTICS_OUT_AENS_SENT_LEN 4
  22359. /* CLIENT_HANDLE structuredef: A client is an abstract entity that can make
  22360. * requests of the device and that can own resources managed by the device.
  22361. * Examples of clients include PCIe functions and dynamic clients. A client
  22362. * handle is a 32b opaque value used to refer to a client. Further details can
  22363. * be found within XN-200418-TC.
  22364. */
  22365. #define CLIENT_HANDLE_LEN 4
  22366. #define CLIENT_HANDLE_OPAQUE_OFST 0
  22367. #define CLIENT_HANDLE_OPAQUE_LEN 4
  22368. /* enum: A client handle guaranteed never to refer to a real client. */
  22369. #define CLIENT_HANDLE_NULL 0xffffffff
  22370. /* enum: Used to refer to the calling client. */
  22371. #define CLIENT_HANDLE_SELF 0xfffffffe
  22372. #define CLIENT_HANDLE_OPAQUE_LBN 0
  22373. #define CLIENT_HANDLE_OPAQUE_WIDTH 32
  22374. /* CLOCK_INFO structuredef: Information about a single hardware clock */
  22375. #define CLOCK_INFO_LEN 28
  22376. /* Enumeration that uniquely identifies the clock */
  22377. #define CLOCK_INFO_CLOCK_ID_OFST 0
  22378. #define CLOCK_INFO_CLOCK_ID_LEN 2
  22379. /* enum: The Riverhead CMC (card MC) */
  22380. #define CLOCK_INFO_CLOCK_CMC 0x0
  22381. /* enum: The Riverhead NMC (network MC) */
  22382. #define CLOCK_INFO_CLOCK_NMC 0x1
  22383. /* enum: The Riverhead SDNET slice main logic */
  22384. #define CLOCK_INFO_CLOCK_SDNET 0x2
  22385. /* enum: The Riverhead SDNET LUT */
  22386. #define CLOCK_INFO_CLOCK_SDNET_LUT 0x3
  22387. /* enum: The Riverhead SDNET control logic */
  22388. #define CLOCK_INFO_CLOCK_SDNET_CTRL 0x4
  22389. /* enum: The Riverhead Streaming SubSystem */
  22390. #define CLOCK_INFO_CLOCK_SSS 0x5
  22391. /* enum: The Riverhead network MAC and associated CSR registers */
  22392. #define CLOCK_INFO_CLOCK_MAC 0x6
  22393. #define CLOCK_INFO_CLOCK_ID_LBN 0
  22394. #define CLOCK_INFO_CLOCK_ID_WIDTH 16
  22395. /* Assorted flags */
  22396. #define CLOCK_INFO_FLAGS_OFST 2
  22397. #define CLOCK_INFO_FLAGS_LEN 2
  22398. #define CLOCK_INFO_SETTABLE_OFST 2
  22399. #define CLOCK_INFO_SETTABLE_LBN 0
  22400. #define CLOCK_INFO_SETTABLE_WIDTH 1
  22401. #define CLOCK_INFO_FLAGS_LBN 16
  22402. #define CLOCK_INFO_FLAGS_WIDTH 16
  22403. /* The frequency in HZ */
  22404. #define CLOCK_INFO_FREQUENCY_OFST 4
  22405. #define CLOCK_INFO_FREQUENCY_LEN 8
  22406. #define CLOCK_INFO_FREQUENCY_LO_OFST 4
  22407. #define CLOCK_INFO_FREQUENCY_LO_LEN 4
  22408. #define CLOCK_INFO_FREQUENCY_LO_LBN 32
  22409. #define CLOCK_INFO_FREQUENCY_LO_WIDTH 32
  22410. #define CLOCK_INFO_FREQUENCY_HI_OFST 8
  22411. #define CLOCK_INFO_FREQUENCY_HI_LEN 4
  22412. #define CLOCK_INFO_FREQUENCY_HI_LBN 64
  22413. #define CLOCK_INFO_FREQUENCY_HI_WIDTH 32
  22414. #define CLOCK_INFO_FREQUENCY_LBN 32
  22415. #define CLOCK_INFO_FREQUENCY_WIDTH 64
  22416. /* Human-readable ASCII name for clock, with NUL termination */
  22417. #define CLOCK_INFO_NAME_OFST 12
  22418. #define CLOCK_INFO_NAME_LEN 1
  22419. #define CLOCK_INFO_NAME_NUM 16
  22420. #define CLOCK_INFO_NAME_LBN 96
  22421. #define CLOCK_INFO_NAME_WIDTH 8
  22422. /* SCHED_CREDIT_CHECK_RESULT structuredef */
  22423. #define SCHED_CREDIT_CHECK_RESULT_LEN 16
  22424. /* The instance of the scheduler. Refer to XN-200389-AW for the location of
  22425. * these schedulers in the hardware.
  22426. */
  22427. #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_OFST 0
  22428. #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_LEN 1
  22429. #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_A 0x0 /* enum */
  22430. #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_A 0x1 /* enum */
  22431. #define SCHED_CREDIT_CHECK_RESULT_HUB_B 0x2 /* enum */
  22432. #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_C 0x3 /* enum */
  22433. #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_TX 0x4 /* enum */
  22434. #define SCHED_CREDIT_CHECK_RESULT_HUB_HOST_D 0x5 /* enum */
  22435. #define SCHED_CREDIT_CHECK_RESULT_HUB_REPLAY 0x6 /* enum */
  22436. #define SCHED_CREDIT_CHECK_RESULT_DMAC_H2C 0x7 /* enum */
  22437. #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_B 0x8 /* enum */
  22438. #define SCHED_CREDIT_CHECK_RESULT_HUB_NET_REPLAY 0x9 /* enum */
  22439. #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_LBN 0
  22440. #define SCHED_CREDIT_CHECK_RESULT_SCHED_INSTANCE_WIDTH 8
  22441. /* The type of node that this result refers to. */
  22442. #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_OFST 1
  22443. #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_LEN 1
  22444. /* enum: Destination node */
  22445. #define SCHED_CREDIT_CHECK_RESULT_DEST 0x0
  22446. /* enum: Source node */
  22447. #define SCHED_CREDIT_CHECK_RESULT_SOURCE 0x1
  22448. #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_LBN 8
  22449. #define SCHED_CREDIT_CHECK_RESULT_NODE_TYPE_WIDTH 8
  22450. /* Level of node in scheduler hierarchy (level 0 is the bottom of the
  22451. * hierarchy, increasing towards the root node).
  22452. */
  22453. #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_OFST 2
  22454. #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_LEN 2
  22455. #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_LBN 16
  22456. #define SCHED_CREDIT_CHECK_RESULT_NODE_LEVEL_WIDTH 16
  22457. /* Node index */
  22458. #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_OFST 4
  22459. #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_LEN 4
  22460. #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_LBN 32
  22461. #define SCHED_CREDIT_CHECK_RESULT_NODE_INDEX_WIDTH 32
  22462. /* The number of credits the node is expected to have. */
  22463. #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_OFST 8
  22464. #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_LEN 4
  22465. #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_LBN 64
  22466. #define SCHED_CREDIT_CHECK_RESULT_EXPECTED_CREDITS_WIDTH 32
  22467. /* The number of credits the node actually had. */
  22468. #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_OFST 12
  22469. #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_LEN 4
  22470. #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_LBN 96
  22471. #define SCHED_CREDIT_CHECK_RESULT_ACTUAL_CREDITS_WIDTH 32
  22472. /***********************************/
  22473. /* MC_CMD_GET_CLOCKS_INFO
  22474. * Get information about the device clocks
  22475. */
  22476. #define MC_CMD_GET_CLOCKS_INFO 0x166
  22477. #undef MC_CMD_0x166_PRIVILEGE_CTG
  22478. #define MC_CMD_0x166_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22479. /* MC_CMD_GET_CLOCKS_INFO_IN msgrequest */
  22480. #define MC_CMD_GET_CLOCKS_INFO_IN_LEN 0
  22481. /* MC_CMD_GET_CLOCKS_INFO_OUT msgresponse */
  22482. #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMIN 0
  22483. #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMAX 252
  22484. #define MC_CMD_GET_CLOCKS_INFO_OUT_LENMAX_MCDI2 1008
  22485. #define MC_CMD_GET_CLOCKS_INFO_OUT_LEN(num) (0+28*(num))
  22486. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_NUM(len) (((len)-0)/28)
  22487. /* An array of CLOCK_INFO structures. */
  22488. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_OFST 0
  22489. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_LEN 28
  22490. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MINNUM 0
  22491. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MAXNUM 9
  22492. #define MC_CMD_GET_CLOCKS_INFO_OUT_INFOS_MAXNUM_MCDI2 36
  22493. /***********************************/
  22494. /* MC_CMD_VNIC_ENCAP_RULE_ADD
  22495. * Add a rule for detecting encapsulations in the VNIC stage. Currently this
  22496. * only affects checksum validation in VNIC RX - on TX the send descriptor
  22497. * explicitly specifies encapsulation. These rules are per-VNIC, i.e. only
  22498. * apply to the current driver. If a rule matches, then the packet is
  22499. * considered to have the corresponding encapsulation type, and the inner
  22500. * packet is parsed. It is up to the driver to ensure that overlapping rules
  22501. * are not inserted. (If a packet would match multiple rules, a random one of
  22502. * them will be used.) A rule with the exact same match criteria may not be
  22503. * inserted twice (EALREADY). Only a limited number MATCH_FLAGS values are
  22504. * supported, use MC_CMD_GET_PARSER_DISP_INFO with OP
  22505. * OP_GET_SUPPORTED_VNIC_ENCAP_RULE_MATCHES to get a list of supported
  22506. * combinations. Each driver may only have a limited set of active rules -
  22507. * returns ENOSPC if the caller's table is full.
  22508. */
  22509. #define MC_CMD_VNIC_ENCAP_RULE_ADD 0x16d
  22510. #undef MC_CMD_0x16d_PRIVILEGE_CTG
  22511. #define MC_CMD_0x16d_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22512. /* MC_CMD_VNIC_ENCAP_RULE_ADD_IN msgrequest */
  22513. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_LEN 36
  22514. /* Set to MAE_MPORT_SELECTOR_ASSIGNED. In the future this may be relaxed. */
  22515. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MPORT_SELECTOR_OFST 0
  22516. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MPORT_SELECTOR_LEN 4
  22517. /* Any non-zero bits other than the ones named below or an unsupported
  22518. * combination will cause the NIC to return EOPNOTSUPP. In the future more
  22519. * flags may be added.
  22520. */
  22521. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_FLAGS_OFST 4
  22522. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_FLAGS_LEN 4
  22523. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_OFST 4
  22524. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_LBN 0
  22525. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_ETHER_TYPE_WIDTH 1
  22526. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_OFST 4
  22527. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_LBN 1
  22528. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_OUTER_VLAN_WIDTH 1
  22529. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_OFST 4
  22530. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_LBN 2
  22531. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_IP_WIDTH 1
  22532. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_OFST 4
  22533. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_LBN 3
  22534. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_IP_PROTO_WIDTH 1
  22535. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_OFST 4
  22536. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_LBN 4
  22537. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_MATCH_DST_PORT_WIDTH 1
  22538. /* Only if MATCH_ETHER_TYPE is set. Ethertype value as bytes in network order.
  22539. * Currently only IPv4 (0x0800) and IPv6 (0x86DD) ethertypes may be used.
  22540. */
  22541. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ETHER_TYPE_OFST 8
  22542. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ETHER_TYPE_LEN 2
  22543. /* Only if MATCH_OUTER_VLAN is set. VID value as bytes in network order.
  22544. * (Deprecated)
  22545. */
  22546. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_LBN 80
  22547. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WIDTH 12
  22548. /* Only if MATCH_OUTER_VLAN is set. Aligned wrapper for OUTER_VLAN_VID. */
  22549. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WORD_OFST 10
  22550. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_WORD_LEN 2
  22551. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_OFST 10
  22552. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_LBN 0
  22553. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_OUTER_VLAN_VID_WIDTH 12
  22554. /* Only if MATCH_DST_IP is set. IP address as bytes in network order. In the
  22555. * case of IPv4, the IP should be in the first 4 bytes and all other bytes
  22556. * should be zero.
  22557. */
  22558. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_IP_OFST 12
  22559. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_IP_LEN 16
  22560. /* Only if MATCH_IP_PROTO is set. Currently only UDP proto (17) may be used. */
  22561. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_IP_PROTO_OFST 28
  22562. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_IP_PROTO_LEN 1
  22563. /* Actions that should be applied to packets match the rule. */
  22564. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ACTION_FLAGS_OFST 29
  22565. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ACTION_FLAGS_LEN 1
  22566. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_OFST 29
  22567. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_LBN 0
  22568. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STRIP_OUTER_VLAN_WIDTH 1
  22569. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_OFST 29
  22570. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_LBN 1
  22571. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_RSS_ON_OUTER_WIDTH 1
  22572. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_OFST 29
  22573. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_LBN 2
  22574. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_STEER_ON_OUTER_WIDTH 1
  22575. /* Only if MATCH_DST_PORT is set. Port number as bytes in network order. */
  22576. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_PORT_OFST 30
  22577. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_DST_PORT_LEN 2
  22578. /* Resulting encapsulation type, as per MAE_MCDI_ENCAP_TYPE enumeration. */
  22579. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ENCAP_TYPE_OFST 32
  22580. #define MC_CMD_VNIC_ENCAP_RULE_ADD_IN_ENCAP_TYPE_LEN 4
  22581. /* MC_CMD_VNIC_ENCAP_RULE_ADD_OUT msgresponse */
  22582. #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_LEN 4
  22583. /* Handle to inserted rule. Used for removing the rule. */
  22584. #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_HANDLE_OFST 0
  22585. #define MC_CMD_VNIC_ENCAP_RULE_ADD_OUT_HANDLE_LEN 4
  22586. /***********************************/
  22587. /* MC_CMD_VNIC_ENCAP_RULE_REMOVE
  22588. * Remove a VNIC encapsulation rule. Packets which would have previously
  22589. * matched the rule will then be considered as unencapsulated. Returns EALREADY
  22590. * if the input HANDLE doesn't correspond to an existing rule.
  22591. */
  22592. #define MC_CMD_VNIC_ENCAP_RULE_REMOVE 0x16e
  22593. #undef MC_CMD_0x16e_PRIVILEGE_CTG
  22594. #define MC_CMD_0x16e_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22595. /* MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN msgrequest */
  22596. #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_LEN 4
  22597. /* Handle which was returned by MC_CMD_VNIC_ENCAP_RULE_ADD. */
  22598. #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_HANDLE_OFST 0
  22599. #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_IN_HANDLE_LEN 4
  22600. /* MC_CMD_VNIC_ENCAP_RULE_REMOVE_OUT msgresponse */
  22601. #define MC_CMD_VNIC_ENCAP_RULE_REMOVE_OUT_LEN 0
  22602. /* UUID structuredef: An RFC4122 standard UUID. The values here are stored in
  22603. * the endianness specified by the RFC; users should ignore the broken-out
  22604. * fields and instead do straight memory copies to ensure correct ordering.
  22605. */
  22606. #define UUID_LEN 16
  22607. #define UUID_TIME_LOW_OFST 0
  22608. #define UUID_TIME_LOW_LEN 4
  22609. #define UUID_TIME_LOW_LBN 0
  22610. #define UUID_TIME_LOW_WIDTH 32
  22611. #define UUID_TIME_MID_OFST 4
  22612. #define UUID_TIME_MID_LEN 2
  22613. #define UUID_TIME_MID_LBN 32
  22614. #define UUID_TIME_MID_WIDTH 16
  22615. #define UUID_TIME_HI_LBN 52
  22616. #define UUID_TIME_HI_WIDTH 12
  22617. #define UUID_VERSION_LBN 48
  22618. #define UUID_VERSION_WIDTH 4
  22619. #define UUID_RESERVED_LBN 64
  22620. #define UUID_RESERVED_WIDTH 2
  22621. #define UUID_CLK_SEQ_LBN 66
  22622. #define UUID_CLK_SEQ_WIDTH 14
  22623. #define UUID_NODE_OFST 10
  22624. #define UUID_NODE_LEN 6
  22625. #define UUID_NODE_LBN 80
  22626. #define UUID_NODE_WIDTH 48
  22627. /***********************************/
  22628. /* MC_CMD_PLUGIN_ALLOC
  22629. * Create a handle to a datapath plugin's extension. This involves finding a
  22630. * currently-loaded plugin offering the given functionality (as identified by
  22631. * the UUID) and allocating a handle to track the usage of it. Plugin
  22632. * functionality is identified by 'extension' rather than any other identifier
  22633. * so that a single plugin bitfile may offer more than one piece of independent
  22634. * functionality. If two bitfiles are loaded which both offer the same
  22635. * extension, then the metadata is interrogated further to determine which is
  22636. * the newest and that is the one opened. See SF-123625-SW for architectural
  22637. * detail on datapath plugins.
  22638. */
  22639. #define MC_CMD_PLUGIN_ALLOC 0x1ad
  22640. #undef MC_CMD_0x1ad_PRIVILEGE_CTG
  22641. #define MC_CMD_0x1ad_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22642. /* MC_CMD_PLUGIN_ALLOC_IN msgrequest */
  22643. #define MC_CMD_PLUGIN_ALLOC_IN_LEN 24
  22644. /* The functionality requested of the plugin, as a UUID structure */
  22645. #define MC_CMD_PLUGIN_ALLOC_IN_UUID_OFST 0
  22646. #define MC_CMD_PLUGIN_ALLOC_IN_UUID_LEN 16
  22647. /* Additional options for opening the handle */
  22648. #define MC_CMD_PLUGIN_ALLOC_IN_FLAGS_OFST 16
  22649. #define MC_CMD_PLUGIN_ALLOC_IN_FLAGS_LEN 4
  22650. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_OFST 16
  22651. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_LBN 0
  22652. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_INFO_ONLY_WIDTH 1
  22653. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_OFST 16
  22654. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_LBN 1
  22655. #define MC_CMD_PLUGIN_ALLOC_IN_FLAG_ALLOW_DISABLED_WIDTH 1
  22656. /* Load the extension only if it is in the specified administrative group.
  22657. * Specify ANY to load the extension wherever it is found (if there are
  22658. * multiple choices then the extension with the highest MINOR_VER/PATCH_VER
  22659. * will be loaded). See MC_CMD_PLUGIN_GET_META_GLOBAL for a description of
  22660. * administrative groups.
  22661. */
  22662. #define MC_CMD_PLUGIN_ALLOC_IN_ADMIN_GROUP_OFST 20
  22663. #define MC_CMD_PLUGIN_ALLOC_IN_ADMIN_GROUP_LEN 2
  22664. /* enum: Load the extension from any ADMIN_GROUP. */
  22665. #define MC_CMD_PLUGIN_ALLOC_IN_ANY 0xffff
  22666. /* Reserved */
  22667. #define MC_CMD_PLUGIN_ALLOC_IN_RESERVED_OFST 22
  22668. #define MC_CMD_PLUGIN_ALLOC_IN_RESERVED_LEN 2
  22669. /* MC_CMD_PLUGIN_ALLOC_OUT msgresponse */
  22670. #define MC_CMD_PLUGIN_ALLOC_OUT_LEN 4
  22671. /* Unique identifier of this usage */
  22672. #define MC_CMD_PLUGIN_ALLOC_OUT_HANDLE_OFST 0
  22673. #define MC_CMD_PLUGIN_ALLOC_OUT_HANDLE_LEN 4
  22674. /***********************************/
  22675. /* MC_CMD_PLUGIN_FREE
  22676. * Delete a handle to a plugin's extension.
  22677. */
  22678. #define MC_CMD_PLUGIN_FREE 0x1ae
  22679. #undef MC_CMD_0x1ae_PRIVILEGE_CTG
  22680. #define MC_CMD_0x1ae_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22681. /* MC_CMD_PLUGIN_FREE_IN msgrequest */
  22682. #define MC_CMD_PLUGIN_FREE_IN_LEN 4
  22683. /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */
  22684. #define MC_CMD_PLUGIN_FREE_IN_HANDLE_OFST 0
  22685. #define MC_CMD_PLUGIN_FREE_IN_HANDLE_LEN 4
  22686. /* MC_CMD_PLUGIN_FREE_OUT msgresponse */
  22687. #define MC_CMD_PLUGIN_FREE_OUT_LEN 0
  22688. /***********************************/
  22689. /* MC_CMD_PLUGIN_GET_META_GLOBAL
  22690. * Returns the global metadata applying to the whole plugin extension. See the
  22691. * other metadata calls for subtypes of data.
  22692. */
  22693. #define MC_CMD_PLUGIN_GET_META_GLOBAL 0x1af
  22694. #undef MC_CMD_0x1af_PRIVILEGE_CTG
  22695. #define MC_CMD_0x1af_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22696. /* MC_CMD_PLUGIN_GET_META_GLOBAL_IN msgrequest */
  22697. #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_LEN 4
  22698. /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */
  22699. #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_HANDLE_OFST 0
  22700. #define MC_CMD_PLUGIN_GET_META_GLOBAL_IN_HANDLE_LEN 4
  22701. /* MC_CMD_PLUGIN_GET_META_GLOBAL_OUT msgresponse */
  22702. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_LEN 36
  22703. /* Unique identifier of this plugin extension. This is identical to the value
  22704. * which was requested when the handle was allocated.
  22705. */
  22706. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_UUID_OFST 0
  22707. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_UUID_LEN 16
  22708. /* semver sub-version of this plugin extension */
  22709. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MINOR_VER_OFST 16
  22710. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MINOR_VER_LEN 2
  22711. /* semver micro-version of this plugin extension */
  22712. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PATCH_VER_OFST 18
  22713. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PATCH_VER_LEN 2
  22714. /* Number of different messages which can be sent to this extension */
  22715. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_NUM_MSGS_OFST 20
  22716. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_NUM_MSGS_LEN 4
  22717. /* Byte offset within the VI window of the plugin's mapped CSR window. */
  22718. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_OFFSET_OFST 24
  22719. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_OFFSET_LEN 2
  22720. /* Number of bytes mapped through to the plugin's CSRs. 0 if that feature was
  22721. * not requested by the plugin (in which case MAPPED_CSR_OFFSET and
  22722. * MAPPED_CSR_FLAGS are ignored).
  22723. */
  22724. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_SIZE_OFST 26
  22725. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_SIZE_LEN 2
  22726. /* Flags indicating how to perform the CSR window mapping. */
  22727. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAGS_OFST 28
  22728. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAGS_LEN 4
  22729. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_OFST 28
  22730. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_LBN 0
  22731. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_READ_WIDTH 1
  22732. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_OFST 28
  22733. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_LBN 1
  22734. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_MAPPED_CSR_FLAG_WRITE_WIDTH 1
  22735. /* Identifier of the set of extensions which all change state together.
  22736. * Extensions having the same ADMIN_GROUP will always load and unload at the
  22737. * same time. ADMIN_GROUP values themselves are arbitrary (but they contain a
  22738. * generation number as an implementation detail to ensure that they're not
  22739. * reused rapidly).
  22740. */
  22741. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_ADMIN_GROUP_OFST 32
  22742. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_ADMIN_GROUP_LEN 1
  22743. /* Bitshift in MC_CMD_DEVEL_CLIENT_PRIVILEGE_MODIFY's MASK parameters
  22744. * corresponding to this extension, i.e. set the bit 1<<PRIVILEGE_BIT to permit
  22745. * access to this extension.
  22746. */
  22747. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PRIVILEGE_BIT_OFST 33
  22748. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_PRIVILEGE_BIT_LEN 1
  22749. /* Reserved */
  22750. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_RESERVED_OFST 34
  22751. #define MC_CMD_PLUGIN_GET_META_GLOBAL_OUT_RESERVED_LEN 2
  22752. /***********************************/
  22753. /* MC_CMD_PLUGIN_GET_META_PUBLISHER
  22754. * Returns metadata supplied by the plugin author which describes this
  22755. * extension in a human-readable way. Contrast with
  22756. * MC_CMD_PLUGIN_GET_META_GLOBAL, which returns information needed for software
  22757. * to operate.
  22758. */
  22759. #define MC_CMD_PLUGIN_GET_META_PUBLISHER 0x1b0
  22760. #undef MC_CMD_0x1b0_PRIVILEGE_CTG
  22761. #define MC_CMD_0x1b0_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22762. /* MC_CMD_PLUGIN_GET_META_PUBLISHER_IN msgrequest */
  22763. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_LEN 12
  22764. /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */
  22765. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_HANDLE_OFST 0
  22766. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_HANDLE_LEN 4
  22767. /* Category of data to return */
  22768. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_SUBTYPE_OFST 4
  22769. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_SUBTYPE_LEN 4
  22770. /* enum: Top-level information about the extension. The returned data is an
  22771. * array of key/value pairs using the keys in RFC5013 (Dublin Core) to describe
  22772. * the extension. The data is a back-to-back list of zero-terminated strings;
  22773. * the even-numbered fields (0,2,4,...) are keys and their following odd-
  22774. * numbered fields are the corresponding values. Both keys and values are
  22775. * nominally UTF-8. Per RFC5013, the same key may be repeated any number of
  22776. * times. Note that all information (including the key/value structure itself
  22777. * and the UTF-8 encoding) may have been provided by the plugin author, so
  22778. * callers must be cautious about parsing it. Callers should parse only the
  22779. * top-level structure to separate out the keys and values; the contents of the
  22780. * values is not expected to be machine-readable.
  22781. */
  22782. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_EXTENSION_KVS 0x0
  22783. /* Byte position of the data to be returned within the full data block of the
  22784. * given SUBTYPE.
  22785. */
  22786. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_OFFSET_OFST 8
  22787. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_IN_OFFSET_LEN 4
  22788. /* MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT msgresponse */
  22789. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMIN 4
  22790. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMAX 252
  22791. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LENMAX_MCDI2 1020
  22792. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_LEN(num) (4+1*(num))
  22793. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_NUM(len) (((len)-4)/1)
  22794. /* Full length of the data block of the requested SUBTYPE, in bytes. */
  22795. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_TOTAL_SIZE_OFST 0
  22796. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_TOTAL_SIZE_LEN 4
  22797. /* The information requested by SUBTYPE. */
  22798. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_OFST 4
  22799. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_LEN 1
  22800. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MINNUM 0
  22801. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MAXNUM 248
  22802. #define MC_CMD_PLUGIN_GET_META_PUBLISHER_OUT_DATA_MAXNUM_MCDI2 1016
  22803. /***********************************/
  22804. /* MC_CMD_PLUGIN_GET_META_MSG
  22805. * Returns the simple metadata for a specific plugin request message. This
  22806. * supplies information necessary for the host to know how to build an
  22807. * MC_CMD_PLUGIN_REQ request.
  22808. */
  22809. #define MC_CMD_PLUGIN_GET_META_MSG 0x1b1
  22810. #undef MC_CMD_0x1b1_PRIVILEGE_CTG
  22811. #define MC_CMD_0x1b1_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22812. /* MC_CMD_PLUGIN_GET_META_MSG_IN msgrequest */
  22813. #define MC_CMD_PLUGIN_GET_META_MSG_IN_LEN 8
  22814. /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */
  22815. #define MC_CMD_PLUGIN_GET_META_MSG_IN_HANDLE_OFST 0
  22816. #define MC_CMD_PLUGIN_GET_META_MSG_IN_HANDLE_LEN 4
  22817. /* Unique message ID to obtain */
  22818. #define MC_CMD_PLUGIN_GET_META_MSG_IN_ID_OFST 4
  22819. #define MC_CMD_PLUGIN_GET_META_MSG_IN_ID_LEN 4
  22820. /* MC_CMD_PLUGIN_GET_META_MSG_OUT msgresponse */
  22821. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_LEN 44
  22822. /* Unique message ID. This is the same value as the input parameter; it exists
  22823. * to allow future MCDI extensions which enumerate all messages.
  22824. */
  22825. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_ID_OFST 0
  22826. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_ID_LEN 4
  22827. /* Packed index number of this message, assigned by the MC to give each message
  22828. * a unique ID in an array to allow for more efficient storage/management.
  22829. */
  22830. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_INDEX_OFST 4
  22831. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_INDEX_LEN 4
  22832. /* Short human-readable codename for this message. This is conventionally
  22833. * formatted as a C identifier in the basic ASCII character set with any spare
  22834. * bytes at the end set to 0, however this convention is not enforced by the MC
  22835. * so consumers must check for all potential malformations before using it for
  22836. * a trusted purpose.
  22837. */
  22838. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_NAME_OFST 8
  22839. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_NAME_LEN 32
  22840. /* Number of bytes of data which must be passed from the host kernel to the MC
  22841. * for this message's payload, and which are passed back again in the response.
  22842. * The MC's plugin metadata loader will have validated that the number of bytes
  22843. * specified here will fit in to MC_CMD_PLUGIN_REQ_IN_DATA in a single MCDI
  22844. * message.
  22845. */
  22846. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_DATA_SIZE_OFST 40
  22847. #define MC_CMD_PLUGIN_GET_META_MSG_OUT_DATA_SIZE_LEN 4
  22848. /* PLUGIN_EXTENSION structuredef: Used within MC_CMD_PLUGIN_GET_ALL to describe
  22849. * an individual extension.
  22850. */
  22851. #define PLUGIN_EXTENSION_LEN 20
  22852. #define PLUGIN_EXTENSION_UUID_OFST 0
  22853. #define PLUGIN_EXTENSION_UUID_LEN 16
  22854. #define PLUGIN_EXTENSION_UUID_LBN 0
  22855. #define PLUGIN_EXTENSION_UUID_WIDTH 128
  22856. #define PLUGIN_EXTENSION_ADMIN_GROUP_OFST 16
  22857. #define PLUGIN_EXTENSION_ADMIN_GROUP_LEN 1
  22858. #define PLUGIN_EXTENSION_ADMIN_GROUP_LBN 128
  22859. #define PLUGIN_EXTENSION_ADMIN_GROUP_WIDTH 8
  22860. #define PLUGIN_EXTENSION_FLAG_ENABLED_LBN 136
  22861. #define PLUGIN_EXTENSION_FLAG_ENABLED_WIDTH 1
  22862. #define PLUGIN_EXTENSION_RESERVED_LBN 137
  22863. #define PLUGIN_EXTENSION_RESERVED_WIDTH 23
  22864. /***********************************/
  22865. /* MC_CMD_PLUGIN_GET_ALL
  22866. * Returns a list of all plugin extensions currently loaded and available. The
  22867. * UUIDs returned can be passed to MC_CMD_PLUGIN_ALLOC in order to obtain more
  22868. * detailed metadata via the MC_CMD_PLUGIN_GET_META_* family of requests. The
  22869. * ADMIN_GROUP field collects how extensions are grouped in to units which are
  22870. * loaded/unloaded together; extensions with the same value are in the same
  22871. * group.
  22872. */
  22873. #define MC_CMD_PLUGIN_GET_ALL 0x1b2
  22874. #undef MC_CMD_0x1b2_PRIVILEGE_CTG
  22875. #define MC_CMD_0x1b2_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22876. /* MC_CMD_PLUGIN_GET_ALL_IN msgrequest */
  22877. #define MC_CMD_PLUGIN_GET_ALL_IN_LEN 4
  22878. /* Additional options for querying. Note that if neither FLAG_INCLUDE_ENABLED
  22879. * nor FLAG_INCLUDE_DISABLED are specified then the result set will be empty.
  22880. */
  22881. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAGS_OFST 0
  22882. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAGS_LEN 4
  22883. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_OFST 0
  22884. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_LBN 0
  22885. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_ENABLED_WIDTH 1
  22886. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_OFST 0
  22887. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_LBN 1
  22888. #define MC_CMD_PLUGIN_GET_ALL_IN_FLAG_INCLUDE_DISABLED_WIDTH 1
  22889. /* MC_CMD_PLUGIN_GET_ALL_OUT msgresponse */
  22890. #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMIN 0
  22891. #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMAX 240
  22892. #define MC_CMD_PLUGIN_GET_ALL_OUT_LENMAX_MCDI2 1020
  22893. #define MC_CMD_PLUGIN_GET_ALL_OUT_LEN(num) (0+20*(num))
  22894. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_NUM(len) (((len)-0)/20)
  22895. /* The list of available plugin extensions, as an array of PLUGIN_EXTENSION
  22896. * structs.
  22897. */
  22898. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_OFST 0
  22899. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_LEN 20
  22900. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MINNUM 0
  22901. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MAXNUM 12
  22902. #define MC_CMD_PLUGIN_GET_ALL_OUT_EXTENSIONS_MAXNUM_MCDI2 51
  22903. /***********************************/
  22904. /* MC_CMD_PLUGIN_REQ
  22905. * Send a command to a plugin. A plugin may define an arbitrary number of
  22906. * 'messages' which it allows applications on the host system to send, each
  22907. * identified by a 32-bit ID.
  22908. */
  22909. #define MC_CMD_PLUGIN_REQ 0x1b3
  22910. #undef MC_CMD_0x1b3_PRIVILEGE_CTG
  22911. #define MC_CMD_0x1b3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  22912. /* MC_CMD_PLUGIN_REQ_IN msgrequest */
  22913. #define MC_CMD_PLUGIN_REQ_IN_LENMIN 8
  22914. #define MC_CMD_PLUGIN_REQ_IN_LENMAX 252
  22915. #define MC_CMD_PLUGIN_REQ_IN_LENMAX_MCDI2 1020
  22916. #define MC_CMD_PLUGIN_REQ_IN_LEN(num) (8+1*(num))
  22917. #define MC_CMD_PLUGIN_REQ_IN_DATA_NUM(len) (((len)-8)/1)
  22918. /* Handle returned by MC_CMD_PLUGIN_ALLOC_OUT */
  22919. #define MC_CMD_PLUGIN_REQ_IN_HANDLE_OFST 0
  22920. #define MC_CMD_PLUGIN_REQ_IN_HANDLE_LEN 4
  22921. /* Message ID defined by the plugin author */
  22922. #define MC_CMD_PLUGIN_REQ_IN_ID_OFST 4
  22923. #define MC_CMD_PLUGIN_REQ_IN_ID_LEN 4
  22924. /* Data blob being the parameter to the message. This must be of the length
  22925. * specified by MC_CMD_PLUGIN_GET_META_MSG_IN_MCDI_PARAM_SIZE.
  22926. */
  22927. #define MC_CMD_PLUGIN_REQ_IN_DATA_OFST 8
  22928. #define MC_CMD_PLUGIN_REQ_IN_DATA_LEN 1
  22929. #define MC_CMD_PLUGIN_REQ_IN_DATA_MINNUM 0
  22930. #define MC_CMD_PLUGIN_REQ_IN_DATA_MAXNUM 244
  22931. #define MC_CMD_PLUGIN_REQ_IN_DATA_MAXNUM_MCDI2 1012
  22932. /* MC_CMD_PLUGIN_REQ_OUT msgresponse */
  22933. #define MC_CMD_PLUGIN_REQ_OUT_LENMIN 0
  22934. #define MC_CMD_PLUGIN_REQ_OUT_LENMAX 252
  22935. #define MC_CMD_PLUGIN_REQ_OUT_LENMAX_MCDI2 1020
  22936. #define MC_CMD_PLUGIN_REQ_OUT_LEN(num) (0+1*(num))
  22937. #define MC_CMD_PLUGIN_REQ_OUT_DATA_NUM(len) (((len)-0)/1)
  22938. /* The input data, as transformed and/or updated by the plugin's eBPF. Will be
  22939. * the same size as the input DATA parameter.
  22940. */
  22941. #define MC_CMD_PLUGIN_REQ_OUT_DATA_OFST 0
  22942. #define MC_CMD_PLUGIN_REQ_OUT_DATA_LEN 1
  22943. #define MC_CMD_PLUGIN_REQ_OUT_DATA_MINNUM 0
  22944. #define MC_CMD_PLUGIN_REQ_OUT_DATA_MAXNUM 252
  22945. #define MC_CMD_PLUGIN_REQ_OUT_DATA_MAXNUM_MCDI2 1020
  22946. /* DESC_ADDR_REGION structuredef: Describes a contiguous region of DESC_ADDR
  22947. * space that maps to a contiguous region of TRGT_ADDR space. Addresses
  22948. * DESC_ADDR in the range [DESC_ADDR_BASE:DESC_ADDR_BASE + 1 <<
  22949. * WINDOW_SIZE_LOG2) map to TRGT_ADDR = DESC_ADDR - DESC_ADDR_BASE +
  22950. * TRGT_ADDR_BASE.
  22951. */
  22952. #define DESC_ADDR_REGION_LEN 32
  22953. /* The start of the region in DESC_ADDR space. */
  22954. #define DESC_ADDR_REGION_DESC_ADDR_BASE_OFST 0
  22955. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LEN 8
  22956. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_OFST 0
  22957. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_LEN 4
  22958. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_LBN 0
  22959. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LO_WIDTH 32
  22960. #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_OFST 4
  22961. #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_LEN 4
  22962. #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_LBN 32
  22963. #define DESC_ADDR_REGION_DESC_ADDR_BASE_HI_WIDTH 32
  22964. #define DESC_ADDR_REGION_DESC_ADDR_BASE_LBN 0
  22965. #define DESC_ADDR_REGION_DESC_ADDR_BASE_WIDTH 64
  22966. /* The start of the region in TRGT_ADDR space. Drivers can set this via
  22967. * MC_CMD_SET_DESC_ADDR_REGIONS.
  22968. */
  22969. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_OFST 8
  22970. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LEN 8
  22971. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_OFST 8
  22972. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_LEN 4
  22973. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_LBN 64
  22974. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LO_WIDTH 32
  22975. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_OFST 12
  22976. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_LEN 4
  22977. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_LBN 96
  22978. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_HI_WIDTH 32
  22979. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_LBN 64
  22980. #define DESC_ADDR_REGION_TRGT_ADDR_BASE_WIDTH 64
  22981. /* The size of the region. */
  22982. #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_OFST 16
  22983. #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_LEN 4
  22984. #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_LBN 128
  22985. #define DESC_ADDR_REGION_WINDOW_SIZE_LOG2_WIDTH 32
  22986. /* The alignment restriction on TRGT_ADDR. TRGT_ADDR values set by the driver
  22987. * must be a multiple of 1 << TRGT_ADDR_ALIGN_LOG2.
  22988. */
  22989. #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_OFST 20
  22990. #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_LEN 4
  22991. #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_LBN 160
  22992. #define DESC_ADDR_REGION_TRGT_ADDR_ALIGN_LOG2_WIDTH 32
  22993. #define DESC_ADDR_REGION_RSVD_OFST 24
  22994. #define DESC_ADDR_REGION_RSVD_LEN 8
  22995. #define DESC_ADDR_REGION_RSVD_LO_OFST 24
  22996. #define DESC_ADDR_REGION_RSVD_LO_LEN 4
  22997. #define DESC_ADDR_REGION_RSVD_LO_LBN 192
  22998. #define DESC_ADDR_REGION_RSVD_LO_WIDTH 32
  22999. #define DESC_ADDR_REGION_RSVD_HI_OFST 28
  23000. #define DESC_ADDR_REGION_RSVD_HI_LEN 4
  23001. #define DESC_ADDR_REGION_RSVD_HI_LBN 224
  23002. #define DESC_ADDR_REGION_RSVD_HI_WIDTH 32
  23003. #define DESC_ADDR_REGION_RSVD_LBN 192
  23004. #define DESC_ADDR_REGION_RSVD_WIDTH 64
  23005. /***********************************/
  23006. /* MC_CMD_GET_DESC_ADDR_INFO
  23007. * Returns a description of the mapping from DESC_ADDR to TRGT_ADDR for the calling function's address space.
  23008. */
  23009. #define MC_CMD_GET_DESC_ADDR_INFO 0x1b7
  23010. #undef MC_CMD_0x1b7_PRIVILEGE_CTG
  23011. #define MC_CMD_0x1b7_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23012. /* MC_CMD_GET_DESC_ADDR_INFO_IN msgrequest */
  23013. #define MC_CMD_GET_DESC_ADDR_INFO_IN_LEN 0
  23014. /* MC_CMD_GET_DESC_ADDR_INFO_OUT msgresponse */
  23015. #define MC_CMD_GET_DESC_ADDR_INFO_OUT_LEN 4
  23016. /* The type of mapping; see SF-nnnnnn-xx (EF100 driver writer's guide, once
  23017. * written) for details of each type.
  23018. */
  23019. #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_TYPE_OFST 0
  23020. #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_TYPE_LEN 4
  23021. /* enum: TRGT_ADDR = DESC_ADDR */
  23022. #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_FLAT 0x0
  23023. /* enum: DESC_ADDR has one or more regions that map into TRGT_ADDR. The base
  23024. * TRGT_ADDR for each region is programmable via MCDI.
  23025. */
  23026. #define MC_CMD_GET_DESC_ADDR_INFO_OUT_MAPPING_REGIONED 0x1
  23027. /***********************************/
  23028. /* MC_CMD_GET_DESC_ADDR_REGIONS
  23029. * Returns a list of the DESC_ADDR regions for the calling function's address space. Only valid if that function's address space has the REGIONED mapping from DESC_ADDR to TRGT_ADDR.
  23030. */
  23031. #define MC_CMD_GET_DESC_ADDR_REGIONS 0x1b8
  23032. #undef MC_CMD_0x1b8_PRIVILEGE_CTG
  23033. #define MC_CMD_0x1b8_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23034. /* MC_CMD_GET_DESC_ADDR_REGIONS_IN msgrequest */
  23035. #define MC_CMD_GET_DESC_ADDR_REGIONS_IN_LEN 0
  23036. /* MC_CMD_GET_DESC_ADDR_REGIONS_OUT msgresponse */
  23037. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMIN 32
  23038. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMAX 224
  23039. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LENMAX_MCDI2 992
  23040. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_LEN(num) (0+32*(num))
  23041. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_NUM(len) (((len)-0)/32)
  23042. /* An array of DESC_ADDR_REGION strutures. The number of entries in the array
  23043. * indicates the number of available regions.
  23044. */
  23045. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_OFST 0
  23046. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_LEN 32
  23047. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MINNUM 1
  23048. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MAXNUM 7
  23049. #define MC_CMD_GET_DESC_ADDR_REGIONS_OUT_REGIONS_MAXNUM_MCDI2 31
  23050. /***********************************/
  23051. /* MC_CMD_SET_DESC_ADDR_REGIONS
  23052. * Set the base TRGT_ADDR for a set of DESC_ADDR regions for the calling function's address space. Only valid if that function's address space had the REGIONED mapping from DESC_ADDR to TRGT_ADDR.
  23053. */
  23054. #define MC_CMD_SET_DESC_ADDR_REGIONS 0x1b9
  23055. #undef MC_CMD_0x1b9_PRIVILEGE_CTG
  23056. #define MC_CMD_0x1b9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23057. /* MC_CMD_SET_DESC_ADDR_REGIONS_IN msgrequest */
  23058. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMIN 16
  23059. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMAX 248
  23060. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LENMAX_MCDI2 1016
  23061. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_LEN(num) (8+8*(num))
  23062. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_NUM(len) (((len)-8)/8)
  23063. /* A bitmask indicating which regions should have their base TRGT_ADDR updated.
  23064. * To update the base TRGR_ADDR for a DESC_ADDR region, the corresponding bit
  23065. * should be set to 1.
  23066. */
  23067. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_SET_REGION_MASK_OFST 0
  23068. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_SET_REGION_MASK_LEN 4
  23069. /* Reserved field; must be set to zero. */
  23070. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_RSVD_OFST 4
  23071. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_RSVD_LEN 4
  23072. /* An array of values used to updated the base TRGT_ADDR for DESC_ADDR regions.
  23073. * Array indices corresponding to region numbers (i.e. the array is sparse, and
  23074. * included entries for regions even if the corresponding SET_REGION_MASK bit
  23075. * is zero).
  23076. */
  23077. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_OFST 8
  23078. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LEN 8
  23079. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_OFST 8
  23080. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_LEN 4
  23081. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_LBN 64
  23082. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_LO_WIDTH 32
  23083. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_OFST 12
  23084. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_LEN 4
  23085. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_LBN 96
  23086. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_HI_WIDTH 32
  23087. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MINNUM 1
  23088. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MAXNUM 30
  23089. #define MC_CMD_SET_DESC_ADDR_REGIONS_IN_TRGT_ADDR_BASE_MAXNUM_MCDI2 126
  23090. /* MC_CMD_SET_DESC_ADDR_REGIONS_OUT msgresponse */
  23091. #define MC_CMD_SET_DESC_ADDR_REGIONS_OUT_LEN 0
  23092. /***********************************/
  23093. /* MC_CMD_CLIENT_CMD
  23094. * Execute an arbitrary MCDI command on behalf of a different client. The
  23095. * consequences of the command (e.g. ownership of any resources created) apply
  23096. * to the indicated client rather than the function client which actually sent
  23097. * this command. All inherent permission checks are also performed on the
  23098. * indicated client. The given client must be a descendant of the requestor.
  23099. * The command to be proxied follows immediately afterward in the host buffer
  23100. * (or on the UART). Chaining multiple MC_CMD_CLIENT_CMD is unnecessary and not
  23101. * supported. New dynamic clients may be created with MC_CMD_CLIENT_ALLOC.
  23102. */
  23103. #define MC_CMD_CLIENT_CMD 0x1ba
  23104. #undef MC_CMD_0x1ba_PRIVILEGE_CTG
  23105. #define MC_CMD_0x1ba_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23106. /* MC_CMD_CLIENT_CMD_IN msgrequest */
  23107. #define MC_CMD_CLIENT_CMD_IN_LEN 4
  23108. /* The client as which to execute the following command. */
  23109. #define MC_CMD_CLIENT_CMD_IN_CLIENT_ID_OFST 0
  23110. #define MC_CMD_CLIENT_CMD_IN_CLIENT_ID_LEN 4
  23111. /* MC_CMD_CLIENT_CMD_OUT msgresponse */
  23112. #define MC_CMD_CLIENT_CMD_OUT_LEN 0
  23113. /***********************************/
  23114. /* MC_CMD_CLIENT_ALLOC
  23115. * Create a new client object. Clients are a system for delineating NIC
  23116. * resource ownership, such that groups of resources may be torn down as a
  23117. * unit. See also MC_CMD_CLIENT_CMD. See XN-200265-TC for background, concepts
  23118. * and a glossary. Clients created by this command are known as "dynamic
  23119. * clients". The newly-created client is a child of the client which sent this
  23120. * command. The caller must have the GRP_ALLOC_CLIENT privilege. The new client
  23121. * initially has no permission to do anything; see
  23122. * MC_CMD_DEVEL_CLIENT_PRIVILEGE_MODIFY.
  23123. */
  23124. #define MC_CMD_CLIENT_ALLOC 0x1bb
  23125. #undef MC_CMD_0x1bb_PRIVILEGE_CTG
  23126. #define MC_CMD_0x1bb_PRIVILEGE_CTG SRIOV_CTG_ALLOC_CLIENT
  23127. /* MC_CMD_CLIENT_ALLOC_IN msgrequest */
  23128. #define MC_CMD_CLIENT_ALLOC_IN_LEN 0
  23129. /* MC_CMD_CLIENT_ALLOC_OUT msgresponse */
  23130. #define MC_CMD_CLIENT_ALLOC_OUT_LEN 4
  23131. /* The ID of the new client object which has been created. */
  23132. #define MC_CMD_CLIENT_ALLOC_OUT_CLIENT_ID_OFST 0
  23133. #define MC_CMD_CLIENT_ALLOC_OUT_CLIENT_ID_LEN 4
  23134. /***********************************/
  23135. /* MC_CMD_CLIENT_FREE
  23136. * Destroy and release an existing client object. All resources owned by that
  23137. * client (including its child clients, and thus all resources owned by the
  23138. * entire family tree) are freed.
  23139. */
  23140. #define MC_CMD_CLIENT_FREE 0x1bc
  23141. #undef MC_CMD_0x1bc_PRIVILEGE_CTG
  23142. #define MC_CMD_0x1bc_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23143. /* MC_CMD_CLIENT_FREE_IN msgrequest */
  23144. #define MC_CMD_CLIENT_FREE_IN_LEN 4
  23145. /* The ID of the client to be freed. This client must be a descendant of the
  23146. * requestor. A client cannot free itself.
  23147. */
  23148. #define MC_CMD_CLIENT_FREE_IN_CLIENT_ID_OFST 0
  23149. #define MC_CMD_CLIENT_FREE_IN_CLIENT_ID_LEN 4
  23150. /* MC_CMD_CLIENT_FREE_OUT msgresponse */
  23151. #define MC_CMD_CLIENT_FREE_OUT_LEN 0
  23152. /***********************************/
  23153. /* MC_CMD_SET_VI_USER
  23154. * Assign partial rights over this VI to another client. VIs have an 'owner'
  23155. * and a 'user'. The owner is the client which allocated the VI
  23156. * (MC_CMD_ALLOC_VIS) and cannot be changed. The user is the client which has
  23157. * permission to create queues and other resources on that VI. Initially
  23158. * user==owner, but the user can be changed by this command; the resources thus
  23159. * created are then owned by the user-client. Only the VI owner can call this
  23160. * command, and the request will fail if there are any outstanding child
  23161. * resources (e.g. queues) currently allocated from this VI.
  23162. */
  23163. #define MC_CMD_SET_VI_USER 0x1be
  23164. #undef MC_CMD_0x1be_PRIVILEGE_CTG
  23165. #define MC_CMD_0x1be_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23166. /* MC_CMD_SET_VI_USER_IN msgrequest */
  23167. #define MC_CMD_SET_VI_USER_IN_LEN 8
  23168. /* Function-relative VI number to modify. */
  23169. #define MC_CMD_SET_VI_USER_IN_INSTANCE_OFST 0
  23170. #define MC_CMD_SET_VI_USER_IN_INSTANCE_LEN 4
  23171. /* Client ID to become the new user. This must be a descendant of the owning
  23172. * client, the owning client itself, or the special value MC_CMD_CLIENT_ID_SELF
  23173. * which is synonymous with the owning client.
  23174. */
  23175. #define MC_CMD_SET_VI_USER_IN_CLIENT_ID_OFST 4
  23176. #define MC_CMD_SET_VI_USER_IN_CLIENT_ID_LEN 4
  23177. /* MC_CMD_SET_VI_USER_OUT msgresponse */
  23178. #define MC_CMD_SET_VI_USER_OUT_LEN 0
  23179. /***********************************/
  23180. /* MC_CMD_GET_CLIENT_MAC_ADDRESSES
  23181. * A device reports a set of MAC addresses for each client to use, known as the
  23182. * "permanent MAC addresses". Those MAC addresses are provided by the client's
  23183. * administrator, e.g. via MC_CMD_SET_CLIENT_MAC_ADDRESSES, and are intended as
  23184. * a hint to that client which MAC address its administrator would like to use
  23185. * to identity itself. This API exists solely to allow communication of MAC
  23186. * address from administrator to adminstree, and has no inherent interaction
  23187. * with switching within the device. There is no guarantee that a client will
  23188. * be able to send traffic with a source MAC address taken from the list of MAC
  23189. * address reported, nor is there a guarantee that a client will be able to
  23190. * resource traffic with a destination MAC taken from the list of MAC
  23191. * addresses. Likewise, there is no guarantee that a client will not be able to
  23192. * use a MAC address not present in the list. Restrictions on switching are
  23193. * controlled either through the EVB API if operating in EVB mode, or via MAE
  23194. * rules if host software is directly managing the MAE. In order to allow
  23195. * tenants to use this API whilst a provider is using the EVB API, the MAC
  23196. * addresses reported by MC_CMD_GET_CLIENT_MAC_ADDRESSES will be augmented with
  23197. * any MAC addresses associated with the vPort assigned to the caller. In order
  23198. * to allow tenants to use the EVB API whilst a provider is using this API, if
  23199. * a client queries the MAC addresses for a vPort using the host_evb_port_id
  23200. * EVB_PORT_ASSIGNED, that list of MAC addresses will be augmented with the MAC
  23201. * addresses assigned to the calling client. This query can either be explicit
  23202. * (i.e. MC_CMD_VPORT_GET_MAC_ADDRESSES) or implicit (e.g. creation of a
  23203. * vAdaptor with a NULL/automatic MAC address). Changing the MAC address on a
  23204. * vAdaptor only affects VNIC steering filters; it has no effect on the MAC
  23205. * addresses assigned to the vAdaptor's owner. VirtIO clients behave as EVB
  23206. * clients. On VirtIO device reset, a vAdaptor is created with an automatic MAC
  23207. * address. Querying the VirtIO device's MAC address queries the underlying
  23208. * vAdaptor's MAC address. Setting the VirtIO device's MAC address sets the
  23209. * underlying vAdaptor's MAC addresses.
  23210. */
  23211. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES 0x1c4
  23212. #undef MC_CMD_0x1c4_PRIVILEGE_CTG
  23213. #define MC_CMD_0x1c4_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23214. /* MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN msgrequest */
  23215. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_LEN 4
  23216. /* A handle for the client for whom MAC address should be obtained. Use
  23217. * CLIENT_HANDLE_SELF to obtain the MAC addresses assigned to the calling
  23218. * client.
  23219. */
  23220. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_OFST 0
  23221. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_LEN 4
  23222. /* MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT msgresponse */
  23223. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMIN 0
  23224. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMAX 252
  23225. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LENMAX_MCDI2 1020
  23226. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_LEN(num) (0+6*(num))
  23227. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_NUM(len) (((len)-0)/6)
  23228. /* An array of MAC addresses assigned to the client. */
  23229. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_OFST 0
  23230. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_LEN 6
  23231. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MINNUM 0
  23232. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MAXNUM 42
  23233. #define MC_CMD_GET_CLIENT_MAC_ADDRESSES_OUT_MAC_ADDRS_MAXNUM_MCDI2 170
  23234. /***********************************/
  23235. /* MC_CMD_SET_CLIENT_MAC_ADDRESSES
  23236. * Set the permanent MAC addresses for a client. The caller must by an
  23237. * administrator of the target client. See MC_CMD_GET_CLIENT_MAC_ADDRESSES for
  23238. * additional detail.
  23239. */
  23240. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES 0x1c5
  23241. #undef MC_CMD_0x1c5_PRIVILEGE_CTG
  23242. #define MC_CMD_0x1c5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23243. /* MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN msgrequest */
  23244. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMIN 4
  23245. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMAX 250
  23246. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LENMAX_MCDI2 1018
  23247. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_LEN(num) (4+6*(num))
  23248. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_NUM(len) (((len)-4)/6)
  23249. /* A handle for the client for whom MAC addresses should be set */
  23250. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_OFST 0
  23251. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_CLIENT_HANDLE_LEN 4
  23252. /* An array of MAC addresses to assign to the client. */
  23253. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_OFST 4
  23254. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_LEN 6
  23255. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MINNUM 0
  23256. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MAXNUM 41
  23257. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_IN_MAC_ADDRS_MAXNUM_MCDI2 169
  23258. /* MC_CMD_SET_CLIENT_MAC_ADDRESSES_OUT msgresponse */
  23259. #define MC_CMD_SET_CLIENT_MAC_ADDRESSES_OUT_LEN 0
  23260. /***********************************/
  23261. /* MC_CMD_GET_BOARD_ATTR
  23262. * Retrieve physical build-level board attributes as configured at
  23263. * manufacturing stage. Fields originate from EEPROM and per-platform constants
  23264. * in firmware. Fields are used in development to identify/ differentiate
  23265. * boards based on build levels/parameters, and also in manufacturing to cross
  23266. * check "what was programmed in manufacturing" is same as "what firmware
  23267. * thinks has been programmed" as there are two layers to translation within
  23268. * firmware before the attributes reach this MCDI handler. Some parameters are
  23269. * retrieved as part of other commands and therefore not replicated here. See
  23270. * GET_VERSION_OUT.
  23271. */
  23272. #define MC_CMD_GET_BOARD_ATTR 0x1c6
  23273. #undef MC_CMD_0x1c6_PRIVILEGE_CTG
  23274. #define MC_CMD_0x1c6_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23275. /* MC_CMD_GET_BOARD_ATTR_IN msgrequest */
  23276. #define MC_CMD_GET_BOARD_ATTR_IN_LEN 0
  23277. /* MC_CMD_GET_BOARD_ATTR_OUT msgresponse */
  23278. #define MC_CMD_GET_BOARD_ATTR_OUT_LEN 16
  23279. /* Defines board capabilities and validity of attributes returned in this
  23280. * response-message.
  23281. */
  23282. #define MC_CMD_GET_BOARD_ATTR_OUT_FLAGS_OFST 0
  23283. #define MC_CMD_GET_BOARD_ATTR_OUT_FLAGS_LEN 4
  23284. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_OFST 0
  23285. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_LBN 0
  23286. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_FAN_WIDTH 1
  23287. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_OFST 0
  23288. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_LBN 1
  23289. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_SOC_WIDTH 1
  23290. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_OFST 0
  23291. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_LBN 2
  23292. #define MC_CMD_GET_BOARD_ATTR_OUT_HAS_AUX_POWER_WIDTH 1
  23293. #define MC_CMD_GET_BOARD_ATTR_OUT_ATTRIBUTES_OFST 4
  23294. #define MC_CMD_GET_BOARD_ATTR_OUT_ATTRIBUTES_LEN 4
  23295. #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_OFST 4
  23296. #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_LBN 0
  23297. #define MC_CMD_GET_BOARD_ATTR_OUT_SOC_EE_WIDTH 1
  23298. #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_OFST 4
  23299. #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_LBN 1
  23300. #define MC_CMD_GET_BOARD_ATTR_OUT_SUC_EE_WIDTH 1
  23301. #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_OFST 4
  23302. #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_LBN 16
  23303. #define MC_CMD_GET_BOARD_ATTR_OUT_FPGA_VOLTAGES_SUPPORTED_WIDTH 8
  23304. /* enum: The FPGA voltage on the adapter can be set to low */
  23305. #define MC_CMD_FPGA_VOLTAGE_LOW 0x0
  23306. /* enum: The FPGA voltage on the adapter can be set to regular */
  23307. #define MC_CMD_FPGA_VOLTAGE_REG 0x1
  23308. /* enum: The FPGA voltage on the adapter can be set to high */
  23309. #define MC_CMD_FPGA_VOLTAGE_HIGH 0x2
  23310. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_OFST 4
  23311. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_LBN 24
  23312. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_COUNT_WIDTH 8
  23313. /* An array of cage types on the board */
  23314. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_OFST 8
  23315. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_LEN 1
  23316. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_NUM 8
  23317. /* enum: The cages are not known */
  23318. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_UNKNOWN 0x0
  23319. /* enum: The cages are SFP/SFP+ */
  23320. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_SFP 0x1
  23321. /* enum: The cages are QSFP/QSFP+ */
  23322. #define MC_CMD_GET_BOARD_ATTR_OUT_CAGE_TYPE_QSFP 0x2
  23323. /***********************************/
  23324. /* MC_CMD_GET_SOC_STATE
  23325. * Retrieve current state of the System-on-Chip. This command is valid when
  23326. * MC_CMD_GET_BOARD_ATTR:HAS_SOC is set.
  23327. */
  23328. #define MC_CMD_GET_SOC_STATE 0x1c7
  23329. #undef MC_CMD_0x1c7_PRIVILEGE_CTG
  23330. #define MC_CMD_0x1c7_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23331. /* MC_CMD_GET_SOC_STATE_IN msgrequest */
  23332. #define MC_CMD_GET_SOC_STATE_IN_LEN 0
  23333. /* MC_CMD_GET_SOC_STATE_OUT msgresponse */
  23334. #define MC_CMD_GET_SOC_STATE_OUT_LEN 12
  23335. /* Status flags for the SoC */
  23336. #define MC_CMD_GET_SOC_STATE_OUT_FLAGS_OFST 0
  23337. #define MC_CMD_GET_SOC_STATE_OUT_FLAGS_LEN 4
  23338. #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_OFST 0
  23339. #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_LBN 0
  23340. #define MC_CMD_GET_SOC_STATE_OUT_SHOULD_THROTTLE_WIDTH 1
  23341. #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_OFST 0
  23342. #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_LBN 1
  23343. #define MC_CMD_GET_SOC_STATE_OUT_OS_RECOVERY_REQUIRED_WIDTH 1
  23344. #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_OFST 0
  23345. #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_LBN 2
  23346. #define MC_CMD_GET_SOC_STATE_OUT_WDT_FIRED_WIDTH 1
  23347. /* Status fields for the SoC */
  23348. #define MC_CMD_GET_SOC_STATE_OUT_ATTRIBUTES_OFST 4
  23349. #define MC_CMD_GET_SOC_STATE_OUT_ATTRIBUTES_LEN 4
  23350. #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_OFST 4
  23351. #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_LBN 0
  23352. #define MC_CMD_GET_SOC_STATE_OUT_RUN_STATE_WIDTH 8
  23353. /* enum: Power on (set by SUC on power up) */
  23354. #define MC_CMD_GET_SOC_STATE_OUT_SOC_BOOT 0x0
  23355. /* enum: Running bootloader */
  23356. #define MC_CMD_GET_SOC_STATE_OUT_SOC_BOOTLOADER 0x1
  23357. /* enum: Bootloader has started OS. OS is booting */
  23358. #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_START 0x2
  23359. /* enum: OS is running */
  23360. #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_RUNNING 0x3
  23361. /* enum: Maintenance OS is running */
  23362. #define MC_CMD_GET_SOC_STATE_OUT_SOC_OS_MAINTENANCE 0x4
  23363. /* Number of SoC resets since power on */
  23364. #define MC_CMD_GET_SOC_STATE_OUT_RESET_COUNT_OFST 8
  23365. #define MC_CMD_GET_SOC_STATE_OUT_RESET_COUNT_LEN 4
  23366. /***********************************/
  23367. /* MC_CMD_CHECK_SCHEDULER_CREDITS
  23368. * For debugging purposes. For each source and destination node in the hardware
  23369. * schedulers, check whether the number of credits is as it should be. This
  23370. * should only be used when the NIC is idle, because collection is not atomic
  23371. * and because the expected credit counts are only meaningful when no traffic
  23372. * is flowing.
  23373. */
  23374. #define MC_CMD_CHECK_SCHEDULER_CREDITS 0x1c8
  23375. #undef MC_CMD_0x1c8_PRIVILEGE_CTG
  23376. #define MC_CMD_0x1c8_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  23377. /* MC_CMD_CHECK_SCHEDULER_CREDITS_IN msgrequest */
  23378. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_LEN 8
  23379. /* Flags for the request */
  23380. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_FLAGS_OFST 0
  23381. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_FLAGS_LEN 4
  23382. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_OFST 0
  23383. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_LBN 0
  23384. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_REPORT_ALL_WIDTH 1
  23385. /* If there are too many results to fit into an MCDI response, they're split
  23386. * into pages. This field specifies which (0-indexed) page to request. A
  23387. * request with PAGE=0 will snapshot the results, and subsequent requests with
  23388. * PAGE>0 will return data from the most recent snapshot. The GENERATION field
  23389. * in the response allows callers to verify that all responses correspond to
  23390. * the same snapshot.
  23391. */
  23392. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_PAGE_OFST 4
  23393. #define MC_CMD_CHECK_SCHEDULER_CREDITS_IN_PAGE_LEN 4
  23394. /* MC_CMD_CHECK_SCHEDULER_CREDITS_OUT msgresponse */
  23395. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMIN 16
  23396. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMAX 240
  23397. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LENMAX_MCDI2 1008
  23398. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_LEN(num) (16+16*(num))
  23399. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_NUM(len) (((len)-16)/16)
  23400. /* The total number of results (across all pages). */
  23401. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_TOTAL_RESULTS_OFST 0
  23402. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_TOTAL_RESULTS_LEN 4
  23403. /* The number of pages that the response is split across. */
  23404. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_NUM_PAGES_OFST 4
  23405. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_NUM_PAGES_LEN 4
  23406. /* The number of results in this response. */
  23407. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_THIS_PAGE_OFST 8
  23408. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_THIS_PAGE_LEN 4
  23409. /* Result generation count. Incremented any time a request is made with PAGE=0.
  23410. */
  23411. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_GENERATION_OFST 12
  23412. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_GENERATION_LEN 4
  23413. /* The results, as an array of SCHED_CREDIT_CHECK_RESULT structures. */
  23414. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_OFST 16
  23415. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_LEN 16
  23416. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MINNUM 0
  23417. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MAXNUM 14
  23418. #define MC_CMD_CHECK_SCHEDULER_CREDITS_OUT_RESULTS_MAXNUM_MCDI2 62
  23419. /***********************************/
  23420. /* MC_CMD_TXQ_STATS
  23421. * Query per-TXQ statistics.
  23422. */
  23423. #define MC_CMD_TXQ_STATS 0x1d5
  23424. #undef MC_CMD_0x1d5_PRIVILEGE_CTG
  23425. #define MC_CMD_0x1d5_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23426. /* MC_CMD_TXQ_STATS_IN msgrequest */
  23427. #define MC_CMD_TXQ_STATS_IN_LEN 8
  23428. /* Instance of TXQ to retrieve statistics for */
  23429. #define MC_CMD_TXQ_STATS_IN_INSTANCE_OFST 0
  23430. #define MC_CMD_TXQ_STATS_IN_INSTANCE_LEN 4
  23431. /* Flags for the request */
  23432. #define MC_CMD_TXQ_STATS_IN_FLAGS_OFST 4
  23433. #define MC_CMD_TXQ_STATS_IN_FLAGS_LEN 4
  23434. #define MC_CMD_TXQ_STATS_IN_CLEAR_OFST 4
  23435. #define MC_CMD_TXQ_STATS_IN_CLEAR_LBN 0
  23436. #define MC_CMD_TXQ_STATS_IN_CLEAR_WIDTH 1
  23437. /* MC_CMD_TXQ_STATS_OUT msgresponse */
  23438. #define MC_CMD_TXQ_STATS_OUT_LENMIN 0
  23439. #define MC_CMD_TXQ_STATS_OUT_LENMAX 248
  23440. #define MC_CMD_TXQ_STATS_OUT_LENMAX_MCDI2 1016
  23441. #define MC_CMD_TXQ_STATS_OUT_LEN(num) (0+8*(num))
  23442. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_NUM(len) (((len)-0)/8)
  23443. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_OFST 0
  23444. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LEN 8
  23445. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_OFST 0
  23446. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_LEN 4
  23447. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_LBN 0
  23448. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_LO_WIDTH 32
  23449. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_OFST 4
  23450. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_LEN 4
  23451. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_LBN 32
  23452. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_HI_WIDTH 32
  23453. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MINNUM 0
  23454. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MAXNUM 31
  23455. #define MC_CMD_TXQ_STATS_OUT_STATISTICS_MAXNUM_MCDI2 127
  23456. #define MC_CMD_TXQ_STATS_CTPIO_MAX_FILL 0x0 /* enum */
  23457. /* FUNCTION_PERSONALITY structuredef: The meanings of the personalities are
  23458. * defined in SF-120734-TC with more information in SF-122717-TC.
  23459. */
  23460. #define FUNCTION_PERSONALITY_LEN 4
  23461. #define FUNCTION_PERSONALITY_ID_OFST 0
  23462. #define FUNCTION_PERSONALITY_ID_LEN 4
  23463. /* enum: Function has no assigned personality */
  23464. #define FUNCTION_PERSONALITY_NULL 0x0
  23465. /* enum: Function has an EF100-style function control window and VI windows
  23466. * with both EF100 and vDPA doorbells.
  23467. */
  23468. #define FUNCTION_PERSONALITY_EF100 0x1
  23469. /* enum: Function has virtio net device configuration registers and doorbells
  23470. * for virtio queue pairs.
  23471. */
  23472. #define FUNCTION_PERSONALITY_VIRTIO_NET 0x2
  23473. /* enum: Function has virtio block device configuration registers and a
  23474. * doorbell for a single virtqueue.
  23475. */
  23476. #define FUNCTION_PERSONALITY_VIRTIO_BLK 0x3
  23477. /* enum: Function is a Xilinx acceleration device - management function */
  23478. #define FUNCTION_PERSONALITY_ACCEL_MGMT 0x4
  23479. /* enum: Function is a Xilinx acceleration device - user function */
  23480. #define FUNCTION_PERSONALITY_ACCEL_USR 0x5
  23481. #define FUNCTION_PERSONALITY_ID_LBN 0
  23482. #define FUNCTION_PERSONALITY_ID_WIDTH 32
  23483. /***********************************/
  23484. /* MC_CMD_VIRTIO_GET_FEATURES
  23485. * Get a list of the virtio features supported by the device.
  23486. */
  23487. #define MC_CMD_VIRTIO_GET_FEATURES 0x168
  23488. #undef MC_CMD_0x168_PRIVILEGE_CTG
  23489. #define MC_CMD_0x168_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23490. /* MC_CMD_VIRTIO_GET_FEATURES_IN msgrequest */
  23491. #define MC_CMD_VIRTIO_GET_FEATURES_IN_LEN 4
  23492. /* Type of device to get features for. Matches the device id as defined by the
  23493. * virtio spec.
  23494. */
  23495. #define MC_CMD_VIRTIO_GET_FEATURES_IN_DEVICE_ID_OFST 0
  23496. #define MC_CMD_VIRTIO_GET_FEATURES_IN_DEVICE_ID_LEN 4
  23497. /* enum: Reserved. Do not use. */
  23498. #define MC_CMD_VIRTIO_GET_FEATURES_IN_RESERVED 0x0
  23499. /* enum: Net device. */
  23500. #define MC_CMD_VIRTIO_GET_FEATURES_IN_NET 0x1
  23501. /* enum: Block device. */
  23502. #define MC_CMD_VIRTIO_GET_FEATURES_IN_BLOCK 0x2
  23503. /* MC_CMD_VIRTIO_GET_FEATURES_OUT msgresponse */
  23504. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_LEN 8
  23505. /* Features supported by the device. The result is a bitfield in the format of
  23506. * the feature bits of the specified device type as defined in the virtIO 1.1
  23507. * specification ( https://docs.oasis-
  23508. * open.org/virtio/virtio/v1.1/csprd01/virtio-v1.1-csprd01.pdf )
  23509. */
  23510. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_OFST 0
  23511. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LEN 8
  23512. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_OFST 0
  23513. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_LEN 4
  23514. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_LBN 0
  23515. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_LO_WIDTH 32
  23516. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_OFST 4
  23517. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_LEN 4
  23518. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_LBN 32
  23519. #define MC_CMD_VIRTIO_GET_FEATURES_OUT_FEATURES_HI_WIDTH 32
  23520. /***********************************/
  23521. /* MC_CMD_VIRTIO_TEST_FEATURES
  23522. * Query whether a given set of features is supported. Fails with ENOSUP if the
  23523. * driver requests a feature the device doesn't support. Fails with EINVAL if
  23524. * the driver fails to request a feature which the device requires.
  23525. */
  23526. #define MC_CMD_VIRTIO_TEST_FEATURES 0x169
  23527. #undef MC_CMD_0x169_PRIVILEGE_CTG
  23528. #define MC_CMD_0x169_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23529. /* MC_CMD_VIRTIO_TEST_FEATURES_IN msgrequest */
  23530. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_LEN 16
  23531. /* Type of device to test features for. Matches the device id as defined by the
  23532. * virtio spec.
  23533. */
  23534. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_DEVICE_ID_OFST 0
  23535. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_DEVICE_ID_LEN 4
  23536. /* Enum values, see field(s): */
  23537. /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */
  23538. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_RESERVED_OFST 4
  23539. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_RESERVED_LEN 4
  23540. /* Features requested. Same format as the returned value from
  23541. * MC_CMD_VIRTIO_GET_FEATURES.
  23542. */
  23543. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_OFST 8
  23544. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LEN 8
  23545. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_OFST 8
  23546. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_LEN 4
  23547. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_LBN 64
  23548. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_LO_WIDTH 32
  23549. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_OFST 12
  23550. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_LEN 4
  23551. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_LBN 96
  23552. #define MC_CMD_VIRTIO_TEST_FEATURES_IN_FEATURES_HI_WIDTH 32
  23553. /* MC_CMD_VIRTIO_TEST_FEATURES_OUT msgresponse */
  23554. #define MC_CMD_VIRTIO_TEST_FEATURES_OUT_LEN 0
  23555. /***********************************/
  23556. /* MC_CMD_VIRTIO_GET_CAPABILITIES
  23557. * Get virtio capabilities supported by the device. Returns general virtio
  23558. * capabilities and limitations of the hardware / firmware implementation
  23559. * (hardware device as a whole), rather than that of individual configured
  23560. * virtio devices. At present, only the absolute maximum number of queues
  23561. * allowed on multi-queue devices is returned. Response is expected to be
  23562. * extended as necessary in the future.
  23563. */
  23564. #define MC_CMD_VIRTIO_GET_CAPABILITIES 0x1d3
  23565. #undef MC_CMD_0x1d3_PRIVILEGE_CTG
  23566. #define MC_CMD_0x1d3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23567. /* MC_CMD_VIRTIO_GET_CAPABILITIES_IN msgrequest */
  23568. #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_LEN 4
  23569. /* Type of device to get capabilities for. Matches the device id as defined by
  23570. * the virtio spec.
  23571. */
  23572. #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_DEVICE_ID_OFST 0
  23573. #define MC_CMD_VIRTIO_GET_CAPABILITIES_IN_DEVICE_ID_LEN 4
  23574. /* Enum values, see field(s): */
  23575. /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */
  23576. /* MC_CMD_VIRTIO_GET_CAPABILITIES_OUT msgresponse */
  23577. #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_LEN 4
  23578. /* Maximum number of queues supported for a single device instance */
  23579. #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_MAX_QUEUES_OFST 0
  23580. #define MC_CMD_VIRTIO_GET_CAPABILITIES_OUT_MAX_QUEUES_LEN 4
  23581. /***********************************/
  23582. /* MC_CMD_VIRTIO_INIT_QUEUE
  23583. * Create a virtio virtqueue. Fails with EALREADY if the queue already exists.
  23584. * Fails with ENOSUP if a feature is requested that isn't supported. Fails with
  23585. * EINVAL if a required feature isn't requested, or any other parameter is
  23586. * invalid.
  23587. */
  23588. #define MC_CMD_VIRTIO_INIT_QUEUE 0x16a
  23589. #undef MC_CMD_0x16a_PRIVILEGE_CTG
  23590. #define MC_CMD_0x16a_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23591. /* MC_CMD_VIRTIO_INIT_QUEUE_REQ msgrequest */
  23592. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_LEN 68
  23593. /* Type of virtqueue to create. A network rxq and a txq can exist at the same
  23594. * time on a single VI.
  23595. */
  23596. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_QUEUE_TYPE_OFST 0
  23597. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_QUEUE_TYPE_LEN 1
  23598. /* enum: A network device receive queue */
  23599. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NET_RXQ 0x0
  23600. /* enum: A network device transmit queue */
  23601. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NET_TXQ 0x1
  23602. /* enum: A block device request queue */
  23603. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_BLOCK 0x2
  23604. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED_OFST 1
  23605. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED_LEN 1
  23606. /* If the calling function is a PF and this field is not VF_NULL, create the
  23607. * queue on the specified child VF instead of on the PF.
  23608. */
  23609. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_TARGET_VF_OFST 2
  23610. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_TARGET_VF_LEN 2
  23611. /* enum: No VF, create queue on the PF. */
  23612. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_VF_NULL 0xffff
  23613. /* Desired instance. This is the function-local index of the associated VI, not
  23614. * the virtqueue number as counted by the virtqueue spec.
  23615. */
  23616. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INSTANCE_OFST 4
  23617. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INSTANCE_LEN 4
  23618. /* Queue size, in entries. Must be a power of two. */
  23619. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_SIZE_OFST 8
  23620. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_SIZE_LEN 4
  23621. /* Flags */
  23622. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FLAGS_OFST 12
  23623. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FLAGS_LEN 4
  23624. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_OFST 12
  23625. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_LBN 0
  23626. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USE_PASID_WIDTH 1
  23627. /* Address of the descriptor table in the virtqueue. */
  23628. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_OFST 16
  23629. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LEN 8
  23630. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_OFST 16
  23631. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_LEN 4
  23632. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_LBN 128
  23633. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_LO_WIDTH 32
  23634. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_OFST 20
  23635. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_LEN 4
  23636. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_LBN 160
  23637. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_DESC_TBL_ADDR_HI_WIDTH 32
  23638. /* Address of the available ring in the virtqueue. */
  23639. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_OFST 24
  23640. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LEN 8
  23641. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_OFST 24
  23642. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_LEN 4
  23643. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_LBN 192
  23644. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_LO_WIDTH 32
  23645. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_OFST 28
  23646. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_LEN 4
  23647. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_LBN 224
  23648. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_AVAIL_RING_ADDR_HI_WIDTH 32
  23649. /* Address of the used ring in the virtqueue. */
  23650. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_OFST 32
  23651. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LEN 8
  23652. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_OFST 32
  23653. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_LEN 4
  23654. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_LBN 256
  23655. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_LO_WIDTH 32
  23656. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_OFST 36
  23657. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_LEN 4
  23658. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_LBN 288
  23659. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_USED_RING_ADDR_HI_WIDTH 32
  23660. /* PASID to use on PCIe transactions involving this queue. Ignored if the
  23661. * USE_PASID flag is not set.
  23662. */
  23663. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_PASID_OFST 40
  23664. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_PASID_LEN 4
  23665. /* Which MSIX vector to use for this virtqueue, or NO_VECTOR if MSIX should not
  23666. * be used.
  23667. */
  23668. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MSIX_VECTOR_OFST 44
  23669. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MSIX_VECTOR_LEN 2
  23670. /* enum: Do not enable interrupts for this virtqueue */
  23671. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_NO_VECTOR 0xffff
  23672. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED2_OFST 46
  23673. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_RESERVED2_LEN 2
  23674. /* Virtio features to apply to this queue. Same format as the in the virtio
  23675. * spec and in the return from MC_CMD_VIRTIO_GET_FEATURES. Must be a subset of
  23676. * the features returned from MC_CMD_VIRTIO_GET_FEATURES. Features are per-
  23677. * queue because with vDPA multiple queues on the same function can be passed
  23678. * through to different virtual hosts as independent devices.
  23679. */
  23680. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_OFST 48
  23681. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LEN 8
  23682. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_OFST 48
  23683. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_LEN 4
  23684. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_LBN 384
  23685. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_LO_WIDTH 32
  23686. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_OFST 52
  23687. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_LEN 4
  23688. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_LBN 416
  23689. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_FEATURES_HI_WIDTH 32
  23690. /* Enum values, see field(s): */
  23691. /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_OUT/FEATURES */
  23692. /* The initial available index for this virtqueue. If this queue is being
  23693. * created to be migrated into, this should be the FINAL_AVAIL_IDX value
  23694. * returned by MC_CMD_VIRTIO_FINI_QUEUE of the queue being migrated from (or
  23695. * equivalent if the original queue was on a thirdparty device). Otherwise, it
  23696. * should be zero.
  23697. */
  23698. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_AVAIL_IDX_OFST 56
  23699. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_AVAIL_IDX_LEN 4
  23700. /* Alias of INITIAL_AVAIL_IDX, kept for compatibility. */
  23701. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_PIDX_OFST 56
  23702. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_PIDX_LEN 4
  23703. /* The initial used index for this virtqueue. If this queue is being created to
  23704. * be migrated into, this should be the FINAL_USED_IDX value returned by
  23705. * MC_CMD_VIRTIO_FINI_QUEUE of the queue being migrated from (or equivalent if
  23706. * the original queue was on a thirdparty device). Otherwise, it should be
  23707. * zero.
  23708. */
  23709. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_USED_IDX_OFST 60
  23710. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_USED_IDX_LEN 4
  23711. /* Alias of INITIAL_USED_IDX, kept for compatibility. */
  23712. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_CIDX_OFST 60
  23713. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_INITIAL_CIDX_LEN 4
  23714. /* A MAE_MPORT_SELECTOR defining which mport this queue should be associated
  23715. * with. Use MAE_MPORT_SELECTOR_ASSIGNED to request the default mport for the
  23716. * function this queue is being created on.
  23717. */
  23718. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MPORT_SELECTOR_OFST 64
  23719. #define MC_CMD_VIRTIO_INIT_QUEUE_REQ_MPORT_SELECTOR_LEN 4
  23720. /* MC_CMD_VIRTIO_INIT_QUEUE_RESP msgresponse */
  23721. #define MC_CMD_VIRTIO_INIT_QUEUE_RESP_LEN 0
  23722. /***********************************/
  23723. /* MC_CMD_VIRTIO_FINI_QUEUE
  23724. * Destroy a virtio virtqueue
  23725. */
  23726. #define MC_CMD_VIRTIO_FINI_QUEUE 0x16b
  23727. #undef MC_CMD_0x16b_PRIVILEGE_CTG
  23728. #define MC_CMD_0x16b_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23729. /* MC_CMD_VIRTIO_FINI_QUEUE_REQ msgrequest */
  23730. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_LEN 8
  23731. /* Type of virtqueue to destroy. */
  23732. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_QUEUE_TYPE_OFST 0
  23733. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_QUEUE_TYPE_LEN 1
  23734. /* Enum values, see field(s): */
  23735. /* MC_CMD_VIRTIO_INIT_QUEUE/MC_CMD_VIRTIO_INIT_QUEUE_REQ/QUEUE_TYPE */
  23736. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_RESERVED_OFST 1
  23737. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_RESERVED_LEN 1
  23738. /* If the calling function is a PF and this field is not VF_NULL, destroy the
  23739. * queue on the specified child VF instead of on the PF.
  23740. */
  23741. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_TARGET_VF_OFST 2
  23742. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_TARGET_VF_LEN 2
  23743. /* enum: No VF, destroy the queue on the PF. */
  23744. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_VF_NULL 0xffff
  23745. /* Instance to destroy */
  23746. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_INSTANCE_OFST 4
  23747. #define MC_CMD_VIRTIO_FINI_QUEUE_REQ_INSTANCE_LEN 4
  23748. /* MC_CMD_VIRTIO_FINI_QUEUE_RESP msgresponse */
  23749. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_LEN 8
  23750. /* The available index of the virtqueue when the queue was stopped. */
  23751. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_AVAIL_IDX_OFST 0
  23752. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_AVAIL_IDX_LEN 4
  23753. /* Alias of FINAL_AVAIL_IDX, kept for compatibility. */
  23754. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_PIDX_OFST 0
  23755. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_PIDX_LEN 4
  23756. /* The used index of the virtqueue when the queue was stopped. */
  23757. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_USED_IDX_OFST 4
  23758. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_USED_IDX_LEN 4
  23759. /* Alias of FINAL_USED_IDX, kept for compatibility. */
  23760. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_CIDX_OFST 4
  23761. #define MC_CMD_VIRTIO_FINI_QUEUE_RESP_FINAL_CIDX_LEN 4
  23762. /***********************************/
  23763. /* MC_CMD_VIRTIO_GET_DOORBELL_OFFSET
  23764. * Get the offset in the BAR of the doorbells for a VI. Doesn't require the
  23765. * queue(s) to be allocated.
  23766. */
  23767. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET 0x16c
  23768. #undef MC_CMD_0x16c_PRIVILEGE_CTG
  23769. #define MC_CMD_0x16c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  23770. /* MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ msgrequest */
  23771. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_LEN 8
  23772. /* Type of device to get information for. Matches the device id as defined by
  23773. * the virtio spec.
  23774. */
  23775. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_DEVICE_ID_OFST 0
  23776. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_DEVICE_ID_LEN 1
  23777. /* Enum values, see field(s): */
  23778. /* MC_CMD_VIRTIO_GET_FEATURES/MC_CMD_VIRTIO_GET_FEATURES_IN/DEVICE_ID */
  23779. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_RESERVED_OFST 1
  23780. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_RESERVED_LEN 1
  23781. /* If the calling function is a PF and this field is not VF_NULL, query the VI
  23782. * on the specified child VF instead of on the PF.
  23783. */
  23784. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_TARGET_VF_OFST 2
  23785. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_TARGET_VF_LEN 2
  23786. /* enum: No VF, query the PF. */
  23787. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_VF_NULL 0xffff
  23788. /* VI instance to query */
  23789. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_INSTANCE_OFST 4
  23790. #define MC_CMD_VIRTIO_GET_DOORBELL_OFFSET_REQ_INSTANCE_LEN 4
  23791. /* MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP msgresponse */
  23792. #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_LEN 8
  23793. /* Offset of RX doorbell in BAR */
  23794. #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_RX_DBL_OFFSET_OFST 0
  23795. #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_RX_DBL_OFFSET_LEN 4
  23796. /* Offset of TX doorbell in BAR */
  23797. #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_TX_DBL_OFFSET_OFST 4
  23798. #define MC_CMD_VIRTIO_GET_NET_DOORBELL_OFFSET_RESP_TX_DBL_OFFSET_LEN 4
  23799. /* MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP msgresponse */
  23800. #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_LEN 4
  23801. /* Offset of request doorbell in BAR */
  23802. #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_DBL_OFFSET_OFST 0
  23803. #define MC_CMD_VIRTIO_GET_BLOCK_DOORBELL_OFFSET_RESP_DBL_OFFSET_LEN 4
  23804. /* PCIE_FUNCTION structuredef: Structure representing a PCIe function ID
  23805. * (interface/PF/VF tuple)
  23806. */
  23807. #define PCIE_FUNCTION_LEN 8
  23808. /* PCIe PF function number */
  23809. #define PCIE_FUNCTION_PF_OFST 0
  23810. #define PCIE_FUNCTION_PF_LEN 2
  23811. /* enum: Wildcard value representing any available function (e.g in resource
  23812. * allocation requests)
  23813. */
  23814. #define PCIE_FUNCTION_PF_ANY 0xfffe
  23815. /* enum: Value representing invalid (null) function */
  23816. #define PCIE_FUNCTION_PF_NULL 0xffff
  23817. #define PCIE_FUNCTION_PF_LBN 0
  23818. #define PCIE_FUNCTION_PF_WIDTH 16
  23819. /* PCIe VF Function number (PF relative) */
  23820. #define PCIE_FUNCTION_VF_OFST 2
  23821. #define PCIE_FUNCTION_VF_LEN 2
  23822. /* enum: Wildcard value representing any available function (e.g in resource
  23823. * allocation requests)
  23824. */
  23825. #define PCIE_FUNCTION_VF_ANY 0xfffe
  23826. /* enum: Function is a PF (when PF != PF_NULL) or invalid function (when PF ==
  23827. * PF_NULL)
  23828. */
  23829. #define PCIE_FUNCTION_VF_NULL 0xffff
  23830. #define PCIE_FUNCTION_VF_LBN 16
  23831. #define PCIE_FUNCTION_VF_WIDTH 16
  23832. /* PCIe interface of the function. Values should be taken from the
  23833. * PCIE_INTERFACE enum
  23834. */
  23835. #define PCIE_FUNCTION_INTF_OFST 4
  23836. #define PCIE_FUNCTION_INTF_LEN 4
  23837. /* enum: Host PCIe interface. (Alias for HOST_PRIMARY, provided for backwards
  23838. * compatibility)
  23839. */
  23840. #define PCIE_FUNCTION_INTF_HOST 0x0
  23841. /* enum: Application Processor interface (alias for NIC_EMBEDDED, provided for
  23842. * backwards compatibility)
  23843. */
  23844. #define PCIE_FUNCTION_INTF_AP 0x1
  23845. #define PCIE_FUNCTION_INTF_LBN 32
  23846. #define PCIE_FUNCTION_INTF_WIDTH 32
  23847. /* QUEUE_ID structuredef: Structure representing an absolute queue identifier
  23848. * (absolute VI number + VI relative queue number). On Keystone, a VI can
  23849. * contain multiple queues (at present, up to 2), each with separate controls
  23850. * for direction. This structure is required to uniquely identify the absolute
  23851. * source queue for descriptor proxy functions.
  23852. */
  23853. #define QUEUE_ID_LEN 4
  23854. /* Absolute VI number */
  23855. #define QUEUE_ID_ABS_VI_OFST 0
  23856. #define QUEUE_ID_ABS_VI_LEN 2
  23857. #define QUEUE_ID_ABS_VI_LBN 0
  23858. #define QUEUE_ID_ABS_VI_WIDTH 16
  23859. /* Relative queue number within the VI */
  23860. #define QUEUE_ID_REL_QUEUE_LBN 16
  23861. #define QUEUE_ID_REL_QUEUE_WIDTH 1
  23862. #define QUEUE_ID_RESERVED_LBN 17
  23863. #define QUEUE_ID_RESERVED_WIDTH 15
  23864. /***********************************/
  23865. /* MC_CMD_DESC_PROXY_FUNC_CREATE
  23866. * Descriptor proxy functions are abstract devices that forward all request
  23867. * submitted to the host PCIe function (descriptors submitted to Virtio or
  23868. * EF100 queues) to be handled on another function (most commonly on the
  23869. * embedded Application Processor), via EF100 descriptor proxy, memory-to-
  23870. * memory and descriptor-to-completion mechanisms. Primary user is Virtio-blk
  23871. * subsystem, see SF-122927-TC. This function allocates a new descriptor proxy
  23872. * function on the host and assigns a user-defined label. The actual function
  23873. * configuration is not persisted until the caller configures it with
  23874. * MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN and commits with
  23875. * MC_CMD_DESC_PROXY_FUNC_COMMIT_IN.
  23876. */
  23877. #define MC_CMD_DESC_PROXY_FUNC_CREATE 0x172
  23878. #undef MC_CMD_0x172_PRIVILEGE_CTG
  23879. #define MC_CMD_0x172_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  23880. /* MC_CMD_DESC_PROXY_FUNC_CREATE_IN msgrequest */
  23881. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LEN 52
  23882. /* PCIe Function ID to allocate (as struct PCIE_FUNCTION). Set to
  23883. * {PF_ANY,VF_ANY,interface} for "any available function" Set to
  23884. * {PF_ANY,VF_NULL,interface} for "any available PF"
  23885. */
  23886. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_OFST 0
  23887. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LEN 8
  23888. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_OFST 0
  23889. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_LEN 4
  23890. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_LBN 0
  23891. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_LO_WIDTH 32
  23892. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_OFST 4
  23893. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_LEN 4
  23894. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_LBN 32
  23895. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_HI_WIDTH 32
  23896. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_PF_OFST 0
  23897. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_PF_LEN 2
  23898. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_VF_OFST 2
  23899. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_VF_LEN 2
  23900. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_INTF_OFST 4
  23901. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_FUNC_INTF_LEN 4
  23902. /* The personality to set. The meanings of the personalities are defined in
  23903. * SF-120734-TC with more information in SF-122717-TC. At present, we only
  23904. * support proxying for VIRTIO_BLK
  23905. */
  23906. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_PERSONALITY_OFST 8
  23907. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_PERSONALITY_LEN 4
  23908. /* Enum values, see field(s): */
  23909. /* FUNCTION_PERSONALITY/ID */
  23910. /* User-defined label (zero-terminated ASCII string) to uniquely identify the
  23911. * function
  23912. */
  23913. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LABEL_OFST 12
  23914. #define MC_CMD_DESC_PROXY_FUNC_CREATE_IN_LABEL_LEN 40
  23915. /* MC_CMD_DESC_PROXY_FUNC_CREATE_OUT msgresponse */
  23916. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_LEN 12
  23917. /* Handle to the descriptor proxy function */
  23918. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_HANDLE_OFST 0
  23919. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_HANDLE_LEN 4
  23920. /* Allocated function ID (as struct PCIE_FUNCTION) */
  23921. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_OFST 4
  23922. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LEN 8
  23923. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_OFST 4
  23924. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_LEN 4
  23925. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_LBN 32
  23926. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_LO_WIDTH 32
  23927. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_OFST 8
  23928. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_LEN 4
  23929. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_LBN 64
  23930. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_HI_WIDTH 32
  23931. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_PF_OFST 4
  23932. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_PF_LEN 2
  23933. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_VF_OFST 6
  23934. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_VF_LEN 2
  23935. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_INTF_OFST 8
  23936. #define MC_CMD_DESC_PROXY_FUNC_CREATE_OUT_FUNC_INTF_LEN 4
  23937. /***********************************/
  23938. /* MC_CMD_DESC_PROXY_FUNC_DESTROY
  23939. * Remove an existing descriptor proxy function. Underlying function
  23940. * personality and configuration reverts back to factory default. Function
  23941. * configuration is committed immediately to specified store and any function
  23942. * ownership is released.
  23943. */
  23944. #define MC_CMD_DESC_PROXY_FUNC_DESTROY 0x173
  23945. #undef MC_CMD_0x173_PRIVILEGE_CTG
  23946. #define MC_CMD_0x173_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  23947. /* MC_CMD_DESC_PROXY_FUNC_DESTROY_IN msgrequest */
  23948. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LEN 44
  23949. /* User-defined label (zero-terminated ASCII string) to uniquely identify the
  23950. * function
  23951. */
  23952. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LABEL_OFST 0
  23953. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_LABEL_LEN 40
  23954. /* Store from which to remove function configuration */
  23955. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_STORE_OFST 40
  23956. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_IN_STORE_LEN 4
  23957. /* Enum values, see field(s): */
  23958. /* MC_CMD_DESC_PROXY_FUNC_COMMIT/MC_CMD_DESC_PROXY_FUNC_COMMIT_IN/STORE */
  23959. /* MC_CMD_DESC_PROXY_FUNC_DESTROY_OUT msgresponse */
  23960. #define MC_CMD_DESC_PROXY_FUNC_DESTROY_OUT_LEN 0
  23961. /* VIRTIO_BLK_CONFIG structuredef: Virtio block device configuration. See
  23962. * Virtio specification v1.1, Sections 5.2.3 and 6 for definition of feature
  23963. * bits. See Virtio specification v1.1, Section 5.2.4 (struct
  23964. * virtio_blk_config) for definition of remaining configuration fields
  23965. */
  23966. #define VIRTIO_BLK_CONFIG_LEN 68
  23967. /* Virtio block device features to advertise, per Virtio 1.1, 5.2.3 and 6 */
  23968. #define VIRTIO_BLK_CONFIG_FEATURES_OFST 0
  23969. #define VIRTIO_BLK_CONFIG_FEATURES_LEN 8
  23970. #define VIRTIO_BLK_CONFIG_FEATURES_LO_OFST 0
  23971. #define VIRTIO_BLK_CONFIG_FEATURES_LO_LEN 4
  23972. #define VIRTIO_BLK_CONFIG_FEATURES_LO_LBN 0
  23973. #define VIRTIO_BLK_CONFIG_FEATURES_LO_WIDTH 32
  23974. #define VIRTIO_BLK_CONFIG_FEATURES_HI_OFST 4
  23975. #define VIRTIO_BLK_CONFIG_FEATURES_HI_LEN 4
  23976. #define VIRTIO_BLK_CONFIG_FEATURES_HI_LBN 32
  23977. #define VIRTIO_BLK_CONFIG_FEATURES_HI_WIDTH 32
  23978. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_OFST 0
  23979. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_LBN 0
  23980. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BARRIER_WIDTH 1
  23981. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_OFST 0
  23982. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_LBN 1
  23983. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SIZE_MAX_WIDTH 1
  23984. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_OFST 0
  23985. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_LBN 2
  23986. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SEG_MAX_WIDTH 1
  23987. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_OFST 0
  23988. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_LBN 4
  23989. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_GEOMETRY_WIDTH 1
  23990. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_OFST 0
  23991. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_LBN 5
  23992. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_RO_WIDTH 1
  23993. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_OFST 0
  23994. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_LBN 6
  23995. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_BLK_SIZE_WIDTH 1
  23996. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_OFST 0
  23997. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_LBN 7
  23998. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_SCSI_WIDTH 1
  23999. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_OFST 0
  24000. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_LBN 9
  24001. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_FLUSH_WIDTH 1
  24002. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_OFST 0
  24003. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_LBN 10
  24004. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_TOPOLOGY_WIDTH 1
  24005. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_OFST 0
  24006. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_LBN 11
  24007. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_CONFIG_WCE_WIDTH 1
  24008. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_OFST 0
  24009. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_LBN 12
  24010. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_MQ_WIDTH 1
  24011. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_OFST 0
  24012. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_LBN 13
  24013. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_DISCARD_WIDTH 1
  24014. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_OFST 0
  24015. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_LBN 14
  24016. #define VIRTIO_BLK_CONFIG_VIRTIO_BLK_F_WRITE_ZEROES_WIDTH 1
  24017. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_OFST 0
  24018. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_LBN 28
  24019. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_INDIRECT_DESC_WIDTH 1
  24020. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_OFST 0
  24021. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_LBN 29
  24022. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_EVENT_IDX_WIDTH 1
  24023. #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_OFST 0
  24024. #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_LBN 32
  24025. #define VIRTIO_BLK_CONFIG_VIRTIO_F_VERSION_1_WIDTH 1
  24026. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_OFST 0
  24027. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_LBN 33
  24028. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ACCESS_PLATFORM_WIDTH 1
  24029. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_OFST 0
  24030. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_LBN 34
  24031. #define VIRTIO_BLK_CONFIG_VIRTIO_F_RING_PACKED_WIDTH 1
  24032. #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_OFST 0
  24033. #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_LBN 35
  24034. #define VIRTIO_BLK_CONFIG_VIRTIO_F_IN_ORDER_WIDTH 1
  24035. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_OFST 0
  24036. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_LBN 36
  24037. #define VIRTIO_BLK_CONFIG_VIRTIO_F_ORDER_PLATFORM_WIDTH 1
  24038. #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_OFST 0
  24039. #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_LBN 37
  24040. #define VIRTIO_BLK_CONFIG_VIRTIO_F_SR_IOV_WIDTH 1
  24041. #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_OFST 0
  24042. #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_LBN 38
  24043. #define VIRTIO_BLK_CONFIG_VIRTIO_F_NOTIFICATION_DATA_WIDTH 1
  24044. #define VIRTIO_BLK_CONFIG_FEATURES_LBN 0
  24045. #define VIRTIO_BLK_CONFIG_FEATURES_WIDTH 64
  24046. /* The capacity of the device (expressed in 512-byte sectors) */
  24047. #define VIRTIO_BLK_CONFIG_CAPACITY_OFST 8
  24048. #define VIRTIO_BLK_CONFIG_CAPACITY_LEN 8
  24049. #define VIRTIO_BLK_CONFIG_CAPACITY_LO_OFST 8
  24050. #define VIRTIO_BLK_CONFIG_CAPACITY_LO_LEN 4
  24051. #define VIRTIO_BLK_CONFIG_CAPACITY_LO_LBN 64
  24052. #define VIRTIO_BLK_CONFIG_CAPACITY_LO_WIDTH 32
  24053. #define VIRTIO_BLK_CONFIG_CAPACITY_HI_OFST 12
  24054. #define VIRTIO_BLK_CONFIG_CAPACITY_HI_LEN 4
  24055. #define VIRTIO_BLK_CONFIG_CAPACITY_HI_LBN 96
  24056. #define VIRTIO_BLK_CONFIG_CAPACITY_HI_WIDTH 32
  24057. #define VIRTIO_BLK_CONFIG_CAPACITY_LBN 64
  24058. #define VIRTIO_BLK_CONFIG_CAPACITY_WIDTH 64
  24059. /* Maximum size of any single segment. Only valid when VIRTIO_BLK_F_SIZE_MAX is
  24060. * set.
  24061. */
  24062. #define VIRTIO_BLK_CONFIG_SIZE_MAX_OFST 16
  24063. #define VIRTIO_BLK_CONFIG_SIZE_MAX_LEN 4
  24064. #define VIRTIO_BLK_CONFIG_SIZE_MAX_LBN 128
  24065. #define VIRTIO_BLK_CONFIG_SIZE_MAX_WIDTH 32
  24066. /* Maximum number of segments in a request. Only valid when
  24067. * VIRTIO_BLK_F_SEG_MAX is set.
  24068. */
  24069. #define VIRTIO_BLK_CONFIG_SEG_MAX_OFST 20
  24070. #define VIRTIO_BLK_CONFIG_SEG_MAX_LEN 4
  24071. #define VIRTIO_BLK_CONFIG_SEG_MAX_LBN 160
  24072. #define VIRTIO_BLK_CONFIG_SEG_MAX_WIDTH 32
  24073. /* Disk-style geometry - cylinders. Only valid when VIRTIO_BLK_F_GEOMETRY is
  24074. * set.
  24075. */
  24076. #define VIRTIO_BLK_CONFIG_CYLINDERS_OFST 24
  24077. #define VIRTIO_BLK_CONFIG_CYLINDERS_LEN 2
  24078. #define VIRTIO_BLK_CONFIG_CYLINDERS_LBN 192
  24079. #define VIRTIO_BLK_CONFIG_CYLINDERS_WIDTH 16
  24080. /* Disk-style geometry - heads. Only valid when VIRTIO_BLK_F_GEOMETRY is set.
  24081. */
  24082. #define VIRTIO_BLK_CONFIG_HEADS_OFST 26
  24083. #define VIRTIO_BLK_CONFIG_HEADS_LEN 1
  24084. #define VIRTIO_BLK_CONFIG_HEADS_LBN 208
  24085. #define VIRTIO_BLK_CONFIG_HEADS_WIDTH 8
  24086. /* Disk-style geometry - sectors. Only valid when VIRTIO_BLK_F_GEOMETRY is set.
  24087. */
  24088. #define VIRTIO_BLK_CONFIG_SECTORS_OFST 27
  24089. #define VIRTIO_BLK_CONFIG_SECTORS_LEN 1
  24090. #define VIRTIO_BLK_CONFIG_SECTORS_LBN 216
  24091. #define VIRTIO_BLK_CONFIG_SECTORS_WIDTH 8
  24092. /* Block size of disk. Only valid when VIRTIO_BLK_F_BLK_SIZE is set. */
  24093. #define VIRTIO_BLK_CONFIG_BLK_SIZE_OFST 28
  24094. #define VIRTIO_BLK_CONFIG_BLK_SIZE_LEN 4
  24095. #define VIRTIO_BLK_CONFIG_BLK_SIZE_LBN 224
  24096. #define VIRTIO_BLK_CONFIG_BLK_SIZE_WIDTH 32
  24097. /* Block topology - number of logical blocks per physical block (log2). Only
  24098. * valid when VIRTIO_BLK_F_TOPOLOGY is set.
  24099. */
  24100. #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_OFST 32
  24101. #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_LEN 1
  24102. #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_LBN 256
  24103. #define VIRTIO_BLK_CONFIG_PHYSICAL_BLOCK_EXP_WIDTH 8
  24104. /* Block topology - offset of first aligned logical block. Only valid when
  24105. * VIRTIO_BLK_F_TOPOLOGY is set.
  24106. */
  24107. #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_OFST 33
  24108. #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_LEN 1
  24109. #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_LBN 264
  24110. #define VIRTIO_BLK_CONFIG_ALIGNMENT_OFFSET_WIDTH 8
  24111. /* Block topology - suggested minimum I/O size in blocks. Only valid when
  24112. * VIRTIO_BLK_F_TOPOLOGY is set.
  24113. */
  24114. #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_OFST 34
  24115. #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_LEN 2
  24116. #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_LBN 272
  24117. #define VIRTIO_BLK_CONFIG_MIN_IO_SIZE_WIDTH 16
  24118. /* Block topology - optimal (suggested maximum) I/O size in blocks. Only valid
  24119. * when VIRTIO_BLK_F_TOPOLOGY is set.
  24120. */
  24121. #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_OFST 36
  24122. #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_LEN 4
  24123. #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_LBN 288
  24124. #define VIRTIO_BLK_CONFIG_OPT_IO_SIZE_WIDTH 32
  24125. /* Unused, set to zero. Note that virtio_blk_config.writeback is volatile and
  24126. * not carried in config data.
  24127. */
  24128. #define VIRTIO_BLK_CONFIG_UNUSED0_OFST 40
  24129. #define VIRTIO_BLK_CONFIG_UNUSED0_LEN 2
  24130. #define VIRTIO_BLK_CONFIG_UNUSED0_LBN 320
  24131. #define VIRTIO_BLK_CONFIG_UNUSED0_WIDTH 16
  24132. /* Number of queues. Only valid if the VIRTIO_BLK_F_MQ feature is negotiated.
  24133. */
  24134. #define VIRTIO_BLK_CONFIG_NUM_QUEUES_OFST 42
  24135. #define VIRTIO_BLK_CONFIG_NUM_QUEUES_LEN 2
  24136. #define VIRTIO_BLK_CONFIG_NUM_QUEUES_LBN 336
  24137. #define VIRTIO_BLK_CONFIG_NUM_QUEUES_WIDTH 16
  24138. /* Maximum discard sectors size, in 512-byte units. Only valid if
  24139. * VIRTIO_BLK_F_DISCARD is set.
  24140. */
  24141. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_OFST 44
  24142. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_LEN 4
  24143. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_LBN 352
  24144. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SECTORS_WIDTH 32
  24145. /* Maximum discard segment number. Only valid if VIRTIO_BLK_F_DISCARD is set.
  24146. */
  24147. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_OFST 48
  24148. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_LEN 4
  24149. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_LBN 384
  24150. #define VIRTIO_BLK_CONFIG_MAX_DISCARD_SEG_WIDTH 32
  24151. /* Discard sector alignment, in 512-byte units. Only valid if
  24152. * VIRTIO_BLK_F_DISCARD is set.
  24153. */
  24154. #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_OFST 52
  24155. #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_LEN 4
  24156. #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_LBN 416
  24157. #define VIRTIO_BLK_CONFIG_DISCARD_SECTOR_ALIGNMENT_WIDTH 32
  24158. /* Maximum write zeroes sectors size, in 512-byte units. Only valid if
  24159. * VIRTIO_BLK_F_WRITE_ZEROES is set.
  24160. */
  24161. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_OFST 56
  24162. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_LEN 4
  24163. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_LBN 448
  24164. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SECTORS_WIDTH 32
  24165. /* Maximum write zeroes segment number. Only valid if VIRTIO_BLK_F_WRITE_ZEROES
  24166. * is set.
  24167. */
  24168. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_OFST 60
  24169. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_LEN 4
  24170. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_LBN 480
  24171. #define VIRTIO_BLK_CONFIG_MAX_WRITE_ZEROES_SEG_WIDTH 32
  24172. /* Write zeroes request can result in deallocating one or more sectors. Only
  24173. * valid if VIRTIO_BLK_F_WRITE_ZEROES is set.
  24174. */
  24175. #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_OFST 64
  24176. #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_LEN 1
  24177. #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_LBN 512
  24178. #define VIRTIO_BLK_CONFIG_WRITE_ZEROES_MAY_UNMAP_WIDTH 8
  24179. /* Unused, set to zero. */
  24180. #define VIRTIO_BLK_CONFIG_UNUSED1_OFST 65
  24181. #define VIRTIO_BLK_CONFIG_UNUSED1_LEN 3
  24182. #define VIRTIO_BLK_CONFIG_UNUSED1_LBN 520
  24183. #define VIRTIO_BLK_CONFIG_UNUSED1_WIDTH 24
  24184. /***********************************/
  24185. /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET
  24186. * Set configuration for an existing descriptor proxy function. Configuration
  24187. * data must match function personality. The actual function configuration is
  24188. * not persisted until the caller commits with MC_CMD_DESC_PROXY_FUNC_COMMIT_IN
  24189. */
  24190. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET 0x174
  24191. #undef MC_CMD_0x174_PRIVILEGE_CTG
  24192. #define MC_CMD_0x174_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24193. /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN msgrequest */
  24194. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMIN 20
  24195. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMAX 252
  24196. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LENMAX_MCDI2 1020
  24197. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_LEN(num) (20+1*(num))
  24198. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_NUM(len) (((len)-20)/1)
  24199. /* Handle to descriptor proxy function (as returned by
  24200. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24201. */
  24202. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_HANDLE_OFST 0
  24203. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_HANDLE_LEN 4
  24204. /* Reserved for future extension, set to zero. */
  24205. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_RESERVED_OFST 4
  24206. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_RESERVED_LEN 16
  24207. /* Configuration data. Format of configuration data is determined implicitly
  24208. * from function personality referred to by HANDLE. Currently, only supported
  24209. * format is VIRTIO_BLK_CONFIG.
  24210. */
  24211. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_OFST 20
  24212. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_LEN 1
  24213. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MINNUM 0
  24214. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MAXNUM 232
  24215. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_IN_CONFIG_MAXNUM_MCDI2 1000
  24216. /* MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_OUT msgresponse */
  24217. #define MC_CMD_DESC_PROXY_FUNC_CONFIG_SET_OUT_LEN 0
  24218. /***********************************/
  24219. /* MC_CMD_DESC_PROXY_FUNC_COMMIT
  24220. * Commit function configuration to non-volatile or volatile store. Once
  24221. * configuration is applied to hardware (which may happen immediately or on
  24222. * next function/device reset) a DESC_PROXY_FUNC_CONFIG_SET MCDI event will be
  24223. * delivered to callers MCDI event queue.
  24224. */
  24225. #define MC_CMD_DESC_PROXY_FUNC_COMMIT 0x175
  24226. #undef MC_CMD_0x175_PRIVILEGE_CTG
  24227. #define MC_CMD_0x175_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24228. /* MC_CMD_DESC_PROXY_FUNC_COMMIT_IN msgrequest */
  24229. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_LEN 8
  24230. /* Handle to descriptor proxy function (as returned by
  24231. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24232. */
  24233. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_HANDLE_OFST 0
  24234. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_HANDLE_LEN 4
  24235. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_STORE_OFST 4
  24236. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_STORE_LEN 4
  24237. /* enum: Store into non-volatile (dynamic) config */
  24238. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_NON_VOLATILE 0x0
  24239. /* enum: Store into volatile (ephemeral) config */
  24240. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_IN_VOLATILE 0x1
  24241. /* MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT msgresponse */
  24242. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_LEN 4
  24243. /* Generation count to be delivered in an event once configuration becomes live
  24244. */
  24245. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_CONFIG_GENERATION_OFST 0
  24246. #define MC_CMD_DESC_PROXY_FUNC_COMMIT_OUT_CONFIG_GENERATION_LEN 4
  24247. /***********************************/
  24248. /* MC_CMD_DESC_PROXY_FUNC_OPEN
  24249. * Retrieve a handle for an existing descriptor proxy function. Returns an
  24250. * integer handle, valid until function is deallocated, MC rebooted or power-
  24251. * cycle. Returns ENODEV if no function with given label exists.
  24252. */
  24253. #define MC_CMD_DESC_PROXY_FUNC_OPEN 0x176
  24254. #undef MC_CMD_0x176_PRIVILEGE_CTG
  24255. #define MC_CMD_0x176_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24256. /* MC_CMD_DESC_PROXY_FUNC_OPEN_IN msgrequest */
  24257. #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LEN 40
  24258. /* User-defined label (zero-terminated ASCII string) to uniquely identify the
  24259. * function
  24260. */
  24261. #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LABEL_OFST 0
  24262. #define MC_CMD_DESC_PROXY_FUNC_OPEN_IN_LABEL_LEN 40
  24263. /* MC_CMD_DESC_PROXY_FUNC_OPEN_OUT msgresponse */
  24264. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMIN 40
  24265. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMAX 252
  24266. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LENMAX_MCDI2 1020
  24267. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LEN(num) (40+1*(num))
  24268. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_NUM(len) (((len)-40)/1)
  24269. /* Handle to the descriptor proxy function */
  24270. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_HANDLE_OFST 0
  24271. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_HANDLE_LEN 4
  24272. /* PCIe Function ID (as struct PCIE_FUNCTION) */
  24273. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_OFST 4
  24274. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LEN 8
  24275. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_OFST 4
  24276. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_LEN 4
  24277. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_LBN 32
  24278. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_LO_WIDTH 32
  24279. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_OFST 8
  24280. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_LEN 4
  24281. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_LBN 64
  24282. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_HI_WIDTH 32
  24283. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_PF_OFST 4
  24284. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_PF_LEN 2
  24285. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_VF_OFST 6
  24286. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_VF_LEN 2
  24287. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_INTF_OFST 8
  24288. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_FUNC_INTF_LEN 4
  24289. /* Function personality */
  24290. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PERSONALITY_OFST 12
  24291. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PERSONALITY_LEN 4
  24292. /* Enum values, see field(s): */
  24293. /* FUNCTION_PERSONALITY/ID */
  24294. /* Function configuration state */
  24295. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_STATUS_OFST 16
  24296. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_STATUS_LEN 4
  24297. /* enum: Function configuration is visible to the host (live) */
  24298. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_LIVE 0x0
  24299. /* enum: Function configuration is pending reset */
  24300. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_PENDING 0x1
  24301. /* enum: Function configuration is missing (created, but no configuration
  24302. * committed)
  24303. */
  24304. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_UNCONFIGURED 0x2
  24305. /* Generation count to be delivered in an event once the configuration becomes
  24306. * live (if status is "pending")
  24307. */
  24308. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_GENERATION_OFST 20
  24309. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_GENERATION_LEN 4
  24310. /* Reserved for future extension, set to zero. */
  24311. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_RESERVED_OFST 24
  24312. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_RESERVED_LEN 16
  24313. /* Configuration data corresponding to function personality. Currently, only
  24314. * supported format is VIRTIO_BLK_CONFIG. Not valid if status is UNCONFIGURED.
  24315. */
  24316. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_OFST 40
  24317. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_LEN 1
  24318. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MINNUM 0
  24319. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MAXNUM 212
  24320. #define MC_CMD_DESC_PROXY_FUNC_OPEN_OUT_CONFIG_MAXNUM_MCDI2 980
  24321. /***********************************/
  24322. /* MC_CMD_DESC_PROXY_FUNC_CLOSE
  24323. * Releases a handle for an open descriptor proxy function. If proxying was
  24324. * enabled on the device, the caller is expected to gracefully stop it using
  24325. * MC_CMD_DESC_PROXY_FUNC_DISABLE prior to calling this function. Closing an
  24326. * active device without disabling proxying will result in forced close, which
  24327. * will put the device into a failed state and signal the host driver of the
  24328. * error (for virtio, DEVICE_NEEDS_RESET flag would be set on the host side)
  24329. */
  24330. #define MC_CMD_DESC_PROXY_FUNC_CLOSE 0x1a1
  24331. #undef MC_CMD_0x1a1_PRIVILEGE_CTG
  24332. #define MC_CMD_0x1a1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24333. /* MC_CMD_DESC_PROXY_FUNC_CLOSE_IN msgrequest */
  24334. #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_LEN 4
  24335. /* Handle to the descriptor proxy function */
  24336. #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_HANDLE_OFST 0
  24337. #define MC_CMD_DESC_PROXY_FUNC_CLOSE_IN_HANDLE_LEN 4
  24338. /* MC_CMD_DESC_PROXY_FUNC_CLOSE_OUT msgresponse */
  24339. #define MC_CMD_DESC_PROXY_FUNC_CLOSE_OUT_LEN 0
  24340. /* DESC_PROXY_FUNC_MAP structuredef */
  24341. #define DESC_PROXY_FUNC_MAP_LEN 52
  24342. /* PCIe function ID (as struct PCIE_FUNCTION) */
  24343. #define DESC_PROXY_FUNC_MAP_FUNC_OFST 0
  24344. #define DESC_PROXY_FUNC_MAP_FUNC_LEN 8
  24345. #define DESC_PROXY_FUNC_MAP_FUNC_LO_OFST 0
  24346. #define DESC_PROXY_FUNC_MAP_FUNC_LO_LEN 4
  24347. #define DESC_PROXY_FUNC_MAP_FUNC_LO_LBN 0
  24348. #define DESC_PROXY_FUNC_MAP_FUNC_LO_WIDTH 32
  24349. #define DESC_PROXY_FUNC_MAP_FUNC_HI_OFST 4
  24350. #define DESC_PROXY_FUNC_MAP_FUNC_HI_LEN 4
  24351. #define DESC_PROXY_FUNC_MAP_FUNC_HI_LBN 32
  24352. #define DESC_PROXY_FUNC_MAP_FUNC_HI_WIDTH 32
  24353. #define DESC_PROXY_FUNC_MAP_FUNC_LBN 0
  24354. #define DESC_PROXY_FUNC_MAP_FUNC_WIDTH 64
  24355. #define DESC_PROXY_FUNC_MAP_FUNC_PF_OFST 0
  24356. #define DESC_PROXY_FUNC_MAP_FUNC_PF_LEN 2
  24357. #define DESC_PROXY_FUNC_MAP_FUNC_PF_LBN 0
  24358. #define DESC_PROXY_FUNC_MAP_FUNC_PF_WIDTH 16
  24359. #define DESC_PROXY_FUNC_MAP_FUNC_VF_OFST 2
  24360. #define DESC_PROXY_FUNC_MAP_FUNC_VF_LEN 2
  24361. #define DESC_PROXY_FUNC_MAP_FUNC_VF_LBN 16
  24362. #define DESC_PROXY_FUNC_MAP_FUNC_VF_WIDTH 16
  24363. #define DESC_PROXY_FUNC_MAP_FUNC_INTF_OFST 4
  24364. #define DESC_PROXY_FUNC_MAP_FUNC_INTF_LEN 4
  24365. #define DESC_PROXY_FUNC_MAP_FUNC_INTF_LBN 32
  24366. #define DESC_PROXY_FUNC_MAP_FUNC_INTF_WIDTH 32
  24367. /* Function personality */
  24368. #define DESC_PROXY_FUNC_MAP_PERSONALITY_OFST 8
  24369. #define DESC_PROXY_FUNC_MAP_PERSONALITY_LEN 4
  24370. /* Enum values, see field(s): */
  24371. /* FUNCTION_PERSONALITY/ID */
  24372. #define DESC_PROXY_FUNC_MAP_PERSONALITY_LBN 64
  24373. #define DESC_PROXY_FUNC_MAP_PERSONALITY_WIDTH 32
  24374. /* User-defined label (zero-terminated ASCII string) to uniquely identify the
  24375. * function
  24376. */
  24377. #define DESC_PROXY_FUNC_MAP_LABEL_OFST 12
  24378. #define DESC_PROXY_FUNC_MAP_LABEL_LEN 40
  24379. #define DESC_PROXY_FUNC_MAP_LABEL_LBN 96
  24380. #define DESC_PROXY_FUNC_MAP_LABEL_WIDTH 320
  24381. /***********************************/
  24382. /* MC_CMD_DESC_PROXY_FUNC_ENUM
  24383. * Enumerate existing descriptor proxy functions
  24384. */
  24385. #define MC_CMD_DESC_PROXY_FUNC_ENUM 0x177
  24386. #undef MC_CMD_0x177_PRIVILEGE_CTG
  24387. #define MC_CMD_0x177_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24388. /* MC_CMD_DESC_PROXY_FUNC_ENUM_IN msgrequest */
  24389. #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_LEN 4
  24390. /* Starting index, set to 0 on first request. See
  24391. * MC_CMD_DESC_PROXY_FUNC_ENUM_OUT/FLAGS.
  24392. */
  24393. #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_START_IDX_OFST 0
  24394. #define MC_CMD_DESC_PROXY_FUNC_ENUM_IN_START_IDX_LEN 4
  24395. /* MC_CMD_DESC_PROXY_FUNC_ENUM_OUT msgresponse */
  24396. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMIN 4
  24397. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMAX 212
  24398. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LENMAX_MCDI2 992
  24399. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_LEN(num) (4+52*(num))
  24400. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_NUM(len) (((len)-4)/52)
  24401. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FLAGS_OFST 0
  24402. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FLAGS_LEN 4
  24403. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_OFST 0
  24404. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_LBN 0
  24405. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_MORE_DATA_WIDTH 1
  24406. /* Function map, as array of DESC_PROXY_FUNC_MAP */
  24407. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_OFST 4
  24408. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_LEN 52
  24409. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MINNUM 0
  24410. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MAXNUM 4
  24411. #define MC_CMD_DESC_PROXY_FUNC_ENUM_OUT_FUNC_MAP_MAXNUM_MCDI2 19
  24412. /***********************************/
  24413. /* MC_CMD_DESC_PROXY_FUNC_ENABLE
  24414. * Enable descriptor proxying for function into target event queue. Returns VI
  24415. * allocation info for the proxy source function, so that the caller can map
  24416. * absolute VI IDs from descriptor proxy events back to the originating
  24417. * function. This is a legacy function that only supports single queue proxy
  24418. * devices. It is also limited in that it can only be called after host driver
  24419. * attach (once VI allocation is known) and will return MC_CMD_ERR_ENOTCONN
  24420. * otherwise. For new code, see MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE which
  24421. * supports multi-queue devices and has no dependency on host driver attach.
  24422. */
  24423. #define MC_CMD_DESC_PROXY_FUNC_ENABLE 0x178
  24424. #undef MC_CMD_0x178_PRIVILEGE_CTG
  24425. #define MC_CMD_0x178_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24426. /* MC_CMD_DESC_PROXY_FUNC_ENABLE_IN msgrequest */
  24427. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_LEN 8
  24428. /* Handle to descriptor proxy function (as returned by
  24429. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24430. */
  24431. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_HANDLE_OFST 0
  24432. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_HANDLE_LEN 4
  24433. /* Descriptor proxy sink queue (caller function relative). Must be extended
  24434. * width event queue
  24435. */
  24436. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_TARGET_EVQ_OFST 4
  24437. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_IN_TARGET_EVQ_LEN 4
  24438. /* MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT msgresponse */
  24439. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_LEN 8
  24440. /* The number of VIs allocated on the function */
  24441. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_COUNT_OFST 0
  24442. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_COUNT_LEN 4
  24443. /* The base absolute VI number allocated to the function. */
  24444. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_BASE_OFST 4
  24445. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_OUT_VI_BASE_LEN 4
  24446. /***********************************/
  24447. /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE
  24448. * Enable descriptor proxying for a source queue on a host function into target
  24449. * event queue. Source queue number is a relative virtqueue number on the
  24450. * source function (0 to max_virtqueues-1). For a multi-queue device, the
  24451. * caller must enable all source queues individually. To retrieve absolute VI
  24452. * information for the source function (so that VI IDs from descriptor proxy
  24453. * events can be mapped back to source function / queue) see
  24454. * MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO
  24455. */
  24456. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE 0x1d0
  24457. #undef MC_CMD_0x1d0_PRIVILEGE_CTG
  24458. #define MC_CMD_0x1d0_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24459. /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN msgrequest */
  24460. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_LEN 12
  24461. /* Handle to descriptor proxy function (as returned by
  24462. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24463. */
  24464. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_HANDLE_OFST 0
  24465. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_HANDLE_LEN 4
  24466. /* Source relative queue number to enable proxying on */
  24467. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_SOURCE_QUEUE_OFST 4
  24468. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_SOURCE_QUEUE_LEN 4
  24469. /* Descriptor proxy sink queue (caller function relative). Must be extended
  24470. * width event queue
  24471. */
  24472. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_TARGET_EVQ_OFST 8
  24473. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_IN_TARGET_EVQ_LEN 4
  24474. /* MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_OUT msgresponse */
  24475. #define MC_CMD_DESC_PROXY_FUNC_ENABLE_QUEUE_OUT_LEN 0
  24476. /***********************************/
  24477. /* MC_CMD_DESC_PROXY_FUNC_DISABLE
  24478. * Disable descriptor proxying for function. For multi-queue functions,
  24479. * disables all queues.
  24480. */
  24481. #define MC_CMD_DESC_PROXY_FUNC_DISABLE 0x179
  24482. #undef MC_CMD_0x179_PRIVILEGE_CTG
  24483. #define MC_CMD_0x179_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24484. /* MC_CMD_DESC_PROXY_FUNC_DISABLE_IN msgrequest */
  24485. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_LEN 4
  24486. /* Handle to descriptor proxy function (as returned by
  24487. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24488. */
  24489. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_HANDLE_OFST 0
  24490. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_IN_HANDLE_LEN 4
  24491. /* MC_CMD_DESC_PROXY_FUNC_DISABLE_OUT msgresponse */
  24492. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_OUT_LEN 0
  24493. /***********************************/
  24494. /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE
  24495. * Disable descriptor proxying for a specific source queue on a function.
  24496. */
  24497. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE 0x1d1
  24498. #undef MC_CMD_0x1d1_PRIVILEGE_CTG
  24499. #define MC_CMD_0x1d1_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24500. /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN msgrequest */
  24501. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_LEN 8
  24502. /* Handle to descriptor proxy function (as returned by
  24503. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24504. */
  24505. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_HANDLE_OFST 0
  24506. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_HANDLE_LEN 4
  24507. /* Source relative queue number to disable proxying on */
  24508. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_SOURCE_QUEUE_OFST 4
  24509. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_IN_SOURCE_QUEUE_LEN 4
  24510. /* MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_OUT msgresponse */
  24511. #define MC_CMD_DESC_PROXY_FUNC_DISABLE_QUEUE_OUT_LEN 0
  24512. /***********************************/
  24513. /* MC_CMD_DESC_PROXY_GET_VI_INFO
  24514. * Returns absolute VI allocation information for the descriptor proxy source
  24515. * function referenced by HANDLE, so that the caller can map absolute VI IDs
  24516. * from descriptor proxy events back to the originating function and queue. The
  24517. * call is only valid after the host driver for the source function has
  24518. * attached (after receiving a driver attach event for the descriptor proxy
  24519. * function) and will fail with ENOTCONN otherwise.
  24520. */
  24521. #define MC_CMD_DESC_PROXY_GET_VI_INFO 0x1d2
  24522. #undef MC_CMD_0x1d2_PRIVILEGE_CTG
  24523. #define MC_CMD_0x1d2_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24524. /* MC_CMD_DESC_PROXY_GET_VI_INFO_IN msgrequest */
  24525. #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_LEN 4
  24526. /* Handle to descriptor proxy function (as returned by
  24527. * MC_CMD_DESC_PROXY_FUNC_OPEN)
  24528. */
  24529. #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_HANDLE_OFST 0
  24530. #define MC_CMD_DESC_PROXY_GET_VI_INFO_IN_HANDLE_LEN 4
  24531. /* MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT msgresponse */
  24532. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMIN 0
  24533. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMAX 252
  24534. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LENMAX_MCDI2 1020
  24535. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_LEN(num) (0+4*(num))
  24536. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_NUM(len) (((len)-0)/4)
  24537. /* VI information (VI ID + VI relative queue number) for each of the source
  24538. * queues (in order from 0 to max_virtqueues-1), as array of QUEUE_ID
  24539. * structures.
  24540. */
  24541. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_OFST 0
  24542. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_LEN 4
  24543. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MINNUM 0
  24544. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MAXNUM 63
  24545. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_MAXNUM_MCDI2 255
  24546. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_ABS_VI_OFST 0
  24547. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_ABS_VI_LEN 2
  24548. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_REL_QUEUE_LBN 16
  24549. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_REL_QUEUE_WIDTH 1
  24550. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_RESERVED_LBN 17
  24551. #define MC_CMD_DESC_PROXY_FUNC_GET_VI_INFO_OUT_VI_MAP_RESERVED_WIDTH 15
  24552. /***********************************/
  24553. /* MC_CMD_GET_ADDR_SPC_ID
  24554. * Get Address space identifier for use in mem2mem descriptors for a given
  24555. * target. See SF-120734-TC for details on ADDR_SPC_IDs and mem2mem
  24556. * descriptors.
  24557. */
  24558. #define MC_CMD_GET_ADDR_SPC_ID 0x1a0
  24559. #undef MC_CMD_0x1a0_PRIVILEGE_CTG
  24560. #define MC_CMD_0x1a0_PRIVILEGE_CTG SRIOV_CTG_ADMIN
  24561. /* MC_CMD_GET_ADDR_SPC_ID_IN msgrequest */
  24562. #define MC_CMD_GET_ADDR_SPC_ID_IN_LEN 16
  24563. /* Resource type to get ADDR_SPC_ID for */
  24564. #define MC_CMD_GET_ADDR_SPC_ID_IN_TYPE_OFST 0
  24565. #define MC_CMD_GET_ADDR_SPC_ID_IN_TYPE_LEN 4
  24566. /* enum: Address space ID for host/AP memory DMA over the same interface this
  24567. * MCDI was called on
  24568. */
  24569. #define MC_CMD_GET_ADDR_SPC_ID_IN_SELF 0x0
  24570. /* enum: Address space ID for host/AP memory DMA via PCI interface and function
  24571. * specified by FUNC
  24572. */
  24573. #define MC_CMD_GET_ADDR_SPC_ID_IN_PCI_FUNC 0x1
  24574. /* enum: Address space ID for host/AP memory DMA via PCI interface and function
  24575. * specified by FUNC with PASID value specified by PASID
  24576. */
  24577. #define MC_CMD_GET_ADDR_SPC_ID_IN_PCI_FUNC_PASID 0x2
  24578. /* enum: Address space ID for host/AP memory DMA via PCI interface and function
  24579. * specified by FUNC with PASID value of relative VI specified by VI
  24580. */
  24581. #define MC_CMD_GET_ADDR_SPC_ID_IN_REL_VI 0x3
  24582. /* enum: Address space ID for host/AP memory DMA via PCI interface, function
  24583. * and PASID value of absolute VI specified by VI
  24584. */
  24585. #define MC_CMD_GET_ADDR_SPC_ID_IN_ABS_VI 0x4
  24586. /* enum: Address space ID for host memory DMA via PCI interface and function of
  24587. * descriptor proxy function specified by HANDLE
  24588. */
  24589. #define MC_CMD_GET_ADDR_SPC_ID_IN_DESC_PROXY_HANDLE 0x5
  24590. /* enum: Address space ID for DMA to/from MC memory */
  24591. #define MC_CMD_GET_ADDR_SPC_ID_IN_MC_MEM 0x6
  24592. /* enum: Address space ID for DMA to/from other SmartNIC memory (on-chip, DDR)
  24593. */
  24594. #define MC_CMD_GET_ADDR_SPC_ID_IN_NIC_MEM 0x7
  24595. /* PCIe Function ID (as struct PCIE_FUNCTION). Only valid if TYPE is PCI_FUNC,
  24596. * PCI_FUNC_PASID or REL_VI.
  24597. */
  24598. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_OFST 4
  24599. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LEN 8
  24600. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_OFST 4
  24601. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_LEN 4
  24602. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_LBN 32
  24603. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_LO_WIDTH 32
  24604. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_OFST 8
  24605. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_LEN 4
  24606. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_LBN 64
  24607. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_HI_WIDTH 32
  24608. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_PF_OFST 4
  24609. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_PF_LEN 2
  24610. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_VF_OFST 6
  24611. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_VF_LEN 2
  24612. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_INTF_OFST 8
  24613. #define MC_CMD_GET_ADDR_SPC_ID_IN_FUNC_INTF_LEN 4
  24614. /* PASID value. Only valid if TYPE is PCI_FUNC_PASID. */
  24615. #define MC_CMD_GET_ADDR_SPC_ID_IN_PASID_OFST 12
  24616. #define MC_CMD_GET_ADDR_SPC_ID_IN_PASID_LEN 4
  24617. /* Relative or absolute VI number. Only valid if TYPE is REL_VI or ABS_VI */
  24618. #define MC_CMD_GET_ADDR_SPC_ID_IN_VI_OFST 12
  24619. #define MC_CMD_GET_ADDR_SPC_ID_IN_VI_LEN 4
  24620. /* Descriptor proxy function handle. Only valid if TYPE is DESC_PROXY_HANDLE.
  24621. */
  24622. #define MC_CMD_GET_ADDR_SPC_ID_IN_HANDLE_OFST 4
  24623. #define MC_CMD_GET_ADDR_SPC_ID_IN_HANDLE_LEN 4
  24624. /* MC_CMD_GET_ADDR_SPC_ID_OUT msgresponse */
  24625. #define MC_CMD_GET_ADDR_SPC_ID_OUT_LEN 8
  24626. /* Address Space ID for the requested target. Only the lower 36 bits are valid
  24627. * in the current SmartNIC implementation.
  24628. */
  24629. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_OFST 0
  24630. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LEN 8
  24631. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_OFST 0
  24632. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_LEN 4
  24633. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_LBN 0
  24634. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_LO_WIDTH 32
  24635. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_OFST 4
  24636. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_LEN 4
  24637. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_LBN 32
  24638. #define MC_CMD_GET_ADDR_SPC_ID_OUT_ADDR_SPC_ID_HI_WIDTH 32
  24639. /***********************************/
  24640. /* MC_CMD_GET_CLIENT_HANDLE
  24641. * Obtain a handle for a client given a description of that client. N.B. this
  24642. * command is subject to change given the open discussion about how PCIe
  24643. * functions should be referenced on an iEP (integrated endpoint: functions
  24644. * span multiple buses) and multihost (multiple PCIe interfaces) system.
  24645. */
  24646. #define MC_CMD_GET_CLIENT_HANDLE 0x1c3
  24647. #undef MC_CMD_0x1c3_PRIVILEGE_CTG
  24648. #define MC_CMD_0x1c3_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  24649. /* MC_CMD_GET_CLIENT_HANDLE_IN msgrequest */
  24650. #define MC_CMD_GET_CLIENT_HANDLE_IN_LEN 12
  24651. /* Type of client to get a client handle for */
  24652. #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_OFST 0
  24653. #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_LEN 4
  24654. /* enum: Obtain a client handle for a PCIe function-type client. */
  24655. #define MC_CMD_GET_CLIENT_HANDLE_IN_TYPE_FUNC 0x0
  24656. /* PCIe Function ID (as struct PCIE_FUNCTION). Valid when TYPE==FUNC. Use: -
  24657. * INTF=CALLER, PF=PF_NULL, VF=VF_NULL to refer to the calling function -
  24658. * INTF=CALLER, PF=PF_NULL, VF=... to refer to a VF child of the calling PF or
  24659. * a sibling VF of the calling VF. - INTF=CALLER, PF=..., VF=VF_NULL to refer
  24660. * to a PF on the calling interface - INTF=CALLER, PF=..., VF=... to refer to a
  24661. * VF on the calling interface - INTF=..., PF=..., VF=VF_NULL to refer to a PF
  24662. * on a named interface - INTF=..., PF=..., VF=... to refer to a VF on a named
  24663. * interface where ... refers to a small integer for the VF/PF fields, and to
  24664. * values from the PCIE_INTERFACE enum for for the INTF field. It's only
  24665. * meaningful to use INTF=CALLER within a structure that's an argument to
  24666. * MC_CMD_DEVEL_GET_CLIENT_HANDLE.
  24667. */
  24668. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_OFST 4
  24669. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LEN 8
  24670. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_OFST 4
  24671. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_LEN 4
  24672. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_LBN 32
  24673. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_LO_WIDTH 32
  24674. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_OFST 8
  24675. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_LEN 4
  24676. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_LBN 64
  24677. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_HI_WIDTH 32
  24678. /* enum: NULL value for the INTF field of struct PCIE_FUNCTION. Provided for
  24679. * backwards compatibility only, callers should use PCIE_INTERFACE_CALLER.
  24680. */
  24681. #define MC_CMD_GET_CLIENT_HANDLE_IN_PCIE_FUNCTION_INTF_NULL 0xffffffff
  24682. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_PF_OFST 4
  24683. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_PF_LEN 2
  24684. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_VF_OFST 6
  24685. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_VF_LEN 2
  24686. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_INTF_OFST 8
  24687. #define MC_CMD_GET_CLIENT_HANDLE_IN_FUNC_INTF_LEN 4
  24688. /* MC_CMD_GET_CLIENT_HANDLE_OUT msgresponse */
  24689. #define MC_CMD_GET_CLIENT_HANDLE_OUT_LEN 4
  24690. #define MC_CMD_GET_CLIENT_HANDLE_OUT_HANDLE_OFST 0
  24691. #define MC_CMD_GET_CLIENT_HANDLE_OUT_HANDLE_LEN 4
  24692. /* MAE_FIELD_FLAGS structuredef */
  24693. #define MAE_FIELD_FLAGS_LEN 4
  24694. #define MAE_FIELD_FLAGS_FLAT_OFST 0
  24695. #define MAE_FIELD_FLAGS_FLAT_LEN 4
  24696. #define MAE_FIELD_FLAGS_SUPPORT_STATUS_OFST 0
  24697. #define MAE_FIELD_FLAGS_SUPPORT_STATUS_LBN 0
  24698. #define MAE_FIELD_FLAGS_SUPPORT_STATUS_WIDTH 6
  24699. #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_OFST 0
  24700. #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_LBN 6
  24701. #define MAE_FIELD_FLAGS_MASK_AFFECTS_CLASS_WIDTH 1
  24702. #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_OFST 0
  24703. #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_LBN 7
  24704. #define MAE_FIELD_FLAGS_MATCH_AFFECTS_CLASS_WIDTH 1
  24705. #define MAE_FIELD_FLAGS_FLAT_LBN 0
  24706. #define MAE_FIELD_FLAGS_FLAT_WIDTH 32
  24707. /* MAE_ENC_FIELD_PAIRS structuredef: Mask and value pairs for all fields that
  24708. * it makes sense to use to determine the encapsulation type of a packet. Its
  24709. * intended use is to keep a common packing of fields across multiple MCDI
  24710. * commands, keeping things inherently sychronised and allowing code shared. To
  24711. * use in an MCDI command, the command should end with a variable length byte
  24712. * array populated with this structure. Do not extend this structure. Instead,
  24713. * create _Vx versions with the necessary fields appended. That way, the
  24714. * existing semantics for extending MCDI commands are preserved.
  24715. */
  24716. #define MAE_ENC_FIELD_PAIRS_LEN 156
  24717. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_OFST 0
  24718. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_LEN 4
  24719. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_LBN 0
  24720. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_WIDTH 32
  24721. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_OFST 4
  24722. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LEN 4
  24723. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LBN 32
  24724. #define MAE_ENC_FIELD_PAIRS_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32
  24725. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_OFST 8
  24726. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_LEN 2
  24727. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_LBN 64
  24728. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_WIDTH 16
  24729. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_OFST 10
  24730. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_LEN 2
  24731. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_LBN 80
  24732. #define MAE_ENC_FIELD_PAIRS_ENC_ETHER_TYPE_BE_MASK_WIDTH 16
  24733. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_OFST 12
  24734. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_LEN 2
  24735. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_LBN 96
  24736. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_WIDTH 16
  24737. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_OFST 14
  24738. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_LEN 2
  24739. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_LBN 112
  24740. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_TCI_BE_MASK_WIDTH 16
  24741. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_OFST 16
  24742. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_LEN 2
  24743. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_LBN 128
  24744. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_WIDTH 16
  24745. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_OFST 18
  24746. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LEN 2
  24747. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LBN 144
  24748. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16
  24749. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_OFST 20
  24750. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_LEN 2
  24751. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_LBN 160
  24752. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_WIDTH 16
  24753. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_OFST 22
  24754. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_LEN 2
  24755. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_LBN 176
  24756. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_TCI_BE_MASK_WIDTH 16
  24757. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_OFST 24
  24758. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_LEN 2
  24759. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_LBN 192
  24760. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_WIDTH 16
  24761. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_OFST 26
  24762. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LEN 2
  24763. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LBN 208
  24764. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16
  24765. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_OFST 28
  24766. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_LEN 6
  24767. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_LBN 224
  24768. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_WIDTH 48
  24769. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_OFST 34
  24770. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_LEN 6
  24771. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_LBN 272
  24772. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_SADDR_BE_MASK_WIDTH 48
  24773. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_OFST 40
  24774. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_LEN 6
  24775. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_LBN 320
  24776. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_WIDTH 48
  24777. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_OFST 46
  24778. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_LEN 6
  24779. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_LBN 368
  24780. #define MAE_ENC_FIELD_PAIRS_ENC_ETH_DADDR_BE_MASK_WIDTH 48
  24781. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_OFST 52
  24782. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_LEN 4
  24783. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_LBN 416
  24784. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_WIDTH 32
  24785. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_OFST 56
  24786. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_LEN 4
  24787. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_LBN 448
  24788. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP4_BE_MASK_WIDTH 32
  24789. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_OFST 60
  24790. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_LEN 16
  24791. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_LBN 480
  24792. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_WIDTH 128
  24793. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_OFST 76
  24794. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_LEN 16
  24795. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_LBN 608
  24796. #define MAE_ENC_FIELD_PAIRS_ENC_SRC_IP6_BE_MASK_WIDTH 128
  24797. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_OFST 92
  24798. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_LEN 4
  24799. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_LBN 736
  24800. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_WIDTH 32
  24801. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_OFST 96
  24802. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_LEN 4
  24803. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_LBN 768
  24804. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP4_BE_MASK_WIDTH 32
  24805. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_OFST 100
  24806. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_LEN 16
  24807. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_LBN 800
  24808. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_WIDTH 128
  24809. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_OFST 116
  24810. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_LEN 16
  24811. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_LBN 928
  24812. #define MAE_ENC_FIELD_PAIRS_ENC_DST_IP6_BE_MASK_WIDTH 128
  24813. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_OFST 132
  24814. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_LEN 1
  24815. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_LBN 1056
  24816. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_WIDTH 8
  24817. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_OFST 133
  24818. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_LEN 1
  24819. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_LBN 1064
  24820. #define MAE_ENC_FIELD_PAIRS_ENC_IP_PROTO_MASK_WIDTH 8
  24821. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_OFST 134
  24822. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_LEN 1
  24823. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_LBN 1072
  24824. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_WIDTH 8
  24825. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_OFST 135
  24826. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_LEN 1
  24827. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_LBN 1080
  24828. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TOS_MASK_WIDTH 8
  24829. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_OFST 136
  24830. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_LEN 1
  24831. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_LBN 1088
  24832. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_WIDTH 8
  24833. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_OFST 137
  24834. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_LEN 1
  24835. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_LBN 1096
  24836. #define MAE_ENC_FIELD_PAIRS_ENC_IP_TTL_MASK_WIDTH 8
  24837. /* Deprecated in favour of ENC_FLAGS alias. */
  24838. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_OFST 138
  24839. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_LEN 1
  24840. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_OFST 138
  24841. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_LBN 0
  24842. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_WIDTH 1
  24843. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_OFST 138
  24844. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_LBN 1
  24845. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_WIDTH 1
  24846. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_OFST 138
  24847. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_LBN 2
  24848. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_WIDTH 1
  24849. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_LBN 1104
  24850. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_WIDTH 8
  24851. /* More generic alias for ENC_VLAN_FLAGS. */
  24852. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_OFST 138
  24853. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_LEN 1
  24854. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_LBN 1104
  24855. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_WIDTH 8
  24856. /* Deprecated in favour of ENC_FLAGS_MASK alias. */
  24857. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_OFST 139
  24858. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_LEN 1
  24859. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_OFST 139
  24860. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_LBN 0
  24861. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_OVLAN_MASK_WIDTH 1
  24862. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_OFST 139
  24863. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_LBN 1
  24864. #define MAE_ENC_FIELD_PAIRS_ENC_HAS_IVLAN_MASK_WIDTH 1
  24865. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_OFST 139
  24866. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_LBN 2
  24867. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FRAG_MASK_WIDTH 1
  24868. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_LBN 1112
  24869. #define MAE_ENC_FIELD_PAIRS_ENC_VLAN_FLAGS_MASK_WIDTH 8
  24870. /* More generic alias for ENC_FLAGS_MASK. */
  24871. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_OFST 139
  24872. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_LEN 1
  24873. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_LBN 1112
  24874. #define MAE_ENC_FIELD_PAIRS_ENC_FLAGS_MASK_WIDTH 8
  24875. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_OFST 140
  24876. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_LEN 4
  24877. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_LBN 1120
  24878. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_WIDTH 32
  24879. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_OFST 144
  24880. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_LEN 4
  24881. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_LBN 1152
  24882. #define MAE_ENC_FIELD_PAIRS_ENC_IP_FLAGS_BE_MASK_WIDTH 32
  24883. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_OFST 148
  24884. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_LEN 2
  24885. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_LBN 1184
  24886. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_WIDTH 16
  24887. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_OFST 150
  24888. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_LEN 2
  24889. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_LBN 1200
  24890. #define MAE_ENC_FIELD_PAIRS_ENC_L4_SPORT_BE_MASK_WIDTH 16
  24891. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_OFST 152
  24892. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_LEN 2
  24893. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_LBN 1216
  24894. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_WIDTH 16
  24895. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_OFST 154
  24896. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_LEN 2
  24897. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_LBN 1232
  24898. #define MAE_ENC_FIELD_PAIRS_ENC_L4_DPORT_BE_MASK_WIDTH 16
  24899. /* MAE_FIELD_MASK_VALUE_PAIRS structuredef: Mask and value pairs for all fields
  24900. * currently defined. Same semantics as MAE_ENC_FIELD_PAIRS.
  24901. */
  24902. #define MAE_FIELD_MASK_VALUE_PAIRS_LEN 344
  24903. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_OFST 0
  24904. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_LEN 4
  24905. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_LBN 0
  24906. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_WIDTH 32
  24907. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_OFST 4
  24908. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LEN 4
  24909. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_LBN 32
  24910. #define MAE_FIELD_MASK_VALUE_PAIRS_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32
  24911. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_OFST 8
  24912. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_LEN 4
  24913. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_LBN 64
  24914. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_WIDTH 32
  24915. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_OFST 12
  24916. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_LEN 4
  24917. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_LBN 96
  24918. #define MAE_FIELD_MASK_VALUE_PAIRS_MARK_MASK_WIDTH 32
  24919. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_OFST 16
  24920. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_LEN 2
  24921. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_LBN 128
  24922. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_WIDTH 16
  24923. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_OFST 18
  24924. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_LEN 2
  24925. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_LBN 144
  24926. #define MAE_FIELD_MASK_VALUE_PAIRS_ETHER_TYPE_BE_MASK_WIDTH 16
  24927. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_OFST 20
  24928. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_LEN 2
  24929. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_LBN 160
  24930. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_WIDTH 16
  24931. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_OFST 22
  24932. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_LEN 2
  24933. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_LBN 176
  24934. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_TCI_BE_MASK_WIDTH 16
  24935. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_OFST 24
  24936. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_LEN 2
  24937. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_LBN 192
  24938. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_WIDTH 16
  24939. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_OFST 26
  24940. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_LEN 2
  24941. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_LBN 208
  24942. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN0_PROTO_BE_MASK_WIDTH 16
  24943. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_OFST 28
  24944. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_LEN 2
  24945. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_LBN 224
  24946. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_WIDTH 16
  24947. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_OFST 30
  24948. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_LEN 2
  24949. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_LBN 240
  24950. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_TCI_BE_MASK_WIDTH 16
  24951. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_OFST 32
  24952. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_LEN 2
  24953. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_LBN 256
  24954. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_WIDTH 16
  24955. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_OFST 34
  24956. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_LEN 2
  24957. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_LBN 272
  24958. #define MAE_FIELD_MASK_VALUE_PAIRS_VLAN1_PROTO_BE_MASK_WIDTH 16
  24959. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_OFST 36
  24960. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_LEN 6
  24961. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_LBN 288
  24962. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_WIDTH 48
  24963. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_OFST 42
  24964. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_LEN 6
  24965. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_LBN 336
  24966. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_SADDR_BE_MASK_WIDTH 48
  24967. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_OFST 48
  24968. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_LEN 6
  24969. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_LBN 384
  24970. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_WIDTH 48
  24971. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_OFST 54
  24972. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_LEN 6
  24973. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_LBN 432
  24974. #define MAE_FIELD_MASK_VALUE_PAIRS_ETH_DADDR_BE_MASK_WIDTH 48
  24975. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_OFST 60
  24976. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_LEN 4
  24977. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_LBN 480
  24978. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_WIDTH 32
  24979. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_OFST 64
  24980. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_LEN 4
  24981. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_LBN 512
  24982. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP4_BE_MASK_WIDTH 32
  24983. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_OFST 68
  24984. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_LEN 16
  24985. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_LBN 544
  24986. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_WIDTH 128
  24987. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_OFST 84
  24988. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_LEN 16
  24989. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_LBN 672
  24990. #define MAE_FIELD_MASK_VALUE_PAIRS_SRC_IP6_BE_MASK_WIDTH 128
  24991. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_OFST 100
  24992. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_LEN 4
  24993. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_LBN 800
  24994. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_WIDTH 32
  24995. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_OFST 104
  24996. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_LEN 4
  24997. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_LBN 832
  24998. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP4_BE_MASK_WIDTH 32
  24999. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_OFST 108
  25000. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_LEN 16
  25001. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_LBN 864
  25002. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_WIDTH 128
  25003. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_OFST 124
  25004. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_LEN 16
  25005. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_LBN 992
  25006. #define MAE_FIELD_MASK_VALUE_PAIRS_DST_IP6_BE_MASK_WIDTH 128
  25007. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_OFST 140
  25008. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_LEN 1
  25009. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_LBN 1120
  25010. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_WIDTH 8
  25011. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_OFST 141
  25012. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_LEN 1
  25013. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_LBN 1128
  25014. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_PROTO_MASK_WIDTH 8
  25015. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_OFST 142
  25016. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_LEN 1
  25017. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_LBN 1136
  25018. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_WIDTH 8
  25019. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_OFST 143
  25020. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_LEN 1
  25021. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_LBN 1144
  25022. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TOS_MASK_WIDTH 8
  25023. /* Due to hardware limitations, firmware may return
  25024. * MC_CMD_ERR_EINVAL(BAD_IP_TTL) when attempting to match on an IP_TTL value
  25025. * other than 1.
  25026. */
  25027. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_OFST 144
  25028. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_LEN 1
  25029. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_LBN 1152
  25030. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_WIDTH 8
  25031. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_OFST 145
  25032. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_LEN 1
  25033. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_LBN 1160
  25034. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_TTL_MASK_WIDTH 8
  25035. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_OFST 148
  25036. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_LEN 4
  25037. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_LBN 1184
  25038. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_WIDTH 32
  25039. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_OFST 152
  25040. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_LEN 4
  25041. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_LBN 1216
  25042. #define MAE_FIELD_MASK_VALUE_PAIRS_IP_FLAGS_BE_MASK_WIDTH 32
  25043. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_OFST 156
  25044. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_LEN 2
  25045. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_LBN 1248
  25046. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_WIDTH 16
  25047. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_OFST 158
  25048. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_LEN 2
  25049. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_LBN 1264
  25050. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_SPORT_BE_MASK_WIDTH 16
  25051. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_OFST 160
  25052. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_LEN 2
  25053. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_LBN 1280
  25054. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_WIDTH 16
  25055. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_OFST 162
  25056. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_LEN 2
  25057. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_LBN 1296
  25058. #define MAE_FIELD_MASK_VALUE_PAIRS_L4_DPORT_BE_MASK_WIDTH 16
  25059. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_OFST 164
  25060. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_LEN 2
  25061. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_LBN 1312
  25062. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_WIDTH 16
  25063. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_OFST 166
  25064. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_LEN 2
  25065. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_LBN 1328
  25066. #define MAE_FIELD_MASK_VALUE_PAIRS_TCP_FLAGS_BE_MASK_WIDTH 16
  25067. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_OFST 168
  25068. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_LEN 4
  25069. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_LBN 1344
  25070. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_WIDTH 32
  25071. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_OFST 172
  25072. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_LEN 4
  25073. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_LBN 1376
  25074. #define MAE_FIELD_MASK_VALUE_PAIRS_ENCAP_TYPE_MASK_WIDTH 32
  25075. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_OFST 176
  25076. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_LEN 4
  25077. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_LBN 1408
  25078. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_WIDTH 32
  25079. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_OFST 180
  25080. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_LEN 4
  25081. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_LBN 1440
  25082. #define MAE_FIELD_MASK_VALUE_PAIRS_OUTER_RULE_ID_MASK_WIDTH 32
  25083. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_OFST 184
  25084. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_LEN 2
  25085. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_LBN 1472
  25086. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_WIDTH 16
  25087. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_OFST 188
  25088. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_LEN 2
  25089. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_LBN 1504
  25090. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETHER_TYPE_BE_MASK_WIDTH 16
  25091. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_OFST 192
  25092. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_LEN 2
  25093. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_LBN 1536
  25094. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_WIDTH 16
  25095. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_OFST 194
  25096. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_LEN 2
  25097. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_LBN 1552
  25098. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_TCI_BE_MASK_WIDTH 16
  25099. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_OFST 196
  25100. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_LEN 2
  25101. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_LBN 1568
  25102. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_WIDTH 16
  25103. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_OFST 198
  25104. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LEN 2
  25105. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_LBN 1584
  25106. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16
  25107. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_OFST 200
  25108. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_LEN 2
  25109. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_LBN 1600
  25110. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_WIDTH 16
  25111. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_OFST 202
  25112. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_LEN 2
  25113. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_LBN 1616
  25114. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_TCI_BE_MASK_WIDTH 16
  25115. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_OFST 204
  25116. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_LEN 2
  25117. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_LBN 1632
  25118. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_WIDTH 16
  25119. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_OFST 206
  25120. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LEN 2
  25121. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_LBN 1648
  25122. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16
  25123. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_OFST 208
  25124. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_LEN 6
  25125. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_LBN 1664
  25126. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_WIDTH 48
  25127. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_OFST 214
  25128. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_LEN 6
  25129. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_LBN 1712
  25130. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_SADDR_BE_MASK_WIDTH 48
  25131. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_OFST 220
  25132. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_LEN 6
  25133. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_LBN 1760
  25134. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_WIDTH 48
  25135. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_OFST 226
  25136. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_LEN 6
  25137. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_LBN 1808
  25138. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_ETH_DADDR_BE_MASK_WIDTH 48
  25139. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_OFST 232
  25140. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_LEN 4
  25141. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_LBN 1856
  25142. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_WIDTH 32
  25143. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_OFST 236
  25144. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_LEN 4
  25145. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_LBN 1888
  25146. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP4_BE_MASK_WIDTH 32
  25147. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_OFST 240
  25148. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_LEN 16
  25149. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_LBN 1920
  25150. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_WIDTH 128
  25151. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_OFST 256
  25152. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_LEN 16
  25153. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_LBN 2048
  25154. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_SRC_IP6_BE_MASK_WIDTH 128
  25155. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_OFST 272
  25156. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_LEN 4
  25157. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_LBN 2176
  25158. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_WIDTH 32
  25159. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_OFST 276
  25160. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_LEN 4
  25161. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_LBN 2208
  25162. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP4_BE_MASK_WIDTH 32
  25163. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_OFST 280
  25164. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_LEN 16
  25165. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_LBN 2240
  25166. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_WIDTH 128
  25167. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_OFST 296
  25168. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_LEN 16
  25169. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_LBN 2368
  25170. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_DST_IP6_BE_MASK_WIDTH 128
  25171. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_OFST 312
  25172. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_LEN 1
  25173. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_LBN 2496
  25174. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_WIDTH 8
  25175. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_OFST 313
  25176. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_LEN 1
  25177. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_LBN 2504
  25178. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_PROTO_MASK_WIDTH 8
  25179. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_OFST 314
  25180. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_LEN 1
  25181. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_LBN 2512
  25182. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_WIDTH 8
  25183. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_OFST 315
  25184. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_LEN 1
  25185. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_LBN 2520
  25186. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TOS_MASK_WIDTH 8
  25187. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_OFST 316
  25188. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_LEN 1
  25189. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_LBN 2528
  25190. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_WIDTH 8
  25191. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_OFST 317
  25192. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_LEN 1
  25193. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_LBN 2536
  25194. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_TTL_MASK_WIDTH 8
  25195. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_OFST 320
  25196. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_LEN 4
  25197. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_LBN 2560
  25198. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_WIDTH 32
  25199. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_OFST 324
  25200. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_LEN 4
  25201. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_LBN 2592
  25202. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_IP_FLAGS_BE_MASK_WIDTH 32
  25203. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_OFST 328
  25204. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_LEN 2
  25205. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_LBN 2624
  25206. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_WIDTH 16
  25207. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_OFST 330
  25208. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_LEN 2
  25209. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_LBN 2640
  25210. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_SPORT_BE_MASK_WIDTH 16
  25211. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_OFST 332
  25212. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_LEN 2
  25213. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_LBN 2656
  25214. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_WIDTH 16
  25215. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_OFST 334
  25216. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_LEN 2
  25217. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_LBN 2672
  25218. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_L4_DPORT_BE_MASK_WIDTH 16
  25219. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_OFST 336
  25220. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_LEN 4
  25221. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_LBN 2688
  25222. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_WIDTH 32
  25223. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_OFST 340
  25224. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_LEN 4
  25225. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_LBN 2720
  25226. #define MAE_FIELD_MASK_VALUE_PAIRS_ENC_VNET_ID_BE_MASK_WIDTH 32
  25227. /* MAE_FIELD_MASK_VALUE_PAIRS_V2 structuredef */
  25228. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_LEN 372
  25229. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_OFST 0
  25230. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_LEN 4
  25231. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_LBN 0
  25232. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_WIDTH 32
  25233. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_OFST 4
  25234. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_LEN 4
  25235. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_LBN 32
  25236. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_INGRESS_MPORT_SELECTOR_MASK_WIDTH 32
  25237. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_OFST 8
  25238. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_LEN 4
  25239. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_LBN 64
  25240. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_WIDTH 32
  25241. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_OFST 12
  25242. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_LEN 4
  25243. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_LBN 96
  25244. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_MARK_MASK_WIDTH 32
  25245. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_OFST 16
  25246. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_LEN 2
  25247. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_LBN 128
  25248. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_WIDTH 16
  25249. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_OFST 18
  25250. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_LEN 2
  25251. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_LBN 144
  25252. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETHER_TYPE_BE_MASK_WIDTH 16
  25253. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_OFST 20
  25254. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_LEN 2
  25255. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_LBN 160
  25256. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_WIDTH 16
  25257. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_OFST 22
  25258. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_LEN 2
  25259. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_LBN 176
  25260. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_TCI_BE_MASK_WIDTH 16
  25261. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_OFST 24
  25262. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_LEN 2
  25263. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_LBN 192
  25264. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_WIDTH 16
  25265. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_OFST 26
  25266. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_LEN 2
  25267. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_LBN 208
  25268. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN0_PROTO_BE_MASK_WIDTH 16
  25269. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_OFST 28
  25270. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_LEN 2
  25271. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_LBN 224
  25272. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_WIDTH 16
  25273. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_OFST 30
  25274. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_LEN 2
  25275. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_LBN 240
  25276. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_TCI_BE_MASK_WIDTH 16
  25277. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_OFST 32
  25278. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_LEN 2
  25279. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_LBN 256
  25280. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_WIDTH 16
  25281. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_OFST 34
  25282. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_LEN 2
  25283. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_LBN 272
  25284. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_VLAN1_PROTO_BE_MASK_WIDTH 16
  25285. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_OFST 36
  25286. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_LEN 6
  25287. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_LBN 288
  25288. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_WIDTH 48
  25289. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_OFST 42
  25290. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_LEN 6
  25291. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_LBN 336
  25292. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_SADDR_BE_MASK_WIDTH 48
  25293. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_OFST 48
  25294. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_LEN 6
  25295. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_LBN 384
  25296. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_WIDTH 48
  25297. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_OFST 54
  25298. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_LEN 6
  25299. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_LBN 432
  25300. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ETH_DADDR_BE_MASK_WIDTH 48
  25301. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_OFST 60
  25302. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_LEN 4
  25303. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_LBN 480
  25304. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_WIDTH 32
  25305. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_OFST 64
  25306. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_LEN 4
  25307. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_LBN 512
  25308. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP4_BE_MASK_WIDTH 32
  25309. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_OFST 68
  25310. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_LEN 16
  25311. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_LBN 544
  25312. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_WIDTH 128
  25313. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_OFST 84
  25314. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_LEN 16
  25315. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_LBN 672
  25316. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_SRC_IP6_BE_MASK_WIDTH 128
  25317. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_OFST 100
  25318. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_LEN 4
  25319. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_LBN 800
  25320. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_WIDTH 32
  25321. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_OFST 104
  25322. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_LEN 4
  25323. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_LBN 832
  25324. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP4_BE_MASK_WIDTH 32
  25325. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_OFST 108
  25326. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_LEN 16
  25327. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_LBN 864
  25328. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_WIDTH 128
  25329. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_OFST 124
  25330. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_LEN 16
  25331. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_LBN 992
  25332. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DST_IP6_BE_MASK_WIDTH 128
  25333. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_OFST 140
  25334. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_LEN 1
  25335. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_LBN 1120
  25336. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_WIDTH 8
  25337. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_OFST 141
  25338. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_LEN 1
  25339. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_LBN 1128
  25340. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_PROTO_MASK_WIDTH 8
  25341. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_OFST 142
  25342. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_LEN 1
  25343. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_LBN 1136
  25344. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_WIDTH 8
  25345. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_OFST 143
  25346. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_LEN 1
  25347. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_LBN 1144
  25348. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TOS_MASK_WIDTH 8
  25349. /* Due to hardware limitations, firmware may return
  25350. * MC_CMD_ERR_EINVAL(BAD_IP_TTL) when attempting to match on an IP_TTL value
  25351. * other than 1.
  25352. */
  25353. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_OFST 144
  25354. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_LEN 1
  25355. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_LBN 1152
  25356. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_WIDTH 8
  25357. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_OFST 145
  25358. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_LEN 1
  25359. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_LBN 1160
  25360. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_TTL_MASK_WIDTH 8
  25361. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_OFST 148
  25362. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_LEN 4
  25363. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_LBN 1184
  25364. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_WIDTH 32
  25365. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_OFST 152
  25366. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_LEN 4
  25367. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_LBN 1216
  25368. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FLAGS_BE_MASK_WIDTH 32
  25369. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_OFST 156
  25370. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_LEN 2
  25371. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_LBN 1248
  25372. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_WIDTH 16
  25373. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_OFST 158
  25374. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_LEN 2
  25375. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_LBN 1264
  25376. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_SPORT_BE_MASK_WIDTH 16
  25377. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_OFST 160
  25378. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_LEN 2
  25379. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_LBN 1280
  25380. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_WIDTH 16
  25381. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_OFST 162
  25382. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_LEN 2
  25383. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_LBN 1296
  25384. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_L4_DPORT_BE_MASK_WIDTH 16
  25385. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_OFST 164
  25386. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_LEN 2
  25387. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_LBN 1312
  25388. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_WIDTH 16
  25389. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_OFST 166
  25390. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_LEN 2
  25391. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_LBN 1328
  25392. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_FLAGS_BE_MASK_WIDTH 16
  25393. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_OFST 168
  25394. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_LEN 4
  25395. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_LBN 1344
  25396. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_WIDTH 32
  25397. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_OFST 172
  25398. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_LEN 4
  25399. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_LBN 1376
  25400. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENCAP_TYPE_MASK_WIDTH 32
  25401. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_OFST 176
  25402. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_LEN 4
  25403. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_LBN 1408
  25404. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_WIDTH 32
  25405. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_OFST 180
  25406. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_LEN 4
  25407. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_LBN 1440
  25408. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_OUTER_RULE_ID_MASK_WIDTH 32
  25409. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_OFST 184
  25410. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_LEN 2
  25411. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_LBN 1472
  25412. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_WIDTH 16
  25413. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_OFST 188
  25414. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_LEN 2
  25415. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_LBN 1504
  25416. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETHER_TYPE_BE_MASK_WIDTH 16
  25417. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_OFST 192
  25418. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_LEN 2
  25419. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_LBN 1536
  25420. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_WIDTH 16
  25421. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_OFST 194
  25422. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_LEN 2
  25423. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_LBN 1552
  25424. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_TCI_BE_MASK_WIDTH 16
  25425. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_OFST 196
  25426. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_LEN 2
  25427. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_LBN 1568
  25428. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_WIDTH 16
  25429. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_OFST 198
  25430. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_LEN 2
  25431. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_LBN 1584
  25432. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN0_PROTO_BE_MASK_WIDTH 16
  25433. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_OFST 200
  25434. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_LEN 2
  25435. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_LBN 1600
  25436. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_WIDTH 16
  25437. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_OFST 202
  25438. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_LEN 2
  25439. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_LBN 1616
  25440. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_TCI_BE_MASK_WIDTH 16
  25441. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_OFST 204
  25442. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_LEN 2
  25443. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_LBN 1632
  25444. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_WIDTH 16
  25445. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_OFST 206
  25446. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_LEN 2
  25447. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_LBN 1648
  25448. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VLAN1_PROTO_BE_MASK_WIDTH 16
  25449. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_OFST 208
  25450. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_LEN 6
  25451. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_LBN 1664
  25452. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_WIDTH 48
  25453. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_OFST 214
  25454. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_LEN 6
  25455. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_LBN 1712
  25456. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_SADDR_BE_MASK_WIDTH 48
  25457. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_OFST 220
  25458. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_LEN 6
  25459. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_LBN 1760
  25460. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_WIDTH 48
  25461. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_OFST 226
  25462. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_LEN 6
  25463. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_LBN 1808
  25464. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_ETH_DADDR_BE_MASK_WIDTH 48
  25465. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_OFST 232
  25466. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_LEN 4
  25467. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_LBN 1856
  25468. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_WIDTH 32
  25469. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_OFST 236
  25470. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_LEN 4
  25471. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_LBN 1888
  25472. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP4_BE_MASK_WIDTH 32
  25473. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_OFST 240
  25474. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_LEN 16
  25475. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_LBN 1920
  25476. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_WIDTH 128
  25477. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_OFST 256
  25478. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_LEN 16
  25479. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_LBN 2048
  25480. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_SRC_IP6_BE_MASK_WIDTH 128
  25481. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_OFST 272
  25482. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_LEN 4
  25483. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_LBN 2176
  25484. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_WIDTH 32
  25485. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_OFST 276
  25486. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_LEN 4
  25487. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_LBN 2208
  25488. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP4_BE_MASK_WIDTH 32
  25489. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_OFST 280
  25490. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_LEN 16
  25491. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_LBN 2240
  25492. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_WIDTH 128
  25493. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_OFST 296
  25494. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_LEN 16
  25495. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_LBN 2368
  25496. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_DST_IP6_BE_MASK_WIDTH 128
  25497. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_OFST 312
  25498. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_LEN 1
  25499. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_LBN 2496
  25500. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_WIDTH 8
  25501. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_OFST 313
  25502. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_LEN 1
  25503. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_LBN 2504
  25504. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_PROTO_MASK_WIDTH 8
  25505. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_OFST 314
  25506. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_LEN 1
  25507. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_LBN 2512
  25508. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_WIDTH 8
  25509. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_OFST 315
  25510. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_LEN 1
  25511. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_LBN 2520
  25512. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TOS_MASK_WIDTH 8
  25513. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_OFST 316
  25514. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_LEN 1
  25515. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_LBN 2528
  25516. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_WIDTH 8
  25517. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_OFST 317
  25518. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_LEN 1
  25519. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_LBN 2536
  25520. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_TTL_MASK_WIDTH 8
  25521. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_OFST 320
  25522. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_LEN 4
  25523. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_LBN 2560
  25524. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_WIDTH 32
  25525. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_OFST 324
  25526. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_LEN 4
  25527. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_LBN 2592
  25528. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_IP_FLAGS_BE_MASK_WIDTH 32
  25529. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_OFST 328
  25530. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_LEN 2
  25531. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_LBN 2624
  25532. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_WIDTH 16
  25533. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_OFST 330
  25534. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_LEN 2
  25535. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_LBN 2640
  25536. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_SPORT_BE_MASK_WIDTH 16
  25537. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_OFST 332
  25538. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_LEN 2
  25539. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_LBN 2656
  25540. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_WIDTH 16
  25541. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_OFST 334
  25542. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_LEN 2
  25543. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_LBN 2672
  25544. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_L4_DPORT_BE_MASK_WIDTH 16
  25545. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_OFST 336
  25546. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_LEN 4
  25547. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_LBN 2688
  25548. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_WIDTH 32
  25549. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_OFST 340
  25550. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_LEN 4
  25551. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_LBN 2720
  25552. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_VNET_ID_BE_MASK_WIDTH 32
  25553. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_OFST 344
  25554. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_LEN 4
  25555. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_OFST 344
  25556. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_LBN 0
  25557. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_IP_FRAG_WIDTH 1
  25558. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_OFST 344
  25559. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_LBN 1
  25560. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_DO_CT_WIDTH 1
  25561. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_OFST 344
  25562. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_LBN 2
  25563. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_HIT_WIDTH 1
  25564. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_OFST 344
  25565. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_LBN 3
  25566. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IS_FROM_NETWORK_WIDTH 1
  25567. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_OFST 344
  25568. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_LBN 4
  25569. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_OVLAN_WIDTH 1
  25570. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_OFST 344
  25571. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_LBN 5
  25572. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_HAS_IVLAN_WIDTH 1
  25573. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_OFST 344
  25574. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_LBN 6
  25575. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_OVLAN_WIDTH 1
  25576. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_OFST 344
  25577. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_LBN 7
  25578. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_ENC_HAS_IVLAN_WIDTH 1
  25579. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_OFST 344
  25580. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_LBN 8
  25581. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_TCP_SYN_FIN_RST_WIDTH 1
  25582. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_OFST 344
  25583. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_LBN 9
  25584. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_IP_FIRST_FRAG_WIDTH 1
  25585. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_LBN 2752
  25586. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_WIDTH 32
  25587. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_OFST 348
  25588. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_LEN 4
  25589. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_LBN 2784
  25590. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_FLAGS_MASK_WIDTH 32
  25591. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_OFST 352
  25592. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_LEN 2
  25593. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_LBN 2816
  25594. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_WIDTH 16
  25595. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_OFST 354
  25596. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_LEN 2
  25597. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_LBN 2832
  25598. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_DOMAIN_MASK_WIDTH 16
  25599. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_OFST 356
  25600. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_LEN 4
  25601. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_LBN 2848
  25602. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_WIDTH 32
  25603. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_OFST 360
  25604. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_LEN 4
  25605. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_LBN 2880
  25606. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_MARK_MASK_WIDTH 32
  25607. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_OFST 364
  25608. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_LEN 1
  25609. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_LBN 2912
  25610. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_WIDTH 8
  25611. /* Set to zero. */
  25612. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_OFST 365
  25613. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_LEN 1
  25614. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_LBN 2920
  25615. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD2_WIDTH 8
  25616. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_OFST 366
  25617. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_LEN 1
  25618. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_LBN 2928
  25619. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_CT_PRIVATE_FLAGS_MASK_WIDTH 8
  25620. /* Set to zero. */
  25621. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_OFST 367
  25622. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_LEN 1
  25623. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_LBN 2936
  25624. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD3_WIDTH 8
  25625. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_OFST 368
  25626. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_LEN 1
  25627. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_LBN 2944
  25628. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_WIDTH 8
  25629. /* Set to zero */
  25630. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_OFST 369
  25631. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_LEN 1
  25632. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_LBN 2952
  25633. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD4_WIDTH 8
  25634. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_OFST 370
  25635. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_LEN 1
  25636. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_LBN 2960
  25637. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RECIRC_ID_MASK_WIDTH 8
  25638. /* Set to zero */
  25639. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_OFST 371
  25640. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_LEN 1
  25641. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_LBN 2968
  25642. #define MAE_FIELD_MASK_VALUE_PAIRS_V2_RSVD5_WIDTH 8
  25643. /* MAE_MPORT_SELECTOR structuredef: MPORTS are identified by an opaque unsigned
  25644. * integer value (mport_id) that is guaranteed to be representable within
  25645. * 32-bits or within any NIC interface field that needs store the value
  25646. * (whichever is narrowers). This selector structure provides a stable way to
  25647. * refer to m-ports.
  25648. */
  25649. #define MAE_MPORT_SELECTOR_LEN 4
  25650. /* Used to force the tools to output bitfield-style defines for this structure.
  25651. */
  25652. #define MAE_MPORT_SELECTOR_FLAT_OFST 0
  25653. #define MAE_MPORT_SELECTOR_FLAT_LEN 4
  25654. /* enum: An m-port selector value that is guaranteed never to represent a real
  25655. * mport
  25656. */
  25657. #define MAE_MPORT_SELECTOR_NULL 0x0
  25658. /* enum: The m-port assigned to the calling client. */
  25659. #define MAE_MPORT_SELECTOR_ASSIGNED 0x1000000
  25660. #define MAE_MPORT_SELECTOR_TYPE_OFST 0
  25661. #define MAE_MPORT_SELECTOR_TYPE_LBN 24
  25662. #define MAE_MPORT_SELECTOR_TYPE_WIDTH 8
  25663. /* enum: The MPORT connected to a given physical port */
  25664. #define MAE_MPORT_SELECTOR_TYPE_PPORT 0x2
  25665. /* enum: The MPORT assigned to a given PCIe function. Deprecated in favour of
  25666. * MH_FUNC.
  25667. */
  25668. #define MAE_MPORT_SELECTOR_TYPE_FUNC 0x3
  25669. /* enum: An mport_id */
  25670. #define MAE_MPORT_SELECTOR_TYPE_MPORT_ID 0x4
  25671. /* enum: The MPORT assigned to a given PCIe function (see also FWRIVERHD-1108)
  25672. */
  25673. #define MAE_MPORT_SELECTOR_TYPE_MH_FUNC 0x5
  25674. /* enum: This is guaranteed never to be a valid selector type */
  25675. #define MAE_MPORT_SELECTOR_TYPE_INVALID 0xff
  25676. #define MAE_MPORT_SELECTOR_MPORT_ID_OFST 0
  25677. #define MAE_MPORT_SELECTOR_MPORT_ID_LBN 0
  25678. #define MAE_MPORT_SELECTOR_MPORT_ID_WIDTH 24
  25679. #define MAE_MPORT_SELECTOR_PPORT_ID_OFST 0
  25680. #define MAE_MPORT_SELECTOR_PPORT_ID_LBN 0
  25681. #define MAE_MPORT_SELECTOR_PPORT_ID_WIDTH 4
  25682. #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_OFST 0
  25683. #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_LBN 20
  25684. #define MAE_MPORT_SELECTOR_FUNC_INTF_ID_WIDTH 4
  25685. #define MAE_MPORT_SELECTOR_HOST_PRIMARY 0x1 /* enum */
  25686. #define MAE_MPORT_SELECTOR_NIC_EMBEDDED 0x2 /* enum */
  25687. /* enum: Deprecated, use CALLER_INTF instead. */
  25688. #define MAE_MPORT_SELECTOR_CALLER 0xf
  25689. #define MAE_MPORT_SELECTOR_CALLER_INTF 0xf /* enum */
  25690. #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_OFST 0
  25691. #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_LBN 16
  25692. #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_WIDTH 4
  25693. #define MAE_MPORT_SELECTOR_FUNC_PF_ID_OFST 0
  25694. #define MAE_MPORT_SELECTOR_FUNC_PF_ID_LBN 16
  25695. #define MAE_MPORT_SELECTOR_FUNC_PF_ID_WIDTH 8
  25696. #define MAE_MPORT_SELECTOR_FUNC_VF_ID_OFST 0
  25697. #define MAE_MPORT_SELECTOR_FUNC_VF_ID_LBN 0
  25698. #define MAE_MPORT_SELECTOR_FUNC_VF_ID_WIDTH 16
  25699. /* enum: Used for VF_ID to indicate a physical function. */
  25700. #define MAE_MPORT_SELECTOR_FUNC_VF_ID_NULL 0xffff
  25701. /* enum: Used for PF_ID to indicate the physical function of the calling
  25702. * client. - When used by a PF with VF_ID == VF_ID_NULL, the mport selector
  25703. * relates to the calling function. (For clarity, it is recommended that
  25704. * clients use ASSIGNED to achieve this behaviour). - When used by a PF with
  25705. * VF_ID != VF_ID_NULL, the mport selector relates to a VF child of the calling
  25706. * function. - When used by a VF with VF_ID == VF_ID_NULL, the mport selector
  25707. * relates to the PF owning the calling function. - When used by a VF with
  25708. * VF_ID != VF_ID_NULL, the mport selector relates to a sibling VF of the
  25709. * calling function. - Not meaningful used by a client that is not a PCIe
  25710. * function.
  25711. */
  25712. #define MAE_MPORT_SELECTOR_FUNC_PF_ID_CALLER 0xff
  25713. /* enum: Same as PF_ID_CALLER, but for use in the smaller MH_PF_ID field. Only
  25714. * valid if FUNC_INTF_ID is CALLER.
  25715. */
  25716. #define MAE_MPORT_SELECTOR_FUNC_MH_PF_ID_CALLER 0xf
  25717. #define MAE_MPORT_SELECTOR_FLAT_LBN 0
  25718. #define MAE_MPORT_SELECTOR_FLAT_WIDTH 32
  25719. /* MAE_LINK_ENDPOINT_SELECTOR structuredef: Structure that identifies a real or
  25720. * virtual network port by MAE port and link end
  25721. */
  25722. #define MAE_LINK_ENDPOINT_SELECTOR_LEN 8
  25723. /* The MAE MPORT of interest */
  25724. #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_OFST 0
  25725. #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_LEN 4
  25726. #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_LBN 0
  25727. #define MAE_LINK_ENDPOINT_SELECTOR_MPORT_SELECTOR_WIDTH 32
  25728. /* Which end of the link identified by MPORT to consider */
  25729. #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_OFST 4
  25730. #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_LEN 4
  25731. /* Enum values, see field(s): */
  25732. /* MAE_MPORT_END */
  25733. #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_LBN 32
  25734. #define MAE_LINK_ENDPOINT_SELECTOR_LINK_END_WIDTH 32
  25735. /* A field for accessing the endpoint selector as a collection of bits */
  25736. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_OFST 0
  25737. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LEN 8
  25738. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_OFST 0
  25739. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_LEN 4
  25740. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_LBN 0
  25741. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LO_WIDTH 32
  25742. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_OFST 4
  25743. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_LEN 4
  25744. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_LBN 32
  25745. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_HI_WIDTH 32
  25746. /* enum: Set FLAT to this value to obtain backward-compatible behaviour in
  25747. * commands that have been extended to take a MAE_LINK_ENDPOINT_SELECTOR
  25748. * argument. New commands that are designed to take such an argument from the
  25749. * start will not support this.
  25750. */
  25751. #define MAE_LINK_ENDPOINT_SELECTOR_MAE_LINK_ENDPOINT_COMPAT 0x0
  25752. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_LBN 0
  25753. #define MAE_LINK_ENDPOINT_SELECTOR_FLAT_WIDTH 64
  25754. /***********************************/
  25755. /* MC_CMD_MAE_GET_CAPS
  25756. * Describes capabilities of the MAE (Match-Action Engine)
  25757. */
  25758. #define MC_CMD_MAE_GET_CAPS 0x140
  25759. #undef MC_CMD_0x140_PRIVILEGE_CTG
  25760. #define MC_CMD_0x140_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  25761. /* MC_CMD_MAE_GET_CAPS_IN msgrequest */
  25762. #define MC_CMD_MAE_GET_CAPS_IN_LEN 0
  25763. /* MC_CMD_MAE_GET_CAPS_OUT msgresponse */
  25764. #define MC_CMD_MAE_GET_CAPS_OUT_LEN 52
  25765. /* The number of field IDs that the NIC supports. Any field with a ID greater
  25766. * than or equal to the value returned in this field must be treated as having
  25767. * a support level of MAE_FIELD_UNSUPPORTED in all requests.
  25768. */
  25769. #define MC_CMD_MAE_GET_CAPS_OUT_MATCH_FIELD_COUNT_OFST 0
  25770. #define MC_CMD_MAE_GET_CAPS_OUT_MATCH_FIELD_COUNT_LEN 4
  25771. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPES_SUPPORTED_OFST 4
  25772. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPES_SUPPORTED_LEN 4
  25773. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_OFST 4
  25774. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_LBN 0
  25775. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_VXLAN_WIDTH 1
  25776. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_OFST 4
  25777. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_LBN 1
  25778. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_NVGRE_WIDTH 1
  25779. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_OFST 4
  25780. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_LBN 2
  25781. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_GENEVE_WIDTH 1
  25782. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_OFST 4
  25783. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_LBN 3
  25784. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_TYPE_L2GRE_WIDTH 1
  25785. /* Deprecated alias for AR_COUNTERS. */
  25786. #define MC_CMD_MAE_GET_CAPS_OUT_COUNTERS_OFST 8
  25787. #define MC_CMD_MAE_GET_CAPS_OUT_COUNTERS_LEN 4
  25788. /* The total number of AR counters available to allocate. */
  25789. #define MC_CMD_MAE_GET_CAPS_OUT_AR_COUNTERS_OFST 8
  25790. #define MC_CMD_MAE_GET_CAPS_OUT_AR_COUNTERS_LEN 4
  25791. /* The total number of counters lists available to allocate. A value of zero
  25792. * indicates that counter lists are not supported by the NIC. (But single
  25793. * counters may still be.)
  25794. */
  25795. #define MC_CMD_MAE_GET_CAPS_OUT_COUNTER_LISTS_OFST 12
  25796. #define MC_CMD_MAE_GET_CAPS_OUT_COUNTER_LISTS_LEN 4
  25797. /* The total number of encap header structures available to allocate. */
  25798. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_HEADER_LIMIT_OFST 16
  25799. #define MC_CMD_MAE_GET_CAPS_OUT_ENCAP_HEADER_LIMIT_LEN 4
  25800. /* Reserved. Should be zero. */
  25801. #define MC_CMD_MAE_GET_CAPS_OUT_RSVD_OFST 20
  25802. #define MC_CMD_MAE_GET_CAPS_OUT_RSVD_LEN 4
  25803. /* The total number of action sets available to allocate. */
  25804. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SETS_OFST 24
  25805. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SETS_LEN 4
  25806. /* The total number of action set lists available to allocate. */
  25807. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SET_LISTS_OFST 28
  25808. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_SET_LISTS_LEN 4
  25809. /* The total number of outer rules available to allocate. */
  25810. #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_RULES_OFST 32
  25811. #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_RULES_LEN 4
  25812. /* The total number of action rules available to allocate. */
  25813. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_RULES_OFST 36
  25814. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_RULES_LEN 4
  25815. /* The number of priorities available for ACTION_RULE filters. It is invalid to
  25816. * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS.
  25817. */
  25818. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_PRIOS_OFST 40
  25819. #define MC_CMD_MAE_GET_CAPS_OUT_ACTION_PRIOS_LEN 4
  25820. /* The number of priorities available for OUTER_RULE filters. It is invalid to
  25821. * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS.
  25822. */
  25823. #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_PRIOS_OFST 44
  25824. #define MC_CMD_MAE_GET_CAPS_OUT_OUTER_PRIOS_LEN 4
  25825. /* MAE API major version. Currently 1. If this field is not present in the
  25826. * response (i.e. response shorter than 384 bits), then its value is zero. If
  25827. * the value does not match the client's expectations, the client should raise
  25828. * a fatal error.
  25829. */
  25830. #define MC_CMD_MAE_GET_CAPS_OUT_API_VER_OFST 48
  25831. #define MC_CMD_MAE_GET_CAPS_OUT_API_VER_LEN 4
  25832. /* MC_CMD_MAE_GET_CAPS_V2_OUT msgresponse */
  25833. #define MC_CMD_MAE_GET_CAPS_V2_OUT_LEN 60
  25834. /* The number of field IDs that the NIC supports. Any field with a ID greater
  25835. * than or equal to the value returned in this field must be treated as having
  25836. * a support level of MAE_FIELD_UNSUPPORTED in all requests.
  25837. */
  25838. #define MC_CMD_MAE_GET_CAPS_V2_OUT_MATCH_FIELD_COUNT_OFST 0
  25839. #define MC_CMD_MAE_GET_CAPS_V2_OUT_MATCH_FIELD_COUNT_LEN 4
  25840. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPES_SUPPORTED_OFST 4
  25841. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPES_SUPPORTED_LEN 4
  25842. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_OFST 4
  25843. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_LBN 0
  25844. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_VXLAN_WIDTH 1
  25845. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_OFST 4
  25846. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_LBN 1
  25847. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_NVGRE_WIDTH 1
  25848. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_OFST 4
  25849. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_LBN 2
  25850. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_GENEVE_WIDTH 1
  25851. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_OFST 4
  25852. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_LBN 3
  25853. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_TYPE_L2GRE_WIDTH 1
  25854. /* Deprecated alias for AR_COUNTERS. */
  25855. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTERS_OFST 8
  25856. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTERS_LEN 4
  25857. /* The total number of AR counters available to allocate. */
  25858. #define MC_CMD_MAE_GET_CAPS_V2_OUT_AR_COUNTERS_OFST 8
  25859. #define MC_CMD_MAE_GET_CAPS_V2_OUT_AR_COUNTERS_LEN 4
  25860. /* The total number of counters lists available to allocate. A value of zero
  25861. * indicates that counter lists are not supported by the NIC. (But single
  25862. * counters may still be.)
  25863. */
  25864. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_LISTS_OFST 12
  25865. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_LISTS_LEN 4
  25866. /* The total number of encap header structures available to allocate. */
  25867. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_HEADER_LIMIT_OFST 16
  25868. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ENCAP_HEADER_LIMIT_LEN 4
  25869. /* Reserved. Should be zero. */
  25870. #define MC_CMD_MAE_GET_CAPS_V2_OUT_RSVD_OFST 20
  25871. #define MC_CMD_MAE_GET_CAPS_V2_OUT_RSVD_LEN 4
  25872. /* The total number of action sets available to allocate. */
  25873. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SETS_OFST 24
  25874. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SETS_LEN 4
  25875. /* The total number of action set lists available to allocate. */
  25876. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SET_LISTS_OFST 28
  25877. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_SET_LISTS_LEN 4
  25878. /* The total number of outer rules available to allocate. */
  25879. #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_RULES_OFST 32
  25880. #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_RULES_LEN 4
  25881. /* The total number of action rules available to allocate. */
  25882. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_RULES_OFST 36
  25883. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_RULES_LEN 4
  25884. /* The number of priorities available for ACTION_RULE filters. It is invalid to
  25885. * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS.
  25886. */
  25887. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_PRIOS_OFST 40
  25888. #define MC_CMD_MAE_GET_CAPS_V2_OUT_ACTION_PRIOS_LEN 4
  25889. /* The number of priorities available for OUTER_RULE filters. It is invalid to
  25890. * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS.
  25891. */
  25892. #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_PRIOS_OFST 44
  25893. #define MC_CMD_MAE_GET_CAPS_V2_OUT_OUTER_PRIOS_LEN 4
  25894. /* MAE API major version. Currently 1. If this field is not present in the
  25895. * response (i.e. response shorter than 384 bits), then its value is zero. If
  25896. * the value does not match the client's expectations, the client should raise
  25897. * a fatal error.
  25898. */
  25899. #define MC_CMD_MAE_GET_CAPS_V2_OUT_API_VER_OFST 48
  25900. #define MC_CMD_MAE_GET_CAPS_V2_OUT_API_VER_LEN 4
  25901. /* Mask of supported counter types. Each bit position corresponds to a value of
  25902. * the MAE_COUNTER_TYPE enum. If this field is missing (i.e. V1 response),
  25903. * clients must assume that only AR counters are supported (i.e.
  25904. * COUNTER_TYPES_SUPPORTED==0x1). See also
  25905. * MC_CMD_MAE_COUNTERS_STREAM_START/COUNTER_TYPES_MASK.
  25906. */
  25907. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_TYPES_SUPPORTED_OFST 52
  25908. #define MC_CMD_MAE_GET_CAPS_V2_OUT_COUNTER_TYPES_SUPPORTED_LEN 4
  25909. /* The total number of conntrack counters available to allocate. */
  25910. #define MC_CMD_MAE_GET_CAPS_V2_OUT_CT_COUNTERS_OFST 56
  25911. #define MC_CMD_MAE_GET_CAPS_V2_OUT_CT_COUNTERS_LEN 4
  25912. /* MC_CMD_MAE_GET_CAPS_V3_OUT msgresponse */
  25913. #define MC_CMD_MAE_GET_CAPS_V3_OUT_LEN 64
  25914. /* The number of field IDs that the NIC supports. Any field with a ID greater
  25915. * than or equal to the value returned in this field must be treated as having
  25916. * a support level of MAE_FIELD_UNSUPPORTED in all requests.
  25917. */
  25918. #define MC_CMD_MAE_GET_CAPS_V3_OUT_MATCH_FIELD_COUNT_OFST 0
  25919. #define MC_CMD_MAE_GET_CAPS_V3_OUT_MATCH_FIELD_COUNT_LEN 4
  25920. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPES_SUPPORTED_OFST 4
  25921. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPES_SUPPORTED_LEN 4
  25922. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_OFST 4
  25923. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_LBN 0
  25924. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_VXLAN_WIDTH 1
  25925. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_OFST 4
  25926. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_LBN 1
  25927. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_NVGRE_WIDTH 1
  25928. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_OFST 4
  25929. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_LBN 2
  25930. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_GENEVE_WIDTH 1
  25931. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_OFST 4
  25932. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_LBN 3
  25933. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_TYPE_L2GRE_WIDTH 1
  25934. /* Deprecated alias for AR_COUNTERS. */
  25935. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTERS_OFST 8
  25936. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTERS_LEN 4
  25937. /* The total number of AR counters available to allocate. */
  25938. #define MC_CMD_MAE_GET_CAPS_V3_OUT_AR_COUNTERS_OFST 8
  25939. #define MC_CMD_MAE_GET_CAPS_V3_OUT_AR_COUNTERS_LEN 4
  25940. /* The total number of counters lists available to allocate. A value of zero
  25941. * indicates that counter lists are not supported by the NIC. (But single
  25942. * counters may still be.)
  25943. */
  25944. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_LISTS_OFST 12
  25945. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_LISTS_LEN 4
  25946. /* The total number of encap header structures available to allocate. */
  25947. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_HEADER_LIMIT_OFST 16
  25948. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ENCAP_HEADER_LIMIT_LEN 4
  25949. /* Reserved. Should be zero. */
  25950. #define MC_CMD_MAE_GET_CAPS_V3_OUT_RSVD_OFST 20
  25951. #define MC_CMD_MAE_GET_CAPS_V3_OUT_RSVD_LEN 4
  25952. /* The total number of action sets available to allocate. */
  25953. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SETS_OFST 24
  25954. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SETS_LEN 4
  25955. /* The total number of action set lists available to allocate. */
  25956. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SET_LISTS_OFST 28
  25957. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_SET_LISTS_LEN 4
  25958. /* The total number of outer rules available to allocate. */
  25959. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_RULES_OFST 32
  25960. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_RULES_LEN 4
  25961. /* The total number of action rules available to allocate. */
  25962. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_RULES_OFST 36
  25963. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_RULES_LEN 4
  25964. /* The number of priorities available for ACTION_RULE filters. It is invalid to
  25965. * install a MATCH_ACTION filter with a priority number >= ACTION_PRIOS.
  25966. */
  25967. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_PRIOS_OFST 40
  25968. #define MC_CMD_MAE_GET_CAPS_V3_OUT_ACTION_PRIOS_LEN 4
  25969. /* The number of priorities available for OUTER_RULE filters. It is invalid to
  25970. * install an OUTER_RULE filter with a priority number >= OUTER_PRIOS.
  25971. */
  25972. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_PRIOS_OFST 44
  25973. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OUTER_PRIOS_LEN 4
  25974. /* MAE API major version. Currently 1. If this field is not present in the
  25975. * response (i.e. response shorter than 384 bits), then its value is zero. If
  25976. * the value does not match the client's expectations, the client should raise
  25977. * a fatal error.
  25978. */
  25979. #define MC_CMD_MAE_GET_CAPS_V3_OUT_API_VER_OFST 48
  25980. #define MC_CMD_MAE_GET_CAPS_V3_OUT_API_VER_LEN 4
  25981. /* Mask of supported counter types. Each bit position corresponds to a value of
  25982. * the MAE_COUNTER_TYPE enum. If this field is missing (i.e. V1 response),
  25983. * clients must assume that only AR counters are supported (i.e.
  25984. * COUNTER_TYPES_SUPPORTED==0x1). See also
  25985. * MC_CMD_MAE_COUNTERS_STREAM_START/COUNTER_TYPES_MASK.
  25986. */
  25987. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_TYPES_SUPPORTED_OFST 52
  25988. #define MC_CMD_MAE_GET_CAPS_V3_OUT_COUNTER_TYPES_SUPPORTED_LEN 4
  25989. /* The total number of conntrack counters available to allocate. */
  25990. #define MC_CMD_MAE_GET_CAPS_V3_OUT_CT_COUNTERS_OFST 56
  25991. #define MC_CMD_MAE_GET_CAPS_V3_OUT_CT_COUNTERS_LEN 4
  25992. /* The total number of Outer Rule counters available to allocate. */
  25993. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OR_COUNTERS_OFST 60
  25994. #define MC_CMD_MAE_GET_CAPS_V3_OUT_OR_COUNTERS_LEN 4
  25995. /***********************************/
  25996. /* MC_CMD_MAE_GET_AR_CAPS
  25997. * Get a level of support for match fields when used in match-action rules
  25998. */
  25999. #define MC_CMD_MAE_GET_AR_CAPS 0x141
  26000. #undef MC_CMD_0x141_PRIVILEGE_CTG
  26001. #define MC_CMD_0x141_PRIVILEGE_CTG SRIOV_CTG_MAE
  26002. /* MC_CMD_MAE_GET_AR_CAPS_IN msgrequest */
  26003. #define MC_CMD_MAE_GET_AR_CAPS_IN_LEN 0
  26004. /* MC_CMD_MAE_GET_AR_CAPS_OUT msgresponse */
  26005. #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMIN 4
  26006. #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMAX 252
  26007. #define MC_CMD_MAE_GET_AR_CAPS_OUT_LENMAX_MCDI2 1020
  26008. #define MC_CMD_MAE_GET_AR_CAPS_OUT_LEN(num) (4+4*(num))
  26009. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_NUM(len) (((len)-4)/4)
  26010. /* Number of fields actually returned in FIELD_FLAGS. */
  26011. #define MC_CMD_MAE_GET_AR_CAPS_OUT_COUNT_OFST 0
  26012. #define MC_CMD_MAE_GET_AR_CAPS_OUT_COUNT_LEN 4
  26013. /* Array of values indicating the NIC's support for a given field, indexed by
  26014. * field id. The driver must ensure space for
  26015. * MC_CMD_MAE_GET_CAPS.MATCH_FIELD_COUNT entries in the array..
  26016. */
  26017. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_OFST 4
  26018. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_LEN 4
  26019. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MINNUM 0
  26020. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MAXNUM 62
  26021. #define MC_CMD_MAE_GET_AR_CAPS_OUT_FIELD_FLAGS_MAXNUM_MCDI2 254
  26022. /***********************************/
  26023. /* MC_CMD_MAE_GET_OR_CAPS
  26024. * Get a level of support for fields used in outer rule keys.
  26025. */
  26026. #define MC_CMD_MAE_GET_OR_CAPS 0x142
  26027. #undef MC_CMD_0x142_PRIVILEGE_CTG
  26028. #define MC_CMD_0x142_PRIVILEGE_CTG SRIOV_CTG_MAE
  26029. /* MC_CMD_MAE_GET_OR_CAPS_IN msgrequest */
  26030. #define MC_CMD_MAE_GET_OR_CAPS_IN_LEN 0
  26031. /* MC_CMD_MAE_GET_OR_CAPS_OUT msgresponse */
  26032. #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMIN 4
  26033. #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMAX 252
  26034. #define MC_CMD_MAE_GET_OR_CAPS_OUT_LENMAX_MCDI2 1020
  26035. #define MC_CMD_MAE_GET_OR_CAPS_OUT_LEN(num) (4+4*(num))
  26036. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_NUM(len) (((len)-4)/4)
  26037. /* Number of fields actually returned in FIELD_FLAGS. */
  26038. #define MC_CMD_MAE_GET_OR_CAPS_OUT_COUNT_OFST 0
  26039. #define MC_CMD_MAE_GET_OR_CAPS_OUT_COUNT_LEN 4
  26040. /* Same semantics as MC_CMD_MAE_GET_AR_CAPS.MAE_FIELD_FLAGS */
  26041. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_OFST 4
  26042. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_LEN 4
  26043. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MINNUM 0
  26044. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MAXNUM 62
  26045. #define MC_CMD_MAE_GET_OR_CAPS_OUT_FIELD_FLAGS_MAXNUM_MCDI2 254
  26046. /***********************************/
  26047. /* MC_CMD_MAE_COUNTER_ALLOC
  26048. * Allocate match-action-engine counters, which can be referenced in various
  26049. * tables.
  26050. */
  26051. #define MC_CMD_MAE_COUNTER_ALLOC 0x143
  26052. #undef MC_CMD_0x143_PRIVILEGE_CTG
  26053. #define MC_CMD_0x143_PRIVILEGE_CTG SRIOV_CTG_MAE
  26054. /* MC_CMD_MAE_COUNTER_ALLOC_IN msgrequest: Using this is equivalent to using V2
  26055. * with COUNTER_TYPE=AR.
  26056. */
  26057. #define MC_CMD_MAE_COUNTER_ALLOC_IN_LEN 4
  26058. /* The number of counters that the driver would like allocated */
  26059. #define MC_CMD_MAE_COUNTER_ALLOC_IN_REQUESTED_COUNT_OFST 0
  26060. #define MC_CMD_MAE_COUNTER_ALLOC_IN_REQUESTED_COUNT_LEN 4
  26061. /* MC_CMD_MAE_COUNTER_ALLOC_V2_IN msgrequest */
  26062. #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_LEN 8
  26063. /* The number of counters that the driver would like allocated */
  26064. #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_REQUESTED_COUNT_OFST 0
  26065. #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_REQUESTED_COUNT_LEN 4
  26066. /* Which type of counter to allocate. */
  26067. #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_COUNTER_TYPE_OFST 4
  26068. #define MC_CMD_MAE_COUNTER_ALLOC_V2_IN_COUNTER_TYPE_LEN 4
  26069. /* Enum values, see field(s): */
  26070. /* MAE_COUNTER_TYPE */
  26071. /* MC_CMD_MAE_COUNTER_ALLOC_OUT msgresponse */
  26072. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMIN 12
  26073. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMAX 252
  26074. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LENMAX_MCDI2 1020
  26075. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_LEN(num) (8+4*(num))
  26076. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_NUM(len) (((len)-8)/4)
  26077. /* Generation count. Packets with generation count >= GENERATION_COUNT will
  26078. * contain valid counter values for counter IDs allocated in this call, unless
  26079. * the counter values are zero and zero squash is enabled. Note that there is
  26080. * an independent GENERATION_COUNT object per counter type, and that generation
  26081. * counts wrap from 0xffffffff to 1.
  26082. */
  26083. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_OFST 0
  26084. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_LEN 4
  26085. /* enum: Generation counter 0 is reserved and unused. */
  26086. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_GENERATION_COUNT_INVALID 0x0
  26087. /* The number of counter IDs that the NIC allocated. It is never less than 1;
  26088. * failure to allocate a single counter will cause an error to be returned. It
  26089. * is never greater than REQUESTED_COUNT, but may be less.
  26090. */
  26091. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_COUNT_OFST 4
  26092. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_COUNT_LEN 4
  26093. /* An array containing the IDs for the counters allocated. */
  26094. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_OFST 8
  26095. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_LEN 4
  26096. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MINNUM 1
  26097. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MAXNUM 61
  26098. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_MAXNUM_MCDI2 253
  26099. /* enum: A counter ID that is guaranteed never to represent a real counter */
  26100. #define MC_CMD_MAE_COUNTER_ALLOC_OUT_COUNTER_ID_NULL 0xffffffff
  26101. /***********************************/
  26102. /* MC_CMD_MAE_COUNTER_FREE
  26103. * Free match-action-engine counters
  26104. */
  26105. #define MC_CMD_MAE_COUNTER_FREE 0x144
  26106. #undef MC_CMD_0x144_PRIVILEGE_CTG
  26107. #define MC_CMD_0x144_PRIVILEGE_CTG SRIOV_CTG_MAE
  26108. /* MC_CMD_MAE_COUNTER_FREE_IN msgrequest: Using this is equivalent to using V2
  26109. * with COUNTER_TYPE=AR.
  26110. */
  26111. #define MC_CMD_MAE_COUNTER_FREE_IN_LENMIN 8
  26112. #define MC_CMD_MAE_COUNTER_FREE_IN_LENMAX 132
  26113. #define MC_CMD_MAE_COUNTER_FREE_IN_LENMAX_MCDI2 132
  26114. #define MC_CMD_MAE_COUNTER_FREE_IN_LEN(num) (4+4*(num))
  26115. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_NUM(len) (((len)-4)/4)
  26116. /* The number of counter IDs to be freed. */
  26117. #define MC_CMD_MAE_COUNTER_FREE_IN_COUNTER_ID_COUNT_OFST 0
  26118. #define MC_CMD_MAE_COUNTER_FREE_IN_COUNTER_ID_COUNT_LEN 4
  26119. /* An array containing the counter IDs to be freed. */
  26120. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_OFST 4
  26121. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_LEN 4
  26122. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MINNUM 1
  26123. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MAXNUM 32
  26124. #define MC_CMD_MAE_COUNTER_FREE_IN_FREE_COUNTER_ID_MAXNUM_MCDI2 32
  26125. /* MC_CMD_MAE_COUNTER_FREE_V2_IN msgrequest */
  26126. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_LEN 136
  26127. /* The number of counter IDs to be freed. */
  26128. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_ID_COUNT_OFST 0
  26129. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_ID_COUNT_LEN 4
  26130. /* An array containing the counter IDs to be freed. */
  26131. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_OFST 4
  26132. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_LEN 4
  26133. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MINNUM 1
  26134. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MAXNUM 32
  26135. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_FREE_COUNTER_ID_MAXNUM_MCDI2 32
  26136. /* Which type of counter to free. */
  26137. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_TYPE_OFST 132
  26138. #define MC_CMD_MAE_COUNTER_FREE_V2_IN_COUNTER_TYPE_LEN 4
  26139. /* Enum values, see field(s): */
  26140. /* MAE_COUNTER_TYPE */
  26141. /* MC_CMD_MAE_COUNTER_FREE_OUT msgresponse */
  26142. #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMIN 12
  26143. #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMAX 136
  26144. #define MC_CMD_MAE_COUNTER_FREE_OUT_LENMAX_MCDI2 136
  26145. #define MC_CMD_MAE_COUNTER_FREE_OUT_LEN(num) (8+4*(num))
  26146. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_NUM(len) (((len)-8)/4)
  26147. /* Generation count. A packet with generation count == GENERATION_COUNT will
  26148. * contain the final values for these counter IDs, unless the counter values
  26149. * are zero and zero squash is enabled. Note that the GENERATION_COUNT value is
  26150. * specific to the COUNTER_TYPE (IDENTIFIER field in packet header). Receiving
  26151. * a packet with generation count > GENERATION_COUNT guarantees that no more
  26152. * values will be written for these counters. If values for these counter IDs
  26153. * are present, the counter ID has been reallocated. A counter ID will not be
  26154. * reallocated within a single read cycle as this would merge increments from
  26155. * the 'old' and 'new' counters. GENERATION_COUNT_INVALID is reserved and
  26156. * unused.
  26157. */
  26158. #define MC_CMD_MAE_COUNTER_FREE_OUT_GENERATION_COUNT_OFST 0
  26159. #define MC_CMD_MAE_COUNTER_FREE_OUT_GENERATION_COUNT_LEN 4
  26160. /* The number of counter IDs actually freed. It is never less than 1; failure
  26161. * to free a single counter will cause an error to be returned. It is never
  26162. * greater than the number that were requested to be freed, but may be less if
  26163. * counters could not be freed.
  26164. */
  26165. #define MC_CMD_MAE_COUNTER_FREE_OUT_COUNTER_ID_COUNT_OFST 4
  26166. #define MC_CMD_MAE_COUNTER_FREE_OUT_COUNTER_ID_COUNT_LEN 4
  26167. /* An array containing the IDs for the counters to that were freed. Note,
  26168. * failure to free a counter can only occur on incorrect driver behaviour, so
  26169. * asserting that the expected counters were freed is reasonable. When
  26170. * debugging, attempting to free a single counter at a time will provide a
  26171. * reason for the failure to free said counter.
  26172. */
  26173. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_OFST 8
  26174. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_LEN 4
  26175. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MINNUM 1
  26176. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MAXNUM 32
  26177. #define MC_CMD_MAE_COUNTER_FREE_OUT_FREED_COUNTER_ID_MAXNUM_MCDI2 32
  26178. /***********************************/
  26179. /* MC_CMD_MAE_COUNTERS_STREAM_START
  26180. * Start streaming counter values, specifying an RxQ to deliver packets to.
  26181. * Counters allocated to the calling function will be written in a round robin
  26182. * at a fixed cycle rate, assuming sufficient credits are available. The driver
  26183. * may cause the counter values to be written at a slower rate by constraining
  26184. * the availability of credits. Note that if the driver wishes to deliver
  26185. * packets to a different queue, it must call MAE_COUNTERS_STREAM_STOP to stop
  26186. * delivering packets to the current queue first.
  26187. */
  26188. #define MC_CMD_MAE_COUNTERS_STREAM_START 0x151
  26189. #undef MC_CMD_0x151_PRIVILEGE_CTG
  26190. #define MC_CMD_0x151_PRIVILEGE_CTG SRIOV_CTG_MAE
  26191. /* MC_CMD_MAE_COUNTERS_STREAM_START_IN msgrequest: Using V1 is equivalent to V2
  26192. * with COUNTER_TYPES_MASK=0x1 (i.e. AR counters only).
  26193. */
  26194. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_LEN 8
  26195. /* The RxQ to write packets to. */
  26196. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_QID_OFST 0
  26197. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_QID_LEN 2
  26198. /* Maximum size in bytes of packets that may be written to the RxQ. */
  26199. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_PACKET_SIZE_OFST 2
  26200. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_PACKET_SIZE_LEN 2
  26201. /* Optional flags. */
  26202. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_FLAGS_OFST 4
  26203. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_FLAGS_LEN 4
  26204. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_OFST 4
  26205. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_LBN 0
  26206. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_ZERO_SQUASH_DISABLE_WIDTH 1
  26207. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_OFST 4
  26208. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_LBN 1
  26209. #define MC_CMD_MAE_COUNTERS_STREAM_START_IN_COUNTER_STALL_EN_WIDTH 1
  26210. /* MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN msgrequest */
  26211. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_LEN 12
  26212. /* The RxQ to write packets to. */
  26213. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_QID_OFST 0
  26214. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_QID_LEN 2
  26215. /* Maximum size in bytes of packets that may be written to the RxQ. */
  26216. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_PACKET_SIZE_OFST 2
  26217. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_PACKET_SIZE_LEN 2
  26218. /* Optional flags. */
  26219. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_FLAGS_OFST 4
  26220. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_FLAGS_LEN 4
  26221. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_OFST 4
  26222. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_LBN 0
  26223. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_ZERO_SQUASH_DISABLE_WIDTH 1
  26224. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_OFST 4
  26225. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_LBN 1
  26226. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_STALL_EN_WIDTH 1
  26227. /* Mask of which counter types should be reported. Each bit position
  26228. * corresponds to a value of the MAE_COUNTER_TYPE enum. For example a value of
  26229. * 0x3 requests both AR and CT counters. A value of zero is invalid. Counter
  26230. * types not selected by the mask value won't be included in the stream. If a
  26231. * client wishes to change which counter types are reported, it must first call
  26232. * MAE_COUNTERS_STREAM_STOP, then restart it with the new mask value.
  26233. * Requesting a counter type which isn't supported by firmware (reported in
  26234. * MC_CMD_MAE_GET_CAPS/COUNTER_TYPES_SUPPORTED) will result in ENOTSUP.
  26235. */
  26236. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_TYPES_MASK_OFST 8
  26237. #define MC_CMD_MAE_COUNTERS_STREAM_START_V2_IN_COUNTER_TYPES_MASK_LEN 4
  26238. /* MC_CMD_MAE_COUNTERS_STREAM_START_OUT msgresponse */
  26239. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_LEN 4
  26240. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_FLAGS_OFST 0
  26241. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_FLAGS_LEN 4
  26242. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_OFST 0
  26243. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_LBN 0
  26244. #define MC_CMD_MAE_COUNTERS_STREAM_START_OUT_USES_CREDITS_WIDTH 1
  26245. /***********************************/
  26246. /* MC_CMD_MAE_COUNTERS_STREAM_STOP
  26247. * Stop streaming counter values to the specified RxQ.
  26248. */
  26249. #define MC_CMD_MAE_COUNTERS_STREAM_STOP 0x152
  26250. #undef MC_CMD_0x152_PRIVILEGE_CTG
  26251. #define MC_CMD_0x152_PRIVILEGE_CTG SRIOV_CTG_MAE
  26252. /* MC_CMD_MAE_COUNTERS_STREAM_STOP_IN msgrequest */
  26253. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_LEN 2
  26254. /* The RxQ to stop writing packets to. */
  26255. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_QID_OFST 0
  26256. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_IN_QID_LEN 2
  26257. /* MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT msgresponse */
  26258. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_LEN 4
  26259. /* Generation count for AR counters. The final set of AR counter values will be
  26260. * written out in packets with count == GENERATION_COUNT. An empty packet with
  26261. * count > GENERATION_COUNT indicates that no more counter values of this type
  26262. * will be written to this stream. GENERATION_COUNT_INVALID is reserved and
  26263. * unused.
  26264. */
  26265. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_GENERATION_COUNT_OFST 0
  26266. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_OUT_GENERATION_COUNT_LEN 4
  26267. /* MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT msgresponse */
  26268. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMIN 4
  26269. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMAX 32
  26270. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LENMAX_MCDI2 32
  26271. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_LEN(num) (0+4*(num))
  26272. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_NUM(len) (((len)-0)/4)
  26273. /* Array of generation counts, indexed by MAE_COUNTER_TYPE. Note that since
  26274. * MAE_COUNTER_TYPE_AR==0, this response is backwards-compatible with V1. The
  26275. * final set of counter values will be written out in packets with count ==
  26276. * GENERATION_COUNT. An empty packet with count > GENERATION_COUNT indicates
  26277. * that no more counter values of this type will be written to this stream.
  26278. * GENERATION_COUNT_INVALID is reserved and unused.
  26279. */
  26280. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_OFST 0
  26281. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_LEN 4
  26282. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MINNUM 1
  26283. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MAXNUM 8
  26284. #define MC_CMD_MAE_COUNTERS_STREAM_STOP_V2_OUT_GENERATION_COUNT_MAXNUM_MCDI2 8
  26285. /***********************************/
  26286. /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS
  26287. * Give a number of credits to the packetiser. Each credit received allows the
  26288. * MC to write one packet to the RxQ, therefore for each credit the driver must
  26289. * have written sufficient descriptors for a packet of length
  26290. * MAE_COUNTERS_PACKETISER_STREAM_START/PACKET_SIZE and rung the doorbell.
  26291. */
  26292. #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS 0x153
  26293. #undef MC_CMD_0x153_PRIVILEGE_CTG
  26294. #define MC_CMD_0x153_PRIVILEGE_CTG SRIOV_CTG_MAE
  26295. /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN msgrequest */
  26296. #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_LEN 4
  26297. /* Number of credits to give to the packetiser. */
  26298. #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_NUM_CREDITS_OFST 0
  26299. #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_IN_NUM_CREDITS_LEN 4
  26300. /* MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_OUT msgresponse */
  26301. #define MC_CMD_MAE_COUNTERS_STREAM_GIVE_CREDITS_OUT_LEN 0
  26302. /***********************************/
  26303. /* MC_CMD_MAE_ENCAP_HEADER_ALLOC
  26304. * Allocate an encapsulation header to be used in an Action Rule response. The
  26305. * header must be constructed as a valid packet with 0-length payload.
  26306. * Specifically, the L3/L4 lengths & checksums will only be incrementally fixed
  26307. * by the NIC, rather than recomputed entirely. Currently only IPv4, IPv6 and
  26308. * UDP are supported. If the maximum number of headers have already been
  26309. * allocated then the command will fail with MC_CMD_ERR_ENOSPC.
  26310. */
  26311. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC 0x148
  26312. #undef MC_CMD_0x148_PRIVILEGE_CTG
  26313. #define MC_CMD_0x148_PRIVILEGE_CTG SRIOV_CTG_MAE
  26314. /* MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN msgrequest */
  26315. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMIN 4
  26316. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMAX 252
  26317. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LENMAX_MCDI2 1020
  26318. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_LEN(num) (4+1*(num))
  26319. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_NUM(len) (((len)-4)/1)
  26320. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_ENCAP_TYPE_OFST 0
  26321. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_ENCAP_TYPE_LEN 4
  26322. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_OFST 4
  26323. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_LEN 1
  26324. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MINNUM 0
  26325. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MAXNUM 248
  26326. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_IN_HDR_DATA_MAXNUM_MCDI2 1016
  26327. /* MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT msgresponse */
  26328. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_LEN 4
  26329. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_OFST 0
  26330. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_LEN 4
  26331. /* enum: An encap metadata ID that is guaranteed never to represent real encap
  26332. * metadata
  26333. */
  26334. #define MC_CMD_MAE_ENCAP_HEADER_ALLOC_OUT_ENCAP_HEADER_ID_NULL 0xffffffff
  26335. /***********************************/
  26336. /* MC_CMD_MAE_ENCAP_HEADER_UPDATE
  26337. * Update encap action metadata. See comments for MAE_ENCAP_HEADER_ALLOC.
  26338. */
  26339. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE 0x149
  26340. #undef MC_CMD_0x149_PRIVILEGE_CTG
  26341. #define MC_CMD_0x149_PRIVILEGE_CTG SRIOV_CTG_MAE
  26342. /* MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN msgrequest */
  26343. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMIN 8
  26344. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMAX 252
  26345. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LENMAX_MCDI2 1020
  26346. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_LEN(num) (8+1*(num))
  26347. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_NUM(len) (((len)-8)/1)
  26348. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_EH_ID_OFST 0
  26349. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_EH_ID_LEN 4
  26350. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_ENCAP_TYPE_OFST 4
  26351. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_ENCAP_TYPE_LEN 4
  26352. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_OFST 8
  26353. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_LEN 1
  26354. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MINNUM 0
  26355. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MAXNUM 244
  26356. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_IN_HDR_DATA_MAXNUM_MCDI2 1012
  26357. /* MC_CMD_MAE_ENCAP_HEADER_UPDATE_OUT msgresponse */
  26358. #define MC_CMD_MAE_ENCAP_HEADER_UPDATE_OUT_LEN 0
  26359. /***********************************/
  26360. /* MC_CMD_MAE_ENCAP_HEADER_FREE
  26361. * Free encap action metadata
  26362. */
  26363. #define MC_CMD_MAE_ENCAP_HEADER_FREE 0x14a
  26364. #undef MC_CMD_0x14a_PRIVILEGE_CTG
  26365. #define MC_CMD_0x14a_PRIVILEGE_CTG SRIOV_CTG_MAE
  26366. /* MC_CMD_MAE_ENCAP_HEADER_FREE_IN msgrequest */
  26367. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMIN 4
  26368. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMAX 128
  26369. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LENMAX_MCDI2 128
  26370. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_LEN(num) (0+4*(num))
  26371. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_NUM(len) (((len)-0)/4)
  26372. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26373. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_OFST 0
  26374. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_LEN 4
  26375. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MINNUM 1
  26376. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MAXNUM 32
  26377. #define MC_CMD_MAE_ENCAP_HEADER_FREE_IN_EH_ID_MAXNUM_MCDI2 32
  26378. /* MC_CMD_MAE_ENCAP_HEADER_FREE_OUT msgresponse */
  26379. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMIN 4
  26380. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMAX 128
  26381. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LENMAX_MCDI2 128
  26382. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_LEN(num) (0+4*(num))
  26383. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_NUM(len) (((len)-0)/4)
  26384. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26385. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_OFST 0
  26386. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_LEN 4
  26387. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MINNUM 1
  26388. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MAXNUM 32
  26389. #define MC_CMD_MAE_ENCAP_HEADER_FREE_OUT_FREED_EH_ID_MAXNUM_MCDI2 32
  26390. /***********************************/
  26391. /* MC_CMD_MAE_MAC_ADDR_ALLOC
  26392. * Allocate MAC address. Hardware implementations have MAC addresses programmed
  26393. * into an indirection table, and clients should take care not to allocate the
  26394. * same MAC address twice (but instead reuse its ID). If the maximum number of
  26395. * MAC addresses have already been allocated then the command will fail with
  26396. * MC_CMD_ERR_ENOSPC.
  26397. */
  26398. #define MC_CMD_MAE_MAC_ADDR_ALLOC 0x15e
  26399. #undef MC_CMD_0x15e_PRIVILEGE_CTG
  26400. #define MC_CMD_0x15e_PRIVILEGE_CTG SRIOV_CTG_MAE
  26401. /* MC_CMD_MAE_MAC_ADDR_ALLOC_IN msgrequest */
  26402. #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_LEN 6
  26403. /* MAC address as bytes in network order. */
  26404. #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_MAC_ADDR_OFST 0
  26405. #define MC_CMD_MAE_MAC_ADDR_ALLOC_IN_MAC_ADDR_LEN 6
  26406. /* MC_CMD_MAE_MAC_ADDR_ALLOC_OUT msgresponse */
  26407. #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_LEN 4
  26408. #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_OFST 0
  26409. #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_LEN 4
  26410. /* enum: An MAC address ID that is guaranteed never to represent a real MAC
  26411. * address.
  26412. */
  26413. #define MC_CMD_MAE_MAC_ADDR_ALLOC_OUT_MAC_ID_NULL 0xffffffff
  26414. /***********************************/
  26415. /* MC_CMD_MAE_MAC_ADDR_FREE
  26416. * Free MAC address.
  26417. */
  26418. #define MC_CMD_MAE_MAC_ADDR_FREE 0x15f
  26419. #undef MC_CMD_0x15f_PRIVILEGE_CTG
  26420. #define MC_CMD_0x15f_PRIVILEGE_CTG SRIOV_CTG_MAE
  26421. /* MC_CMD_MAE_MAC_ADDR_FREE_IN msgrequest */
  26422. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMIN 4
  26423. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMAX 128
  26424. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LENMAX_MCDI2 128
  26425. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_LEN(num) (0+4*(num))
  26426. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_NUM(len) (((len)-0)/4)
  26427. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26428. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_OFST 0
  26429. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_LEN 4
  26430. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MINNUM 1
  26431. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MAXNUM 32
  26432. #define MC_CMD_MAE_MAC_ADDR_FREE_IN_MAC_ID_MAXNUM_MCDI2 32
  26433. /* MC_CMD_MAE_MAC_ADDR_FREE_OUT msgresponse */
  26434. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMIN 4
  26435. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMAX 128
  26436. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LENMAX_MCDI2 128
  26437. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_LEN(num) (0+4*(num))
  26438. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_NUM(len) (((len)-0)/4)
  26439. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26440. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_OFST 0
  26441. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_LEN 4
  26442. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MINNUM 1
  26443. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MAXNUM 32
  26444. #define MC_CMD_MAE_MAC_ADDR_FREE_OUT_FREED_MAC_ID_MAXNUM_MCDI2 32
  26445. /***********************************/
  26446. /* MC_CMD_MAE_ACTION_SET_ALLOC
  26447. * Allocate an action set, which can be referenced either in response to an
  26448. * Action Rule, or as part of an Action Set List. If the maxmimum number of
  26449. * action sets have already been allocated then the command will fail with
  26450. * MC_CMD_ERR_ENOSPC.
  26451. */
  26452. #define MC_CMD_MAE_ACTION_SET_ALLOC 0x14d
  26453. #undef MC_CMD_0x14d_PRIVILEGE_CTG
  26454. #define MC_CMD_0x14d_PRIVILEGE_CTG SRIOV_CTG_MAE
  26455. /* MC_CMD_MAE_ACTION_SET_ALLOC_IN msgrequest */
  26456. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_LEN 44
  26457. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAGS_OFST 0
  26458. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAGS_LEN 4
  26459. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_OFST 0
  26460. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_LBN 0
  26461. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_PUSH_WIDTH 2
  26462. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_OFST 0
  26463. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_LBN 4
  26464. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN_POP_WIDTH 2
  26465. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_OFST 0
  26466. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_LBN 8
  26467. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DECAP_WIDTH 1
  26468. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_OFST 0
  26469. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_LBN 9
  26470. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_WIDTH 1
  26471. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_OFST 0
  26472. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_LBN 10
  26473. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_FLAG_WIDTH 1
  26474. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_OFST 0
  26475. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_LBN 11
  26476. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_NAT_WIDTH 1
  26477. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_OFST 0
  26478. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_LBN 12
  26479. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_DECR_IP_TTL_WIDTH 1
  26480. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_OFST 0
  26481. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_LBN 13
  26482. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DO_SET_SRC_MPORT_WIDTH 1
  26483. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_OFST 0
  26484. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_LBN 14
  26485. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SUPPRESS_SELF_DELIVERY_WIDTH 1
  26486. /* If VLAN_PUSH >= 1, TCI value to be inserted as outermost VLAN. */
  26487. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_TCI_BE_OFST 4
  26488. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_TCI_BE_LEN 2
  26489. /* If VLAN_PUSH >= 1, TPID value to be inserted as outermost VLAN. */
  26490. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_PROTO_BE_OFST 6
  26491. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN0_PROTO_BE_LEN 2
  26492. /* If VLAN_PUSH == 2, inner TCI value to be inserted. */
  26493. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_TCI_BE_OFST 8
  26494. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_TCI_BE_LEN 2
  26495. /* If VLAN_PUSH == 2, inner TPID value to be inserted. */
  26496. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_PROTO_BE_OFST 10
  26497. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_VLAN1_PROTO_BE_LEN 2
  26498. /* Reserved. Ignored by firmware. Should be set to zero or 0xffffffff. */
  26499. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_RSVD_OFST 12
  26500. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_RSVD_LEN 4
  26501. /* Set to ENCAP_HEADER_ID_NULL to request no encap action */
  26502. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_ENCAP_HEADER_ID_OFST 16
  26503. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_ENCAP_HEADER_ID_LEN 4
  26504. /* An m-port selector identifying the m-port that the modified packet should be
  26505. * delivered to. Set to MPORT_SELECTOR_NULL to request no delivery of the
  26506. * packet.
  26507. */
  26508. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DELIVER_OFST 20
  26509. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DELIVER_LEN 4
  26510. /* Allows an action set to trigger several counter updates. Set to
  26511. * COUNTER_LIST_ID_NULL to request no counter action.
  26512. */
  26513. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_LIST_ID_OFST 24
  26514. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_LIST_ID_LEN 4
  26515. /* If a driver only wished to update one counter within this action set, then
  26516. * it can supply a COUNTER_ID instead of allocating a single-element counter
  26517. * list. The ID must have been allocated with COUNTER_TYPE=AR. This field
  26518. * should be set to COUNTER_ID_NULL if this behaviour is not required. It is
  26519. * not valid to supply a non-NULL value for both COUNTER_LIST_ID and
  26520. * COUNTER_ID.
  26521. */
  26522. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_ID_OFST 28
  26523. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_COUNTER_ID_LEN 4
  26524. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_VALUE_OFST 32
  26525. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_MARK_VALUE_LEN 4
  26526. /* Set to MAC_ID_NULL to request no source MAC replacement. */
  26527. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SRC_MAC_ID_OFST 36
  26528. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_SRC_MAC_ID_LEN 4
  26529. /* Set to MAC_ID_NULL to request no destination MAC replacement. */
  26530. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DST_MAC_ID_OFST 40
  26531. #define MC_CMD_MAE_ACTION_SET_ALLOC_IN_DST_MAC_ID_LEN 4
  26532. /* MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN msgrequest: Only supported if
  26533. * MAE_ACTION_SET_ALLOC_V2_SUPPORTED is advertised in
  26534. * MC_CMD_GET_CAPABILITIES_V7_OUT.
  26535. */
  26536. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_LEN 51
  26537. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAGS_OFST 0
  26538. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAGS_LEN 4
  26539. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_OFST 0
  26540. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_LBN 0
  26541. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_PUSH_WIDTH 2
  26542. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_OFST 0
  26543. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_LBN 4
  26544. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN_POP_WIDTH 2
  26545. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_OFST 0
  26546. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_LBN 8
  26547. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DECAP_WIDTH 1
  26548. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_OFST 0
  26549. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_LBN 9
  26550. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_WIDTH 1
  26551. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_OFST 0
  26552. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_LBN 10
  26553. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_FLAG_WIDTH 1
  26554. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_OFST 0
  26555. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_LBN 11
  26556. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_NAT_WIDTH 1
  26557. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_OFST 0
  26558. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_LBN 12
  26559. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DECR_IP_TTL_WIDTH 1
  26560. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_OFST 0
  26561. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_LBN 13
  26562. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_SET_SRC_MPORT_WIDTH 1
  26563. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_OFST 0
  26564. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_LBN 14
  26565. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SUPPRESS_SELF_DELIVERY_WIDTH 1
  26566. /* If VLAN_PUSH >= 1, TCI value to be inserted as outermost VLAN. */
  26567. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_TCI_BE_OFST 4
  26568. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_TCI_BE_LEN 2
  26569. /* If VLAN_PUSH >= 1, TPID value to be inserted as outermost VLAN. */
  26570. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_PROTO_BE_OFST 6
  26571. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN0_PROTO_BE_LEN 2
  26572. /* If VLAN_PUSH == 2, inner TCI value to be inserted. */
  26573. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_TCI_BE_OFST 8
  26574. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_TCI_BE_LEN 2
  26575. /* If VLAN_PUSH == 2, inner TPID value to be inserted. */
  26576. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_PROTO_BE_OFST 10
  26577. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_VLAN1_PROTO_BE_LEN 2
  26578. /* Reserved. Ignored by firmware. Should be set to zero or 0xffffffff. */
  26579. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_RSVD_OFST 12
  26580. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_RSVD_LEN 4
  26581. /* Set to ENCAP_HEADER_ID_NULL to request no encap action */
  26582. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ENCAP_HEADER_ID_OFST 16
  26583. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ENCAP_HEADER_ID_LEN 4
  26584. /* An m-port selector identifying the m-port that the modified packet should be
  26585. * delivered to. Set to MPORT_SELECTOR_NULL to request no delivery of the
  26586. * packet.
  26587. */
  26588. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DELIVER_OFST 20
  26589. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DELIVER_LEN 4
  26590. /* Allows an action set to trigger several counter updates. Set to
  26591. * COUNTER_LIST_ID_NULL to request no counter action.
  26592. */
  26593. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_LIST_ID_OFST 24
  26594. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_LIST_ID_LEN 4
  26595. /* If a driver only wished to update one counter within this action set, then
  26596. * it can supply a COUNTER_ID instead of allocating a single-element counter
  26597. * list. The ID must have been allocated with COUNTER_TYPE=AR. This field
  26598. * should be set to COUNTER_ID_NULL if this behaviour is not required. It is
  26599. * not valid to supply a non-NULL value for both COUNTER_LIST_ID and
  26600. * COUNTER_ID.
  26601. */
  26602. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_ID_OFST 28
  26603. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_COUNTER_ID_LEN 4
  26604. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_VALUE_OFST 32
  26605. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_MARK_VALUE_LEN 4
  26606. /* Set to MAC_ID_NULL to request no source MAC replacement. */
  26607. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SRC_MAC_ID_OFST 36
  26608. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_SRC_MAC_ID_LEN 4
  26609. /* Set to MAC_ID_NULL to request no destination MAC replacement. */
  26610. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DST_MAC_ID_OFST 40
  26611. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DST_MAC_ID_LEN 4
  26612. /* Source m-port ID to be reported for DO_SET_SRC_MPORT action. */
  26613. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_REPORTED_SRC_MPORT_OFST 44
  26614. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_REPORTED_SRC_MPORT_LEN 4
  26615. /* Actions for modifying the Differentiated Services Code-Point (DSCP) bits
  26616. * within IPv4 and IPv6 headers.
  26617. */
  26618. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_CONTROL_OFST 48
  26619. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_CONTROL_LEN 2
  26620. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_OFST 48
  26621. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_LBN 0
  26622. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_ENCAP_COPY_WIDTH 1
  26623. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_OFST 48
  26624. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_LBN 1
  26625. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_DSCP_DECAP_COPY_WIDTH 1
  26626. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_OFST 48
  26627. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_LBN 2
  26628. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_DSCP_WIDTH 1
  26629. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_OFST 48
  26630. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_LBN 3
  26631. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DSCP_VALUE_WIDTH 6
  26632. /* Actions for modifying the Explicit Congestion Notification (ECN) bits within
  26633. * IPv4 and IPv6 headers.
  26634. */
  26635. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_CONTROL_OFST 50
  26636. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_CONTROL_LEN 1
  26637. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_OFST 50
  26638. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_LBN 0
  26639. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_ENCAP_COPY_WIDTH 1
  26640. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_OFST 50
  26641. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_LBN 1
  26642. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_ECN_DECAP_COPY_WIDTH 1
  26643. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_OFST 50
  26644. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_LBN 2
  26645. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_DO_REPLACE_ECN_WIDTH 1
  26646. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_OFST 50
  26647. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_LBN 3
  26648. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_VALUE_WIDTH 2
  26649. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_OFST 50
  26650. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_LBN 5
  26651. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_0_TO_CE_WIDTH 1
  26652. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_OFST 50
  26653. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_LBN 6
  26654. #define MC_CMD_MAE_ACTION_SET_ALLOC_V2_IN_ECN_ECT_1_TO_CE_WIDTH 1
  26655. /* MC_CMD_MAE_ACTION_SET_ALLOC_OUT msgresponse */
  26656. #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_LEN 4
  26657. /* The MSB of the AS_ID is guaranteed to be clear if the ID is not
  26658. * ACTION_SET_ID_NULL. This allows an AS_ID to be distinguished from an ASL_ID
  26659. * returned from MC_CMD_MAE_ACTION_SET_LIST_ALLOC.
  26660. */
  26661. #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_AS_ID_OFST 0
  26662. #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_AS_ID_LEN 4
  26663. /* enum: An action set ID that is guaranteed never to represent an action set
  26664. */
  26665. #define MC_CMD_MAE_ACTION_SET_ALLOC_OUT_ACTION_SET_ID_NULL 0xffffffff
  26666. /***********************************/
  26667. /* MC_CMD_MAE_ACTION_SET_FREE
  26668. */
  26669. #define MC_CMD_MAE_ACTION_SET_FREE 0x14e
  26670. #undef MC_CMD_0x14e_PRIVILEGE_CTG
  26671. #define MC_CMD_0x14e_PRIVILEGE_CTG SRIOV_CTG_MAE
  26672. /* MC_CMD_MAE_ACTION_SET_FREE_IN msgrequest */
  26673. #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMIN 4
  26674. #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMAX 128
  26675. #define MC_CMD_MAE_ACTION_SET_FREE_IN_LENMAX_MCDI2 128
  26676. #define MC_CMD_MAE_ACTION_SET_FREE_IN_LEN(num) (0+4*(num))
  26677. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_NUM(len) (((len)-0)/4)
  26678. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26679. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_OFST 0
  26680. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_LEN 4
  26681. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MINNUM 1
  26682. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MAXNUM 32
  26683. #define MC_CMD_MAE_ACTION_SET_FREE_IN_AS_ID_MAXNUM_MCDI2 32
  26684. /* MC_CMD_MAE_ACTION_SET_FREE_OUT msgresponse */
  26685. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMIN 4
  26686. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMAX 128
  26687. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LENMAX_MCDI2 128
  26688. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_LEN(num) (0+4*(num))
  26689. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_NUM(len) (((len)-0)/4)
  26690. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26691. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_OFST 0
  26692. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_LEN 4
  26693. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MINNUM 1
  26694. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MAXNUM 32
  26695. #define MC_CMD_MAE_ACTION_SET_FREE_OUT_FREED_AS_ID_MAXNUM_MCDI2 32
  26696. /***********************************/
  26697. /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC
  26698. * Allocate an action set list (ASL) that can be referenced by an ID. The ASL
  26699. * ID can be used when inserting an action rule, so that for each packet
  26700. * matching the rule every action set in the list is applied. If the maximum
  26701. * number of ASLs have already been allocated then the command will fail with
  26702. * MC_CMD_ERR_ENOSPC.
  26703. */
  26704. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC 0x14f
  26705. #undef MC_CMD_0x14f_PRIVILEGE_CTG
  26706. #define MC_CMD_0x14f_PRIVILEGE_CTG SRIOV_CTG_MAE
  26707. /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN msgrequest */
  26708. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMIN 8
  26709. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMAX 252
  26710. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LENMAX_MCDI2 1020
  26711. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_LEN(num) (4+4*(num))
  26712. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_NUM(len) (((len)-4)/4)
  26713. /* Number of elements in the AS_IDS field. */
  26714. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_COUNT_OFST 0
  26715. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_COUNT_LEN 4
  26716. /* The IDs of the action sets in this list. The last element of this list may
  26717. * be the ID of an already allocated ASL. In this case the action sets from the
  26718. * already allocated ASL will be applied after the action sets supplied by this
  26719. * request. This mechanism can be used to reduce resource usage in the case
  26720. * where one ASL is a sublist of another ASL. The sublist should be allocated
  26721. * first, then the superlist should be allocated by supplying all required
  26722. * action set IDs that are not in the sublist followed by the ID of the
  26723. * sublist. One sublist can be referenced by multiple superlists.
  26724. */
  26725. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_OFST 4
  26726. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_LEN 4
  26727. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MINNUM 1
  26728. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MAXNUM 62
  26729. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_IN_AS_IDS_MAXNUM_MCDI2 254
  26730. /* MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT msgresponse */
  26731. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_LEN 4
  26732. /* The MSB of the ASL_ID is guaranteed to be set. This allows an ASL_ID to be
  26733. * distinguished from an AS_ID returned from MC_CMD_MAE_ACTION_SET_ALLOC.
  26734. */
  26735. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ASL_ID_OFST 0
  26736. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ASL_ID_LEN 4
  26737. /* enum: An action set list ID that is guaranteed never to represent an action
  26738. * set list
  26739. */
  26740. #define MC_CMD_MAE_ACTION_SET_LIST_ALLOC_OUT_ACTION_SET_LIST_ID_NULL 0xffffffff
  26741. /***********************************/
  26742. /* MC_CMD_MAE_ACTION_SET_LIST_FREE
  26743. * Free match-action-engine redirect_lists
  26744. */
  26745. #define MC_CMD_MAE_ACTION_SET_LIST_FREE 0x150
  26746. #undef MC_CMD_0x150_PRIVILEGE_CTG
  26747. #define MC_CMD_0x150_PRIVILEGE_CTG SRIOV_CTG_MAE
  26748. /* MC_CMD_MAE_ACTION_SET_LIST_FREE_IN msgrequest */
  26749. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMIN 4
  26750. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMAX 128
  26751. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LENMAX_MCDI2 128
  26752. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_LEN(num) (0+4*(num))
  26753. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_NUM(len) (((len)-0)/4)
  26754. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26755. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_OFST 0
  26756. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_LEN 4
  26757. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MINNUM 1
  26758. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MAXNUM 32
  26759. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_IN_ASL_ID_MAXNUM_MCDI2 32
  26760. /* MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT msgresponse */
  26761. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMIN 4
  26762. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMAX 128
  26763. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LENMAX_MCDI2 128
  26764. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_LEN(num) (0+4*(num))
  26765. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_NUM(len) (((len)-0)/4)
  26766. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26767. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_OFST 0
  26768. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_LEN 4
  26769. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MINNUM 1
  26770. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MAXNUM 32
  26771. #define MC_CMD_MAE_ACTION_SET_LIST_FREE_OUT_FREED_ASL_ID_MAXNUM_MCDI2 32
  26772. /***********************************/
  26773. /* MC_CMD_MAE_OUTER_RULE_INSERT
  26774. * Inserts an Outer Rule, which controls encapsulation parsing, and may
  26775. * influence the Lookup Sequence. If the maximum number of rules have already
  26776. * been inserted then the command will fail with MC_CMD_ERR_ENOSPC.
  26777. */
  26778. #define MC_CMD_MAE_OUTER_RULE_INSERT 0x15a
  26779. #undef MC_CMD_0x15a_PRIVILEGE_CTG
  26780. #define MC_CMD_0x15a_PRIVILEGE_CTG SRIOV_CTG_MAE
  26781. /* MC_CMD_MAE_OUTER_RULE_INSERT_IN msgrequest */
  26782. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMIN 16
  26783. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMAX 252
  26784. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LENMAX_MCDI2 1020
  26785. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LEN(num) (16+1*(num))
  26786. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_NUM(len) (((len)-16)/1)
  26787. /* Packets matching the rule will be parsed with this encapsulation. */
  26788. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ENCAP_TYPE_OFST 0
  26789. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ENCAP_TYPE_LEN 4
  26790. /* Enum values, see field(s): */
  26791. /* MAE_MCDI_ENCAP_TYPE */
  26792. /* Match priority. Lower values have higher priority. Must be less than
  26793. * MC_CMD_MAE_GET_CAPS_OUT.ENCAP_PRIOS If a packet matches two filters with
  26794. * equal priority then it is unspecified which takes priority.
  26795. */
  26796. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_PRIO_OFST 4
  26797. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_PRIO_LEN 4
  26798. /* Deprecated alias for ACTION_CONTROL. */
  26799. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LOOKUP_CONTROL_OFST 8
  26800. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_LOOKUP_CONTROL_LEN 4
  26801. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_OFST 8
  26802. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_LBN 0
  26803. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_CT_WIDTH 1
  26804. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_OFST 8
  26805. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_LBN 1
  26806. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_VNI_MODE_WIDTH 2
  26807. /* Enum values, see field(s): */
  26808. /* MAE_CT_VNI_MODE */
  26809. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_OFST 8
  26810. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_LBN 3
  26811. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_DO_COUNT_WIDTH 1
  26812. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_OFST 8
  26813. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_LBN 4
  26814. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_TCP_FLAGS_INHIBIT_WIDTH 1
  26815. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_OFST 8
  26816. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_LBN 8
  26817. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_RECIRC_ID_WIDTH 8
  26818. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_OFST 8
  26819. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_LBN 16
  26820. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_CT_DOMAIN_WIDTH 16
  26821. /* This field controls the actions that are performed when a rule is hit. */
  26822. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ACTION_CONTROL_OFST 8
  26823. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_ACTION_CONTROL_LEN 4
  26824. /* ID of counter to increment when the rule is hit. Only used if the DO_COUNT
  26825. * flag is set. The ID must have been allocated with COUNTER_TYPE=OR.
  26826. */
  26827. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_COUNTER_ID_OFST 12
  26828. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_COUNTER_ID_LEN 4
  26829. /* Structure of the format MAE_ENC_FIELD_PAIRS. */
  26830. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_OFST 16
  26831. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_LEN 1
  26832. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MINNUM 0
  26833. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MAXNUM 236
  26834. #define MC_CMD_MAE_OUTER_RULE_INSERT_IN_FIELD_MATCH_CRITERIA_MAXNUM_MCDI2 1004
  26835. /* MC_CMD_MAE_OUTER_RULE_INSERT_OUT msgresponse */
  26836. #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_LEN 4
  26837. #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OR_ID_OFST 0
  26838. #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OR_ID_LEN 4
  26839. /* enum: An outer match ID that is guaranteed never to represent an outer match
  26840. */
  26841. #define MC_CMD_MAE_OUTER_RULE_INSERT_OUT_OUTER_RULE_ID_NULL 0xffffffff
  26842. /***********************************/
  26843. /* MC_CMD_MAE_OUTER_RULE_REMOVE
  26844. */
  26845. #define MC_CMD_MAE_OUTER_RULE_REMOVE 0x15b
  26846. #undef MC_CMD_0x15b_PRIVILEGE_CTG
  26847. #define MC_CMD_0x15b_PRIVILEGE_CTG SRIOV_CTG_MAE
  26848. /* MC_CMD_MAE_OUTER_RULE_REMOVE_IN msgrequest */
  26849. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMIN 4
  26850. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMAX 128
  26851. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LENMAX_MCDI2 128
  26852. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_LEN(num) (0+4*(num))
  26853. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_NUM(len) (((len)-0)/4)
  26854. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26855. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_OFST 0
  26856. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_LEN 4
  26857. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MINNUM 1
  26858. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MAXNUM 32
  26859. #define MC_CMD_MAE_OUTER_RULE_REMOVE_IN_OR_ID_MAXNUM_MCDI2 32
  26860. /* MC_CMD_MAE_OUTER_RULE_REMOVE_OUT msgresponse */
  26861. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMIN 4
  26862. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMAX 128
  26863. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LENMAX_MCDI2 128
  26864. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_LEN(num) (0+4*(num))
  26865. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_NUM(len) (((len)-0)/4)
  26866. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  26867. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_OFST 0
  26868. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_LEN 4
  26869. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MINNUM 1
  26870. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MAXNUM 32
  26871. #define MC_CMD_MAE_OUTER_RULE_REMOVE_OUT_REMOVED_OR_ID_MAXNUM_MCDI2 32
  26872. /***********************************/
  26873. /* MC_CMD_MAE_OUTER_RULE_UPDATE
  26874. * Atomically change the response of an Outer Rule.
  26875. */
  26876. #define MC_CMD_MAE_OUTER_RULE_UPDATE 0x17d
  26877. #undef MC_CMD_0x17d_PRIVILEGE_CTG
  26878. #define MC_CMD_0x17d_PRIVILEGE_CTG SRIOV_CTG_MAE
  26879. /* MC_CMD_MAE_OUTER_RULE_UPDATE_IN msgrequest */
  26880. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_LEN 16
  26881. /* ID of outer rule to update */
  26882. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_OR_ID_OFST 0
  26883. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_OR_ID_LEN 4
  26884. /* Packets matching the rule will be parsed with this encapsulation. */
  26885. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ENCAP_TYPE_OFST 4
  26886. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ENCAP_TYPE_LEN 4
  26887. /* Enum values, see field(s): */
  26888. /* MAE_MCDI_ENCAP_TYPE */
  26889. /* This field controls the actions that are performed when a rule is hit. */
  26890. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ACTION_CONTROL_OFST 8
  26891. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_ACTION_CONTROL_LEN 4
  26892. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_OFST 8
  26893. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_LBN 0
  26894. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_CT_WIDTH 1
  26895. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_OFST 8
  26896. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_LBN 1
  26897. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_VNI_MODE_WIDTH 2
  26898. /* Enum values, see field(s): */
  26899. /* MAE_CT_VNI_MODE */
  26900. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_OFST 8
  26901. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_LBN 3
  26902. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_DO_COUNT_WIDTH 1
  26903. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_OFST 8
  26904. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_LBN 4
  26905. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_TCP_FLAGS_INHIBIT_WIDTH 1
  26906. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_OFST 8
  26907. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_LBN 8
  26908. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_RECIRC_ID_WIDTH 8
  26909. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_OFST 8
  26910. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_LBN 16
  26911. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_CT_DOMAIN_WIDTH 16
  26912. /* ID of counter to increment when the rule is hit. Only used if the DO_COUNT
  26913. * flag is set. The ID must have been allocated with COUNTER_TYPE=OR.
  26914. */
  26915. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_COUNTER_ID_OFST 12
  26916. #define MC_CMD_MAE_OUTER_RULE_UPDATE_IN_COUNTER_ID_LEN 4
  26917. /* MC_CMD_MAE_OUTER_RULE_UPDATE_OUT msgresponse */
  26918. #define MC_CMD_MAE_OUTER_RULE_UPDATE_OUT_LEN 0
  26919. /* MAE_ACTION_RULE_RESPONSE structuredef */
  26920. #define MAE_ACTION_RULE_RESPONSE_LEN 16
  26921. #define MAE_ACTION_RULE_RESPONSE_ASL_ID_OFST 0
  26922. #define MAE_ACTION_RULE_RESPONSE_ASL_ID_LEN 4
  26923. #define MAE_ACTION_RULE_RESPONSE_ASL_ID_LBN 0
  26924. #define MAE_ACTION_RULE_RESPONSE_ASL_ID_WIDTH 32
  26925. /* Only one of ASL_ID or AS_ID may have a non-NULL value. */
  26926. #define MAE_ACTION_RULE_RESPONSE_AS_ID_OFST 4
  26927. #define MAE_ACTION_RULE_RESPONSE_AS_ID_LEN 4
  26928. #define MAE_ACTION_RULE_RESPONSE_AS_ID_LBN 32
  26929. #define MAE_ACTION_RULE_RESPONSE_AS_ID_WIDTH 32
  26930. /* Controls lookup flow when this rule is hit. See sub-fields for details. More
  26931. * info on the lookup sequence can be found in SF-122976-TC. It is an error to
  26932. * set both DO_CT and DO_RECIRC.
  26933. */
  26934. #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_OFST 8
  26935. #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_LEN 4
  26936. #define MAE_ACTION_RULE_RESPONSE_DO_CT_OFST 8
  26937. #define MAE_ACTION_RULE_RESPONSE_DO_CT_LBN 0
  26938. #define MAE_ACTION_RULE_RESPONSE_DO_CT_WIDTH 1
  26939. #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_OFST 8
  26940. #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_LBN 1
  26941. #define MAE_ACTION_RULE_RESPONSE_DO_RECIRC_WIDTH 1
  26942. #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_OFST 8
  26943. #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_LBN 2
  26944. #define MAE_ACTION_RULE_RESPONSE_CT_VNI_MODE_WIDTH 2
  26945. /* Enum values, see field(s): */
  26946. /* MAE_CT_VNI_MODE */
  26947. #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_OFST 8
  26948. #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_LBN 8
  26949. #define MAE_ACTION_RULE_RESPONSE_RECIRC_ID_WIDTH 8
  26950. #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_OFST 8
  26951. #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_LBN 16
  26952. #define MAE_ACTION_RULE_RESPONSE_CT_DOMAIN_WIDTH 16
  26953. #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_LBN 64
  26954. #define MAE_ACTION_RULE_RESPONSE_LOOKUP_CONTROL_WIDTH 32
  26955. /* Counter ID to increment if DO_CT or DO_RECIRC is set. Must be set to
  26956. * COUNTER_ID_NULL otherwise. Counter ID must have been allocated with
  26957. * COUNTER_TYPE=AR.
  26958. */
  26959. #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_OFST 12
  26960. #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_LEN 4
  26961. #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_LBN 96
  26962. #define MAE_ACTION_RULE_RESPONSE_COUNTER_ID_WIDTH 32
  26963. /***********************************/
  26964. /* MC_CMD_MAE_ACTION_RULE_INSERT
  26965. * Insert a rule specify that packets matching a filter be processed according
  26966. * to a previous allocated action. Masks can be set as indicated by
  26967. * MC_CMD_MAE_GET_MATCH_FIELD_CAPABILITIES. If the maximum number of rules have
  26968. * already been inserted then the command will fail with MC_CMD_ERR_ENOSPC.
  26969. */
  26970. #define MC_CMD_MAE_ACTION_RULE_INSERT 0x15c
  26971. #undef MC_CMD_0x15c_PRIVILEGE_CTG
  26972. #define MC_CMD_0x15c_PRIVILEGE_CTG SRIOV_CTG_MAE
  26973. /* MC_CMD_MAE_ACTION_RULE_INSERT_IN msgrequest */
  26974. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMIN 28
  26975. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMAX 252
  26976. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LENMAX_MCDI2 1020
  26977. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_LEN(num) (28+1*(num))
  26978. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_NUM(len) (((len)-28)/1)
  26979. /* See MC_CMD_MAE_OUTER_RULE_REGISTER_IN/PRIO. */
  26980. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_PRIO_OFST 0
  26981. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_PRIO_LEN 4
  26982. /* Structure of the format MAE_ACTION_RULE_RESPONSE */
  26983. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RESPONSE_OFST 4
  26984. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RESPONSE_LEN 20
  26985. /* Reserved for future use. Must be set to zero. */
  26986. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RSVD_OFST 24
  26987. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_RSVD_LEN 4
  26988. /* Structure of the format MAE_FIELD_MASK_VALUE_PAIRS */
  26989. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_OFST 28
  26990. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_LEN 1
  26991. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MINNUM 0
  26992. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MAXNUM 224
  26993. #define MC_CMD_MAE_ACTION_RULE_INSERT_IN_MATCH_CRITERIA_MAXNUM_MCDI2 992
  26994. /* MC_CMD_MAE_ACTION_RULE_INSERT_OUT msgresponse */
  26995. #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_LEN 4
  26996. #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_AR_ID_OFST 0
  26997. #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_AR_ID_LEN 4
  26998. /* enum: An action rule ID that is guaranteed never to represent an action rule
  26999. */
  27000. #define MC_CMD_MAE_ACTION_RULE_INSERT_OUT_ACTION_RULE_ID_NULL 0xffffffff
  27001. /***********************************/
  27002. /* MC_CMD_MAE_ACTION_RULE_UPDATE
  27003. * Atomically change the response of an action rule. Firmware may return
  27004. * ENOTSUP, in which case the driver should DELETE/INSERT.
  27005. */
  27006. #define MC_CMD_MAE_ACTION_RULE_UPDATE 0x15d
  27007. #undef MC_CMD_0x15d_PRIVILEGE_CTG
  27008. #define MC_CMD_0x15d_PRIVILEGE_CTG SRIOV_CTG_MAE
  27009. /* MC_CMD_MAE_ACTION_RULE_UPDATE_IN msgrequest */
  27010. #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_LEN 24
  27011. /* ID of action rule to update */
  27012. #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_AR_ID_OFST 0
  27013. #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_AR_ID_LEN 4
  27014. /* Structure of the format MAE_ACTION_RULE_RESPONSE */
  27015. #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_RESPONSE_OFST 4
  27016. #define MC_CMD_MAE_ACTION_RULE_UPDATE_IN_RESPONSE_LEN 20
  27017. /* MC_CMD_MAE_ACTION_RULE_UPDATE_OUT msgresponse */
  27018. #define MC_CMD_MAE_ACTION_RULE_UPDATE_OUT_LEN 0
  27019. /***********************************/
  27020. /* MC_CMD_MAE_ACTION_RULE_DELETE
  27021. */
  27022. #define MC_CMD_MAE_ACTION_RULE_DELETE 0x155
  27023. #undef MC_CMD_0x155_PRIVILEGE_CTG
  27024. #define MC_CMD_0x155_PRIVILEGE_CTG SRIOV_CTG_MAE
  27025. /* MC_CMD_MAE_ACTION_RULE_DELETE_IN msgrequest */
  27026. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMIN 4
  27027. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMAX 128
  27028. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LENMAX_MCDI2 128
  27029. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_LEN(num) (0+4*(num))
  27030. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_NUM(len) (((len)-0)/4)
  27031. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  27032. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_OFST 0
  27033. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_LEN 4
  27034. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MINNUM 1
  27035. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MAXNUM 32
  27036. #define MC_CMD_MAE_ACTION_RULE_DELETE_IN_AR_ID_MAXNUM_MCDI2 32
  27037. /* MC_CMD_MAE_ACTION_RULE_DELETE_OUT msgresponse */
  27038. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMIN 4
  27039. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMAX 128
  27040. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LENMAX_MCDI2 128
  27041. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_LEN(num) (0+4*(num))
  27042. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_NUM(len) (((len)-0)/4)
  27043. /* Same semantics as MC_CMD_MAE_COUNTER_FREE */
  27044. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_OFST 0
  27045. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_LEN 4
  27046. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MINNUM 1
  27047. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MAXNUM 32
  27048. #define MC_CMD_MAE_ACTION_RULE_DELETE_OUT_DELETED_AR_ID_MAXNUM_MCDI2 32
  27049. /***********************************/
  27050. /* MC_CMD_MAE_MPORT_LOOKUP
  27051. * Return the m-port corresponding to a selector.
  27052. */
  27053. #define MC_CMD_MAE_MPORT_LOOKUP 0x160
  27054. #undef MC_CMD_0x160_PRIVILEGE_CTG
  27055. #define MC_CMD_0x160_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27056. /* MC_CMD_MAE_MPORT_LOOKUP_IN msgrequest */
  27057. #define MC_CMD_MAE_MPORT_LOOKUP_IN_LEN 4
  27058. #define MC_CMD_MAE_MPORT_LOOKUP_IN_MPORT_SELECTOR_OFST 0
  27059. #define MC_CMD_MAE_MPORT_LOOKUP_IN_MPORT_SELECTOR_LEN 4
  27060. /* MC_CMD_MAE_MPORT_LOOKUP_OUT msgresponse */
  27061. #define MC_CMD_MAE_MPORT_LOOKUP_OUT_LEN 4
  27062. #define MC_CMD_MAE_MPORT_LOOKUP_OUT_MPORT_ID_OFST 0
  27063. #define MC_CMD_MAE_MPORT_LOOKUP_OUT_MPORT_ID_LEN 4
  27064. /***********************************/
  27065. /* MC_CMD_MAE_MPORT_ALLOC
  27066. * Allocates a m-port, which can subsequently be used in action rules as a
  27067. * match or delivery argument.
  27068. */
  27069. #define MC_CMD_MAE_MPORT_ALLOC 0x163
  27070. #undef MC_CMD_0x163_PRIVILEGE_CTG
  27071. #define MC_CMD_0x163_PRIVILEGE_CTG SRIOV_CTG_MAE
  27072. /* MC_CMD_MAE_MPORT_ALLOC_IN msgrequest */
  27073. #define MC_CMD_MAE_MPORT_ALLOC_IN_LEN 20
  27074. /* The type of m-port to allocate. Firmware may return ENOTSUP for certain
  27075. * types.
  27076. */
  27077. #define MC_CMD_MAE_MPORT_ALLOC_IN_TYPE_OFST 0
  27078. #define MC_CMD_MAE_MPORT_ALLOC_IN_TYPE_LEN 4
  27079. /* enum: Traffic can be sent to this type of m-port using an override
  27080. * descriptor. Traffic received on this type of m-port will go to the VNIC on a
  27081. * nominated m-port, and will be delivered with metadata identifying the alias
  27082. * m-port.
  27083. */
  27084. #define MC_CMD_MAE_MPORT_ALLOC_IN_MPORT_TYPE_ALIAS 0x1
  27085. /* enum: This type of m-port has a VNIC attached. Queues can be created on this
  27086. * VNIC by specifying the created m-port as an m-port selector at queue
  27087. * creation time.
  27088. */
  27089. #define MC_CMD_MAE_MPORT_ALLOC_IN_MPORT_TYPE_VNIC 0x2
  27090. /* 128-bit value for use by the driver. */
  27091. #define MC_CMD_MAE_MPORT_ALLOC_IN_UUID_OFST 4
  27092. #define MC_CMD_MAE_MPORT_ALLOC_IN_UUID_LEN 16
  27093. /* MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN msgrequest */
  27094. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_LEN 24
  27095. /* The type of m-port to allocate. Firmware may return ENOTSUP for certain
  27096. * types.
  27097. */
  27098. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_TYPE_OFST 0
  27099. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_TYPE_LEN 4
  27100. /* enum: Traffic can be sent to this type of m-port using an override
  27101. * descriptor. Traffic received on this type of m-port will go to the VNIC on a
  27102. * nominated m-port, and will be delivered with metadata identifying the alias
  27103. * m-port.
  27104. */
  27105. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_MPORT_TYPE_ALIAS 0x1
  27106. /* enum: This type of m-port has a VNIC attached. Queues can be created on this
  27107. * VNIC by specifying the created m-port as an m-port selector at queue
  27108. * creation time.
  27109. */
  27110. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_MPORT_TYPE_VNIC 0x2
  27111. /* 128-bit value for use by the driver. */
  27112. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_UUID_OFST 4
  27113. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_UUID_LEN 16
  27114. /* An m-port selector identifying the VNIC to which traffic should be
  27115. * delivered. This must currently be set to MAE_MPORT_SELECTOR_ASSIGNED (i.e.
  27116. * the m-port assigned to the calling client).
  27117. */
  27118. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_DELIVER_MPORT_OFST 20
  27119. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_IN_DELIVER_MPORT_LEN 4
  27120. /* MC_CMD_MAE_MPORT_ALLOC_VNIC_IN msgrequest */
  27121. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_LEN 20
  27122. /* The type of m-port to allocate. Firmware may return ENOTSUP for certain
  27123. * types.
  27124. */
  27125. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_TYPE_OFST 0
  27126. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_TYPE_LEN 4
  27127. /* enum: Traffic can be sent to this type of m-port using an override
  27128. * descriptor. Traffic received on this type of m-port will go to the VNIC on a
  27129. * nominated m-port, and will be delivered with metadata identifying the alias
  27130. * m-port.
  27131. */
  27132. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_MPORT_TYPE_ALIAS 0x1
  27133. /* enum: This type of m-port has a VNIC attached. Queues can be created on this
  27134. * VNIC by specifying the created m-port as an m-port selector at queue
  27135. * creation time.
  27136. */
  27137. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_MPORT_TYPE_VNIC 0x2
  27138. /* 128-bit value for use by the driver. */
  27139. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_UUID_OFST 4
  27140. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_IN_UUID_LEN 16
  27141. /* MC_CMD_MAE_MPORT_ALLOC_OUT msgresponse */
  27142. #define MC_CMD_MAE_MPORT_ALLOC_OUT_LEN 4
  27143. /* ID of newly-allocated m-port. */
  27144. #define MC_CMD_MAE_MPORT_ALLOC_OUT_MPORT_ID_OFST 0
  27145. #define MC_CMD_MAE_MPORT_ALLOC_OUT_MPORT_ID_LEN 4
  27146. /* MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT msgrequest */
  27147. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LEN 24
  27148. /* ID of newly-allocated m-port. */
  27149. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_MPORT_ID_OFST 0
  27150. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_MPORT_ID_LEN 4
  27151. /* A value that will appear in the packet metadata for any packets delivered
  27152. * using an alias type m-port. This value is guaranteed unique on the VNIC
  27153. * being delivered to, and is guaranteed not to exceed the range of values
  27154. * representable in the relevant metadata field.
  27155. */
  27156. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LABEL_OFST 20
  27157. #define MC_CMD_MAE_MPORT_ALLOC_ALIAS_OUT_LABEL_LEN 4
  27158. /* MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT msgrequest */
  27159. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_LEN 4
  27160. /* ID of newly-allocated m-port. */
  27161. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_MPORT_ID_OFST 0
  27162. #define MC_CMD_MAE_MPORT_ALLOC_VNIC_OUT_MPORT_ID_LEN 4
  27163. /***********************************/
  27164. /* MC_CMD_MAE_MPORT_FREE
  27165. * Free a m-port which was previously allocated by the driver.
  27166. */
  27167. #define MC_CMD_MAE_MPORT_FREE 0x164
  27168. #undef MC_CMD_0x164_PRIVILEGE_CTG
  27169. #define MC_CMD_0x164_PRIVILEGE_CTG SRIOV_CTG_MAE
  27170. /* MC_CMD_MAE_MPORT_FREE_IN msgrequest */
  27171. #define MC_CMD_MAE_MPORT_FREE_IN_LEN 4
  27172. /* MPORT_ID as returned by MC_CMD_MAE_MPORT_ALLOC. */
  27173. #define MC_CMD_MAE_MPORT_FREE_IN_MPORT_ID_OFST 0
  27174. #define MC_CMD_MAE_MPORT_FREE_IN_MPORT_ID_LEN 4
  27175. /* MC_CMD_MAE_MPORT_FREE_OUT msgresponse */
  27176. #define MC_CMD_MAE_MPORT_FREE_OUT_LEN 0
  27177. /* MAE_MPORT_DESC structuredef */
  27178. #define MAE_MPORT_DESC_LEN 52
  27179. #define MAE_MPORT_DESC_MPORT_ID_OFST 0
  27180. #define MAE_MPORT_DESC_MPORT_ID_LEN 4
  27181. #define MAE_MPORT_DESC_MPORT_ID_LBN 0
  27182. #define MAE_MPORT_DESC_MPORT_ID_WIDTH 32
  27183. /* Reserved for future purposes, contains information independent of caller */
  27184. #define MAE_MPORT_DESC_FLAGS_OFST 4
  27185. #define MAE_MPORT_DESC_FLAGS_LEN 4
  27186. #define MAE_MPORT_DESC_FLAGS_LBN 32
  27187. #define MAE_MPORT_DESC_FLAGS_WIDTH 32
  27188. #define MAE_MPORT_DESC_CALLER_FLAGS_OFST 8
  27189. #define MAE_MPORT_DESC_CALLER_FLAGS_LEN 4
  27190. #define MAE_MPORT_DESC_CAN_RECEIVE_ON_OFST 8
  27191. #define MAE_MPORT_DESC_CAN_RECEIVE_ON_LBN 0
  27192. #define MAE_MPORT_DESC_CAN_RECEIVE_ON_WIDTH 1
  27193. #define MAE_MPORT_DESC_CAN_DELIVER_TO_OFST 8
  27194. #define MAE_MPORT_DESC_CAN_DELIVER_TO_LBN 1
  27195. #define MAE_MPORT_DESC_CAN_DELIVER_TO_WIDTH 1
  27196. #define MAE_MPORT_DESC_CAN_DELETE_OFST 8
  27197. #define MAE_MPORT_DESC_CAN_DELETE_LBN 2
  27198. #define MAE_MPORT_DESC_CAN_DELETE_WIDTH 1
  27199. #define MAE_MPORT_DESC_IS_ZOMBIE_OFST 8
  27200. #define MAE_MPORT_DESC_IS_ZOMBIE_LBN 3
  27201. #define MAE_MPORT_DESC_IS_ZOMBIE_WIDTH 1
  27202. #define MAE_MPORT_DESC_CALLER_FLAGS_LBN 64
  27203. #define MAE_MPORT_DESC_CALLER_FLAGS_WIDTH 32
  27204. /* Not the ideal name; it's really the type of thing connected to the m-port */
  27205. #define MAE_MPORT_DESC_MPORT_TYPE_OFST 12
  27206. #define MAE_MPORT_DESC_MPORT_TYPE_LEN 4
  27207. /* enum: Connected to a MAC... */
  27208. #define MAE_MPORT_DESC_MPORT_TYPE_NET_PORT 0x0
  27209. /* enum: Adds metadata and delivers to another m-port */
  27210. #define MAE_MPORT_DESC_MPORT_TYPE_ALIAS 0x1
  27211. /* enum: Connected to a VNIC. */
  27212. #define MAE_MPORT_DESC_MPORT_TYPE_VNIC 0x2
  27213. #define MAE_MPORT_DESC_MPORT_TYPE_LBN 96
  27214. #define MAE_MPORT_DESC_MPORT_TYPE_WIDTH 32
  27215. /* 128-bit value available to drivers for m-port identification. */
  27216. #define MAE_MPORT_DESC_UUID_OFST 16
  27217. #define MAE_MPORT_DESC_UUID_LEN 16
  27218. #define MAE_MPORT_DESC_UUID_LBN 128
  27219. #define MAE_MPORT_DESC_UUID_WIDTH 128
  27220. /* Big wadge of space reserved for other common properties */
  27221. #define MAE_MPORT_DESC_RESERVED_OFST 32
  27222. #define MAE_MPORT_DESC_RESERVED_LEN 8
  27223. #define MAE_MPORT_DESC_RESERVED_LO_OFST 32
  27224. #define MAE_MPORT_DESC_RESERVED_LO_LEN 4
  27225. #define MAE_MPORT_DESC_RESERVED_LO_LBN 256
  27226. #define MAE_MPORT_DESC_RESERVED_LO_WIDTH 32
  27227. #define MAE_MPORT_DESC_RESERVED_HI_OFST 36
  27228. #define MAE_MPORT_DESC_RESERVED_HI_LEN 4
  27229. #define MAE_MPORT_DESC_RESERVED_HI_LBN 288
  27230. #define MAE_MPORT_DESC_RESERVED_HI_WIDTH 32
  27231. #define MAE_MPORT_DESC_RESERVED_LBN 256
  27232. #define MAE_MPORT_DESC_RESERVED_WIDTH 64
  27233. /* Logical port index. Only valid when type NET Port. */
  27234. #define MAE_MPORT_DESC_NET_PORT_IDX_OFST 40
  27235. #define MAE_MPORT_DESC_NET_PORT_IDX_LEN 4
  27236. #define MAE_MPORT_DESC_NET_PORT_IDX_LBN 320
  27237. #define MAE_MPORT_DESC_NET_PORT_IDX_WIDTH 32
  27238. /* The m-port delivered to */
  27239. #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_OFST 40
  27240. #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_LEN 4
  27241. #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_LBN 320
  27242. #define MAE_MPORT_DESC_ALIAS_DELIVER_MPORT_ID_WIDTH 32
  27243. /* The type of thing that owns the VNIC */
  27244. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_OFST 40
  27245. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_LEN 4
  27246. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_FUNCTION 0x1 /* enum */
  27247. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_PLUGIN 0x2 /* enum */
  27248. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_LBN 320
  27249. #define MAE_MPORT_DESC_VNIC_CLIENT_TYPE_WIDTH 32
  27250. /* The PCIe interface on which the function lives. CJK: We need an enumeration
  27251. * of interfaces that we extend as new interface (types) appear. This belongs
  27252. * elsewhere and should be referenced from here
  27253. */
  27254. #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_OFST 44
  27255. #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_LEN 4
  27256. #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_LBN 352
  27257. #define MAE_MPORT_DESC_VNIC_FUNCTION_INTERFACE_WIDTH 32
  27258. #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_OFST 48
  27259. #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_LEN 2
  27260. #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_LBN 384
  27261. #define MAE_MPORT_DESC_VNIC_FUNCTION_PF_IDX_WIDTH 16
  27262. #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_OFST 50
  27263. #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_LEN 2
  27264. /* enum: Indicates that the function is a PF */
  27265. #define MAE_MPORT_DESC_VF_IDX_NULL 0xffff
  27266. #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_LBN 400
  27267. #define MAE_MPORT_DESC_VNIC_FUNCTION_VF_IDX_WIDTH 16
  27268. /* Reserved. Should be ignored for now. */
  27269. #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_OFST 44
  27270. #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_LEN 4
  27271. #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_LBN 352
  27272. #define MAE_MPORT_DESC_VNIC_PLUGIN_TBD_WIDTH 32
  27273. /* MAE_MPORT_DESC_V2 structuredef */
  27274. #define MAE_MPORT_DESC_V2_LEN 56
  27275. #define MAE_MPORT_DESC_V2_MPORT_ID_OFST 0
  27276. #define MAE_MPORT_DESC_V2_MPORT_ID_LEN 4
  27277. #define MAE_MPORT_DESC_V2_MPORT_ID_LBN 0
  27278. #define MAE_MPORT_DESC_V2_MPORT_ID_WIDTH 32
  27279. /* Reserved for future purposes, contains information independent of caller */
  27280. #define MAE_MPORT_DESC_V2_FLAGS_OFST 4
  27281. #define MAE_MPORT_DESC_V2_FLAGS_LEN 4
  27282. #define MAE_MPORT_DESC_V2_FLAGS_LBN 32
  27283. #define MAE_MPORT_DESC_V2_FLAGS_WIDTH 32
  27284. #define MAE_MPORT_DESC_V2_CALLER_FLAGS_OFST 8
  27285. #define MAE_MPORT_DESC_V2_CALLER_FLAGS_LEN 4
  27286. #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_OFST 8
  27287. #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_LBN 0
  27288. #define MAE_MPORT_DESC_V2_CAN_RECEIVE_ON_WIDTH 1
  27289. #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_OFST 8
  27290. #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_LBN 1
  27291. #define MAE_MPORT_DESC_V2_CAN_DELIVER_TO_WIDTH 1
  27292. #define MAE_MPORT_DESC_V2_CAN_DELETE_OFST 8
  27293. #define MAE_MPORT_DESC_V2_CAN_DELETE_LBN 2
  27294. #define MAE_MPORT_DESC_V2_CAN_DELETE_WIDTH 1
  27295. #define MAE_MPORT_DESC_V2_IS_ZOMBIE_OFST 8
  27296. #define MAE_MPORT_DESC_V2_IS_ZOMBIE_LBN 3
  27297. #define MAE_MPORT_DESC_V2_IS_ZOMBIE_WIDTH 1
  27298. #define MAE_MPORT_DESC_V2_CALLER_FLAGS_LBN 64
  27299. #define MAE_MPORT_DESC_V2_CALLER_FLAGS_WIDTH 32
  27300. /* Not the ideal name; it's really the type of thing connected to the m-port */
  27301. #define MAE_MPORT_DESC_V2_MPORT_TYPE_OFST 12
  27302. #define MAE_MPORT_DESC_V2_MPORT_TYPE_LEN 4
  27303. /* enum: Connected to a MAC... */
  27304. #define MAE_MPORT_DESC_V2_MPORT_TYPE_NET_PORT 0x0
  27305. /* enum: Adds metadata and delivers to another m-port */
  27306. #define MAE_MPORT_DESC_V2_MPORT_TYPE_ALIAS 0x1
  27307. /* enum: Connected to a VNIC. */
  27308. #define MAE_MPORT_DESC_V2_MPORT_TYPE_VNIC 0x2
  27309. #define MAE_MPORT_DESC_V2_MPORT_TYPE_LBN 96
  27310. #define MAE_MPORT_DESC_V2_MPORT_TYPE_WIDTH 32
  27311. /* 128-bit value available to drivers for m-port identification. */
  27312. #define MAE_MPORT_DESC_V2_UUID_OFST 16
  27313. #define MAE_MPORT_DESC_V2_UUID_LEN 16
  27314. #define MAE_MPORT_DESC_V2_UUID_LBN 128
  27315. #define MAE_MPORT_DESC_V2_UUID_WIDTH 128
  27316. /* Big wadge of space reserved for other common properties */
  27317. #define MAE_MPORT_DESC_V2_RESERVED_OFST 32
  27318. #define MAE_MPORT_DESC_V2_RESERVED_LEN 8
  27319. #define MAE_MPORT_DESC_V2_RESERVED_LO_OFST 32
  27320. #define MAE_MPORT_DESC_V2_RESERVED_LO_LEN 4
  27321. #define MAE_MPORT_DESC_V2_RESERVED_LO_LBN 256
  27322. #define MAE_MPORT_DESC_V2_RESERVED_LO_WIDTH 32
  27323. #define MAE_MPORT_DESC_V2_RESERVED_HI_OFST 36
  27324. #define MAE_MPORT_DESC_V2_RESERVED_HI_LEN 4
  27325. #define MAE_MPORT_DESC_V2_RESERVED_HI_LBN 288
  27326. #define MAE_MPORT_DESC_V2_RESERVED_HI_WIDTH 32
  27327. #define MAE_MPORT_DESC_V2_RESERVED_LBN 256
  27328. #define MAE_MPORT_DESC_V2_RESERVED_WIDTH 64
  27329. /* Logical port index. Only valid when type NET Port. */
  27330. #define MAE_MPORT_DESC_V2_NET_PORT_IDX_OFST 40
  27331. #define MAE_MPORT_DESC_V2_NET_PORT_IDX_LEN 4
  27332. #define MAE_MPORT_DESC_V2_NET_PORT_IDX_LBN 320
  27333. #define MAE_MPORT_DESC_V2_NET_PORT_IDX_WIDTH 32
  27334. /* The m-port delivered to */
  27335. #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_OFST 40
  27336. #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_LEN 4
  27337. #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_LBN 320
  27338. #define MAE_MPORT_DESC_V2_ALIAS_DELIVER_MPORT_ID_WIDTH 32
  27339. /* The type of thing that owns the VNIC */
  27340. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_OFST 40
  27341. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_LEN 4
  27342. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_FUNCTION 0x1 /* enum */
  27343. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_PLUGIN 0x2 /* enum */
  27344. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_LBN 320
  27345. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_TYPE_WIDTH 32
  27346. /* The PCIe interface on which the function lives. CJK: We need an enumeration
  27347. * of interfaces that we extend as new interface (types) appear. This belongs
  27348. * elsewhere and should be referenced from here
  27349. */
  27350. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_OFST 44
  27351. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_LEN 4
  27352. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_LBN 352
  27353. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_INTERFACE_WIDTH 32
  27354. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_OFST 48
  27355. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_LEN 2
  27356. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_LBN 384
  27357. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_PF_IDX_WIDTH 16
  27358. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_OFST 50
  27359. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_LEN 2
  27360. /* enum: Indicates that the function is a PF */
  27361. #define MAE_MPORT_DESC_V2_VF_IDX_NULL 0xffff
  27362. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_LBN 400
  27363. #define MAE_MPORT_DESC_V2_VNIC_FUNCTION_VF_IDX_WIDTH 16
  27364. /* Reserved. Should be ignored for now. */
  27365. #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_OFST 44
  27366. #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_LEN 4
  27367. #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_LBN 352
  27368. #define MAE_MPORT_DESC_V2_VNIC_PLUGIN_TBD_WIDTH 32
  27369. /* A client handle for the VNIC's owner. Only valid for type VNIC. */
  27370. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_OFST 52
  27371. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_LEN 4
  27372. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_LBN 416
  27373. #define MAE_MPORT_DESC_V2_VNIC_CLIENT_HANDLE_WIDTH 32
  27374. /***********************************/
  27375. /* MC_CMD_MAE_MPORT_ENUMERATE
  27376. * Deprecated in favour of MAE_MPORT_READ_JOURNAL. Support for this command
  27377. * will be removed at some future point.
  27378. */
  27379. #define MC_CMD_MAE_MPORT_ENUMERATE 0x17c
  27380. #undef MC_CMD_0x17c_PRIVILEGE_CTG
  27381. #define MC_CMD_0x17c_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27382. /* MC_CMD_MAE_MPORT_ENUMERATE_IN msgrequest */
  27383. #define MC_CMD_MAE_MPORT_ENUMERATE_IN_LEN 0
  27384. /* MC_CMD_MAE_MPORT_ENUMERATE_OUT msgresponse */
  27385. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMIN 8
  27386. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMAX 252
  27387. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LENMAX_MCDI2 1020
  27388. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_LEN(num) (8+1*(num))
  27389. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_NUM(len) (((len)-8)/1)
  27390. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_COUNT_OFST 0
  27391. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_COUNT_LEN 4
  27392. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_SIZEOF_MPORT_DESC_OFST 4
  27393. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_SIZEOF_MPORT_DESC_LEN 4
  27394. /* Any array of MAE_MPORT_DESC structures. The MAE_MPORT_DESC structure may
  27395. * grow in future version of this command. Drivers should use a stride of
  27396. * SIZEOF_MPORT_DESC. Fields beyond SIZEOF_MPORT_DESC are not present.
  27397. */
  27398. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_OFST 8
  27399. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_LEN 1
  27400. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MINNUM 0
  27401. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MAXNUM 244
  27402. #define MC_CMD_MAE_MPORT_ENUMERATE_OUT_MPORT_DESC_DATA_MAXNUM_MCDI2 1012
  27403. /***********************************/
  27404. /* MC_CMD_MAE_MPORT_READ_JOURNAL
  27405. * Firmware maintains a per-client journal of mport creations and deletions.
  27406. * This journal is clear-on-read, i.e. repeated calls of this command will
  27407. * drain the buffer. Whenever the caller resets its function via FLR or
  27408. * MC_CMD_ENTITY_RESET, the journal is regenerated from a blank start.
  27409. */
  27410. #define MC_CMD_MAE_MPORT_READ_JOURNAL 0x147
  27411. #undef MC_CMD_0x147_PRIVILEGE_CTG
  27412. #define MC_CMD_0x147_PRIVILEGE_CTG SRIOV_CTG_MAE
  27413. /* MC_CMD_MAE_MPORT_READ_JOURNAL_IN msgrequest */
  27414. #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_LEN 4
  27415. /* Any unused flags are reserved and must be set to zero. */
  27416. #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_FLAGS_OFST 0
  27417. #define MC_CMD_MAE_MPORT_READ_JOURNAL_IN_FLAGS_LEN 4
  27418. /* MC_CMD_MAE_MPORT_READ_JOURNAL_OUT msgresponse */
  27419. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMIN 12
  27420. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMAX 252
  27421. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LENMAX_MCDI2 1020
  27422. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_LEN(num) (12+1*(num))
  27423. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_NUM(len) (((len)-12)/1)
  27424. /* Any unused flags are reserved and must be ignored. */
  27425. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_FLAGS_OFST 0
  27426. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_FLAGS_LEN 4
  27427. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_OFST 0
  27428. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_LBN 0
  27429. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MORE_WIDTH 1
  27430. /* The number of MAE_MPORT_DESC structures in MPORT_DESC_DATA. May be zero. */
  27431. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_COUNT_OFST 4
  27432. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_COUNT_LEN 4
  27433. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_SIZEOF_MPORT_DESC_OFST 8
  27434. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_SIZEOF_MPORT_DESC_LEN 4
  27435. /* Any array of MAE_MPORT_DESC structures. The MAE_MPORT_DESC structure may
  27436. * grow in future version of this command. Drivers should use a stride of
  27437. * SIZEOF_MPORT_DESC. Fields beyond SIZEOF_MPORT_DESC are not present.
  27438. */
  27439. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_OFST 12
  27440. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_LEN 1
  27441. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MINNUM 0
  27442. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MAXNUM 240
  27443. #define MC_CMD_MAE_MPORT_READ_JOURNAL_OUT_MPORT_DESC_DATA_MAXNUM_MCDI2 1008
  27444. /* TABLE_FIELD_DESCR structuredef: An individual table field descriptor. This
  27445. * describes the location and properties of one N-bit field within a wider
  27446. * M-bit key/mask/response value.
  27447. */
  27448. #define TABLE_FIELD_DESCR_LEN 8
  27449. /* Identifier for this field. */
  27450. #define TABLE_FIELD_DESCR_FIELD_ID_OFST 0
  27451. #define TABLE_FIELD_DESCR_FIELD_ID_LEN 2
  27452. /* Enum values, see field(s): */
  27453. /* TABLE_FIELD_ID */
  27454. #define TABLE_FIELD_DESCR_FIELD_ID_LBN 0
  27455. #define TABLE_FIELD_DESCR_FIELD_ID_WIDTH 16
  27456. /* Lowest (least significant) bit number of the bits of this field. */
  27457. #define TABLE_FIELD_DESCR_LBN_OFST 2
  27458. #define TABLE_FIELD_DESCR_LBN_LEN 2
  27459. #define TABLE_FIELD_DESCR_LBN_LBN 16
  27460. #define TABLE_FIELD_DESCR_LBN_WIDTH 16
  27461. /* Width of this field in bits. */
  27462. #define TABLE_FIELD_DESCR_WIDTH_OFST 4
  27463. #define TABLE_FIELD_DESCR_WIDTH_LEN 2
  27464. #define TABLE_FIELD_DESCR_WIDTH_LBN 32
  27465. #define TABLE_FIELD_DESCR_WIDTH_WIDTH 16
  27466. /* The mask type for this field. (Note that masking is relevant to keys; fields
  27467. * of responses are always reported with the EXACT type.)
  27468. */
  27469. #define TABLE_FIELD_DESCR_MASK_TYPE_OFST 6
  27470. #define TABLE_FIELD_DESCR_MASK_TYPE_LEN 1
  27471. /* enum: Field must never be selected in the mask. */
  27472. #define TABLE_FIELD_DESCR_MASK_NEVER 0x0
  27473. /* enum: Exact match: field must always be selected in the mask. */
  27474. #define TABLE_FIELD_DESCR_MASK_EXACT 0x1
  27475. /* enum: Ternary match: arbitrary mask bits are allowed. */
  27476. #define TABLE_FIELD_DESCR_MASK_TERNARY 0x2
  27477. /* enum: Whole field match: mask must be all 1 bits, or all 0 bits. */
  27478. #define TABLE_FIELD_DESCR_MASK_WHOLE_FIELD 0x3
  27479. /* enum: Longest prefix match: mask must be 1 bit(s) followed by 0 bit(s). */
  27480. #define TABLE_FIELD_DESCR_MASK_LPM 0x4
  27481. #define TABLE_FIELD_DESCR_MASK_TYPE_LBN 48
  27482. #define TABLE_FIELD_DESCR_MASK_TYPE_WIDTH 8
  27483. /* A version code that allows field semantics to be extended. All fields
  27484. * currently use version 0.
  27485. */
  27486. #define TABLE_FIELD_DESCR_SCHEME_OFST 7
  27487. #define TABLE_FIELD_DESCR_SCHEME_LEN 1
  27488. #define TABLE_FIELD_DESCR_SCHEME_LBN 56
  27489. #define TABLE_FIELD_DESCR_SCHEME_WIDTH 8
  27490. /***********************************/
  27491. /* MC_CMD_TABLE_LIST
  27492. * Return the list of tables which may be accessed via this table API.
  27493. */
  27494. #define MC_CMD_TABLE_LIST 0x1c9
  27495. #undef MC_CMD_0x1c9_PRIVILEGE_CTG
  27496. #define MC_CMD_0x1c9_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27497. /* MC_CMD_TABLE_LIST_IN msgrequest */
  27498. #define MC_CMD_TABLE_LIST_IN_LEN 4
  27499. /* Index of the first item to be returned in the TABLE_ID sequence. (Set to 0
  27500. * for the first call; further calls are only required if the whole sequence
  27501. * does not fit within the maximum MCDI message size.)
  27502. */
  27503. #define MC_CMD_TABLE_LIST_IN_FIRST_TABLE_ID_INDEX_OFST 0
  27504. #define MC_CMD_TABLE_LIST_IN_FIRST_TABLE_ID_INDEX_LEN 4
  27505. /* MC_CMD_TABLE_LIST_OUT msgresponse */
  27506. #define MC_CMD_TABLE_LIST_OUT_LENMIN 4
  27507. #define MC_CMD_TABLE_LIST_OUT_LENMAX 252
  27508. #define MC_CMD_TABLE_LIST_OUT_LENMAX_MCDI2 1020
  27509. #define MC_CMD_TABLE_LIST_OUT_LEN(num) (4+4*(num))
  27510. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_NUM(len) (((len)-4)/4)
  27511. /* The total number of tables. */
  27512. #define MC_CMD_TABLE_LIST_OUT_N_TABLES_OFST 0
  27513. #define MC_CMD_TABLE_LIST_OUT_N_TABLES_LEN 4
  27514. /* A sequence of table identifiers. If all N_TABLES items do not fit, further
  27515. * items can be obtained by repeating the call with a non-zero
  27516. * FIRST_TABLE_ID_INDEX.
  27517. */
  27518. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_OFST 4
  27519. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_LEN 4
  27520. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MINNUM 0
  27521. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MAXNUM 62
  27522. #define MC_CMD_TABLE_LIST_OUT_TABLE_ID_MAXNUM_MCDI2 254
  27523. /* Enum values, see field(s): */
  27524. /* TABLE_ID */
  27525. /***********************************/
  27526. /* MC_CMD_TABLE_DESCRIPTOR
  27527. * Request the table descriptor for a particular table. This describes
  27528. * properties of the table and the format of the key and response. May return
  27529. * EINVAL for unknown table ID.
  27530. */
  27531. #define MC_CMD_TABLE_DESCRIPTOR 0x1ca
  27532. #undef MC_CMD_0x1ca_PRIVILEGE_CTG
  27533. #define MC_CMD_0x1ca_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27534. /* MC_CMD_TABLE_DESCRIPTOR_IN msgrequest */
  27535. #define MC_CMD_TABLE_DESCRIPTOR_IN_LEN 8
  27536. /* Identifier for this field. */
  27537. #define MC_CMD_TABLE_DESCRIPTOR_IN_TABLE_ID_OFST 0
  27538. #define MC_CMD_TABLE_DESCRIPTOR_IN_TABLE_ID_LEN 4
  27539. /* Enum values, see field(s): */
  27540. /* TABLE_ID */
  27541. /* Index of the first item to be returned in the FIELDS sequence. (Set to 0 for
  27542. * the first call; further calls are only required if the whole sequence does
  27543. * not fit within the maximum MCDI message size.)
  27544. */
  27545. #define MC_CMD_TABLE_DESCRIPTOR_IN_FIRST_FIELDS_INDEX_OFST 4
  27546. #define MC_CMD_TABLE_DESCRIPTOR_IN_FIRST_FIELDS_INDEX_LEN 4
  27547. /* MC_CMD_TABLE_DESCRIPTOR_OUT msgresponse */
  27548. #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMIN 28
  27549. #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMAX 252
  27550. #define MC_CMD_TABLE_DESCRIPTOR_OUT_LENMAX_MCDI2 1020
  27551. #define MC_CMD_TABLE_DESCRIPTOR_OUT_LEN(num) (20+8*(num))
  27552. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_NUM(len) (((len)-20)/8)
  27553. /* Maximum number of entries in this table. */
  27554. #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_ENTRIES_OFST 0
  27555. #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_ENTRIES_LEN 4
  27556. /* The type of table. (This is really just informational; the important
  27557. * properties of a table that affect programming can be deduced from other
  27558. * items in the table or field descriptor.)
  27559. */
  27560. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_OFST 4
  27561. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_LEN 2
  27562. /* enum: Direct table (essentially just an array). Behaves like a BCAM for
  27563. * programming purposes, where the fact that the key is actually used as an
  27564. * array index is really just an implementation detail.
  27565. */
  27566. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_DIRECT 0x1
  27567. /* enum: BCAM (binary CAM) table: exact match on all key fields." */
  27568. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_BCAM 0x2
  27569. /* enum: TCAM (ternary CAM) table: matches fields with a mask. Each entry may
  27570. * have its own different mask.
  27571. */
  27572. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_TCAM 0x3
  27573. /* enum: STCAM (semi-TCAM) table: like a TCAM but entries shared a limited
  27574. * number of unique masks.
  27575. */
  27576. #define MC_CMD_TABLE_DESCRIPTOR_OUT_TYPE_STCAM 0x4
  27577. /* Width of key (and corresponding mask, for TCAM or STCAM) in bits. */
  27578. #define MC_CMD_TABLE_DESCRIPTOR_OUT_KEY_WIDTH_OFST 6
  27579. #define MC_CMD_TABLE_DESCRIPTOR_OUT_KEY_WIDTH_LEN 2
  27580. /* Width of response in bits. */
  27581. #define MC_CMD_TABLE_DESCRIPTOR_OUT_RESP_WIDTH_OFST 8
  27582. #define MC_CMD_TABLE_DESCRIPTOR_OUT_RESP_WIDTH_LEN 2
  27583. /* The total number of fields in the key. */
  27584. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_KEY_FIELDS_OFST 10
  27585. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_KEY_FIELDS_LEN 2
  27586. /* The total number of fields in the response. */
  27587. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_RESP_FIELDS_OFST 12
  27588. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_RESP_FIELDS_LEN 2
  27589. /* Number of priorities for STCAM or TCAM; otherwise 0. The priority of a table
  27590. * entry (relevant when more than one masked entry matches) ranges from
  27591. * 0=highest to N_PRIORITIES-1=lowest.
  27592. */
  27593. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_PRIORITIES_OFST 14
  27594. #define MC_CMD_TABLE_DESCRIPTOR_OUT_N_PRIORITIES_LEN 2
  27595. /* Maximum number of masks for STCAM; otherwise 0. */
  27596. #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_MASKS_OFST 16
  27597. #define MC_CMD_TABLE_DESCRIPTOR_OUT_MAX_MASKS_LEN 2
  27598. /* Flags. */
  27599. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FLAGS_OFST 18
  27600. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FLAGS_LEN 1
  27601. #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_OFST 18
  27602. #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_LBN 0
  27603. #define MC_CMD_TABLE_DESCRIPTOR_OUT_ALLOC_MASKS_WIDTH 1
  27604. /* Access scheme version code, allowing the method of accessing table entries
  27605. * to change semantics in future. A client which does not understand the value
  27606. * of this field should assume that it cannot program this table. Currently
  27607. * always set to 0 indicating the original MC_CMD_TABLE_INSERT/UPDATE/DELETE
  27608. * semantics.
  27609. */
  27610. #define MC_CMD_TABLE_DESCRIPTOR_OUT_SCHEME_OFST 19
  27611. #define MC_CMD_TABLE_DESCRIPTOR_OUT_SCHEME_LEN 1
  27612. /* A sequence of TABLE_FIELD_DESCR structures: N_KEY_FIELDS items describing
  27613. * the key, followed by N_RESP_FIELDS items describing the response. If all
  27614. * N_KEY_FIELDS+N_RESP_FIELDS items do not fit, further items can be obtained
  27615. * by repeating the call with a non-zero FIRST_FIELDS_INDEX.
  27616. */
  27617. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_OFST 20
  27618. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LEN 8
  27619. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_OFST 20
  27620. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_LEN 4
  27621. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_LBN 160
  27622. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_LO_WIDTH 32
  27623. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_OFST 24
  27624. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_LEN 4
  27625. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_LBN 192
  27626. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_HI_WIDTH 32
  27627. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MINNUM 1
  27628. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MAXNUM 29
  27629. #define MC_CMD_TABLE_DESCRIPTOR_OUT_FIELDS_MAXNUM_MCDI2 125
  27630. /***********************************/
  27631. /* MC_CMD_TABLE_INSERT
  27632. * Insert a new entry into a table. The entry must not currently exist. May
  27633. * return EINVAL for unknown table ID or other bad request parameters, EEXIST
  27634. * if the entry already exists, ENOSPC if there is no space or EPERM if the
  27635. * operation is not permitted. In case of an error, the additional MCDI error
  27636. * argument field returns the raw error code from the underlying CAM driver.
  27637. */
  27638. #define MC_CMD_TABLE_INSERT 0x1cd
  27639. #undef MC_CMD_0x1cd_PRIVILEGE_CTG
  27640. #define MC_CMD_0x1cd_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27641. /* MC_CMD_TABLE_INSERT_IN msgrequest */
  27642. #define MC_CMD_TABLE_INSERT_IN_LENMIN 16
  27643. #define MC_CMD_TABLE_INSERT_IN_LENMAX 252
  27644. #define MC_CMD_TABLE_INSERT_IN_LENMAX_MCDI2 1020
  27645. #define MC_CMD_TABLE_INSERT_IN_LEN(num) (12+4*(num))
  27646. #define MC_CMD_TABLE_INSERT_IN_DATA_NUM(len) (((len)-12)/4)
  27647. /* Table identifier. */
  27648. #define MC_CMD_TABLE_INSERT_IN_TABLE_ID_OFST 0
  27649. #define MC_CMD_TABLE_INSERT_IN_TABLE_ID_LEN 4
  27650. /* Enum values, see field(s): */
  27651. /* TABLE_ID */
  27652. /* Width in bits of supplied key data (must match table properties). */
  27653. #define MC_CMD_TABLE_INSERT_IN_KEY_WIDTH_OFST 4
  27654. #define MC_CMD_TABLE_INSERT_IN_KEY_WIDTH_LEN 2
  27655. /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM
  27656. * when allocated MASK_ID is used instead).
  27657. */
  27658. #define MC_CMD_TABLE_INSERT_IN_MASK_WIDTH_OFST 6
  27659. #define MC_CMD_TABLE_INSERT_IN_MASK_WIDTH_LEN 2
  27660. /* Width in bits of supplied response data (for INSERT and UPDATE operations
  27661. * this must match the table properties; for DELETE operations, no response
  27662. * data is required and this must be 0).
  27663. */
  27664. #define MC_CMD_TABLE_INSERT_IN_RESP_WIDTH_OFST 8
  27665. #define MC_CMD_TABLE_INSERT_IN_RESP_WIDTH_LEN 2
  27666. /* Mask ID for STCAM table - used instead of mask data if the table descriptor
  27667. * reports ALLOC_MASKS==1. Otherwise set to 0.
  27668. */
  27669. #define MC_CMD_TABLE_INSERT_IN_MASK_ID_OFST 6
  27670. #define MC_CMD_TABLE_INSERT_IN_MASK_ID_LEN 2
  27671. /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */
  27672. #define MC_CMD_TABLE_INSERT_IN_PRIORITY_OFST 8
  27673. #define MC_CMD_TABLE_INSERT_IN_PRIORITY_LEN 2
  27674. /* (32-bit alignment padding - set to 0) */
  27675. #define MC_CMD_TABLE_INSERT_IN_RESERVED_OFST 10
  27676. #define MC_CMD_TABLE_INSERT_IN_RESERVED_LEN 2
  27677. /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0)
  27678. * data values. Each of these items is logically treated as a single wide N-bit
  27679. * value, in which the individual fields have been placed within that value per
  27680. * the LBN and WIDTH information from the table field descriptors. The wide
  27681. * N-bit value is padded with 0 bits at the MSB end if necessary to make a
  27682. * multiple of 32 bits. The value is then packed into this command as a
  27683. * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc.
  27684. */
  27685. #define MC_CMD_TABLE_INSERT_IN_DATA_OFST 12
  27686. #define MC_CMD_TABLE_INSERT_IN_DATA_LEN 4
  27687. #define MC_CMD_TABLE_INSERT_IN_DATA_MINNUM 1
  27688. #define MC_CMD_TABLE_INSERT_IN_DATA_MAXNUM 60
  27689. #define MC_CMD_TABLE_INSERT_IN_DATA_MAXNUM_MCDI2 252
  27690. /* MC_CMD_TABLE_INSERT_OUT msgresponse */
  27691. #define MC_CMD_TABLE_INSERT_OUT_LEN 0
  27692. /***********************************/
  27693. /* MC_CMD_TABLE_UPDATE
  27694. * Update an existing entry in a table with a new response value. May return
  27695. * EINVAL for unknown table ID or other bad request parameters, ENOENT if the
  27696. * entry does not already exist, or EPERM if the operation is not permitted. In
  27697. * case of an error, the additional MCDI error argument field returns the raw
  27698. * error code from the underlying CAM driver.
  27699. */
  27700. #define MC_CMD_TABLE_UPDATE 0x1ce
  27701. #undef MC_CMD_0x1ce_PRIVILEGE_CTG
  27702. #define MC_CMD_0x1ce_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27703. /* MC_CMD_TABLE_UPDATE_IN msgrequest */
  27704. #define MC_CMD_TABLE_UPDATE_IN_LENMIN 16
  27705. #define MC_CMD_TABLE_UPDATE_IN_LENMAX 252
  27706. #define MC_CMD_TABLE_UPDATE_IN_LENMAX_MCDI2 1020
  27707. #define MC_CMD_TABLE_UPDATE_IN_LEN(num) (12+4*(num))
  27708. #define MC_CMD_TABLE_UPDATE_IN_DATA_NUM(len) (((len)-12)/4)
  27709. /* Table identifier. */
  27710. #define MC_CMD_TABLE_UPDATE_IN_TABLE_ID_OFST 0
  27711. #define MC_CMD_TABLE_UPDATE_IN_TABLE_ID_LEN 4
  27712. /* Enum values, see field(s): */
  27713. /* TABLE_ID */
  27714. /* Width in bits of supplied key data (must match table properties). */
  27715. #define MC_CMD_TABLE_UPDATE_IN_KEY_WIDTH_OFST 4
  27716. #define MC_CMD_TABLE_UPDATE_IN_KEY_WIDTH_LEN 2
  27717. /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM
  27718. * when allocated MASK_ID is used instead).
  27719. */
  27720. #define MC_CMD_TABLE_UPDATE_IN_MASK_WIDTH_OFST 6
  27721. #define MC_CMD_TABLE_UPDATE_IN_MASK_WIDTH_LEN 2
  27722. /* Width in bits of supplied response data (for INSERT and UPDATE operations
  27723. * this must match the table properties; for DELETE operations, no response
  27724. * data is required and this must be 0).
  27725. */
  27726. #define MC_CMD_TABLE_UPDATE_IN_RESP_WIDTH_OFST 8
  27727. #define MC_CMD_TABLE_UPDATE_IN_RESP_WIDTH_LEN 2
  27728. /* Mask ID for STCAM table - used instead of mask data if the table descriptor
  27729. * reports ALLOC_MASKS==1. Otherwise set to 0.
  27730. */
  27731. #define MC_CMD_TABLE_UPDATE_IN_MASK_ID_OFST 6
  27732. #define MC_CMD_TABLE_UPDATE_IN_MASK_ID_LEN 2
  27733. /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */
  27734. #define MC_CMD_TABLE_UPDATE_IN_PRIORITY_OFST 8
  27735. #define MC_CMD_TABLE_UPDATE_IN_PRIORITY_LEN 2
  27736. /* (32-bit alignment padding - set to 0) */
  27737. #define MC_CMD_TABLE_UPDATE_IN_RESERVED_OFST 10
  27738. #define MC_CMD_TABLE_UPDATE_IN_RESERVED_LEN 2
  27739. /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0)
  27740. * data values. Each of these items is logically treated as a single wide N-bit
  27741. * value, in which the individual fields have been placed within that value per
  27742. * the LBN and WIDTH information from the table field descriptors. The wide
  27743. * N-bit value is padded with 0 bits at the MSB end if necessary to make a
  27744. * multiple of 32 bits. The value is then packed into this command as a
  27745. * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc.
  27746. */
  27747. #define MC_CMD_TABLE_UPDATE_IN_DATA_OFST 12
  27748. #define MC_CMD_TABLE_UPDATE_IN_DATA_LEN 4
  27749. #define MC_CMD_TABLE_UPDATE_IN_DATA_MINNUM 1
  27750. #define MC_CMD_TABLE_UPDATE_IN_DATA_MAXNUM 60
  27751. #define MC_CMD_TABLE_UPDATE_IN_DATA_MAXNUM_MCDI2 252
  27752. /* MC_CMD_TABLE_UPDATE_OUT msgresponse */
  27753. #define MC_CMD_TABLE_UPDATE_OUT_LEN 0
  27754. /***********************************/
  27755. /* MC_CMD_TABLE_DELETE
  27756. * Delete an existing entry in a table. May return EINVAL for unknown table ID
  27757. * or other bad request parameters, ENOENT if the entry does not exist, or
  27758. * EPERM if the operation is not permitted. In case of an error, the additional
  27759. * MCDI error argument field returns the raw error code from the underlying CAM
  27760. * driver.
  27761. */
  27762. #define MC_CMD_TABLE_DELETE 0x1cf
  27763. #undef MC_CMD_0x1cf_PRIVILEGE_CTG
  27764. #define MC_CMD_0x1cf_PRIVILEGE_CTG SRIOV_CTG_GENERAL
  27765. /* MC_CMD_TABLE_DELETE_IN msgrequest */
  27766. #define MC_CMD_TABLE_DELETE_IN_LENMIN 16
  27767. #define MC_CMD_TABLE_DELETE_IN_LENMAX 252
  27768. #define MC_CMD_TABLE_DELETE_IN_LENMAX_MCDI2 1020
  27769. #define MC_CMD_TABLE_DELETE_IN_LEN(num) (12+4*(num))
  27770. #define MC_CMD_TABLE_DELETE_IN_DATA_NUM(len) (((len)-12)/4)
  27771. /* Table identifier. */
  27772. #define MC_CMD_TABLE_DELETE_IN_TABLE_ID_OFST 0
  27773. #define MC_CMD_TABLE_DELETE_IN_TABLE_ID_LEN 4
  27774. /* Enum values, see field(s): */
  27775. /* TABLE_ID */
  27776. /* Width in bits of supplied key data (must match table properties). */
  27777. #define MC_CMD_TABLE_DELETE_IN_KEY_WIDTH_OFST 4
  27778. #define MC_CMD_TABLE_DELETE_IN_KEY_WIDTH_LEN 2
  27779. /* Width in bits of supplied mask data (0 for direct/BCAM tables, or for STCAM
  27780. * when allocated MASK_ID is used instead).
  27781. */
  27782. #define MC_CMD_TABLE_DELETE_IN_MASK_WIDTH_OFST 6
  27783. #define MC_CMD_TABLE_DELETE_IN_MASK_WIDTH_LEN 2
  27784. /* Width in bits of supplied response data (for INSERT and UPDATE operations
  27785. * this must match the table properties; for DELETE operations, no response
  27786. * data is required and this must be 0).
  27787. */
  27788. #define MC_CMD_TABLE_DELETE_IN_RESP_WIDTH_OFST 8
  27789. #define MC_CMD_TABLE_DELETE_IN_RESP_WIDTH_LEN 2
  27790. /* Mask ID for STCAM table - used instead of mask data if the table descriptor
  27791. * reports ALLOC_MASKS==1. Otherwise set to 0.
  27792. */
  27793. #define MC_CMD_TABLE_DELETE_IN_MASK_ID_OFST 6
  27794. #define MC_CMD_TABLE_DELETE_IN_MASK_ID_LEN 2
  27795. /* Priority for TCAM or STCAM, in range 0..N_PRIORITIES-1, otherwise 0. */
  27796. #define MC_CMD_TABLE_DELETE_IN_PRIORITY_OFST 8
  27797. #define MC_CMD_TABLE_DELETE_IN_PRIORITY_LEN 2
  27798. /* (32-bit alignment padding - set to 0) */
  27799. #define MC_CMD_TABLE_DELETE_IN_RESERVED_OFST 10
  27800. #define MC_CMD_TABLE_DELETE_IN_RESERVED_LEN 2
  27801. /* Sequence of key, mask (if MASK_WIDTH > 0), and response (if RESP_WIDTH > 0)
  27802. * data values. Each of these items is logically treated as a single wide N-bit
  27803. * value, in which the individual fields have been placed within that value per
  27804. * the LBN and WIDTH information from the table field descriptors. The wide
  27805. * N-bit value is padded with 0 bits at the MSB end if necessary to make a
  27806. * multiple of 32 bits. The value is then packed into this command as a
  27807. * sequence of 32-bit words, bits [31:0] first, then bits [63:32], etc.
  27808. */
  27809. #define MC_CMD_TABLE_DELETE_IN_DATA_OFST 12
  27810. #define MC_CMD_TABLE_DELETE_IN_DATA_LEN 4
  27811. #define MC_CMD_TABLE_DELETE_IN_DATA_MINNUM 1
  27812. #define MC_CMD_TABLE_DELETE_IN_DATA_MAXNUM 60
  27813. #define MC_CMD_TABLE_DELETE_IN_DATA_MAXNUM_MCDI2 252
  27814. /* MC_CMD_TABLE_DELETE_OUT msgresponse */
  27815. #define MC_CMD_TABLE_DELETE_OUT_LEN 0
  27816. #endif /* MCDI_PCOL_H */