ravb.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Renesas Ethernet AVB device driver
  3. *
  4. * Copyright (C) 2014-2015 Renesas Electronics Corporation
  5. * Copyright (C) 2015 Renesas Solutions Corp.
  6. * Copyright (C) 2015-2016 Cogent Embedded, Inc. <[email protected]>
  7. *
  8. * Based on the SuperH Ethernet driver
  9. */
  10. #ifndef __RAVB_H__
  11. #define __RAVB_H__
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/mdio-bitbang.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/ptp_clock_kernel.h>
  20. #define BE_TX_RING_SIZE 64 /* TX ring size for Best Effort */
  21. #define BE_RX_RING_SIZE 1024 /* RX ring size for Best Effort */
  22. #define NC_TX_RING_SIZE 64 /* TX ring size for Network Control */
  23. #define NC_RX_RING_SIZE 64 /* RX ring size for Network Control */
  24. #define BE_TX_RING_MIN 64
  25. #define BE_RX_RING_MIN 64
  26. #define BE_TX_RING_MAX 1024
  27. #define BE_RX_RING_MAX 2048
  28. #define PKT_BUF_SZ 1538
  29. /* Driver's parameters */
  30. #define RAVB_ALIGN 128
  31. /* Hardware time stamp */
  32. #define RAVB_TXTSTAMP_VALID 0x00000001 /* TX timestamp valid */
  33. #define RAVB_TXTSTAMP_ENABLED 0x00000010 /* Enable TX timestamping */
  34. #define RAVB_RXTSTAMP_VALID 0x00000001 /* RX timestamp valid */
  35. #define RAVB_RXTSTAMP_TYPE 0x00000006 /* RX type mask */
  36. #define RAVB_RXTSTAMP_TYPE_V2_L2_EVENT 0x00000002
  37. #define RAVB_RXTSTAMP_TYPE_ALL 0x00000006
  38. #define RAVB_RXTSTAMP_ENABLED 0x00000010 /* Enable RX timestamping */
  39. enum ravb_reg {
  40. /* AVB-DMAC registers */
  41. CCC = 0x0000,
  42. DBAT = 0x0004,
  43. DLR = 0x0008,
  44. CSR = 0x000C,
  45. CDAR0 = 0x0010,
  46. CDAR1 = 0x0014,
  47. CDAR2 = 0x0018,
  48. CDAR3 = 0x001C,
  49. CDAR4 = 0x0020,
  50. CDAR5 = 0x0024,
  51. CDAR6 = 0x0028,
  52. CDAR7 = 0x002C,
  53. CDAR8 = 0x0030,
  54. CDAR9 = 0x0034,
  55. CDAR10 = 0x0038,
  56. CDAR11 = 0x003C,
  57. CDAR12 = 0x0040,
  58. CDAR13 = 0x0044,
  59. CDAR14 = 0x0048,
  60. CDAR15 = 0x004C,
  61. CDAR16 = 0x0050,
  62. CDAR17 = 0x0054,
  63. CDAR18 = 0x0058,
  64. CDAR19 = 0x005C,
  65. CDAR20 = 0x0060,
  66. CDAR21 = 0x0064,
  67. ESR = 0x0088,
  68. APSR = 0x008C, /* R-Car Gen3 only */
  69. RCR = 0x0090,
  70. RQC0 = 0x0094,
  71. RQC1 = 0x0098,
  72. RQC2 = 0x009C,
  73. RQC3 = 0x00A0,
  74. RQC4 = 0x00A4,
  75. RPC = 0x00B0,
  76. RTC = 0x00B4, /* R-Car Gen3 and RZ/G2L only */
  77. UFCW = 0x00BC,
  78. UFCS = 0x00C0,
  79. UFCV0 = 0x00C4,
  80. UFCV1 = 0x00C8,
  81. UFCV2 = 0x00CC,
  82. UFCV3 = 0x00D0,
  83. UFCV4 = 0x00D4,
  84. UFCD0 = 0x00E0,
  85. UFCD1 = 0x00E4,
  86. UFCD2 = 0x00E8,
  87. UFCD3 = 0x00EC,
  88. UFCD4 = 0x00F0,
  89. SFO = 0x00FC,
  90. SFP0 = 0x0100,
  91. SFP1 = 0x0104,
  92. SFP2 = 0x0108,
  93. SFP3 = 0x010C,
  94. SFP4 = 0x0110,
  95. SFP5 = 0x0114,
  96. SFP6 = 0x0118,
  97. SFP7 = 0x011C,
  98. SFP8 = 0x0120,
  99. SFP9 = 0x0124,
  100. SFP10 = 0x0128,
  101. SFP11 = 0x012C,
  102. SFP12 = 0x0130,
  103. SFP13 = 0x0134,
  104. SFP14 = 0x0138,
  105. SFP15 = 0x013C,
  106. SFP16 = 0x0140,
  107. SFP17 = 0x0144,
  108. SFP18 = 0x0148,
  109. SFP19 = 0x014C,
  110. SFP20 = 0x0150,
  111. SFP21 = 0x0154,
  112. SFP22 = 0x0158,
  113. SFP23 = 0x015C,
  114. SFP24 = 0x0160,
  115. SFP25 = 0x0164,
  116. SFP26 = 0x0168,
  117. SFP27 = 0x016C,
  118. SFP28 = 0x0170,
  119. SFP29 = 0x0174,
  120. SFP30 = 0x0178,
  121. SFP31 = 0x017C,
  122. SFM0 = 0x01C0,
  123. SFM1 = 0x01C4,
  124. TGC = 0x0300,
  125. TCCR = 0x0304,
  126. TSR = 0x0308,
  127. TFA0 = 0x0310,
  128. TFA1 = 0x0314,
  129. TFA2 = 0x0318,
  130. CIVR0 = 0x0320,
  131. CIVR1 = 0x0324,
  132. CDVR0 = 0x0328,
  133. CDVR1 = 0x032C,
  134. CUL0 = 0x0330,
  135. CUL1 = 0x0334,
  136. CLL0 = 0x0338,
  137. CLL1 = 0x033C,
  138. DIC = 0x0350,
  139. DIS = 0x0354,
  140. EIC = 0x0358,
  141. EIS = 0x035C,
  142. RIC0 = 0x0360,
  143. RIS0 = 0x0364,
  144. RIC1 = 0x0368,
  145. RIS1 = 0x036C,
  146. RIC2 = 0x0370,
  147. RIS2 = 0x0374,
  148. TIC = 0x0378,
  149. TIS = 0x037C,
  150. ISS = 0x0380,
  151. CIE = 0x0384, /* R-Car Gen3 only */
  152. GCCR = 0x0390,
  153. GMTT = 0x0394,
  154. GPTC = 0x0398,
  155. GTI = 0x039C,
  156. GTO0 = 0x03A0,
  157. GTO1 = 0x03A4,
  158. GTO2 = 0x03A8,
  159. GIC = 0x03AC,
  160. GIS = 0x03B0,
  161. GCPT = 0x03B4, /* Documented for R-Car Gen3 only */
  162. GCT0 = 0x03B8,
  163. GCT1 = 0x03BC,
  164. GCT2 = 0x03C0,
  165. GIE = 0x03CC, /* R-Car Gen3 only */
  166. GID = 0x03D0, /* R-Car Gen3 only */
  167. DIL = 0x0440, /* R-Car Gen3 only */
  168. RIE0 = 0x0460, /* R-Car Gen3 only */
  169. RID0 = 0x0464, /* R-Car Gen3 only */
  170. RIE2 = 0x0470, /* R-Car Gen3 only */
  171. RID2 = 0x0474, /* R-Car Gen3 only */
  172. TIE = 0x0478, /* R-Car Gen3 only */
  173. TID = 0x047c, /* R-Car Gen3 only */
  174. /* E-MAC registers */
  175. ECMR = 0x0500,
  176. RFLR = 0x0508,
  177. ECSR = 0x0510,
  178. ECSIPR = 0x0518,
  179. PIR = 0x0520,
  180. PSR = 0x0528,
  181. PIPR = 0x052c,
  182. CXR31 = 0x0530, /* RZ/G2L only */
  183. CXR35 = 0x0540, /* RZ/G2L only */
  184. MPR = 0x0558,
  185. PFTCR = 0x055c,
  186. PFRCR = 0x0560,
  187. GECMR = 0x05b0,
  188. MAHR = 0x05c0,
  189. MALR = 0x05c8,
  190. TROCR = 0x0700, /* R-Car Gen3 and RZ/G2L only */
  191. CXR41 = 0x0708, /* RZ/G2L only */
  192. CXR42 = 0x0710, /* RZ/G2L only */
  193. CEFCR = 0x0740,
  194. FRECR = 0x0748,
  195. TSFRCR = 0x0750,
  196. TLFRCR = 0x0758,
  197. RFCR = 0x0760,
  198. MAFCR = 0x0778,
  199. CSR0 = 0x0800, /* RZ/G2L only */
  200. };
  201. /* Register bits of the Ethernet AVB */
  202. /* CCC */
  203. enum CCC_BIT {
  204. CCC_OPC = 0x00000003,
  205. CCC_OPC_RESET = 0x00000000,
  206. CCC_OPC_CONFIG = 0x00000001,
  207. CCC_OPC_OPERATION = 0x00000002,
  208. CCC_GAC = 0x00000080,
  209. CCC_DTSR = 0x00000100,
  210. CCC_CSEL = 0x00030000,
  211. CCC_CSEL_HPB = 0x00010000,
  212. CCC_CSEL_ETH_TX = 0x00020000,
  213. CCC_CSEL_GMII_REF = 0x00030000,
  214. CCC_LBME = 0x01000000,
  215. };
  216. /* CSR */
  217. enum CSR_BIT {
  218. CSR_OPS = 0x0000000F,
  219. CSR_OPS_RESET = 0x00000001,
  220. CSR_OPS_CONFIG = 0x00000002,
  221. CSR_OPS_OPERATION = 0x00000004,
  222. CSR_OPS_STANDBY = 0x00000008, /* Documented for R-Car Gen3 only */
  223. CSR_DTS = 0x00000100,
  224. CSR_TPO0 = 0x00010000,
  225. CSR_TPO1 = 0x00020000,
  226. CSR_TPO2 = 0x00040000,
  227. CSR_TPO3 = 0x00080000,
  228. CSR_RPO = 0x00100000,
  229. };
  230. /* ESR */
  231. enum ESR_BIT {
  232. ESR_EQN = 0x0000001F,
  233. ESR_ET = 0x00000F00,
  234. ESR_EIL = 0x00001000,
  235. };
  236. /* APSR (R-Car Gen3 only) */
  237. enum APSR_BIT {
  238. APSR_MEMS = 0x00000002, /* Undocumented */
  239. APSR_CMSW = 0x00000010,
  240. APSR_RDM = 0x00002000,
  241. APSR_TDM = 0x00004000,
  242. };
  243. /* RCR */
  244. enum RCR_BIT {
  245. RCR_EFFS = 0x00000001,
  246. RCR_ENCF = 0x00000002,
  247. RCR_ESF = 0x0000000C,
  248. RCR_ETS0 = 0x00000010,
  249. RCR_ETS2 = 0x00000020,
  250. RCR_RFCL = 0x1FFF0000,
  251. };
  252. /* RQC0/1/2/3/4 */
  253. enum RQC_BIT {
  254. RQC_RSM0 = 0x00000003,
  255. RQC_UFCC0 = 0x00000030,
  256. RQC_RSM1 = 0x00000300,
  257. RQC_UFCC1 = 0x00003000,
  258. RQC_RSM2 = 0x00030000,
  259. RQC_UFCC2 = 0x00300000,
  260. RQC_RSM3 = 0x03000000,
  261. RQC_UFCC3 = 0x30000000,
  262. };
  263. /* RPC */
  264. enum RPC_BIT {
  265. RPC_PCNT = 0x00000700,
  266. RPC_DCNT = 0x00FF0000,
  267. };
  268. /* UFCW */
  269. enum UFCW_BIT {
  270. UFCW_WL0 = 0x0000003F,
  271. UFCW_WL1 = 0x00003F00,
  272. UFCW_WL2 = 0x003F0000,
  273. UFCW_WL3 = 0x3F000000,
  274. };
  275. /* UFCS */
  276. enum UFCS_BIT {
  277. UFCS_SL0 = 0x0000003F,
  278. UFCS_SL1 = 0x00003F00,
  279. UFCS_SL2 = 0x003F0000,
  280. UFCS_SL3 = 0x3F000000,
  281. };
  282. /* UFCV0/1/2/3/4 */
  283. enum UFCV_BIT {
  284. UFCV_CV0 = 0x0000003F,
  285. UFCV_CV1 = 0x00003F00,
  286. UFCV_CV2 = 0x003F0000,
  287. UFCV_CV3 = 0x3F000000,
  288. };
  289. /* UFCD0/1/2/3/4 */
  290. enum UFCD_BIT {
  291. UFCD_DV0 = 0x0000003F,
  292. UFCD_DV1 = 0x00003F00,
  293. UFCD_DV2 = 0x003F0000,
  294. UFCD_DV3 = 0x3F000000,
  295. };
  296. /* SFO */
  297. enum SFO_BIT {
  298. SFO_FBP = 0x0000003F,
  299. };
  300. /* RTC */
  301. enum RTC_BIT {
  302. RTC_MFL0 = 0x00000FFF,
  303. RTC_MFL1 = 0x0FFF0000,
  304. };
  305. /* TGC */
  306. enum TGC_BIT {
  307. TGC_TSM0 = 0x00000001,
  308. TGC_TSM1 = 0x00000002,
  309. TGC_TSM2 = 0x00000004,
  310. TGC_TSM3 = 0x00000008,
  311. TGC_TQP = 0x00000030,
  312. TGC_TQP_NONAVB = 0x00000000,
  313. TGC_TQP_AVBMODE1 = 0x00000010,
  314. TGC_TQP_AVBMODE2 = 0x00000030,
  315. TGC_TBD0 = 0x00000300,
  316. TGC_TBD1 = 0x00003000,
  317. TGC_TBD2 = 0x00030000,
  318. TGC_TBD3 = 0x00300000,
  319. };
  320. /* TCCR */
  321. enum TCCR_BIT {
  322. TCCR_TSRQ0 = 0x00000001,
  323. TCCR_TSRQ1 = 0x00000002,
  324. TCCR_TSRQ2 = 0x00000004,
  325. TCCR_TSRQ3 = 0x00000008,
  326. TCCR_TFEN = 0x00000100,
  327. TCCR_TFR = 0x00000200,
  328. };
  329. /* TSR */
  330. enum TSR_BIT {
  331. TSR_CCS0 = 0x00000003,
  332. TSR_CCS1 = 0x0000000C,
  333. TSR_TFFL = 0x00000700,
  334. };
  335. /* TFA2 */
  336. enum TFA2_BIT {
  337. TFA2_TSV = 0x0000FFFF,
  338. TFA2_TST = 0x03FF0000,
  339. };
  340. /* DIC */
  341. enum DIC_BIT {
  342. DIC_DPE1 = 0x00000002,
  343. DIC_DPE2 = 0x00000004,
  344. DIC_DPE3 = 0x00000008,
  345. DIC_DPE4 = 0x00000010,
  346. DIC_DPE5 = 0x00000020,
  347. DIC_DPE6 = 0x00000040,
  348. DIC_DPE7 = 0x00000080,
  349. DIC_DPE8 = 0x00000100,
  350. DIC_DPE9 = 0x00000200,
  351. DIC_DPE10 = 0x00000400,
  352. DIC_DPE11 = 0x00000800,
  353. DIC_DPE12 = 0x00001000,
  354. DIC_DPE13 = 0x00002000,
  355. DIC_DPE14 = 0x00004000,
  356. DIC_DPE15 = 0x00008000,
  357. };
  358. /* DIS */
  359. enum DIS_BIT {
  360. DIS_DPF1 = 0x00000002,
  361. DIS_DPF2 = 0x00000004,
  362. DIS_DPF3 = 0x00000008,
  363. DIS_DPF4 = 0x00000010,
  364. DIS_DPF5 = 0x00000020,
  365. DIS_DPF6 = 0x00000040,
  366. DIS_DPF7 = 0x00000080,
  367. DIS_DPF8 = 0x00000100,
  368. DIS_DPF9 = 0x00000200,
  369. DIS_DPF10 = 0x00000400,
  370. DIS_DPF11 = 0x00000800,
  371. DIS_DPF12 = 0x00001000,
  372. DIS_DPF13 = 0x00002000,
  373. DIS_DPF14 = 0x00004000,
  374. DIS_DPF15 = 0x00008000,
  375. };
  376. /* EIC */
  377. enum EIC_BIT {
  378. EIC_MREE = 0x00000001,
  379. EIC_MTEE = 0x00000002,
  380. EIC_QEE = 0x00000004,
  381. EIC_SEE = 0x00000008,
  382. EIC_CLLE0 = 0x00000010,
  383. EIC_CLLE1 = 0x00000020,
  384. EIC_CULE0 = 0x00000040,
  385. EIC_CULE1 = 0x00000080,
  386. EIC_TFFE = 0x00000100,
  387. };
  388. /* EIS */
  389. enum EIS_BIT {
  390. EIS_MREF = 0x00000001,
  391. EIS_MTEF = 0x00000002,
  392. EIS_QEF = 0x00000004,
  393. EIS_SEF = 0x00000008,
  394. EIS_CLLF0 = 0x00000010,
  395. EIS_CLLF1 = 0x00000020,
  396. EIS_CULF0 = 0x00000040,
  397. EIS_CULF1 = 0x00000080,
  398. EIS_TFFF = 0x00000100,
  399. EIS_QFS = 0x00010000,
  400. EIS_RESERVED = (GENMASK(31, 17) | GENMASK(15, 11)),
  401. };
  402. /* RIC0 */
  403. enum RIC0_BIT {
  404. RIC0_FRE0 = 0x00000001,
  405. RIC0_FRE1 = 0x00000002,
  406. RIC0_FRE2 = 0x00000004,
  407. RIC0_FRE3 = 0x00000008,
  408. RIC0_FRE4 = 0x00000010,
  409. RIC0_FRE5 = 0x00000020,
  410. RIC0_FRE6 = 0x00000040,
  411. RIC0_FRE7 = 0x00000080,
  412. RIC0_FRE8 = 0x00000100,
  413. RIC0_FRE9 = 0x00000200,
  414. RIC0_FRE10 = 0x00000400,
  415. RIC0_FRE11 = 0x00000800,
  416. RIC0_FRE12 = 0x00001000,
  417. RIC0_FRE13 = 0x00002000,
  418. RIC0_FRE14 = 0x00004000,
  419. RIC0_FRE15 = 0x00008000,
  420. RIC0_FRE16 = 0x00010000,
  421. RIC0_FRE17 = 0x00020000,
  422. };
  423. /* RIC0 */
  424. enum RIS0_BIT {
  425. RIS0_FRF0 = 0x00000001,
  426. RIS0_FRF1 = 0x00000002,
  427. RIS0_FRF2 = 0x00000004,
  428. RIS0_FRF3 = 0x00000008,
  429. RIS0_FRF4 = 0x00000010,
  430. RIS0_FRF5 = 0x00000020,
  431. RIS0_FRF6 = 0x00000040,
  432. RIS0_FRF7 = 0x00000080,
  433. RIS0_FRF8 = 0x00000100,
  434. RIS0_FRF9 = 0x00000200,
  435. RIS0_FRF10 = 0x00000400,
  436. RIS0_FRF11 = 0x00000800,
  437. RIS0_FRF12 = 0x00001000,
  438. RIS0_FRF13 = 0x00002000,
  439. RIS0_FRF14 = 0x00004000,
  440. RIS0_FRF15 = 0x00008000,
  441. RIS0_FRF16 = 0x00010000,
  442. RIS0_FRF17 = 0x00020000,
  443. RIS0_RESERVED = GENMASK(31, 18),
  444. };
  445. /* RIC1 */
  446. enum RIC1_BIT {
  447. RIC1_RFWE = 0x80000000,
  448. };
  449. /* RIS1 */
  450. enum RIS1_BIT {
  451. RIS1_RFWF = 0x80000000,
  452. };
  453. /* RIC2 */
  454. enum RIC2_BIT {
  455. RIC2_QFE0 = 0x00000001,
  456. RIC2_QFE1 = 0x00000002,
  457. RIC2_QFE2 = 0x00000004,
  458. RIC2_QFE3 = 0x00000008,
  459. RIC2_QFE4 = 0x00000010,
  460. RIC2_QFE5 = 0x00000020,
  461. RIC2_QFE6 = 0x00000040,
  462. RIC2_QFE7 = 0x00000080,
  463. RIC2_QFE8 = 0x00000100,
  464. RIC2_QFE9 = 0x00000200,
  465. RIC2_QFE10 = 0x00000400,
  466. RIC2_QFE11 = 0x00000800,
  467. RIC2_QFE12 = 0x00001000,
  468. RIC2_QFE13 = 0x00002000,
  469. RIC2_QFE14 = 0x00004000,
  470. RIC2_QFE15 = 0x00008000,
  471. RIC2_QFE16 = 0x00010000,
  472. RIC2_QFE17 = 0x00020000,
  473. RIC2_RFFE = 0x80000000,
  474. };
  475. /* RIS2 */
  476. enum RIS2_BIT {
  477. RIS2_QFF0 = 0x00000001,
  478. RIS2_QFF1 = 0x00000002,
  479. RIS2_QFF2 = 0x00000004,
  480. RIS2_QFF3 = 0x00000008,
  481. RIS2_QFF4 = 0x00000010,
  482. RIS2_QFF5 = 0x00000020,
  483. RIS2_QFF6 = 0x00000040,
  484. RIS2_QFF7 = 0x00000080,
  485. RIS2_QFF8 = 0x00000100,
  486. RIS2_QFF9 = 0x00000200,
  487. RIS2_QFF10 = 0x00000400,
  488. RIS2_QFF11 = 0x00000800,
  489. RIS2_QFF12 = 0x00001000,
  490. RIS2_QFF13 = 0x00002000,
  491. RIS2_QFF14 = 0x00004000,
  492. RIS2_QFF15 = 0x00008000,
  493. RIS2_QFF16 = 0x00010000,
  494. RIS2_QFF17 = 0x00020000,
  495. RIS2_RFFF = 0x80000000,
  496. RIS2_RESERVED = GENMASK(30, 18),
  497. };
  498. /* TIC */
  499. enum TIC_BIT {
  500. TIC_FTE0 = 0x00000001, /* Documented for R-Car Gen3 only */
  501. TIC_FTE1 = 0x00000002, /* Documented for R-Car Gen3 only */
  502. TIC_TFUE = 0x00000100,
  503. TIC_TFWE = 0x00000200,
  504. };
  505. /* TIS */
  506. enum TIS_BIT {
  507. TIS_FTF0 = 0x00000001, /* Documented for R-Car Gen3 only */
  508. TIS_FTF1 = 0x00000002, /* Documented for R-Car Gen3 only */
  509. TIS_TFUF = 0x00000100,
  510. TIS_TFWF = 0x00000200,
  511. TIS_RESERVED = (GENMASK(31, 20) | GENMASK(15, 12) | GENMASK(7, 4))
  512. };
  513. /* ISS */
  514. enum ISS_BIT {
  515. ISS_FRS = 0x00000001, /* Documented for R-Car Gen3 only */
  516. ISS_FTS = 0x00000004, /* Documented for R-Car Gen3 only */
  517. ISS_ES = 0x00000040,
  518. ISS_MS = 0x00000080,
  519. ISS_TFUS = 0x00000100,
  520. ISS_TFWS = 0x00000200,
  521. ISS_RFWS = 0x00001000,
  522. ISS_CGIS = 0x00002000,
  523. ISS_DPS1 = 0x00020000,
  524. ISS_DPS2 = 0x00040000,
  525. ISS_DPS3 = 0x00080000,
  526. ISS_DPS4 = 0x00100000,
  527. ISS_DPS5 = 0x00200000,
  528. ISS_DPS6 = 0x00400000,
  529. ISS_DPS7 = 0x00800000,
  530. ISS_DPS8 = 0x01000000,
  531. ISS_DPS9 = 0x02000000,
  532. ISS_DPS10 = 0x04000000,
  533. ISS_DPS11 = 0x08000000,
  534. ISS_DPS12 = 0x10000000,
  535. ISS_DPS13 = 0x20000000,
  536. ISS_DPS14 = 0x40000000,
  537. ISS_DPS15 = 0x80000000,
  538. };
  539. /* CIE (R-Car Gen3 only) */
  540. enum CIE_BIT {
  541. CIE_CRIE = 0x00000001,
  542. CIE_CTIE = 0x00000100,
  543. CIE_RQFM = 0x00010000,
  544. CIE_CL0M = 0x00020000,
  545. CIE_RFWL = 0x00040000,
  546. CIE_RFFL = 0x00080000,
  547. };
  548. /* GCCR */
  549. enum GCCR_BIT {
  550. GCCR_TCR = 0x00000003,
  551. GCCR_TCR_NOREQ = 0x00000000, /* No request */
  552. GCCR_TCR_RESET = 0x00000001, /* gPTP/AVTP presentation timer reset */
  553. GCCR_TCR_CAPTURE = 0x00000003, /* Capture value set in GCCR.TCSS */
  554. GCCR_LTO = 0x00000004,
  555. GCCR_LTI = 0x00000008,
  556. GCCR_LPTC = 0x00000010,
  557. GCCR_LMTT = 0x00000020,
  558. GCCR_TCSS = 0x00000300,
  559. GCCR_TCSS_GPTP = 0x00000000, /* gPTP timer value */
  560. GCCR_TCSS_ADJGPTP = 0x00000100, /* Adjusted gPTP timer value */
  561. GCCR_TCSS_AVTP = 0x00000200, /* AVTP presentation time value */
  562. };
  563. /* GTI */
  564. enum GTI_BIT {
  565. GTI_TIV = 0x0FFFFFFF,
  566. };
  567. #define GTI_TIV_MAX GTI_TIV
  568. #define GTI_TIV_MIN 0x20
  569. /* GIC */
  570. enum GIC_BIT {
  571. GIC_PTCE = 0x00000001, /* Documented for R-Car Gen3 only */
  572. GIC_PTME = 0x00000004,
  573. };
  574. /* GIS */
  575. enum GIS_BIT {
  576. GIS_PTCF = 0x00000001, /* Documented for R-Car Gen3 only */
  577. GIS_PTMF = 0x00000004,
  578. GIS_RESERVED = GENMASK(15, 10),
  579. };
  580. /* GIE (R-Car Gen3 only) */
  581. enum GIE_BIT {
  582. GIE_PTCS = 0x00000001,
  583. GIE_PTOS = 0x00000002,
  584. GIE_PTMS0 = 0x00000004,
  585. GIE_PTMS1 = 0x00000008,
  586. GIE_PTMS2 = 0x00000010,
  587. GIE_PTMS3 = 0x00000020,
  588. GIE_PTMS4 = 0x00000040,
  589. GIE_PTMS5 = 0x00000080,
  590. GIE_PTMS6 = 0x00000100,
  591. GIE_PTMS7 = 0x00000200,
  592. GIE_ATCS0 = 0x00010000,
  593. GIE_ATCS1 = 0x00020000,
  594. GIE_ATCS2 = 0x00040000,
  595. GIE_ATCS3 = 0x00080000,
  596. GIE_ATCS4 = 0x00100000,
  597. GIE_ATCS5 = 0x00200000,
  598. GIE_ATCS6 = 0x00400000,
  599. GIE_ATCS7 = 0x00800000,
  600. GIE_ATCS8 = 0x01000000,
  601. GIE_ATCS9 = 0x02000000,
  602. GIE_ATCS10 = 0x04000000,
  603. GIE_ATCS11 = 0x08000000,
  604. GIE_ATCS12 = 0x10000000,
  605. GIE_ATCS13 = 0x20000000,
  606. GIE_ATCS14 = 0x40000000,
  607. GIE_ATCS15 = 0x80000000,
  608. };
  609. /* GID (R-Car Gen3 only) */
  610. enum GID_BIT {
  611. GID_PTCD = 0x00000001,
  612. GID_PTOD = 0x00000002,
  613. GID_PTMD0 = 0x00000004,
  614. GID_PTMD1 = 0x00000008,
  615. GID_PTMD2 = 0x00000010,
  616. GID_PTMD3 = 0x00000020,
  617. GID_PTMD4 = 0x00000040,
  618. GID_PTMD5 = 0x00000080,
  619. GID_PTMD6 = 0x00000100,
  620. GID_PTMD7 = 0x00000200,
  621. GID_ATCD0 = 0x00010000,
  622. GID_ATCD1 = 0x00020000,
  623. GID_ATCD2 = 0x00040000,
  624. GID_ATCD3 = 0x00080000,
  625. GID_ATCD4 = 0x00100000,
  626. GID_ATCD5 = 0x00200000,
  627. GID_ATCD6 = 0x00400000,
  628. GID_ATCD7 = 0x00800000,
  629. GID_ATCD8 = 0x01000000,
  630. GID_ATCD9 = 0x02000000,
  631. GID_ATCD10 = 0x04000000,
  632. GID_ATCD11 = 0x08000000,
  633. GID_ATCD12 = 0x10000000,
  634. GID_ATCD13 = 0x20000000,
  635. GID_ATCD14 = 0x40000000,
  636. GID_ATCD15 = 0x80000000,
  637. };
  638. /* RIE0 (R-Car Gen3 only) */
  639. enum RIE0_BIT {
  640. RIE0_FRS0 = 0x00000001,
  641. RIE0_FRS1 = 0x00000002,
  642. RIE0_FRS2 = 0x00000004,
  643. RIE0_FRS3 = 0x00000008,
  644. RIE0_FRS4 = 0x00000010,
  645. RIE0_FRS5 = 0x00000020,
  646. RIE0_FRS6 = 0x00000040,
  647. RIE0_FRS7 = 0x00000080,
  648. RIE0_FRS8 = 0x00000100,
  649. RIE0_FRS9 = 0x00000200,
  650. RIE0_FRS10 = 0x00000400,
  651. RIE0_FRS11 = 0x00000800,
  652. RIE0_FRS12 = 0x00001000,
  653. RIE0_FRS13 = 0x00002000,
  654. RIE0_FRS14 = 0x00004000,
  655. RIE0_FRS15 = 0x00008000,
  656. RIE0_FRS16 = 0x00010000,
  657. RIE0_FRS17 = 0x00020000,
  658. };
  659. /* RID0 (R-Car Gen3 only) */
  660. enum RID0_BIT {
  661. RID0_FRD0 = 0x00000001,
  662. RID0_FRD1 = 0x00000002,
  663. RID0_FRD2 = 0x00000004,
  664. RID0_FRD3 = 0x00000008,
  665. RID0_FRD4 = 0x00000010,
  666. RID0_FRD5 = 0x00000020,
  667. RID0_FRD6 = 0x00000040,
  668. RID0_FRD7 = 0x00000080,
  669. RID0_FRD8 = 0x00000100,
  670. RID0_FRD9 = 0x00000200,
  671. RID0_FRD10 = 0x00000400,
  672. RID0_FRD11 = 0x00000800,
  673. RID0_FRD12 = 0x00001000,
  674. RID0_FRD13 = 0x00002000,
  675. RID0_FRD14 = 0x00004000,
  676. RID0_FRD15 = 0x00008000,
  677. RID0_FRD16 = 0x00010000,
  678. RID0_FRD17 = 0x00020000,
  679. };
  680. /* RIE2 (R-Car Gen3 only) */
  681. enum RIE2_BIT {
  682. RIE2_QFS0 = 0x00000001,
  683. RIE2_QFS1 = 0x00000002,
  684. RIE2_QFS2 = 0x00000004,
  685. RIE2_QFS3 = 0x00000008,
  686. RIE2_QFS4 = 0x00000010,
  687. RIE2_QFS5 = 0x00000020,
  688. RIE2_QFS6 = 0x00000040,
  689. RIE2_QFS7 = 0x00000080,
  690. RIE2_QFS8 = 0x00000100,
  691. RIE2_QFS9 = 0x00000200,
  692. RIE2_QFS10 = 0x00000400,
  693. RIE2_QFS11 = 0x00000800,
  694. RIE2_QFS12 = 0x00001000,
  695. RIE2_QFS13 = 0x00002000,
  696. RIE2_QFS14 = 0x00004000,
  697. RIE2_QFS15 = 0x00008000,
  698. RIE2_QFS16 = 0x00010000,
  699. RIE2_QFS17 = 0x00020000,
  700. RIE2_RFFS = 0x80000000,
  701. };
  702. /* RID2 (R-Car Gen3 only) */
  703. enum RID2_BIT {
  704. RID2_QFD0 = 0x00000001,
  705. RID2_QFD1 = 0x00000002,
  706. RID2_QFD2 = 0x00000004,
  707. RID2_QFD3 = 0x00000008,
  708. RID2_QFD4 = 0x00000010,
  709. RID2_QFD5 = 0x00000020,
  710. RID2_QFD6 = 0x00000040,
  711. RID2_QFD7 = 0x00000080,
  712. RID2_QFD8 = 0x00000100,
  713. RID2_QFD9 = 0x00000200,
  714. RID2_QFD10 = 0x00000400,
  715. RID2_QFD11 = 0x00000800,
  716. RID2_QFD12 = 0x00001000,
  717. RID2_QFD13 = 0x00002000,
  718. RID2_QFD14 = 0x00004000,
  719. RID2_QFD15 = 0x00008000,
  720. RID2_QFD16 = 0x00010000,
  721. RID2_QFD17 = 0x00020000,
  722. RID2_RFFD = 0x80000000,
  723. };
  724. /* TIE (R-Car Gen3 only) */
  725. enum TIE_BIT {
  726. TIE_FTS0 = 0x00000001,
  727. TIE_FTS1 = 0x00000002,
  728. TIE_FTS2 = 0x00000004,
  729. TIE_FTS3 = 0x00000008,
  730. TIE_TFUS = 0x00000100,
  731. TIE_TFWS = 0x00000200,
  732. TIE_MFUS = 0x00000400,
  733. TIE_MFWS = 0x00000800,
  734. TIE_TDPS0 = 0x00010000,
  735. TIE_TDPS1 = 0x00020000,
  736. TIE_TDPS2 = 0x00040000,
  737. TIE_TDPS3 = 0x00080000,
  738. };
  739. /* TID (R-Car Gen3 only) */
  740. enum TID_BIT {
  741. TID_FTD0 = 0x00000001,
  742. TID_FTD1 = 0x00000002,
  743. TID_FTD2 = 0x00000004,
  744. TID_FTD3 = 0x00000008,
  745. TID_TFUD = 0x00000100,
  746. TID_TFWD = 0x00000200,
  747. TID_MFUD = 0x00000400,
  748. TID_MFWD = 0x00000800,
  749. TID_TDPD0 = 0x00010000,
  750. TID_TDPD1 = 0x00020000,
  751. TID_TDPD2 = 0x00040000,
  752. TID_TDPD3 = 0x00080000,
  753. };
  754. /* ECMR */
  755. enum ECMR_BIT {
  756. ECMR_PRM = 0x00000001,
  757. ECMR_DM = 0x00000002,
  758. ECMR_TE = 0x00000020,
  759. ECMR_RE = 0x00000040,
  760. ECMR_MPDE = 0x00000200,
  761. ECMR_TXF = 0x00010000, /* Documented for R-Car Gen3 only */
  762. ECMR_RXF = 0x00020000,
  763. ECMR_PFR = 0x00040000,
  764. ECMR_ZPF = 0x00080000, /* Documented for R-Car Gen3 and RZ/G2L */
  765. ECMR_RZPF = 0x00100000,
  766. ECMR_DPAD = 0x00200000,
  767. ECMR_RCSC = 0x00800000,
  768. ECMR_RCPT = 0x02000000, /* Documented for RZ/G2L only */
  769. ECMR_TRCCM = 0x04000000,
  770. };
  771. /* ECSR */
  772. enum ECSR_BIT {
  773. ECSR_ICD = 0x00000001,
  774. ECSR_MPD = 0x00000002,
  775. ECSR_LCHNG = 0x00000004,
  776. ECSR_PHYI = 0x00000008,
  777. ECSR_PFRI = 0x00000010, /* Documented for R-Car Gen3 and RZ/G2L */
  778. };
  779. /* ECSIPR */
  780. enum ECSIPR_BIT {
  781. ECSIPR_ICDIP = 0x00000001,
  782. ECSIPR_MPDIP = 0x00000002,
  783. ECSIPR_LCHNGIP = 0x00000004,
  784. };
  785. /* PIR */
  786. enum PIR_BIT {
  787. PIR_MDC = 0x00000001,
  788. PIR_MMD = 0x00000002,
  789. PIR_MDO = 0x00000004,
  790. PIR_MDI = 0x00000008,
  791. };
  792. /* PSR */
  793. enum PSR_BIT {
  794. PSR_LMON = 0x00000001,
  795. };
  796. /* PIPR */
  797. enum PIPR_BIT {
  798. PIPR_PHYIP = 0x00000001,
  799. };
  800. /* MPR */
  801. enum MPR_BIT {
  802. MPR_MP = 0x0000ffff,
  803. };
  804. /* GECMR */
  805. enum GECMR_BIT {
  806. GECMR_SPEED = 0x00000001,
  807. GECMR_SPEED_100 = 0x00000000,
  808. GECMR_SPEED_1000 = 0x00000001,
  809. GBETH_GECMR_SPEED = 0x00000030,
  810. GBETH_GECMR_SPEED_10 = 0x00000000,
  811. GBETH_GECMR_SPEED_100 = 0x00000010,
  812. GBETH_GECMR_SPEED_1000 = 0x00000020,
  813. };
  814. /* The Ethernet AVB descriptor definitions. */
  815. struct ravb_desc {
  816. __le16 ds; /* Descriptor size */
  817. u8 cc; /* Content control MSBs (reserved) */
  818. u8 die_dt; /* Descriptor interrupt enable and type */
  819. __le32 dptr; /* Descriptor pointer */
  820. };
  821. #define DPTR_ALIGN 4 /* Required descriptor pointer alignment */
  822. enum DIE_DT {
  823. /* Frame data */
  824. DT_FMID = 0x40,
  825. DT_FSTART = 0x50,
  826. DT_FEND = 0x60,
  827. DT_FSINGLE = 0x70,
  828. /* Chain control */
  829. DT_LINK = 0x80,
  830. DT_LINKFIX = 0x90,
  831. DT_EOS = 0xa0,
  832. /* HW/SW arbitration */
  833. DT_FEMPTY = 0xc0,
  834. DT_FEMPTY_IS = 0xd0,
  835. DT_FEMPTY_IC = 0xe0,
  836. DT_FEMPTY_ND = 0xf0,
  837. DT_LEMPTY = 0x20,
  838. DT_EEMPTY = 0x30,
  839. };
  840. struct ravb_rx_desc {
  841. __le16 ds_cc; /* Descriptor size and content control LSBs */
  842. u8 msc; /* MAC status code */
  843. u8 die_dt; /* Descriptor interrupt enable and type */
  844. __le32 dptr; /* Descpriptor pointer */
  845. };
  846. struct ravb_ex_rx_desc {
  847. __le16 ds_cc; /* Descriptor size and content control lower bits */
  848. u8 msc; /* MAC status code */
  849. u8 die_dt; /* Descriptor interrupt enable and type */
  850. __le32 dptr; /* Descpriptor pointer */
  851. __le32 ts_n; /* Timestampe nsec */
  852. __le32 ts_sl; /* Timestamp low */
  853. __le16 ts_sh; /* Timestamp high */
  854. __le16 res; /* Reserved bits */
  855. };
  856. enum RX_DS_CC_BIT {
  857. RX_DS = 0x0fff, /* Data size */
  858. RX_TR = 0x1000, /* Truncation indication */
  859. RX_EI = 0x2000, /* Error indication */
  860. RX_PS = 0xc000, /* Padding selection */
  861. };
  862. /* E-MAC status code */
  863. enum MSC_BIT {
  864. MSC_CRC = 0x01, /* Frame CRC error */
  865. MSC_RFE = 0x02, /* Frame reception error (flagged by PHY) */
  866. MSC_RTSF = 0x04, /* Frame length error (frame too short) */
  867. MSC_RTLF = 0x08, /* Frame length error (frame too long) */
  868. MSC_FRE = 0x10, /* Fraction error (not a multiple of 8 bits) */
  869. MSC_CRL = 0x20, /* Carrier lost */
  870. MSC_CEEF = 0x40, /* Carrier extension error */
  871. MSC_MC = 0x80, /* Multicast frame reception */
  872. };
  873. struct ravb_tx_desc {
  874. __le16 ds_tagl; /* Descriptor size and frame tag LSBs */
  875. u8 tagh_tsr; /* Frame tag MSBs and timestamp storage request bit */
  876. u8 die_dt; /* Descriptor interrupt enable and type */
  877. __le32 dptr; /* Descpriptor pointer */
  878. };
  879. enum TX_DS_TAGL_BIT {
  880. TX_DS = 0x0fff, /* Data size */
  881. TX_TAGL = 0xf000, /* Frame tag LSBs */
  882. };
  883. enum TX_TAGH_TSR_BIT {
  884. TX_TAGH = 0x3f, /* Frame tag MSBs */
  885. TX_TSR = 0x40, /* Timestamp storage request */
  886. };
  887. enum RAVB_QUEUE {
  888. RAVB_BE = 0, /* Best Effort Queue */
  889. RAVB_NC, /* Network Control Queue */
  890. };
  891. enum CXR31_BIT {
  892. CXR31_SEL_LINK0 = 0x00000001,
  893. CXR31_SEL_LINK1 = 0x00000008,
  894. };
  895. enum CXR35_BIT {
  896. CXR35_SEL_XMII = 0x00000003,
  897. CXR35_SEL_XMII_RGMII = 0x00000000,
  898. CXR35_SEL_XMII_MII = 0x00000002,
  899. CXR35_HALFCYC_CLKSW = 0xffff0000,
  900. };
  901. enum CSR0_BIT {
  902. CSR0_TPE = 0x00000010,
  903. CSR0_RPE = 0x00000020,
  904. };
  905. #define DBAT_ENTRY_NUM 22
  906. #define RX_QUEUE_OFFSET 4
  907. #define NUM_RX_QUEUE 2
  908. #define NUM_TX_QUEUE 2
  909. #define RX_BUF_SZ (2048 - ETH_FCS_LEN + sizeof(__sum16))
  910. #define GBETH_RX_BUFF_MAX 8192
  911. #define GBETH_RX_DESC_DATA_SIZE 4080
  912. struct ravb_tstamp_skb {
  913. struct list_head list;
  914. struct sk_buff *skb;
  915. u16 tag;
  916. };
  917. struct ravb_ptp_perout {
  918. u32 target;
  919. u32 period;
  920. };
  921. #define N_EXT_TS 1
  922. #define N_PER_OUT 1
  923. struct ravb_ptp {
  924. struct ptp_clock *clock;
  925. struct ptp_clock_info info;
  926. u32 default_addend;
  927. u32 current_addend;
  928. int extts[N_EXT_TS];
  929. struct ravb_ptp_perout perout[N_PER_OUT];
  930. };
  931. struct ravb_hw_info {
  932. void (*rx_ring_free)(struct net_device *ndev, int q);
  933. void (*rx_ring_format)(struct net_device *ndev, int q);
  934. void *(*alloc_rx_desc)(struct net_device *ndev, int q);
  935. bool (*receive)(struct net_device *ndev, int *quota, int q);
  936. void (*set_rate)(struct net_device *ndev);
  937. int (*set_feature)(struct net_device *ndev, netdev_features_t features);
  938. int (*dmac_init)(struct net_device *ndev);
  939. void (*emac_init)(struct net_device *ndev);
  940. const char (*gstrings_stats)[ETH_GSTRING_LEN];
  941. size_t gstrings_size;
  942. netdev_features_t net_hw_features;
  943. netdev_features_t net_features;
  944. int stats_len;
  945. size_t max_rx_len;
  946. u32 tccr_mask;
  947. u32 rx_max_buf_size;
  948. unsigned aligned_tx: 1;
  949. /* hardware features */
  950. unsigned internal_delay:1; /* AVB-DMAC has internal delays */
  951. unsigned tx_counters:1; /* E-MAC has TX counters */
  952. unsigned carrier_counters:1; /* E-MAC has carrier counters */
  953. unsigned multi_irqs:1; /* AVB-DMAC and E-MAC has multiple irqs */
  954. unsigned irq_en_dis:1; /* Has separate irq enable and disable regs */
  955. unsigned err_mgmt_irqs:1; /* Line1 (Err) and Line2 (Mgmt) irqs are separate */
  956. unsigned gptp:1; /* AVB-DMAC has gPTP support */
  957. unsigned ccc_gac:1; /* AVB-DMAC has gPTP support active in config mode */
  958. unsigned gptp_ref_clk:1; /* gPTP has separate reference clock */
  959. unsigned nc_queues:1; /* AVB-DMAC has RX and TX NC queues */
  960. unsigned magic_pkt:1; /* E-MAC supports magic packet detection */
  961. unsigned half_duplex:1; /* E-MAC supports half duplex mode */
  962. };
  963. struct ravb_private {
  964. struct net_device *ndev;
  965. struct platform_device *pdev;
  966. void __iomem *addr;
  967. struct clk *clk;
  968. struct clk *refclk;
  969. struct clk *gptp_clk;
  970. struct mdiobb_ctrl mdiobb;
  971. u32 num_rx_ring[NUM_RX_QUEUE];
  972. u32 num_tx_ring[NUM_TX_QUEUE];
  973. u32 desc_bat_size;
  974. dma_addr_t desc_bat_dma;
  975. struct ravb_desc *desc_bat;
  976. dma_addr_t rx_desc_dma[NUM_RX_QUEUE];
  977. dma_addr_t tx_desc_dma[NUM_TX_QUEUE];
  978. struct ravb_rx_desc *gbeth_rx_ring;
  979. struct ravb_ex_rx_desc *rx_ring[NUM_RX_QUEUE];
  980. struct ravb_tx_desc *tx_ring[NUM_TX_QUEUE];
  981. void *tx_align[NUM_TX_QUEUE];
  982. struct sk_buff *rx_1st_skb;
  983. struct sk_buff **rx_skb[NUM_RX_QUEUE];
  984. struct sk_buff **tx_skb[NUM_TX_QUEUE];
  985. u32 rx_over_errors;
  986. u32 rx_fifo_errors;
  987. struct net_device_stats stats[NUM_RX_QUEUE];
  988. u32 tstamp_tx_ctrl;
  989. u32 tstamp_rx_ctrl;
  990. struct list_head ts_skb_list;
  991. u32 ts_skb_tag;
  992. struct ravb_ptp ptp;
  993. spinlock_t lock; /* Register access lock */
  994. u32 cur_rx[NUM_RX_QUEUE]; /* Consumer ring indices */
  995. u32 dirty_rx[NUM_RX_QUEUE]; /* Producer ring indices */
  996. u32 cur_tx[NUM_TX_QUEUE];
  997. u32 dirty_tx[NUM_TX_QUEUE];
  998. struct napi_struct napi[NUM_RX_QUEUE];
  999. struct work_struct work;
  1000. /* MII transceiver section. */
  1001. struct mii_bus *mii_bus; /* MDIO bus control */
  1002. int link;
  1003. phy_interface_t phy_interface;
  1004. int msg_enable;
  1005. int speed;
  1006. int emac_irq;
  1007. int erra_irq;
  1008. int mgmta_irq;
  1009. int rx_irqs[NUM_RX_QUEUE];
  1010. int tx_irqs[NUM_TX_QUEUE];
  1011. unsigned no_avb_link:1;
  1012. unsigned avb_link_active_low:1;
  1013. unsigned wol_enabled:1;
  1014. unsigned rxcidm:1; /* RX Clock Internal Delay Mode */
  1015. unsigned txcidm:1; /* TX Clock Internal Delay Mode */
  1016. unsigned rgmii_override:1; /* Deprecated rgmii-*id behavior */
  1017. unsigned int num_tx_desc; /* TX descriptors per packet */
  1018. int duplex;
  1019. const struct ravb_hw_info *info;
  1020. struct reset_control *rstc;
  1021. };
  1022. static inline u32 ravb_read(struct net_device *ndev, enum ravb_reg reg)
  1023. {
  1024. struct ravb_private *priv = netdev_priv(ndev);
  1025. return ioread32(priv->addr + reg);
  1026. }
  1027. static inline void ravb_write(struct net_device *ndev, u32 data,
  1028. enum ravb_reg reg)
  1029. {
  1030. struct ravb_private *priv = netdev_priv(ndev);
  1031. iowrite32(data, priv->addr + reg);
  1032. }
  1033. void ravb_modify(struct net_device *ndev, enum ravb_reg reg, u32 clear,
  1034. u32 set);
  1035. int ravb_wait(struct net_device *ndev, enum ravb_reg reg, u32 mask, u32 value);
  1036. void ravb_ptp_interrupt(struct net_device *ndev);
  1037. void ravb_ptp_init(struct net_device *ndev, struct platform_device *pdev);
  1038. void ravb_ptp_stop(struct net_device *ndev);
  1039. #endif /* #ifndef __RAVB_H__ */