vsc7514_regs.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /*
  3. * Microsemi Ocelot Switch driver
  4. *
  5. * Copyright (c) 2017 Microsemi Corporation
  6. * Copyright (c) 2021 Innovative Advantage
  7. */
  8. #include <soc/mscc/ocelot_vcap.h>
  9. #include <soc/mscc/vsc7514_regs.h>
  10. #include "ocelot.h"
  11. const u32 vsc7514_ana_regmap[] = {
  12. REG(ANA_ADVLEARN, 0x009000),
  13. REG(ANA_VLANMASK, 0x009004),
  14. REG(ANA_PORT_B_DOMAIN, 0x009008),
  15. REG(ANA_ANAGEFIL, 0x00900c),
  16. REG(ANA_ANEVENTS, 0x009010),
  17. REG(ANA_STORMLIMIT_BURST, 0x009014),
  18. REG(ANA_STORMLIMIT_CFG, 0x009018),
  19. REG(ANA_ISOLATED_PORTS, 0x009028),
  20. REG(ANA_COMMUNITY_PORTS, 0x00902c),
  21. REG(ANA_AUTOAGE, 0x009030),
  22. REG(ANA_MACTOPTIONS, 0x009034),
  23. REG(ANA_LEARNDISC, 0x009038),
  24. REG(ANA_AGENCTRL, 0x00903c),
  25. REG(ANA_MIRRORPORTS, 0x009040),
  26. REG(ANA_EMIRRORPORTS, 0x009044),
  27. REG(ANA_FLOODING, 0x009048),
  28. REG(ANA_FLOODING_IPMC, 0x00904c),
  29. REG(ANA_SFLOW_CFG, 0x009050),
  30. REG(ANA_PORT_MODE, 0x009080),
  31. REG(ANA_PGID_PGID, 0x008c00),
  32. REG(ANA_TABLES_ANMOVED, 0x008b30),
  33. REG(ANA_TABLES_MACHDATA, 0x008b34),
  34. REG(ANA_TABLES_MACLDATA, 0x008b38),
  35. REG(ANA_TABLES_MACACCESS, 0x008b3c),
  36. REG(ANA_TABLES_MACTINDX, 0x008b40),
  37. REG(ANA_TABLES_VLANACCESS, 0x008b44),
  38. REG(ANA_TABLES_VLANTIDX, 0x008b48),
  39. REG(ANA_TABLES_ISDXACCESS, 0x008b4c),
  40. REG(ANA_TABLES_ISDXTIDX, 0x008b50),
  41. REG(ANA_TABLES_ENTRYLIM, 0x008b00),
  42. REG(ANA_TABLES_PTP_ID_HIGH, 0x008b54),
  43. REG(ANA_TABLES_PTP_ID_LOW, 0x008b58),
  44. REG(ANA_MSTI_STATE, 0x008e00),
  45. REG(ANA_PORT_VLAN_CFG, 0x007000),
  46. REG(ANA_PORT_DROP_CFG, 0x007004),
  47. REG(ANA_PORT_QOS_CFG, 0x007008),
  48. REG(ANA_PORT_VCAP_CFG, 0x00700c),
  49. REG(ANA_PORT_VCAP_S1_KEY_CFG, 0x007010),
  50. REG(ANA_PORT_VCAP_S2_CFG, 0x00701c),
  51. REG(ANA_PORT_PCP_DEI_MAP, 0x007020),
  52. REG(ANA_PORT_CPU_FWD_CFG, 0x007060),
  53. REG(ANA_PORT_CPU_FWD_BPDU_CFG, 0x007064),
  54. REG(ANA_PORT_CPU_FWD_GARP_CFG, 0x007068),
  55. REG(ANA_PORT_CPU_FWD_CCM_CFG, 0x00706c),
  56. REG(ANA_PORT_PORT_CFG, 0x007070),
  57. REG(ANA_PORT_POL_CFG, 0x007074),
  58. REG(ANA_PORT_PTP_CFG, 0x007078),
  59. REG(ANA_PORT_PTP_DLY1_CFG, 0x00707c),
  60. REG(ANA_OAM_UPM_LM_CNT, 0x007c00),
  61. REG(ANA_PORT_PTP_DLY2_CFG, 0x007080),
  62. REG(ANA_PFC_PFC_CFG, 0x008800),
  63. REG(ANA_PFC_PFC_TIMER, 0x008804),
  64. REG(ANA_IPT_OAM_MEP_CFG, 0x008000),
  65. REG(ANA_IPT_IPT, 0x008004),
  66. REG(ANA_PPT_PPT, 0x008ac0),
  67. REG(ANA_FID_MAP_FID_MAP, 0x000000),
  68. REG(ANA_AGGR_CFG, 0x0090b4),
  69. REG(ANA_CPUQ_CFG, 0x0090b8),
  70. REG(ANA_CPUQ_CFG2, 0x0090bc),
  71. REG(ANA_CPUQ_8021_CFG, 0x0090c0),
  72. REG(ANA_DSCP_CFG, 0x009100),
  73. REG(ANA_DSCP_REWR_CFG, 0x009200),
  74. REG(ANA_VCAP_RNG_TYPE_CFG, 0x009240),
  75. REG(ANA_VCAP_RNG_VAL_CFG, 0x009260),
  76. REG(ANA_VRAP_CFG, 0x009280),
  77. REG(ANA_VRAP_HDR_DATA, 0x009284),
  78. REG(ANA_VRAP_HDR_MASK, 0x009288),
  79. REG(ANA_DISCARD_CFG, 0x00928c),
  80. REG(ANA_FID_CFG, 0x009290),
  81. REG(ANA_POL_PIR_CFG, 0x004000),
  82. REG(ANA_POL_CIR_CFG, 0x004004),
  83. REG(ANA_POL_MODE_CFG, 0x004008),
  84. REG(ANA_POL_PIR_STATE, 0x00400c),
  85. REG(ANA_POL_CIR_STATE, 0x004010),
  86. REG(ANA_POL_STATE, 0x004014),
  87. REG(ANA_POL_FLOWC, 0x008b80),
  88. REG(ANA_POL_HYST, 0x008bec),
  89. REG(ANA_POL_MISC_CFG, 0x008bf0),
  90. };
  91. EXPORT_SYMBOL(vsc7514_ana_regmap);
  92. const u32 vsc7514_qs_regmap[] = {
  93. REG(QS_XTR_GRP_CFG, 0x000000),
  94. REG(QS_XTR_RD, 0x000008),
  95. REG(QS_XTR_FRM_PRUNING, 0x000010),
  96. REG(QS_XTR_FLUSH, 0x000018),
  97. REG(QS_XTR_DATA_PRESENT, 0x00001c),
  98. REG(QS_XTR_CFG, 0x000020),
  99. REG(QS_INJ_GRP_CFG, 0x000024),
  100. REG(QS_INJ_WR, 0x00002c),
  101. REG(QS_INJ_CTRL, 0x000034),
  102. REG(QS_INJ_STATUS, 0x00003c),
  103. REG(QS_INJ_ERR, 0x000040),
  104. REG(QS_INH_DBG, 0x000048),
  105. };
  106. EXPORT_SYMBOL(vsc7514_qs_regmap);
  107. const u32 vsc7514_qsys_regmap[] = {
  108. REG(QSYS_PORT_MODE, 0x011200),
  109. REG(QSYS_SWITCH_PORT_MODE, 0x011234),
  110. REG(QSYS_STAT_CNT_CFG, 0x011264),
  111. REG(QSYS_EEE_CFG, 0x011268),
  112. REG(QSYS_EEE_THRES, 0x011294),
  113. REG(QSYS_IGR_NO_SHARING, 0x011298),
  114. REG(QSYS_EGR_NO_SHARING, 0x01129c),
  115. REG(QSYS_SW_STATUS, 0x0112a0),
  116. REG(QSYS_EXT_CPU_CFG, 0x0112d0),
  117. REG(QSYS_PAD_CFG, 0x0112d4),
  118. REG(QSYS_CPU_GROUP_MAP, 0x0112d8),
  119. REG(QSYS_QMAP, 0x0112dc),
  120. REG(QSYS_ISDX_SGRP, 0x011400),
  121. REG(QSYS_TIMED_FRAME_ENTRY, 0x014000),
  122. REG(QSYS_TFRM_MISC, 0x011310),
  123. REG(QSYS_TFRM_PORT_DLY, 0x011314),
  124. REG(QSYS_TFRM_TIMER_CFG_1, 0x011318),
  125. REG(QSYS_TFRM_TIMER_CFG_2, 0x01131c),
  126. REG(QSYS_TFRM_TIMER_CFG_3, 0x011320),
  127. REG(QSYS_TFRM_TIMER_CFG_4, 0x011324),
  128. REG(QSYS_TFRM_TIMER_CFG_5, 0x011328),
  129. REG(QSYS_TFRM_TIMER_CFG_6, 0x01132c),
  130. REG(QSYS_TFRM_TIMER_CFG_7, 0x011330),
  131. REG(QSYS_TFRM_TIMER_CFG_8, 0x011334),
  132. REG(QSYS_RED_PROFILE, 0x011338),
  133. REG(QSYS_RES_QOS_MODE, 0x011378),
  134. REG(QSYS_RES_CFG, 0x012000),
  135. REG(QSYS_RES_STAT, 0x012004),
  136. REG(QSYS_EGR_DROP_MODE, 0x01137c),
  137. REG(QSYS_EQ_CTRL, 0x011380),
  138. REG(QSYS_EVENTS_CORE, 0x011384),
  139. REG(QSYS_CIR_CFG, 0x000000),
  140. REG(QSYS_EIR_CFG, 0x000004),
  141. REG(QSYS_SE_CFG, 0x000008),
  142. REG(QSYS_SE_DWRR_CFG, 0x00000c),
  143. REG(QSYS_SE_CONNECT, 0x00003c),
  144. REG(QSYS_SE_DLB_SENSE, 0x000040),
  145. REG(QSYS_CIR_STATE, 0x000044),
  146. REG(QSYS_EIR_STATE, 0x000048),
  147. REG(QSYS_SE_STATE, 0x00004c),
  148. REG(QSYS_HSCH_MISC_CFG, 0x011388),
  149. };
  150. EXPORT_SYMBOL(vsc7514_qsys_regmap);
  151. const u32 vsc7514_rew_regmap[] = {
  152. REG(REW_PORT_VLAN_CFG, 0x000000),
  153. REG(REW_TAG_CFG, 0x000004),
  154. REG(REW_PORT_CFG, 0x000008),
  155. REG(REW_DSCP_CFG, 0x00000c),
  156. REG(REW_PCP_DEI_QOS_MAP_CFG, 0x000010),
  157. REG(REW_PTP_CFG, 0x000050),
  158. REG(REW_PTP_DLY1_CFG, 0x000054),
  159. REG(REW_DSCP_REMAP_DP1_CFG, 0x000690),
  160. REG(REW_DSCP_REMAP_CFG, 0x000790),
  161. REG(REW_STAT_CFG, 0x000890),
  162. REG(REW_PPT, 0x000680),
  163. };
  164. EXPORT_SYMBOL(vsc7514_rew_regmap);
  165. const u32 vsc7514_sys_regmap[] = {
  166. REG(SYS_COUNT_RX_OCTETS, 0x000000),
  167. REG(SYS_COUNT_RX_UNICAST, 0x000004),
  168. REG(SYS_COUNT_RX_MULTICAST, 0x000008),
  169. REG(SYS_COUNT_RX_BROADCAST, 0x00000c),
  170. REG(SYS_COUNT_RX_SHORTS, 0x000010),
  171. REG(SYS_COUNT_RX_FRAGMENTS, 0x000014),
  172. REG(SYS_COUNT_RX_JABBERS, 0x000018),
  173. REG(SYS_COUNT_RX_CRC_ALIGN_ERRS, 0x00001c),
  174. REG(SYS_COUNT_RX_SYM_ERRS, 0x000020),
  175. REG(SYS_COUNT_RX_64, 0x000024),
  176. REG(SYS_COUNT_RX_65_127, 0x000028),
  177. REG(SYS_COUNT_RX_128_255, 0x00002c),
  178. REG(SYS_COUNT_RX_256_511, 0x000030),
  179. REG(SYS_COUNT_RX_512_1023, 0x000034),
  180. REG(SYS_COUNT_RX_1024_1526, 0x000038),
  181. REG(SYS_COUNT_RX_1527_MAX, 0x00003c),
  182. REG(SYS_COUNT_RX_PAUSE, 0x000040),
  183. REG(SYS_COUNT_RX_CONTROL, 0x000044),
  184. REG(SYS_COUNT_RX_LONGS, 0x000048),
  185. REG(SYS_COUNT_RX_CLASSIFIED_DROPS, 0x00004c),
  186. REG(SYS_COUNT_RX_RED_PRIO_0, 0x000050),
  187. REG(SYS_COUNT_RX_RED_PRIO_1, 0x000054),
  188. REG(SYS_COUNT_RX_RED_PRIO_2, 0x000058),
  189. REG(SYS_COUNT_RX_RED_PRIO_3, 0x00005c),
  190. REG(SYS_COUNT_RX_RED_PRIO_4, 0x000060),
  191. REG(SYS_COUNT_RX_RED_PRIO_5, 0x000064),
  192. REG(SYS_COUNT_RX_RED_PRIO_6, 0x000068),
  193. REG(SYS_COUNT_RX_RED_PRIO_7, 0x00006c),
  194. REG(SYS_COUNT_RX_YELLOW_PRIO_0, 0x000070),
  195. REG(SYS_COUNT_RX_YELLOW_PRIO_1, 0x000074),
  196. REG(SYS_COUNT_RX_YELLOW_PRIO_2, 0x000078),
  197. REG(SYS_COUNT_RX_YELLOW_PRIO_3, 0x00007c),
  198. REG(SYS_COUNT_RX_YELLOW_PRIO_4, 0x000080),
  199. REG(SYS_COUNT_RX_YELLOW_PRIO_5, 0x000084),
  200. REG(SYS_COUNT_RX_YELLOW_PRIO_6, 0x000088),
  201. REG(SYS_COUNT_RX_YELLOW_PRIO_7, 0x00008c),
  202. REG(SYS_COUNT_RX_GREEN_PRIO_0, 0x000090),
  203. REG(SYS_COUNT_RX_GREEN_PRIO_1, 0x000094),
  204. REG(SYS_COUNT_RX_GREEN_PRIO_2, 0x000098),
  205. REG(SYS_COUNT_RX_GREEN_PRIO_3, 0x00009c),
  206. REG(SYS_COUNT_RX_GREEN_PRIO_4, 0x0000a0),
  207. REG(SYS_COUNT_RX_GREEN_PRIO_5, 0x0000a4),
  208. REG(SYS_COUNT_RX_GREEN_PRIO_6, 0x0000a8),
  209. REG(SYS_COUNT_RX_GREEN_PRIO_7, 0x0000ac),
  210. REG(SYS_COUNT_TX_OCTETS, 0x000100),
  211. REG(SYS_COUNT_TX_UNICAST, 0x000104),
  212. REG(SYS_COUNT_TX_MULTICAST, 0x000108),
  213. REG(SYS_COUNT_TX_BROADCAST, 0x00010c),
  214. REG(SYS_COUNT_TX_COLLISION, 0x000110),
  215. REG(SYS_COUNT_TX_DROPS, 0x000114),
  216. REG(SYS_COUNT_TX_PAUSE, 0x000118),
  217. REG(SYS_COUNT_TX_64, 0x00011c),
  218. REG(SYS_COUNT_TX_65_127, 0x000120),
  219. REG(SYS_COUNT_TX_128_255, 0x000124),
  220. REG(SYS_COUNT_TX_256_511, 0x000128),
  221. REG(SYS_COUNT_TX_512_1023, 0x00012c),
  222. REG(SYS_COUNT_TX_1024_1526, 0x000130),
  223. REG(SYS_COUNT_TX_1527_MAX, 0x000134),
  224. REG(SYS_COUNT_TX_YELLOW_PRIO_0, 0x000138),
  225. REG(SYS_COUNT_TX_YELLOW_PRIO_1, 0x00013c),
  226. REG(SYS_COUNT_TX_YELLOW_PRIO_2, 0x000140),
  227. REG(SYS_COUNT_TX_YELLOW_PRIO_3, 0x000144),
  228. REG(SYS_COUNT_TX_YELLOW_PRIO_4, 0x000148),
  229. REG(SYS_COUNT_TX_YELLOW_PRIO_5, 0x00014c),
  230. REG(SYS_COUNT_TX_YELLOW_PRIO_6, 0x000150),
  231. REG(SYS_COUNT_TX_YELLOW_PRIO_7, 0x000154),
  232. REG(SYS_COUNT_TX_GREEN_PRIO_0, 0x000158),
  233. REG(SYS_COUNT_TX_GREEN_PRIO_1, 0x00015c),
  234. REG(SYS_COUNT_TX_GREEN_PRIO_2, 0x000160),
  235. REG(SYS_COUNT_TX_GREEN_PRIO_3, 0x000164),
  236. REG(SYS_COUNT_TX_GREEN_PRIO_4, 0x000168),
  237. REG(SYS_COUNT_TX_GREEN_PRIO_5, 0x00016c),
  238. REG(SYS_COUNT_TX_GREEN_PRIO_6, 0x000170),
  239. REG(SYS_COUNT_TX_GREEN_PRIO_7, 0x000174),
  240. REG(SYS_COUNT_TX_AGED, 0x000178),
  241. REG(SYS_COUNT_DROP_LOCAL, 0x000200),
  242. REG(SYS_COUNT_DROP_TAIL, 0x000204),
  243. REG(SYS_COUNT_DROP_YELLOW_PRIO_0, 0x000208),
  244. REG(SYS_COUNT_DROP_YELLOW_PRIO_1, 0x00020c),
  245. REG(SYS_COUNT_DROP_YELLOW_PRIO_2, 0x000210),
  246. REG(SYS_COUNT_DROP_YELLOW_PRIO_3, 0x000214),
  247. REG(SYS_COUNT_DROP_YELLOW_PRIO_4, 0x000218),
  248. REG(SYS_COUNT_DROP_YELLOW_PRIO_5, 0x00021c),
  249. REG(SYS_COUNT_DROP_YELLOW_PRIO_6, 0x000220),
  250. REG(SYS_COUNT_DROP_YELLOW_PRIO_7, 0x000224),
  251. REG(SYS_COUNT_DROP_GREEN_PRIO_0, 0x000228),
  252. REG(SYS_COUNT_DROP_GREEN_PRIO_1, 0x00022c),
  253. REG(SYS_COUNT_DROP_GREEN_PRIO_2, 0x000230),
  254. REG(SYS_COUNT_DROP_GREEN_PRIO_3, 0x000234),
  255. REG(SYS_COUNT_DROP_GREEN_PRIO_4, 0x000238),
  256. REG(SYS_COUNT_DROP_GREEN_PRIO_5, 0x00023c),
  257. REG(SYS_COUNT_DROP_GREEN_PRIO_6, 0x000240),
  258. REG(SYS_COUNT_DROP_GREEN_PRIO_7, 0x000244),
  259. REG(SYS_RESET_CFG, 0x000508),
  260. REG(SYS_CMID, 0x00050c),
  261. REG(SYS_VLAN_ETYPE_CFG, 0x000510),
  262. REG(SYS_PORT_MODE, 0x000514),
  263. REG(SYS_FRONT_PORT_MODE, 0x000548),
  264. REG(SYS_FRM_AGING, 0x000574),
  265. REG(SYS_STAT_CFG, 0x000578),
  266. REG(SYS_SW_STATUS, 0x00057c),
  267. REG(SYS_MISC_CFG, 0x0005ac),
  268. REG(SYS_REW_MAC_HIGH_CFG, 0x0005b0),
  269. REG(SYS_REW_MAC_LOW_CFG, 0x0005dc),
  270. REG(SYS_CM_ADDR, 0x000500),
  271. REG(SYS_CM_DATA, 0x000504),
  272. REG(SYS_PAUSE_CFG, 0x000608),
  273. REG(SYS_PAUSE_TOT_CFG, 0x000638),
  274. REG(SYS_ATOP, 0x00063c),
  275. REG(SYS_ATOP_TOT_CFG, 0x00066c),
  276. REG(SYS_MAC_FC_CFG, 0x000670),
  277. REG(SYS_MMGT, 0x00069c),
  278. REG(SYS_MMGT_FAST, 0x0006a0),
  279. REG(SYS_EVENTS_DIF, 0x0006a4),
  280. REG(SYS_EVENTS_CORE, 0x0006b4),
  281. REG(SYS_PTP_STATUS, 0x0006b8),
  282. REG(SYS_PTP_TXSTAMP, 0x0006bc),
  283. REG(SYS_PTP_NXT, 0x0006c0),
  284. REG(SYS_PTP_CFG, 0x0006c4),
  285. };
  286. EXPORT_SYMBOL(vsc7514_sys_regmap);
  287. const u32 vsc7514_vcap_regmap[] = {
  288. /* VCAP_CORE_CFG */
  289. REG(VCAP_CORE_UPDATE_CTRL, 0x000000),
  290. REG(VCAP_CORE_MV_CFG, 0x000004),
  291. /* VCAP_CORE_CACHE */
  292. REG(VCAP_CACHE_ENTRY_DAT, 0x000008),
  293. REG(VCAP_CACHE_MASK_DAT, 0x000108),
  294. REG(VCAP_CACHE_ACTION_DAT, 0x000208),
  295. REG(VCAP_CACHE_CNT_DAT, 0x000308),
  296. REG(VCAP_CACHE_TG_DAT, 0x000388),
  297. /* VCAP_CONST */
  298. REG(VCAP_CONST_VCAP_VER, 0x000398),
  299. REG(VCAP_CONST_ENTRY_WIDTH, 0x00039c),
  300. REG(VCAP_CONST_ENTRY_CNT, 0x0003a0),
  301. REG(VCAP_CONST_ENTRY_SWCNT, 0x0003a4),
  302. REG(VCAP_CONST_ENTRY_TG_WIDTH, 0x0003a8),
  303. REG(VCAP_CONST_ACTION_DEF_CNT, 0x0003ac),
  304. REG(VCAP_CONST_ACTION_WIDTH, 0x0003b0),
  305. REG(VCAP_CONST_CNT_WIDTH, 0x0003b4),
  306. REG(VCAP_CONST_CORE_CNT, 0x0003b8),
  307. REG(VCAP_CONST_IF_CNT, 0x0003bc),
  308. };
  309. EXPORT_SYMBOL(vsc7514_vcap_regmap);
  310. const u32 vsc7514_ptp_regmap[] = {
  311. REG(PTP_PIN_CFG, 0x000000),
  312. REG(PTP_PIN_TOD_SEC_MSB, 0x000004),
  313. REG(PTP_PIN_TOD_SEC_LSB, 0x000008),
  314. REG(PTP_PIN_TOD_NSEC, 0x00000c),
  315. REG(PTP_PIN_WF_HIGH_PERIOD, 0x000014),
  316. REG(PTP_PIN_WF_LOW_PERIOD, 0x000018),
  317. REG(PTP_CFG_MISC, 0x0000a0),
  318. REG(PTP_CLK_CFG_ADJ_CFG, 0x0000a4),
  319. REG(PTP_CLK_CFG_ADJ_FREQ, 0x0000a8),
  320. };
  321. EXPORT_SYMBOL(vsc7514_ptp_regmap);
  322. const u32 vsc7514_dev_gmii_regmap[] = {
  323. REG(DEV_CLOCK_CFG, 0x0),
  324. REG(DEV_PORT_MISC, 0x4),
  325. REG(DEV_EVENTS, 0x8),
  326. REG(DEV_EEE_CFG, 0xc),
  327. REG(DEV_RX_PATH_DELAY, 0x10),
  328. REG(DEV_TX_PATH_DELAY, 0x14),
  329. REG(DEV_PTP_PREDICT_CFG, 0x18),
  330. REG(DEV_MAC_ENA_CFG, 0x1c),
  331. REG(DEV_MAC_MODE_CFG, 0x20),
  332. REG(DEV_MAC_MAXLEN_CFG, 0x24),
  333. REG(DEV_MAC_TAGS_CFG, 0x28),
  334. REG(DEV_MAC_ADV_CHK_CFG, 0x2c),
  335. REG(DEV_MAC_IFG_CFG, 0x30),
  336. REG(DEV_MAC_HDX_CFG, 0x34),
  337. REG(DEV_MAC_DBG_CFG, 0x38),
  338. REG(DEV_MAC_FC_MAC_LOW_CFG, 0x3c),
  339. REG(DEV_MAC_FC_MAC_HIGH_CFG, 0x40),
  340. REG(DEV_MAC_STICKY, 0x44),
  341. REG(PCS1G_CFG, 0x48),
  342. REG(PCS1G_MODE_CFG, 0x4c),
  343. REG(PCS1G_SD_CFG, 0x50),
  344. REG(PCS1G_ANEG_CFG, 0x54),
  345. REG(PCS1G_ANEG_NP_CFG, 0x58),
  346. REG(PCS1G_LB_CFG, 0x5c),
  347. REG(PCS1G_DBG_CFG, 0x60),
  348. REG(PCS1G_CDET_CFG, 0x64),
  349. REG(PCS1G_ANEG_STATUS, 0x68),
  350. REG(PCS1G_ANEG_NP_STATUS, 0x6c),
  351. REG(PCS1G_LINK_STATUS, 0x70),
  352. REG(PCS1G_LINK_DOWN_CNT, 0x74),
  353. REG(PCS1G_STICKY, 0x78),
  354. REG(PCS1G_DEBUG_STATUS, 0x7c),
  355. REG(PCS1G_LPI_CFG, 0x80),
  356. REG(PCS1G_LPI_WAKE_ERROR_CNT, 0x84),
  357. REG(PCS1G_LPI_STATUS, 0x88),
  358. REG(PCS1G_TSTPAT_MODE_CFG, 0x8c),
  359. REG(PCS1G_TSTPAT_STATUS, 0x90),
  360. REG(DEV_PCS_FX100_CFG, 0x94),
  361. REG(DEV_PCS_FX100_STATUS, 0x98),
  362. };
  363. EXPORT_SYMBOL(vsc7514_dev_gmii_regmap);
  364. const struct vcap_field vsc7514_vcap_es0_keys[] = {
  365. [VCAP_ES0_EGR_PORT] = { 0, 4 },
  366. [VCAP_ES0_IGR_PORT] = { 4, 4 },
  367. [VCAP_ES0_RSV] = { 8, 2 },
  368. [VCAP_ES0_L2_MC] = { 10, 1 },
  369. [VCAP_ES0_L2_BC] = { 11, 1 },
  370. [VCAP_ES0_VID] = { 12, 12 },
  371. [VCAP_ES0_DP] = { 24, 1 },
  372. [VCAP_ES0_PCP] = { 25, 3 },
  373. };
  374. EXPORT_SYMBOL(vsc7514_vcap_es0_keys);
  375. const struct vcap_field vsc7514_vcap_es0_actions[] = {
  376. [VCAP_ES0_ACT_PUSH_OUTER_TAG] = { 0, 2 },
  377. [VCAP_ES0_ACT_PUSH_INNER_TAG] = { 2, 1 },
  378. [VCAP_ES0_ACT_TAG_A_TPID_SEL] = { 3, 2 },
  379. [VCAP_ES0_ACT_TAG_A_VID_SEL] = { 5, 1 },
  380. [VCAP_ES0_ACT_TAG_A_PCP_SEL] = { 6, 2 },
  381. [VCAP_ES0_ACT_TAG_A_DEI_SEL] = { 8, 2 },
  382. [VCAP_ES0_ACT_TAG_B_TPID_SEL] = { 10, 2 },
  383. [VCAP_ES0_ACT_TAG_B_VID_SEL] = { 12, 1 },
  384. [VCAP_ES0_ACT_TAG_B_PCP_SEL] = { 13, 2 },
  385. [VCAP_ES0_ACT_TAG_B_DEI_SEL] = { 15, 2 },
  386. [VCAP_ES0_ACT_VID_A_VAL] = { 17, 12 },
  387. [VCAP_ES0_ACT_PCP_A_VAL] = { 29, 3 },
  388. [VCAP_ES0_ACT_DEI_A_VAL] = { 32, 1 },
  389. [VCAP_ES0_ACT_VID_B_VAL] = { 33, 12 },
  390. [VCAP_ES0_ACT_PCP_B_VAL] = { 45, 3 },
  391. [VCAP_ES0_ACT_DEI_B_VAL] = { 48, 1 },
  392. [VCAP_ES0_ACT_RSV] = { 49, 24 },
  393. [VCAP_ES0_ACT_HIT_STICKY] = { 73, 1 },
  394. };
  395. EXPORT_SYMBOL(vsc7514_vcap_es0_actions);
  396. const struct vcap_field vsc7514_vcap_is1_keys[] = {
  397. [VCAP_IS1_HK_TYPE] = { 0, 1 },
  398. [VCAP_IS1_HK_LOOKUP] = { 1, 2 },
  399. [VCAP_IS1_HK_IGR_PORT_MASK] = { 3, 12 },
  400. [VCAP_IS1_HK_RSV] = { 15, 9 },
  401. [VCAP_IS1_HK_OAM_Y1731] = { 24, 1 },
  402. [VCAP_IS1_HK_L2_MC] = { 25, 1 },
  403. [VCAP_IS1_HK_L2_BC] = { 26, 1 },
  404. [VCAP_IS1_HK_IP_MC] = { 27, 1 },
  405. [VCAP_IS1_HK_VLAN_TAGGED] = { 28, 1 },
  406. [VCAP_IS1_HK_VLAN_DBL_TAGGED] = { 29, 1 },
  407. [VCAP_IS1_HK_TPID] = { 30, 1 },
  408. [VCAP_IS1_HK_VID] = { 31, 12 },
  409. [VCAP_IS1_HK_DEI] = { 43, 1 },
  410. [VCAP_IS1_HK_PCP] = { 44, 3 },
  411. /* Specific Fields for IS1 Half Key S1_NORMAL */
  412. [VCAP_IS1_HK_L2_SMAC] = { 47, 48 },
  413. [VCAP_IS1_HK_ETYPE_LEN] = { 95, 1 },
  414. [VCAP_IS1_HK_ETYPE] = { 96, 16 },
  415. [VCAP_IS1_HK_IP_SNAP] = { 112, 1 },
  416. [VCAP_IS1_HK_IP4] = { 113, 1 },
  417. /* Layer-3 Information */
  418. [VCAP_IS1_HK_L3_FRAGMENT] = { 114, 1 },
  419. [VCAP_IS1_HK_L3_FRAG_OFS_GT0] = { 115, 1 },
  420. [VCAP_IS1_HK_L3_OPTIONS] = { 116, 1 },
  421. [VCAP_IS1_HK_L3_DSCP] = { 117, 6 },
  422. [VCAP_IS1_HK_L3_IP4_SIP] = { 123, 32 },
  423. /* Layer-4 Information */
  424. [VCAP_IS1_HK_TCP_UDP] = { 155, 1 },
  425. [VCAP_IS1_HK_TCP] = { 156, 1 },
  426. [VCAP_IS1_HK_L4_SPORT] = { 157, 16 },
  427. [VCAP_IS1_HK_L4_RNG] = { 173, 8 },
  428. /* Specific Fields for IS1 Half Key S1_5TUPLE_IP4 */
  429. [VCAP_IS1_HK_IP4_INNER_TPID] = { 47, 1 },
  430. [VCAP_IS1_HK_IP4_INNER_VID] = { 48, 12 },
  431. [VCAP_IS1_HK_IP4_INNER_DEI] = { 60, 1 },
  432. [VCAP_IS1_HK_IP4_INNER_PCP] = { 61, 3 },
  433. [VCAP_IS1_HK_IP4_IP4] = { 64, 1 },
  434. [VCAP_IS1_HK_IP4_L3_FRAGMENT] = { 65, 1 },
  435. [VCAP_IS1_HK_IP4_L3_FRAG_OFS_GT0] = { 66, 1 },
  436. [VCAP_IS1_HK_IP4_L3_OPTIONS] = { 67, 1 },
  437. [VCAP_IS1_HK_IP4_L3_DSCP] = { 68, 6 },
  438. [VCAP_IS1_HK_IP4_L3_IP4_DIP] = { 74, 32 },
  439. [VCAP_IS1_HK_IP4_L3_IP4_SIP] = { 106, 32 },
  440. [VCAP_IS1_HK_IP4_L3_PROTO] = { 138, 8 },
  441. [VCAP_IS1_HK_IP4_TCP_UDP] = { 146, 1 },
  442. [VCAP_IS1_HK_IP4_TCP] = { 147, 1 },
  443. [VCAP_IS1_HK_IP4_L4_RNG] = { 148, 8 },
  444. [VCAP_IS1_HK_IP4_IP_PAYLOAD_S1_5TUPLE] = { 156, 32 },
  445. };
  446. EXPORT_SYMBOL(vsc7514_vcap_is1_keys);
  447. const struct vcap_field vsc7514_vcap_is1_actions[] = {
  448. [VCAP_IS1_ACT_DSCP_ENA] = { 0, 1 },
  449. [VCAP_IS1_ACT_DSCP_VAL] = { 1, 6 },
  450. [VCAP_IS1_ACT_QOS_ENA] = { 7, 1 },
  451. [VCAP_IS1_ACT_QOS_VAL] = { 8, 3 },
  452. [VCAP_IS1_ACT_DP_ENA] = { 11, 1 },
  453. [VCAP_IS1_ACT_DP_VAL] = { 12, 1 },
  454. [VCAP_IS1_ACT_PAG_OVERRIDE_MASK] = { 13, 8 },
  455. [VCAP_IS1_ACT_PAG_VAL] = { 21, 8 },
  456. [VCAP_IS1_ACT_RSV] = { 29, 9 },
  457. /* The fields below are incorrectly shifted by 2 in the manual */
  458. [VCAP_IS1_ACT_VID_REPLACE_ENA] = { 38, 1 },
  459. [VCAP_IS1_ACT_VID_ADD_VAL] = { 39, 12 },
  460. [VCAP_IS1_ACT_FID_SEL] = { 51, 2 },
  461. [VCAP_IS1_ACT_FID_VAL] = { 53, 13 },
  462. [VCAP_IS1_ACT_PCP_DEI_ENA] = { 66, 1 },
  463. [VCAP_IS1_ACT_PCP_VAL] = { 67, 3 },
  464. [VCAP_IS1_ACT_DEI_VAL] = { 70, 1 },
  465. [VCAP_IS1_ACT_VLAN_POP_CNT_ENA] = { 71, 1 },
  466. [VCAP_IS1_ACT_VLAN_POP_CNT] = { 72, 2 },
  467. [VCAP_IS1_ACT_CUSTOM_ACE_TYPE_ENA] = { 74, 4 },
  468. [VCAP_IS1_ACT_HIT_STICKY] = { 78, 1 },
  469. };
  470. EXPORT_SYMBOL(vsc7514_vcap_is1_actions);
  471. const struct vcap_field vsc7514_vcap_is2_keys[] = {
  472. /* Common: 46 bits */
  473. [VCAP_IS2_TYPE] = { 0, 4 },
  474. [VCAP_IS2_HK_FIRST] = { 4, 1 },
  475. [VCAP_IS2_HK_PAG] = { 5, 8 },
  476. [VCAP_IS2_HK_IGR_PORT_MASK] = { 13, 12 },
  477. [VCAP_IS2_HK_RSV2] = { 25, 1 },
  478. [VCAP_IS2_HK_HOST_MATCH] = { 26, 1 },
  479. [VCAP_IS2_HK_L2_MC] = { 27, 1 },
  480. [VCAP_IS2_HK_L2_BC] = { 28, 1 },
  481. [VCAP_IS2_HK_VLAN_TAGGED] = { 29, 1 },
  482. [VCAP_IS2_HK_VID] = { 30, 12 },
  483. [VCAP_IS2_HK_DEI] = { 42, 1 },
  484. [VCAP_IS2_HK_PCP] = { 43, 3 },
  485. /* MAC_ETYPE / MAC_LLC / MAC_SNAP / OAM common */
  486. [VCAP_IS2_HK_L2_DMAC] = { 46, 48 },
  487. [VCAP_IS2_HK_L2_SMAC] = { 94, 48 },
  488. /* MAC_ETYPE (TYPE=000) */
  489. [VCAP_IS2_HK_MAC_ETYPE_ETYPE] = { 142, 16 },
  490. [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD0] = { 158, 16 },
  491. [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD1] = { 174, 8 },
  492. [VCAP_IS2_HK_MAC_ETYPE_L2_PAYLOAD2] = { 182, 3 },
  493. /* MAC_LLC (TYPE=001) */
  494. [VCAP_IS2_HK_MAC_LLC_L2_LLC] = { 142, 40 },
  495. /* MAC_SNAP (TYPE=010) */
  496. [VCAP_IS2_HK_MAC_SNAP_L2_SNAP] = { 142, 40 },
  497. /* MAC_ARP (TYPE=011) */
  498. [VCAP_IS2_HK_MAC_ARP_SMAC] = { 46, 48 },
  499. [VCAP_IS2_HK_MAC_ARP_ADDR_SPACE_OK] = { 94, 1 },
  500. [VCAP_IS2_HK_MAC_ARP_PROTO_SPACE_OK] = { 95, 1 },
  501. [VCAP_IS2_HK_MAC_ARP_LEN_OK] = { 96, 1 },
  502. [VCAP_IS2_HK_MAC_ARP_TARGET_MATCH] = { 97, 1 },
  503. [VCAP_IS2_HK_MAC_ARP_SENDER_MATCH] = { 98, 1 },
  504. [VCAP_IS2_HK_MAC_ARP_OPCODE_UNKNOWN] = { 99, 1 },
  505. [VCAP_IS2_HK_MAC_ARP_OPCODE] = { 100, 2 },
  506. [VCAP_IS2_HK_MAC_ARP_L3_IP4_DIP] = { 102, 32 },
  507. [VCAP_IS2_HK_MAC_ARP_L3_IP4_SIP] = { 134, 32 },
  508. [VCAP_IS2_HK_MAC_ARP_DIP_EQ_SIP] = { 166, 1 },
  509. /* IP4_TCP_UDP / IP4_OTHER common */
  510. [VCAP_IS2_HK_IP4] = { 46, 1 },
  511. [VCAP_IS2_HK_L3_FRAGMENT] = { 47, 1 },
  512. [VCAP_IS2_HK_L3_FRAG_OFS_GT0] = { 48, 1 },
  513. [VCAP_IS2_HK_L3_OPTIONS] = { 49, 1 },
  514. [VCAP_IS2_HK_IP4_L3_TTL_GT0] = { 50, 1 },
  515. [VCAP_IS2_HK_L3_TOS] = { 51, 8 },
  516. [VCAP_IS2_HK_L3_IP4_DIP] = { 59, 32 },
  517. [VCAP_IS2_HK_L3_IP4_SIP] = { 91, 32 },
  518. [VCAP_IS2_HK_DIP_EQ_SIP] = { 123, 1 },
  519. /* IP4_TCP_UDP (TYPE=100) */
  520. [VCAP_IS2_HK_TCP] = { 124, 1 },
  521. [VCAP_IS2_HK_L4_DPORT] = { 125, 16 },
  522. [VCAP_IS2_HK_L4_SPORT] = { 141, 16 },
  523. [VCAP_IS2_HK_L4_RNG] = { 157, 8 },
  524. [VCAP_IS2_HK_L4_SPORT_EQ_DPORT] = { 165, 1 },
  525. [VCAP_IS2_HK_L4_SEQUENCE_EQ0] = { 166, 1 },
  526. [VCAP_IS2_HK_L4_FIN] = { 167, 1 },
  527. [VCAP_IS2_HK_L4_SYN] = { 168, 1 },
  528. [VCAP_IS2_HK_L4_RST] = { 169, 1 },
  529. [VCAP_IS2_HK_L4_PSH] = { 170, 1 },
  530. [VCAP_IS2_HK_L4_ACK] = { 171, 1 },
  531. [VCAP_IS2_HK_L4_URG] = { 172, 1 },
  532. [VCAP_IS2_HK_L4_1588_DOM] = { 173, 8 },
  533. [VCAP_IS2_HK_L4_1588_VER] = { 181, 4 },
  534. /* IP4_OTHER (TYPE=101) */
  535. [VCAP_IS2_HK_IP4_L3_PROTO] = { 124, 8 },
  536. [VCAP_IS2_HK_L3_PAYLOAD] = { 132, 56 },
  537. /* IP6_STD (TYPE=110) */
  538. [VCAP_IS2_HK_IP6_L3_TTL_GT0] = { 46, 1 },
  539. [VCAP_IS2_HK_L3_IP6_SIP] = { 47, 128 },
  540. [VCAP_IS2_HK_IP6_L3_PROTO] = { 175, 8 },
  541. /* OAM (TYPE=111) */
  542. [VCAP_IS2_HK_OAM_MEL_FLAGS] = { 142, 7 },
  543. [VCAP_IS2_HK_OAM_VER] = { 149, 5 },
  544. [VCAP_IS2_HK_OAM_OPCODE] = { 154, 8 },
  545. [VCAP_IS2_HK_OAM_FLAGS] = { 162, 8 },
  546. [VCAP_IS2_HK_OAM_MEPID] = { 170, 16 },
  547. [VCAP_IS2_HK_OAM_CCM_CNTS_EQ0] = { 186, 1 },
  548. [VCAP_IS2_HK_OAM_IS_Y1731] = { 187, 1 },
  549. };
  550. EXPORT_SYMBOL(vsc7514_vcap_is2_keys);
  551. const struct vcap_field vsc7514_vcap_is2_actions[] = {
  552. [VCAP_IS2_ACT_HIT_ME_ONCE] = { 0, 1 },
  553. [VCAP_IS2_ACT_CPU_COPY_ENA] = { 1, 1 },
  554. [VCAP_IS2_ACT_CPU_QU_NUM] = { 2, 3 },
  555. [VCAP_IS2_ACT_MASK_MODE] = { 5, 2 },
  556. [VCAP_IS2_ACT_MIRROR_ENA] = { 7, 1 },
  557. [VCAP_IS2_ACT_LRN_DIS] = { 8, 1 },
  558. [VCAP_IS2_ACT_POLICE_ENA] = { 9, 1 },
  559. [VCAP_IS2_ACT_POLICE_IDX] = { 10, 9 },
  560. [VCAP_IS2_ACT_POLICE_VCAP_ONLY] = { 19, 1 },
  561. [VCAP_IS2_ACT_PORT_MASK] = { 20, 11 },
  562. [VCAP_IS2_ACT_REW_OP] = { 31, 9 },
  563. [VCAP_IS2_ACT_SMAC_REPLACE_ENA] = { 40, 1 },
  564. [VCAP_IS2_ACT_RSV] = { 41, 2 },
  565. [VCAP_IS2_ACT_ACL_ID] = { 43, 6 },
  566. [VCAP_IS2_ACT_HIT_CNT] = { 49, 32 },
  567. };
  568. EXPORT_SYMBOL(vsc7514_vcap_is2_actions);