encx24j600.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Microchip ENCX24J600 ethernet driver
  4. *
  5. * Copyright (C) 2015 Gridpoint
  6. * Author: Jon Ringle <[email protected]>
  7. */
  8. #include <linux/device.h>
  9. #include <linux/errno.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/ethtool.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/regmap.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/spi/spi.h>
  19. #include "encx24j600_hw.h"
  20. #define DRV_NAME "encx24j600"
  21. #define DRV_VERSION "1.0"
  22. #define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
  23. static int debug = -1;
  24. module_param(debug, int, 0000);
  25. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  26. /* SRAM memory layout:
  27. *
  28. * 0x0000-0x05ff TX buffers 1.5KB (1*1536) reside in the GP area in SRAM
  29. * 0x0600-0x5fff RX buffers 22.5KB (15*1536) reside in the RX area in SRAM
  30. */
  31. #define ENC_TX_BUF_START 0x0000U
  32. #define ENC_RX_BUF_START 0x0600U
  33. #define ENC_RX_BUF_END 0x5fffU
  34. #define ENC_SRAM_SIZE 0x6000U
  35. enum {
  36. RXFILTER_NORMAL,
  37. RXFILTER_MULTI,
  38. RXFILTER_PROMISC
  39. };
  40. struct encx24j600_priv {
  41. struct net_device *ndev;
  42. struct mutex lock; /* device access lock */
  43. struct encx24j600_context ctx;
  44. struct sk_buff *tx_skb;
  45. struct task_struct *kworker_task;
  46. struct kthread_worker kworker;
  47. struct kthread_work tx_work;
  48. struct kthread_work setrx_work;
  49. u16 next_packet;
  50. bool hw_enabled;
  51. bool full_duplex;
  52. bool autoneg;
  53. u16 speed;
  54. int rxfilter;
  55. u32 msg_enable;
  56. };
  57. static void dump_packet(const char *msg, int len, const char *data)
  58. {
  59. pr_debug(DRV_NAME ": %s - packet len:%d\n", msg, len);
  60. print_hex_dump_bytes("pk data: ", DUMP_PREFIX_OFFSET, data, len);
  61. }
  62. static void encx24j600_dump_rsv(struct encx24j600_priv *priv, const char *msg,
  63. struct rsv *rsv)
  64. {
  65. struct net_device *dev = priv->ndev;
  66. netdev_info(dev, "RX packet Len:%d\n", rsv->len);
  67. netdev_dbg(dev, "%s - NextPk: 0x%04x\n", msg,
  68. rsv->next_packet);
  69. netdev_dbg(dev, "RxOK: %d, DribbleNibble: %d\n",
  70. RSV_GETBIT(rsv->rxstat, RSV_RXOK),
  71. RSV_GETBIT(rsv->rxstat, RSV_DRIBBLENIBBLE));
  72. netdev_dbg(dev, "CRCErr:%d, LenChkErr: %d, LenOutOfRange: %d\n",
  73. RSV_GETBIT(rsv->rxstat, RSV_CRCERROR),
  74. RSV_GETBIT(rsv->rxstat, RSV_LENCHECKERR),
  75. RSV_GETBIT(rsv->rxstat, RSV_LENOUTOFRANGE));
  76. netdev_dbg(dev, "Multicast: %d, Broadcast: %d, LongDropEvent: %d, CarrierEvent: %d\n",
  77. RSV_GETBIT(rsv->rxstat, RSV_RXMULTICAST),
  78. RSV_GETBIT(rsv->rxstat, RSV_RXBROADCAST),
  79. RSV_GETBIT(rsv->rxstat, RSV_RXLONGEVDROPEV),
  80. RSV_GETBIT(rsv->rxstat, RSV_CARRIEREV));
  81. netdev_dbg(dev, "ControlFrame: %d, PauseFrame: %d, UnknownOp: %d, VLanTagFrame: %d\n",
  82. RSV_GETBIT(rsv->rxstat, RSV_RXCONTROLFRAME),
  83. RSV_GETBIT(rsv->rxstat, RSV_RXPAUSEFRAME),
  84. RSV_GETBIT(rsv->rxstat, RSV_RXUNKNOWNOPCODE),
  85. RSV_GETBIT(rsv->rxstat, RSV_RXTYPEVLAN));
  86. }
  87. static u16 encx24j600_read_reg(struct encx24j600_priv *priv, u8 reg)
  88. {
  89. struct net_device *dev = priv->ndev;
  90. unsigned int val = 0;
  91. int ret = regmap_read(priv->ctx.regmap, reg, &val);
  92. if (unlikely(ret))
  93. netif_err(priv, drv, dev, "%s: error %d reading reg %02x\n",
  94. __func__, ret, reg);
  95. return val;
  96. }
  97. static void encx24j600_write_reg(struct encx24j600_priv *priv, u8 reg, u16 val)
  98. {
  99. struct net_device *dev = priv->ndev;
  100. int ret = regmap_write(priv->ctx.regmap, reg, val);
  101. if (unlikely(ret))
  102. netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
  103. __func__, ret, reg, val);
  104. }
  105. static void encx24j600_update_reg(struct encx24j600_priv *priv, u8 reg,
  106. u16 mask, u16 val)
  107. {
  108. struct net_device *dev = priv->ndev;
  109. int ret = regmap_update_bits(priv->ctx.regmap, reg, mask, val);
  110. if (unlikely(ret))
  111. netif_err(priv, drv, dev, "%s: error %d updating reg %02x=%04x~%04x\n",
  112. __func__, ret, reg, val, mask);
  113. }
  114. static u16 encx24j600_read_phy(struct encx24j600_priv *priv, u8 reg)
  115. {
  116. struct net_device *dev = priv->ndev;
  117. unsigned int val = 0;
  118. int ret = regmap_read(priv->ctx.phymap, reg, &val);
  119. if (unlikely(ret))
  120. netif_err(priv, drv, dev, "%s: error %d reading %02x\n",
  121. __func__, ret, reg);
  122. return val;
  123. }
  124. static void encx24j600_write_phy(struct encx24j600_priv *priv, u8 reg, u16 val)
  125. {
  126. struct net_device *dev = priv->ndev;
  127. int ret = regmap_write(priv->ctx.phymap, reg, val);
  128. if (unlikely(ret))
  129. netif_err(priv, drv, dev, "%s: error %d writing reg %02x=%04x\n",
  130. __func__, ret, reg, val);
  131. }
  132. static void encx24j600_clr_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
  133. {
  134. encx24j600_update_reg(priv, reg, mask, 0);
  135. }
  136. static void encx24j600_set_bits(struct encx24j600_priv *priv, u8 reg, u16 mask)
  137. {
  138. encx24j600_update_reg(priv, reg, mask, mask);
  139. }
  140. static void encx24j600_cmd(struct encx24j600_priv *priv, u8 cmd)
  141. {
  142. struct net_device *dev = priv->ndev;
  143. int ret = regmap_write(priv->ctx.regmap, cmd, 0);
  144. if (unlikely(ret))
  145. netif_err(priv, drv, dev, "%s: error %d with cmd %02x\n",
  146. __func__, ret, cmd);
  147. }
  148. static int encx24j600_raw_read(struct encx24j600_priv *priv, u8 reg, u8 *data,
  149. size_t count)
  150. {
  151. int ret;
  152. mutex_lock(&priv->ctx.mutex);
  153. ret = regmap_encx24j600_spi_read(&priv->ctx, reg, data, count);
  154. mutex_unlock(&priv->ctx.mutex);
  155. return ret;
  156. }
  157. static int encx24j600_raw_write(struct encx24j600_priv *priv, u8 reg,
  158. const u8 *data, size_t count)
  159. {
  160. int ret;
  161. mutex_lock(&priv->ctx.mutex);
  162. ret = regmap_encx24j600_spi_write(&priv->ctx, reg, data, count);
  163. mutex_unlock(&priv->ctx.mutex);
  164. return ret;
  165. }
  166. static void encx24j600_update_phcon1(struct encx24j600_priv *priv)
  167. {
  168. u16 phcon1 = encx24j600_read_phy(priv, PHCON1);
  169. if (priv->autoneg == AUTONEG_ENABLE) {
  170. phcon1 |= ANEN | RENEG;
  171. } else {
  172. phcon1 &= ~ANEN;
  173. if (priv->speed == SPEED_100)
  174. phcon1 |= SPD100;
  175. else
  176. phcon1 &= ~SPD100;
  177. if (priv->full_duplex)
  178. phcon1 |= PFULDPX;
  179. else
  180. phcon1 &= ~PFULDPX;
  181. }
  182. encx24j600_write_phy(priv, PHCON1, phcon1);
  183. }
  184. /* Waits for autonegotiation to complete. */
  185. static int encx24j600_wait_for_autoneg(struct encx24j600_priv *priv)
  186. {
  187. struct net_device *dev = priv->ndev;
  188. unsigned long timeout = jiffies + msecs_to_jiffies(2000);
  189. u16 phstat1;
  190. u16 estat;
  191. phstat1 = encx24j600_read_phy(priv, PHSTAT1);
  192. while ((phstat1 & ANDONE) == 0) {
  193. if (time_after(jiffies, timeout)) {
  194. u16 phstat3;
  195. netif_notice(priv, drv, dev, "timeout waiting for autoneg done\n");
  196. priv->autoneg = AUTONEG_DISABLE;
  197. phstat3 = encx24j600_read_phy(priv, PHSTAT3);
  198. priv->speed = (phstat3 & PHY3SPD100)
  199. ? SPEED_100 : SPEED_10;
  200. priv->full_duplex = (phstat3 & PHY3DPX) ? 1 : 0;
  201. encx24j600_update_phcon1(priv);
  202. netif_notice(priv, drv, dev, "Using parallel detection: %s/%s",
  203. priv->speed == SPEED_100 ? "100" : "10",
  204. priv->full_duplex ? "Full" : "Half");
  205. return -ETIMEDOUT;
  206. }
  207. cpu_relax();
  208. phstat1 = encx24j600_read_phy(priv, PHSTAT1);
  209. }
  210. estat = encx24j600_read_reg(priv, ESTAT);
  211. if (estat & PHYDPX) {
  212. encx24j600_set_bits(priv, MACON2, FULDPX);
  213. encx24j600_write_reg(priv, MABBIPG, 0x15);
  214. } else {
  215. encx24j600_clr_bits(priv, MACON2, FULDPX);
  216. encx24j600_write_reg(priv, MABBIPG, 0x12);
  217. /* Max retransmittions attempt */
  218. encx24j600_write_reg(priv, MACLCON, 0x370f);
  219. }
  220. return 0;
  221. }
  222. /* Access the PHY to determine link status */
  223. static void encx24j600_check_link_status(struct encx24j600_priv *priv)
  224. {
  225. struct net_device *dev = priv->ndev;
  226. u16 estat;
  227. estat = encx24j600_read_reg(priv, ESTAT);
  228. if (estat & PHYLNK) {
  229. if (priv->autoneg == AUTONEG_ENABLE)
  230. encx24j600_wait_for_autoneg(priv);
  231. netif_carrier_on(dev);
  232. netif_info(priv, ifup, dev, "link up\n");
  233. } else {
  234. netif_info(priv, ifdown, dev, "link down\n");
  235. /* Re-enable autoneg since we won't know what we might be
  236. * connected to when the link is brought back up again.
  237. */
  238. priv->autoneg = AUTONEG_ENABLE;
  239. priv->full_duplex = true;
  240. priv->speed = SPEED_100;
  241. netif_carrier_off(dev);
  242. }
  243. }
  244. static void encx24j600_int_link_handler(struct encx24j600_priv *priv)
  245. {
  246. struct net_device *dev = priv->ndev;
  247. netif_dbg(priv, intr, dev, "%s", __func__);
  248. encx24j600_check_link_status(priv);
  249. encx24j600_clr_bits(priv, EIR, LINKIF);
  250. }
  251. static void encx24j600_tx_complete(struct encx24j600_priv *priv, bool err)
  252. {
  253. struct net_device *dev = priv->ndev;
  254. if (!priv->tx_skb) {
  255. BUG();
  256. return;
  257. }
  258. mutex_lock(&priv->lock);
  259. if (err)
  260. dev->stats.tx_errors++;
  261. else
  262. dev->stats.tx_packets++;
  263. dev->stats.tx_bytes += priv->tx_skb->len;
  264. encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
  265. netif_dbg(priv, tx_done, dev, "TX Done%s\n", err ? ": Err" : "");
  266. dev_kfree_skb(priv->tx_skb);
  267. priv->tx_skb = NULL;
  268. netif_wake_queue(dev);
  269. mutex_unlock(&priv->lock);
  270. }
  271. static int encx24j600_receive_packet(struct encx24j600_priv *priv,
  272. struct rsv *rsv)
  273. {
  274. struct net_device *dev = priv->ndev;
  275. struct sk_buff *skb = netdev_alloc_skb(dev, rsv->len + NET_IP_ALIGN);
  276. if (!skb) {
  277. pr_err_ratelimited("RX: OOM: packet dropped\n");
  278. dev->stats.rx_dropped++;
  279. return -ENOMEM;
  280. }
  281. skb_reserve(skb, NET_IP_ALIGN);
  282. encx24j600_raw_read(priv, RRXDATA, skb_put(skb, rsv->len), rsv->len);
  283. if (netif_msg_pktdata(priv))
  284. dump_packet("RX", skb->len, skb->data);
  285. skb->dev = dev;
  286. skb->protocol = eth_type_trans(skb, dev);
  287. skb->ip_summed = CHECKSUM_COMPLETE;
  288. /* Maintain stats */
  289. dev->stats.rx_packets++;
  290. dev->stats.rx_bytes += rsv->len;
  291. netif_rx(skb);
  292. return 0;
  293. }
  294. static void encx24j600_rx_packets(struct encx24j600_priv *priv, u8 packet_count)
  295. {
  296. struct net_device *dev = priv->ndev;
  297. while (packet_count--) {
  298. struct rsv rsv;
  299. u16 newrxtail;
  300. encx24j600_write_reg(priv, ERXRDPT, priv->next_packet);
  301. encx24j600_raw_read(priv, RRXDATA, (u8 *)&rsv, sizeof(rsv));
  302. if (netif_msg_rx_status(priv))
  303. encx24j600_dump_rsv(priv, __func__, &rsv);
  304. if (!RSV_GETBIT(rsv.rxstat, RSV_RXOK) ||
  305. (rsv.len > MAX_FRAMELEN)) {
  306. netif_err(priv, rx_err, dev, "RX Error %04x\n",
  307. rsv.rxstat);
  308. dev->stats.rx_errors++;
  309. if (RSV_GETBIT(rsv.rxstat, RSV_CRCERROR))
  310. dev->stats.rx_crc_errors++;
  311. if (RSV_GETBIT(rsv.rxstat, RSV_LENCHECKERR))
  312. dev->stats.rx_frame_errors++;
  313. if (rsv.len > MAX_FRAMELEN)
  314. dev->stats.rx_over_errors++;
  315. } else {
  316. encx24j600_receive_packet(priv, &rsv);
  317. }
  318. priv->next_packet = rsv.next_packet;
  319. newrxtail = priv->next_packet - 2;
  320. if (newrxtail == ENC_RX_BUF_START)
  321. newrxtail = SRAM_SIZE - 2;
  322. encx24j600_cmd(priv, SETPKTDEC);
  323. encx24j600_write_reg(priv, ERXTAIL, newrxtail);
  324. }
  325. }
  326. static irqreturn_t encx24j600_isr(int irq, void *dev_id)
  327. {
  328. struct encx24j600_priv *priv = dev_id;
  329. struct net_device *dev = priv->ndev;
  330. int eir;
  331. /* Clear interrupts */
  332. encx24j600_cmd(priv, CLREIE);
  333. eir = encx24j600_read_reg(priv, EIR);
  334. if (eir & LINKIF)
  335. encx24j600_int_link_handler(priv);
  336. if (eir & TXIF)
  337. encx24j600_tx_complete(priv, false);
  338. if (eir & TXABTIF)
  339. encx24j600_tx_complete(priv, true);
  340. if (eir & RXABTIF) {
  341. if (eir & PCFULIF) {
  342. /* Packet counter is full */
  343. netif_err(priv, rx_err, dev, "Packet counter full\n");
  344. }
  345. dev->stats.rx_dropped++;
  346. encx24j600_clr_bits(priv, EIR, RXABTIF);
  347. }
  348. if (eir & PKTIF) {
  349. u8 packet_count;
  350. mutex_lock(&priv->lock);
  351. packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
  352. while (packet_count) {
  353. encx24j600_rx_packets(priv, packet_count);
  354. packet_count = encx24j600_read_reg(priv, ESTAT) & 0xff;
  355. }
  356. mutex_unlock(&priv->lock);
  357. }
  358. /* Enable interrupts */
  359. encx24j600_cmd(priv, SETEIE);
  360. return IRQ_HANDLED;
  361. }
  362. static int encx24j600_soft_reset(struct encx24j600_priv *priv)
  363. {
  364. int ret = 0;
  365. int timeout;
  366. u16 eudast;
  367. /* Write and verify a test value to EUDAST */
  368. regcache_cache_bypass(priv->ctx.regmap, true);
  369. timeout = 10;
  370. do {
  371. encx24j600_write_reg(priv, EUDAST, EUDAST_TEST_VAL);
  372. eudast = encx24j600_read_reg(priv, EUDAST);
  373. usleep_range(25, 100);
  374. } while ((eudast != EUDAST_TEST_VAL) && --timeout);
  375. regcache_cache_bypass(priv->ctx.regmap, false);
  376. if (timeout == 0) {
  377. ret = -ETIMEDOUT;
  378. goto err_out;
  379. }
  380. /* Wait for CLKRDY to become set */
  381. timeout = 10;
  382. while (!(encx24j600_read_reg(priv, ESTAT) & CLKRDY) && --timeout)
  383. usleep_range(25, 100);
  384. if (timeout == 0) {
  385. ret = -ETIMEDOUT;
  386. goto err_out;
  387. }
  388. /* Issue a System Reset command */
  389. encx24j600_cmd(priv, SETETHRST);
  390. usleep_range(25, 100);
  391. /* Confirm that EUDAST has 0000h after system reset */
  392. if (encx24j600_read_reg(priv, EUDAST) != 0) {
  393. ret = -EINVAL;
  394. goto err_out;
  395. }
  396. /* Wait for PHY register and status bits to become available */
  397. usleep_range(256, 1000);
  398. err_out:
  399. return ret;
  400. }
  401. static int encx24j600_hw_reset(struct encx24j600_priv *priv)
  402. {
  403. int ret;
  404. mutex_lock(&priv->lock);
  405. ret = encx24j600_soft_reset(priv);
  406. mutex_unlock(&priv->lock);
  407. return ret;
  408. }
  409. static void encx24j600_reset_hw_tx(struct encx24j600_priv *priv)
  410. {
  411. encx24j600_set_bits(priv, ECON2, TXRST);
  412. encx24j600_clr_bits(priv, ECON2, TXRST);
  413. }
  414. static void encx24j600_hw_init_tx(struct encx24j600_priv *priv)
  415. {
  416. /* Reset TX */
  417. encx24j600_reset_hw_tx(priv);
  418. /* Clear the TXIF flag if were previously set */
  419. encx24j600_clr_bits(priv, EIR, TXIF | TXABTIF);
  420. /* Write the Tx Buffer pointer */
  421. encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
  422. }
  423. static void encx24j600_hw_init_rx(struct encx24j600_priv *priv)
  424. {
  425. encx24j600_cmd(priv, DISABLERX);
  426. /* Set up RX packet start address in the SRAM */
  427. encx24j600_write_reg(priv, ERXST, ENC_RX_BUF_START);
  428. /* Preload the RX Data pointer to the beginning of the RX area */
  429. encx24j600_write_reg(priv, ERXRDPT, ENC_RX_BUF_START);
  430. priv->next_packet = ENC_RX_BUF_START;
  431. /* Set up RX end address in the SRAM */
  432. encx24j600_write_reg(priv, ERXTAIL, ENC_SRAM_SIZE - 2);
  433. /* Reset the user data pointers */
  434. encx24j600_write_reg(priv, EUDAST, ENC_SRAM_SIZE);
  435. encx24j600_write_reg(priv, EUDAND, ENC_SRAM_SIZE + 1);
  436. /* Set Max Frame length */
  437. encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
  438. }
  439. static void encx24j600_dump_config(struct encx24j600_priv *priv,
  440. const char *msg)
  441. {
  442. pr_info(DRV_NAME ": %s\n", msg);
  443. /* CHIP configuration */
  444. pr_info(DRV_NAME " ECON1: %04X\n", encx24j600_read_reg(priv, ECON1));
  445. pr_info(DRV_NAME " ECON2: %04X\n", encx24j600_read_reg(priv, ECON2));
  446. pr_info(DRV_NAME " ERXFCON: %04X\n", encx24j600_read_reg(priv,
  447. ERXFCON));
  448. pr_info(DRV_NAME " ESTAT: %04X\n", encx24j600_read_reg(priv, ESTAT));
  449. pr_info(DRV_NAME " EIR: %04X\n", encx24j600_read_reg(priv, EIR));
  450. pr_info(DRV_NAME " EIDLED: %04X\n", encx24j600_read_reg(priv, EIDLED));
  451. /* MAC layer configuration */
  452. pr_info(DRV_NAME " MACON1: %04X\n", encx24j600_read_reg(priv, MACON1));
  453. pr_info(DRV_NAME " MACON2: %04X\n", encx24j600_read_reg(priv, MACON2));
  454. pr_info(DRV_NAME " MAIPG: %04X\n", encx24j600_read_reg(priv, MAIPG));
  455. pr_info(DRV_NAME " MACLCON: %04X\n", encx24j600_read_reg(priv,
  456. MACLCON));
  457. pr_info(DRV_NAME " MABBIPG: %04X\n", encx24j600_read_reg(priv,
  458. MABBIPG));
  459. /* PHY configuation */
  460. pr_info(DRV_NAME " PHCON1: %04X\n", encx24j600_read_phy(priv, PHCON1));
  461. pr_info(DRV_NAME " PHCON2: %04X\n", encx24j600_read_phy(priv, PHCON2));
  462. pr_info(DRV_NAME " PHANA: %04X\n", encx24j600_read_phy(priv, PHANA));
  463. pr_info(DRV_NAME " PHANLPA: %04X\n", encx24j600_read_phy(priv,
  464. PHANLPA));
  465. pr_info(DRV_NAME " PHANE: %04X\n", encx24j600_read_phy(priv, PHANE));
  466. pr_info(DRV_NAME " PHSTAT1: %04X\n", encx24j600_read_phy(priv,
  467. PHSTAT1));
  468. pr_info(DRV_NAME " PHSTAT2: %04X\n", encx24j600_read_phy(priv,
  469. PHSTAT2));
  470. pr_info(DRV_NAME " PHSTAT3: %04X\n", encx24j600_read_phy(priv,
  471. PHSTAT3));
  472. }
  473. static void encx24j600_set_rxfilter_mode(struct encx24j600_priv *priv)
  474. {
  475. switch (priv->rxfilter) {
  476. case RXFILTER_PROMISC:
  477. encx24j600_set_bits(priv, MACON1, PASSALL);
  478. encx24j600_write_reg(priv, ERXFCON, UCEN | MCEN | NOTMEEN);
  479. break;
  480. case RXFILTER_MULTI:
  481. encx24j600_clr_bits(priv, MACON1, PASSALL);
  482. encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN | MCEN);
  483. break;
  484. case RXFILTER_NORMAL:
  485. default:
  486. encx24j600_clr_bits(priv, MACON1, PASSALL);
  487. encx24j600_write_reg(priv, ERXFCON, UCEN | CRCEN | BCEN);
  488. break;
  489. }
  490. }
  491. static void encx24j600_hw_init(struct encx24j600_priv *priv)
  492. {
  493. u16 macon2;
  494. priv->hw_enabled = false;
  495. /* PHY Leds: link status,
  496. * LEDA: Link State + collision events
  497. * LEDB: Link State + transmit/receive events
  498. */
  499. encx24j600_update_reg(priv, EIDLED, 0xff00, 0xcb00);
  500. /* Loopback disabled */
  501. encx24j600_write_reg(priv, MACON1, 0x9);
  502. /* interpacket gap value */
  503. encx24j600_write_reg(priv, MAIPG, 0x0c12);
  504. /* Write the auto negotiation pattern */
  505. encx24j600_write_phy(priv, PHANA, PHANA_DEFAULT);
  506. encx24j600_update_phcon1(priv);
  507. encx24j600_check_link_status(priv);
  508. macon2 = MACON2_RSV1 | TXCRCEN | PADCFG0 | PADCFG2 | MACON2_DEFER;
  509. if ((priv->autoneg == AUTONEG_DISABLE) && priv->full_duplex)
  510. macon2 |= FULDPX;
  511. encx24j600_set_bits(priv, MACON2, macon2);
  512. priv->rxfilter = RXFILTER_NORMAL;
  513. encx24j600_set_rxfilter_mode(priv);
  514. /* Program the Maximum frame length */
  515. encx24j600_write_reg(priv, MAMXFL, MAX_FRAMELEN);
  516. /* Init Tx pointers */
  517. encx24j600_hw_init_tx(priv);
  518. /* Init Rx pointers */
  519. encx24j600_hw_init_rx(priv);
  520. if (netif_msg_hw(priv))
  521. encx24j600_dump_config(priv, "Hw is initialized");
  522. }
  523. static void encx24j600_hw_enable(struct encx24j600_priv *priv)
  524. {
  525. /* Clear the interrupt flags in case was set */
  526. encx24j600_clr_bits(priv, EIR, (PCFULIF | RXABTIF | TXABTIF | TXIF |
  527. PKTIF | LINKIF));
  528. /* Enable the interrupts */
  529. encx24j600_write_reg(priv, EIE, (PCFULIE | RXABTIE | TXABTIE | TXIE |
  530. PKTIE | LINKIE | INTIE));
  531. /* Enable RX */
  532. encx24j600_cmd(priv, ENABLERX);
  533. priv->hw_enabled = true;
  534. }
  535. static void encx24j600_hw_disable(struct encx24j600_priv *priv)
  536. {
  537. /* Disable all interrupts */
  538. encx24j600_write_reg(priv, EIE, 0);
  539. /* Disable RX */
  540. encx24j600_cmd(priv, DISABLERX);
  541. priv->hw_enabled = false;
  542. }
  543. static int encx24j600_setlink(struct net_device *dev, u8 autoneg, u16 speed,
  544. u8 duplex)
  545. {
  546. struct encx24j600_priv *priv = netdev_priv(dev);
  547. int ret = 0;
  548. if (!priv->hw_enabled) {
  549. /* link is in low power mode now; duplex setting
  550. * will take effect on next encx24j600_hw_init()
  551. */
  552. if (speed == SPEED_10 || speed == SPEED_100) {
  553. priv->autoneg = (autoneg == AUTONEG_ENABLE);
  554. priv->full_duplex = (duplex == DUPLEX_FULL);
  555. priv->speed = (speed == SPEED_100);
  556. } else {
  557. netif_warn(priv, link, dev, "unsupported link speed setting\n");
  558. /*speeds other than SPEED_10 and SPEED_100 */
  559. /*are not supported by chip */
  560. ret = -EOPNOTSUPP;
  561. }
  562. } else {
  563. netif_warn(priv, link, dev, "Warning: hw must be disabled to set link mode\n");
  564. ret = -EBUSY;
  565. }
  566. return ret;
  567. }
  568. static void encx24j600_hw_get_macaddr(struct encx24j600_priv *priv,
  569. unsigned char *ethaddr)
  570. {
  571. unsigned short val;
  572. val = encx24j600_read_reg(priv, MAADR1);
  573. ethaddr[0] = val & 0x00ff;
  574. ethaddr[1] = (val & 0xff00) >> 8;
  575. val = encx24j600_read_reg(priv, MAADR2);
  576. ethaddr[2] = val & 0x00ffU;
  577. ethaddr[3] = (val & 0xff00U) >> 8;
  578. val = encx24j600_read_reg(priv, MAADR3);
  579. ethaddr[4] = val & 0x00ffU;
  580. ethaddr[5] = (val & 0xff00U) >> 8;
  581. }
  582. /* Program the hardware MAC address from dev->dev_addr.*/
  583. static int encx24j600_set_hw_macaddr(struct net_device *dev)
  584. {
  585. struct encx24j600_priv *priv = netdev_priv(dev);
  586. if (priv->hw_enabled) {
  587. netif_info(priv, drv, dev, "Hardware must be disabled to set Mac address\n");
  588. return -EBUSY;
  589. }
  590. mutex_lock(&priv->lock);
  591. netif_info(priv, drv, dev, "%s: Setting MAC address to %pM\n",
  592. dev->name, dev->dev_addr);
  593. encx24j600_write_reg(priv, MAADR3, (dev->dev_addr[4] |
  594. dev->dev_addr[5] << 8));
  595. encx24j600_write_reg(priv, MAADR2, (dev->dev_addr[2] |
  596. dev->dev_addr[3] << 8));
  597. encx24j600_write_reg(priv, MAADR1, (dev->dev_addr[0] |
  598. dev->dev_addr[1] << 8));
  599. mutex_unlock(&priv->lock);
  600. return 0;
  601. }
  602. /* Store the new hardware address in dev->dev_addr, and update the MAC.*/
  603. static int encx24j600_set_mac_address(struct net_device *dev, void *addr)
  604. {
  605. struct sockaddr *address = addr;
  606. if (netif_running(dev))
  607. return -EBUSY;
  608. if (!is_valid_ether_addr(address->sa_data))
  609. return -EADDRNOTAVAIL;
  610. eth_hw_addr_set(dev, address->sa_data);
  611. return encx24j600_set_hw_macaddr(dev);
  612. }
  613. static int encx24j600_open(struct net_device *dev)
  614. {
  615. struct encx24j600_priv *priv = netdev_priv(dev);
  616. int ret = request_threaded_irq(priv->ctx.spi->irq, NULL, encx24j600_isr,
  617. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  618. DRV_NAME, priv);
  619. if (unlikely(ret < 0)) {
  620. netdev_err(dev, "request irq %d failed (ret = %d)\n",
  621. priv->ctx.spi->irq, ret);
  622. return ret;
  623. }
  624. encx24j600_hw_disable(priv);
  625. encx24j600_hw_init(priv);
  626. encx24j600_hw_enable(priv);
  627. netif_start_queue(dev);
  628. return 0;
  629. }
  630. static int encx24j600_stop(struct net_device *dev)
  631. {
  632. struct encx24j600_priv *priv = netdev_priv(dev);
  633. netif_stop_queue(dev);
  634. free_irq(priv->ctx.spi->irq, priv);
  635. return 0;
  636. }
  637. static void encx24j600_setrx_proc(struct kthread_work *ws)
  638. {
  639. struct encx24j600_priv *priv =
  640. container_of(ws, struct encx24j600_priv, setrx_work);
  641. mutex_lock(&priv->lock);
  642. encx24j600_set_rxfilter_mode(priv);
  643. mutex_unlock(&priv->lock);
  644. }
  645. static void encx24j600_set_multicast_list(struct net_device *dev)
  646. {
  647. struct encx24j600_priv *priv = netdev_priv(dev);
  648. int oldfilter = priv->rxfilter;
  649. if (dev->flags & IFF_PROMISC) {
  650. netif_dbg(priv, link, dev, "promiscuous mode\n");
  651. priv->rxfilter = RXFILTER_PROMISC;
  652. } else if ((dev->flags & IFF_ALLMULTI) || !netdev_mc_empty(dev)) {
  653. netif_dbg(priv, link, dev, "%smulticast mode\n",
  654. (dev->flags & IFF_ALLMULTI) ? "all-" : "");
  655. priv->rxfilter = RXFILTER_MULTI;
  656. } else {
  657. netif_dbg(priv, link, dev, "normal mode\n");
  658. priv->rxfilter = RXFILTER_NORMAL;
  659. }
  660. if (oldfilter != priv->rxfilter)
  661. kthread_queue_work(&priv->kworker, &priv->setrx_work);
  662. }
  663. static void encx24j600_hw_tx(struct encx24j600_priv *priv)
  664. {
  665. struct net_device *dev = priv->ndev;
  666. netif_info(priv, tx_queued, dev, "TX Packet Len:%d\n",
  667. priv->tx_skb->len);
  668. if (netif_msg_pktdata(priv))
  669. dump_packet("TX", priv->tx_skb->len, priv->tx_skb->data);
  670. if (encx24j600_read_reg(priv, EIR) & TXABTIF)
  671. /* Last transmition aborted due to error. Reset TX interface */
  672. encx24j600_reset_hw_tx(priv);
  673. /* Clear the TXIF flag if were previously set */
  674. encx24j600_clr_bits(priv, EIR, TXIF);
  675. /* Set the data pointer to the TX buffer address in the SRAM */
  676. encx24j600_write_reg(priv, EGPWRPT, ENC_TX_BUF_START);
  677. /* Copy the packet into the SRAM */
  678. encx24j600_raw_write(priv, WGPDATA, (u8 *)priv->tx_skb->data,
  679. priv->tx_skb->len);
  680. /* Program the Tx buffer start pointer */
  681. encx24j600_write_reg(priv, ETXST, ENC_TX_BUF_START);
  682. /* Program the packet length */
  683. encx24j600_write_reg(priv, ETXLEN, priv->tx_skb->len);
  684. /* Start the transmission */
  685. encx24j600_cmd(priv, SETTXRTS);
  686. }
  687. static void encx24j600_tx_proc(struct kthread_work *ws)
  688. {
  689. struct encx24j600_priv *priv =
  690. container_of(ws, struct encx24j600_priv, tx_work);
  691. mutex_lock(&priv->lock);
  692. encx24j600_hw_tx(priv);
  693. mutex_unlock(&priv->lock);
  694. }
  695. static netdev_tx_t encx24j600_tx(struct sk_buff *skb, struct net_device *dev)
  696. {
  697. struct encx24j600_priv *priv = netdev_priv(dev);
  698. netif_stop_queue(dev);
  699. /* save the timestamp */
  700. netif_trans_update(dev);
  701. /* Remember the skb for deferred processing */
  702. priv->tx_skb = skb;
  703. kthread_queue_work(&priv->kworker, &priv->tx_work);
  704. return NETDEV_TX_OK;
  705. }
  706. /* Deal with a transmit timeout */
  707. static void encx24j600_tx_timeout(struct net_device *dev, unsigned int txqueue)
  708. {
  709. struct encx24j600_priv *priv = netdev_priv(dev);
  710. netif_err(priv, tx_err, dev, "TX timeout at %ld, latency %ld\n",
  711. jiffies, jiffies - dev_trans_start(dev));
  712. dev->stats.tx_errors++;
  713. netif_wake_queue(dev);
  714. }
  715. static int encx24j600_get_regs_len(struct net_device *dev)
  716. {
  717. return SFR_REG_COUNT;
  718. }
  719. static void encx24j600_get_regs(struct net_device *dev,
  720. struct ethtool_regs *regs, void *p)
  721. {
  722. struct encx24j600_priv *priv = netdev_priv(dev);
  723. u16 *buff = p;
  724. u8 reg;
  725. regs->version = 1;
  726. mutex_lock(&priv->lock);
  727. for (reg = 0; reg < SFR_REG_COUNT; reg += 2) {
  728. unsigned int val = 0;
  729. /* ignore errors for unreadable registers */
  730. regmap_read(priv->ctx.regmap, reg, &val);
  731. buff[reg] = val & 0xffff;
  732. }
  733. mutex_unlock(&priv->lock);
  734. }
  735. static void encx24j600_get_drvinfo(struct net_device *dev,
  736. struct ethtool_drvinfo *info)
  737. {
  738. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  739. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  740. strscpy(info->bus_info, dev_name(dev->dev.parent),
  741. sizeof(info->bus_info));
  742. }
  743. static int encx24j600_get_link_ksettings(struct net_device *dev,
  744. struct ethtool_link_ksettings *cmd)
  745. {
  746. struct encx24j600_priv *priv = netdev_priv(dev);
  747. u32 supported;
  748. supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  749. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  750. SUPPORTED_Autoneg | SUPPORTED_TP;
  751. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  752. supported);
  753. cmd->base.speed = priv->speed;
  754. cmd->base.duplex = priv->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  755. cmd->base.port = PORT_TP;
  756. cmd->base.autoneg = priv->autoneg ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  757. return 0;
  758. }
  759. static int
  760. encx24j600_set_link_ksettings(struct net_device *dev,
  761. const struct ethtool_link_ksettings *cmd)
  762. {
  763. return encx24j600_setlink(dev, cmd->base.autoneg,
  764. cmd->base.speed, cmd->base.duplex);
  765. }
  766. static u32 encx24j600_get_msglevel(struct net_device *dev)
  767. {
  768. struct encx24j600_priv *priv = netdev_priv(dev);
  769. return priv->msg_enable;
  770. }
  771. static void encx24j600_set_msglevel(struct net_device *dev, u32 val)
  772. {
  773. struct encx24j600_priv *priv = netdev_priv(dev);
  774. priv->msg_enable = val;
  775. }
  776. static const struct ethtool_ops encx24j600_ethtool_ops = {
  777. .get_drvinfo = encx24j600_get_drvinfo,
  778. .get_msglevel = encx24j600_get_msglevel,
  779. .set_msglevel = encx24j600_set_msglevel,
  780. .get_regs_len = encx24j600_get_regs_len,
  781. .get_regs = encx24j600_get_regs,
  782. .get_link_ksettings = encx24j600_get_link_ksettings,
  783. .set_link_ksettings = encx24j600_set_link_ksettings,
  784. };
  785. static const struct net_device_ops encx24j600_netdev_ops = {
  786. .ndo_open = encx24j600_open,
  787. .ndo_stop = encx24j600_stop,
  788. .ndo_start_xmit = encx24j600_tx,
  789. .ndo_set_rx_mode = encx24j600_set_multicast_list,
  790. .ndo_set_mac_address = encx24j600_set_mac_address,
  791. .ndo_tx_timeout = encx24j600_tx_timeout,
  792. .ndo_validate_addr = eth_validate_addr,
  793. };
  794. static int encx24j600_spi_probe(struct spi_device *spi)
  795. {
  796. int ret;
  797. struct net_device *ndev;
  798. struct encx24j600_priv *priv;
  799. u16 eidled;
  800. u8 addr[ETH_ALEN];
  801. ndev = alloc_etherdev(sizeof(struct encx24j600_priv));
  802. if (!ndev) {
  803. ret = -ENOMEM;
  804. goto error_out;
  805. }
  806. priv = netdev_priv(ndev);
  807. spi_set_drvdata(spi, priv);
  808. dev_set_drvdata(&spi->dev, priv);
  809. SET_NETDEV_DEV(ndev, &spi->dev);
  810. priv->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  811. priv->ndev = ndev;
  812. /* Default configuration PHY configuration */
  813. priv->full_duplex = true;
  814. priv->autoneg = AUTONEG_ENABLE;
  815. priv->speed = SPEED_100;
  816. priv->ctx.spi = spi;
  817. ndev->irq = spi->irq;
  818. ndev->netdev_ops = &encx24j600_netdev_ops;
  819. ret = devm_regmap_init_encx24j600(&spi->dev, &priv->ctx);
  820. if (ret)
  821. goto out_free;
  822. mutex_init(&priv->lock);
  823. /* Reset device and check if it is connected */
  824. if (encx24j600_hw_reset(priv)) {
  825. netif_err(priv, probe, ndev,
  826. DRV_NAME ": Chip is not detected\n");
  827. ret = -EIO;
  828. goto out_free;
  829. }
  830. /* Initialize the device HW to the consistent state */
  831. encx24j600_hw_init(priv);
  832. kthread_init_worker(&priv->kworker);
  833. kthread_init_work(&priv->tx_work, encx24j600_tx_proc);
  834. kthread_init_work(&priv->setrx_work, encx24j600_setrx_proc);
  835. priv->kworker_task = kthread_run(kthread_worker_fn, &priv->kworker,
  836. "encx24j600");
  837. if (IS_ERR(priv->kworker_task)) {
  838. ret = PTR_ERR(priv->kworker_task);
  839. goto out_free;
  840. }
  841. /* Get the MAC address from the chip */
  842. encx24j600_hw_get_macaddr(priv, addr);
  843. eth_hw_addr_set(ndev, addr);
  844. ndev->ethtool_ops = &encx24j600_ethtool_ops;
  845. ret = register_netdev(ndev);
  846. if (unlikely(ret)) {
  847. netif_err(priv, probe, ndev, "Error %d initializing card encx24j600 card\n",
  848. ret);
  849. goto out_stop;
  850. }
  851. eidled = encx24j600_read_reg(priv, EIDLED);
  852. if (((eidled & DEVID_MASK) >> DEVID_SHIFT) != ENCX24J600_DEV_ID) {
  853. ret = -EINVAL;
  854. goto out_unregister;
  855. }
  856. netif_info(priv, probe, ndev, "Silicon rev ID: 0x%02x\n",
  857. (eidled & REVID_MASK) >> REVID_SHIFT);
  858. netif_info(priv, drv, priv->ndev, "MAC address %pM\n", ndev->dev_addr);
  859. return ret;
  860. out_unregister:
  861. unregister_netdev(priv->ndev);
  862. out_stop:
  863. kthread_stop(priv->kworker_task);
  864. out_free:
  865. free_netdev(ndev);
  866. error_out:
  867. return ret;
  868. }
  869. static void encx24j600_spi_remove(struct spi_device *spi)
  870. {
  871. struct encx24j600_priv *priv = dev_get_drvdata(&spi->dev);
  872. unregister_netdev(priv->ndev);
  873. kthread_stop(priv->kworker_task);
  874. free_netdev(priv->ndev);
  875. }
  876. static const struct spi_device_id encx24j600_spi_id_table[] = {
  877. { .name = "encx24j600" },
  878. { /* sentinel */ }
  879. };
  880. MODULE_DEVICE_TABLE(spi, encx24j600_spi_id_table);
  881. static struct spi_driver encx24j600_spi_net_driver = {
  882. .driver = {
  883. .name = DRV_NAME,
  884. .owner = THIS_MODULE,
  885. .bus = &spi_bus_type,
  886. },
  887. .probe = encx24j600_spi_probe,
  888. .remove = encx24j600_spi_remove,
  889. .id_table = encx24j600_spi_id_table,
  890. };
  891. module_spi_driver(encx24j600_spi_net_driver);
  892. MODULE_DESCRIPTION(DRV_NAME " ethernet driver");
  893. MODULE_AUTHOR("Jon Ringle <[email protected]>");
  894. MODULE_LICENSE("GPL");