sky2.c 135 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * New driver for Marvell Yukon 2 chipset.
  4. * Based on earlier sk98lin, and skge driver.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2005 Stephen Hemminger <[email protected]>
  11. */
  12. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  13. #include <linux/crc32.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/netdevice.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/pci.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/ip.h>
  23. #include <linux/slab.h>
  24. #include <net/ip.h>
  25. #include <linux/tcp.h>
  26. #include <linux/in.h>
  27. #include <linux/delay.h>
  28. #include <linux/workqueue.h>
  29. #include <linux/if_vlan.h>
  30. #include <linux/prefetch.h>
  31. #include <linux/debugfs.h>
  32. #include <linux/mii.h>
  33. #include <linux/of_device.h>
  34. #include <linux/of_net.h>
  35. #include <linux/dmi.h>
  36. #include <asm/irq.h>
  37. #include "sky2.h"
  38. #define DRV_NAME "sky2"
  39. #define DRV_VERSION "1.30"
  40. /*
  41. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  42. * that are organized into three (receive, transmit, status) different rings
  43. * similar to Tigon3.
  44. */
  45. #define RX_LE_SIZE 1024
  46. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  47. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  48. #define RX_DEF_PENDING RX_MAX_PENDING
  49. /* This is the worst case number of transmit list elements for a single skb:
  50. * VLAN:GSO + CKSUM + Data + skb_frags * DMA
  51. */
  52. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  53. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  54. #define TX_MAX_PENDING 1024
  55. #define TX_DEF_PENDING 63
  56. #define TX_WATCHDOG (5 * HZ)
  57. #define PHY_RETRIES 1000
  58. #define SKY2_EEPROM_MAGIC 0x9955aabb
  59. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  60. static const u32 default_msg =
  61. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  62. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  63. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static int copybreak __read_mostly = 128;
  68. module_param(copybreak, int, 0);
  69. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  70. static int disable_msi = -1;
  71. module_param(disable_msi, int, 0);
  72. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  73. static int legacy_pme = 0;
  74. module_param(legacy_pme, int, 0);
  75. MODULE_PARM_DESC(legacy_pme, "Legacy power management");
  76. static const struct pci_device_id sky2_id_table[] = {
  77. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  78. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  79. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  80. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  81. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  82. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  83. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  84. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  85. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  86. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  87. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  88. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  89. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  90. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4382) }, /* 88E8079 */
  119. { 0 }
  120. };
  121. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  122. /* Avoid conditionals by using array */
  123. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  124. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  125. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  126. static void sky2_set_multicast(struct net_device *dev);
  127. static irqreturn_t sky2_intr(int irq, void *dev_id);
  128. /* Access to PHY via serial interconnect */
  129. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  130. {
  131. int i;
  132. gma_write16(hw, port, GM_SMI_DATA, val);
  133. gma_write16(hw, port, GM_SMI_CTRL,
  134. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  135. for (i = 0; i < PHY_RETRIES; i++) {
  136. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  137. if (ctrl == 0xffff)
  138. goto io_error;
  139. if (!(ctrl & GM_SMI_CT_BUSY))
  140. return 0;
  141. udelay(10);
  142. }
  143. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  144. return -ETIMEDOUT;
  145. io_error:
  146. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  147. return -EIO;
  148. }
  149. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  150. {
  151. int i;
  152. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  153. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  154. for (i = 0; i < PHY_RETRIES; i++) {
  155. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  156. if (ctrl == 0xffff)
  157. goto io_error;
  158. if (ctrl & GM_SMI_CT_RD_VAL) {
  159. *val = gma_read16(hw, port, GM_SMI_DATA);
  160. return 0;
  161. }
  162. udelay(10);
  163. }
  164. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  165. return -ETIMEDOUT;
  166. io_error:
  167. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  168. return -EIO;
  169. }
  170. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  171. {
  172. u16 v = 0;
  173. __gm_phy_read(hw, port, reg, &v);
  174. return v;
  175. }
  176. static void sky2_power_on(struct sky2_hw *hw)
  177. {
  178. /* switch power to VCC (WA for VAUX problem) */
  179. sky2_write8(hw, B0_POWER_CTRL,
  180. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  181. /* disable Core Clock Division, */
  182. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  183. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  184. /* enable bits are inverted */
  185. sky2_write8(hw, B2_Y2_CLK_GATE,
  186. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  187. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  188. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  189. else
  190. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  191. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  192. u32 reg;
  193. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  194. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  195. /* set all bits to 0 except bits 15..12 and 8 */
  196. reg &= P_ASPM_CONTROL_MSK;
  197. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  198. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  199. /* set all bits to 0 except bits 28 & 27 */
  200. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  201. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  202. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  203. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  204. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  205. reg = sky2_read32(hw, B2_GP_IO);
  206. reg |= GLB_GPIO_STAT_RACE_DIS;
  207. sky2_write32(hw, B2_GP_IO, reg);
  208. sky2_read32(hw, B2_GP_IO);
  209. }
  210. /* Turn on "driver loaded" LED */
  211. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  212. }
  213. static void sky2_power_aux(struct sky2_hw *hw)
  214. {
  215. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  216. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  217. else
  218. /* enable bits are inverted */
  219. sky2_write8(hw, B2_Y2_CLK_GATE,
  220. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  221. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  222. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  223. /* switch power to VAUX if supported and PME from D3cold */
  224. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  225. pci_pme_capable(hw->pdev, PCI_D3cold))
  226. sky2_write8(hw, B0_POWER_CTRL,
  227. (PC_VAUX_ENA | PC_VCC_ENA |
  228. PC_VAUX_ON | PC_VCC_OFF));
  229. /* turn off "driver loaded LED" */
  230. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  231. }
  232. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  233. {
  234. u16 reg;
  235. /* disable all GMAC IRQ's */
  236. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  237. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  238. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  239. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  240. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  241. reg = gma_read16(hw, port, GM_RX_CTRL);
  242. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  243. gma_write16(hw, port, GM_RX_CTRL, reg);
  244. }
  245. /* flow control to advertise bits */
  246. static const u16 copper_fc_adv[] = {
  247. [FC_NONE] = 0,
  248. [FC_TX] = PHY_M_AN_ASP,
  249. [FC_RX] = PHY_M_AN_PC,
  250. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  251. };
  252. /* flow control to advertise bits when using 1000BaseX */
  253. static const u16 fiber_fc_adv[] = {
  254. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  255. [FC_TX] = PHY_M_P_ASYM_MD_X,
  256. [FC_RX] = PHY_M_P_SYM_MD_X,
  257. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  258. };
  259. /* flow control to GMA disable bits */
  260. static const u16 gm_fc_disable[] = {
  261. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  262. [FC_TX] = GM_GPCR_FC_RX_DIS,
  263. [FC_RX] = GM_GPCR_FC_TX_DIS,
  264. [FC_BOTH] = 0,
  265. };
  266. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  267. {
  268. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  269. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  270. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  271. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  272. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  273. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  274. PHY_M_EC_MAC_S_MSK);
  275. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  276. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  277. if (hw->chip_id == CHIP_ID_YUKON_EC)
  278. /* set downshift counter to 3x and enable downshift */
  279. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  280. else
  281. /* set master & slave downshift counter to 1x */
  282. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  283. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  284. }
  285. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  286. if (sky2_is_copper(hw)) {
  287. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  288. /* enable automatic crossover */
  289. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  290. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  291. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  292. u16 spec;
  293. /* Enable Class A driver for FE+ A0 */
  294. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  295. spec |= PHY_M_FESC_SEL_CL_A;
  296. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  297. }
  298. } else {
  299. /* disable energy detect */
  300. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  301. /* enable automatic crossover */
  302. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  303. /* downshift on PHY 88E1112 and 88E1149 is changed */
  304. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  305. (hw->flags & SKY2_HW_NEWER_PHY)) {
  306. /* set downshift counter to 3x and enable downshift */
  307. ctrl &= ~PHY_M_PC_DSC_MSK;
  308. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  309. }
  310. }
  311. } else {
  312. /* workaround for deviation #4.88 (CRC errors) */
  313. /* disable Automatic Crossover */
  314. ctrl &= ~PHY_M_PC_MDIX_MSK;
  315. }
  316. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  317. /* special setup for PHY 88E1112 Fiber */
  318. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  319. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  320. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  321. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  322. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  323. ctrl &= ~PHY_M_MAC_MD_MSK;
  324. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  325. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  326. if (hw->pmd_type == 'P') {
  327. /* select page 1 to access Fiber registers */
  328. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  329. /* for SFP-module set SIGDET polarity to low */
  330. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  331. ctrl |= PHY_M_FIB_SIGD_POL;
  332. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  333. }
  334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  335. }
  336. ctrl = PHY_CT_RESET;
  337. ct1000 = 0;
  338. adv = PHY_AN_CSMA;
  339. reg = 0;
  340. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  341. if (sky2_is_copper(hw)) {
  342. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  343. ct1000 |= PHY_M_1000C_AFD;
  344. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  345. ct1000 |= PHY_M_1000C_AHD;
  346. if (sky2->advertising & ADVERTISED_100baseT_Full)
  347. adv |= PHY_M_AN_100_FD;
  348. if (sky2->advertising & ADVERTISED_100baseT_Half)
  349. adv |= PHY_M_AN_100_HD;
  350. if (sky2->advertising & ADVERTISED_10baseT_Full)
  351. adv |= PHY_M_AN_10_FD;
  352. if (sky2->advertising & ADVERTISED_10baseT_Half)
  353. adv |= PHY_M_AN_10_HD;
  354. } else { /* special defines for FIBER (88E1040S only) */
  355. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  356. adv |= PHY_M_AN_1000X_AFD;
  357. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  358. adv |= PHY_M_AN_1000X_AHD;
  359. }
  360. /* Restart Auto-negotiation */
  361. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  362. } else {
  363. /* forced speed/duplex settings */
  364. ct1000 = PHY_M_1000C_MSE;
  365. /* Disable auto update for duplex flow control and duplex */
  366. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  367. switch (sky2->speed) {
  368. case SPEED_1000:
  369. ctrl |= PHY_CT_SP1000;
  370. reg |= GM_GPCR_SPEED_1000;
  371. break;
  372. case SPEED_100:
  373. ctrl |= PHY_CT_SP100;
  374. reg |= GM_GPCR_SPEED_100;
  375. break;
  376. }
  377. if (sky2->duplex == DUPLEX_FULL) {
  378. reg |= GM_GPCR_DUP_FULL;
  379. ctrl |= PHY_CT_DUP_MD;
  380. } else if (sky2->speed < SPEED_1000)
  381. sky2->flow_mode = FC_NONE;
  382. }
  383. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  384. if (sky2_is_copper(hw))
  385. adv |= copper_fc_adv[sky2->flow_mode];
  386. else
  387. adv |= fiber_fc_adv[sky2->flow_mode];
  388. } else {
  389. reg |= GM_GPCR_AU_FCT_DIS;
  390. reg |= gm_fc_disable[sky2->flow_mode];
  391. /* Forward pause packets to GMAC? */
  392. if (sky2->flow_mode & FC_RX)
  393. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  394. else
  395. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  396. }
  397. gma_write16(hw, port, GM_GP_CTRL, reg);
  398. if (hw->flags & SKY2_HW_GIGABIT)
  399. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  400. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  401. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  402. /* Setup Phy LED's */
  403. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  404. ledover = 0;
  405. switch (hw->chip_id) {
  406. case CHIP_ID_YUKON_FE:
  407. /* on 88E3082 these bits are at 11..9 (shifted left) */
  408. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  409. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  410. /* delete ACT LED control bits */
  411. ctrl &= ~PHY_M_FELP_LED1_MSK;
  412. /* change ACT LED control to blink mode */
  413. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  414. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  415. break;
  416. case CHIP_ID_YUKON_FE_P:
  417. /* Enable Link Partner Next Page */
  418. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  419. ctrl |= PHY_M_PC_ENA_LIP_NP;
  420. /* disable Energy Detect and enable scrambler */
  421. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  422. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  423. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  424. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  425. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  426. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  427. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  428. break;
  429. case CHIP_ID_YUKON_XL:
  430. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  431. /* select page 3 to access LED control register */
  432. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  433. /* set LED Function Control register */
  434. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  435. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  436. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  437. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  438. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  439. /* set Polarity Control register */
  440. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  441. (PHY_M_POLC_LS1_P_MIX(4) |
  442. PHY_M_POLC_IS0_P_MIX(4) |
  443. PHY_M_POLC_LOS_CTRL(2) |
  444. PHY_M_POLC_INIT_CTRL(2) |
  445. PHY_M_POLC_STA1_CTRL(2) |
  446. PHY_M_POLC_STA0_CTRL(2)));
  447. /* restore page register */
  448. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  449. break;
  450. case CHIP_ID_YUKON_EC_U:
  451. case CHIP_ID_YUKON_EX:
  452. case CHIP_ID_YUKON_SUPR:
  453. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  454. /* select page 3 to access LED control register */
  455. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  456. /* set LED Function Control register */
  457. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  458. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  459. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  460. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  461. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  462. /* set Blink Rate in LED Timer Control Register */
  463. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  464. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  465. /* restore page register */
  466. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  467. break;
  468. default:
  469. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  470. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  471. /* turn off the Rx LED (LED_RX) */
  472. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  473. }
  474. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  475. /* apply fixes in PHY AFE */
  476. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  477. /* increase differential signal amplitude in 10BASE-T */
  478. gm_phy_write(hw, port, 0x18, 0xaa99);
  479. gm_phy_write(hw, port, 0x17, 0x2011);
  480. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  481. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  482. gm_phy_write(hw, port, 0x18, 0xa204);
  483. gm_phy_write(hw, port, 0x17, 0x2002);
  484. }
  485. /* set page register to 0 */
  486. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  487. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  488. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  489. /* apply workaround for integrated resistors calibration */
  490. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  491. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  492. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  493. /* apply fixes in PHY AFE */
  494. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  495. /* apply RDAC termination workaround */
  496. gm_phy_write(hw, port, 24, 0x2800);
  497. gm_phy_write(hw, port, 23, 0x2001);
  498. /* set page register back to 0 */
  499. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  500. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  501. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  502. /* no effect on Yukon-XL */
  503. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  504. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  505. sky2->speed == SPEED_100) {
  506. /* turn on 100 Mbps LED (LED_LINK100) */
  507. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  508. }
  509. if (ledover)
  510. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  511. } else if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  512. (sky2_read8(hw, B2_MAC_CFG) & 0xf) == 0x7) {
  513. int i;
  514. /* This a phy register setup workaround copied from vendor driver. */
  515. static const struct {
  516. u16 reg, val;
  517. } eee_afe[] = {
  518. { 0x156, 0x58ce },
  519. { 0x153, 0x99eb },
  520. { 0x141, 0x8064 },
  521. /* { 0x155, 0x130b },*/
  522. { 0x000, 0x0000 },
  523. { 0x151, 0x8433 },
  524. { 0x14b, 0x8c44 },
  525. { 0x14c, 0x0f90 },
  526. { 0x14f, 0x39aa },
  527. /* { 0x154, 0x2f39 },*/
  528. { 0x14d, 0xba33 },
  529. { 0x144, 0x0048 },
  530. { 0x152, 0x2010 },
  531. /* { 0x158, 0x1223 },*/
  532. { 0x140, 0x4444 },
  533. { 0x154, 0x2f3b },
  534. { 0x158, 0xb203 },
  535. { 0x157, 0x2029 },
  536. };
  537. /* Start Workaround for OptimaEEE Rev.Z0 */
  538. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fb);
  539. gm_phy_write(hw, port, 1, 0x4099);
  540. gm_phy_write(hw, port, 3, 0x1120);
  541. gm_phy_write(hw, port, 11, 0x113c);
  542. gm_phy_write(hw, port, 14, 0x8100);
  543. gm_phy_write(hw, port, 15, 0x112a);
  544. gm_phy_write(hw, port, 17, 0x1008);
  545. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00fc);
  546. gm_phy_write(hw, port, 1, 0x20b0);
  547. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  548. for (i = 0; i < ARRAY_SIZE(eee_afe); i++) {
  549. /* apply AFE settings */
  550. gm_phy_write(hw, port, 17, eee_afe[i].val);
  551. gm_phy_write(hw, port, 16, eee_afe[i].reg | 1u<<13);
  552. }
  553. /* End Workaround for OptimaEEE */
  554. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  555. /* Enable 10Base-Te (EEE) */
  556. if (hw->chip_id >= CHIP_ID_YUKON_PRM) {
  557. reg = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  558. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL,
  559. reg | PHY_M_10B_TE_ENABLE);
  560. }
  561. }
  562. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  563. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  564. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  565. else
  566. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  567. }
  568. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  569. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  570. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  571. {
  572. u32 reg1;
  573. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  574. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  575. reg1 &= ~phy_power[port];
  576. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  577. reg1 |= coma_mode[port];
  578. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  579. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  580. sky2_pci_read32(hw, PCI_DEV_REG1);
  581. if (hw->chip_id == CHIP_ID_YUKON_FE)
  582. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  583. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  584. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  585. }
  586. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  587. {
  588. u32 reg1;
  589. u16 ctrl;
  590. /* release GPHY Control reset */
  591. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  592. /* release GMAC reset */
  593. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  594. if (hw->flags & SKY2_HW_NEWER_PHY) {
  595. /* select page 2 to access MAC control register */
  596. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  597. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  598. /* allow GMII Power Down */
  599. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  600. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  601. /* set page register back to 0 */
  602. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  603. }
  604. /* setup General Purpose Control Register */
  605. gma_write16(hw, port, GM_GP_CTRL,
  606. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  607. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  608. GM_GPCR_AU_SPD_DIS);
  609. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  610. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  611. /* select page 2 to access MAC control register */
  612. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  613. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  614. /* enable Power Down */
  615. ctrl |= PHY_M_PC_POW_D_ENA;
  616. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  617. /* set page register back to 0 */
  618. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  619. }
  620. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  621. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  622. }
  623. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  624. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  625. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  626. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  627. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  628. }
  629. /* configure IPG according to used link speed */
  630. static void sky2_set_ipg(struct sky2_port *sky2)
  631. {
  632. u16 reg;
  633. reg = gma_read16(sky2->hw, sky2->port, GM_SERIAL_MODE);
  634. reg &= ~GM_SMOD_IPG_MSK;
  635. if (sky2->speed > SPEED_100)
  636. reg |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  637. else
  638. reg |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  639. gma_write16(sky2->hw, sky2->port, GM_SERIAL_MODE, reg);
  640. }
  641. /* Enable Rx/Tx */
  642. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  643. {
  644. struct sky2_hw *hw = sky2->hw;
  645. unsigned port = sky2->port;
  646. u16 reg;
  647. reg = gma_read16(hw, port, GM_GP_CTRL);
  648. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  649. gma_write16(hw, port, GM_GP_CTRL, reg);
  650. }
  651. /* Force a renegotiation */
  652. static void sky2_phy_reinit(struct sky2_port *sky2)
  653. {
  654. spin_lock_bh(&sky2->phy_lock);
  655. sky2_phy_init(sky2->hw, sky2->port);
  656. sky2_enable_rx_tx(sky2);
  657. spin_unlock_bh(&sky2->phy_lock);
  658. }
  659. /* Put device in state to listen for Wake On Lan */
  660. static void sky2_wol_init(struct sky2_port *sky2)
  661. {
  662. struct sky2_hw *hw = sky2->hw;
  663. unsigned port = sky2->port;
  664. enum flow_control save_mode;
  665. u16 ctrl;
  666. /* Bring hardware out of reset */
  667. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  668. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  669. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  670. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  671. /* Force to 10/100
  672. * sky2_reset will re-enable on resume
  673. */
  674. save_mode = sky2->flow_mode;
  675. ctrl = sky2->advertising;
  676. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  677. sky2->flow_mode = FC_NONE;
  678. spin_lock_bh(&sky2->phy_lock);
  679. sky2_phy_power_up(hw, port);
  680. sky2_phy_init(hw, port);
  681. spin_unlock_bh(&sky2->phy_lock);
  682. sky2->flow_mode = save_mode;
  683. sky2->advertising = ctrl;
  684. /* Set GMAC to no flow control and auto update for speed/duplex */
  685. gma_write16(hw, port, GM_GP_CTRL,
  686. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  687. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  688. /* Set WOL address */
  689. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  690. sky2->netdev->dev_addr, ETH_ALEN);
  691. /* Turn on appropriate WOL control bits */
  692. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  693. ctrl = 0;
  694. if (sky2->wol & WAKE_PHY)
  695. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  696. else
  697. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  698. if (sky2->wol & WAKE_MAGIC)
  699. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  700. else
  701. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  702. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  703. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  704. /* Disable PiG firmware */
  705. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  706. /* Needed by some broken BIOSes, use PCI rather than PCI-e for WOL */
  707. if (legacy_pme) {
  708. u32 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  709. reg1 |= PCI_Y2_PME_LEGACY;
  710. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  711. }
  712. /* block receiver */
  713. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  714. sky2_read32(hw, B0_CTST);
  715. }
  716. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  717. {
  718. struct net_device *dev = hw->dev[port];
  719. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  720. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  721. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  722. /* Yukon-Extreme B0 and further Extreme devices */
  723. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  724. } else if (dev->mtu > ETH_DATA_LEN) {
  725. /* set Tx GMAC FIFO Almost Empty Threshold */
  726. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  727. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  728. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  729. } else
  730. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  731. }
  732. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  733. {
  734. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  735. u16 reg;
  736. u32 rx_reg;
  737. int i;
  738. const u8 *addr = hw->dev[port]->dev_addr;
  739. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  740. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  741. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  742. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  743. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  744. port == 1) {
  745. /* WA DEV_472 -- looks like crossed wires on port 2 */
  746. /* clear GMAC 1 Control reset */
  747. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  748. do {
  749. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  750. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  751. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  752. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  753. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  754. }
  755. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  756. /* Enable Transmit FIFO Underrun */
  757. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  758. spin_lock_bh(&sky2->phy_lock);
  759. sky2_phy_power_up(hw, port);
  760. sky2_phy_init(hw, port);
  761. spin_unlock_bh(&sky2->phy_lock);
  762. /* MIB clear */
  763. reg = gma_read16(hw, port, GM_PHY_ADDR);
  764. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  765. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  766. gma_read16(hw, port, i);
  767. gma_write16(hw, port, GM_PHY_ADDR, reg);
  768. /* transmit control */
  769. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  770. /* receive control reg: unicast + multicast + no FCS */
  771. gma_write16(hw, port, GM_RX_CTRL,
  772. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  773. /* transmit flow control */
  774. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  775. /* transmit parameter */
  776. gma_write16(hw, port, GM_TX_PARAM,
  777. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  778. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  779. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  780. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  781. /* serial mode register */
  782. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  783. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF_1000);
  784. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  785. reg |= GM_SMOD_JUMBO_ENA;
  786. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  787. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  788. reg |= GM_NEW_FLOW_CTRL;
  789. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  790. /* virtual address for data */
  791. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  792. /* physical address: used for pause frames */
  793. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  794. /* ignore counter overflows */
  795. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  796. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  797. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  798. /* Configure Rx MAC FIFO */
  799. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  800. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  801. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  802. hw->chip_id == CHIP_ID_YUKON_FE_P)
  803. rx_reg |= GMF_RX_OVER_ON;
  804. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  805. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  806. /* Hardware errata - clear flush mask */
  807. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  808. } else {
  809. /* Flush Rx MAC FIFO on any flow control or error */
  810. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  811. }
  812. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  813. reg = RX_GMF_FL_THR_DEF + 1;
  814. /* Another magic mystery workaround from sk98lin */
  815. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  816. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  817. reg = 0x178;
  818. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  819. /* Configure Tx MAC FIFO */
  820. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  821. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  822. /* On chips without ram buffer, pause is controlled by MAC level */
  823. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  824. /* Pause threshold is scaled by 8 in bytes */
  825. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  826. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  827. reg = 1568 / 8;
  828. else
  829. reg = 1024 / 8;
  830. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  831. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  832. sky2_set_tx_stfwd(hw, port);
  833. }
  834. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  835. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  836. /* disable dynamic watermark */
  837. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  838. reg &= ~TX_DYN_WM_ENA;
  839. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  840. }
  841. }
  842. /* Assign Ram Buffer allocation to queue */
  843. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  844. {
  845. u32 end;
  846. /* convert from K bytes to qwords used for hw register */
  847. start *= 1024/8;
  848. space *= 1024/8;
  849. end = start + space - 1;
  850. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  851. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  852. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  853. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  854. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  855. if (q == Q_R1 || q == Q_R2) {
  856. u32 tp = space - space/4;
  857. /* On receive queue's set the thresholds
  858. * give receiver priority when > 3/4 full
  859. * send pause when down to 2K
  860. */
  861. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  862. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  863. tp = space - 8192/8;
  864. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  865. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  866. } else {
  867. /* Enable store & forward on Tx queue's because
  868. * Tx FIFO is only 1K on Yukon
  869. */
  870. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  871. }
  872. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  873. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  874. }
  875. /* Setup Bus Memory Interface */
  876. static void sky2_qset(struct sky2_hw *hw, u16 q)
  877. {
  878. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  879. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  880. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  881. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  882. }
  883. /* Setup prefetch unit registers. This is the interface between
  884. * hardware and driver list elements
  885. */
  886. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  887. dma_addr_t addr, u32 last)
  888. {
  889. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  890. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  891. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  892. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  893. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  894. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  895. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  896. }
  897. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  898. {
  899. struct sky2_tx_le *le = sky2->tx_le + *slot;
  900. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  901. le->ctrl = 0;
  902. return le;
  903. }
  904. static void tx_init(struct sky2_port *sky2)
  905. {
  906. struct sky2_tx_le *le;
  907. sky2->tx_prod = sky2->tx_cons = 0;
  908. sky2->tx_tcpsum = 0;
  909. sky2->tx_last_mss = 0;
  910. netdev_reset_queue(sky2->netdev);
  911. le = get_tx_le(sky2, &sky2->tx_prod);
  912. le->addr = 0;
  913. le->opcode = OP_ADDR64 | HW_OWNER;
  914. sky2->tx_last_upper = 0;
  915. }
  916. /* Update chip's next pointer */
  917. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  918. {
  919. /* Make sure write' to descriptors are complete before we tell hardware */
  920. wmb();
  921. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  922. }
  923. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  924. {
  925. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  926. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  927. le->ctrl = 0;
  928. return le;
  929. }
  930. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  931. {
  932. unsigned size;
  933. /* Space needed for frame data + headers rounded up */
  934. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  935. /* Stopping point for hardware truncation */
  936. return (size - 8) / sizeof(u32);
  937. }
  938. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  939. {
  940. struct rx_ring_info *re;
  941. unsigned size;
  942. /* Space needed for frame data + headers rounded up */
  943. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  944. sky2->rx_nfrags = size >> PAGE_SHIFT;
  945. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  946. /* Compute residue after pages */
  947. size -= sky2->rx_nfrags << PAGE_SHIFT;
  948. /* Optimize to handle small packets and headers */
  949. if (size < copybreak)
  950. size = copybreak;
  951. if (size < ETH_HLEN)
  952. size = ETH_HLEN;
  953. return size;
  954. }
  955. /* Build description to hardware for one receive segment */
  956. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  957. dma_addr_t map, unsigned len)
  958. {
  959. struct sky2_rx_le *le;
  960. if (sizeof(dma_addr_t) > sizeof(u32)) {
  961. le = sky2_next_rx(sky2);
  962. le->addr = cpu_to_le32(upper_32_bits(map));
  963. le->opcode = OP_ADDR64 | HW_OWNER;
  964. }
  965. le = sky2_next_rx(sky2);
  966. le->addr = cpu_to_le32(lower_32_bits(map));
  967. le->length = cpu_to_le16(len);
  968. le->opcode = op | HW_OWNER;
  969. }
  970. /* Build description to hardware for one possibly fragmented skb */
  971. static void sky2_rx_submit(struct sky2_port *sky2,
  972. const struct rx_ring_info *re)
  973. {
  974. int i;
  975. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  976. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  977. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  978. }
  979. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  980. unsigned size)
  981. {
  982. struct sk_buff *skb = re->skb;
  983. int i;
  984. re->data_addr = dma_map_single(&pdev->dev, skb->data, size,
  985. DMA_FROM_DEVICE);
  986. if (dma_mapping_error(&pdev->dev, re->data_addr))
  987. goto mapping_error;
  988. dma_unmap_len_set(re, data_size, size);
  989. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  990. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  991. re->frag_addr[i] = skb_frag_dma_map(&pdev->dev, frag, 0,
  992. skb_frag_size(frag),
  993. DMA_FROM_DEVICE);
  994. if (dma_mapping_error(&pdev->dev, re->frag_addr[i]))
  995. goto map_page_error;
  996. }
  997. return 0;
  998. map_page_error:
  999. while (--i >= 0) {
  1000. dma_unmap_page(&pdev->dev, re->frag_addr[i],
  1001. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1002. DMA_FROM_DEVICE);
  1003. }
  1004. dma_unmap_single(&pdev->dev, re->data_addr,
  1005. dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
  1006. mapping_error:
  1007. if (net_ratelimit())
  1008. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  1009. skb->dev->name);
  1010. return -EIO;
  1011. }
  1012. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  1013. {
  1014. struct sk_buff *skb = re->skb;
  1015. int i;
  1016. dma_unmap_single(&pdev->dev, re->data_addr,
  1017. dma_unmap_len(re, data_size), DMA_FROM_DEVICE);
  1018. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  1019. dma_unmap_page(&pdev->dev, re->frag_addr[i],
  1020. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  1021. DMA_FROM_DEVICE);
  1022. }
  1023. /* Tell chip where to start receive checksum.
  1024. * Actually has two checksums, but set both same to avoid possible byte
  1025. * order problems.
  1026. */
  1027. static void rx_set_checksum(struct sky2_port *sky2)
  1028. {
  1029. struct sky2_rx_le *le = sky2_next_rx(sky2);
  1030. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  1031. le->ctrl = 0;
  1032. le->opcode = OP_TCPSTART | HW_OWNER;
  1033. sky2_write32(sky2->hw,
  1034. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1035. (sky2->netdev->features & NETIF_F_RXCSUM)
  1036. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  1037. }
  1038. /* Enable/disable receive hash calculation (RSS) */
  1039. static void rx_set_rss(struct net_device *dev, netdev_features_t features)
  1040. {
  1041. struct sky2_port *sky2 = netdev_priv(dev);
  1042. struct sky2_hw *hw = sky2->hw;
  1043. int i, nkeys = 4;
  1044. /* Supports IPv6 and other modes */
  1045. if (hw->flags & SKY2_HW_NEW_LE) {
  1046. nkeys = 10;
  1047. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  1048. }
  1049. /* Program RSS initial values */
  1050. if (features & NETIF_F_RXHASH) {
  1051. u32 rss_key[10];
  1052. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1053. for (i = 0; i < nkeys; i++)
  1054. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  1055. rss_key[i]);
  1056. /* Need to turn on (undocumented) flag to make hashing work */
  1057. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  1058. RX_STFW_ENA);
  1059. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1060. BMU_ENA_RX_RSS_HASH);
  1061. } else
  1062. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1063. BMU_DIS_RX_RSS_HASH);
  1064. }
  1065. /*
  1066. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1067. * reach the end of packet and since we can't make sure that we have
  1068. * incoming data, we must reset the BMU while it is not doing a DMA
  1069. * transfer. Since it is possible that the RX path is still active,
  1070. * the RX RAM buffer will be stopped first, so any possible incoming
  1071. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1072. * BMU is polled until any DMA in progress is ended and only then it
  1073. * will be reset.
  1074. */
  1075. static void sky2_rx_stop(struct sky2_port *sky2)
  1076. {
  1077. struct sky2_hw *hw = sky2->hw;
  1078. unsigned rxq = rxqaddr[sky2->port];
  1079. int i;
  1080. /* disable the RAM Buffer receive queue */
  1081. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1082. for (i = 0; i < 0xffff; i++)
  1083. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1084. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1085. goto stopped;
  1086. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1087. stopped:
  1088. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1089. /* reset the Rx prefetch unit */
  1090. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1091. }
  1092. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1093. static void sky2_rx_clean(struct sky2_port *sky2)
  1094. {
  1095. unsigned i;
  1096. if (sky2->rx_le)
  1097. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1098. for (i = 0; i < sky2->rx_pending; i++) {
  1099. struct rx_ring_info *re = sky2->rx_ring + i;
  1100. if (re->skb) {
  1101. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1102. kfree_skb(re->skb);
  1103. re->skb = NULL;
  1104. }
  1105. }
  1106. }
  1107. /* Basic MII support */
  1108. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1109. {
  1110. struct mii_ioctl_data *data = if_mii(ifr);
  1111. struct sky2_port *sky2 = netdev_priv(dev);
  1112. struct sky2_hw *hw = sky2->hw;
  1113. int err = -EOPNOTSUPP;
  1114. if (!netif_running(dev))
  1115. return -ENODEV; /* Phy still in reset */
  1116. switch (cmd) {
  1117. case SIOCGMIIPHY:
  1118. data->phy_id = PHY_ADDR_MARV;
  1119. fallthrough;
  1120. case SIOCGMIIREG: {
  1121. u16 val = 0;
  1122. spin_lock_bh(&sky2->phy_lock);
  1123. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1124. spin_unlock_bh(&sky2->phy_lock);
  1125. data->val_out = val;
  1126. break;
  1127. }
  1128. case SIOCSMIIREG:
  1129. spin_lock_bh(&sky2->phy_lock);
  1130. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1131. data->val_in);
  1132. spin_unlock_bh(&sky2->phy_lock);
  1133. break;
  1134. }
  1135. return err;
  1136. }
  1137. #define SKY2_VLAN_OFFLOADS (NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO)
  1138. static void sky2_vlan_mode(struct net_device *dev, netdev_features_t features)
  1139. {
  1140. struct sky2_port *sky2 = netdev_priv(dev);
  1141. struct sky2_hw *hw = sky2->hw;
  1142. u16 port = sky2->port;
  1143. if (features & NETIF_F_HW_VLAN_CTAG_RX)
  1144. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1145. RX_VLAN_STRIP_ON);
  1146. else
  1147. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1148. RX_VLAN_STRIP_OFF);
  1149. if (features & NETIF_F_HW_VLAN_CTAG_TX) {
  1150. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1151. TX_VLAN_TAG_ON);
  1152. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  1153. } else {
  1154. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1155. TX_VLAN_TAG_OFF);
  1156. /* Can't do transmit offload of vlan without hw vlan */
  1157. dev->vlan_features &= ~SKY2_VLAN_OFFLOADS;
  1158. }
  1159. }
  1160. /* Amount of required worst case padding in rx buffer */
  1161. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1162. {
  1163. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1164. }
  1165. /*
  1166. * Allocate an skb for receiving. If the MTU is large enough
  1167. * make the skb non-linear with a fragment list of pages.
  1168. */
  1169. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2, gfp_t gfp)
  1170. {
  1171. struct sk_buff *skb;
  1172. int i;
  1173. skb = __netdev_alloc_skb(sky2->netdev,
  1174. sky2->rx_data_size + sky2_rx_pad(sky2->hw),
  1175. gfp);
  1176. if (!skb)
  1177. goto nomem;
  1178. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1179. unsigned char *start;
  1180. /*
  1181. * Workaround for a bug in FIFO that cause hang
  1182. * if the FIFO if the receive buffer is not 64 byte aligned.
  1183. * The buffer returned from netdev_alloc_skb is
  1184. * aligned except if slab debugging is enabled.
  1185. */
  1186. start = PTR_ALIGN(skb->data, 8);
  1187. skb_reserve(skb, start - skb->data);
  1188. } else
  1189. skb_reserve(skb, NET_IP_ALIGN);
  1190. for (i = 0; i < sky2->rx_nfrags; i++) {
  1191. struct page *page = alloc_page(gfp);
  1192. if (!page)
  1193. goto free_partial;
  1194. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1195. }
  1196. return skb;
  1197. free_partial:
  1198. kfree_skb(skb);
  1199. nomem:
  1200. return NULL;
  1201. }
  1202. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1203. {
  1204. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1205. }
  1206. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1207. {
  1208. struct sky2_hw *hw = sky2->hw;
  1209. unsigned i;
  1210. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1211. /* Fill Rx ring */
  1212. for (i = 0; i < sky2->rx_pending; i++) {
  1213. struct rx_ring_info *re = sky2->rx_ring + i;
  1214. re->skb = sky2_rx_alloc(sky2, GFP_KERNEL);
  1215. if (!re->skb)
  1216. return -ENOMEM;
  1217. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1218. dev_kfree_skb(re->skb);
  1219. re->skb = NULL;
  1220. return -ENOMEM;
  1221. }
  1222. }
  1223. return 0;
  1224. }
  1225. /*
  1226. * Setup receiver buffer pool.
  1227. * Normal case this ends up creating one list element for skb
  1228. * in the receive ring. Worst case if using large MTU and each
  1229. * allocation falls on a different 64 bit region, that results
  1230. * in 6 list elements per ring entry.
  1231. * One element is used for checksum enable/disable, and one
  1232. * extra to avoid wrap.
  1233. */
  1234. static void sky2_rx_start(struct sky2_port *sky2)
  1235. {
  1236. struct sky2_hw *hw = sky2->hw;
  1237. struct rx_ring_info *re;
  1238. unsigned rxq = rxqaddr[sky2->port];
  1239. unsigned i, thresh;
  1240. sky2->rx_put = sky2->rx_next = 0;
  1241. sky2_qset(hw, rxq);
  1242. /* On PCI express lowering the watermark gives better performance */
  1243. if (pci_is_pcie(hw->pdev))
  1244. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1245. /* These chips have no ram buffer?
  1246. * MAC Rx RAM Read is controlled by hardware
  1247. */
  1248. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1249. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1250. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1251. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1252. if (!(hw->flags & SKY2_HW_NEW_LE))
  1253. rx_set_checksum(sky2);
  1254. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1255. rx_set_rss(sky2->netdev, sky2->netdev->features);
  1256. /* submit Rx ring */
  1257. for (i = 0; i < sky2->rx_pending; i++) {
  1258. re = sky2->rx_ring + i;
  1259. sky2_rx_submit(sky2, re);
  1260. }
  1261. /*
  1262. * The receiver hangs if it receives frames larger than the
  1263. * packet buffer. As a workaround, truncate oversize frames, but
  1264. * the register is limited to 9 bits, so if you do frames > 2052
  1265. * you better get the MTU right!
  1266. */
  1267. thresh = sky2_get_rx_threshold(sky2);
  1268. if (thresh > 0x1ff)
  1269. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1270. else {
  1271. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1272. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1273. }
  1274. /* Tell chip about available buffers */
  1275. sky2_rx_update(sky2, rxq);
  1276. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1277. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1278. /*
  1279. * Disable flushing of non ASF packets;
  1280. * must be done after initializing the BMUs;
  1281. * drivers without ASF support should do this too, otherwise
  1282. * it may happen that they cannot run on ASF devices;
  1283. * remember that the MAC FIFO isn't reset during initialization.
  1284. */
  1285. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1286. }
  1287. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1288. /* Enable RX Home Address & Routing Header checksum fix */
  1289. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1290. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1291. /* Enable TX Home Address & Routing Header checksum fix */
  1292. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1293. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1294. }
  1295. }
  1296. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1297. {
  1298. struct sky2_hw *hw = sky2->hw;
  1299. /* must be power of 2 */
  1300. sky2->tx_le = dma_alloc_coherent(&hw->pdev->dev,
  1301. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1302. &sky2->tx_le_map, GFP_KERNEL);
  1303. if (!sky2->tx_le)
  1304. goto nomem;
  1305. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1306. GFP_KERNEL);
  1307. if (!sky2->tx_ring)
  1308. goto nomem;
  1309. sky2->rx_le = dma_alloc_coherent(&hw->pdev->dev, RX_LE_BYTES,
  1310. &sky2->rx_le_map, GFP_KERNEL);
  1311. if (!sky2->rx_le)
  1312. goto nomem;
  1313. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1314. GFP_KERNEL);
  1315. if (!sky2->rx_ring)
  1316. goto nomem;
  1317. return sky2_alloc_rx_skbs(sky2);
  1318. nomem:
  1319. return -ENOMEM;
  1320. }
  1321. static void sky2_free_buffers(struct sky2_port *sky2)
  1322. {
  1323. struct sky2_hw *hw = sky2->hw;
  1324. sky2_rx_clean(sky2);
  1325. if (sky2->rx_le) {
  1326. dma_free_coherent(&hw->pdev->dev, RX_LE_BYTES, sky2->rx_le,
  1327. sky2->rx_le_map);
  1328. sky2->rx_le = NULL;
  1329. }
  1330. if (sky2->tx_le) {
  1331. dma_free_coherent(&hw->pdev->dev,
  1332. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1333. sky2->tx_le, sky2->tx_le_map);
  1334. sky2->tx_le = NULL;
  1335. }
  1336. kfree(sky2->tx_ring);
  1337. kfree(sky2->rx_ring);
  1338. sky2->tx_ring = NULL;
  1339. sky2->rx_ring = NULL;
  1340. }
  1341. static void sky2_hw_up(struct sky2_port *sky2)
  1342. {
  1343. struct sky2_hw *hw = sky2->hw;
  1344. unsigned port = sky2->port;
  1345. u32 ramsize;
  1346. int cap;
  1347. struct net_device *otherdev = hw->dev[sky2->port^1];
  1348. tx_init(sky2);
  1349. /*
  1350. * On dual port PCI-X card, there is an problem where status
  1351. * can be received out of order due to split transactions
  1352. */
  1353. if (otherdev && netif_running(otherdev) &&
  1354. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1355. u16 cmd;
  1356. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1357. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1358. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1359. }
  1360. sky2_mac_init(hw, port);
  1361. /* Register is number of 4K blocks on internal RAM buffer. */
  1362. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1363. if (ramsize > 0) {
  1364. u32 rxspace;
  1365. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1366. if (ramsize < 16)
  1367. rxspace = ramsize / 2;
  1368. else
  1369. rxspace = 8 + (2*(ramsize - 16))/3;
  1370. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1371. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1372. /* Make sure SyncQ is disabled */
  1373. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1374. RB_RST_SET);
  1375. }
  1376. sky2_qset(hw, txqaddr[port]);
  1377. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1378. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1379. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1380. /* Set almost empty threshold */
  1381. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1382. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1383. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1384. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1385. sky2->tx_ring_size - 1);
  1386. sky2_vlan_mode(sky2->netdev, sky2->netdev->features);
  1387. netdev_update_features(sky2->netdev);
  1388. sky2_rx_start(sky2);
  1389. }
  1390. /* Setup device IRQ and enable napi to process */
  1391. static int sky2_setup_irq(struct sky2_hw *hw, const char *name)
  1392. {
  1393. struct pci_dev *pdev = hw->pdev;
  1394. int err;
  1395. err = request_irq(pdev->irq, sky2_intr,
  1396. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  1397. name, hw);
  1398. if (err)
  1399. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  1400. else {
  1401. hw->flags |= SKY2_HW_IRQ_SETUP;
  1402. napi_enable(&hw->napi);
  1403. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  1404. sky2_read32(hw, B0_IMSK);
  1405. }
  1406. return err;
  1407. }
  1408. /* Bring up network interface. */
  1409. static int sky2_open(struct net_device *dev)
  1410. {
  1411. struct sky2_port *sky2 = netdev_priv(dev);
  1412. struct sky2_hw *hw = sky2->hw;
  1413. unsigned port = sky2->port;
  1414. u32 imask;
  1415. int err;
  1416. netif_carrier_off(dev);
  1417. err = sky2_alloc_buffers(sky2);
  1418. if (err)
  1419. goto err_out;
  1420. /* With single port, IRQ is setup when device is brought up */
  1421. if (hw->ports == 1 && (err = sky2_setup_irq(hw, dev->name)))
  1422. goto err_out;
  1423. sky2_hw_up(sky2);
  1424. /* Enable interrupts from phy/mac for port */
  1425. imask = sky2_read32(hw, B0_IMSK);
  1426. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  1427. hw->chip_id == CHIP_ID_YUKON_PRM ||
  1428. hw->chip_id == CHIP_ID_YUKON_OP_2)
  1429. imask |= Y2_IS_PHY_QLNK; /* enable PHY Quick Link */
  1430. imask |= portirq_msk[port];
  1431. sky2_write32(hw, B0_IMSK, imask);
  1432. sky2_read32(hw, B0_IMSK);
  1433. netif_info(sky2, ifup, dev, "enabling interface\n");
  1434. return 0;
  1435. err_out:
  1436. sky2_free_buffers(sky2);
  1437. return err;
  1438. }
  1439. /* Modular subtraction in ring */
  1440. static inline int tx_inuse(const struct sky2_port *sky2)
  1441. {
  1442. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1443. }
  1444. /* Number of list elements available for next tx */
  1445. static inline int tx_avail(const struct sky2_port *sky2)
  1446. {
  1447. return sky2->tx_pending - tx_inuse(sky2);
  1448. }
  1449. /* Estimate of number of transmit list elements required */
  1450. static unsigned tx_le_req(const struct sk_buff *skb)
  1451. {
  1452. unsigned count;
  1453. count = (skb_shinfo(skb)->nr_frags + 1)
  1454. * (sizeof(dma_addr_t) / sizeof(u32));
  1455. if (skb_is_gso(skb))
  1456. ++count;
  1457. else if (sizeof(dma_addr_t) == sizeof(u32))
  1458. ++count; /* possible vlan */
  1459. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1460. ++count;
  1461. return count;
  1462. }
  1463. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1464. {
  1465. if (re->flags & TX_MAP_SINGLE)
  1466. dma_unmap_single(&pdev->dev, dma_unmap_addr(re, mapaddr),
  1467. dma_unmap_len(re, maplen), DMA_TO_DEVICE);
  1468. else if (re->flags & TX_MAP_PAGE)
  1469. dma_unmap_page(&pdev->dev, dma_unmap_addr(re, mapaddr),
  1470. dma_unmap_len(re, maplen), DMA_TO_DEVICE);
  1471. re->flags = 0;
  1472. }
  1473. /*
  1474. * Put one packet in ring for transmit.
  1475. * A single packet can generate multiple list elements, and
  1476. * the number of ring elements will probably be less than the number
  1477. * of list elements used.
  1478. */
  1479. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1480. struct net_device *dev)
  1481. {
  1482. struct sky2_port *sky2 = netdev_priv(dev);
  1483. struct sky2_hw *hw = sky2->hw;
  1484. struct sky2_tx_le *le = NULL;
  1485. struct tx_ring_info *re;
  1486. unsigned i, len;
  1487. dma_addr_t mapping;
  1488. u32 upper;
  1489. u16 slot;
  1490. u16 mss;
  1491. u8 ctrl;
  1492. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1493. return NETDEV_TX_BUSY;
  1494. len = skb_headlen(skb);
  1495. mapping = dma_map_single(&hw->pdev->dev, skb->data, len,
  1496. DMA_TO_DEVICE);
  1497. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1498. goto mapping_error;
  1499. slot = sky2->tx_prod;
  1500. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1501. "tx queued, slot %u, len %d\n", slot, skb->len);
  1502. /* Send high bits if needed */
  1503. upper = upper_32_bits(mapping);
  1504. if (upper != sky2->tx_last_upper) {
  1505. le = get_tx_le(sky2, &slot);
  1506. le->addr = cpu_to_le32(upper);
  1507. sky2->tx_last_upper = upper;
  1508. le->opcode = OP_ADDR64 | HW_OWNER;
  1509. }
  1510. /* Check for TCP Segmentation Offload */
  1511. mss = skb_shinfo(skb)->gso_size;
  1512. if (mss != 0) {
  1513. if (!(hw->flags & SKY2_HW_NEW_LE))
  1514. mss += skb_tcp_all_headers(skb);
  1515. if (mss != sky2->tx_last_mss) {
  1516. le = get_tx_le(sky2, &slot);
  1517. le->addr = cpu_to_le32(mss);
  1518. if (hw->flags & SKY2_HW_NEW_LE)
  1519. le->opcode = OP_MSS | HW_OWNER;
  1520. else
  1521. le->opcode = OP_LRGLEN | HW_OWNER;
  1522. sky2->tx_last_mss = mss;
  1523. }
  1524. }
  1525. ctrl = 0;
  1526. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1527. if (skb_vlan_tag_present(skb)) {
  1528. if (!le) {
  1529. le = get_tx_le(sky2, &slot);
  1530. le->addr = 0;
  1531. le->opcode = OP_VLAN|HW_OWNER;
  1532. } else
  1533. le->opcode |= OP_VLAN;
  1534. le->length = cpu_to_be16(skb_vlan_tag_get(skb));
  1535. ctrl |= INS_VLAN;
  1536. }
  1537. /* Handle TCP checksum offload */
  1538. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1539. /* On Yukon EX (some versions) encoding change. */
  1540. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1541. ctrl |= CALSUM; /* auto checksum */
  1542. else {
  1543. const unsigned offset = skb_transport_offset(skb);
  1544. u32 tcpsum;
  1545. tcpsum = offset << 16; /* sum start */
  1546. tcpsum |= offset + skb->csum_offset; /* sum write */
  1547. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1548. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1549. ctrl |= UDPTCP;
  1550. if (tcpsum != sky2->tx_tcpsum) {
  1551. sky2->tx_tcpsum = tcpsum;
  1552. le = get_tx_le(sky2, &slot);
  1553. le->addr = cpu_to_le32(tcpsum);
  1554. le->length = 0; /* initial checksum value */
  1555. le->ctrl = 1; /* one packet */
  1556. le->opcode = OP_TCPLISW | HW_OWNER;
  1557. }
  1558. }
  1559. }
  1560. re = sky2->tx_ring + slot;
  1561. re->flags = TX_MAP_SINGLE;
  1562. dma_unmap_addr_set(re, mapaddr, mapping);
  1563. dma_unmap_len_set(re, maplen, len);
  1564. le = get_tx_le(sky2, &slot);
  1565. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1566. le->length = cpu_to_le16(len);
  1567. le->ctrl = ctrl;
  1568. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1569. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1570. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1571. mapping = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
  1572. skb_frag_size(frag), DMA_TO_DEVICE);
  1573. if (dma_mapping_error(&hw->pdev->dev, mapping))
  1574. goto mapping_unwind;
  1575. upper = upper_32_bits(mapping);
  1576. if (upper != sky2->tx_last_upper) {
  1577. le = get_tx_le(sky2, &slot);
  1578. le->addr = cpu_to_le32(upper);
  1579. sky2->tx_last_upper = upper;
  1580. le->opcode = OP_ADDR64 | HW_OWNER;
  1581. }
  1582. re = sky2->tx_ring + slot;
  1583. re->flags = TX_MAP_PAGE;
  1584. dma_unmap_addr_set(re, mapaddr, mapping);
  1585. dma_unmap_len_set(re, maplen, skb_frag_size(frag));
  1586. le = get_tx_le(sky2, &slot);
  1587. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1588. le->length = cpu_to_le16(skb_frag_size(frag));
  1589. le->ctrl = ctrl;
  1590. le->opcode = OP_BUFFER | HW_OWNER;
  1591. }
  1592. re->skb = skb;
  1593. le->ctrl |= EOP;
  1594. sky2->tx_prod = slot;
  1595. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1596. netif_stop_queue(dev);
  1597. netdev_sent_queue(dev, skb->len);
  1598. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1599. return NETDEV_TX_OK;
  1600. mapping_unwind:
  1601. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1602. re = sky2->tx_ring + i;
  1603. sky2_tx_unmap(hw->pdev, re);
  1604. }
  1605. mapping_error:
  1606. if (net_ratelimit())
  1607. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1608. dev_kfree_skb_any(skb);
  1609. return NETDEV_TX_OK;
  1610. }
  1611. /*
  1612. * Free ring elements from starting at tx_cons until "done"
  1613. *
  1614. * NB:
  1615. * 1. The hardware will tell us about partial completion of multi-part
  1616. * buffers so make sure not to free skb to early.
  1617. * 2. This may run in parallel start_xmit because the it only
  1618. * looks at the tail of the queue of FIFO (tx_cons), not
  1619. * the head (tx_prod)
  1620. */
  1621. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1622. {
  1623. struct net_device *dev = sky2->netdev;
  1624. u16 idx;
  1625. unsigned int bytes_compl = 0, pkts_compl = 0;
  1626. BUG_ON(done >= sky2->tx_ring_size);
  1627. for (idx = sky2->tx_cons; idx != done;
  1628. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1629. struct tx_ring_info *re = sky2->tx_ring + idx;
  1630. struct sk_buff *skb = re->skb;
  1631. sky2_tx_unmap(sky2->hw->pdev, re);
  1632. if (skb) {
  1633. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1634. "tx done %u\n", idx);
  1635. pkts_compl++;
  1636. bytes_compl += skb->len;
  1637. re->skb = NULL;
  1638. dev_kfree_skb_any(skb);
  1639. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1640. }
  1641. }
  1642. sky2->tx_cons = idx;
  1643. smp_mb();
  1644. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  1645. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1646. sky2->tx_stats.packets += pkts_compl;
  1647. sky2->tx_stats.bytes += bytes_compl;
  1648. u64_stats_update_end(&sky2->tx_stats.syncp);
  1649. }
  1650. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1651. {
  1652. /* Disable Force Sync bit and Enable Alloc bit */
  1653. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1654. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1655. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1656. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1657. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1658. /* Reset the PCI FIFO of the async Tx queue */
  1659. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1660. BMU_RST_SET | BMU_FIFO_RST);
  1661. /* Reset the Tx prefetch units */
  1662. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1663. PREF_UNIT_RST_SET);
  1664. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1665. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1666. sky2_read32(hw, B0_CTST);
  1667. }
  1668. static void sky2_hw_down(struct sky2_port *sky2)
  1669. {
  1670. struct sky2_hw *hw = sky2->hw;
  1671. unsigned port = sky2->port;
  1672. u16 ctrl;
  1673. /* Force flow control off */
  1674. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1675. /* Stop transmitter */
  1676. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1677. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1678. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1679. RB_RST_SET | RB_DIS_OP_MD);
  1680. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1681. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1682. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1683. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1684. /* Workaround shared GMAC reset */
  1685. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1686. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1687. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1688. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1689. /* Force any delayed status interrupt and NAPI */
  1690. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1691. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1692. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1693. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1694. sky2_rx_stop(sky2);
  1695. spin_lock_bh(&sky2->phy_lock);
  1696. sky2_phy_power_down(hw, port);
  1697. spin_unlock_bh(&sky2->phy_lock);
  1698. sky2_tx_reset(hw, port);
  1699. /* Free any pending frames stuck in HW queue */
  1700. sky2_tx_complete(sky2, sky2->tx_prod);
  1701. }
  1702. /* Network shutdown */
  1703. static int sky2_close(struct net_device *dev)
  1704. {
  1705. struct sky2_port *sky2 = netdev_priv(dev);
  1706. struct sky2_hw *hw = sky2->hw;
  1707. /* Never really got started! */
  1708. if (!sky2->tx_le)
  1709. return 0;
  1710. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1711. if (hw->ports == 1) {
  1712. sky2_write32(hw, B0_IMSK, 0);
  1713. sky2_read32(hw, B0_IMSK);
  1714. napi_disable(&hw->napi);
  1715. free_irq(hw->pdev->irq, hw);
  1716. hw->flags &= ~SKY2_HW_IRQ_SETUP;
  1717. } else {
  1718. u32 imask;
  1719. /* Disable port IRQ */
  1720. imask = sky2_read32(hw, B0_IMSK);
  1721. imask &= ~portirq_msk[sky2->port];
  1722. sky2_write32(hw, B0_IMSK, imask);
  1723. sky2_read32(hw, B0_IMSK);
  1724. synchronize_irq(hw->pdev->irq);
  1725. napi_synchronize(&hw->napi);
  1726. }
  1727. sky2_hw_down(sky2);
  1728. sky2_free_buffers(sky2);
  1729. return 0;
  1730. }
  1731. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1732. {
  1733. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1734. return SPEED_1000;
  1735. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1736. if (aux & PHY_M_PS_SPEED_100)
  1737. return SPEED_100;
  1738. else
  1739. return SPEED_10;
  1740. }
  1741. switch (aux & PHY_M_PS_SPEED_MSK) {
  1742. case PHY_M_PS_SPEED_1000:
  1743. return SPEED_1000;
  1744. case PHY_M_PS_SPEED_100:
  1745. return SPEED_100;
  1746. default:
  1747. return SPEED_10;
  1748. }
  1749. }
  1750. static void sky2_link_up(struct sky2_port *sky2)
  1751. {
  1752. struct sky2_hw *hw = sky2->hw;
  1753. unsigned port = sky2->port;
  1754. static const char *fc_name[] = {
  1755. [FC_NONE] = "none",
  1756. [FC_TX] = "tx",
  1757. [FC_RX] = "rx",
  1758. [FC_BOTH] = "both",
  1759. };
  1760. sky2_set_ipg(sky2);
  1761. sky2_enable_rx_tx(sky2);
  1762. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1763. netif_carrier_on(sky2->netdev);
  1764. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1765. /* Turn on link LED */
  1766. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1767. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1768. netif_info(sky2, link, sky2->netdev,
  1769. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1770. sky2->speed,
  1771. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1772. fc_name[sky2->flow_status]);
  1773. }
  1774. static void sky2_link_down(struct sky2_port *sky2)
  1775. {
  1776. struct sky2_hw *hw = sky2->hw;
  1777. unsigned port = sky2->port;
  1778. u16 reg;
  1779. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1780. reg = gma_read16(hw, port, GM_GP_CTRL);
  1781. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1782. gma_write16(hw, port, GM_GP_CTRL, reg);
  1783. netif_carrier_off(sky2->netdev);
  1784. /* Turn off link LED */
  1785. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1786. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1787. sky2_phy_init(hw, port);
  1788. }
  1789. static enum flow_control sky2_flow(int rx, int tx)
  1790. {
  1791. if (rx)
  1792. return tx ? FC_BOTH : FC_RX;
  1793. else
  1794. return tx ? FC_TX : FC_NONE;
  1795. }
  1796. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1797. {
  1798. struct sky2_hw *hw = sky2->hw;
  1799. unsigned port = sky2->port;
  1800. u16 advert, lpa;
  1801. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1802. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1803. if (lpa & PHY_M_AN_RF) {
  1804. netdev_err(sky2->netdev, "remote fault\n");
  1805. return -1;
  1806. }
  1807. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1808. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1809. return -1;
  1810. }
  1811. sky2->speed = sky2_phy_speed(hw, aux);
  1812. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1813. /* Since the pause result bits seem to in different positions on
  1814. * different chips. look at registers.
  1815. */
  1816. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1817. /* Shift for bits in fiber PHY */
  1818. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1819. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1820. if (advert & ADVERTISE_1000XPAUSE)
  1821. advert |= ADVERTISE_PAUSE_CAP;
  1822. if (advert & ADVERTISE_1000XPSE_ASYM)
  1823. advert |= ADVERTISE_PAUSE_ASYM;
  1824. if (lpa & LPA_1000XPAUSE)
  1825. lpa |= LPA_PAUSE_CAP;
  1826. if (lpa & LPA_1000XPAUSE_ASYM)
  1827. lpa |= LPA_PAUSE_ASYM;
  1828. }
  1829. sky2->flow_status = FC_NONE;
  1830. if (advert & ADVERTISE_PAUSE_CAP) {
  1831. if (lpa & LPA_PAUSE_CAP)
  1832. sky2->flow_status = FC_BOTH;
  1833. else if (advert & ADVERTISE_PAUSE_ASYM)
  1834. sky2->flow_status = FC_RX;
  1835. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1836. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1837. sky2->flow_status = FC_TX;
  1838. }
  1839. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1840. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1841. sky2->flow_status = FC_NONE;
  1842. if (sky2->flow_status & FC_TX)
  1843. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1844. else
  1845. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1846. return 0;
  1847. }
  1848. /* Interrupt from PHY */
  1849. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1850. {
  1851. struct net_device *dev = hw->dev[port];
  1852. struct sky2_port *sky2 = netdev_priv(dev);
  1853. u16 istatus, phystat;
  1854. if (!netif_running(dev))
  1855. return;
  1856. spin_lock(&sky2->phy_lock);
  1857. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1858. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1859. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1860. istatus, phystat);
  1861. if (istatus & PHY_M_IS_AN_COMPL) {
  1862. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1863. !netif_carrier_ok(dev))
  1864. sky2_link_up(sky2);
  1865. goto out;
  1866. }
  1867. if (istatus & PHY_M_IS_LSP_CHANGE)
  1868. sky2->speed = sky2_phy_speed(hw, phystat);
  1869. if (istatus & PHY_M_IS_DUP_CHANGE)
  1870. sky2->duplex =
  1871. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1872. if (istatus & PHY_M_IS_LST_CHANGE) {
  1873. if (phystat & PHY_M_PS_LINK_UP)
  1874. sky2_link_up(sky2);
  1875. else
  1876. sky2_link_down(sky2);
  1877. }
  1878. out:
  1879. spin_unlock(&sky2->phy_lock);
  1880. }
  1881. /* Special quick link interrupt (Yukon-2 Optima only) */
  1882. static void sky2_qlink_intr(struct sky2_hw *hw)
  1883. {
  1884. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1885. u32 imask;
  1886. u16 phy;
  1887. /* disable irq */
  1888. imask = sky2_read32(hw, B0_IMSK);
  1889. imask &= ~Y2_IS_PHY_QLNK;
  1890. sky2_write32(hw, B0_IMSK, imask);
  1891. /* reset PHY Link Detect */
  1892. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1893. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1894. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1895. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1896. sky2_link_up(sky2);
  1897. }
  1898. /* Transmit timeout is only called if we are running, carrier is up
  1899. * and tx queue is full (stopped).
  1900. */
  1901. static void sky2_tx_timeout(struct net_device *dev, unsigned int txqueue)
  1902. {
  1903. struct sky2_port *sky2 = netdev_priv(dev);
  1904. struct sky2_hw *hw = sky2->hw;
  1905. netif_err(sky2, timer, dev, "tx timeout\n");
  1906. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1907. sky2->tx_cons, sky2->tx_prod,
  1908. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1909. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1910. /* can't restart safely under softirq */
  1911. schedule_work(&hw->restart_work);
  1912. }
  1913. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1914. {
  1915. struct sky2_port *sky2 = netdev_priv(dev);
  1916. struct sky2_hw *hw = sky2->hw;
  1917. unsigned port = sky2->port;
  1918. int err;
  1919. u16 ctl, mode;
  1920. u32 imask;
  1921. if (!netif_running(dev)) {
  1922. dev->mtu = new_mtu;
  1923. netdev_update_features(dev);
  1924. return 0;
  1925. }
  1926. imask = sky2_read32(hw, B0_IMSK);
  1927. sky2_write32(hw, B0_IMSK, 0);
  1928. sky2_read32(hw, B0_IMSK);
  1929. netif_trans_update(dev); /* prevent tx timeout */
  1930. napi_disable(&hw->napi);
  1931. netif_tx_disable(dev);
  1932. synchronize_irq(hw->pdev->irq);
  1933. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1934. sky2_set_tx_stfwd(hw, port);
  1935. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1936. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1937. sky2_rx_stop(sky2);
  1938. sky2_rx_clean(sky2);
  1939. dev->mtu = new_mtu;
  1940. netdev_update_features(dev);
  1941. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) | GM_SMOD_VLAN_ENA;
  1942. if (sky2->speed > SPEED_100)
  1943. mode |= IPG_DATA_VAL(IPG_DATA_DEF_1000);
  1944. else
  1945. mode |= IPG_DATA_VAL(IPG_DATA_DEF_10_100);
  1946. if (dev->mtu > ETH_DATA_LEN)
  1947. mode |= GM_SMOD_JUMBO_ENA;
  1948. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1949. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1950. err = sky2_alloc_rx_skbs(sky2);
  1951. if (!err)
  1952. sky2_rx_start(sky2);
  1953. else
  1954. sky2_rx_clean(sky2);
  1955. sky2_write32(hw, B0_IMSK, imask);
  1956. sky2_read32(hw, B0_Y2_SP_LISR);
  1957. napi_enable(&hw->napi);
  1958. if (err)
  1959. dev_close(dev);
  1960. else {
  1961. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1962. netif_wake_queue(dev);
  1963. }
  1964. return err;
  1965. }
  1966. static inline bool needs_copy(const struct rx_ring_info *re,
  1967. unsigned length)
  1968. {
  1969. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  1970. /* Some architectures need the IP header to be aligned */
  1971. if (!IS_ALIGNED(re->data_addr + ETH_HLEN, sizeof(u32)))
  1972. return true;
  1973. #endif
  1974. return length < copybreak;
  1975. }
  1976. /* For small just reuse existing skb for next receive */
  1977. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1978. const struct rx_ring_info *re,
  1979. unsigned length)
  1980. {
  1981. struct sk_buff *skb;
  1982. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1983. if (likely(skb)) {
  1984. dma_sync_single_for_cpu(&sky2->hw->pdev->dev, re->data_addr,
  1985. length, DMA_FROM_DEVICE);
  1986. skb_copy_from_linear_data(re->skb, skb->data, length);
  1987. skb->ip_summed = re->skb->ip_summed;
  1988. skb->csum = re->skb->csum;
  1989. skb_copy_hash(skb, re->skb);
  1990. __vlan_hwaccel_copy_tag(skb, re->skb);
  1991. dma_sync_single_for_device(&sky2->hw->pdev->dev,
  1992. re->data_addr, length,
  1993. DMA_FROM_DEVICE);
  1994. __vlan_hwaccel_clear_tag(re->skb);
  1995. skb_clear_hash(re->skb);
  1996. re->skb->ip_summed = CHECKSUM_NONE;
  1997. skb_put(skb, length);
  1998. }
  1999. return skb;
  2000. }
  2001. /* Adjust length of skb with fragments to match received data */
  2002. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  2003. unsigned int length)
  2004. {
  2005. int i, num_frags;
  2006. unsigned int size;
  2007. /* put header into skb */
  2008. size = min(length, hdr_space);
  2009. skb->tail += size;
  2010. skb->len += size;
  2011. length -= size;
  2012. num_frags = skb_shinfo(skb)->nr_frags;
  2013. for (i = 0; i < num_frags; i++) {
  2014. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2015. if (length == 0) {
  2016. /* don't need this page */
  2017. __skb_frag_unref(frag, false);
  2018. --skb_shinfo(skb)->nr_frags;
  2019. } else {
  2020. size = min(length, (unsigned) PAGE_SIZE);
  2021. skb_frag_size_set(frag, size);
  2022. skb->data_len += size;
  2023. skb->truesize += PAGE_SIZE;
  2024. skb->len += size;
  2025. length -= size;
  2026. }
  2027. }
  2028. }
  2029. /* Normal packet - take skb from ring element and put in a new one */
  2030. static struct sk_buff *receive_new(struct sky2_port *sky2,
  2031. struct rx_ring_info *re,
  2032. unsigned int length)
  2033. {
  2034. struct sk_buff *skb;
  2035. struct rx_ring_info nre;
  2036. unsigned hdr_space = sky2->rx_data_size;
  2037. nre.skb = sky2_rx_alloc(sky2, GFP_ATOMIC);
  2038. if (unlikely(!nre.skb))
  2039. goto nobuf;
  2040. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  2041. goto nomap;
  2042. skb = re->skb;
  2043. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  2044. prefetch(skb->data);
  2045. *re = nre;
  2046. if (skb_shinfo(skb)->nr_frags)
  2047. skb_put_frags(skb, hdr_space, length);
  2048. else
  2049. skb_put(skb, length);
  2050. return skb;
  2051. nomap:
  2052. dev_kfree_skb(nre.skb);
  2053. nobuf:
  2054. return NULL;
  2055. }
  2056. /*
  2057. * Receive one packet.
  2058. * For larger packets, get new buffer.
  2059. */
  2060. static struct sk_buff *sky2_receive(struct net_device *dev,
  2061. u16 length, u32 status)
  2062. {
  2063. struct sky2_port *sky2 = netdev_priv(dev);
  2064. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  2065. struct sk_buff *skb = NULL;
  2066. u16 count = (status & GMR_FS_LEN) >> 16;
  2067. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  2068. "rx slot %u status 0x%x len %d\n",
  2069. sky2->rx_next, status, length);
  2070. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  2071. prefetch(sky2->rx_ring + sky2->rx_next);
  2072. if (skb_vlan_tag_present(re->skb))
  2073. count -= VLAN_HLEN; /* Account for vlan tag */
  2074. /* This chip has hardware problems that generates bogus status.
  2075. * So do only marginal checking and expect higher level protocols
  2076. * to handle crap frames.
  2077. */
  2078. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  2079. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  2080. length != count)
  2081. goto okay;
  2082. if (status & GMR_FS_ANY_ERR)
  2083. goto error;
  2084. if (!(status & GMR_FS_RX_OK))
  2085. goto resubmit;
  2086. /* if length reported by DMA does not match PHY, packet was truncated */
  2087. if (length != count)
  2088. goto error;
  2089. okay:
  2090. if (needs_copy(re, length))
  2091. skb = receive_copy(sky2, re, length);
  2092. else
  2093. skb = receive_new(sky2, re, length);
  2094. dev->stats.rx_dropped += (skb == NULL);
  2095. resubmit:
  2096. sky2_rx_submit(sky2, re);
  2097. return skb;
  2098. error:
  2099. ++dev->stats.rx_errors;
  2100. if (net_ratelimit())
  2101. netif_info(sky2, rx_err, dev,
  2102. "rx error, status 0x%x length %d\n", status, length);
  2103. goto resubmit;
  2104. }
  2105. /* Transmit complete */
  2106. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2107. {
  2108. struct sky2_port *sky2 = netdev_priv(dev);
  2109. if (netif_running(dev)) {
  2110. sky2_tx_complete(sky2, last);
  2111. /* Wake unless it's detached, and called e.g. from sky2_close() */
  2112. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2113. netif_wake_queue(dev);
  2114. }
  2115. }
  2116. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2117. struct sk_buff *skb)
  2118. {
  2119. if (skb->ip_summed == CHECKSUM_NONE)
  2120. netif_receive_skb(skb);
  2121. else
  2122. napi_gro_receive(&sky2->hw->napi, skb);
  2123. }
  2124. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2125. unsigned packets, unsigned bytes)
  2126. {
  2127. struct net_device *dev = hw->dev[port];
  2128. struct sky2_port *sky2 = netdev_priv(dev);
  2129. if (packets == 0)
  2130. return;
  2131. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2132. sky2->rx_stats.packets += packets;
  2133. sky2->rx_stats.bytes += bytes;
  2134. u64_stats_update_end(&sky2->rx_stats.syncp);
  2135. sky2->last_rx = jiffies;
  2136. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2137. }
  2138. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2139. {
  2140. /* If this happens then driver assuming wrong format for chip type */
  2141. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2142. /* Both checksum counters are programmed to start at
  2143. * the same offset, so unless there is a problem they
  2144. * should match. This failure is an early indication that
  2145. * hardware receive checksumming won't work.
  2146. */
  2147. if (likely((u16)(status >> 16) == (u16)status)) {
  2148. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2149. skb->ip_summed = CHECKSUM_COMPLETE;
  2150. skb->csum = le16_to_cpu(status);
  2151. } else {
  2152. dev_notice(&sky2->hw->pdev->dev,
  2153. "%s: receive checksum problem (status = %#x)\n",
  2154. sky2->netdev->name, status);
  2155. /* Disable checksum offload
  2156. * It will be reenabled on next ndo_set_features, but if it's
  2157. * really broken, will get disabled again
  2158. */
  2159. sky2->netdev->features &= ~NETIF_F_RXCSUM;
  2160. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2161. BMU_DIS_RX_CHKSUM);
  2162. }
  2163. }
  2164. static void sky2_rx_tag(struct sky2_port *sky2, u16 length)
  2165. {
  2166. struct sk_buff *skb;
  2167. skb = sky2->rx_ring[sky2->rx_next].skb;
  2168. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(length));
  2169. }
  2170. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2171. {
  2172. struct sk_buff *skb;
  2173. skb = sky2->rx_ring[sky2->rx_next].skb;
  2174. skb_set_hash(skb, le32_to_cpu(status), PKT_HASH_TYPE_L3);
  2175. }
  2176. /* Process status response ring */
  2177. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2178. {
  2179. int work_done = 0;
  2180. unsigned int total_bytes[2] = { 0 };
  2181. unsigned int total_packets[2] = { 0 };
  2182. if (to_do <= 0)
  2183. return work_done;
  2184. rmb();
  2185. do {
  2186. struct sky2_port *sky2;
  2187. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2188. unsigned port;
  2189. struct net_device *dev;
  2190. struct sk_buff *skb;
  2191. u32 status;
  2192. u16 length;
  2193. u8 opcode = le->opcode;
  2194. if (!(opcode & HW_OWNER))
  2195. break;
  2196. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2197. port = le->css & CSS_LINK_BIT;
  2198. dev = hw->dev[port];
  2199. sky2 = netdev_priv(dev);
  2200. length = le16_to_cpu(le->length);
  2201. status = le32_to_cpu(le->status);
  2202. le->opcode = 0;
  2203. switch (opcode & ~HW_OWNER) {
  2204. case OP_RXSTAT:
  2205. total_packets[port]++;
  2206. total_bytes[port] += length;
  2207. skb = sky2_receive(dev, length, status);
  2208. if (!skb)
  2209. break;
  2210. /* This chip reports checksum status differently */
  2211. if (hw->flags & SKY2_HW_NEW_LE) {
  2212. if ((dev->features & NETIF_F_RXCSUM) &&
  2213. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2214. (le->css & CSS_TCPUDPCSOK))
  2215. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2216. else
  2217. skb->ip_summed = CHECKSUM_NONE;
  2218. }
  2219. skb->protocol = eth_type_trans(skb, dev);
  2220. sky2_skb_rx(sky2, skb);
  2221. /* Stop after net poll weight */
  2222. if (++work_done >= to_do)
  2223. goto exit_loop;
  2224. break;
  2225. case OP_RXVLAN:
  2226. sky2_rx_tag(sky2, length);
  2227. break;
  2228. case OP_RXCHKSVLAN:
  2229. sky2_rx_tag(sky2, length);
  2230. fallthrough;
  2231. case OP_RXCHKS:
  2232. if (likely(dev->features & NETIF_F_RXCSUM))
  2233. sky2_rx_checksum(sky2, status);
  2234. break;
  2235. case OP_RSS_HASH:
  2236. sky2_rx_hash(sky2, status);
  2237. break;
  2238. case OP_TXINDEXLE:
  2239. /* TX index reports status for both ports */
  2240. sky2_tx_done(hw->dev[0], status & 0xfff);
  2241. if (hw->dev[1])
  2242. sky2_tx_done(hw->dev[1],
  2243. ((status >> 24) & 0xff)
  2244. | (u16)(length & 0xf) << 8);
  2245. break;
  2246. default:
  2247. if (net_ratelimit())
  2248. pr_warn("unknown status opcode 0x%x\n", opcode);
  2249. }
  2250. } while (hw->st_idx != idx);
  2251. /* Fully processed status ring so clear irq */
  2252. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2253. exit_loop:
  2254. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2255. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2256. return work_done;
  2257. }
  2258. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2259. {
  2260. struct net_device *dev = hw->dev[port];
  2261. if (net_ratelimit())
  2262. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2263. if (status & Y2_IS_PAR_RD1) {
  2264. if (net_ratelimit())
  2265. netdev_err(dev, "ram data read parity error\n");
  2266. /* Clear IRQ */
  2267. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2268. }
  2269. if (status & Y2_IS_PAR_WR1) {
  2270. if (net_ratelimit())
  2271. netdev_err(dev, "ram data write parity error\n");
  2272. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2273. }
  2274. if (status & Y2_IS_PAR_MAC1) {
  2275. if (net_ratelimit())
  2276. netdev_err(dev, "MAC parity error\n");
  2277. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2278. }
  2279. if (status & Y2_IS_PAR_RX1) {
  2280. if (net_ratelimit())
  2281. netdev_err(dev, "RX parity error\n");
  2282. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2283. }
  2284. if (status & Y2_IS_TCP_TXA1) {
  2285. if (net_ratelimit())
  2286. netdev_err(dev, "TCP segmentation error\n");
  2287. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2288. }
  2289. }
  2290. static void sky2_hw_intr(struct sky2_hw *hw)
  2291. {
  2292. struct pci_dev *pdev = hw->pdev;
  2293. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2294. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2295. status &= hwmsk;
  2296. if (status & Y2_IS_TIST_OV)
  2297. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2298. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2299. u16 pci_err;
  2300. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2301. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2302. if (net_ratelimit())
  2303. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2304. pci_err);
  2305. sky2_pci_write16(hw, PCI_STATUS,
  2306. pci_err | PCI_STATUS_ERROR_BITS);
  2307. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2308. }
  2309. if (status & Y2_IS_PCI_EXP) {
  2310. /* PCI-Express uncorrectable Error occurred */
  2311. u32 err;
  2312. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2313. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2314. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2315. 0xfffffffful);
  2316. if (net_ratelimit())
  2317. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2318. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2319. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2320. }
  2321. if (status & Y2_HWE_L1_MASK)
  2322. sky2_hw_error(hw, 0, status);
  2323. status >>= 8;
  2324. if (status & Y2_HWE_L1_MASK)
  2325. sky2_hw_error(hw, 1, status);
  2326. }
  2327. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2328. {
  2329. struct net_device *dev = hw->dev[port];
  2330. struct sky2_port *sky2 = netdev_priv(dev);
  2331. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2332. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2333. if (status & GM_IS_RX_CO_OV)
  2334. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2335. if (status & GM_IS_TX_CO_OV)
  2336. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2337. if (status & GM_IS_RX_FF_OR) {
  2338. ++dev->stats.rx_fifo_errors;
  2339. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2340. }
  2341. if (status & GM_IS_TX_FF_UR) {
  2342. ++dev->stats.tx_fifo_errors;
  2343. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2344. }
  2345. }
  2346. /* This should never happen it is a bug. */
  2347. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2348. {
  2349. struct net_device *dev = hw->dev[port];
  2350. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2351. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2352. dev->name, (unsigned) q, (unsigned) idx,
  2353. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2354. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2355. }
  2356. static int sky2_rx_hung(struct net_device *dev)
  2357. {
  2358. struct sky2_port *sky2 = netdev_priv(dev);
  2359. struct sky2_hw *hw = sky2->hw;
  2360. unsigned port = sky2->port;
  2361. unsigned rxq = rxqaddr[port];
  2362. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2363. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2364. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2365. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2366. /* If idle and MAC or PCI is stuck */
  2367. if (sky2->check.last == sky2->last_rx &&
  2368. ((mac_rp == sky2->check.mac_rp &&
  2369. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2370. /* Check if the PCI RX hang */
  2371. (fifo_rp == sky2->check.fifo_rp &&
  2372. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2373. netdev_printk(KERN_DEBUG, dev,
  2374. "hung mac %d:%d fifo %d (%d:%d)\n",
  2375. mac_lev, mac_rp, fifo_lev,
  2376. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2377. return 1;
  2378. } else {
  2379. sky2->check.last = sky2->last_rx;
  2380. sky2->check.mac_rp = mac_rp;
  2381. sky2->check.mac_lev = mac_lev;
  2382. sky2->check.fifo_rp = fifo_rp;
  2383. sky2->check.fifo_lev = fifo_lev;
  2384. return 0;
  2385. }
  2386. }
  2387. static void sky2_watchdog(struct timer_list *t)
  2388. {
  2389. struct sky2_hw *hw = from_timer(hw, t, watchdog_timer);
  2390. /* Check for lost IRQ once a second */
  2391. if (sky2_read32(hw, B0_ISRC)) {
  2392. napi_schedule(&hw->napi);
  2393. } else {
  2394. int i, active = 0;
  2395. for (i = 0; i < hw->ports; i++) {
  2396. struct net_device *dev = hw->dev[i];
  2397. if (!netif_running(dev))
  2398. continue;
  2399. ++active;
  2400. /* For chips with Rx FIFO, check if stuck */
  2401. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2402. sky2_rx_hung(dev)) {
  2403. netdev_info(dev, "receiver hang detected\n");
  2404. schedule_work(&hw->restart_work);
  2405. return;
  2406. }
  2407. }
  2408. if (active == 0)
  2409. return;
  2410. }
  2411. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2412. }
  2413. /* Hardware/software error handling */
  2414. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2415. {
  2416. if (net_ratelimit())
  2417. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2418. if (status & Y2_IS_HW_ERR)
  2419. sky2_hw_intr(hw);
  2420. if (status & Y2_IS_IRQ_MAC1)
  2421. sky2_mac_intr(hw, 0);
  2422. if (status & Y2_IS_IRQ_MAC2)
  2423. sky2_mac_intr(hw, 1);
  2424. if (status & Y2_IS_CHK_RX1)
  2425. sky2_le_error(hw, 0, Q_R1);
  2426. if (status & Y2_IS_CHK_RX2)
  2427. sky2_le_error(hw, 1, Q_R2);
  2428. if (status & Y2_IS_CHK_TXA1)
  2429. sky2_le_error(hw, 0, Q_XA1);
  2430. if (status & Y2_IS_CHK_TXA2)
  2431. sky2_le_error(hw, 1, Q_XA2);
  2432. }
  2433. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2434. {
  2435. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2436. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2437. int work_done = 0;
  2438. u16 idx;
  2439. if (unlikely(status & Y2_IS_ERROR))
  2440. sky2_err_intr(hw, status);
  2441. if (status & Y2_IS_IRQ_PHY1)
  2442. sky2_phy_intr(hw, 0);
  2443. if (status & Y2_IS_IRQ_PHY2)
  2444. sky2_phy_intr(hw, 1);
  2445. if (status & Y2_IS_PHY_QLNK)
  2446. sky2_qlink_intr(hw);
  2447. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2448. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2449. if (work_done >= work_limit)
  2450. goto done;
  2451. }
  2452. napi_complete_done(napi, work_done);
  2453. sky2_read32(hw, B0_Y2_SP_LISR);
  2454. done:
  2455. return work_done;
  2456. }
  2457. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2458. {
  2459. struct sky2_hw *hw = dev_id;
  2460. u32 status;
  2461. /* Reading this mask interrupts as side effect */
  2462. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2463. if (status == 0 || status == ~0) {
  2464. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2465. return IRQ_NONE;
  2466. }
  2467. prefetch(&hw->st_le[hw->st_idx]);
  2468. napi_schedule(&hw->napi);
  2469. return IRQ_HANDLED;
  2470. }
  2471. #ifdef CONFIG_NET_POLL_CONTROLLER
  2472. static void sky2_netpoll(struct net_device *dev)
  2473. {
  2474. struct sky2_port *sky2 = netdev_priv(dev);
  2475. napi_schedule(&sky2->hw->napi);
  2476. }
  2477. #endif
  2478. /* Chip internal frequency for clock calculations */
  2479. static u32 sky2_mhz(const struct sky2_hw *hw)
  2480. {
  2481. switch (hw->chip_id) {
  2482. case CHIP_ID_YUKON_EC:
  2483. case CHIP_ID_YUKON_EC_U:
  2484. case CHIP_ID_YUKON_EX:
  2485. case CHIP_ID_YUKON_SUPR:
  2486. case CHIP_ID_YUKON_UL_2:
  2487. case CHIP_ID_YUKON_OPT:
  2488. case CHIP_ID_YUKON_PRM:
  2489. case CHIP_ID_YUKON_OP_2:
  2490. return 125;
  2491. case CHIP_ID_YUKON_FE:
  2492. return 100;
  2493. case CHIP_ID_YUKON_FE_P:
  2494. return 50;
  2495. case CHIP_ID_YUKON_XL:
  2496. return 156;
  2497. default:
  2498. BUG();
  2499. }
  2500. }
  2501. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2502. {
  2503. return sky2_mhz(hw) * us;
  2504. }
  2505. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2506. {
  2507. return clk / sky2_mhz(hw);
  2508. }
  2509. static int sky2_init(struct sky2_hw *hw)
  2510. {
  2511. u8 t8;
  2512. /* Enable all clocks and check for bad PCI access */
  2513. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2514. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2515. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2516. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2517. switch (hw->chip_id) {
  2518. case CHIP_ID_YUKON_XL:
  2519. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2520. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2521. hw->flags |= SKY2_HW_RSS_BROKEN;
  2522. break;
  2523. case CHIP_ID_YUKON_EC_U:
  2524. hw->flags = SKY2_HW_GIGABIT
  2525. | SKY2_HW_NEWER_PHY
  2526. | SKY2_HW_ADV_POWER_CTL;
  2527. break;
  2528. case CHIP_ID_YUKON_EX:
  2529. hw->flags = SKY2_HW_GIGABIT
  2530. | SKY2_HW_NEWER_PHY
  2531. | SKY2_HW_NEW_LE
  2532. | SKY2_HW_ADV_POWER_CTL
  2533. | SKY2_HW_RSS_CHKSUM;
  2534. /* New transmit checksum */
  2535. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2536. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2537. break;
  2538. case CHIP_ID_YUKON_EC:
  2539. /* This rev is really old, and requires untested workarounds */
  2540. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2541. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2542. return -EOPNOTSUPP;
  2543. }
  2544. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2545. break;
  2546. case CHIP_ID_YUKON_FE:
  2547. hw->flags = SKY2_HW_RSS_BROKEN;
  2548. break;
  2549. case CHIP_ID_YUKON_FE_P:
  2550. hw->flags = SKY2_HW_NEWER_PHY
  2551. | SKY2_HW_NEW_LE
  2552. | SKY2_HW_AUTO_TX_SUM
  2553. | SKY2_HW_ADV_POWER_CTL;
  2554. /* The workaround for status conflicts VLAN tag detection. */
  2555. if (hw->chip_rev == CHIP_REV_YU_FE2_A0)
  2556. hw->flags |= SKY2_HW_VLAN_BROKEN | SKY2_HW_RSS_CHKSUM;
  2557. break;
  2558. case CHIP_ID_YUKON_SUPR:
  2559. hw->flags = SKY2_HW_GIGABIT
  2560. | SKY2_HW_NEWER_PHY
  2561. | SKY2_HW_NEW_LE
  2562. | SKY2_HW_AUTO_TX_SUM
  2563. | SKY2_HW_ADV_POWER_CTL;
  2564. if (hw->chip_rev == CHIP_REV_YU_SU_A0)
  2565. hw->flags |= SKY2_HW_RSS_CHKSUM;
  2566. break;
  2567. case CHIP_ID_YUKON_UL_2:
  2568. hw->flags = SKY2_HW_GIGABIT
  2569. | SKY2_HW_ADV_POWER_CTL;
  2570. break;
  2571. case CHIP_ID_YUKON_OPT:
  2572. case CHIP_ID_YUKON_PRM:
  2573. case CHIP_ID_YUKON_OP_2:
  2574. hw->flags = SKY2_HW_GIGABIT
  2575. | SKY2_HW_NEW_LE
  2576. | SKY2_HW_ADV_POWER_CTL;
  2577. break;
  2578. default:
  2579. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2580. hw->chip_id);
  2581. return -EOPNOTSUPP;
  2582. }
  2583. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2584. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2585. hw->flags |= SKY2_HW_FIBRE_PHY;
  2586. hw->ports = 1;
  2587. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2588. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2589. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2590. ++hw->ports;
  2591. }
  2592. if (sky2_read8(hw, B2_E_0))
  2593. hw->flags |= SKY2_HW_RAM_BUFFER;
  2594. return 0;
  2595. }
  2596. static void sky2_reset(struct sky2_hw *hw)
  2597. {
  2598. struct pci_dev *pdev = hw->pdev;
  2599. u16 status;
  2600. int i;
  2601. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2602. /* disable ASF */
  2603. if (hw->chip_id == CHIP_ID_YUKON_EX
  2604. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2605. sky2_write32(hw, CPU_WDOG, 0);
  2606. status = sky2_read16(hw, HCU_CCSR);
  2607. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2608. HCU_CCSR_UC_STATE_MSK);
  2609. /*
  2610. * CPU clock divider shouldn't be used because
  2611. * - ASF firmware may malfunction
  2612. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2613. */
  2614. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2615. sky2_write16(hw, HCU_CCSR, status);
  2616. sky2_write32(hw, CPU_WDOG, 0);
  2617. } else
  2618. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2619. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2620. /* do a SW reset */
  2621. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2622. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2623. /* allow writes to PCI config */
  2624. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2625. /* clear PCI errors, if any */
  2626. status = sky2_pci_read16(hw, PCI_STATUS);
  2627. status |= PCI_STATUS_ERROR_BITS;
  2628. sky2_pci_write16(hw, PCI_STATUS, status);
  2629. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2630. if (pci_is_pcie(pdev)) {
  2631. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2632. 0xfffffffful);
  2633. /* If error bit is stuck on ignore it */
  2634. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2635. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2636. else
  2637. hwe_mask |= Y2_IS_PCI_EXP;
  2638. }
  2639. sky2_power_on(hw);
  2640. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2641. for (i = 0; i < hw->ports; i++) {
  2642. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2643. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2644. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2645. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2646. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2647. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2648. | GMC_BYP_RETR_ON);
  2649. }
  2650. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2651. /* enable MACSec clock gating */
  2652. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2653. }
  2654. if (hw->chip_id == CHIP_ID_YUKON_OPT ||
  2655. hw->chip_id == CHIP_ID_YUKON_PRM ||
  2656. hw->chip_id == CHIP_ID_YUKON_OP_2) {
  2657. u16 reg;
  2658. if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  2659. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2660. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2661. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2662. reg = 10;
  2663. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2664. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2665. } else {
  2666. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2667. reg = 3;
  2668. }
  2669. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2670. reg |= PSM_CONFIG_REG4_RST_PHY_LINK_DETECT;
  2671. /* reset PHY Link Detect */
  2672. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2673. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2674. /* check if PSMv2 was running before */
  2675. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2676. if (reg & PCI_EXP_LNKCTL_ASPMC)
  2677. /* restore the PCIe Link Control register */
  2678. sky2_pci_write16(hw, pdev->pcie_cap + PCI_EXP_LNKCTL,
  2679. reg);
  2680. if (hw->chip_id == CHIP_ID_YUKON_PRM &&
  2681. hw->chip_rev == CHIP_REV_YU_PRM_A0) {
  2682. /* change PHY Interrupt polarity to low active */
  2683. reg = sky2_read16(hw, GPHY_CTRL);
  2684. sky2_write16(hw, GPHY_CTRL, reg | GPC_INTPOL);
  2685. /* adapt HW for low active PHY Interrupt */
  2686. reg = sky2_read16(hw, Y2_CFG_SPC + PCI_LDO_CTRL);
  2687. sky2_write16(hw, Y2_CFG_SPC + PCI_LDO_CTRL, reg | PHY_M_UNDOC1);
  2688. }
  2689. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2690. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2691. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2692. }
  2693. /* Clear I2C IRQ noise */
  2694. sky2_write32(hw, B2_I2C_IRQ, 1);
  2695. /* turn off hardware timer (unused) */
  2696. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2697. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2698. /* Turn off descriptor polling */
  2699. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2700. /* Turn off receive timestamp */
  2701. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2702. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2703. /* enable the Tx Arbiters */
  2704. for (i = 0; i < hw->ports; i++)
  2705. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2706. /* Initialize ram interface */
  2707. for (i = 0; i < hw->ports; i++) {
  2708. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2709. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2710. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2711. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2712. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2713. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2714. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2715. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2716. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2717. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2718. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2719. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2720. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2721. }
  2722. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2723. for (i = 0; i < hw->ports; i++)
  2724. sky2_gmac_reset(hw, i);
  2725. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2726. hw->st_idx = 0;
  2727. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2728. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2729. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2730. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2731. /* Set the list last index */
  2732. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2733. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2734. sky2_write8(hw, STAT_FIFO_WM, 16);
  2735. /* set Status-FIFO ISR watermark */
  2736. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2737. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2738. else
  2739. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2740. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2741. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2742. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2743. /* enable status unit */
  2744. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2745. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2746. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2747. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2748. }
  2749. /* Take device down (offline).
  2750. * Equivalent to doing dev_stop() but this does not
  2751. * inform upper layers of the transition.
  2752. */
  2753. static void sky2_detach(struct net_device *dev)
  2754. {
  2755. if (netif_running(dev)) {
  2756. netif_tx_lock(dev);
  2757. netif_device_detach(dev); /* stop txq */
  2758. netif_tx_unlock(dev);
  2759. sky2_close(dev);
  2760. }
  2761. }
  2762. /* Bring device back after doing sky2_detach */
  2763. static int sky2_reattach(struct net_device *dev)
  2764. {
  2765. int err = 0;
  2766. if (netif_running(dev)) {
  2767. err = sky2_open(dev);
  2768. if (err) {
  2769. netdev_info(dev, "could not restart %d\n", err);
  2770. dev_close(dev);
  2771. } else {
  2772. netif_device_attach(dev);
  2773. sky2_set_multicast(dev);
  2774. }
  2775. }
  2776. return err;
  2777. }
  2778. static void sky2_all_down(struct sky2_hw *hw)
  2779. {
  2780. int i;
  2781. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2782. sky2_write32(hw, B0_IMSK, 0);
  2783. sky2_read32(hw, B0_IMSK);
  2784. synchronize_irq(hw->pdev->irq);
  2785. napi_disable(&hw->napi);
  2786. }
  2787. for (i = 0; i < hw->ports; i++) {
  2788. struct net_device *dev = hw->dev[i];
  2789. struct sky2_port *sky2 = netdev_priv(dev);
  2790. if (!netif_running(dev))
  2791. continue;
  2792. netif_carrier_off(dev);
  2793. netif_tx_disable(dev);
  2794. sky2_hw_down(sky2);
  2795. }
  2796. }
  2797. static void sky2_all_up(struct sky2_hw *hw)
  2798. {
  2799. u32 imask = Y2_IS_BASE;
  2800. int i;
  2801. for (i = 0; i < hw->ports; i++) {
  2802. struct net_device *dev = hw->dev[i];
  2803. struct sky2_port *sky2 = netdev_priv(dev);
  2804. if (!netif_running(dev))
  2805. continue;
  2806. sky2_hw_up(sky2);
  2807. sky2_set_multicast(dev);
  2808. imask |= portirq_msk[i];
  2809. netif_wake_queue(dev);
  2810. }
  2811. if (hw->flags & SKY2_HW_IRQ_SETUP) {
  2812. sky2_write32(hw, B0_IMSK, imask);
  2813. sky2_read32(hw, B0_IMSK);
  2814. sky2_read32(hw, B0_Y2_SP_LISR);
  2815. napi_enable(&hw->napi);
  2816. }
  2817. }
  2818. static void sky2_restart(struct work_struct *work)
  2819. {
  2820. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2821. rtnl_lock();
  2822. sky2_all_down(hw);
  2823. sky2_reset(hw);
  2824. sky2_all_up(hw);
  2825. rtnl_unlock();
  2826. }
  2827. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2828. {
  2829. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2830. }
  2831. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2832. {
  2833. const struct sky2_port *sky2 = netdev_priv(dev);
  2834. wol->supported = sky2_wol_supported(sky2->hw);
  2835. wol->wolopts = sky2->wol;
  2836. }
  2837. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2838. {
  2839. struct sky2_port *sky2 = netdev_priv(dev);
  2840. struct sky2_hw *hw = sky2->hw;
  2841. bool enable_wakeup = false;
  2842. int i;
  2843. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2844. !device_can_wakeup(&hw->pdev->dev))
  2845. return -EOPNOTSUPP;
  2846. sky2->wol = wol->wolopts;
  2847. for (i = 0; i < hw->ports; i++) {
  2848. struct net_device *dev = hw->dev[i];
  2849. struct sky2_port *sky2 = netdev_priv(dev);
  2850. if (sky2->wol)
  2851. enable_wakeup = true;
  2852. }
  2853. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2854. return 0;
  2855. }
  2856. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2857. {
  2858. if (sky2_is_copper(hw)) {
  2859. u32 modes = SUPPORTED_10baseT_Half
  2860. | SUPPORTED_10baseT_Full
  2861. | SUPPORTED_100baseT_Half
  2862. | SUPPORTED_100baseT_Full;
  2863. if (hw->flags & SKY2_HW_GIGABIT)
  2864. modes |= SUPPORTED_1000baseT_Half
  2865. | SUPPORTED_1000baseT_Full;
  2866. return modes;
  2867. } else
  2868. return SUPPORTED_1000baseT_Half
  2869. | SUPPORTED_1000baseT_Full;
  2870. }
  2871. static int sky2_get_link_ksettings(struct net_device *dev,
  2872. struct ethtool_link_ksettings *cmd)
  2873. {
  2874. struct sky2_port *sky2 = netdev_priv(dev);
  2875. struct sky2_hw *hw = sky2->hw;
  2876. u32 supported, advertising;
  2877. supported = sky2_supported_modes(hw);
  2878. cmd->base.phy_address = PHY_ADDR_MARV;
  2879. if (sky2_is_copper(hw)) {
  2880. cmd->base.port = PORT_TP;
  2881. cmd->base.speed = sky2->speed;
  2882. supported |= SUPPORTED_Autoneg | SUPPORTED_TP;
  2883. } else {
  2884. cmd->base.speed = SPEED_1000;
  2885. cmd->base.port = PORT_FIBRE;
  2886. supported |= SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  2887. }
  2888. advertising = sky2->advertising;
  2889. cmd->base.autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2890. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2891. cmd->base.duplex = sky2->duplex;
  2892. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  2893. supported);
  2894. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  2895. advertising);
  2896. return 0;
  2897. }
  2898. static int sky2_set_link_ksettings(struct net_device *dev,
  2899. const struct ethtool_link_ksettings *cmd)
  2900. {
  2901. struct sky2_port *sky2 = netdev_priv(dev);
  2902. const struct sky2_hw *hw = sky2->hw;
  2903. u32 supported = sky2_supported_modes(hw);
  2904. u32 new_advertising;
  2905. ethtool_convert_link_mode_to_legacy_u32(&new_advertising,
  2906. cmd->link_modes.advertising);
  2907. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  2908. if (new_advertising & ~supported)
  2909. return -EINVAL;
  2910. if (sky2_is_copper(hw))
  2911. sky2->advertising = new_advertising |
  2912. ADVERTISED_TP |
  2913. ADVERTISED_Autoneg;
  2914. else
  2915. sky2->advertising = new_advertising |
  2916. ADVERTISED_FIBRE |
  2917. ADVERTISED_Autoneg;
  2918. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2919. sky2->duplex = -1;
  2920. sky2->speed = -1;
  2921. } else {
  2922. u32 setting;
  2923. u32 speed = cmd->base.speed;
  2924. switch (speed) {
  2925. case SPEED_1000:
  2926. if (cmd->base.duplex == DUPLEX_FULL)
  2927. setting = SUPPORTED_1000baseT_Full;
  2928. else if (cmd->base.duplex == DUPLEX_HALF)
  2929. setting = SUPPORTED_1000baseT_Half;
  2930. else
  2931. return -EINVAL;
  2932. break;
  2933. case SPEED_100:
  2934. if (cmd->base.duplex == DUPLEX_FULL)
  2935. setting = SUPPORTED_100baseT_Full;
  2936. else if (cmd->base.duplex == DUPLEX_HALF)
  2937. setting = SUPPORTED_100baseT_Half;
  2938. else
  2939. return -EINVAL;
  2940. break;
  2941. case SPEED_10:
  2942. if (cmd->base.duplex == DUPLEX_FULL)
  2943. setting = SUPPORTED_10baseT_Full;
  2944. else if (cmd->base.duplex == DUPLEX_HALF)
  2945. setting = SUPPORTED_10baseT_Half;
  2946. else
  2947. return -EINVAL;
  2948. break;
  2949. default:
  2950. return -EINVAL;
  2951. }
  2952. if ((setting & supported) == 0)
  2953. return -EINVAL;
  2954. sky2->speed = speed;
  2955. sky2->duplex = cmd->base.duplex;
  2956. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2957. }
  2958. if (netif_running(dev)) {
  2959. sky2_phy_reinit(sky2);
  2960. sky2_set_multicast(dev);
  2961. }
  2962. return 0;
  2963. }
  2964. static void sky2_get_drvinfo(struct net_device *dev,
  2965. struct ethtool_drvinfo *info)
  2966. {
  2967. struct sky2_port *sky2 = netdev_priv(dev);
  2968. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  2969. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  2970. strscpy(info->bus_info, pci_name(sky2->hw->pdev),
  2971. sizeof(info->bus_info));
  2972. }
  2973. static const struct sky2_stat {
  2974. char name[ETH_GSTRING_LEN];
  2975. u16 offset;
  2976. } sky2_stats[] = {
  2977. { "tx_bytes", GM_TXO_OK_HI },
  2978. { "rx_bytes", GM_RXO_OK_HI },
  2979. { "tx_broadcast", GM_TXF_BC_OK },
  2980. { "rx_broadcast", GM_RXF_BC_OK },
  2981. { "tx_multicast", GM_TXF_MC_OK },
  2982. { "rx_multicast", GM_RXF_MC_OK },
  2983. { "tx_unicast", GM_TXF_UC_OK },
  2984. { "rx_unicast", GM_RXF_UC_OK },
  2985. { "tx_mac_pause", GM_TXF_MPAUSE },
  2986. { "rx_mac_pause", GM_RXF_MPAUSE },
  2987. { "collisions", GM_TXF_COL },
  2988. { "late_collision",GM_TXF_LAT_COL },
  2989. { "aborted", GM_TXF_ABO_COL },
  2990. { "single_collisions", GM_TXF_SNG_COL },
  2991. { "multi_collisions", GM_TXF_MUL_COL },
  2992. { "rx_short", GM_RXF_SHT },
  2993. { "rx_runt", GM_RXE_FRAG },
  2994. { "rx_64_byte_packets", GM_RXF_64B },
  2995. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2996. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2997. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2998. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2999. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  3000. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  3001. { "rx_too_long", GM_RXF_LNG_ERR },
  3002. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  3003. { "rx_jabber", GM_RXF_JAB_PKT },
  3004. { "rx_fcs_error", GM_RXF_FCS_ERR },
  3005. { "tx_64_byte_packets", GM_TXF_64B },
  3006. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  3007. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  3008. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  3009. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  3010. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  3011. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  3012. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  3013. };
  3014. static u32 sky2_get_msglevel(struct net_device *netdev)
  3015. {
  3016. struct sky2_port *sky2 = netdev_priv(netdev);
  3017. return sky2->msg_enable;
  3018. }
  3019. static int sky2_nway_reset(struct net_device *dev)
  3020. {
  3021. struct sky2_port *sky2 = netdev_priv(dev);
  3022. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  3023. return -EINVAL;
  3024. sky2_phy_reinit(sky2);
  3025. sky2_set_multicast(dev);
  3026. return 0;
  3027. }
  3028. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  3029. {
  3030. struct sky2_hw *hw = sky2->hw;
  3031. unsigned port = sky2->port;
  3032. int i;
  3033. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  3034. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  3035. for (i = 2; i < count; i++)
  3036. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  3037. }
  3038. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  3039. {
  3040. struct sky2_port *sky2 = netdev_priv(netdev);
  3041. sky2->msg_enable = value;
  3042. }
  3043. static int sky2_get_sset_count(struct net_device *dev, int sset)
  3044. {
  3045. switch (sset) {
  3046. case ETH_SS_STATS:
  3047. return ARRAY_SIZE(sky2_stats);
  3048. default:
  3049. return -EOPNOTSUPP;
  3050. }
  3051. }
  3052. static void sky2_get_ethtool_stats(struct net_device *dev,
  3053. struct ethtool_stats *stats, u64 * data)
  3054. {
  3055. struct sky2_port *sky2 = netdev_priv(dev);
  3056. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  3057. }
  3058. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  3059. {
  3060. int i;
  3061. switch (stringset) {
  3062. case ETH_SS_STATS:
  3063. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  3064. memcpy(data + i * ETH_GSTRING_LEN,
  3065. sky2_stats[i].name, ETH_GSTRING_LEN);
  3066. break;
  3067. }
  3068. }
  3069. static int sky2_set_mac_address(struct net_device *dev, void *p)
  3070. {
  3071. struct sky2_port *sky2 = netdev_priv(dev);
  3072. struct sky2_hw *hw = sky2->hw;
  3073. unsigned port = sky2->port;
  3074. const struct sockaddr *addr = p;
  3075. if (!is_valid_ether_addr(addr->sa_data))
  3076. return -EADDRNOTAVAIL;
  3077. eth_hw_addr_set(dev, addr->sa_data);
  3078. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  3079. dev->dev_addr, ETH_ALEN);
  3080. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  3081. dev->dev_addr, ETH_ALEN);
  3082. /* virtual address for data */
  3083. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  3084. /* physical address: used for pause frames */
  3085. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  3086. return 0;
  3087. }
  3088. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  3089. {
  3090. u32 bit;
  3091. bit = ether_crc(ETH_ALEN, addr) & 63;
  3092. filter[bit >> 3] |= 1 << (bit & 7);
  3093. }
  3094. static void sky2_set_multicast(struct net_device *dev)
  3095. {
  3096. struct sky2_port *sky2 = netdev_priv(dev);
  3097. struct sky2_hw *hw = sky2->hw;
  3098. unsigned port = sky2->port;
  3099. struct netdev_hw_addr *ha;
  3100. u16 reg;
  3101. u8 filter[8];
  3102. int rx_pause;
  3103. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  3104. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  3105. memset(filter, 0, sizeof(filter));
  3106. reg = gma_read16(hw, port, GM_RX_CTRL);
  3107. reg |= GM_RXCR_UCF_ENA;
  3108. if (dev->flags & IFF_PROMISC) /* promiscuous */
  3109. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  3110. else if (dev->flags & IFF_ALLMULTI)
  3111. memset(filter, 0xff, sizeof(filter));
  3112. else if (netdev_mc_empty(dev) && !rx_pause)
  3113. reg &= ~GM_RXCR_MCF_ENA;
  3114. else {
  3115. reg |= GM_RXCR_MCF_ENA;
  3116. if (rx_pause)
  3117. sky2_add_filter(filter, pause_mc_addr);
  3118. netdev_for_each_mc_addr(ha, dev)
  3119. sky2_add_filter(filter, ha->addr);
  3120. }
  3121. gma_write16(hw, port, GM_MC_ADDR_H1,
  3122. (u16) filter[0] | ((u16) filter[1] << 8));
  3123. gma_write16(hw, port, GM_MC_ADDR_H2,
  3124. (u16) filter[2] | ((u16) filter[3] << 8));
  3125. gma_write16(hw, port, GM_MC_ADDR_H3,
  3126. (u16) filter[4] | ((u16) filter[5] << 8));
  3127. gma_write16(hw, port, GM_MC_ADDR_H4,
  3128. (u16) filter[6] | ((u16) filter[7] << 8));
  3129. gma_write16(hw, port, GM_RX_CTRL, reg);
  3130. }
  3131. static void sky2_get_stats(struct net_device *dev,
  3132. struct rtnl_link_stats64 *stats)
  3133. {
  3134. struct sky2_port *sky2 = netdev_priv(dev);
  3135. struct sky2_hw *hw = sky2->hw;
  3136. unsigned port = sky2->port;
  3137. unsigned int start;
  3138. u64 _bytes, _packets;
  3139. do {
  3140. start = u64_stats_fetch_begin_irq(&sky2->rx_stats.syncp);
  3141. _bytes = sky2->rx_stats.bytes;
  3142. _packets = sky2->rx_stats.packets;
  3143. } while (u64_stats_fetch_retry_irq(&sky2->rx_stats.syncp, start));
  3144. stats->rx_packets = _packets;
  3145. stats->rx_bytes = _bytes;
  3146. do {
  3147. start = u64_stats_fetch_begin_irq(&sky2->tx_stats.syncp);
  3148. _bytes = sky2->tx_stats.bytes;
  3149. _packets = sky2->tx_stats.packets;
  3150. } while (u64_stats_fetch_retry_irq(&sky2->tx_stats.syncp, start));
  3151. stats->tx_packets = _packets;
  3152. stats->tx_bytes = _bytes;
  3153. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3154. + get_stats32(hw, port, GM_RXF_BC_OK);
  3155. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3156. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3157. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3158. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3159. + get_stats32(hw, port, GM_RXE_FRAG);
  3160. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3161. stats->rx_dropped = dev->stats.rx_dropped;
  3162. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3163. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3164. }
  3165. /* Can have one global because blinking is controlled by
  3166. * ethtool and that is always under RTNL mutex
  3167. */
  3168. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3169. {
  3170. struct sky2_hw *hw = sky2->hw;
  3171. unsigned port = sky2->port;
  3172. spin_lock_bh(&sky2->phy_lock);
  3173. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3174. hw->chip_id == CHIP_ID_YUKON_EX ||
  3175. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3176. u16 pg;
  3177. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3178. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3179. switch (mode) {
  3180. case MO_LED_OFF:
  3181. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3182. PHY_M_LEDC_LOS_CTRL(8) |
  3183. PHY_M_LEDC_INIT_CTRL(8) |
  3184. PHY_M_LEDC_STA1_CTRL(8) |
  3185. PHY_M_LEDC_STA0_CTRL(8));
  3186. break;
  3187. case MO_LED_ON:
  3188. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3189. PHY_M_LEDC_LOS_CTRL(9) |
  3190. PHY_M_LEDC_INIT_CTRL(9) |
  3191. PHY_M_LEDC_STA1_CTRL(9) |
  3192. PHY_M_LEDC_STA0_CTRL(9));
  3193. break;
  3194. case MO_LED_BLINK:
  3195. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3196. PHY_M_LEDC_LOS_CTRL(0xa) |
  3197. PHY_M_LEDC_INIT_CTRL(0xa) |
  3198. PHY_M_LEDC_STA1_CTRL(0xa) |
  3199. PHY_M_LEDC_STA0_CTRL(0xa));
  3200. break;
  3201. case MO_LED_NORM:
  3202. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3203. PHY_M_LEDC_LOS_CTRL(1) |
  3204. PHY_M_LEDC_INIT_CTRL(8) |
  3205. PHY_M_LEDC_STA1_CTRL(7) |
  3206. PHY_M_LEDC_STA0_CTRL(7));
  3207. }
  3208. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3209. } else
  3210. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3211. PHY_M_LED_MO_DUP(mode) |
  3212. PHY_M_LED_MO_10(mode) |
  3213. PHY_M_LED_MO_100(mode) |
  3214. PHY_M_LED_MO_1000(mode) |
  3215. PHY_M_LED_MO_RX(mode) |
  3216. PHY_M_LED_MO_TX(mode));
  3217. spin_unlock_bh(&sky2->phy_lock);
  3218. }
  3219. /* blink LED's for finding board */
  3220. static int sky2_set_phys_id(struct net_device *dev,
  3221. enum ethtool_phys_id_state state)
  3222. {
  3223. struct sky2_port *sky2 = netdev_priv(dev);
  3224. switch (state) {
  3225. case ETHTOOL_ID_ACTIVE:
  3226. return 1; /* cycle on/off once per second */
  3227. case ETHTOOL_ID_INACTIVE:
  3228. sky2_led(sky2, MO_LED_NORM);
  3229. break;
  3230. case ETHTOOL_ID_ON:
  3231. sky2_led(sky2, MO_LED_ON);
  3232. break;
  3233. case ETHTOOL_ID_OFF:
  3234. sky2_led(sky2, MO_LED_OFF);
  3235. break;
  3236. }
  3237. return 0;
  3238. }
  3239. static void sky2_get_pauseparam(struct net_device *dev,
  3240. struct ethtool_pauseparam *ecmd)
  3241. {
  3242. struct sky2_port *sky2 = netdev_priv(dev);
  3243. switch (sky2->flow_mode) {
  3244. case FC_NONE:
  3245. ecmd->tx_pause = ecmd->rx_pause = 0;
  3246. break;
  3247. case FC_TX:
  3248. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3249. break;
  3250. case FC_RX:
  3251. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3252. break;
  3253. case FC_BOTH:
  3254. ecmd->tx_pause = ecmd->rx_pause = 1;
  3255. }
  3256. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3257. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3258. }
  3259. static int sky2_set_pauseparam(struct net_device *dev,
  3260. struct ethtool_pauseparam *ecmd)
  3261. {
  3262. struct sky2_port *sky2 = netdev_priv(dev);
  3263. if (ecmd->autoneg == AUTONEG_ENABLE)
  3264. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3265. else
  3266. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3267. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3268. if (netif_running(dev))
  3269. sky2_phy_reinit(sky2);
  3270. return 0;
  3271. }
  3272. static int sky2_get_coalesce(struct net_device *dev,
  3273. struct ethtool_coalesce *ecmd,
  3274. struct kernel_ethtool_coalesce *kernel_coal,
  3275. struct netlink_ext_ack *extack)
  3276. {
  3277. struct sky2_port *sky2 = netdev_priv(dev);
  3278. struct sky2_hw *hw = sky2->hw;
  3279. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3280. ecmd->tx_coalesce_usecs = 0;
  3281. else {
  3282. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3283. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3284. }
  3285. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3286. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3287. ecmd->rx_coalesce_usecs = 0;
  3288. else {
  3289. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3290. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3291. }
  3292. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3293. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3294. ecmd->rx_coalesce_usecs_irq = 0;
  3295. else {
  3296. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3297. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3298. }
  3299. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3300. return 0;
  3301. }
  3302. /* Note: this affect both ports */
  3303. static int sky2_set_coalesce(struct net_device *dev,
  3304. struct ethtool_coalesce *ecmd,
  3305. struct kernel_ethtool_coalesce *kernel_coal,
  3306. struct netlink_ext_ack *extack)
  3307. {
  3308. struct sky2_port *sky2 = netdev_priv(dev);
  3309. struct sky2_hw *hw = sky2->hw;
  3310. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3311. if (ecmd->tx_coalesce_usecs > tmax ||
  3312. ecmd->rx_coalesce_usecs > tmax ||
  3313. ecmd->rx_coalesce_usecs_irq > tmax)
  3314. return -EINVAL;
  3315. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3316. return -EINVAL;
  3317. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3318. return -EINVAL;
  3319. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3320. return -EINVAL;
  3321. if (ecmd->tx_coalesce_usecs == 0)
  3322. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3323. else {
  3324. sky2_write32(hw, STAT_TX_TIMER_INI,
  3325. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3326. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3327. }
  3328. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3329. if (ecmd->rx_coalesce_usecs == 0)
  3330. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3331. else {
  3332. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3333. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3334. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3335. }
  3336. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3337. if (ecmd->rx_coalesce_usecs_irq == 0)
  3338. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3339. else {
  3340. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3341. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3342. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3343. }
  3344. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3345. return 0;
  3346. }
  3347. /*
  3348. * Hardware is limited to min of 128 and max of 2048 for ring size
  3349. * and rounded up to next power of two
  3350. * to avoid division in modulus calculation
  3351. */
  3352. static unsigned long roundup_ring_size(unsigned long pending)
  3353. {
  3354. return max(128ul, roundup_pow_of_two(pending+1));
  3355. }
  3356. static void sky2_get_ringparam(struct net_device *dev,
  3357. struct ethtool_ringparam *ering,
  3358. struct kernel_ethtool_ringparam *kernel_ering,
  3359. struct netlink_ext_ack *extack)
  3360. {
  3361. struct sky2_port *sky2 = netdev_priv(dev);
  3362. ering->rx_max_pending = RX_MAX_PENDING;
  3363. ering->tx_max_pending = TX_MAX_PENDING;
  3364. ering->rx_pending = sky2->rx_pending;
  3365. ering->tx_pending = sky2->tx_pending;
  3366. }
  3367. static int sky2_set_ringparam(struct net_device *dev,
  3368. struct ethtool_ringparam *ering,
  3369. struct kernel_ethtool_ringparam *kernel_ering,
  3370. struct netlink_ext_ack *extack)
  3371. {
  3372. struct sky2_port *sky2 = netdev_priv(dev);
  3373. if (ering->rx_pending > RX_MAX_PENDING ||
  3374. ering->rx_pending < 8 ||
  3375. ering->tx_pending < TX_MIN_PENDING ||
  3376. ering->tx_pending > TX_MAX_PENDING)
  3377. return -EINVAL;
  3378. sky2_detach(dev);
  3379. sky2->rx_pending = ering->rx_pending;
  3380. sky2->tx_pending = ering->tx_pending;
  3381. sky2->tx_ring_size = roundup_ring_size(sky2->tx_pending);
  3382. return sky2_reattach(dev);
  3383. }
  3384. static int sky2_get_regs_len(struct net_device *dev)
  3385. {
  3386. return 0x4000;
  3387. }
  3388. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3389. {
  3390. /* This complicated switch statement is to make sure and
  3391. * only access regions that are unreserved.
  3392. * Some blocks are only valid on dual port cards.
  3393. */
  3394. switch (b) {
  3395. /* second port */
  3396. case 5: /* Tx Arbiter 2 */
  3397. case 9: /* RX2 */
  3398. case 14 ... 15: /* TX2 */
  3399. case 17: case 19: /* Ram Buffer 2 */
  3400. case 22 ... 23: /* Tx Ram Buffer 2 */
  3401. case 25: /* Rx MAC Fifo 1 */
  3402. case 27: /* Tx MAC Fifo 2 */
  3403. case 31: /* GPHY 2 */
  3404. case 40 ... 47: /* Pattern Ram 2 */
  3405. case 52: case 54: /* TCP Segmentation 2 */
  3406. case 112 ... 116: /* GMAC 2 */
  3407. return hw->ports > 1;
  3408. case 0: /* Control */
  3409. case 2: /* Mac address */
  3410. case 4: /* Tx Arbiter 1 */
  3411. case 7: /* PCI express reg */
  3412. case 8: /* RX1 */
  3413. case 12 ... 13: /* TX1 */
  3414. case 16: case 18:/* Rx Ram Buffer 1 */
  3415. case 20 ... 21: /* Tx Ram Buffer 1 */
  3416. case 24: /* Rx MAC Fifo 1 */
  3417. case 26: /* Tx MAC Fifo 1 */
  3418. case 28 ... 29: /* Descriptor and status unit */
  3419. case 30: /* GPHY 1*/
  3420. case 32 ... 39: /* Pattern Ram 1 */
  3421. case 48: case 50: /* TCP Segmentation 1 */
  3422. case 56 ... 60: /* PCI space */
  3423. case 80 ... 84: /* GMAC 1 */
  3424. return 1;
  3425. default:
  3426. return 0;
  3427. }
  3428. }
  3429. /*
  3430. * Returns copy of control register region
  3431. * Note: ethtool_get_regs always provides full size (16k) buffer
  3432. */
  3433. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3434. void *p)
  3435. {
  3436. const struct sky2_port *sky2 = netdev_priv(dev);
  3437. const void __iomem *io = sky2->hw->regs;
  3438. unsigned int b;
  3439. regs->version = 1;
  3440. for (b = 0; b < 128; b++) {
  3441. /* skip poisonous diagnostic ram region in block 3 */
  3442. if (b == 3)
  3443. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3444. else if (sky2_reg_access_ok(sky2->hw, b))
  3445. memcpy_fromio(p, io, 128);
  3446. else
  3447. memset(p, 0, 128);
  3448. p += 128;
  3449. io += 128;
  3450. }
  3451. }
  3452. static int sky2_get_eeprom_len(struct net_device *dev)
  3453. {
  3454. struct sky2_port *sky2 = netdev_priv(dev);
  3455. struct sky2_hw *hw = sky2->hw;
  3456. u16 reg2;
  3457. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3458. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3459. }
  3460. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3461. u8 *data)
  3462. {
  3463. struct sky2_port *sky2 = netdev_priv(dev);
  3464. int rc;
  3465. eeprom->magic = SKY2_EEPROM_MAGIC;
  3466. rc = pci_read_vpd_any(sky2->hw->pdev, eeprom->offset, eeprom->len,
  3467. data);
  3468. if (rc < 0)
  3469. return rc;
  3470. eeprom->len = rc;
  3471. return 0;
  3472. }
  3473. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3474. u8 *data)
  3475. {
  3476. struct sky2_port *sky2 = netdev_priv(dev);
  3477. int rc;
  3478. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3479. return -EINVAL;
  3480. rc = pci_write_vpd_any(sky2->hw->pdev, eeprom->offset, eeprom->len,
  3481. data);
  3482. return rc < 0 ? rc : 0;
  3483. }
  3484. static netdev_features_t sky2_fix_features(struct net_device *dev,
  3485. netdev_features_t features)
  3486. {
  3487. const struct sky2_port *sky2 = netdev_priv(dev);
  3488. const struct sky2_hw *hw = sky2->hw;
  3489. /* In order to do Jumbo packets on these chips, need to turn off the
  3490. * transmit store/forward. Therefore checksum offload won't work.
  3491. */
  3492. if (dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U) {
  3493. netdev_info(dev, "checksum offload not possible with jumbo frames\n");
  3494. features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_CSUM_MASK);
  3495. }
  3496. /* Some hardware requires receive checksum for RSS to work. */
  3497. if ( (features & NETIF_F_RXHASH) &&
  3498. !(features & NETIF_F_RXCSUM) &&
  3499. (sky2->hw->flags & SKY2_HW_RSS_CHKSUM)) {
  3500. netdev_info(dev, "receive hashing forces receive checksum\n");
  3501. features |= NETIF_F_RXCSUM;
  3502. }
  3503. return features;
  3504. }
  3505. static int sky2_set_features(struct net_device *dev, netdev_features_t features)
  3506. {
  3507. struct sky2_port *sky2 = netdev_priv(dev);
  3508. netdev_features_t changed = dev->features ^ features;
  3509. if ((changed & NETIF_F_RXCSUM) &&
  3510. !(sky2->hw->flags & SKY2_HW_NEW_LE)) {
  3511. sky2_write32(sky2->hw,
  3512. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  3513. (features & NETIF_F_RXCSUM)
  3514. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  3515. }
  3516. if (changed & NETIF_F_RXHASH)
  3517. rx_set_rss(dev, features);
  3518. if (changed & (NETIF_F_HW_VLAN_CTAG_TX|NETIF_F_HW_VLAN_CTAG_RX))
  3519. sky2_vlan_mode(dev, features);
  3520. return 0;
  3521. }
  3522. static const struct ethtool_ops sky2_ethtool_ops = {
  3523. .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
  3524. ETHTOOL_COALESCE_MAX_FRAMES |
  3525. ETHTOOL_COALESCE_RX_USECS_IRQ |
  3526. ETHTOOL_COALESCE_RX_MAX_FRAMES_IRQ,
  3527. .get_drvinfo = sky2_get_drvinfo,
  3528. .get_wol = sky2_get_wol,
  3529. .set_wol = sky2_set_wol,
  3530. .get_msglevel = sky2_get_msglevel,
  3531. .set_msglevel = sky2_set_msglevel,
  3532. .nway_reset = sky2_nway_reset,
  3533. .get_regs_len = sky2_get_regs_len,
  3534. .get_regs = sky2_get_regs,
  3535. .get_link = ethtool_op_get_link,
  3536. .get_eeprom_len = sky2_get_eeprom_len,
  3537. .get_eeprom = sky2_get_eeprom,
  3538. .set_eeprom = sky2_set_eeprom,
  3539. .get_strings = sky2_get_strings,
  3540. .get_coalesce = sky2_get_coalesce,
  3541. .set_coalesce = sky2_set_coalesce,
  3542. .get_ringparam = sky2_get_ringparam,
  3543. .set_ringparam = sky2_set_ringparam,
  3544. .get_pauseparam = sky2_get_pauseparam,
  3545. .set_pauseparam = sky2_set_pauseparam,
  3546. .set_phys_id = sky2_set_phys_id,
  3547. .get_sset_count = sky2_get_sset_count,
  3548. .get_ethtool_stats = sky2_get_ethtool_stats,
  3549. .get_link_ksettings = sky2_get_link_ksettings,
  3550. .set_link_ksettings = sky2_set_link_ksettings,
  3551. };
  3552. #ifdef CONFIG_SKY2_DEBUG
  3553. static struct dentry *sky2_debug;
  3554. static int sky2_debug_show(struct seq_file *seq, void *v)
  3555. {
  3556. struct net_device *dev = seq->private;
  3557. const struct sky2_port *sky2 = netdev_priv(dev);
  3558. struct sky2_hw *hw = sky2->hw;
  3559. unsigned port = sky2->port;
  3560. unsigned idx, last;
  3561. int sop;
  3562. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3563. sky2_read32(hw, B0_ISRC),
  3564. sky2_read32(hw, B0_IMSK),
  3565. sky2_read32(hw, B0_Y2_SP_ICR));
  3566. if (!netif_running(dev)) {
  3567. seq_puts(seq, "network not running\n");
  3568. return 0;
  3569. }
  3570. napi_disable(&hw->napi);
  3571. last = sky2_read16(hw, STAT_PUT_IDX);
  3572. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3573. if (hw->st_idx == last)
  3574. seq_puts(seq, "Status ring (empty)\n");
  3575. else {
  3576. seq_puts(seq, "Status ring\n");
  3577. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3578. idx = RING_NEXT(idx, hw->st_size)) {
  3579. const struct sky2_status_le *le = hw->st_le + idx;
  3580. seq_printf(seq, "[%d] %#x %d %#x\n",
  3581. idx, le->opcode, le->length, le->status);
  3582. }
  3583. seq_puts(seq, "\n");
  3584. }
  3585. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3586. sky2->tx_cons, sky2->tx_prod,
  3587. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3588. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3589. /* Dump contents of tx ring */
  3590. sop = 1;
  3591. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3592. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3593. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3594. u32 a = le32_to_cpu(le->addr);
  3595. if (sop)
  3596. seq_printf(seq, "%u:", idx);
  3597. sop = 0;
  3598. switch (le->opcode & ~HW_OWNER) {
  3599. case OP_ADDR64:
  3600. seq_printf(seq, " %#x:", a);
  3601. break;
  3602. case OP_LRGLEN:
  3603. seq_printf(seq, " mtu=%d", a);
  3604. break;
  3605. case OP_VLAN:
  3606. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3607. break;
  3608. case OP_TCPLISW:
  3609. seq_printf(seq, " csum=%#x", a);
  3610. break;
  3611. case OP_LARGESEND:
  3612. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3613. break;
  3614. case OP_PACKET:
  3615. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3616. break;
  3617. case OP_BUFFER:
  3618. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3619. break;
  3620. default:
  3621. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3622. a, le16_to_cpu(le->length));
  3623. }
  3624. if (le->ctrl & EOP) {
  3625. seq_putc(seq, '\n');
  3626. sop = 1;
  3627. }
  3628. }
  3629. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3630. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3631. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3632. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3633. sky2_read32(hw, B0_Y2_SP_LISR);
  3634. napi_enable(&hw->napi);
  3635. return 0;
  3636. }
  3637. DEFINE_SHOW_ATTRIBUTE(sky2_debug);
  3638. /*
  3639. * Use network device events to create/remove/rename
  3640. * debugfs file entries
  3641. */
  3642. static int sky2_device_event(struct notifier_block *unused,
  3643. unsigned long event, void *ptr)
  3644. {
  3645. struct net_device *dev = netdev_notifier_info_to_dev(ptr);
  3646. struct sky2_port *sky2 = netdev_priv(dev);
  3647. if (dev->netdev_ops->ndo_open != sky2_open || !sky2_debug)
  3648. return NOTIFY_DONE;
  3649. switch (event) {
  3650. case NETDEV_CHANGENAME:
  3651. if (sky2->debugfs) {
  3652. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3653. sky2_debug, dev->name);
  3654. }
  3655. break;
  3656. case NETDEV_GOING_DOWN:
  3657. if (sky2->debugfs) {
  3658. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3659. debugfs_remove(sky2->debugfs);
  3660. sky2->debugfs = NULL;
  3661. }
  3662. break;
  3663. case NETDEV_UP:
  3664. sky2->debugfs = debugfs_create_file(dev->name, 0444,
  3665. sky2_debug, dev,
  3666. &sky2_debug_fops);
  3667. if (IS_ERR(sky2->debugfs))
  3668. sky2->debugfs = NULL;
  3669. }
  3670. return NOTIFY_DONE;
  3671. }
  3672. static struct notifier_block sky2_notifier = {
  3673. .notifier_call = sky2_device_event,
  3674. };
  3675. static __init void sky2_debug_init(void)
  3676. {
  3677. struct dentry *ent;
  3678. ent = debugfs_create_dir("sky2", NULL);
  3679. if (!ent || IS_ERR(ent))
  3680. return;
  3681. sky2_debug = ent;
  3682. register_netdevice_notifier(&sky2_notifier);
  3683. }
  3684. static __exit void sky2_debug_cleanup(void)
  3685. {
  3686. if (sky2_debug) {
  3687. unregister_netdevice_notifier(&sky2_notifier);
  3688. debugfs_remove(sky2_debug);
  3689. sky2_debug = NULL;
  3690. }
  3691. }
  3692. #else
  3693. #define sky2_debug_init()
  3694. #define sky2_debug_cleanup()
  3695. #endif
  3696. /* Two copies of network device operations to handle special case of
  3697. * not allowing netpoll on second port
  3698. */
  3699. static const struct net_device_ops sky2_netdev_ops[2] = {
  3700. {
  3701. .ndo_open = sky2_open,
  3702. .ndo_stop = sky2_close,
  3703. .ndo_start_xmit = sky2_xmit_frame,
  3704. .ndo_eth_ioctl = sky2_ioctl,
  3705. .ndo_validate_addr = eth_validate_addr,
  3706. .ndo_set_mac_address = sky2_set_mac_address,
  3707. .ndo_set_rx_mode = sky2_set_multicast,
  3708. .ndo_change_mtu = sky2_change_mtu,
  3709. .ndo_fix_features = sky2_fix_features,
  3710. .ndo_set_features = sky2_set_features,
  3711. .ndo_tx_timeout = sky2_tx_timeout,
  3712. .ndo_get_stats64 = sky2_get_stats,
  3713. #ifdef CONFIG_NET_POLL_CONTROLLER
  3714. .ndo_poll_controller = sky2_netpoll,
  3715. #endif
  3716. },
  3717. {
  3718. .ndo_open = sky2_open,
  3719. .ndo_stop = sky2_close,
  3720. .ndo_start_xmit = sky2_xmit_frame,
  3721. .ndo_eth_ioctl = sky2_ioctl,
  3722. .ndo_validate_addr = eth_validate_addr,
  3723. .ndo_set_mac_address = sky2_set_mac_address,
  3724. .ndo_set_rx_mode = sky2_set_multicast,
  3725. .ndo_change_mtu = sky2_change_mtu,
  3726. .ndo_fix_features = sky2_fix_features,
  3727. .ndo_set_features = sky2_set_features,
  3728. .ndo_tx_timeout = sky2_tx_timeout,
  3729. .ndo_get_stats64 = sky2_get_stats,
  3730. },
  3731. };
  3732. /* Initialize network device */
  3733. static struct net_device *sky2_init_netdev(struct sky2_hw *hw, unsigned port,
  3734. int highmem, int wol)
  3735. {
  3736. struct sky2_port *sky2;
  3737. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3738. int ret;
  3739. if (!dev)
  3740. return NULL;
  3741. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3742. dev->irq = hw->pdev->irq;
  3743. dev->ethtool_ops = &sky2_ethtool_ops;
  3744. dev->watchdog_timeo = TX_WATCHDOG;
  3745. dev->netdev_ops = &sky2_netdev_ops[port];
  3746. sky2 = netdev_priv(dev);
  3747. sky2->netdev = dev;
  3748. sky2->hw = hw;
  3749. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3750. u64_stats_init(&sky2->tx_stats.syncp);
  3751. u64_stats_init(&sky2->rx_stats.syncp);
  3752. /* Auto speed and flow control */
  3753. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3754. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3755. dev->hw_features |= NETIF_F_RXCSUM;
  3756. sky2->flow_mode = FC_BOTH;
  3757. sky2->duplex = -1;
  3758. sky2->speed = -1;
  3759. sky2->advertising = sky2_supported_modes(hw);
  3760. sky2->wol = wol;
  3761. spin_lock_init(&sky2->phy_lock);
  3762. sky2->tx_pending = TX_DEF_PENDING;
  3763. sky2->tx_ring_size = roundup_ring_size(TX_DEF_PENDING);
  3764. sky2->rx_pending = RX_DEF_PENDING;
  3765. hw->dev[port] = dev;
  3766. sky2->port = port;
  3767. dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG | NETIF_F_TSO;
  3768. if (highmem)
  3769. dev->features |= NETIF_F_HIGHDMA;
  3770. /* Enable receive hashing unless hardware is known broken */
  3771. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3772. dev->hw_features |= NETIF_F_RXHASH;
  3773. if (!(hw->flags & SKY2_HW_VLAN_BROKEN)) {
  3774. dev->hw_features |= NETIF_F_HW_VLAN_CTAG_TX |
  3775. NETIF_F_HW_VLAN_CTAG_RX;
  3776. dev->vlan_features |= SKY2_VLAN_OFFLOADS;
  3777. }
  3778. dev->features |= dev->hw_features;
  3779. /* MTU range: 60 - 1500 or 9000 */
  3780. dev->min_mtu = ETH_ZLEN;
  3781. if (hw->chip_id == CHIP_ID_YUKON_FE ||
  3782. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3783. dev->max_mtu = ETH_DATA_LEN;
  3784. else
  3785. dev->max_mtu = ETH_JUMBO_MTU;
  3786. /* try to get mac address in the following order:
  3787. * 1) from device tree data
  3788. * 2) from internal registers set by bootloader
  3789. */
  3790. ret = of_get_ethdev_address(hw->pdev->dev.of_node, dev);
  3791. if (ret) {
  3792. u8 addr[ETH_ALEN];
  3793. memcpy_fromio(addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3794. eth_hw_addr_set(dev, addr);
  3795. }
  3796. /* if the address is invalid, use a random value */
  3797. if (!is_valid_ether_addr(dev->dev_addr)) {
  3798. struct sockaddr sa = { AF_UNSPEC };
  3799. dev_warn(&hw->pdev->dev, "Invalid MAC address, defaulting to random\n");
  3800. eth_hw_addr_random(dev);
  3801. memcpy(sa.sa_data, dev->dev_addr, ETH_ALEN);
  3802. if (sky2_set_mac_address(dev, &sa))
  3803. dev_warn(&hw->pdev->dev, "Failed to set MAC address.\n");
  3804. }
  3805. return dev;
  3806. }
  3807. static void sky2_show_addr(struct net_device *dev)
  3808. {
  3809. const struct sky2_port *sky2 = netdev_priv(dev);
  3810. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3811. }
  3812. /* Handle software interrupt used during MSI test */
  3813. static irqreturn_t sky2_test_intr(int irq, void *dev_id)
  3814. {
  3815. struct sky2_hw *hw = dev_id;
  3816. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3817. if (status == 0)
  3818. return IRQ_NONE;
  3819. if (status & Y2_IS_IRQ_SW) {
  3820. hw->flags |= SKY2_HW_USE_MSI;
  3821. wake_up(&hw->msi_wait);
  3822. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3823. }
  3824. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3825. return IRQ_HANDLED;
  3826. }
  3827. /* Test interrupt path by forcing a software IRQ */
  3828. static int sky2_test_msi(struct sky2_hw *hw)
  3829. {
  3830. struct pci_dev *pdev = hw->pdev;
  3831. int err;
  3832. init_waitqueue_head(&hw->msi_wait);
  3833. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3834. if (err) {
  3835. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3836. return err;
  3837. }
  3838. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3839. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3840. sky2_read8(hw, B0_CTST);
  3841. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3842. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3843. /* MSI test failed, go back to INTx mode */
  3844. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3845. "switching to INTx mode.\n");
  3846. err = -EOPNOTSUPP;
  3847. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3848. }
  3849. sky2_write32(hw, B0_IMSK, 0);
  3850. sky2_read32(hw, B0_IMSK);
  3851. free_irq(pdev->irq, hw);
  3852. return err;
  3853. }
  3854. /* This driver supports yukon2 chipset only */
  3855. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3856. {
  3857. static const char *const name[] = {
  3858. "XL", /* 0xb3 */
  3859. "EC Ultra", /* 0xb4 */
  3860. "Extreme", /* 0xb5 */
  3861. "EC", /* 0xb6 */
  3862. "FE", /* 0xb7 */
  3863. "FE+", /* 0xb8 */
  3864. "Supreme", /* 0xb9 */
  3865. "UL 2", /* 0xba */
  3866. "Unknown", /* 0xbb */
  3867. "Optima", /* 0xbc */
  3868. "OptimaEEE", /* 0xbd */
  3869. "Optima 2", /* 0xbe */
  3870. };
  3871. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OP_2)
  3872. snprintf(buf, sz, "%s", name[chipid - CHIP_ID_YUKON_XL]);
  3873. else
  3874. snprintf(buf, sz, "(chip %#x)", chipid);
  3875. return buf;
  3876. }
  3877. static const struct dmi_system_id msi_blacklist[] = {
  3878. {
  3879. .ident = "Dell Inspiron 1545",
  3880. .matches = {
  3881. DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."),
  3882. DMI_MATCH(DMI_PRODUCT_NAME, "Inspiron 1545"),
  3883. },
  3884. },
  3885. {
  3886. .ident = "Gateway P-79",
  3887. .matches = {
  3888. DMI_MATCH(DMI_SYS_VENDOR, "Gateway"),
  3889. DMI_MATCH(DMI_PRODUCT_NAME, "P-79"),
  3890. },
  3891. },
  3892. {
  3893. .ident = "ASUS P5W DH Deluxe",
  3894. .matches = {
  3895. DMI_MATCH(DMI_SYS_VENDOR, "ASUSTEK COMPUTER INC"),
  3896. DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
  3897. },
  3898. },
  3899. {
  3900. .ident = "ASUS P6T",
  3901. .matches = {
  3902. DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
  3903. DMI_MATCH(DMI_BOARD_NAME, "P6T"),
  3904. },
  3905. },
  3906. {
  3907. .ident = "ASUS P6X",
  3908. .matches = {
  3909. DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
  3910. DMI_MATCH(DMI_BOARD_NAME, "P6X"),
  3911. },
  3912. },
  3913. {}
  3914. };
  3915. static int sky2_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3916. {
  3917. struct net_device *dev, *dev1;
  3918. struct sky2_hw *hw;
  3919. int err, using_dac = 0, wol_default;
  3920. u32 reg;
  3921. char buf1[16];
  3922. err = pci_enable_device(pdev);
  3923. if (err) {
  3924. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3925. goto err_out;
  3926. }
  3927. /* Get configuration information
  3928. * Note: only regular PCI config access once to test for HW issues
  3929. * other PCI access through shared memory for speed and to
  3930. * avoid MMCONFIG problems.
  3931. */
  3932. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3933. if (err) {
  3934. dev_err(&pdev->dev, "PCI read config failed\n");
  3935. goto err_out_disable;
  3936. }
  3937. if (~reg == 0) {
  3938. dev_err(&pdev->dev, "PCI configuration read error\n");
  3939. err = -EIO;
  3940. goto err_out_disable;
  3941. }
  3942. err = pci_request_regions(pdev, DRV_NAME);
  3943. if (err) {
  3944. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3945. goto err_out_disable;
  3946. }
  3947. pci_set_master(pdev);
  3948. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3949. !dma_set_mask(&pdev->dev, DMA_BIT_MASK(64))) {
  3950. using_dac = 1;
  3951. err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
  3952. if (err < 0) {
  3953. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3954. "for consistent allocations\n");
  3955. goto err_out_free_regions;
  3956. }
  3957. } else {
  3958. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  3959. if (err) {
  3960. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3961. goto err_out_free_regions;
  3962. }
  3963. }
  3964. #ifdef __BIG_ENDIAN
  3965. /* The sk98lin vendor driver uses hardware byte swapping but
  3966. * this driver uses software swapping.
  3967. */
  3968. reg &= ~PCI_REV_DESC;
  3969. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3970. if (err) {
  3971. dev_err(&pdev->dev, "PCI write config failed\n");
  3972. goto err_out_free_regions;
  3973. }
  3974. #endif
  3975. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3976. err = -ENOMEM;
  3977. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3978. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3979. if (!hw)
  3980. goto err_out_free_regions;
  3981. hw->pdev = pdev;
  3982. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3983. hw->regs = ioremap(pci_resource_start(pdev, 0), 0x4000);
  3984. if (!hw->regs) {
  3985. dev_err(&pdev->dev, "cannot map device registers\n");
  3986. goto err_out_free_hw;
  3987. }
  3988. err = sky2_init(hw);
  3989. if (err)
  3990. goto err_out_iounmap;
  3991. /* ring for status responses */
  3992. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3993. hw->st_le = dma_alloc_coherent(&pdev->dev,
  3994. hw->st_size * sizeof(struct sky2_status_le),
  3995. &hw->st_dma, GFP_KERNEL);
  3996. if (!hw->st_le) {
  3997. err = -ENOMEM;
  3998. goto err_out_reset;
  3999. }
  4000. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  4001. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  4002. sky2_reset(hw);
  4003. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  4004. if (!dev) {
  4005. err = -ENOMEM;
  4006. goto err_out_free_pci;
  4007. }
  4008. if (disable_msi == -1)
  4009. disable_msi = !!dmi_check_system(msi_blacklist);
  4010. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  4011. err = sky2_test_msi(hw);
  4012. if (err) {
  4013. pci_disable_msi(pdev);
  4014. if (err != -EOPNOTSUPP)
  4015. goto err_out_free_netdev;
  4016. }
  4017. }
  4018. netif_napi_add(dev, &hw->napi, sky2_poll);
  4019. err = register_netdev(dev);
  4020. if (err) {
  4021. dev_err(&pdev->dev, "cannot register net device\n");
  4022. goto err_out_free_netdev;
  4023. }
  4024. netif_carrier_off(dev);
  4025. sky2_show_addr(dev);
  4026. if (hw->ports > 1) {
  4027. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  4028. if (!dev1) {
  4029. err = -ENOMEM;
  4030. goto err_out_unregister;
  4031. }
  4032. err = register_netdev(dev1);
  4033. if (err) {
  4034. dev_err(&pdev->dev, "cannot register second net device\n");
  4035. goto err_out_free_dev1;
  4036. }
  4037. err = sky2_setup_irq(hw, hw->irq_name);
  4038. if (err)
  4039. goto err_out_unregister_dev1;
  4040. sky2_show_addr(dev1);
  4041. }
  4042. timer_setup(&hw->watchdog_timer, sky2_watchdog, 0);
  4043. INIT_WORK(&hw->restart_work, sky2_restart);
  4044. pci_set_drvdata(pdev, hw);
  4045. pdev->d3hot_delay = 300;
  4046. return 0;
  4047. err_out_unregister_dev1:
  4048. unregister_netdev(dev1);
  4049. err_out_free_dev1:
  4050. free_netdev(dev1);
  4051. err_out_unregister:
  4052. unregister_netdev(dev);
  4053. err_out_free_netdev:
  4054. if (hw->flags & SKY2_HW_USE_MSI)
  4055. pci_disable_msi(pdev);
  4056. free_netdev(dev);
  4057. err_out_free_pci:
  4058. dma_free_coherent(&pdev->dev,
  4059. hw->st_size * sizeof(struct sky2_status_le),
  4060. hw->st_le, hw->st_dma);
  4061. err_out_reset:
  4062. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4063. err_out_iounmap:
  4064. iounmap(hw->regs);
  4065. err_out_free_hw:
  4066. kfree(hw);
  4067. err_out_free_regions:
  4068. pci_release_regions(pdev);
  4069. err_out_disable:
  4070. pci_disable_device(pdev);
  4071. err_out:
  4072. return err;
  4073. }
  4074. static void sky2_remove(struct pci_dev *pdev)
  4075. {
  4076. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4077. int i;
  4078. if (!hw)
  4079. return;
  4080. del_timer_sync(&hw->watchdog_timer);
  4081. cancel_work_sync(&hw->restart_work);
  4082. for (i = hw->ports-1; i >= 0; --i)
  4083. unregister_netdev(hw->dev[i]);
  4084. sky2_write32(hw, B0_IMSK, 0);
  4085. sky2_read32(hw, B0_IMSK);
  4086. sky2_power_aux(hw);
  4087. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4088. sky2_read8(hw, B0_CTST);
  4089. if (hw->ports > 1) {
  4090. napi_disable(&hw->napi);
  4091. free_irq(pdev->irq, hw);
  4092. }
  4093. if (hw->flags & SKY2_HW_USE_MSI)
  4094. pci_disable_msi(pdev);
  4095. dma_free_coherent(&pdev->dev,
  4096. hw->st_size * sizeof(struct sky2_status_le),
  4097. hw->st_le, hw->st_dma);
  4098. pci_release_regions(pdev);
  4099. pci_disable_device(pdev);
  4100. for (i = hw->ports-1; i >= 0; --i)
  4101. free_netdev(hw->dev[i]);
  4102. iounmap(hw->regs);
  4103. kfree(hw);
  4104. }
  4105. static int sky2_suspend(struct device *dev)
  4106. {
  4107. struct sky2_hw *hw = dev_get_drvdata(dev);
  4108. int i;
  4109. if (!hw)
  4110. return 0;
  4111. del_timer_sync(&hw->watchdog_timer);
  4112. cancel_work_sync(&hw->restart_work);
  4113. rtnl_lock();
  4114. sky2_all_down(hw);
  4115. for (i = 0; i < hw->ports; i++) {
  4116. struct net_device *dev = hw->dev[i];
  4117. struct sky2_port *sky2 = netdev_priv(dev);
  4118. if (sky2->wol)
  4119. sky2_wol_init(sky2);
  4120. }
  4121. sky2_power_aux(hw);
  4122. rtnl_unlock();
  4123. return 0;
  4124. }
  4125. #ifdef CONFIG_PM_SLEEP
  4126. static int sky2_resume(struct device *dev)
  4127. {
  4128. struct pci_dev *pdev = to_pci_dev(dev);
  4129. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4130. int err;
  4131. if (!hw)
  4132. return 0;
  4133. /* Re-enable all clocks */
  4134. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4135. if (err) {
  4136. dev_err(&pdev->dev, "PCI write config failed\n");
  4137. goto out;
  4138. }
  4139. rtnl_lock();
  4140. sky2_reset(hw);
  4141. sky2_all_up(hw);
  4142. rtnl_unlock();
  4143. return 0;
  4144. out:
  4145. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4146. pci_disable_device(pdev);
  4147. return err;
  4148. }
  4149. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4150. #define SKY2_PM_OPS (&sky2_pm_ops)
  4151. #else
  4152. #define SKY2_PM_OPS NULL
  4153. #endif
  4154. static void sky2_shutdown(struct pci_dev *pdev)
  4155. {
  4156. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4157. int port;
  4158. for (port = 0; port < hw->ports; port++) {
  4159. struct net_device *ndev = hw->dev[port];
  4160. rtnl_lock();
  4161. if (netif_running(ndev)) {
  4162. dev_close(ndev);
  4163. netif_device_detach(ndev);
  4164. }
  4165. rtnl_unlock();
  4166. }
  4167. sky2_suspend(&pdev->dev);
  4168. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4169. pci_set_power_state(pdev, PCI_D3hot);
  4170. }
  4171. static struct pci_driver sky2_driver = {
  4172. .name = DRV_NAME,
  4173. .id_table = sky2_id_table,
  4174. .probe = sky2_probe,
  4175. .remove = sky2_remove,
  4176. .shutdown = sky2_shutdown,
  4177. .driver.pm = SKY2_PM_OPS,
  4178. };
  4179. static int __init sky2_init_module(void)
  4180. {
  4181. pr_info("driver version " DRV_VERSION "\n");
  4182. sky2_debug_init();
  4183. return pci_register_driver(&sky2_driver);
  4184. }
  4185. static void __exit sky2_cleanup_module(void)
  4186. {
  4187. pci_unregister_driver(&sky2_driver);
  4188. sky2_debug_cleanup();
  4189. }
  4190. module_init(sky2_init_module);
  4191. module_exit(sky2_cleanup_module);
  4192. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4193. MODULE_AUTHOR("Stephen Hemminger <[email protected]>");
  4194. MODULE_LICENSE("GPL");
  4195. MODULE_VERSION(DRV_VERSION);