defines.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2018 Intel Corporation. */
  3. #ifndef _IXGBEVF_DEFINES_H_
  4. #define _IXGBEVF_DEFINES_H_
  5. /* Device IDs */
  6. #define IXGBE_DEV_ID_82599_VF 0x10ED
  7. #define IXGBE_DEV_ID_X540_VF 0x1515
  8. #define IXGBE_DEV_ID_X550_VF 0x1565
  9. #define IXGBE_DEV_ID_X550EM_X_VF 0x15A8
  10. #define IXGBE_DEV_ID_X550EM_A_VF 0x15C5
  11. #define IXGBE_DEV_ID_82599_VF_HV 0x152E
  12. #define IXGBE_DEV_ID_X540_VF_HV 0x1530
  13. #define IXGBE_DEV_ID_X550_VF_HV 0x1564
  14. #define IXGBE_DEV_ID_X550EM_X_VF_HV 0x15A9
  15. #define IXGBE_VF_IRQ_CLEAR_MASK 7
  16. #define IXGBE_VF_MAX_TX_QUEUES 8
  17. #define IXGBE_VF_MAX_RX_QUEUES 8
  18. /* DCB define */
  19. #define IXGBE_VF_MAX_TRAFFIC_CLASS 8
  20. /* Link speed */
  21. typedef u32 ixgbe_link_speed;
  22. #define IXGBE_LINK_SPEED_1GB_FULL 0x0020
  23. #define IXGBE_LINK_SPEED_10GB_FULL 0x0080
  24. #define IXGBE_LINK_SPEED_100_FULL 0x0008
  25. #define IXGBE_CTRL_RST 0x04000000 /* Reset (SW) */
  26. #define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */
  27. #define IXGBE_TXDCTL_ENABLE 0x02000000 /* Enable specific Tx Queue */
  28. #define IXGBE_LINKS_UP 0x40000000
  29. #define IXGBE_LINKS_SPEED_82599 0x30000000
  30. #define IXGBE_LINKS_SPEED_10G_82599 0x30000000
  31. #define IXGBE_LINKS_SPEED_1G_82599 0x20000000
  32. #define IXGBE_LINKS_SPEED_100_82599 0x10000000
  33. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  34. #define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE 8
  35. #define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE 8
  36. #define IXGBE_REQ_TX_BUFFER_GRANULARITY 1024
  37. /* Interrupt Vector Allocation Registers */
  38. #define IXGBE_IVAR_ALLOC_VAL 0x80 /* Interrupt Allocation valid */
  39. #define IXGBE_VF_INIT_TIMEOUT 200 /* Number of retries to clear RSTI */
  40. /* Receive Config masks */
  41. #define IXGBE_RXCTRL_RXEN 0x00000001 /* Enable Receiver */
  42. #define IXGBE_RXCTRL_DMBYPS 0x00000002 /* Descriptor Monitor Bypass */
  43. #define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */
  44. #define IXGBE_RXDCTL_VME 0x40000000 /* VLAN mode enable */
  45. #define IXGBE_RXDCTL_RLPMLMASK 0x00003FFF /* Only supported on the X540 */
  46. #define IXGBE_RXDCTL_RLPML_EN 0x00008000
  47. /* DCA Control */
  48. #define IXGBE_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */
  49. /* PSRTYPE bit definitions */
  50. #define IXGBE_PSRTYPE_TCPHDR 0x00000010
  51. #define IXGBE_PSRTYPE_UDPHDR 0x00000020
  52. #define IXGBE_PSRTYPE_IPV4HDR 0x00000100
  53. #define IXGBE_PSRTYPE_IPV6HDR 0x00000200
  54. #define IXGBE_PSRTYPE_L2HDR 0x00001000
  55. /* SRRCTL bit definitions */
  56. #define IXGBE_SRRCTL_BSIZEPKT_SHIFT 10 /* so many KBs */
  57. #define IXGBE_SRRCTL_RDMTS_SHIFT 22
  58. #define IXGBE_SRRCTL_RDMTS_MASK 0x01C00000
  59. #define IXGBE_SRRCTL_DROP_EN 0x10000000
  60. #define IXGBE_SRRCTL_BSIZEPKT_MASK 0x0000007F
  61. #define IXGBE_SRRCTL_BSIZEHDR_MASK 0x00003F00
  62. #define IXGBE_SRRCTL_DESCTYPE_LEGACY 0x00000000
  63. #define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000
  64. #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000
  65. #define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000
  66. #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000
  67. #define IXGBE_SRRCTL_DESCTYPE_MASK 0x0E000000
  68. /* Receive Descriptor bit definitions */
  69. #define IXGBE_RXD_STAT_DD 0x01 /* Descriptor Done */
  70. #define IXGBE_RXD_STAT_EOP 0x02 /* End of Packet */
  71. #define IXGBE_RXD_STAT_FLM 0x04 /* FDir Match */
  72. #define IXGBE_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  73. #define IXGBE_RXDADV_NEXTP_MASK 0x000FFFF0 /* Next Descriptor Index */
  74. #define IXGBE_RXDADV_NEXTP_SHIFT 0x00000004
  75. #define IXGBE_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  76. #define IXGBE_RXD_STAT_L4CS 0x20 /* L4 xsum calculated */
  77. #define IXGBE_RXD_STAT_IPCS 0x40 /* IP xsum calculated */
  78. #define IXGBE_RXD_STAT_PIF 0x80 /* passed in-exact filter */
  79. #define IXGBE_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */
  80. #define IXGBE_RXD_STAT_VEXT 0x200 /* 1st VLAN found */
  81. #define IXGBE_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */
  82. #define IXGBE_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */
  83. #define IXGBE_RXD_STAT_TS 0x10000 /* Time Stamp */
  84. #define IXGBE_RXD_STAT_SECP 0x20000 /* Security Processing */
  85. #define IXGBE_RXD_STAT_LB 0x40000 /* Loopback Status */
  86. #define IXGBE_RXD_STAT_ACK 0x8000 /* ACK Packet indication */
  87. #define IXGBE_RXD_ERR_CE 0x01 /* CRC Error */
  88. #define IXGBE_RXD_ERR_LE 0x02 /* Length Error */
  89. #define IXGBE_RXD_ERR_PE 0x08 /* Packet Error */
  90. #define IXGBE_RXD_ERR_OSE 0x10 /* Oversize Error */
  91. #define IXGBE_RXD_ERR_USE 0x20 /* Undersize Error */
  92. #define IXGBE_RXD_ERR_TCPE 0x40 /* TCP/UDP Checksum Error */
  93. #define IXGBE_RXD_ERR_IPE 0x80 /* IP Checksum Error */
  94. #define IXGBE_RXDADV_ERR_MASK 0xFFF00000 /* RDESC.ERRORS mask */
  95. #define IXGBE_RXDADV_ERR_SHIFT 20 /* RDESC.ERRORS shift */
  96. #define IXGBE_RXDADV_ERR_HBO 0x00800000 /*Header Buffer Overflow */
  97. #define IXGBE_RXDADV_ERR_CE 0x01000000 /* CRC Error */
  98. #define IXGBE_RXDADV_ERR_LE 0x02000000 /* Length Error */
  99. #define IXGBE_RXDADV_ERR_PE 0x08000000 /* Packet Error */
  100. #define IXGBE_RXDADV_ERR_OSE 0x10000000 /* Oversize Error */
  101. #define IXGBE_RXDADV_ERR_USE 0x20000000 /* Undersize Error */
  102. #define IXGBE_RXDADV_ERR_TCPE 0x40000000 /* TCP/UDP Checksum Error */
  103. #define IXGBE_RXDADV_ERR_IPE 0x80000000 /* IP Checksum Error */
  104. #define IXGBE_RXD_VLAN_ID_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  105. #define IXGBE_RXD_PRI_MASK 0xE000 /* Priority is in upper 3 bits */
  106. #define IXGBE_RXD_PRI_SHIFT 13
  107. #define IXGBE_RXD_CFI_MASK 0x1000 /* CFI is bit 12 */
  108. #define IXGBE_RXD_CFI_SHIFT 12
  109. #define IXGBE_RXDADV_STAT_DD IXGBE_RXD_STAT_DD /* Done */
  110. #define IXGBE_RXDADV_STAT_EOP IXGBE_RXD_STAT_EOP /* End of Packet */
  111. #define IXGBE_RXDADV_STAT_FLM IXGBE_RXD_STAT_FLM /* FDir Match */
  112. #define IXGBE_RXDADV_STAT_VP IXGBE_RXD_STAT_VP /* IEEE VLAN Pkt */
  113. #define IXGBE_RXDADV_STAT_MASK 0x000FFFFF /* Stat/NEXTP: bit 0-19 */
  114. #define IXGBE_RXDADV_STAT_FCEOFS 0x00000040 /* FCoE EOF/SOF Stat */
  115. #define IXGBE_RXDADV_STAT_FCSTAT 0x00000030 /* FCoE Pkt Stat */
  116. #define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH 0x00000000 /* 00: No Ctxt Match */
  117. #define IXGBE_RXDADV_STAT_FCSTAT_NODDP 0x00000010 /* 01: Ctxt w/o DDP */
  118. #define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP 0x00000020 /* 10: Recv. FCP_RSP */
  119. #define IXGBE_RXDADV_STAT_FCSTAT_DDP 0x00000030 /* 11: Ctxt w/ DDP */
  120. #define IXGBE_RXDADV_STAT_SECP 0x00020000 /* IPsec/MACsec pkt found */
  121. #define IXGBE_RXDADV_RSSTYPE_MASK 0x0000000F
  122. #define IXGBE_RXDADV_PKTTYPE_MASK 0x0000FFF0
  123. #define IXGBE_RXDADV_PKTTYPE_IPV4 0x00000010 /* IPv4 hdr present */
  124. #define IXGBE_RXDADV_PKTTYPE_IPV6 0x00000040 /* IPv6 hdr present */
  125. #define IXGBE_RXDADV_PKTTYPE_IPSEC_ESP 0x00001000 /* IPSec ESP */
  126. #define IXGBE_RXDADV_PKTTYPE_IPSEC_AH 0x00002000 /* IPSec AH */
  127. #define IXGBE_RXDADV_PKTTYPE_MASK_EX 0x0001FFF0
  128. #define IXGBE_RXDADV_HDRBUFLEN_MASK 0x00007FE0
  129. #define IXGBE_RXDADV_RSCCNT_MASK 0x001E0000
  130. #define IXGBE_RXDADV_RSCCNT_SHIFT 17
  131. #define IXGBE_RXDADV_HDRBUFLEN_SHIFT 5
  132. #define IXGBE_RXDADV_SPLITHEADER_EN 0x00001000
  133. #define IXGBE_RXDADV_SPH 0x8000
  134. /* RSS Hash results */
  135. #define IXGBE_RXDADV_RSSTYPE_NONE 0x00000000
  136. #define IXGBE_RXDADV_RSSTYPE_IPV4_TCP 0x00000001
  137. #define IXGBE_RXDADV_RSSTYPE_IPV4 0x00000002
  138. #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP 0x00000003
  139. #define IXGBE_RXDADV_RSSTYPE_IPV6_EX 0x00000004
  140. #define IXGBE_RXDADV_RSSTYPE_IPV6 0x00000005
  141. #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP_EX 0x00000006
  142. #define IXGBE_RXDADV_RSSTYPE_IPV4_UDP 0x00000007
  143. #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP 0x00000008
  144. #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP_EX 0x00000009
  145. #define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \
  146. IXGBE_RXD_ERR_CE | \
  147. IXGBE_RXD_ERR_LE | \
  148. IXGBE_RXD_ERR_PE | \
  149. IXGBE_RXD_ERR_OSE | \
  150. IXGBE_RXD_ERR_USE)
  151. #define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \
  152. IXGBE_RXDADV_ERR_CE | \
  153. IXGBE_RXDADV_ERR_LE | \
  154. IXGBE_RXDADV_ERR_PE | \
  155. IXGBE_RXDADV_ERR_OSE | \
  156. IXGBE_RXDADV_ERR_USE)
  157. #define IXGBE_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  158. #define IXGBE_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  159. #define IXGBE_TXD_CMD_EOP 0x01000000 /* End of Packet */
  160. #define IXGBE_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  161. #define IXGBE_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  162. #define IXGBE_TXD_CMD_RS 0x08000000 /* Report Status */
  163. #define IXGBE_TXD_CMD_DEXT 0x20000000 /* Descriptor ext (0 = legacy) */
  164. #define IXGBE_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  165. #define IXGBE_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  166. #define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS)
  167. /* Transmit Descriptor - Advanced */
  168. union ixgbe_adv_tx_desc {
  169. struct {
  170. __le64 buffer_addr; /* Address of descriptor's data buf */
  171. __le32 cmd_type_len;
  172. __le32 olinfo_status;
  173. } read;
  174. struct {
  175. __le64 rsvd; /* Reserved */
  176. __le32 nxtseq_seed;
  177. __le32 status;
  178. } wb;
  179. };
  180. /* Receive Descriptor - Advanced */
  181. union ixgbe_adv_rx_desc {
  182. struct {
  183. __le64 pkt_addr; /* Packet buffer address */
  184. __le64 hdr_addr; /* Header buffer address */
  185. } read;
  186. struct {
  187. struct {
  188. union {
  189. __le32 data;
  190. struct {
  191. __le16 pkt_info; /* RSS, Pkt type */
  192. __le16 hdr_info; /* Splithdr, hdrlen */
  193. } hs_rss;
  194. } lo_dword;
  195. union {
  196. __le32 rss; /* RSS Hash */
  197. struct {
  198. __le16 ip_id; /* IP id */
  199. __le16 csum; /* Packet Checksum */
  200. } csum_ip;
  201. } hi_dword;
  202. } lower;
  203. struct {
  204. __le32 status_error; /* ext status/error */
  205. __le16 length; /* Packet length */
  206. __le16 vlan; /* VLAN tag */
  207. } upper;
  208. } wb; /* writeback */
  209. };
  210. /* Context descriptors */
  211. struct ixgbe_adv_tx_context_desc {
  212. __le32 vlan_macip_lens;
  213. __le32 fceof_saidx;
  214. __le32 type_tucmd_mlhl;
  215. __le32 mss_l4len_idx;
  216. };
  217. /* Adv Transmit Descriptor Config Masks */
  218. #define IXGBE_ADVTXD_DTYP_MASK 0x00F00000 /* DTYP mask */
  219. #define IXGBE_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Desc */
  220. #define IXGBE_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */
  221. #define IXGBE_ADVTXD_DCMD_EOP IXGBE_TXD_CMD_EOP /* End of Packet */
  222. #define IXGBE_ADVTXD_DCMD_IFCS IXGBE_TXD_CMD_IFCS /* Insert FCS */
  223. #define IXGBE_ADVTXD_DCMD_RS IXGBE_TXD_CMD_RS /* Report Status */
  224. #define IXGBE_ADVTXD_DCMD_DEXT IXGBE_TXD_CMD_DEXT /* Desc ext (1=Adv) */
  225. #define IXGBE_ADVTXD_DCMD_VLE IXGBE_TXD_CMD_VLE /* VLAN pkt enable */
  226. #define IXGBE_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */
  227. #define IXGBE_ADVTXD_STAT_DD IXGBE_TXD_STAT_DD /* Descriptor Done */
  228. #define IXGBE_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */
  229. #define IXGBE_ADVTXD_TUCMD_IPV6 0x00000000 /* IP Packet Type: 0=IPv6 */
  230. #define IXGBE_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */
  231. #define IXGBE_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */
  232. #define IXGBE_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 Packet TYPE of SCTP */
  233. #define IXGBE_ADVTXD_TUCMD_IPSEC_TYPE_ESP 0x00002000 /* IPSec Type ESP */
  234. #define IXGBE_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN 0x00004000 /* ESP Encrypt Enable */
  235. #define IXGBE_ADVTXD_IDX_SHIFT 4 /* Adv desc Index shift */
  236. #define IXGBE_ADVTXD_CC 0x00000080 /* Check Context */
  237. #define IXGBE_ADVTXD_POPTS_SHIFT 8 /* Adv desc POPTS shift */
  238. #define IXGBE_ADVTXD_POPTS_IPSEC 0x00000400 /* IPSec offload request */
  239. #define IXGBE_ADVTXD_POPTS_IXSM (IXGBE_TXD_POPTS_IXSM << \
  240. IXGBE_ADVTXD_POPTS_SHIFT)
  241. #define IXGBE_ADVTXD_POPTS_TXSM (IXGBE_TXD_POPTS_TXSM << \
  242. IXGBE_ADVTXD_POPTS_SHIFT)
  243. #define IXGBE_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */
  244. #define IXGBE_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */
  245. #define IXGBE_ADVTXD_VLAN_SHIFT 16 /* Adv ctxt vlan tag shift */
  246. #define IXGBE_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */
  247. #define IXGBE_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */
  248. /* Interrupt register bitmasks */
  249. #define IXGBE_EITR_CNT_WDIS 0x80000000
  250. #define IXGBE_MAX_EITR 0x00000FF8
  251. #define IXGBE_MIN_EITR 8
  252. /* Error Codes */
  253. #define IXGBE_ERR_INVALID_MAC_ADDR -1
  254. #define IXGBE_ERR_RESET_FAILED -2
  255. #define IXGBE_ERR_INVALID_ARGUMENT -3
  256. #define IXGBE_ERR_CONFIG -4
  257. #define IXGBE_ERR_MBX -5
  258. #define IXGBE_ERR_TIMEOUT -6
  259. #define IXGBE_ERR_PARAM -7
  260. /* Transmit Config masks */
  261. #define IXGBE_TXDCTL_ENABLE 0x02000000 /* Ena specific Tx Queue */
  262. #define IXGBE_TXDCTL_SWFLSH 0x04000000 /* Tx Desc. wr-bk flushing */
  263. #define IXGBE_TXDCTL_WTHRESH_SHIFT 16 /* shift to WTHRESH bits */
  264. #define IXGBE_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* Rx Desc enable */
  265. #define IXGBE_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* Rx Desc header ena */
  266. #define IXGBE_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* Rx Desc payload ena */
  267. #define IXGBE_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* Rx rd Desc Relax Order */
  268. #define IXGBE_DCA_RXCTRL_DATA_WRO_EN BIT(13) /* Rx wr data Relax Order */
  269. #define IXGBE_DCA_RXCTRL_HEAD_WRO_EN BIT(15) /* Rx wr header RO */
  270. #define IXGBE_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */
  271. #define IXGBE_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */
  272. #define IXGBE_DCA_TXCTRL_DESC_WRO_EN BIT(11) /* Tx Desc writeback RO bit */
  273. #define IXGBE_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */
  274. #endif /* _IXGBEVF_DEFINES_H_ */