i40e.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 2013 - 2021 Intel Corporation. */
  3. #ifndef _I40E_H_
  4. #define _I40E_H_
  5. #include <net/tcp.h>
  6. #include <net/udp.h>
  7. #include <linux/types.h>
  8. #include <linux/errno.h>
  9. #include <linux/module.h>
  10. #include <linux/pci.h>
  11. #include <linux/aer.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ioport.h>
  14. #include <linux/iommu.h>
  15. #include <linux/slab.h>
  16. #include <linux/list.h>
  17. #include <linux/hashtable.h>
  18. #include <linux/string.h>
  19. #include <linux/in.h>
  20. #include <linux/ip.h>
  21. #include <linux/sctp.h>
  22. #include <linux/pkt_sched.h>
  23. #include <linux/ipv6.h>
  24. #include <net/checksum.h>
  25. #include <net/ip6_checksum.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_vlan.h>
  28. #include <linux/if_macvlan.h>
  29. #include <linux/if_bridge.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/net_tstamp.h>
  32. #include <linux/ptp_clock_kernel.h>
  33. #include <net/pkt_cls.h>
  34. #include <net/tc_act/tc_gact.h>
  35. #include <net/tc_act/tc_mirred.h>
  36. #include <net/udp_tunnel.h>
  37. #include <net/xdp_sock.h>
  38. #include <linux/bitfield.h>
  39. #include "i40e_type.h"
  40. #include "i40e_prototype.h"
  41. #include <linux/net/intel/i40e_client.h>
  42. #include <linux/avf/virtchnl.h>
  43. #include "i40e_virtchnl_pf.h"
  44. #include "i40e_txrx.h"
  45. #include "i40e_dcb.h"
  46. /* Useful i40e defaults */
  47. #define I40E_MAX_VEB 16
  48. #define I40E_MAX_NUM_DESCRIPTORS 4096
  49. #define I40E_MAX_CSR_SPACE (4 * 1024 * 1024 - 64 * 1024)
  50. #define I40E_DEFAULT_NUM_DESCRIPTORS 512
  51. #define I40E_REQ_DESCRIPTOR_MULTIPLE 32
  52. #define I40E_MIN_NUM_DESCRIPTORS 64
  53. #define I40E_MIN_MSIX 2
  54. #define I40E_DEFAULT_NUM_VMDQ_VSI 8 /* max 256 VSIs */
  55. #define I40E_MIN_VSI_ALLOC 83 /* LAN, ATR, FCOE, 64 VF */
  56. /* max 16 qps */
  57. #define i40e_default_queues_per_vmdq(pf) \
  58. (((pf)->hw_features & I40E_HW_RSS_AQ_CAPABLE) ? 4 : 1)
  59. #define I40E_DEFAULT_QUEUES_PER_VF 4
  60. #define I40E_MAX_VF_QUEUES 16
  61. #define i40e_pf_get_max_q_per_tc(pf) \
  62. (((pf)->hw_features & I40E_HW_128_QP_RSS_CAPABLE) ? 128 : 64)
  63. #define I40E_FDIR_RING_COUNT 32
  64. #define I40E_MAX_AQ_BUF_SIZE 4096
  65. #define I40E_AQ_LEN 256
  66. #define I40E_MIN_ARQ_LEN 1
  67. #define I40E_MIN_ASQ_LEN 2
  68. #define I40E_AQ_WORK_LIMIT 66 /* max number of VFs + a little */
  69. #define I40E_MAX_USER_PRIORITY 8
  70. #define I40E_DEFAULT_TRAFFIC_CLASS BIT(0)
  71. #define I40E_QUEUE_WAIT_RETRY_LIMIT 10
  72. #define I40E_INT_NAME_STR_LEN (IFNAMSIZ + 16)
  73. #define I40E_NVM_VERSION_LO_SHIFT 0
  74. #define I40E_NVM_VERSION_LO_MASK (0xff << I40E_NVM_VERSION_LO_SHIFT)
  75. #define I40E_NVM_VERSION_HI_SHIFT 12
  76. #define I40E_NVM_VERSION_HI_MASK (0xf << I40E_NVM_VERSION_HI_SHIFT)
  77. #define I40E_OEM_VER_BUILD_MASK 0xffff
  78. #define I40E_OEM_VER_PATCH_MASK 0xff
  79. #define I40E_OEM_VER_BUILD_SHIFT 8
  80. #define I40E_OEM_VER_SHIFT 24
  81. #define I40E_PHY_DEBUG_ALL \
  82. (I40E_AQ_PHY_DEBUG_DISABLE_LINK_FW | \
  83. I40E_AQ_PHY_DEBUG_DISABLE_ALL_LINK_FW)
  84. #define I40E_OEM_EETRACK_ID 0xffffffff
  85. #define I40E_OEM_GEN_SHIFT 24
  86. #define I40E_OEM_SNAP_MASK 0x00ff0000
  87. #define I40E_OEM_SNAP_SHIFT 16
  88. #define I40E_OEM_RELEASE_MASK 0x0000ffff
  89. #define I40E_RX_DESC(R, i) \
  90. (&(((union i40e_rx_desc *)((R)->desc))[i]))
  91. #define I40E_TX_DESC(R, i) \
  92. (&(((struct i40e_tx_desc *)((R)->desc))[i]))
  93. #define I40E_TX_CTXTDESC(R, i) \
  94. (&(((struct i40e_tx_context_desc *)((R)->desc))[i]))
  95. #define I40E_TX_FDIRDESC(R, i) \
  96. (&(((struct i40e_filter_program_desc *)((R)->desc))[i]))
  97. /* BW rate limiting */
  98. #define I40E_BW_CREDIT_DIVISOR 50 /* 50Mbps per BW credit */
  99. #define I40E_BW_MBPS_DIVISOR 125000 /* rate / (1000000 / 8) Mbps */
  100. #define I40E_MAX_BW_INACTIVE_ACCUM 4 /* accumulate 4 credits max */
  101. /* driver state flags */
  102. enum i40e_state_t {
  103. __I40E_TESTING,
  104. __I40E_CONFIG_BUSY,
  105. __I40E_CONFIG_DONE,
  106. __I40E_DOWN,
  107. __I40E_SERVICE_SCHED,
  108. __I40E_ADMINQ_EVENT_PENDING,
  109. __I40E_MDD_EVENT_PENDING,
  110. __I40E_VFLR_EVENT_PENDING,
  111. __I40E_RESET_RECOVERY_PENDING,
  112. __I40E_TIMEOUT_RECOVERY_PENDING,
  113. __I40E_MISC_IRQ_REQUESTED,
  114. __I40E_RESET_INTR_RECEIVED,
  115. __I40E_REINIT_REQUESTED,
  116. __I40E_PF_RESET_REQUESTED,
  117. __I40E_PF_RESET_AND_REBUILD_REQUESTED,
  118. __I40E_CORE_RESET_REQUESTED,
  119. __I40E_GLOBAL_RESET_REQUESTED,
  120. __I40E_EMP_RESET_INTR_RECEIVED,
  121. __I40E_SUSPENDED,
  122. __I40E_PTP_TX_IN_PROGRESS,
  123. __I40E_BAD_EEPROM,
  124. __I40E_DOWN_REQUESTED,
  125. __I40E_FD_FLUSH_REQUESTED,
  126. __I40E_FD_ATR_AUTO_DISABLED,
  127. __I40E_FD_SB_AUTO_DISABLED,
  128. __I40E_RESET_FAILED,
  129. __I40E_PORT_SUSPENDED,
  130. __I40E_VF_DISABLE,
  131. __I40E_MACVLAN_SYNC_PENDING,
  132. __I40E_TEMP_LINK_POLLING,
  133. __I40E_CLIENT_SERVICE_REQUESTED,
  134. __I40E_CLIENT_L2_CHANGE,
  135. __I40E_CLIENT_RESET,
  136. __I40E_VIRTCHNL_OP_PENDING,
  137. __I40E_RECOVERY_MODE,
  138. __I40E_VF_RESETS_DISABLED, /* disable resets during i40e_remove */
  139. __I40E_IN_REMOVE,
  140. __I40E_VFS_RELEASING,
  141. /* This must be last as it determines the size of the BITMAP */
  142. __I40E_STATE_SIZE__,
  143. };
  144. #define I40E_PF_RESET_FLAG BIT_ULL(__I40E_PF_RESET_REQUESTED)
  145. #define I40E_PF_RESET_AND_REBUILD_FLAG \
  146. BIT_ULL(__I40E_PF_RESET_AND_REBUILD_REQUESTED)
  147. /* VSI state flags */
  148. enum i40e_vsi_state_t {
  149. __I40E_VSI_DOWN,
  150. __I40E_VSI_NEEDS_RESTART,
  151. __I40E_VSI_SYNCING_FILTERS,
  152. __I40E_VSI_OVERFLOW_PROMISC,
  153. __I40E_VSI_REINIT_REQUESTED,
  154. __I40E_VSI_DOWN_REQUESTED,
  155. __I40E_VSI_RELEASING,
  156. /* This must be last as it determines the size of the BITMAP */
  157. __I40E_VSI_STATE_SIZE__,
  158. };
  159. enum i40e_interrupt_policy {
  160. I40E_INTERRUPT_BEST_CASE,
  161. I40E_INTERRUPT_MEDIUM,
  162. I40E_INTERRUPT_LOWEST
  163. };
  164. struct i40e_lump_tracking {
  165. u16 num_entries;
  166. u16 list[0];
  167. #define I40E_PILE_VALID_BIT 0x8000
  168. #define I40E_IWARP_IRQ_PILE_ID (I40E_PILE_VALID_BIT - 2)
  169. };
  170. #define I40E_DEFAULT_ATR_SAMPLE_RATE 20
  171. #define I40E_FDIR_MAX_RAW_PACKET_SIZE 512
  172. #define I40E_FDIR_BUFFER_FULL_MARGIN 10
  173. #define I40E_FDIR_BUFFER_HEAD_ROOM 32
  174. #define I40E_FDIR_BUFFER_HEAD_ROOM_FOR_ATR (I40E_FDIR_BUFFER_HEAD_ROOM * 4)
  175. #define I40E_HKEY_ARRAY_SIZE ((I40E_PFQF_HKEY_MAX_INDEX + 1) * 4)
  176. #define I40E_HLUT_ARRAY_SIZE ((I40E_PFQF_HLUT_MAX_INDEX + 1) * 4)
  177. #define I40E_VF_HLUT_ARRAY_SIZE ((I40E_VFQF_HLUT1_MAX_INDEX + 1) * 4)
  178. enum i40e_fd_stat_idx {
  179. I40E_FD_STAT_ATR,
  180. I40E_FD_STAT_SB,
  181. I40E_FD_STAT_ATR_TUNNEL,
  182. I40E_FD_STAT_PF_COUNT
  183. };
  184. #define I40E_FD_STAT_PF_IDX(pf_id) ((pf_id) * I40E_FD_STAT_PF_COUNT)
  185. #define I40E_FD_ATR_STAT_IDX(pf_id) \
  186. (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR)
  187. #define I40E_FD_SB_STAT_IDX(pf_id) \
  188. (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_SB)
  189. #define I40E_FD_ATR_TUNNEL_STAT_IDX(pf_id) \
  190. (I40E_FD_STAT_PF_IDX(pf_id) + I40E_FD_STAT_ATR_TUNNEL)
  191. /* The following structure contains the data parsed from the user-defined
  192. * field of the ethtool_rx_flow_spec structure.
  193. */
  194. struct i40e_rx_flow_userdef {
  195. bool flex_filter;
  196. u16 flex_word;
  197. u16 flex_offset;
  198. };
  199. struct i40e_fdir_filter {
  200. struct hlist_node fdir_node;
  201. /* filter ipnut set */
  202. u8 flow_type;
  203. u8 ipl4_proto;
  204. /* TX packet view of src and dst */
  205. __be32 dst_ip;
  206. __be32 src_ip;
  207. __be32 dst_ip6[4];
  208. __be32 src_ip6[4];
  209. __be16 src_port;
  210. __be16 dst_port;
  211. __be32 sctp_v_tag;
  212. __be16 vlan_etype;
  213. __be16 vlan_tag;
  214. /* Flexible data to match within the packet payload */
  215. __be16 flex_word;
  216. u16 flex_offset;
  217. bool flex_filter;
  218. /* filter control */
  219. u16 q_index;
  220. u8 flex_off;
  221. u8 pctype;
  222. u16 dest_vsi;
  223. u8 dest_ctl;
  224. u8 fd_status;
  225. u16 cnt_index;
  226. u32 fd_id;
  227. };
  228. #define I40E_CLOUD_FIELD_OMAC BIT(0)
  229. #define I40E_CLOUD_FIELD_IMAC BIT(1)
  230. #define I40E_CLOUD_FIELD_IVLAN BIT(2)
  231. #define I40E_CLOUD_FIELD_TEN_ID BIT(3)
  232. #define I40E_CLOUD_FIELD_IIP BIT(4)
  233. #define I40E_CLOUD_FILTER_FLAGS_OMAC I40E_CLOUD_FIELD_OMAC
  234. #define I40E_CLOUD_FILTER_FLAGS_IMAC I40E_CLOUD_FIELD_IMAC
  235. #define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN (I40E_CLOUD_FIELD_IMAC | \
  236. I40E_CLOUD_FIELD_IVLAN)
  237. #define I40E_CLOUD_FILTER_FLAGS_IMAC_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
  238. I40E_CLOUD_FIELD_TEN_ID)
  239. #define I40E_CLOUD_FILTER_FLAGS_OMAC_TEN_ID_IMAC (I40E_CLOUD_FIELD_OMAC | \
  240. I40E_CLOUD_FIELD_IMAC | \
  241. I40E_CLOUD_FIELD_TEN_ID)
  242. #define I40E_CLOUD_FILTER_FLAGS_IMAC_IVLAN_TEN_ID (I40E_CLOUD_FIELD_IMAC | \
  243. I40E_CLOUD_FIELD_IVLAN | \
  244. I40E_CLOUD_FIELD_TEN_ID)
  245. #define I40E_CLOUD_FILTER_FLAGS_IIP I40E_CLOUD_FIELD_IIP
  246. struct i40e_cloud_filter {
  247. struct hlist_node cloud_node;
  248. unsigned long cookie;
  249. /* cloud filter input set follows */
  250. u8 dst_mac[ETH_ALEN];
  251. u8 src_mac[ETH_ALEN];
  252. __be16 vlan_id;
  253. u16 seid; /* filter control */
  254. __be16 dst_port;
  255. __be16 src_port;
  256. u32 tenant_id;
  257. union {
  258. struct {
  259. struct in_addr dst_ip;
  260. struct in_addr src_ip;
  261. } v4;
  262. struct {
  263. struct in6_addr dst_ip6;
  264. struct in6_addr src_ip6;
  265. } v6;
  266. } ip;
  267. #define dst_ipv6 ip.v6.dst_ip6.s6_addr32
  268. #define src_ipv6 ip.v6.src_ip6.s6_addr32
  269. #define dst_ipv4 ip.v4.dst_ip.s_addr
  270. #define src_ipv4 ip.v4.src_ip.s_addr
  271. u16 n_proto; /* Ethernet Protocol */
  272. u8 ip_proto; /* IPPROTO value */
  273. u8 flags;
  274. #define I40E_CLOUD_TNL_TYPE_NONE 0xff
  275. u8 tunnel_type;
  276. };
  277. #define I40E_DCB_PRIO_TYPE_STRICT 0
  278. #define I40E_DCB_PRIO_TYPE_ETS 1
  279. #define I40E_DCB_STRICT_PRIO_CREDITS 127
  280. /* DCB per TC information data structure */
  281. struct i40e_tc_info {
  282. u16 qoffset; /* Queue offset from base queue */
  283. u16 qcount; /* Total Queues */
  284. u8 netdev_tc; /* Netdev TC index if netdev associated */
  285. };
  286. /* TC configuration data structure */
  287. struct i40e_tc_configuration {
  288. u8 numtc; /* Total number of enabled TCs */
  289. u8 enabled_tc; /* TC map */
  290. struct i40e_tc_info tc_info[I40E_MAX_TRAFFIC_CLASS];
  291. };
  292. #define I40E_UDP_PORT_INDEX_UNUSED 255
  293. struct i40e_udp_port_config {
  294. /* AdminQ command interface expects port number in Host byte order */
  295. u16 port;
  296. u8 type;
  297. u8 filter_index;
  298. };
  299. #define I40_DDP_FLASH_REGION 100
  300. #define I40E_PROFILE_INFO_SIZE 48
  301. #define I40E_MAX_PROFILE_NUM 16
  302. #define I40E_PROFILE_LIST_SIZE \
  303. (I40E_PROFILE_INFO_SIZE * I40E_MAX_PROFILE_NUM + 4)
  304. #define I40E_DDP_PROFILE_PATH "intel/i40e/ddp/"
  305. #define I40E_DDP_PROFILE_NAME_MAX 64
  306. int i40e_ddp_load(struct net_device *netdev, const u8 *data, size_t size,
  307. bool is_add);
  308. int i40e_ddp_flash(struct net_device *netdev, struct ethtool_flash *flash);
  309. struct i40e_ddp_profile_list {
  310. u32 p_count;
  311. struct i40e_profile_info p_info[];
  312. };
  313. struct i40e_ddp_old_profile_list {
  314. struct list_head list;
  315. size_t old_ddp_size;
  316. u8 old_ddp_buf[];
  317. };
  318. /* macros related to FLX_PIT */
  319. #define I40E_FLEX_SET_FSIZE(fsize) (((fsize) << \
  320. I40E_PRTQF_FLX_PIT_FSIZE_SHIFT) & \
  321. I40E_PRTQF_FLX_PIT_FSIZE_MASK)
  322. #define I40E_FLEX_SET_DST_WORD(dst) (((dst) << \
  323. I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT) & \
  324. I40E_PRTQF_FLX_PIT_DEST_OFF_MASK)
  325. #define I40E_FLEX_SET_SRC_WORD(src) (((src) << \
  326. I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT) & \
  327. I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK)
  328. #define I40E_FLEX_PREP_VAL(dst, fsize, src) (I40E_FLEX_SET_DST_WORD(dst) | \
  329. I40E_FLEX_SET_FSIZE(fsize) | \
  330. I40E_FLEX_SET_SRC_WORD(src))
  331. #define I40E_MAX_FLEX_SRC_OFFSET 0x1F
  332. /* macros related to GLQF_ORT */
  333. #define I40E_ORT_SET_IDX(idx) (((idx) << \
  334. I40E_GLQF_ORT_PIT_INDX_SHIFT) & \
  335. I40E_GLQF_ORT_PIT_INDX_MASK)
  336. #define I40E_ORT_SET_COUNT(count) (((count) << \
  337. I40E_GLQF_ORT_FIELD_CNT_SHIFT) & \
  338. I40E_GLQF_ORT_FIELD_CNT_MASK)
  339. #define I40E_ORT_SET_PAYLOAD(payload) (((payload) << \
  340. I40E_GLQF_ORT_FLX_PAYLOAD_SHIFT) & \
  341. I40E_GLQF_ORT_FLX_PAYLOAD_MASK)
  342. #define I40E_ORT_PREP_VAL(idx, count, payload) (I40E_ORT_SET_IDX(idx) | \
  343. I40E_ORT_SET_COUNT(count) | \
  344. I40E_ORT_SET_PAYLOAD(payload))
  345. #define I40E_L3_GLQF_ORT_IDX 34
  346. #define I40E_L4_GLQF_ORT_IDX 35
  347. /* Flex PIT register index */
  348. #define I40E_FLEX_PIT_IDX_START_L3 3
  349. #define I40E_FLEX_PIT_IDX_START_L4 6
  350. #define I40E_FLEX_PIT_TABLE_SIZE 3
  351. #define I40E_FLEX_DEST_UNUSED 63
  352. #define I40E_FLEX_INDEX_ENTRIES 8
  353. /* Flex MASK to disable all flexible entries */
  354. #define I40E_FLEX_INPUT_MASK (I40E_FLEX_50_MASK | I40E_FLEX_51_MASK | \
  355. I40E_FLEX_52_MASK | I40E_FLEX_53_MASK | \
  356. I40E_FLEX_54_MASK | I40E_FLEX_55_MASK | \
  357. I40E_FLEX_56_MASK | I40E_FLEX_57_MASK)
  358. #define I40E_QINT_TQCTL_VAL(qp, vector, nextq_type) \
  359. (I40E_QINT_TQCTL_CAUSE_ENA_MASK | \
  360. (I40E_TX_ITR << I40E_QINT_TQCTL_ITR_INDX_SHIFT) | \
  361. ((vector) << I40E_QINT_TQCTL_MSIX_INDX_SHIFT) | \
  362. ((qp) << I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT) | \
  363. (I40E_QUEUE_TYPE_##nextq_type << I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT))
  364. #define I40E_QINT_RQCTL_VAL(qp, vector, nextq_type) \
  365. (I40E_QINT_RQCTL_CAUSE_ENA_MASK | \
  366. (I40E_RX_ITR << I40E_QINT_RQCTL_ITR_INDX_SHIFT) | \
  367. ((vector) << I40E_QINT_RQCTL_MSIX_INDX_SHIFT) | \
  368. ((qp) << I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT) | \
  369. (I40E_QUEUE_TYPE_##nextq_type << I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT))
  370. struct i40e_flex_pit {
  371. struct list_head list;
  372. u16 src_offset;
  373. u8 pit_index;
  374. };
  375. struct i40e_fwd_adapter {
  376. struct net_device *netdev;
  377. int bit_no;
  378. };
  379. struct i40e_channel {
  380. struct list_head list;
  381. bool initialized;
  382. u8 type;
  383. u16 vsi_number; /* Assigned VSI number from AQ 'Add VSI' response */
  384. u16 stat_counter_idx;
  385. u16 base_queue;
  386. u16 num_queue_pairs; /* Requested by user */
  387. u16 seid;
  388. u8 enabled_tc;
  389. struct i40e_aqc_vsi_properties_data info;
  390. u64 max_tx_rate;
  391. struct i40e_fwd_adapter *fwd;
  392. /* track this channel belongs to which VSI */
  393. struct i40e_vsi *parent_vsi;
  394. };
  395. struct i40e_ptp_pins_settings;
  396. static inline bool i40e_is_channel_macvlan(struct i40e_channel *ch)
  397. {
  398. return !!ch->fwd;
  399. }
  400. static inline const u8 *i40e_channel_mac(struct i40e_channel *ch)
  401. {
  402. if (i40e_is_channel_macvlan(ch))
  403. return ch->fwd->netdev->dev_addr;
  404. else
  405. return NULL;
  406. }
  407. /* struct that defines the Ethernet device */
  408. struct i40e_pf {
  409. struct pci_dev *pdev;
  410. struct i40e_hw hw;
  411. DECLARE_BITMAP(state, __I40E_STATE_SIZE__);
  412. struct msix_entry *msix_entries;
  413. bool fc_autoneg_status;
  414. u16 eeprom_version;
  415. u16 num_vmdq_vsis; /* num vmdq vsis this PF has set up */
  416. u16 num_vmdq_qps; /* num queue pairs per vmdq pool */
  417. u16 num_vmdq_msix; /* num queue vectors per vmdq pool */
  418. u16 num_req_vfs; /* num VFs requested for this PF */
  419. u16 num_vf_qps; /* num queue pairs per VF */
  420. u16 num_lan_qps; /* num lan queues this PF has set up */
  421. u16 num_lan_msix; /* num queue vectors for the base PF vsi */
  422. u16 num_fdsb_msix; /* num queue vectors for sideband Fdir */
  423. u16 num_iwarp_msix; /* num of iwarp vectors for this PF */
  424. int iwarp_base_vector;
  425. int queues_left; /* queues left unclaimed */
  426. u16 alloc_rss_size; /* allocated RSS queues */
  427. u16 rss_size_max; /* HW defined max RSS queues */
  428. u16 fdir_pf_filter_count; /* num of guaranteed filters for this PF */
  429. u16 num_alloc_vsi; /* num VSIs this driver supports */
  430. u8 atr_sample_rate;
  431. bool wol_en;
  432. struct hlist_head fdir_filter_list;
  433. u16 fdir_pf_active_filters;
  434. unsigned long fd_flush_timestamp;
  435. u32 fd_flush_cnt;
  436. u32 fd_add_err;
  437. u32 fd_atr_cnt;
  438. /* Book-keeping of side-band filter count per flow-type.
  439. * This is used to detect and handle input set changes for
  440. * respective flow-type.
  441. */
  442. u16 fd_tcp4_filter_cnt;
  443. u16 fd_udp4_filter_cnt;
  444. u16 fd_sctp4_filter_cnt;
  445. u16 fd_ip4_filter_cnt;
  446. u16 fd_tcp6_filter_cnt;
  447. u16 fd_udp6_filter_cnt;
  448. u16 fd_sctp6_filter_cnt;
  449. u16 fd_ip6_filter_cnt;
  450. /* Flexible filter table values that need to be programmed into
  451. * hardware, which expects L3 and L4 to be programmed separately. We
  452. * need to ensure that the values are in ascended order and don't have
  453. * duplicates, so we track each L3 and L4 values in separate lists.
  454. */
  455. struct list_head l3_flex_pit_list;
  456. struct list_head l4_flex_pit_list;
  457. struct udp_tunnel_nic_shared udp_tunnel_shared;
  458. struct udp_tunnel_nic_info udp_tunnel_nic;
  459. struct hlist_head cloud_filter_list;
  460. u16 num_cloud_filters;
  461. enum i40e_interrupt_policy int_policy;
  462. u16 rx_itr_default;
  463. u16 tx_itr_default;
  464. u32 msg_enable;
  465. char int_name[I40E_INT_NAME_STR_LEN];
  466. u16 adminq_work_limit; /* num of admin receive queue desc to process */
  467. unsigned long service_timer_period;
  468. unsigned long service_timer_previous;
  469. struct timer_list service_timer;
  470. struct work_struct service_task;
  471. u32 hw_features;
  472. #define I40E_HW_RSS_AQ_CAPABLE BIT(0)
  473. #define I40E_HW_128_QP_RSS_CAPABLE BIT(1)
  474. #define I40E_HW_ATR_EVICT_CAPABLE BIT(2)
  475. #define I40E_HW_WB_ON_ITR_CAPABLE BIT(3)
  476. #define I40E_HW_MULTIPLE_TCP_UDP_RSS_PCTYPE BIT(4)
  477. #define I40E_HW_NO_PCI_LINK_CHECK BIT(5)
  478. #define I40E_HW_100M_SGMII_CAPABLE BIT(6)
  479. #define I40E_HW_NO_DCB_SUPPORT BIT(7)
  480. #define I40E_HW_USE_SET_LLDP_MIB BIT(8)
  481. #define I40E_HW_GENEVE_OFFLOAD_CAPABLE BIT(9)
  482. #define I40E_HW_PTP_L4_CAPABLE BIT(10)
  483. #define I40E_HW_WOL_MC_MAGIC_PKT_WAKE BIT(11)
  484. #define I40E_HW_HAVE_CRT_RETIMER BIT(13)
  485. #define I40E_HW_OUTER_UDP_CSUM_CAPABLE BIT(14)
  486. #define I40E_HW_PHY_CONTROLS_LEDS BIT(15)
  487. #define I40E_HW_STOP_FW_LLDP BIT(16)
  488. #define I40E_HW_PORT_ID_VALID BIT(17)
  489. #define I40E_HW_RESTART_AUTONEG BIT(18)
  490. u32 flags;
  491. #define I40E_FLAG_RX_CSUM_ENABLED BIT(0)
  492. #define I40E_FLAG_MSI_ENABLED BIT(1)
  493. #define I40E_FLAG_MSIX_ENABLED BIT(2)
  494. #define I40E_FLAG_RSS_ENABLED BIT(3)
  495. #define I40E_FLAG_VMDQ_ENABLED BIT(4)
  496. #define I40E_FLAG_SRIOV_ENABLED BIT(5)
  497. #define I40E_FLAG_DCB_CAPABLE BIT(6)
  498. #define I40E_FLAG_DCB_ENABLED BIT(7)
  499. #define I40E_FLAG_FD_SB_ENABLED BIT(8)
  500. #define I40E_FLAG_FD_ATR_ENABLED BIT(9)
  501. #define I40E_FLAG_MFP_ENABLED BIT(10)
  502. #define I40E_FLAG_HW_ATR_EVICT_ENABLED BIT(11)
  503. #define I40E_FLAG_VEB_MODE_ENABLED BIT(12)
  504. #define I40E_FLAG_VEB_STATS_ENABLED BIT(13)
  505. #define I40E_FLAG_LINK_POLLING_ENABLED BIT(14)
  506. #define I40E_FLAG_TRUE_PROMISC_SUPPORT BIT(15)
  507. #define I40E_FLAG_LEGACY_RX BIT(16)
  508. #define I40E_FLAG_PTP BIT(17)
  509. #define I40E_FLAG_IWARP_ENABLED BIT(18)
  510. #define I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED BIT(19)
  511. #define I40E_FLAG_SOURCE_PRUNING_DISABLED BIT(20)
  512. #define I40E_FLAG_TC_MQPRIO BIT(21)
  513. #define I40E_FLAG_FD_SB_INACTIVE BIT(22)
  514. #define I40E_FLAG_FD_SB_TO_CLOUD_FILTER BIT(23)
  515. #define I40E_FLAG_DISABLE_FW_LLDP BIT(24)
  516. #define I40E_FLAG_RS_FEC BIT(25)
  517. #define I40E_FLAG_BASE_R_FEC BIT(26)
  518. /* TOTAL_PORT_SHUTDOWN
  519. * Allows to physically disable the link on the NIC's port.
  520. * If enabled, (after link down request from the OS)
  521. * no link, traffic or led activity is possible on that port.
  522. *
  523. * If I40E_FLAG_TOTAL_PORT_SHUTDOWN_ENABLED is set, the
  524. * I40E_FLAG_LINK_DOWN_ON_CLOSE_ENABLED must be explicitly forced to true
  525. * and cannot be disabled by system admin at that time.
  526. * The functionalities are exclusive in terms of configuration, but they also
  527. * have similar behavior (allowing to disable physical link of the port),
  528. * with following differences:
  529. * - LINK_DOWN_ON_CLOSE_ENABLED is configurable at host OS run-time and is
  530. * supported by whole family of 7xx Intel Ethernet Controllers
  531. * - TOTAL_PORT_SHUTDOWN may be enabled only before OS loads (in BIOS)
  532. * only if motherboard's BIOS and NIC's FW has support of it
  533. * - when LINK_DOWN_ON_CLOSE_ENABLED is used, the link is being brought down
  534. * by sending phy_type=0 to NIC's FW
  535. * - when TOTAL_PORT_SHUTDOWN is used, phy_type is not altered, instead
  536. * the link is being brought down by clearing bit (I40E_AQ_PHY_ENABLE_LINK)
  537. * in abilities field of i40e_aq_set_phy_config structure
  538. */
  539. #define I40E_FLAG_TOTAL_PORT_SHUTDOWN_ENABLED BIT(27)
  540. #define I40E_FLAG_VF_VLAN_PRUNING BIT(28)
  541. struct i40e_client_instance *cinst;
  542. bool stat_offsets_loaded;
  543. struct i40e_hw_port_stats stats;
  544. struct i40e_hw_port_stats stats_offsets;
  545. u32 tx_timeout_count;
  546. u32 tx_timeout_recovery_level;
  547. unsigned long tx_timeout_last_recovery;
  548. u32 tx_sluggish_count;
  549. u32 hw_csum_rx_error;
  550. u32 led_status;
  551. u16 corer_count; /* Core reset count */
  552. u16 globr_count; /* Global reset count */
  553. u16 empr_count; /* EMP reset count */
  554. u16 pfr_count; /* PF reset count */
  555. u16 sw_int_count; /* SW interrupt count */
  556. struct mutex switch_mutex;
  557. u16 lan_vsi; /* our default LAN VSI */
  558. u16 lan_veb; /* initial relay, if exists */
  559. #define I40E_NO_VEB 0xffff
  560. #define I40E_NO_VSI 0xffff
  561. u16 next_vsi; /* Next unallocated VSI - 0-based! */
  562. struct i40e_vsi **vsi;
  563. struct i40e_veb *veb[I40E_MAX_VEB];
  564. struct i40e_lump_tracking *qp_pile;
  565. struct i40e_lump_tracking *irq_pile;
  566. /* switch config info */
  567. u16 pf_seid;
  568. u16 main_vsi_seid;
  569. u16 mac_seid;
  570. struct kobject *switch_kobj;
  571. #ifdef CONFIG_DEBUG_FS
  572. struct dentry *i40e_dbg_pf;
  573. #endif /* CONFIG_DEBUG_FS */
  574. bool cur_promisc;
  575. u16 instance; /* A unique number per i40e_pf instance in the system */
  576. /* sr-iov config info */
  577. struct i40e_vf *vf;
  578. int num_alloc_vfs; /* actual number of VFs allocated */
  579. u32 vf_aq_requests;
  580. u32 arq_overflows; /* Not fatal, possibly indicative of problems */
  581. /* DCBx/DCBNL capability for PF that indicates
  582. * whether DCBx is managed by firmware or host
  583. * based agent (LLDPAD). Also, indicates what
  584. * flavor of DCBx protocol (IEEE/CEE) is supported
  585. * by the device. For now we're supporting IEEE
  586. * mode only.
  587. */
  588. u16 dcbx_cap;
  589. struct i40e_filter_control_settings filter_settings;
  590. struct i40e_rx_pb_config pb_cfg; /* Current Rx packet buffer config */
  591. struct i40e_dcbx_config tmp_cfg;
  592. /* GPIO defines used by PTP */
  593. #define I40E_SDP3_2 18
  594. #define I40E_SDP3_3 19
  595. #define I40E_GPIO_4 20
  596. #define I40E_LED2_0 26
  597. #define I40E_LED2_1 27
  598. #define I40E_LED3_0 28
  599. #define I40E_LED3_1 29
  600. #define I40E_GLGEN_GPIO_SET_SDP_DATA_HI \
  601. (1 << I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT)
  602. #define I40E_GLGEN_GPIO_SET_DRV_SDP_DATA \
  603. (1 << I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT)
  604. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_0 \
  605. (0 << I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
  606. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_1 \
  607. (1 << I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
  608. #define I40E_GLGEN_GPIO_CTL_RESERVED BIT(2)
  609. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_Z \
  610. (1 << I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT)
  611. #define I40E_GLGEN_GPIO_CTL_DIR_OUT \
  612. (1 << I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT)
  613. #define I40E_GLGEN_GPIO_CTL_TRI_DRV_HI \
  614. (1 << I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT)
  615. #define I40E_GLGEN_GPIO_CTL_OUT_HI_RST \
  616. (1 << I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT)
  617. #define I40E_GLGEN_GPIO_CTL_TIMESYNC_0 \
  618. (3 << I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
  619. #define I40E_GLGEN_GPIO_CTL_TIMESYNC_1 \
  620. (4 << I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
  621. #define I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN \
  622. (0x3F << I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT)
  623. #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT \
  624. (1 << I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT)
  625. #define I40E_GLGEN_GPIO_CTL_PORT_0_IN_TIMESYNC_0 \
  626. (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
  627. I40E_GLGEN_GPIO_CTL_TIMESYNC_0 | \
  628. I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_0)
  629. #define I40E_GLGEN_GPIO_CTL_PORT_1_IN_TIMESYNC_0 \
  630. (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
  631. I40E_GLGEN_GPIO_CTL_TIMESYNC_0 | \
  632. I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_1)
  633. #define I40E_GLGEN_GPIO_CTL_PORT_0_OUT_TIMESYNC_1 \
  634. (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
  635. I40E_GLGEN_GPIO_CTL_TIMESYNC_1 | I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
  636. I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | I40E_GLGEN_GPIO_CTL_DIR_OUT | \
  637. I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_0)
  638. #define I40E_GLGEN_GPIO_CTL_PORT_1_OUT_TIMESYNC_1 \
  639. (I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN | \
  640. I40E_GLGEN_GPIO_CTL_TIMESYNC_1 | I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
  641. I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | I40E_GLGEN_GPIO_CTL_DIR_OUT | \
  642. I40E_GLGEN_GPIO_CTL_RESERVED | I40E_GLGEN_GPIO_CTL_PRT_NUM_1)
  643. #define I40E_GLGEN_GPIO_CTL_LED_INIT \
  644. (I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_Z | \
  645. I40E_GLGEN_GPIO_CTL_DIR_OUT | \
  646. I40E_GLGEN_GPIO_CTL_TRI_DRV_HI | \
  647. I40E_GLGEN_GPIO_CTL_OUT_HI_RST | \
  648. I40E_GLGEN_GPIO_CTL_OUT_DEFAULT | \
  649. I40E_GLGEN_GPIO_CTL_NOT_FOR_PHY_CONN)
  650. #define I40E_PRTTSYN_AUX_1_INSTNT \
  651. (1 << I40E_PRTTSYN_AUX_1_INSTNT_SHIFT)
  652. #define I40E_PRTTSYN_AUX_0_OUT_ENABLE \
  653. (1 << I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT)
  654. #define I40E_PRTTSYN_AUX_0_OUT_CLK_MOD (3 << I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT)
  655. #define I40E_PRTTSYN_AUX_0_OUT_ENABLE_CLK_MOD \
  656. (I40E_PRTTSYN_AUX_0_OUT_ENABLE | I40E_PRTTSYN_AUX_0_OUT_CLK_MOD)
  657. #define I40E_PTP_HALF_SECOND 500000000LL /* nano seconds */
  658. #define I40E_PTP_2_SEC_DELAY 2
  659. struct ptp_clock *ptp_clock;
  660. struct ptp_clock_info ptp_caps;
  661. struct sk_buff *ptp_tx_skb;
  662. unsigned long ptp_tx_start;
  663. struct hwtstamp_config tstamp_config;
  664. struct timespec64 ptp_prev_hw_time;
  665. struct work_struct ptp_pps_work;
  666. struct work_struct ptp_extts0_work;
  667. struct work_struct ptp_extts1_work;
  668. ktime_t ptp_reset_start;
  669. struct mutex tmreg_lock; /* Used to protect the SYSTIME registers. */
  670. u32 ptp_adj_mult;
  671. u32 tx_hwtstamp_timeouts;
  672. u32 tx_hwtstamp_skipped;
  673. u32 rx_hwtstamp_cleared;
  674. u32 latch_event_flags;
  675. u64 ptp_pps_start;
  676. u32 pps_delay;
  677. spinlock_t ptp_rx_lock; /* Used to protect Rx timestamp registers. */
  678. struct ptp_pin_desc ptp_pin[3];
  679. unsigned long latch_events[4];
  680. bool ptp_tx;
  681. bool ptp_rx;
  682. struct i40e_ptp_pins_settings *ptp_pins;
  683. u16 rss_table_size; /* HW RSS table size */
  684. u32 max_bw;
  685. u32 min_bw;
  686. u32 ioremap_len;
  687. u32 fd_inv;
  688. u16 phy_led_val;
  689. u16 override_q_count;
  690. u16 last_sw_conf_flags;
  691. u16 last_sw_conf_valid_flags;
  692. /* List to keep previous DDP profiles to be rolled back in the future */
  693. struct list_head ddp_old_prof;
  694. };
  695. /**
  696. * i40e_mac_to_hkey - Convert a 6-byte MAC Address to a u64 hash key
  697. * @macaddr: the MAC Address as the base key
  698. *
  699. * Simply copies the address and returns it as a u64 for hashing
  700. **/
  701. static inline u64 i40e_addr_to_hkey(const u8 *macaddr)
  702. {
  703. u64 key = 0;
  704. ether_addr_copy((u8 *)&key, macaddr);
  705. return key;
  706. }
  707. enum i40e_filter_state {
  708. I40E_FILTER_INVALID = 0, /* Invalid state */
  709. I40E_FILTER_NEW, /* New, not sent to FW yet */
  710. I40E_FILTER_ACTIVE, /* Added to switch by FW */
  711. I40E_FILTER_FAILED, /* Rejected by FW */
  712. I40E_FILTER_REMOVE, /* To be removed */
  713. /* There is no 'removed' state; the filter struct is freed */
  714. };
  715. struct i40e_mac_filter {
  716. struct hlist_node hlist;
  717. u8 macaddr[ETH_ALEN];
  718. #define I40E_VLAN_ANY -1
  719. s16 vlan;
  720. enum i40e_filter_state state;
  721. };
  722. /* Wrapper structure to keep track of filters while we are preparing to send
  723. * firmware commands. We cannot send firmware commands while holding a
  724. * spinlock, since it might sleep. To avoid this, we wrap the added filters in
  725. * a separate structure, which will track the state change and update the real
  726. * filter while under lock. We can't simply hold the filters in a separate
  727. * list, as this opens a window for a race condition when adding new MAC
  728. * addresses to all VLANs, or when adding new VLANs to all MAC addresses.
  729. */
  730. struct i40e_new_mac_filter {
  731. struct hlist_node hlist;
  732. struct i40e_mac_filter *f;
  733. /* Track future changes to state separately */
  734. enum i40e_filter_state state;
  735. };
  736. struct i40e_veb {
  737. struct i40e_pf *pf;
  738. u16 idx;
  739. u16 veb_idx; /* index of VEB parent */
  740. u16 seid;
  741. u16 uplink_seid;
  742. u16 stats_idx; /* index of VEB parent */
  743. u8 enabled_tc;
  744. u16 bridge_mode; /* Bridge Mode (VEB/VEPA) */
  745. u16 flags;
  746. u16 bw_limit;
  747. u8 bw_max_quanta;
  748. bool is_abs_credits;
  749. u8 bw_tc_share_credits[I40E_MAX_TRAFFIC_CLASS];
  750. u16 bw_tc_limit_credits[I40E_MAX_TRAFFIC_CLASS];
  751. u8 bw_tc_max_quanta[I40E_MAX_TRAFFIC_CLASS];
  752. struct kobject *kobj;
  753. bool stat_offsets_loaded;
  754. struct i40e_eth_stats stats;
  755. struct i40e_eth_stats stats_offsets;
  756. struct i40e_veb_tc_stats tc_stats;
  757. struct i40e_veb_tc_stats tc_stats_offsets;
  758. };
  759. /* struct that defines a VSI, associated with a dev */
  760. struct i40e_vsi {
  761. struct net_device *netdev;
  762. unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
  763. bool netdev_registered;
  764. bool stat_offsets_loaded;
  765. u32 current_netdev_flags;
  766. DECLARE_BITMAP(state, __I40E_VSI_STATE_SIZE__);
  767. #define I40E_VSI_FLAG_FILTER_CHANGED BIT(0)
  768. #define I40E_VSI_FLAG_VEB_OWNER BIT(1)
  769. unsigned long flags;
  770. /* Per VSI lock to protect elements/hash (MAC filter) */
  771. spinlock_t mac_filter_hash_lock;
  772. /* Fixed size hash table with 2^8 buckets for MAC filters */
  773. DECLARE_HASHTABLE(mac_filter_hash, 8);
  774. bool has_vlan_filter;
  775. /* VSI stats */
  776. struct rtnl_link_stats64 net_stats;
  777. struct rtnl_link_stats64 net_stats_offsets;
  778. struct i40e_eth_stats eth_stats;
  779. struct i40e_eth_stats eth_stats_offsets;
  780. u64 tx_restart;
  781. u64 tx_busy;
  782. u64 tx_linearize;
  783. u64 tx_force_wb;
  784. u64 tx_stopped;
  785. u64 rx_buf_failed;
  786. u64 rx_page_failed;
  787. u64 rx_page_reuse;
  788. u64 rx_page_alloc;
  789. u64 rx_page_waive;
  790. u64 rx_page_busy;
  791. /* These are containers of ring pointers, allocated at run-time */
  792. struct i40e_ring **rx_rings;
  793. struct i40e_ring **tx_rings;
  794. struct i40e_ring **xdp_rings; /* XDP Tx rings */
  795. u32 active_filters;
  796. u32 promisc_threshold;
  797. u16 work_limit;
  798. u16 int_rate_limit; /* value in usecs */
  799. u16 rss_table_size; /* HW RSS table size */
  800. u16 rss_size; /* Allocated RSS queues */
  801. u8 *rss_hkey_user; /* User configured hash keys */
  802. u8 *rss_lut_user; /* User configured lookup table entries */
  803. u16 max_frame;
  804. u16 rx_buf_len;
  805. struct bpf_prog *xdp_prog;
  806. /* List of q_vectors allocated to this VSI */
  807. struct i40e_q_vector **q_vectors;
  808. int num_q_vectors;
  809. int base_vector;
  810. bool irqs_ready;
  811. u16 seid; /* HW index of this VSI (absolute index) */
  812. u16 id; /* VSI number */
  813. u16 uplink_seid;
  814. u16 base_queue; /* vsi's first queue in hw array */
  815. u16 alloc_queue_pairs; /* Allocated Tx/Rx queues */
  816. u16 req_queue_pairs; /* User requested queue pairs */
  817. u16 num_queue_pairs; /* Used tx and rx pairs */
  818. u16 num_tx_desc;
  819. u16 num_rx_desc;
  820. enum i40e_vsi_type type; /* VSI type, e.g., LAN, FCoE, etc */
  821. s16 vf_id; /* Virtual function ID for SRIOV VSIs */
  822. struct tc_mqprio_qopt_offload mqprio_qopt; /* queue parameters */
  823. struct i40e_tc_configuration tc_config;
  824. struct i40e_aqc_vsi_properties_data info;
  825. /* VSI BW limit (absolute across all TCs) */
  826. u16 bw_limit; /* VSI BW Limit (0 = disabled) */
  827. u8 bw_max_quanta; /* Max Quanta when BW limit is enabled */
  828. /* Relative TC credits across VSIs */
  829. u8 bw_ets_share_credits[I40E_MAX_TRAFFIC_CLASS];
  830. /* TC BW limit credits within VSI */
  831. u16 bw_ets_limit_credits[I40E_MAX_TRAFFIC_CLASS];
  832. /* TC BW limit max quanta within VSI */
  833. u8 bw_ets_max_quanta[I40E_MAX_TRAFFIC_CLASS];
  834. struct i40e_pf *back; /* Backreference to associated PF */
  835. u16 idx; /* index in pf->vsi[] */
  836. u16 veb_idx; /* index of VEB parent */
  837. struct kobject *kobj; /* sysfs object */
  838. bool current_isup; /* Sync 'link up' logging */
  839. enum i40e_aq_link_speed current_speed; /* Sync link speed logging */
  840. /* channel specific fields */
  841. u16 cnt_q_avail; /* num of queues available for channel usage */
  842. u16 orig_rss_size;
  843. u16 current_rss_size;
  844. bool reconfig_rss;
  845. u16 next_base_queue; /* next queue to be used for channel setup */
  846. struct list_head ch_list;
  847. u16 tc_seid_map[I40E_MAX_TRAFFIC_CLASS];
  848. /* macvlan fields */
  849. #define I40E_MAX_MACVLANS 128 /* Max HW vectors - 1 on FVL */
  850. #define I40E_MIN_MACVLAN_VECTORS 2 /* Min vectors to enable macvlans */
  851. DECLARE_BITMAP(fwd_bitmask, I40E_MAX_MACVLANS);
  852. struct list_head macvlan_list;
  853. int macvlan_cnt;
  854. void *priv; /* client driver data reference. */
  855. /* VSI specific handlers */
  856. irqreturn_t (*irq_handler)(int irq, void *data);
  857. unsigned long *af_xdp_zc_qps; /* tracks AF_XDP ZC enabled qps */
  858. } ____cacheline_internodealigned_in_smp;
  859. struct i40e_netdev_priv {
  860. struct i40e_vsi *vsi;
  861. };
  862. extern struct ida i40e_client_ida;
  863. /* struct that defines an interrupt vector */
  864. struct i40e_q_vector {
  865. struct i40e_vsi *vsi;
  866. u16 v_idx; /* index in the vsi->q_vector array. */
  867. u16 reg_idx; /* register index of the interrupt */
  868. struct napi_struct napi;
  869. struct i40e_ring_container rx;
  870. struct i40e_ring_container tx;
  871. u8 itr_countdown; /* when 0 should adjust adaptive ITR */
  872. u8 num_ringpairs; /* total number of ring pairs in vector */
  873. cpumask_t affinity_mask;
  874. struct irq_affinity_notify affinity_notify;
  875. struct rcu_head rcu; /* to avoid race with update stats on free */
  876. char name[I40E_INT_NAME_STR_LEN];
  877. bool arm_wb_state;
  878. } ____cacheline_internodealigned_in_smp;
  879. /* lan device */
  880. struct i40e_device {
  881. struct list_head list;
  882. struct i40e_pf *pf;
  883. };
  884. /**
  885. * i40e_nvm_version_str - format the NVM version strings
  886. * @hw: ptr to the hardware info
  887. **/
  888. static inline char *i40e_nvm_version_str(struct i40e_hw *hw)
  889. {
  890. static char buf[32];
  891. u32 full_ver;
  892. full_ver = hw->nvm.oem_ver;
  893. if (hw->nvm.eetrack == I40E_OEM_EETRACK_ID) {
  894. u8 gen, snap;
  895. u16 release;
  896. gen = (u8)(full_ver >> I40E_OEM_GEN_SHIFT);
  897. snap = (u8)((full_ver & I40E_OEM_SNAP_MASK) >>
  898. I40E_OEM_SNAP_SHIFT);
  899. release = (u16)(full_ver & I40E_OEM_RELEASE_MASK);
  900. snprintf(buf, sizeof(buf), "%x.%x.%x", gen, snap, release);
  901. } else {
  902. u8 ver, patch;
  903. u16 build;
  904. ver = (u8)(full_ver >> I40E_OEM_VER_SHIFT);
  905. build = (u16)((full_ver >> I40E_OEM_VER_BUILD_SHIFT) &
  906. I40E_OEM_VER_BUILD_MASK);
  907. patch = (u8)(full_ver & I40E_OEM_VER_PATCH_MASK);
  908. snprintf(buf, sizeof(buf),
  909. "%x.%02x 0x%x %d.%d.%d",
  910. (hw->nvm.version & I40E_NVM_VERSION_HI_MASK) >>
  911. I40E_NVM_VERSION_HI_SHIFT,
  912. (hw->nvm.version & I40E_NVM_VERSION_LO_MASK) >>
  913. I40E_NVM_VERSION_LO_SHIFT,
  914. hw->nvm.eetrack, ver, build, patch);
  915. }
  916. return buf;
  917. }
  918. /**
  919. * i40e_netdev_to_pf: Retrieve the PF struct for given netdev
  920. * @netdev: the corresponding netdev
  921. *
  922. * Return the PF struct for the given netdev
  923. **/
  924. static inline struct i40e_pf *i40e_netdev_to_pf(struct net_device *netdev)
  925. {
  926. struct i40e_netdev_priv *np = netdev_priv(netdev);
  927. struct i40e_vsi *vsi = np->vsi;
  928. return vsi->back;
  929. }
  930. static inline void i40e_vsi_setup_irqhandler(struct i40e_vsi *vsi,
  931. irqreturn_t (*irq_handler)(int, void *))
  932. {
  933. vsi->irq_handler = irq_handler;
  934. }
  935. /**
  936. * i40e_get_fd_cnt_all - get the total FD filter space available
  937. * @pf: pointer to the PF struct
  938. **/
  939. static inline int i40e_get_fd_cnt_all(struct i40e_pf *pf)
  940. {
  941. return pf->hw.fdir_shared_filter_count + pf->fdir_pf_filter_count;
  942. }
  943. /**
  944. * i40e_read_fd_input_set - reads value of flow director input set register
  945. * @pf: pointer to the PF struct
  946. * @addr: register addr
  947. *
  948. * This function reads value of flow director input set register
  949. * specified by 'addr' (which is specific to flow-type)
  950. **/
  951. static inline u64 i40e_read_fd_input_set(struct i40e_pf *pf, u16 addr)
  952. {
  953. u64 val;
  954. val = i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1));
  955. val <<= 32;
  956. val += i40e_read_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0));
  957. return val;
  958. }
  959. /**
  960. * i40e_write_fd_input_set - writes value into flow director input set register
  961. * @pf: pointer to the PF struct
  962. * @addr: register addr
  963. * @val: value to be written
  964. *
  965. * This function writes specified value to the register specified by 'addr'.
  966. * This register is input set register based on flow-type.
  967. **/
  968. static inline void i40e_write_fd_input_set(struct i40e_pf *pf,
  969. u16 addr, u64 val)
  970. {
  971. i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 1),
  972. (u32)(val >> 32));
  973. i40e_write_rx_ctl(&pf->hw, I40E_PRTQF_FD_INSET(addr, 0),
  974. (u32)(val & 0xFFFFFFFFULL));
  975. }
  976. /**
  977. * i40e_get_pf_count - get PCI PF count.
  978. * @hw: pointer to a hw.
  979. *
  980. * Reports the function number of the highest PCI physical
  981. * function plus 1 as it is loaded from the NVM.
  982. *
  983. * Return: PCI PF count.
  984. **/
  985. static inline u32 i40e_get_pf_count(struct i40e_hw *hw)
  986. {
  987. return FIELD_GET(I40E_GLGEN_PCIFCNCNT_PCIPFCNT_MASK,
  988. rd32(hw, I40E_GLGEN_PCIFCNCNT));
  989. }
  990. /* needed by i40e_ethtool.c */
  991. int i40e_up(struct i40e_vsi *vsi);
  992. void i40e_down(struct i40e_vsi *vsi);
  993. extern const char i40e_driver_name[];
  994. void i40e_do_reset_safe(struct i40e_pf *pf, u32 reset_flags);
  995. void i40e_do_reset(struct i40e_pf *pf, u32 reset_flags, bool lock_acquired);
  996. int i40e_config_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
  997. int i40e_get_rss(struct i40e_vsi *vsi, u8 *seed, u8 *lut, u16 lut_size);
  998. void i40e_fill_rss_lut(struct i40e_pf *pf, u8 *lut,
  999. u16 rss_table_size, u16 rss_size);
  1000. struct i40e_vsi *i40e_find_vsi_from_id(struct i40e_pf *pf, u16 id);
  1001. /**
  1002. * i40e_find_vsi_by_type - Find and return Flow Director VSI
  1003. * @pf: PF to search for VSI
  1004. * @type: Value indicating type of VSI we are looking for
  1005. **/
  1006. static inline struct i40e_vsi *
  1007. i40e_find_vsi_by_type(struct i40e_pf *pf, u16 type)
  1008. {
  1009. int i;
  1010. for (i = 0; i < pf->num_alloc_vsi; i++) {
  1011. struct i40e_vsi *vsi = pf->vsi[i];
  1012. if (vsi && vsi->type == type)
  1013. return vsi;
  1014. }
  1015. return NULL;
  1016. }
  1017. void i40e_update_stats(struct i40e_vsi *vsi);
  1018. void i40e_update_veb_stats(struct i40e_veb *veb);
  1019. void i40e_update_eth_stats(struct i40e_vsi *vsi);
  1020. struct rtnl_link_stats64 *i40e_get_vsi_stats_struct(struct i40e_vsi *vsi);
  1021. int i40e_fetch_switch_configuration(struct i40e_pf *pf,
  1022. bool printconfig);
  1023. int i40e_add_del_fdir(struct i40e_vsi *vsi,
  1024. struct i40e_fdir_filter *input, bool add);
  1025. void i40e_fdir_check_and_reenable(struct i40e_pf *pf);
  1026. u32 i40e_get_current_fd_count(struct i40e_pf *pf);
  1027. u32 i40e_get_cur_guaranteed_fd_count(struct i40e_pf *pf);
  1028. u32 i40e_get_current_atr_cnt(struct i40e_pf *pf);
  1029. u32 i40e_get_global_fd_count(struct i40e_pf *pf);
  1030. bool i40e_set_ntuple(struct i40e_pf *pf, netdev_features_t features);
  1031. void i40e_set_ethtool_ops(struct net_device *netdev);
  1032. struct i40e_mac_filter *i40e_add_filter(struct i40e_vsi *vsi,
  1033. const u8 *macaddr, s16 vlan);
  1034. void __i40e_del_filter(struct i40e_vsi *vsi, struct i40e_mac_filter *f);
  1035. void i40e_del_filter(struct i40e_vsi *vsi, const u8 *macaddr, s16 vlan);
  1036. int i40e_sync_vsi_filters(struct i40e_vsi *vsi);
  1037. struct i40e_vsi *i40e_vsi_setup(struct i40e_pf *pf, u8 type,
  1038. u16 uplink, u32 param1);
  1039. int i40e_vsi_release(struct i40e_vsi *vsi);
  1040. void i40e_service_event_schedule(struct i40e_pf *pf);
  1041. void i40e_notify_client_of_vf_msg(struct i40e_vsi *vsi, u32 vf_id,
  1042. u8 *msg, u16 len);
  1043. int i40e_control_wait_tx_q(int seid, struct i40e_pf *pf, int pf_q, bool is_xdp,
  1044. bool enable);
  1045. int i40e_control_wait_rx_q(struct i40e_pf *pf, int pf_q, bool enable);
  1046. int i40e_vsi_start_rings(struct i40e_vsi *vsi);
  1047. void i40e_vsi_stop_rings(struct i40e_vsi *vsi);
  1048. void i40e_vsi_stop_rings_no_wait(struct i40e_vsi *vsi);
  1049. int i40e_vsi_wait_queues_disabled(struct i40e_vsi *vsi);
  1050. int i40e_reconfig_rss_queues(struct i40e_pf *pf, int queue_count);
  1051. struct i40e_veb *i40e_veb_setup(struct i40e_pf *pf, u16 flags, u16 uplink_seid,
  1052. u16 downlink_seid, u8 enabled_tc);
  1053. void i40e_veb_release(struct i40e_veb *veb);
  1054. int i40e_veb_config_tc(struct i40e_veb *veb, u8 enabled_tc);
  1055. int i40e_vsi_add_pvid(struct i40e_vsi *vsi, u16 vid);
  1056. void i40e_vsi_remove_pvid(struct i40e_vsi *vsi);
  1057. void i40e_vsi_reset_stats(struct i40e_vsi *vsi);
  1058. void i40e_pf_reset_stats(struct i40e_pf *pf);
  1059. #ifdef CONFIG_DEBUG_FS
  1060. void i40e_dbg_pf_init(struct i40e_pf *pf);
  1061. void i40e_dbg_pf_exit(struct i40e_pf *pf);
  1062. void i40e_dbg_init(void);
  1063. void i40e_dbg_exit(void);
  1064. #else
  1065. static inline void i40e_dbg_pf_init(struct i40e_pf *pf) {}
  1066. static inline void i40e_dbg_pf_exit(struct i40e_pf *pf) {}
  1067. static inline void i40e_dbg_init(void) {}
  1068. static inline void i40e_dbg_exit(void) {}
  1069. #endif /* CONFIG_DEBUG_FS*/
  1070. /* needed by client drivers */
  1071. int i40e_lan_add_device(struct i40e_pf *pf);
  1072. int i40e_lan_del_device(struct i40e_pf *pf);
  1073. void i40e_client_subtask(struct i40e_pf *pf);
  1074. void i40e_notify_client_of_l2_param_changes(struct i40e_vsi *vsi);
  1075. void i40e_notify_client_of_netdev_close(struct i40e_vsi *vsi, bool reset);
  1076. void i40e_notify_client_of_vf_enable(struct i40e_pf *pf, u32 num_vfs);
  1077. void i40e_notify_client_of_vf_reset(struct i40e_pf *pf, u32 vf_id);
  1078. void i40e_client_update_msix_info(struct i40e_pf *pf);
  1079. int i40e_vf_client_capable(struct i40e_pf *pf, u32 vf_id);
  1080. /**
  1081. * i40e_irq_dynamic_enable - Enable default interrupt generation settings
  1082. * @vsi: pointer to a vsi
  1083. * @vector: enable a particular Hw Interrupt vector, without base_vector
  1084. **/
  1085. static inline void i40e_irq_dynamic_enable(struct i40e_vsi *vsi, int vector)
  1086. {
  1087. struct i40e_pf *pf = vsi->back;
  1088. struct i40e_hw *hw = &pf->hw;
  1089. u32 val;
  1090. val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
  1091. I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
  1092. (I40E_ITR_NONE << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
  1093. wr32(hw, I40E_PFINT_DYN_CTLN(vector + vsi->base_vector - 1), val);
  1094. /* skip the flush */
  1095. }
  1096. void i40e_irq_dynamic_disable_icr0(struct i40e_pf *pf);
  1097. void i40e_irq_dynamic_enable_icr0(struct i40e_pf *pf);
  1098. int i40e_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd);
  1099. int i40e_open(struct net_device *netdev);
  1100. int i40e_close(struct net_device *netdev);
  1101. int i40e_vsi_open(struct i40e_vsi *vsi);
  1102. void i40e_vlan_stripping_disable(struct i40e_vsi *vsi);
  1103. int i40e_add_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
  1104. int i40e_vsi_add_vlan(struct i40e_vsi *vsi, u16 vid);
  1105. void i40e_rm_vlan_all_mac(struct i40e_vsi *vsi, s16 vid);
  1106. void i40e_vsi_kill_vlan(struct i40e_vsi *vsi, u16 vid);
  1107. struct i40e_mac_filter *i40e_add_mac_filter(struct i40e_vsi *vsi,
  1108. const u8 *macaddr);
  1109. int i40e_del_mac_filter(struct i40e_vsi *vsi, const u8 *macaddr);
  1110. bool i40e_is_vsi_in_vlan(struct i40e_vsi *vsi);
  1111. int i40e_count_filters(struct i40e_vsi *vsi);
  1112. struct i40e_mac_filter *i40e_find_mac(struct i40e_vsi *vsi, const u8 *macaddr);
  1113. void i40e_vlan_stripping_enable(struct i40e_vsi *vsi);
  1114. static inline bool i40e_is_sw_dcb(struct i40e_pf *pf)
  1115. {
  1116. return !!(pf->flags & I40E_FLAG_DISABLE_FW_LLDP);
  1117. }
  1118. #ifdef CONFIG_I40E_DCB
  1119. void i40e_dcbnl_flush_apps(struct i40e_pf *pf,
  1120. struct i40e_dcbx_config *old_cfg,
  1121. struct i40e_dcbx_config *new_cfg);
  1122. void i40e_dcbnl_set_all(struct i40e_vsi *vsi);
  1123. void i40e_dcbnl_setup(struct i40e_vsi *vsi);
  1124. bool i40e_dcb_need_reconfig(struct i40e_pf *pf,
  1125. struct i40e_dcbx_config *old_cfg,
  1126. struct i40e_dcbx_config *new_cfg);
  1127. int i40e_hw_dcb_config(struct i40e_pf *pf, struct i40e_dcbx_config *new_cfg);
  1128. int i40e_dcb_sw_default_config(struct i40e_pf *pf);
  1129. #endif /* CONFIG_I40E_DCB */
  1130. void i40e_ptp_rx_hang(struct i40e_pf *pf);
  1131. void i40e_ptp_tx_hang(struct i40e_pf *pf);
  1132. void i40e_ptp_tx_hwtstamp(struct i40e_pf *pf);
  1133. void i40e_ptp_rx_hwtstamp(struct i40e_pf *pf, struct sk_buff *skb, u8 index);
  1134. void i40e_ptp_set_increment(struct i40e_pf *pf);
  1135. int i40e_ptp_set_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
  1136. int i40e_ptp_get_ts_config(struct i40e_pf *pf, struct ifreq *ifr);
  1137. void i40e_ptp_save_hw_time(struct i40e_pf *pf);
  1138. void i40e_ptp_restore_hw_time(struct i40e_pf *pf);
  1139. void i40e_ptp_init(struct i40e_pf *pf);
  1140. void i40e_ptp_stop(struct i40e_pf *pf);
  1141. int i40e_ptp_alloc_pins(struct i40e_pf *pf);
  1142. int i40e_update_adq_vsi_queues(struct i40e_vsi *vsi, int vsi_offset);
  1143. int i40e_is_vsi_uplink_mode_veb(struct i40e_vsi *vsi);
  1144. int i40e_get_partition_bw_setting(struct i40e_pf *pf);
  1145. int i40e_set_partition_bw_setting(struct i40e_pf *pf);
  1146. int i40e_commit_partition_bw_setting(struct i40e_pf *pf);
  1147. void i40e_print_link_message(struct i40e_vsi *vsi, bool isup);
  1148. void i40e_set_fec_in_flags(u8 fec_cfg, u32 *flags);
  1149. static inline bool i40e_enabled_xdp_vsi(struct i40e_vsi *vsi)
  1150. {
  1151. return !!READ_ONCE(vsi->xdp_prog);
  1152. }
  1153. int i40e_create_queue_channel(struct i40e_vsi *vsi, struct i40e_channel *ch);
  1154. int i40e_set_bw_limit(struct i40e_vsi *vsi, u16 seid, u64 max_tx_rate);
  1155. int i40e_add_del_cloud_filter(struct i40e_vsi *vsi,
  1156. struct i40e_cloud_filter *filter,
  1157. bool add);
  1158. int i40e_add_del_cloud_filter_big_buf(struct i40e_vsi *vsi,
  1159. struct i40e_cloud_filter *filter,
  1160. bool add);
  1161. /**
  1162. * i40e_is_tc_mqprio_enabled - check if TC MQPRIO is enabled on PF
  1163. * @pf: pointer to a pf.
  1164. *
  1165. * Check and return value of flag I40E_FLAG_TC_MQPRIO.
  1166. *
  1167. * Return: I40E_FLAG_TC_MQPRIO set state.
  1168. **/
  1169. static inline u32 i40e_is_tc_mqprio_enabled(struct i40e_pf *pf)
  1170. {
  1171. return pf->flags & I40E_FLAG_TC_MQPRIO;
  1172. }
  1173. #endif /* _I40E_H_ */