ehea.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * linux/drivers/net/ethernet/ibm/ehea/ehea.h
  4. *
  5. * eHEA ethernet device driver for IBM eServer System p
  6. *
  7. * (C) Copyright IBM Corp. 2006
  8. *
  9. * Authors:
  10. * Christoph Raisch <[email protected]>
  11. * Jan-Bernd Themann <[email protected]>
  12. * Thomas Klein <[email protected]>
  13. */
  14. #ifndef __EHEA_H__
  15. #define __EHEA_H__
  16. #include <linux/module.h>
  17. #include <linux/ethtool.h>
  18. #include <linux/vmalloc.h>
  19. #include <linux/if_vlan.h>
  20. #include <linux/platform_device.h>
  21. #include <asm/ibmebus.h>
  22. #include <asm/io.h>
  23. #define DRV_NAME "ehea"
  24. #define DRV_VERSION "EHEA_0107"
  25. /* eHEA capability flags */
  26. #define DLPAR_PORT_ADD_REM 1
  27. #define DLPAR_MEM_ADD 2
  28. #define DLPAR_MEM_REM 4
  29. #define EHEA_CAPABILITIES (DLPAR_PORT_ADD_REM | DLPAR_MEM_ADD | DLPAR_MEM_REM)
  30. #define EHEA_MSG_DEFAULT (NETIF_MSG_LINK | NETIF_MSG_TIMER \
  31. | NETIF_MSG_RX_ERR | NETIF_MSG_TX_ERR)
  32. #define EHEA_MAX_ENTRIES_RQ1 32767
  33. #define EHEA_MAX_ENTRIES_RQ2 16383
  34. #define EHEA_MAX_ENTRIES_RQ3 16383
  35. #define EHEA_MAX_ENTRIES_SQ 32767
  36. #define EHEA_MIN_ENTRIES_QP 127
  37. #define EHEA_SMALL_QUEUES
  38. #ifdef EHEA_SMALL_QUEUES
  39. #define EHEA_MAX_CQE_COUNT 1023
  40. #define EHEA_DEF_ENTRIES_SQ 1023
  41. #define EHEA_DEF_ENTRIES_RQ1 1023
  42. #define EHEA_DEF_ENTRIES_RQ2 1023
  43. #define EHEA_DEF_ENTRIES_RQ3 511
  44. #else
  45. #define EHEA_MAX_CQE_COUNT 4080
  46. #define EHEA_DEF_ENTRIES_SQ 4080
  47. #define EHEA_DEF_ENTRIES_RQ1 8160
  48. #define EHEA_DEF_ENTRIES_RQ2 2040
  49. #define EHEA_DEF_ENTRIES_RQ3 2040
  50. #endif
  51. #define EHEA_MAX_ENTRIES_EQ 20
  52. #define EHEA_SG_SQ 2
  53. #define EHEA_SG_RQ1 1
  54. #define EHEA_SG_RQ2 0
  55. #define EHEA_SG_RQ3 0
  56. #define EHEA_MAX_PACKET_SIZE 9022 /* for jumbo frames */
  57. #define EHEA_RQ2_PKT_SIZE 2048
  58. #define EHEA_L_PKT_SIZE 256 /* low latency */
  59. /* Send completion signaling */
  60. /* Protection Domain Identifier */
  61. #define EHEA_PD_ID 0xaabcdeff
  62. #define EHEA_RQ2_THRESHOLD 1
  63. #define EHEA_RQ3_THRESHOLD 4 /* use RQ3 threshold of 2048 bytes */
  64. #define EHEA_SPEED_10G 10000
  65. #define EHEA_SPEED_1G 1000
  66. #define EHEA_SPEED_100M 100
  67. #define EHEA_SPEED_10M 10
  68. #define EHEA_SPEED_AUTONEG 0
  69. /* Broadcast/Multicast registration types */
  70. #define EHEA_BCMC_SCOPE_ALL 0x08
  71. #define EHEA_BCMC_SCOPE_SINGLE 0x00
  72. #define EHEA_BCMC_MULTICAST 0x04
  73. #define EHEA_BCMC_BROADCAST 0x00
  74. #define EHEA_BCMC_UNTAGGED 0x02
  75. #define EHEA_BCMC_TAGGED 0x00
  76. #define EHEA_BCMC_VLANID_ALL 0x01
  77. #define EHEA_BCMC_VLANID_SINGLE 0x00
  78. #define EHEA_CACHE_LINE 128
  79. /* Memory Regions */
  80. #define EHEA_MR_ACC_CTRL 0x00800000
  81. #define EHEA_BUSMAP_START 0x8000000000000000ULL
  82. #define EHEA_INVAL_ADDR 0xFFFFFFFFFFFFFFFFULL
  83. #define EHEA_DIR_INDEX_SHIFT 13 /* 8k Entries in 64k block */
  84. #define EHEA_TOP_INDEX_SHIFT (EHEA_DIR_INDEX_SHIFT * 2)
  85. #define EHEA_MAP_ENTRIES (1 << EHEA_DIR_INDEX_SHIFT)
  86. #define EHEA_MAP_SIZE (0x10000) /* currently fixed map size */
  87. #define EHEA_INDEX_MASK (EHEA_MAP_ENTRIES - 1)
  88. #define EHEA_WATCH_DOG_TIMEOUT 10*HZ
  89. /* utility functions */
  90. void ehea_dump(void *adr, int len, char *msg);
  91. #define EHEA_BMASK(pos, length) (((pos) << 16) + (length))
  92. #define EHEA_BMASK_IBM(from, to) (((63 - to) << 16) + ((to) - (from) + 1))
  93. #define EHEA_BMASK_SHIFTPOS(mask) (((mask) >> 16) & 0xffff)
  94. #define EHEA_BMASK_MASK(mask) \
  95. (0xffffffffffffffffULL >> ((64 - (mask)) & 0xffff))
  96. #define EHEA_BMASK_SET(mask, value) \
  97. ((EHEA_BMASK_MASK(mask) & ((u64)(value))) << EHEA_BMASK_SHIFTPOS(mask))
  98. #define EHEA_BMASK_GET(mask, value) \
  99. (EHEA_BMASK_MASK(mask) & (((u64)(value)) >> EHEA_BMASK_SHIFTPOS(mask)))
  100. /*
  101. * Generic ehea page
  102. */
  103. struct ehea_page {
  104. u8 entries[PAGE_SIZE];
  105. };
  106. /*
  107. * Generic queue in linux kernel virtual memory
  108. */
  109. struct hw_queue {
  110. u64 current_q_offset; /* current queue entry */
  111. struct ehea_page **queue_pages; /* array of pages belonging to queue */
  112. u32 qe_size; /* queue entry size */
  113. u32 queue_length; /* queue length allocated in bytes */
  114. u32 pagesize;
  115. u32 toggle_state; /* toggle flag - per page */
  116. u32 reserved; /* 64 bit alignment */
  117. };
  118. /*
  119. * For pSeries this is a 64bit memory address where
  120. * I/O memory is mapped into CPU address space
  121. */
  122. struct h_epa {
  123. void __iomem *addr;
  124. };
  125. struct h_epa_user {
  126. u64 addr;
  127. };
  128. struct h_epas {
  129. struct h_epa kernel; /* kernel space accessible resource,
  130. set to 0 if unused */
  131. struct h_epa_user user; /* user space accessible resource
  132. set to 0 if unused */
  133. };
  134. /*
  135. * Memory map data structures
  136. */
  137. struct ehea_dir_bmap
  138. {
  139. u64 ent[EHEA_MAP_ENTRIES];
  140. };
  141. struct ehea_top_bmap
  142. {
  143. struct ehea_dir_bmap *dir[EHEA_MAP_ENTRIES];
  144. };
  145. struct ehea_bmap
  146. {
  147. struct ehea_top_bmap *top[EHEA_MAP_ENTRIES];
  148. };
  149. struct ehea_qp;
  150. struct ehea_cq;
  151. struct ehea_eq;
  152. struct ehea_port;
  153. struct ehea_av;
  154. /*
  155. * Queue attributes passed to ehea_create_qp()
  156. */
  157. struct ehea_qp_init_attr {
  158. /* input parameter */
  159. u32 qp_token; /* queue token */
  160. u8 low_lat_rq1;
  161. u8 signalingtype; /* cqe generation flag */
  162. u8 rq_count; /* num of receive queues */
  163. u8 eqe_gen; /* eqe generation flag */
  164. u16 max_nr_send_wqes; /* max number of send wqes */
  165. u16 max_nr_rwqes_rq1; /* max number of receive wqes */
  166. u16 max_nr_rwqes_rq2;
  167. u16 max_nr_rwqes_rq3;
  168. u8 wqe_size_enc_sq;
  169. u8 wqe_size_enc_rq1;
  170. u8 wqe_size_enc_rq2;
  171. u8 wqe_size_enc_rq3;
  172. u8 swqe_imm_data_len; /* immediate data length for swqes */
  173. u16 port_nr;
  174. u16 rq2_threshold;
  175. u16 rq3_threshold;
  176. u64 send_cq_handle;
  177. u64 recv_cq_handle;
  178. u64 aff_eq_handle;
  179. /* output parameter */
  180. u32 qp_nr;
  181. u16 act_nr_send_wqes;
  182. u16 act_nr_rwqes_rq1;
  183. u16 act_nr_rwqes_rq2;
  184. u16 act_nr_rwqes_rq3;
  185. u8 act_wqe_size_enc_sq;
  186. u8 act_wqe_size_enc_rq1;
  187. u8 act_wqe_size_enc_rq2;
  188. u8 act_wqe_size_enc_rq3;
  189. u32 nr_sq_pages;
  190. u32 nr_rq1_pages;
  191. u32 nr_rq2_pages;
  192. u32 nr_rq3_pages;
  193. u32 liobn_sq;
  194. u32 liobn_rq1;
  195. u32 liobn_rq2;
  196. u32 liobn_rq3;
  197. };
  198. /*
  199. * Event Queue attributes, passed as parameter
  200. */
  201. struct ehea_eq_attr {
  202. u32 type;
  203. u32 max_nr_of_eqes;
  204. u8 eqe_gen; /* generate eqe flag */
  205. u64 eq_handle;
  206. u32 act_nr_of_eqes;
  207. u32 nr_pages;
  208. u32 ist1; /* Interrupt service token */
  209. u32 ist2;
  210. u32 ist3;
  211. u32 ist4;
  212. };
  213. /*
  214. * Event Queue
  215. */
  216. struct ehea_eq {
  217. struct ehea_adapter *adapter;
  218. struct hw_queue hw_queue;
  219. u64 fw_handle;
  220. struct h_epas epas;
  221. spinlock_t spinlock;
  222. struct ehea_eq_attr attr;
  223. };
  224. /*
  225. * HEA Queues
  226. */
  227. struct ehea_qp {
  228. struct ehea_adapter *adapter;
  229. u64 fw_handle; /* QP handle for firmware calls */
  230. struct hw_queue hw_squeue;
  231. struct hw_queue hw_rqueue1;
  232. struct hw_queue hw_rqueue2;
  233. struct hw_queue hw_rqueue3;
  234. struct h_epas epas;
  235. struct ehea_qp_init_attr init_attr;
  236. };
  237. /*
  238. * Completion Queue attributes
  239. */
  240. struct ehea_cq_attr {
  241. /* input parameter */
  242. u32 max_nr_of_cqes;
  243. u32 cq_token;
  244. u64 eq_handle;
  245. /* output parameter */
  246. u32 act_nr_of_cqes;
  247. u32 nr_pages;
  248. };
  249. /*
  250. * Completion Queue
  251. */
  252. struct ehea_cq {
  253. struct ehea_adapter *adapter;
  254. u64 fw_handle;
  255. struct hw_queue hw_queue;
  256. struct h_epas epas;
  257. struct ehea_cq_attr attr;
  258. };
  259. /*
  260. * Memory Region
  261. */
  262. struct ehea_mr {
  263. struct ehea_adapter *adapter;
  264. u64 handle;
  265. u64 vaddr;
  266. u32 lkey;
  267. };
  268. /*
  269. * Port state information
  270. */
  271. struct port_stats {
  272. int poll_receive_errors;
  273. int queue_stopped;
  274. int err_tcp_cksum;
  275. int err_ip_cksum;
  276. int err_frame_crc;
  277. };
  278. #define EHEA_IRQ_NAME_SIZE 20
  279. /*
  280. * Queue SKB Array
  281. */
  282. struct ehea_q_skb_arr {
  283. struct sk_buff **arr; /* skb array for queue */
  284. int len; /* array length */
  285. int index; /* array index */
  286. int os_skbs; /* rq2/rq3 only: outstanding skbs */
  287. };
  288. /*
  289. * Port resources
  290. */
  291. struct ehea_port_res {
  292. struct napi_struct napi;
  293. struct port_stats p_stats;
  294. struct ehea_mr send_mr; /* send memory region */
  295. struct ehea_mr recv_mr; /* receive memory region */
  296. struct ehea_port *port;
  297. char int_recv_name[EHEA_IRQ_NAME_SIZE];
  298. char int_send_name[EHEA_IRQ_NAME_SIZE];
  299. struct ehea_qp *qp;
  300. struct ehea_cq *send_cq;
  301. struct ehea_cq *recv_cq;
  302. struct ehea_eq *eq;
  303. struct ehea_q_skb_arr rq1_skba;
  304. struct ehea_q_skb_arr rq2_skba;
  305. struct ehea_q_skb_arr rq3_skba;
  306. struct ehea_q_skb_arr sq_skba;
  307. int sq_skba_size;
  308. int swqe_refill_th;
  309. atomic_t swqe_avail;
  310. int swqe_ll_count;
  311. u32 swqe_id_counter;
  312. u64 tx_packets;
  313. u64 tx_bytes;
  314. u64 rx_packets;
  315. u64 rx_bytes;
  316. int sq_restart_flag;
  317. };
  318. #define EHEA_MAX_PORTS 16
  319. #define EHEA_NUM_PORTRES_FW_HANDLES 6 /* QP handle, SendCQ handle,
  320. RecvCQ handle, EQ handle,
  321. SendMR handle, RecvMR handle */
  322. #define EHEA_NUM_PORT_FW_HANDLES 1 /* EQ handle */
  323. #define EHEA_NUM_ADAPTER_FW_HANDLES 2 /* MR handle, NEQ handle */
  324. struct ehea_adapter {
  325. u64 handle;
  326. struct platform_device *ofdev;
  327. struct ehea_port *port[EHEA_MAX_PORTS];
  328. struct ehea_eq *neq; /* notification event queue */
  329. struct tasklet_struct neq_tasklet;
  330. struct ehea_mr mr;
  331. u32 pd; /* protection domain */
  332. u64 max_mc_mac; /* max number of multicast mac addresses */
  333. int active_ports;
  334. struct list_head list;
  335. };
  336. struct ehea_mc_list {
  337. struct list_head list;
  338. u64 macaddr;
  339. };
  340. /* kdump support */
  341. struct ehea_fw_handle_entry {
  342. u64 adh; /* Adapter Handle */
  343. u64 fwh; /* Firmware Handle */
  344. };
  345. struct ehea_fw_handle_array {
  346. struct ehea_fw_handle_entry *arr;
  347. int num_entries;
  348. struct mutex lock;
  349. };
  350. struct ehea_bcmc_reg_entry {
  351. u64 adh; /* Adapter Handle */
  352. u32 port_id; /* Logical Port Id */
  353. u8 reg_type; /* Registration Type */
  354. u64 macaddr;
  355. };
  356. struct ehea_bcmc_reg_array {
  357. struct ehea_bcmc_reg_entry *arr;
  358. int num_entries;
  359. spinlock_t lock;
  360. };
  361. #define EHEA_PORT_UP 1
  362. #define EHEA_PORT_DOWN 0
  363. #define EHEA_PHY_LINK_UP 1
  364. #define EHEA_PHY_LINK_DOWN 0
  365. #define EHEA_MAX_PORT_RES 16
  366. struct ehea_port {
  367. struct ehea_adapter *adapter; /* adapter that owns this port */
  368. struct net_device *netdev;
  369. struct rtnl_link_stats64 stats;
  370. struct ehea_port_res port_res[EHEA_MAX_PORT_RES];
  371. struct platform_device ofdev; /* Open Firmware Device */
  372. struct ehea_mc_list *mc_list; /* Multicast MAC addresses */
  373. struct ehea_eq *qp_eq;
  374. struct work_struct reset_task;
  375. struct delayed_work stats_work;
  376. struct mutex port_lock;
  377. char int_aff_name[EHEA_IRQ_NAME_SIZE];
  378. int allmulti; /* Indicates IFF_ALLMULTI state */
  379. int promisc; /* Indicates IFF_PROMISC state */
  380. int num_mcs;
  381. int resets;
  382. unsigned long flags;
  383. u64 mac_addr;
  384. u32 logical_port_id;
  385. u32 port_speed;
  386. u32 msg_enable;
  387. u32 sig_comp_iv;
  388. u32 state;
  389. u8 phy_link;
  390. u8 full_duplex;
  391. u8 autoneg;
  392. u8 num_def_qps;
  393. wait_queue_head_t swqe_avail_wq;
  394. wait_queue_head_t restart_wq;
  395. };
  396. struct port_res_cfg {
  397. int max_entries_rcq;
  398. int max_entries_scq;
  399. int max_entries_sq;
  400. int max_entries_rq1;
  401. int max_entries_rq2;
  402. int max_entries_rq3;
  403. };
  404. enum ehea_flag_bits {
  405. __EHEA_STOP_XFER,
  406. __EHEA_DISABLE_PORT_RESET
  407. };
  408. void ehea_set_ethtool_ops(struct net_device *netdev);
  409. int ehea_sense_port_attr(struct ehea_port *port);
  410. int ehea_set_portspeed(struct ehea_port *port, u32 port_speed);
  411. #endif /* __EHEA_H__ */