gianfar.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * drivers/net/ethernet/freescale/gianfar.h
  4. *
  5. * Gianfar Ethernet Driver
  6. * Driver for FEC on MPC8540 and TSEC on MPC8540/MPC8560
  7. * Based on 8260_io/fcc_enet.c
  8. *
  9. * Author: Andy Fleming
  10. * Maintainer: Kumar Gala
  11. * Modifier: Sandeep Gopalpet <[email protected]>
  12. *
  13. * Copyright 2002-2009, 2011-2013 Freescale Semiconductor, Inc.
  14. *
  15. * Still left to do:
  16. * -Add support for module parameters
  17. * -Add patch for ethtool phys id
  18. */
  19. #ifndef __GIANFAR_H
  20. #define __GIANFAR_H
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/string.h>
  24. #include <linux/errno.h>
  25. #include <linux/slab.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/delay.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/mm.h>
  33. #include <linux/mii.h>
  34. #include <linux/phy.h>
  35. #include <asm/io.h>
  36. #include <asm/irq.h>
  37. #include <linux/uaccess.h>
  38. #include <linux/module.h>
  39. #include <linux/crc32.h>
  40. #include <linux/workqueue.h>
  41. #include <linux/ethtool.h>
  42. struct ethtool_flow_spec_container {
  43. struct ethtool_rx_flow_spec fs;
  44. struct list_head list;
  45. };
  46. struct ethtool_rx_list {
  47. struct list_head list;
  48. unsigned int count;
  49. };
  50. /* Length for FCB */
  51. #define GMAC_FCB_LEN 8
  52. /* Length for TxPAL */
  53. #define GMAC_TXPAL_LEN 16
  54. /* Default padding amount */
  55. #define DEFAULT_PADDING 2
  56. /* Number of bytes to align the rx bufs to */
  57. #define RXBUF_ALIGNMENT 64
  58. #define DRV_NAME "gfar-enet"
  59. /* MAXIMUM NUMBER OF QUEUES SUPPORTED */
  60. #define MAX_TX_QS 0x8
  61. #define MAX_RX_QS 0x8
  62. /* MAXIMUM NUMBER OF GROUPS SUPPORTED */
  63. #define MAXGROUPS 0x2
  64. /* These need to be powers of 2 for this driver */
  65. #define DEFAULT_TX_RING_SIZE 256
  66. #define DEFAULT_RX_RING_SIZE 256
  67. #define GFAR_RX_BUFF_ALLOC 16
  68. #define GFAR_RX_MAX_RING_SIZE 256
  69. #define GFAR_TX_MAX_RING_SIZE 256
  70. #define FBTHR_SHIFT 24
  71. #define DEFAULT_RX_LFC_THR 16
  72. #define DEFAULT_LFC_PTVVAL 4
  73. #define GFAR_RXB_TRUESIZE 2048
  74. #define GFAR_SKBFRAG_OVR (RXBUF_ALIGNMENT \
  75. + SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
  76. #define GFAR_RXB_SIZE rounddown(GFAR_RXB_TRUESIZE - GFAR_SKBFRAG_OVR, 64)
  77. #define GFAR_SKBFRAG_SIZE (GFAR_RXB_SIZE + GFAR_SKBFRAG_OVR)
  78. #define TX_RING_MOD_MASK(size) (size-1)
  79. #define RX_RING_MOD_MASK(size) (size-1)
  80. #define GFAR_JUMBO_FRAME_SIZE 9600
  81. #define DEFAULT_FIFO_TX_THR 0x100
  82. #define DEFAULT_FIFO_TX_STARVE 0x40
  83. #define DEFAULT_FIFO_TX_STARVE_OFF 0x80
  84. /* The number of Exact Match registers */
  85. #define GFAR_EM_NUM 15
  86. /* Latency of interface clock in nanoseconds */
  87. /* Interface clock latency , in this case, means the
  88. * time described by a value of 1 in the interrupt
  89. * coalescing registers' time fields. Since those fields
  90. * refer to the time it takes for 64 clocks to pass, the
  91. * latencies are as such:
  92. * GBIT = 125MHz => 8ns/clock => 8*64 ns / tick
  93. * 100 = 25 MHz => 40ns/clock => 40*64 ns / tick
  94. * 10 = 2.5 MHz => 400ns/clock => 400*64 ns / tick
  95. */
  96. #define GFAR_GBIT_TIME 512
  97. #define GFAR_100_TIME 2560
  98. #define GFAR_10_TIME 25600
  99. #define DEFAULT_TX_COALESCE 1
  100. #define DEFAULT_TXCOUNT 16
  101. #define DEFAULT_TXTIME 21
  102. #define DEFAULT_RXTIME 21
  103. #define DEFAULT_RX_COALESCE 0
  104. #define DEFAULT_RXCOUNT 0
  105. /* TBI register addresses */
  106. #define MII_TBICON 0x11
  107. /* TBICON register bit fields */
  108. #define TBICON_CLK_SELECT 0x0020
  109. /* MAC register bits */
  110. #define MACCFG1_SOFT_RESET 0x80000000
  111. #define MACCFG1_RESET_RX_MC 0x00080000
  112. #define MACCFG1_RESET_TX_MC 0x00040000
  113. #define MACCFG1_RESET_RX_FUN 0x00020000
  114. #define MACCFG1_RESET_TX_FUN 0x00010000
  115. #define MACCFG1_LOOPBACK 0x00000100
  116. #define MACCFG1_RX_FLOW 0x00000020
  117. #define MACCFG1_TX_FLOW 0x00000010
  118. #define MACCFG1_SYNCD_RX_EN 0x00000008
  119. #define MACCFG1_RX_EN 0x00000004
  120. #define MACCFG1_SYNCD_TX_EN 0x00000002
  121. #define MACCFG1_TX_EN 0x00000001
  122. #define MACCFG2_INIT_SETTINGS 0x00007205
  123. #define MACCFG2_FULL_DUPLEX 0x00000001
  124. #define MACCFG2_IF 0x00000300
  125. #define MACCFG2_MII 0x00000100
  126. #define MACCFG2_GMII 0x00000200
  127. #define MACCFG2_HUGEFRAME 0x00000020
  128. #define MACCFG2_LENGTHCHECK 0x00000010
  129. #define MACCFG2_MPEN 0x00000008
  130. #define ECNTRL_FIFM 0x00008000
  131. #define ECNTRL_INIT_SETTINGS 0x00001000
  132. #define ECNTRL_TBI_MODE 0x00000020
  133. #define ECNTRL_REDUCED_MODE 0x00000010
  134. #define ECNTRL_R100 0x00000008
  135. #define ECNTRL_REDUCED_MII_MODE 0x00000004
  136. #define ECNTRL_SGMII_MODE 0x00000002
  137. #define MINFLR_INIT_SETTINGS 0x00000040
  138. /* Tqueue control */
  139. #define TQUEUE_EN0 0x00008000
  140. #define TQUEUE_EN1 0x00004000
  141. #define TQUEUE_EN2 0x00002000
  142. #define TQUEUE_EN3 0x00001000
  143. #define TQUEUE_EN4 0x00000800
  144. #define TQUEUE_EN5 0x00000400
  145. #define TQUEUE_EN6 0x00000200
  146. #define TQUEUE_EN7 0x00000100
  147. #define TQUEUE_EN_ALL 0x0000FF00
  148. #define TR03WT_WT0_MASK 0xFF000000
  149. #define TR03WT_WT1_MASK 0x00FF0000
  150. #define TR03WT_WT2_MASK 0x0000FF00
  151. #define TR03WT_WT3_MASK 0x000000FF
  152. #define TR47WT_WT4_MASK 0xFF000000
  153. #define TR47WT_WT5_MASK 0x00FF0000
  154. #define TR47WT_WT6_MASK 0x0000FF00
  155. #define TR47WT_WT7_MASK 0x000000FF
  156. /* Rqueue control */
  157. #define RQUEUE_EX0 0x00800000
  158. #define RQUEUE_EX1 0x00400000
  159. #define RQUEUE_EX2 0x00200000
  160. #define RQUEUE_EX3 0x00100000
  161. #define RQUEUE_EX4 0x00080000
  162. #define RQUEUE_EX5 0x00040000
  163. #define RQUEUE_EX6 0x00020000
  164. #define RQUEUE_EX7 0x00010000
  165. #define RQUEUE_EX_ALL 0x00FF0000
  166. #define RQUEUE_EN0 0x00000080
  167. #define RQUEUE_EN1 0x00000040
  168. #define RQUEUE_EN2 0x00000020
  169. #define RQUEUE_EN3 0x00000010
  170. #define RQUEUE_EN4 0x00000008
  171. #define RQUEUE_EN5 0x00000004
  172. #define RQUEUE_EN6 0x00000002
  173. #define RQUEUE_EN7 0x00000001
  174. #define RQUEUE_EN_ALL 0x000000FF
  175. /* Init to do tx snooping for buffers and descriptors */
  176. #define DMACTRL_INIT_SETTINGS 0x000000c3
  177. #define DMACTRL_GRS 0x00000010
  178. #define DMACTRL_GTS 0x00000008
  179. #define TSTAT_CLEAR_THALT_ALL 0xFF000000
  180. #define TSTAT_CLEAR_THALT 0x80000000
  181. #define TSTAT_CLEAR_THALT0 0x80000000
  182. #define TSTAT_CLEAR_THALT1 0x40000000
  183. #define TSTAT_CLEAR_THALT2 0x20000000
  184. #define TSTAT_CLEAR_THALT3 0x10000000
  185. #define TSTAT_CLEAR_THALT4 0x08000000
  186. #define TSTAT_CLEAR_THALT5 0x04000000
  187. #define TSTAT_CLEAR_THALT6 0x02000000
  188. #define TSTAT_CLEAR_THALT7 0x01000000
  189. /* Interrupt coalescing macros */
  190. #define IC_ICEN 0x80000000
  191. #define IC_ICFT_MASK 0x1fe00000
  192. #define IC_ICFT_SHIFT 21
  193. #define mk_ic_icft(x) \
  194. (((unsigned int)x << IC_ICFT_SHIFT)&IC_ICFT_MASK)
  195. #define IC_ICTT_MASK 0x0000ffff
  196. #define mk_ic_ictt(x) (x&IC_ICTT_MASK)
  197. #define mk_ic_value(count, time) (IC_ICEN | \
  198. mk_ic_icft(count) | \
  199. mk_ic_ictt(time))
  200. #define get_icft_value(ic) (((unsigned long)ic & IC_ICFT_MASK) >> \
  201. IC_ICFT_SHIFT)
  202. #define get_ictt_value(ic) ((unsigned long)ic & IC_ICTT_MASK)
  203. #define DEFAULT_TXIC mk_ic_value(DEFAULT_TXCOUNT, DEFAULT_TXTIME)
  204. #define DEFAULT_RXIC mk_ic_value(DEFAULT_RXCOUNT, DEFAULT_RXTIME)
  205. #define RCTRL_TS_ENABLE 0x01000000
  206. #define RCTRL_PAL_MASK 0x001f0000
  207. #define RCTRL_LFC 0x00004000
  208. #define RCTRL_VLEX 0x00002000
  209. #define RCTRL_FILREN 0x00001000
  210. #define RCTRL_GHTX 0x00000400
  211. #define RCTRL_IPCSEN 0x00000200
  212. #define RCTRL_TUCSEN 0x00000100
  213. #define RCTRL_PRSDEP_MASK 0x000000c0
  214. #define RCTRL_PRSDEP_INIT 0x000000c0
  215. #define RCTRL_PRSFM 0x00000020
  216. #define RCTRL_PROM 0x00000008
  217. #define RCTRL_EMEN 0x00000002
  218. #define RCTRL_REQ_PARSER (RCTRL_VLEX | RCTRL_IPCSEN | \
  219. RCTRL_TUCSEN | RCTRL_FILREN)
  220. #define RCTRL_CHECKSUMMING (RCTRL_IPCSEN | RCTRL_TUCSEN | \
  221. RCTRL_PRSDEP_INIT)
  222. #define RCTRL_EXTHASH (RCTRL_GHTX)
  223. #define RCTRL_VLAN (RCTRL_PRSDEP_INIT)
  224. #define RCTRL_PADDING(x) ((x << 16) & RCTRL_PAL_MASK)
  225. #define RSTAT_CLEAR_RHALT 0x00800000
  226. #define RSTAT_CLEAR_RXF0 0x00000080
  227. #define RSTAT_RXF_MASK 0x000000ff
  228. #define TCTRL_IPCSEN 0x00004000
  229. #define TCTRL_TUCSEN 0x00002000
  230. #define TCTRL_VLINS 0x00001000
  231. #define TCTRL_THDF 0x00000800
  232. #define TCTRL_RFCPAUSE 0x00000010
  233. #define TCTRL_TFCPAUSE 0x00000008
  234. #define TCTRL_TXSCHED_MASK 0x00000006
  235. #define TCTRL_TXSCHED_INIT 0x00000000
  236. /* priority scheduling */
  237. #define TCTRL_TXSCHED_PRIO 0x00000002
  238. /* weighted round-robin scheduling (WRRS) */
  239. #define TCTRL_TXSCHED_WRRS 0x00000004
  240. /* default WRRS weight and policy setting,
  241. * tailored to the tr03wt and tr47wt registers:
  242. * equal weight for all Tx Qs, measured in 64byte units
  243. */
  244. #define DEFAULT_WRRS_WEIGHT 0x18181818
  245. #define TCTRL_INIT_CSUM (TCTRL_TUCSEN | TCTRL_IPCSEN)
  246. #define IEVENT_INIT_CLEAR 0xffffffff
  247. #define IEVENT_BABR 0x80000000
  248. #define IEVENT_RXC 0x40000000
  249. #define IEVENT_BSY 0x20000000
  250. #define IEVENT_EBERR 0x10000000
  251. #define IEVENT_MSRO 0x04000000
  252. #define IEVENT_GTSC 0x02000000
  253. #define IEVENT_BABT 0x01000000
  254. #define IEVENT_TXC 0x00800000
  255. #define IEVENT_TXE 0x00400000
  256. #define IEVENT_TXB 0x00200000
  257. #define IEVENT_TXF 0x00100000
  258. #define IEVENT_LC 0x00040000
  259. #define IEVENT_CRL 0x00020000
  260. #define IEVENT_XFUN 0x00010000
  261. #define IEVENT_RXB0 0x00008000
  262. #define IEVENT_MAG 0x00000800
  263. #define IEVENT_GRSC 0x00000100
  264. #define IEVENT_RXF0 0x00000080
  265. #define IEVENT_FGPI 0x00000010
  266. #define IEVENT_FIR 0x00000008
  267. #define IEVENT_FIQ 0x00000004
  268. #define IEVENT_DPE 0x00000002
  269. #define IEVENT_PERR 0x00000001
  270. #define IEVENT_RX_MASK (IEVENT_RXB0 | IEVENT_RXF0 | IEVENT_BSY)
  271. #define IEVENT_TX_MASK (IEVENT_TXB | IEVENT_TXF)
  272. #define IEVENT_RTX_MASK (IEVENT_RX_MASK | IEVENT_TX_MASK)
  273. #define IEVENT_ERR_MASK \
  274. (IEVENT_RXC | IEVENT_BSY | IEVENT_EBERR | IEVENT_MSRO | \
  275. IEVENT_BABT | IEVENT_TXC | IEVENT_TXE | IEVENT_LC \
  276. | IEVENT_CRL | IEVENT_XFUN | IEVENT_DPE | IEVENT_PERR \
  277. | IEVENT_MAG | IEVENT_BABR)
  278. #define IMASK_INIT_CLEAR 0x00000000
  279. #define IMASK_BABR 0x80000000
  280. #define IMASK_RXC 0x40000000
  281. #define IMASK_BSY 0x20000000
  282. #define IMASK_EBERR 0x10000000
  283. #define IMASK_MSRO 0x04000000
  284. #define IMASK_GTSC 0x02000000
  285. #define IMASK_BABT 0x01000000
  286. #define IMASK_TXC 0x00800000
  287. #define IMASK_TXEEN 0x00400000
  288. #define IMASK_TXBEN 0x00200000
  289. #define IMASK_TXFEN 0x00100000
  290. #define IMASK_LC 0x00040000
  291. #define IMASK_CRL 0x00020000
  292. #define IMASK_XFUN 0x00010000
  293. #define IMASK_RXB0 0x00008000
  294. #define IMASK_MAG 0x00000800
  295. #define IMASK_GRSC 0x00000100
  296. #define IMASK_RXFEN0 0x00000080
  297. #define IMASK_FGPI 0x00000010
  298. #define IMASK_FIR 0x00000008
  299. #define IMASK_FIQ 0x00000004
  300. #define IMASK_DPE 0x00000002
  301. #define IMASK_PERR 0x00000001
  302. #define IMASK_DEFAULT (IMASK_TXEEN | IMASK_TXFEN | IMASK_TXBEN | \
  303. IMASK_RXFEN0 | IMASK_BSY | IMASK_EBERR | IMASK_BABR | \
  304. IMASK_XFUN | IMASK_RXC | IMASK_BABT | IMASK_DPE \
  305. | IMASK_PERR)
  306. #define IMASK_RX_DEFAULT (IMASK_RXFEN0 | IMASK_BSY)
  307. #define IMASK_TX_DEFAULT (IMASK_TXFEN | IMASK_TXBEN)
  308. #define IMASK_RX_DISABLED ((~(IMASK_RX_DEFAULT)) & IMASK_DEFAULT)
  309. #define IMASK_TX_DISABLED ((~(IMASK_TX_DEFAULT)) & IMASK_DEFAULT)
  310. /* Attribute fields */
  311. /* This enables rx snooping for buffers and descriptors */
  312. #define ATTR_BDSTASH 0x00000800
  313. #define ATTR_BUFSTASH 0x00004000
  314. #define ATTR_SNOOPING 0x000000c0
  315. #define ATTR_INIT_SETTINGS ATTR_SNOOPING
  316. #define ATTRELI_INIT_SETTINGS 0x0
  317. #define ATTRELI_EL_MASK 0x3fff0000
  318. #define ATTRELI_EL(x) (x << 16)
  319. #define ATTRELI_EI_MASK 0x00003fff
  320. #define ATTRELI_EI(x) (x)
  321. #define BD_LFLAG(flags) ((flags) << 16)
  322. #define BD_LENGTH_MASK 0x0000ffff
  323. #define FPR_FILER_MASK 0xFFFFFFFF
  324. #define MAX_FILER_IDX 0xFF
  325. /* This default RIR value directly corresponds
  326. * to the 3-bit hash value generated */
  327. #define DEFAULT_8RXQ_RIR0 0x05397700
  328. /* Map even hash values to Q0, and odd ones to Q1 */
  329. #define DEFAULT_2RXQ_RIR0 0x04104100
  330. /* RQFCR register bits */
  331. #define RQFCR_GPI 0x80000000
  332. #define RQFCR_HASHTBL_Q 0x00000000
  333. #define RQFCR_HASHTBL_0 0x00020000
  334. #define RQFCR_HASHTBL_1 0x00040000
  335. #define RQFCR_HASHTBL_2 0x00060000
  336. #define RQFCR_HASHTBL_3 0x00080000
  337. #define RQFCR_HASH 0x00010000
  338. #define RQFCR_QUEUE 0x0000FC00
  339. #define RQFCR_CLE 0x00000200
  340. #define RQFCR_RJE 0x00000100
  341. #define RQFCR_AND 0x00000080
  342. #define RQFCR_CMP_EXACT 0x00000000
  343. #define RQFCR_CMP_MATCH 0x00000020
  344. #define RQFCR_CMP_NOEXACT 0x00000040
  345. #define RQFCR_CMP_NOMATCH 0x00000060
  346. /* RQFCR PID values */
  347. #define RQFCR_PID_MASK 0x00000000
  348. #define RQFCR_PID_PARSE 0x00000001
  349. #define RQFCR_PID_ARB 0x00000002
  350. #define RQFCR_PID_DAH 0x00000003
  351. #define RQFCR_PID_DAL 0x00000004
  352. #define RQFCR_PID_SAH 0x00000005
  353. #define RQFCR_PID_SAL 0x00000006
  354. #define RQFCR_PID_ETY 0x00000007
  355. #define RQFCR_PID_VID 0x00000008
  356. #define RQFCR_PID_PRI 0x00000009
  357. #define RQFCR_PID_TOS 0x0000000A
  358. #define RQFCR_PID_L4P 0x0000000B
  359. #define RQFCR_PID_DIA 0x0000000C
  360. #define RQFCR_PID_SIA 0x0000000D
  361. #define RQFCR_PID_DPT 0x0000000E
  362. #define RQFCR_PID_SPT 0x0000000F
  363. /* RQFPR when PID is 0x0001 */
  364. #define RQFPR_HDR_GE_512 0x00200000
  365. #define RQFPR_LERR 0x00100000
  366. #define RQFPR_RAR 0x00080000
  367. #define RQFPR_RARQ 0x00040000
  368. #define RQFPR_AR 0x00020000
  369. #define RQFPR_ARQ 0x00010000
  370. #define RQFPR_EBC 0x00008000
  371. #define RQFPR_VLN 0x00004000
  372. #define RQFPR_CFI 0x00002000
  373. #define RQFPR_JUM 0x00001000
  374. #define RQFPR_IPF 0x00000800
  375. #define RQFPR_FIF 0x00000400
  376. #define RQFPR_IPV4 0x00000200
  377. #define RQFPR_IPV6 0x00000100
  378. #define RQFPR_ICC 0x00000080
  379. #define RQFPR_ICV 0x00000040
  380. #define RQFPR_TCP 0x00000020
  381. #define RQFPR_UDP 0x00000010
  382. #define RQFPR_TUC 0x00000008
  383. #define RQFPR_TUV 0x00000004
  384. #define RQFPR_PER 0x00000002
  385. #define RQFPR_EER 0x00000001
  386. /* CAR1 bits */
  387. #define CAR1_C164 0x80000000
  388. #define CAR1_C1127 0x40000000
  389. #define CAR1_C1255 0x20000000
  390. #define CAR1_C1511 0x10000000
  391. #define CAR1_C11K 0x08000000
  392. #define CAR1_C1MAX 0x04000000
  393. #define CAR1_C1MGV 0x02000000
  394. #define CAR1_C1REJ 0x00020000
  395. #define CAR1_C1RBY 0x00010000
  396. #define CAR1_C1RPK 0x00008000
  397. #define CAR1_C1RFC 0x00004000
  398. #define CAR1_C1RMC 0x00002000
  399. #define CAR1_C1RBC 0x00001000
  400. #define CAR1_C1RXC 0x00000800
  401. #define CAR1_C1RXP 0x00000400
  402. #define CAR1_C1RXU 0x00000200
  403. #define CAR1_C1RAL 0x00000100
  404. #define CAR1_C1RFL 0x00000080
  405. #define CAR1_C1RCD 0x00000040
  406. #define CAR1_C1RCS 0x00000020
  407. #define CAR1_C1RUN 0x00000010
  408. #define CAR1_C1ROV 0x00000008
  409. #define CAR1_C1RFR 0x00000004
  410. #define CAR1_C1RJB 0x00000002
  411. #define CAR1_C1RDR 0x00000001
  412. /* CAM1 bits */
  413. #define CAM1_M164 0x80000000
  414. #define CAM1_M1127 0x40000000
  415. #define CAM1_M1255 0x20000000
  416. #define CAM1_M1511 0x10000000
  417. #define CAM1_M11K 0x08000000
  418. #define CAM1_M1MAX 0x04000000
  419. #define CAM1_M1MGV 0x02000000
  420. #define CAM1_M1REJ 0x00020000
  421. #define CAM1_M1RBY 0x00010000
  422. #define CAM1_M1RPK 0x00008000
  423. #define CAM1_M1RFC 0x00004000
  424. #define CAM1_M1RMC 0x00002000
  425. #define CAM1_M1RBC 0x00001000
  426. #define CAM1_M1RXC 0x00000800
  427. #define CAM1_M1RXP 0x00000400
  428. #define CAM1_M1RXU 0x00000200
  429. #define CAM1_M1RAL 0x00000100
  430. #define CAM1_M1RFL 0x00000080
  431. #define CAM1_M1RCD 0x00000040
  432. #define CAM1_M1RCS 0x00000020
  433. #define CAM1_M1RUN 0x00000010
  434. #define CAM1_M1ROV 0x00000008
  435. #define CAM1_M1RFR 0x00000004
  436. #define CAM1_M1RJB 0x00000002
  437. #define CAM1_M1RDR 0x00000001
  438. /* TxBD status field bits */
  439. #define TXBD_READY 0x8000
  440. #define TXBD_PADCRC 0x4000
  441. #define TXBD_WRAP 0x2000
  442. #define TXBD_INTERRUPT 0x1000
  443. #define TXBD_LAST 0x0800
  444. #define TXBD_CRC 0x0400
  445. #define TXBD_DEF 0x0200
  446. #define TXBD_HUGEFRAME 0x0080
  447. #define TXBD_LATECOLLISION 0x0080
  448. #define TXBD_RETRYLIMIT 0x0040
  449. #define TXBD_RETRYCOUNTMASK 0x003c
  450. #define TXBD_UNDERRUN 0x0002
  451. #define TXBD_TOE 0x0002
  452. /* Tx FCB param bits */
  453. #define TXFCB_VLN 0x80
  454. #define TXFCB_IP 0x40
  455. #define TXFCB_IP6 0x20
  456. #define TXFCB_TUP 0x10
  457. #define TXFCB_UDP 0x08
  458. #define TXFCB_CIP 0x04
  459. #define TXFCB_CTU 0x02
  460. #define TXFCB_NPH 0x01
  461. #define TXFCB_DEFAULT (TXFCB_IP|TXFCB_TUP|TXFCB_CTU|TXFCB_NPH)
  462. /* RxBD status field bits */
  463. #define RXBD_EMPTY 0x8000
  464. #define RXBD_RO1 0x4000
  465. #define RXBD_WRAP 0x2000
  466. #define RXBD_INTERRUPT 0x1000
  467. #define RXBD_LAST 0x0800
  468. #define RXBD_FIRST 0x0400
  469. #define RXBD_MISS 0x0100
  470. #define RXBD_BROADCAST 0x0080
  471. #define RXBD_MULTICAST 0x0040
  472. #define RXBD_LARGE 0x0020
  473. #define RXBD_NONOCTET 0x0010
  474. #define RXBD_SHORT 0x0008
  475. #define RXBD_CRCERR 0x0004
  476. #define RXBD_OVERRUN 0x0002
  477. #define RXBD_TRUNCATED 0x0001
  478. #define RXBD_STATS 0x01ff
  479. #define RXBD_ERR (RXBD_LARGE | RXBD_SHORT | RXBD_NONOCTET \
  480. | RXBD_CRCERR | RXBD_OVERRUN \
  481. | RXBD_TRUNCATED)
  482. /* Rx FCB status field bits */
  483. #define RXFCB_VLN 0x8000
  484. #define RXFCB_IP 0x4000
  485. #define RXFCB_IP6 0x2000
  486. #define RXFCB_TUP 0x1000
  487. #define RXFCB_CIP 0x0800
  488. #define RXFCB_CTU 0x0400
  489. #define RXFCB_EIP 0x0200
  490. #define RXFCB_ETU 0x0100
  491. #define RXFCB_CSUM_MASK 0x0f00
  492. #define RXFCB_PERR_MASK 0x000c
  493. #define RXFCB_PERR_BADL3 0x0008
  494. #define GFAR_INT_NAME_MAX (IFNAMSIZ + 6) /* '_g#_xx' */
  495. #define GFAR_WOL_MAGIC 0x00000001
  496. #define GFAR_WOL_FILER_UCAST 0x00000002
  497. struct txbd8
  498. {
  499. union {
  500. struct {
  501. __be16 status; /* Status Fields */
  502. __be16 length; /* Buffer length */
  503. };
  504. __be32 lstatus;
  505. };
  506. __be32 bufPtr; /* Buffer Pointer */
  507. };
  508. struct txfcb {
  509. u8 flags;
  510. u8 ptp; /* Flag to enable tx timestamping */
  511. u8 l4os; /* Level 4 Header Offset */
  512. u8 l3os; /* Level 3 Header Offset */
  513. __be16 phcs; /* Pseudo-header Checksum */
  514. __be16 vlctl; /* VLAN control word */
  515. };
  516. struct rxbd8
  517. {
  518. union {
  519. struct {
  520. __be16 status; /* Status Fields */
  521. __be16 length; /* Buffer Length */
  522. };
  523. __be32 lstatus;
  524. };
  525. __be32 bufPtr; /* Buffer Pointer */
  526. };
  527. struct rxfcb {
  528. __be16 flags;
  529. u8 rq; /* Receive Queue index */
  530. u8 pro; /* Layer 4 Protocol */
  531. u16 reserved;
  532. __be16 vlctl; /* VLAN control word */
  533. };
  534. struct gianfar_skb_cb {
  535. unsigned int bytes_sent; /* bytes-on-wire (i.e. no FCB) */
  536. };
  537. #define GFAR_CB(skb) ((struct gianfar_skb_cb *)((skb)->cb))
  538. struct rmon_mib
  539. {
  540. u32 tr64; /* 0x.680 - Transmit and Receive 64-byte Frame Counter */
  541. u32 tr127; /* 0x.684 - Transmit and Receive 65-127 byte Frame Counter */
  542. u32 tr255; /* 0x.688 - Transmit and Receive 128-255 byte Frame Counter */
  543. u32 tr511; /* 0x.68c - Transmit and Receive 256-511 byte Frame Counter */
  544. u32 tr1k; /* 0x.690 - Transmit and Receive 512-1023 byte Frame Counter */
  545. u32 trmax; /* 0x.694 - Transmit and Receive 1024-1518 byte Frame Counter */
  546. u32 trmgv; /* 0x.698 - Transmit and Receive 1519-1522 byte Good VLAN Frame */
  547. u32 rbyt; /* 0x.69c - Receive Byte Counter */
  548. u32 rpkt; /* 0x.6a0 - Receive Packet Counter */
  549. u32 rfcs; /* 0x.6a4 - Receive FCS Error Counter */
  550. u32 rmca; /* 0x.6a8 - Receive Multicast Packet Counter */
  551. u32 rbca; /* 0x.6ac - Receive Broadcast Packet Counter */
  552. u32 rxcf; /* 0x.6b0 - Receive Control Frame Packet Counter */
  553. u32 rxpf; /* 0x.6b4 - Receive Pause Frame Packet Counter */
  554. u32 rxuo; /* 0x.6b8 - Receive Unknown OP Code Counter */
  555. u32 raln; /* 0x.6bc - Receive Alignment Error Counter */
  556. u32 rflr; /* 0x.6c0 - Receive Frame Length Error Counter */
  557. u32 rcde; /* 0x.6c4 - Receive Code Error Counter */
  558. u32 rcse; /* 0x.6c8 - Receive Carrier Sense Error Counter */
  559. u32 rund; /* 0x.6cc - Receive Undersize Packet Counter */
  560. u32 rovr; /* 0x.6d0 - Receive Oversize Packet Counter */
  561. u32 rfrg; /* 0x.6d4 - Receive Fragments Counter */
  562. u32 rjbr; /* 0x.6d8 - Receive Jabber Counter */
  563. u32 rdrp; /* 0x.6dc - Receive Drop Counter */
  564. u32 tbyt; /* 0x.6e0 - Transmit Byte Counter Counter */
  565. u32 tpkt; /* 0x.6e4 - Transmit Packet Counter */
  566. u32 tmca; /* 0x.6e8 - Transmit Multicast Packet Counter */
  567. u32 tbca; /* 0x.6ec - Transmit Broadcast Packet Counter */
  568. u32 txpf; /* 0x.6f0 - Transmit Pause Control Frame Counter */
  569. u32 tdfr; /* 0x.6f4 - Transmit Deferral Packet Counter */
  570. u32 tedf; /* 0x.6f8 - Transmit Excessive Deferral Packet Counter */
  571. u32 tscl; /* 0x.6fc - Transmit Single Collision Packet Counter */
  572. u32 tmcl; /* 0x.700 - Transmit Multiple Collision Packet Counter */
  573. u32 tlcl; /* 0x.704 - Transmit Late Collision Packet Counter */
  574. u32 txcl; /* 0x.708 - Transmit Excessive Collision Packet Counter */
  575. u32 tncl; /* 0x.70c - Transmit Total Collision Counter */
  576. u8 res1[4];
  577. u32 tdrp; /* 0x.714 - Transmit Drop Frame Counter */
  578. u32 tjbr; /* 0x.718 - Transmit Jabber Frame Counter */
  579. u32 tfcs; /* 0x.71c - Transmit FCS Error Counter */
  580. u32 txcf; /* 0x.720 - Transmit Control Frame Counter */
  581. u32 tovr; /* 0x.724 - Transmit Oversize Frame Counter */
  582. u32 tund; /* 0x.728 - Transmit Undersize Frame Counter */
  583. u32 tfrg; /* 0x.72c - Transmit Fragments Frame Counter */
  584. u32 car1; /* 0x.730 - Carry Register One */
  585. u32 car2; /* 0x.734 - Carry Register Two */
  586. u32 cam1; /* 0x.738 - Carry Mask Register One */
  587. u32 cam2; /* 0x.73c - Carry Mask Register Two */
  588. };
  589. struct rmon_overflow {
  590. /* lock for synchronization of the rdrp field of this struct, and
  591. * CAR1/CAR2 registers
  592. */
  593. spinlock_t lock;
  594. u32 imask;
  595. u64 rdrp;
  596. };
  597. struct gfar_extra_stats {
  598. atomic64_t rx_alloc_err;
  599. atomic64_t rx_large;
  600. atomic64_t rx_short;
  601. atomic64_t rx_nonoctet;
  602. atomic64_t rx_crcerr;
  603. atomic64_t rx_overrun;
  604. atomic64_t rx_bsy;
  605. atomic64_t rx_babr;
  606. atomic64_t rx_trunc;
  607. atomic64_t eberr;
  608. atomic64_t tx_babt;
  609. atomic64_t tx_underrun;
  610. atomic64_t tx_timeout;
  611. };
  612. #define GFAR_RMON_LEN ((sizeof(struct rmon_mib) - 16)/sizeof(u32))
  613. #define GFAR_EXTRA_STATS_LEN \
  614. (sizeof(struct gfar_extra_stats)/sizeof(atomic64_t))
  615. /* Number of stats exported via ethtool */
  616. #define GFAR_STATS_LEN (GFAR_RMON_LEN + GFAR_EXTRA_STATS_LEN)
  617. struct gfar {
  618. u32 tsec_id; /* 0x.000 - Controller ID register */
  619. u32 tsec_id2; /* 0x.004 - Controller ID2 register */
  620. u8 res1[8];
  621. u32 ievent; /* 0x.010 - Interrupt Event Register */
  622. u32 imask; /* 0x.014 - Interrupt Mask Register */
  623. u32 edis; /* 0x.018 - Error Disabled Register */
  624. u32 emapg; /* 0x.01c - Group Error mapping register */
  625. u32 ecntrl; /* 0x.020 - Ethernet Control Register */
  626. u32 minflr; /* 0x.024 - Minimum Frame Length Register */
  627. u32 ptv; /* 0x.028 - Pause Time Value Register */
  628. u32 dmactrl; /* 0x.02c - DMA Control Register */
  629. u32 tbipa; /* 0x.030 - TBI PHY Address Register */
  630. u8 res2[28];
  631. u32 fifo_rx_pause; /* 0x.050 - FIFO receive pause start threshold
  632. register */
  633. u32 fifo_rx_pause_shutoff; /* x.054 - FIFO receive starve shutoff
  634. register */
  635. u32 fifo_rx_alarm; /* 0x.058 - FIFO receive alarm start threshold
  636. register */
  637. u32 fifo_rx_alarm_shutoff; /*0x.05c - FIFO receive alarm starve
  638. shutoff register */
  639. u8 res3[44];
  640. u32 fifo_tx_thr; /* 0x.08c - FIFO transmit threshold register */
  641. u8 res4[8];
  642. u32 fifo_tx_starve; /* 0x.098 - FIFO transmit starve register */
  643. u32 fifo_tx_starve_shutoff; /* 0x.09c - FIFO transmit starve shutoff register */
  644. u8 res5[96];
  645. u32 tctrl; /* 0x.100 - Transmit Control Register */
  646. u32 tstat; /* 0x.104 - Transmit Status Register */
  647. u32 dfvlan; /* 0x.108 - Default VLAN Control word */
  648. u32 tbdlen; /* 0x.10c - Transmit Buffer Descriptor Data Length Register */
  649. u32 txic; /* 0x.110 - Transmit Interrupt Coalescing Configuration Register */
  650. u32 tqueue; /* 0x.114 - Transmit queue control register */
  651. u8 res7[40];
  652. u32 tr03wt; /* 0x.140 - TxBD Rings 0-3 round-robin weightings */
  653. u32 tr47wt; /* 0x.144 - TxBD Rings 4-7 round-robin weightings */
  654. u8 res8[52];
  655. u32 tbdbph; /* 0x.17c - Tx data buffer pointer high */
  656. u8 res9a[4];
  657. u32 tbptr0; /* 0x.184 - TxBD Pointer for ring 0 */
  658. u8 res9b[4];
  659. u32 tbptr1; /* 0x.18c - TxBD Pointer for ring 1 */
  660. u8 res9c[4];
  661. u32 tbptr2; /* 0x.194 - TxBD Pointer for ring 2 */
  662. u8 res9d[4];
  663. u32 tbptr3; /* 0x.19c - TxBD Pointer for ring 3 */
  664. u8 res9e[4];
  665. u32 tbptr4; /* 0x.1a4 - TxBD Pointer for ring 4 */
  666. u8 res9f[4];
  667. u32 tbptr5; /* 0x.1ac - TxBD Pointer for ring 5 */
  668. u8 res9g[4];
  669. u32 tbptr6; /* 0x.1b4 - TxBD Pointer for ring 6 */
  670. u8 res9h[4];
  671. u32 tbptr7; /* 0x.1bc - TxBD Pointer for ring 7 */
  672. u8 res9[64];
  673. u32 tbaseh; /* 0x.200 - TxBD base address high */
  674. u32 tbase0; /* 0x.204 - TxBD Base Address of ring 0 */
  675. u8 res10a[4];
  676. u32 tbase1; /* 0x.20c - TxBD Base Address of ring 1 */
  677. u8 res10b[4];
  678. u32 tbase2; /* 0x.214 - TxBD Base Address of ring 2 */
  679. u8 res10c[4];
  680. u32 tbase3; /* 0x.21c - TxBD Base Address of ring 3 */
  681. u8 res10d[4];
  682. u32 tbase4; /* 0x.224 - TxBD Base Address of ring 4 */
  683. u8 res10e[4];
  684. u32 tbase5; /* 0x.22c - TxBD Base Address of ring 5 */
  685. u8 res10f[4];
  686. u32 tbase6; /* 0x.234 - TxBD Base Address of ring 6 */
  687. u8 res10g[4];
  688. u32 tbase7; /* 0x.23c - TxBD Base Address of ring 7 */
  689. u8 res10[192];
  690. u32 rctrl; /* 0x.300 - Receive Control Register */
  691. u32 rstat; /* 0x.304 - Receive Status Register */
  692. u8 res12[8];
  693. u32 rxic; /* 0x.310 - Receive Interrupt Coalescing Configuration Register */
  694. u32 rqueue; /* 0x.314 - Receive queue control register */
  695. u32 rir0; /* 0x.318 - Ring mapping register 0 */
  696. u32 rir1; /* 0x.31c - Ring mapping register 1 */
  697. u32 rir2; /* 0x.320 - Ring mapping register 2 */
  698. u32 rir3; /* 0x.324 - Ring mapping register 3 */
  699. u8 res13[8];
  700. u32 rbifx; /* 0x.330 - Receive bit field extract control register */
  701. u32 rqfar; /* 0x.334 - Receive queue filing table address register */
  702. u32 rqfcr; /* 0x.338 - Receive queue filing table control register */
  703. u32 rqfpr; /* 0x.33c - Receive queue filing table property register */
  704. u32 mrblr; /* 0x.340 - Maximum Receive Buffer Length Register */
  705. u8 res14[56];
  706. u32 rbdbph; /* 0x.37c - Rx data buffer pointer high */
  707. u8 res15a[4];
  708. u32 rbptr0; /* 0x.384 - RxBD pointer for ring 0 */
  709. u8 res15b[4];
  710. u32 rbptr1; /* 0x.38c - RxBD pointer for ring 1 */
  711. u8 res15c[4];
  712. u32 rbptr2; /* 0x.394 - RxBD pointer for ring 2 */
  713. u8 res15d[4];
  714. u32 rbptr3; /* 0x.39c - RxBD pointer for ring 3 */
  715. u8 res15e[4];
  716. u32 rbptr4; /* 0x.3a4 - RxBD pointer for ring 4 */
  717. u8 res15f[4];
  718. u32 rbptr5; /* 0x.3ac - RxBD pointer for ring 5 */
  719. u8 res15g[4];
  720. u32 rbptr6; /* 0x.3b4 - RxBD pointer for ring 6 */
  721. u8 res15h[4];
  722. u32 rbptr7; /* 0x.3bc - RxBD pointer for ring 7 */
  723. u8 res16[64];
  724. u32 rbaseh; /* 0x.400 - RxBD base address high */
  725. u32 rbase0; /* 0x.404 - RxBD base address of ring 0 */
  726. u8 res17a[4];
  727. u32 rbase1; /* 0x.40c - RxBD base address of ring 1 */
  728. u8 res17b[4];
  729. u32 rbase2; /* 0x.414 - RxBD base address of ring 2 */
  730. u8 res17c[4];
  731. u32 rbase3; /* 0x.41c - RxBD base address of ring 3 */
  732. u8 res17d[4];
  733. u32 rbase4; /* 0x.424 - RxBD base address of ring 4 */
  734. u8 res17e[4];
  735. u32 rbase5; /* 0x.42c - RxBD base address of ring 5 */
  736. u8 res17f[4];
  737. u32 rbase6; /* 0x.434 - RxBD base address of ring 6 */
  738. u8 res17g[4];
  739. u32 rbase7; /* 0x.43c - RxBD base address of ring 7 */
  740. u8 res17[192];
  741. u32 maccfg1; /* 0x.500 - MAC Configuration 1 Register */
  742. u32 maccfg2; /* 0x.504 - MAC Configuration 2 Register */
  743. u32 ipgifg; /* 0x.508 - Inter Packet Gap/Inter Frame Gap Register */
  744. u32 hafdup; /* 0x.50c - Half Duplex Register */
  745. u32 maxfrm; /* 0x.510 - Maximum Frame Length Register */
  746. u8 res18[12];
  747. u8 gfar_mii_regs[24]; /* See gianfar_phy.h */
  748. u32 ifctrl; /* 0x.538 - Interface control register */
  749. u32 ifstat; /* 0x.53c - Interface Status Register */
  750. u32 macstnaddr1; /* 0x.540 - Station Address Part 1 Register */
  751. u32 macstnaddr2; /* 0x.544 - Station Address Part 2 Register */
  752. u32 mac01addr1; /* 0x.548 - MAC exact match address 1, part 1 */
  753. u32 mac01addr2; /* 0x.54c - MAC exact match address 1, part 2 */
  754. u32 mac02addr1; /* 0x.550 - MAC exact match address 2, part 1 */
  755. u32 mac02addr2; /* 0x.554 - MAC exact match address 2, part 2 */
  756. u32 mac03addr1; /* 0x.558 - MAC exact match address 3, part 1 */
  757. u32 mac03addr2; /* 0x.55c - MAC exact match address 3, part 2 */
  758. u32 mac04addr1; /* 0x.560 - MAC exact match address 4, part 1 */
  759. u32 mac04addr2; /* 0x.564 - MAC exact match address 4, part 2 */
  760. u32 mac05addr1; /* 0x.568 - MAC exact match address 5, part 1 */
  761. u32 mac05addr2; /* 0x.56c - MAC exact match address 5, part 2 */
  762. u32 mac06addr1; /* 0x.570 - MAC exact match address 6, part 1 */
  763. u32 mac06addr2; /* 0x.574 - MAC exact match address 6, part 2 */
  764. u32 mac07addr1; /* 0x.578 - MAC exact match address 7, part 1 */
  765. u32 mac07addr2; /* 0x.57c - MAC exact match address 7, part 2 */
  766. u32 mac08addr1; /* 0x.580 - MAC exact match address 8, part 1 */
  767. u32 mac08addr2; /* 0x.584 - MAC exact match address 8, part 2 */
  768. u32 mac09addr1; /* 0x.588 - MAC exact match address 9, part 1 */
  769. u32 mac09addr2; /* 0x.58c - MAC exact match address 9, part 2 */
  770. u32 mac10addr1; /* 0x.590 - MAC exact match address 10, part 1*/
  771. u32 mac10addr2; /* 0x.594 - MAC exact match address 10, part 2*/
  772. u32 mac11addr1; /* 0x.598 - MAC exact match address 11, part 1*/
  773. u32 mac11addr2; /* 0x.59c - MAC exact match address 11, part 2*/
  774. u32 mac12addr1; /* 0x.5a0 - MAC exact match address 12, part 1*/
  775. u32 mac12addr2; /* 0x.5a4 - MAC exact match address 12, part 2*/
  776. u32 mac13addr1; /* 0x.5a8 - MAC exact match address 13, part 1*/
  777. u32 mac13addr2; /* 0x.5ac - MAC exact match address 13, part 2*/
  778. u32 mac14addr1; /* 0x.5b0 - MAC exact match address 14, part 1*/
  779. u32 mac14addr2; /* 0x.5b4 - MAC exact match address 14, part 2*/
  780. u32 mac15addr1; /* 0x.5b8 - MAC exact match address 15, part 1*/
  781. u32 mac15addr2; /* 0x.5bc - MAC exact match address 15, part 2*/
  782. u8 res20[192];
  783. struct rmon_mib rmon; /* 0x.680-0x.73c */
  784. u32 rrej; /* 0x.740 - Receive filer rejected packet counter */
  785. u8 res21[188];
  786. u32 igaddr0; /* 0x.800 - Indivdual/Group address register 0*/
  787. u32 igaddr1; /* 0x.804 - Indivdual/Group address register 1*/
  788. u32 igaddr2; /* 0x.808 - Indivdual/Group address register 2*/
  789. u32 igaddr3; /* 0x.80c - Indivdual/Group address register 3*/
  790. u32 igaddr4; /* 0x.810 - Indivdual/Group address register 4*/
  791. u32 igaddr5; /* 0x.814 - Indivdual/Group address register 5*/
  792. u32 igaddr6; /* 0x.818 - Indivdual/Group address register 6*/
  793. u32 igaddr7; /* 0x.81c - Indivdual/Group address register 7*/
  794. u8 res22[96];
  795. u32 gaddr0; /* 0x.880 - Group address register 0 */
  796. u32 gaddr1; /* 0x.884 - Group address register 1 */
  797. u32 gaddr2; /* 0x.888 - Group address register 2 */
  798. u32 gaddr3; /* 0x.88c - Group address register 3 */
  799. u32 gaddr4; /* 0x.890 - Group address register 4 */
  800. u32 gaddr5; /* 0x.894 - Group address register 5 */
  801. u32 gaddr6; /* 0x.898 - Group address register 6 */
  802. u32 gaddr7; /* 0x.89c - Group address register 7 */
  803. u8 res23a[352];
  804. u32 fifocfg; /* 0x.a00 - FIFO interface config register */
  805. u8 res23b[252];
  806. u8 res23c[248];
  807. u32 attr; /* 0x.bf8 - Attributes Register */
  808. u32 attreli; /* 0x.bfc - Attributes Extract Length and Extract Index Register */
  809. u32 rqprm0; /* 0x.c00 - Receive queue parameters register 0 */
  810. u32 rqprm1; /* 0x.c04 - Receive queue parameters register 1 */
  811. u32 rqprm2; /* 0x.c08 - Receive queue parameters register 2 */
  812. u32 rqprm3; /* 0x.c0c - Receive queue parameters register 3 */
  813. u32 rqprm4; /* 0x.c10 - Receive queue parameters register 4 */
  814. u32 rqprm5; /* 0x.c14 - Receive queue parameters register 5 */
  815. u32 rqprm6; /* 0x.c18 - Receive queue parameters register 6 */
  816. u32 rqprm7; /* 0x.c1c - Receive queue parameters register 7 */
  817. u8 res24[36];
  818. u32 rfbptr0; /* 0x.c44 - Last free RxBD pointer for ring 0 */
  819. u8 res24a[4];
  820. u32 rfbptr1; /* 0x.c4c - Last free RxBD pointer for ring 1 */
  821. u8 res24b[4];
  822. u32 rfbptr2; /* 0x.c54 - Last free RxBD pointer for ring 2 */
  823. u8 res24c[4];
  824. u32 rfbptr3; /* 0x.c5c - Last free RxBD pointer for ring 3 */
  825. u8 res24d[4];
  826. u32 rfbptr4; /* 0x.c64 - Last free RxBD pointer for ring 4 */
  827. u8 res24e[4];
  828. u32 rfbptr5; /* 0x.c6c - Last free RxBD pointer for ring 5 */
  829. u8 res24f[4];
  830. u32 rfbptr6; /* 0x.c74 - Last free RxBD pointer for ring 6 */
  831. u8 res24g[4];
  832. u32 rfbptr7; /* 0x.c7c - Last free RxBD pointer for ring 7 */
  833. u8 res24h[4];
  834. u8 res24x[556];
  835. u32 isrg0; /* 0x.eb0 - Interrupt steering group 0 register */
  836. u32 isrg1; /* 0x.eb4 - Interrupt steering group 1 register */
  837. u32 isrg2; /* 0x.eb8 - Interrupt steering group 2 register */
  838. u32 isrg3; /* 0x.ebc - Interrupt steering group 3 register */
  839. u8 res25[16];
  840. u32 rxic0; /* 0x.ed0 - Ring 0 Rx interrupt coalescing */
  841. u32 rxic1; /* 0x.ed4 - Ring 1 Rx interrupt coalescing */
  842. u32 rxic2; /* 0x.ed8 - Ring 2 Rx interrupt coalescing */
  843. u32 rxic3; /* 0x.edc - Ring 3 Rx interrupt coalescing */
  844. u32 rxic4; /* 0x.ee0 - Ring 4 Rx interrupt coalescing */
  845. u32 rxic5; /* 0x.ee4 - Ring 5 Rx interrupt coalescing */
  846. u32 rxic6; /* 0x.ee8 - Ring 6 Rx interrupt coalescing */
  847. u32 rxic7; /* 0x.eec - Ring 7 Rx interrupt coalescing */
  848. u8 res26[32];
  849. u32 txic0; /* 0x.f10 - Ring 0 Tx interrupt coalescing */
  850. u32 txic1; /* 0x.f14 - Ring 1 Tx interrupt coalescing */
  851. u32 txic2; /* 0x.f18 - Ring 2 Tx interrupt coalescing */
  852. u32 txic3; /* 0x.f1c - Ring 3 Tx interrupt coalescing */
  853. u32 txic4; /* 0x.f20 - Ring 4 Tx interrupt coalescing */
  854. u32 txic5; /* 0x.f24 - Ring 5 Tx interrupt coalescing */
  855. u32 txic6; /* 0x.f28 - Ring 6 Tx interrupt coalescing */
  856. u32 txic7; /* 0x.f2c - Ring 7 Tx interrupt coalescing */
  857. u8 res27[208];
  858. };
  859. /* Flags related to gianfar device features */
  860. #define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
  861. #define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
  862. #define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
  863. #define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
  864. #define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
  865. #define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
  866. #define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
  867. #define FSL_GIANFAR_DEV_HAS_MAGIC_PACKET 0x00000100
  868. #define FSL_GIANFAR_DEV_HAS_BD_STASHING 0x00000200
  869. #define FSL_GIANFAR_DEV_HAS_BUF_STASHING 0x00000400
  870. #define FSL_GIANFAR_DEV_HAS_TIMER 0x00000800
  871. #define FSL_GIANFAR_DEV_HAS_WAKE_ON_FILER 0x00001000
  872. #define FSL_GIANFAR_DEV_HAS_RX_FILER 0x00002000
  873. #if (MAXGROUPS == 2)
  874. #define DEFAULT_MAPPING 0xAA
  875. #else
  876. #define DEFAULT_MAPPING 0xFF
  877. #endif
  878. #define ISRG_RR0 0x80000000
  879. #define ISRG_TR0 0x00800000
  880. /* The same driver can operate in two modes */
  881. /* SQ_SG_MODE: Single Queue Single Group Mode
  882. * (Backward compatible mode)
  883. * MQ_MG_MODE: Multi Queue Multi Group mode
  884. */
  885. enum {
  886. SQ_SG_MODE = 0,
  887. MQ_MG_MODE
  888. };
  889. /*
  890. * Per TX queue stats
  891. */
  892. struct tx_q_stats {
  893. u64 tx_packets;
  894. u64 tx_bytes;
  895. };
  896. /**
  897. * struct gfar_priv_tx_q - per tx queue structure
  898. * @txlock: per queue tx spin lock
  899. * @tx_skbuff:skb pointers
  900. * @skb_curtx: to be used skb pointer
  901. * @skb_dirtytx:the last used skb pointer
  902. * @stats: bytes/packets stats
  903. * @qindex: index of this queue
  904. * @dev: back pointer to the dev structure
  905. * @grp: back pointer to the group to which this queue belongs
  906. * @tx_bd_base: First tx buffer descriptor
  907. * @cur_tx: Next free ring entry
  908. * @dirty_tx: First buffer in line to be transmitted
  909. * @tx_ring_size: Tx ring size
  910. * @num_txbdfree: number of free TxBds
  911. * @txcoalescing: enable/disable tx coalescing
  912. * @txic: transmit interrupt coalescing value
  913. * @txcount: coalescing value if based on tx frame count
  914. * @txtime: coalescing value if based on time
  915. */
  916. struct gfar_priv_tx_q {
  917. /* cacheline 1 */
  918. spinlock_t txlock __attribute__ ((aligned (SMP_CACHE_BYTES)));
  919. struct txbd8 *tx_bd_base;
  920. struct txbd8 *cur_tx;
  921. unsigned int num_txbdfree;
  922. unsigned short skb_curtx;
  923. unsigned short tx_ring_size;
  924. struct tx_q_stats stats;
  925. struct gfar_priv_grp *grp;
  926. /* cacheline 2 */
  927. struct net_device *dev;
  928. struct sk_buff **tx_skbuff;
  929. struct txbd8 *dirty_tx;
  930. unsigned short skb_dirtytx;
  931. unsigned short qindex;
  932. /* Configuration info for the coalescing features */
  933. unsigned int txcoalescing;
  934. unsigned long txic;
  935. dma_addr_t tx_bd_dma_base;
  936. };
  937. /*
  938. * Per RX queue stats
  939. */
  940. struct rx_q_stats {
  941. u64 rx_packets;
  942. u64 rx_bytes;
  943. u64 rx_dropped;
  944. };
  945. struct gfar_rx_buff {
  946. dma_addr_t dma;
  947. struct page *page;
  948. unsigned int page_offset;
  949. };
  950. /**
  951. * struct gfar_priv_rx_q - per rx queue structure
  952. * @rx_buff: Array of buffer info metadata structs
  953. * @rx_bd_base: First rx buffer descriptor
  954. * @next_to_use: index of the next buffer to be alloc'd
  955. * @next_to_clean: index of the next buffer to be cleaned
  956. * @qindex: index of this queue
  957. * @ndev: back pointer to net_device
  958. * @rx_ring_size: Rx ring size
  959. * @rxcoalescing: enable/disable rx-coalescing
  960. * @rxic: receive interrupt coalescing vlaue
  961. */
  962. struct gfar_priv_rx_q {
  963. struct gfar_rx_buff *rx_buff __aligned(SMP_CACHE_BYTES);
  964. struct rxbd8 *rx_bd_base;
  965. struct net_device *ndev;
  966. struct device *dev;
  967. u16 rx_ring_size;
  968. u16 qindex;
  969. struct gfar_priv_grp *grp;
  970. u16 next_to_clean;
  971. u16 next_to_use;
  972. u16 next_to_alloc;
  973. struct sk_buff *skb;
  974. struct rx_q_stats stats;
  975. u32 __iomem *rfbptr;
  976. unsigned char rxcoalescing;
  977. unsigned long rxic;
  978. dma_addr_t rx_bd_dma_base;
  979. };
  980. enum gfar_irqinfo_id {
  981. GFAR_TX = 0,
  982. GFAR_RX = 1,
  983. GFAR_ER = 2,
  984. GFAR_NUM_IRQS = 3
  985. };
  986. struct gfar_irqinfo {
  987. unsigned int irq;
  988. char name[GFAR_INT_NAME_MAX];
  989. };
  990. /**
  991. * struct gfar_priv_grp - per group structure
  992. * @napi: the napi poll function
  993. * @priv: back pointer to the priv structure
  994. * @regs: the ioremapped register space for this group
  995. * @irqinfo: TX/RX/ER irq data for this group
  996. */
  997. struct gfar_priv_grp {
  998. spinlock_t grplock __aligned(SMP_CACHE_BYTES);
  999. struct napi_struct napi_rx;
  1000. struct napi_struct napi_tx;
  1001. struct gfar __iomem *regs;
  1002. struct gfar_priv_tx_q *tx_queue;
  1003. struct gfar_priv_rx_q *rx_queue;
  1004. unsigned int tstat;
  1005. unsigned int rstat;
  1006. struct gfar_private *priv;
  1007. unsigned long num_tx_queues;
  1008. unsigned long tx_bit_map;
  1009. unsigned long num_rx_queues;
  1010. unsigned long rx_bit_map;
  1011. struct gfar_irqinfo *irqinfo[GFAR_NUM_IRQS];
  1012. };
  1013. #define gfar_irq(grp, ID) \
  1014. ((grp)->irqinfo[GFAR_##ID])
  1015. enum gfar_errata {
  1016. GFAR_ERRATA_74 = 0x01,
  1017. GFAR_ERRATA_76 = 0x02,
  1018. GFAR_ERRATA_A002 = 0x04,
  1019. GFAR_ERRATA_12 = 0x08, /* a.k.a errata eTSEC49 */
  1020. };
  1021. enum gfar_dev_state {
  1022. GFAR_DOWN = 1,
  1023. GFAR_RESETTING
  1024. };
  1025. /* Struct stolen almost completely (and shamelessly) from the FCC enet source
  1026. * (Ok, that's not so true anymore, but there is a family resemblance)
  1027. * The GFAR buffer descriptors track the ring buffers. The rx_bd_base
  1028. * and tx_bd_base always point to the currently available buffer.
  1029. * The dirty_tx tracks the current buffer that is being sent by the
  1030. * controller. The cur_tx and dirty_tx are equal under both completely
  1031. * empty and completely full conditions. The empty/ready indicator in
  1032. * the buffer descriptor determines the actual condition.
  1033. */
  1034. struct gfar_private {
  1035. struct device *dev;
  1036. struct net_device *ndev;
  1037. enum gfar_errata errata;
  1038. u16 uses_rxfcb;
  1039. u16 padding;
  1040. u32 device_flags;
  1041. /* HW time stamping enabled flag */
  1042. int hwts_rx_en;
  1043. int hwts_tx_en;
  1044. struct gfar_priv_tx_q *tx_queue[MAX_TX_QS];
  1045. struct gfar_priv_rx_q *rx_queue[MAX_RX_QS];
  1046. struct gfar_priv_grp gfargrp[MAXGROUPS];
  1047. unsigned long state;
  1048. unsigned short mode;
  1049. unsigned int num_tx_queues;
  1050. unsigned int num_rx_queues;
  1051. unsigned int num_grps;
  1052. int tx_actual_en;
  1053. /* Network Statistics */
  1054. struct gfar_extra_stats extra_stats;
  1055. struct rmon_overflow rmon_overflow;
  1056. /* PHY stuff */
  1057. phy_interface_t interface;
  1058. struct device_node *phy_node;
  1059. struct device_node *tbi_node;
  1060. struct mii_bus *mii_bus;
  1061. int oldspeed;
  1062. int oldduplex;
  1063. int oldlink;
  1064. uint32_t msg_enable;
  1065. struct work_struct reset_task;
  1066. struct platform_device *ofdev;
  1067. unsigned char
  1068. extended_hash:1,
  1069. bd_stash_en:1,
  1070. rx_filer_enable:1,
  1071. /* Enable priorty based Tx scheduling in Hw */
  1072. prio_sched_en:1,
  1073. /* Flow control flags */
  1074. pause_aneg_en:1,
  1075. tx_pause_en:1,
  1076. rx_pause_en:1;
  1077. /* The total tx and rx ring size for the enabled queues */
  1078. unsigned int total_tx_ring_size;
  1079. unsigned int total_rx_ring_size;
  1080. u32 rqueue;
  1081. u32 tqueue;
  1082. /* RX per device parameters */
  1083. unsigned int rx_stash_size;
  1084. unsigned int rx_stash_index;
  1085. u32 cur_filer_idx;
  1086. /* RX queue filer rule set*/
  1087. struct ethtool_rx_list rx_list;
  1088. struct mutex rx_queue_access;
  1089. /* Hash registers and their width */
  1090. u32 __iomem *hash_regs[16];
  1091. int hash_width;
  1092. /* wake-on-lan settings */
  1093. u16 wol_opts;
  1094. u16 wol_supported;
  1095. /*Filer table*/
  1096. unsigned int ftp_rqfpr[MAX_FILER_IDX + 1];
  1097. unsigned int ftp_rqfcr[MAX_FILER_IDX + 1];
  1098. };
  1099. static inline int gfar_has_errata(struct gfar_private *priv,
  1100. enum gfar_errata err)
  1101. {
  1102. return priv->errata & err;
  1103. }
  1104. static inline u32 gfar_read(unsigned __iomem *addr)
  1105. {
  1106. u32 val;
  1107. val = ioread32be(addr);
  1108. return val;
  1109. }
  1110. static inline void gfar_write(unsigned __iomem *addr, u32 val)
  1111. {
  1112. iowrite32be(val, addr);
  1113. }
  1114. static inline void gfar_write_filer(struct gfar_private *priv,
  1115. unsigned int far, unsigned int fcr, unsigned int fpr)
  1116. {
  1117. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1118. gfar_write(&regs->rqfar, far);
  1119. gfar_write(&regs->rqfcr, fcr);
  1120. gfar_write(&regs->rqfpr, fpr);
  1121. }
  1122. static inline void gfar_read_filer(struct gfar_private *priv,
  1123. unsigned int far, unsigned int *fcr, unsigned int *fpr)
  1124. {
  1125. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1126. gfar_write(&regs->rqfar, far);
  1127. *fcr = gfar_read(&regs->rqfcr);
  1128. *fpr = gfar_read(&regs->rqfpr);
  1129. }
  1130. static inline void gfar_write_isrg(struct gfar_private *priv)
  1131. {
  1132. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1133. u32 __iomem *baddr = &regs->isrg0;
  1134. u32 isrg = 0;
  1135. int grp_idx, i;
  1136. for (grp_idx = 0; grp_idx < priv->num_grps; grp_idx++) {
  1137. struct gfar_priv_grp *grp = &priv->gfargrp[grp_idx];
  1138. for_each_set_bit(i, &grp->rx_bit_map, priv->num_rx_queues) {
  1139. isrg |= (ISRG_RR0 >> i);
  1140. }
  1141. for_each_set_bit(i, &grp->tx_bit_map, priv->num_tx_queues) {
  1142. isrg |= (ISRG_TR0 >> i);
  1143. }
  1144. gfar_write(baddr, isrg);
  1145. baddr++;
  1146. isrg = 0;
  1147. }
  1148. }
  1149. static inline int gfar_is_dma_stopped(struct gfar_private *priv)
  1150. {
  1151. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1152. return ((gfar_read(&regs->ievent) & (IEVENT_GRSC | IEVENT_GTSC)) ==
  1153. (IEVENT_GRSC | IEVENT_GTSC));
  1154. }
  1155. static inline int gfar_is_rx_dma_stopped(struct gfar_private *priv)
  1156. {
  1157. struct gfar __iomem *regs = priv->gfargrp[0].regs;
  1158. return gfar_read(&regs->ievent) & IEVENT_GRSC;
  1159. }
  1160. static inline void gfar_wmb(void)
  1161. {
  1162. #if defined(CONFIG_PPC)
  1163. /* The powerpc-specific eieio() is used, as wmb() has too strong
  1164. * semantics (it requires synchronization between cacheable and
  1165. * uncacheable mappings, which eieio() doesn't provide and which we
  1166. * don't need), thus requiring a more expensive sync instruction. At
  1167. * some point, the set of architecture-independent barrier functions
  1168. * should be expanded to include weaker barriers.
  1169. */
  1170. eieio();
  1171. #else
  1172. wmb(); /* order write acesses for BD (or FCB) fields */
  1173. #endif
  1174. }
  1175. static inline void gfar_clear_txbd_status(struct txbd8 *bdp)
  1176. {
  1177. u32 lstatus = be32_to_cpu(bdp->lstatus);
  1178. lstatus &= BD_LFLAG(TXBD_WRAP);
  1179. bdp->lstatus = cpu_to_be32(lstatus);
  1180. }
  1181. static inline int gfar_rxbd_unused(struct gfar_priv_rx_q *rxq)
  1182. {
  1183. if (rxq->next_to_clean > rxq->next_to_use)
  1184. return rxq->next_to_clean - rxq->next_to_use - 1;
  1185. return rxq->rx_ring_size + rxq->next_to_clean - rxq->next_to_use - 1;
  1186. }
  1187. static inline u32 gfar_rxbd_dma_lastfree(struct gfar_priv_rx_q *rxq)
  1188. {
  1189. struct rxbd8 *bdp;
  1190. u32 bdp_dma;
  1191. int i;
  1192. i = rxq->next_to_use ? rxq->next_to_use - 1 : rxq->rx_ring_size - 1;
  1193. bdp = &rxq->rx_bd_base[i];
  1194. bdp_dma = lower_32_bits(rxq->rx_bd_dma_base);
  1195. bdp_dma += (uintptr_t)bdp - (uintptr_t)rxq->rx_bd_base;
  1196. return bdp_dma;
  1197. }
  1198. int startup_gfar(struct net_device *dev);
  1199. void stop_gfar(struct net_device *dev);
  1200. void gfar_mac_reset(struct gfar_private *priv);
  1201. int gfar_set_features(struct net_device *dev, netdev_features_t features);
  1202. extern const struct ethtool_ops gfar_ethtool_ops;
  1203. #define MAX_FILER_CACHE_IDX (2*(MAX_FILER_IDX))
  1204. #define RQFCR_PID_PRI_MASK 0xFFFFFFF8
  1205. #define RQFCR_PID_L4P_MASK 0xFFFFFF00
  1206. #define RQFCR_PID_VID_MASK 0xFFFFF000
  1207. #define RQFCR_PID_PORT_MASK 0xFFFF0000
  1208. #define RQFCR_PID_MAC_MASK 0xFF000000
  1209. /* Represents a receive filer table entry */
  1210. struct gfar_filer_entry {
  1211. u32 ctrl;
  1212. u32 prop;
  1213. };
  1214. /* The 20 additional entries are a shadow for one extra element */
  1215. struct filer_table {
  1216. u32 index;
  1217. struct gfar_filer_entry fe[MAX_FILER_CACHE_IDX + 20];
  1218. };
  1219. #endif /* __GIANFAR_H */