fman.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934
  1. // SPDX-License-Identifier: BSD-3-Clause OR GPL-2.0-or-later
  2. /*
  3. * Copyright 2008 - 2015 Freescale Semiconductor Inc.
  4. * Copyright 2020 NXP
  5. */
  6. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  7. #include <linux/fsl/guts.h>
  8. #include <linux/slab.h>
  9. #include <linux/delay.h>
  10. #include <linux/module.h>
  11. #include <linux/of_platform.h>
  12. #include <linux/clk.h>
  13. #include <linux/of_address.h>
  14. #include <linux/of_irq.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/libfdt_env.h>
  17. #include "fman.h"
  18. #include "fman_muram.h"
  19. #include "fman_keygen.h"
  20. /* General defines */
  21. #define FMAN_LIODN_TBL 64 /* size of LIODN table */
  22. #define MAX_NUM_OF_MACS 10
  23. #define FM_NUM_OF_FMAN_CTRL_EVENT_REGS 4
  24. #define BASE_RX_PORTID 0x08
  25. #define BASE_TX_PORTID 0x28
  26. /* Modules registers offsets */
  27. #define BMI_OFFSET 0x00080000
  28. #define QMI_OFFSET 0x00080400
  29. #define KG_OFFSET 0x000C1000
  30. #define DMA_OFFSET 0x000C2000
  31. #define FPM_OFFSET 0x000C3000
  32. #define IMEM_OFFSET 0x000C4000
  33. #define HWP_OFFSET 0x000C7000
  34. #define CGP_OFFSET 0x000DB000
  35. /* Exceptions bit map */
  36. #define EX_DMA_BUS_ERROR 0x80000000
  37. #define EX_DMA_READ_ECC 0x40000000
  38. #define EX_DMA_SYSTEM_WRITE_ECC 0x20000000
  39. #define EX_DMA_FM_WRITE_ECC 0x10000000
  40. #define EX_FPM_STALL_ON_TASKS 0x08000000
  41. #define EX_FPM_SINGLE_ECC 0x04000000
  42. #define EX_FPM_DOUBLE_ECC 0x02000000
  43. #define EX_QMI_SINGLE_ECC 0x01000000
  44. #define EX_QMI_DEQ_FROM_UNKNOWN_PORTID 0x00800000
  45. #define EX_QMI_DOUBLE_ECC 0x00400000
  46. #define EX_BMI_LIST_RAM_ECC 0x00200000
  47. #define EX_BMI_STORAGE_PROFILE_ECC 0x00100000
  48. #define EX_BMI_STATISTICS_RAM_ECC 0x00080000
  49. #define EX_IRAM_ECC 0x00040000
  50. #define EX_MURAM_ECC 0x00020000
  51. #define EX_BMI_DISPATCH_RAM_ECC 0x00010000
  52. #define EX_DMA_SINGLE_PORT_ECC 0x00008000
  53. /* DMA defines */
  54. /* masks */
  55. #define DMA_MODE_BER 0x00200000
  56. #define DMA_MODE_ECC 0x00000020
  57. #define DMA_MODE_SECURE_PROT 0x00000800
  58. #define DMA_MODE_AXI_DBG_MASK 0x0F000000
  59. #define DMA_TRANSFER_PORTID_MASK 0xFF000000
  60. #define DMA_TRANSFER_TNUM_MASK 0x00FF0000
  61. #define DMA_TRANSFER_LIODN_MASK 0x00000FFF
  62. #define DMA_STATUS_BUS_ERR 0x08000000
  63. #define DMA_STATUS_READ_ECC 0x04000000
  64. #define DMA_STATUS_SYSTEM_WRITE_ECC 0x02000000
  65. #define DMA_STATUS_FM_WRITE_ECC 0x01000000
  66. #define DMA_STATUS_FM_SPDAT_ECC 0x00080000
  67. #define DMA_MODE_CACHE_OR_SHIFT 30
  68. #define DMA_MODE_AXI_DBG_SHIFT 24
  69. #define DMA_MODE_CEN_SHIFT 13
  70. #define DMA_MODE_CEN_MASK 0x00000007
  71. #define DMA_MODE_DBG_SHIFT 7
  72. #define DMA_MODE_AID_MODE_SHIFT 4
  73. #define DMA_THRESH_COMMQ_SHIFT 24
  74. #define DMA_THRESH_READ_INT_BUF_SHIFT 16
  75. #define DMA_THRESH_READ_INT_BUF_MASK 0x0000003f
  76. #define DMA_THRESH_WRITE_INT_BUF_MASK 0x0000003f
  77. #define DMA_TRANSFER_PORTID_SHIFT 24
  78. #define DMA_TRANSFER_TNUM_SHIFT 16
  79. #define DMA_CAM_SIZEOF_ENTRY 0x40
  80. #define DMA_CAM_UNITS 8
  81. #define DMA_LIODN_SHIFT 16
  82. #define DMA_LIODN_BASE_MASK 0x00000FFF
  83. /* FPM defines */
  84. #define FPM_EV_MASK_DOUBLE_ECC 0x80000000
  85. #define FPM_EV_MASK_STALL 0x40000000
  86. #define FPM_EV_MASK_SINGLE_ECC 0x20000000
  87. #define FPM_EV_MASK_RELEASE_FM 0x00010000
  88. #define FPM_EV_MASK_DOUBLE_ECC_EN 0x00008000
  89. #define FPM_EV_MASK_STALL_EN 0x00004000
  90. #define FPM_EV_MASK_SINGLE_ECC_EN 0x00002000
  91. #define FPM_EV_MASK_EXTERNAL_HALT 0x00000008
  92. #define FPM_EV_MASK_ECC_ERR_HALT 0x00000004
  93. #define FPM_RAM_MURAM_ECC 0x00008000
  94. #define FPM_RAM_IRAM_ECC 0x00004000
  95. #define FPM_IRAM_ECC_ERR_EX_EN 0x00020000
  96. #define FPM_MURAM_ECC_ERR_EX_EN 0x00040000
  97. #define FPM_RAM_IRAM_ECC_EN 0x40000000
  98. #define FPM_RAM_RAMS_ECC_EN 0x80000000
  99. #define FPM_RAM_RAMS_ECC_EN_SRC_SEL 0x08000000
  100. #define FPM_REV1_MAJOR_MASK 0x0000FF00
  101. #define FPM_REV1_MINOR_MASK 0x000000FF
  102. #define FPM_DISP_LIMIT_SHIFT 24
  103. #define FPM_PRT_FM_CTL1 0x00000001
  104. #define FPM_PRT_FM_CTL2 0x00000002
  105. #define FPM_PORT_FM_CTL_PORTID_SHIFT 24
  106. #define FPM_PRC_ORA_FM_CTL_SEL_SHIFT 16
  107. #define FPM_THR1_PRS_SHIFT 24
  108. #define FPM_THR1_KG_SHIFT 16
  109. #define FPM_THR1_PLCR_SHIFT 8
  110. #define FPM_THR1_BMI_SHIFT 0
  111. #define FPM_THR2_QMI_ENQ_SHIFT 24
  112. #define FPM_THR2_QMI_DEQ_SHIFT 0
  113. #define FPM_THR2_FM_CTL1_SHIFT 16
  114. #define FPM_THR2_FM_CTL2_SHIFT 8
  115. #define FPM_EV_MASK_CAT_ERR_SHIFT 1
  116. #define FPM_EV_MASK_DMA_ERR_SHIFT 0
  117. #define FPM_REV1_MAJOR_SHIFT 8
  118. #define FPM_RSTC_FM_RESET 0x80000000
  119. #define FPM_RSTC_MAC0_RESET 0x40000000
  120. #define FPM_RSTC_MAC1_RESET 0x20000000
  121. #define FPM_RSTC_MAC2_RESET 0x10000000
  122. #define FPM_RSTC_MAC3_RESET 0x08000000
  123. #define FPM_RSTC_MAC8_RESET 0x04000000
  124. #define FPM_RSTC_MAC4_RESET 0x02000000
  125. #define FPM_RSTC_MAC5_RESET 0x01000000
  126. #define FPM_RSTC_MAC6_RESET 0x00800000
  127. #define FPM_RSTC_MAC7_RESET 0x00400000
  128. #define FPM_RSTC_MAC9_RESET 0x00200000
  129. #define FPM_TS_INT_SHIFT 16
  130. #define FPM_TS_CTL_EN 0x80000000
  131. /* BMI defines */
  132. #define BMI_INIT_START 0x80000000
  133. #define BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC 0x80000000
  134. #define BMI_ERR_INTR_EN_LIST_RAM_ECC 0x40000000
  135. #define BMI_ERR_INTR_EN_STATISTICS_RAM_ECC 0x20000000
  136. #define BMI_ERR_INTR_EN_DISPATCH_RAM_ECC 0x10000000
  137. #define BMI_NUM_OF_TASKS_MASK 0x3F000000
  138. #define BMI_NUM_OF_EXTRA_TASKS_MASK 0x000F0000
  139. #define BMI_NUM_OF_DMAS_MASK 0x00000F00
  140. #define BMI_NUM_OF_EXTRA_DMAS_MASK 0x0000000F
  141. #define BMI_FIFO_SIZE_MASK 0x000003FF
  142. #define BMI_EXTRA_FIFO_SIZE_MASK 0x03FF0000
  143. #define BMI_CFG2_DMAS_MASK 0x0000003F
  144. #define BMI_CFG2_TASKS_MASK 0x0000003F
  145. #define BMI_CFG2_TASKS_SHIFT 16
  146. #define BMI_CFG2_DMAS_SHIFT 0
  147. #define BMI_CFG1_FIFO_SIZE_SHIFT 16
  148. #define BMI_NUM_OF_TASKS_SHIFT 24
  149. #define BMI_EXTRA_NUM_OF_TASKS_SHIFT 16
  150. #define BMI_NUM_OF_DMAS_SHIFT 8
  151. #define BMI_EXTRA_NUM_OF_DMAS_SHIFT 0
  152. #define BMI_FIFO_ALIGN 0x100
  153. #define BMI_EXTRA_FIFO_SIZE_SHIFT 16
  154. /* QMI defines */
  155. #define QMI_CFG_ENQ_EN 0x80000000
  156. #define QMI_CFG_DEQ_EN 0x40000000
  157. #define QMI_CFG_EN_COUNTERS 0x10000000
  158. #define QMI_CFG_DEQ_MASK 0x0000003F
  159. #define QMI_CFG_ENQ_MASK 0x00003F00
  160. #define QMI_CFG_ENQ_SHIFT 8
  161. #define QMI_ERR_INTR_EN_DOUBLE_ECC 0x80000000
  162. #define QMI_ERR_INTR_EN_DEQ_FROM_DEF 0x40000000
  163. #define QMI_INTR_EN_SINGLE_ECC 0x80000000
  164. #define QMI_GS_HALT_NOT_BUSY 0x00000002
  165. /* HWP defines */
  166. #define HWP_RPIMAC_PEN 0x00000001
  167. /* IRAM defines */
  168. #define IRAM_IADD_AIE 0x80000000
  169. #define IRAM_READY 0x80000000
  170. /* Default values */
  171. #define DEFAULT_CATASTROPHIC_ERR 0
  172. #define DEFAULT_DMA_ERR 0
  173. #define DEFAULT_AID_MODE FMAN_DMA_AID_OUT_TNUM
  174. #define DEFAULT_DMA_COMM_Q_LOW 0x2A
  175. #define DEFAULT_DMA_COMM_Q_HIGH 0x3F
  176. #define DEFAULT_CACHE_OVERRIDE 0
  177. #define DEFAULT_DMA_CAM_NUM_OF_ENTRIES 64
  178. #define DEFAULT_DMA_DBG_CNT_MODE 0
  179. #define DEFAULT_DMA_SOS_EMERGENCY 0
  180. #define DEFAULT_DMA_WATCHDOG 0
  181. #define DEFAULT_DISP_LIMIT 0
  182. #define DEFAULT_PRS_DISP_TH 16
  183. #define DEFAULT_PLCR_DISP_TH 16
  184. #define DEFAULT_KG_DISP_TH 16
  185. #define DEFAULT_BMI_DISP_TH 16
  186. #define DEFAULT_QMI_ENQ_DISP_TH 16
  187. #define DEFAULT_QMI_DEQ_DISP_TH 16
  188. #define DEFAULT_FM_CTL1_DISP_TH 16
  189. #define DEFAULT_FM_CTL2_DISP_TH 16
  190. #define DFLT_AXI_DBG_NUM_OF_BEATS 1
  191. #define DFLT_DMA_READ_INT_BUF_LOW(dma_thresh_max_buf) \
  192. ((dma_thresh_max_buf + 1) / 2)
  193. #define DFLT_DMA_READ_INT_BUF_HIGH(dma_thresh_max_buf) \
  194. ((dma_thresh_max_buf + 1) * 3 / 4)
  195. #define DFLT_DMA_WRITE_INT_BUF_LOW(dma_thresh_max_buf) \
  196. ((dma_thresh_max_buf + 1) / 2)
  197. #define DFLT_DMA_WRITE_INT_BUF_HIGH(dma_thresh_max_buf)\
  198. ((dma_thresh_max_buf + 1) * 3 / 4)
  199. #define DMA_COMM_Q_LOW_FMAN_V3 0x2A
  200. #define DMA_COMM_Q_LOW_FMAN_V2(dma_thresh_max_commq) \
  201. ((dma_thresh_max_commq + 1) / 2)
  202. #define DFLT_DMA_COMM_Q_LOW(major, dma_thresh_max_commq) \
  203. ((major == 6) ? DMA_COMM_Q_LOW_FMAN_V3 : \
  204. DMA_COMM_Q_LOW_FMAN_V2(dma_thresh_max_commq))
  205. #define DMA_COMM_Q_HIGH_FMAN_V3 0x3f
  206. #define DMA_COMM_Q_HIGH_FMAN_V2(dma_thresh_max_commq) \
  207. ((dma_thresh_max_commq + 1) * 3 / 4)
  208. #define DFLT_DMA_COMM_Q_HIGH(major, dma_thresh_max_commq) \
  209. ((major == 6) ? DMA_COMM_Q_HIGH_FMAN_V3 : \
  210. DMA_COMM_Q_HIGH_FMAN_V2(dma_thresh_max_commq))
  211. #define TOTAL_NUM_OF_TASKS_FMAN_V3L 59
  212. #define TOTAL_NUM_OF_TASKS_FMAN_V3H 124
  213. #define DFLT_TOTAL_NUM_OF_TASKS(major, minor, bmi_max_num_of_tasks) \
  214. ((major == 6) ? ((minor == 1 || minor == 4) ? \
  215. TOTAL_NUM_OF_TASKS_FMAN_V3L : TOTAL_NUM_OF_TASKS_FMAN_V3H) : \
  216. bmi_max_num_of_tasks)
  217. #define DMA_CAM_NUM_OF_ENTRIES_FMAN_V3 64
  218. #define DMA_CAM_NUM_OF_ENTRIES_FMAN_V2 32
  219. #define DFLT_DMA_CAM_NUM_OF_ENTRIES(major) \
  220. (major == 6 ? DMA_CAM_NUM_OF_ENTRIES_FMAN_V3 : \
  221. DMA_CAM_NUM_OF_ENTRIES_FMAN_V2)
  222. #define FM_TIMESTAMP_1_USEC_BIT 8
  223. /* Defines used for enabling/disabling FMan interrupts */
  224. #define ERR_INTR_EN_DMA 0x00010000
  225. #define ERR_INTR_EN_FPM 0x80000000
  226. #define ERR_INTR_EN_BMI 0x00800000
  227. #define ERR_INTR_EN_QMI 0x00400000
  228. #define ERR_INTR_EN_MURAM 0x00040000
  229. #define ERR_INTR_EN_MAC0 0x00004000
  230. #define ERR_INTR_EN_MAC1 0x00002000
  231. #define ERR_INTR_EN_MAC2 0x00001000
  232. #define ERR_INTR_EN_MAC3 0x00000800
  233. #define ERR_INTR_EN_MAC4 0x00000400
  234. #define ERR_INTR_EN_MAC5 0x00000200
  235. #define ERR_INTR_EN_MAC6 0x00000100
  236. #define ERR_INTR_EN_MAC7 0x00000080
  237. #define ERR_INTR_EN_MAC8 0x00008000
  238. #define ERR_INTR_EN_MAC9 0x00000040
  239. #define INTR_EN_QMI 0x40000000
  240. #define INTR_EN_MAC0 0x00080000
  241. #define INTR_EN_MAC1 0x00040000
  242. #define INTR_EN_MAC2 0x00020000
  243. #define INTR_EN_MAC3 0x00010000
  244. #define INTR_EN_MAC4 0x00000040
  245. #define INTR_EN_MAC5 0x00000020
  246. #define INTR_EN_MAC6 0x00000008
  247. #define INTR_EN_MAC7 0x00000002
  248. #define INTR_EN_MAC8 0x00200000
  249. #define INTR_EN_MAC9 0x00100000
  250. #define INTR_EN_REV0 0x00008000
  251. #define INTR_EN_REV1 0x00004000
  252. #define INTR_EN_REV2 0x00002000
  253. #define INTR_EN_REV3 0x00001000
  254. #define INTR_EN_TMR 0x01000000
  255. enum fman_dma_aid_mode {
  256. FMAN_DMA_AID_OUT_PORT_ID = 0, /* 4 LSB of PORT_ID */
  257. FMAN_DMA_AID_OUT_TNUM /* 4 LSB of TNUM */
  258. };
  259. struct fman_iram_regs {
  260. u32 iadd; /* FM IRAM instruction address register */
  261. u32 idata; /* FM IRAM instruction data register */
  262. u32 itcfg; /* FM IRAM timing config register */
  263. u32 iready; /* FM IRAM ready register */
  264. };
  265. struct fman_fpm_regs {
  266. u32 fmfp_tnc; /* FPM TNUM Control 0x00 */
  267. u32 fmfp_prc; /* FPM Port_ID FmCtl Association 0x04 */
  268. u32 fmfp_brkc; /* FPM Breakpoint Control 0x08 */
  269. u32 fmfp_mxd; /* FPM Flush Control 0x0c */
  270. u32 fmfp_dist1; /* FPM Dispatch Thresholds1 0x10 */
  271. u32 fmfp_dist2; /* FPM Dispatch Thresholds2 0x14 */
  272. u32 fm_epi; /* FM Error Pending Interrupts 0x18 */
  273. u32 fm_rie; /* FM Error Interrupt Enable 0x1c */
  274. u32 fmfp_fcev[4]; /* FPM FMan-Controller Event 1-4 0x20-0x2f */
  275. u32 res0030[4]; /* res 0x30 - 0x3f */
  276. u32 fmfp_cee[4]; /* PM FMan-Controller Event 1-4 0x40-0x4f */
  277. u32 res0050[4]; /* res 0x50-0x5f */
  278. u32 fmfp_tsc1; /* FPM TimeStamp Control1 0x60 */
  279. u32 fmfp_tsc2; /* FPM TimeStamp Control2 0x64 */
  280. u32 fmfp_tsp; /* FPM Time Stamp 0x68 */
  281. u32 fmfp_tsf; /* FPM Time Stamp Fraction 0x6c */
  282. u32 fm_rcr; /* FM Rams Control 0x70 */
  283. u32 fmfp_extc; /* FPM External Requests Control 0x74 */
  284. u32 fmfp_ext1; /* FPM External Requests Config1 0x78 */
  285. u32 fmfp_ext2; /* FPM External Requests Config2 0x7c */
  286. u32 fmfp_drd[16]; /* FPM Data_Ram Data 0-15 0x80 - 0xbf */
  287. u32 fmfp_dra; /* FPM Data Ram Access 0xc0 */
  288. u32 fm_ip_rev_1; /* FM IP Block Revision 1 0xc4 */
  289. u32 fm_ip_rev_2; /* FM IP Block Revision 2 0xc8 */
  290. u32 fm_rstc; /* FM Reset Command 0xcc */
  291. u32 fm_cld; /* FM Classifier Debug 0xd0 */
  292. u32 fm_npi; /* FM Normal Pending Interrupts 0xd4 */
  293. u32 fmfp_exte; /* FPM External Requests Enable 0xd8 */
  294. u32 fmfp_ee; /* FPM Event&Mask 0xdc */
  295. u32 fmfp_cev[4]; /* FPM CPU Event 1-4 0xe0-0xef */
  296. u32 res00f0[4]; /* res 0xf0-0xff */
  297. u32 fmfp_ps[50]; /* FPM Port Status 0x100-0x1c7 */
  298. u32 res01c8[14]; /* res 0x1c8-0x1ff */
  299. u32 fmfp_clfabc; /* FPM CLFABC 0x200 */
  300. u32 fmfp_clfcc; /* FPM CLFCC 0x204 */
  301. u32 fmfp_clfaval; /* FPM CLFAVAL 0x208 */
  302. u32 fmfp_clfbval; /* FPM CLFBVAL 0x20c */
  303. u32 fmfp_clfcval; /* FPM CLFCVAL 0x210 */
  304. u32 fmfp_clfamsk; /* FPM CLFAMSK 0x214 */
  305. u32 fmfp_clfbmsk; /* FPM CLFBMSK 0x218 */
  306. u32 fmfp_clfcmsk; /* FPM CLFCMSK 0x21c */
  307. u32 fmfp_clfamc; /* FPM CLFAMC 0x220 */
  308. u32 fmfp_clfbmc; /* FPM CLFBMC 0x224 */
  309. u32 fmfp_clfcmc; /* FPM CLFCMC 0x228 */
  310. u32 fmfp_decceh; /* FPM DECCEH 0x22c */
  311. u32 res0230[116]; /* res 0x230 - 0x3ff */
  312. u32 fmfp_ts[128]; /* 0x400: FPM Task Status 0x400 - 0x5ff */
  313. u32 res0600[0x400 - 384];
  314. };
  315. struct fman_bmi_regs {
  316. u32 fmbm_init; /* BMI Initialization 0x00 */
  317. u32 fmbm_cfg1; /* BMI Configuration 1 0x04 */
  318. u32 fmbm_cfg2; /* BMI Configuration 2 0x08 */
  319. u32 res000c[5]; /* 0x0c - 0x1f */
  320. u32 fmbm_ievr; /* Interrupt Event Register 0x20 */
  321. u32 fmbm_ier; /* Interrupt Enable Register 0x24 */
  322. u32 fmbm_ifr; /* Interrupt Force Register 0x28 */
  323. u32 res002c[5]; /* 0x2c - 0x3f */
  324. u32 fmbm_arb[8]; /* BMI Arbitration 0x40 - 0x5f */
  325. u32 res0060[12]; /* 0x60 - 0x8f */
  326. u32 fmbm_dtc[3]; /* Debug Trap Counter 0x90 - 0x9b */
  327. u32 res009c; /* 0x9c */
  328. u32 fmbm_dcv[3][4]; /* Debug Compare val 0xa0-0xcf */
  329. u32 fmbm_dcm[3][4]; /* Debug Compare Mask 0xd0-0xff */
  330. u32 fmbm_gde; /* BMI Global Debug Enable 0x100 */
  331. u32 fmbm_pp[63]; /* BMI Port Parameters 0x104 - 0x1ff */
  332. u32 res0200; /* 0x200 */
  333. u32 fmbm_pfs[63]; /* BMI Port FIFO Size 0x204 - 0x2ff */
  334. u32 res0300; /* 0x300 */
  335. u32 fmbm_spliodn[63]; /* Port Partition ID 0x304 - 0x3ff */
  336. };
  337. struct fman_qmi_regs {
  338. u32 fmqm_gc; /* General Configuration Register 0x00 */
  339. u32 res0004; /* 0x04 */
  340. u32 fmqm_eie; /* Error Interrupt Event Register 0x08 */
  341. u32 fmqm_eien; /* Error Interrupt Enable Register 0x0c */
  342. u32 fmqm_eif; /* Error Interrupt Force Register 0x10 */
  343. u32 fmqm_ie; /* Interrupt Event Register 0x14 */
  344. u32 fmqm_ien; /* Interrupt Enable Register 0x18 */
  345. u32 fmqm_if; /* Interrupt Force Register 0x1c */
  346. u32 fmqm_gs; /* Global Status Register 0x20 */
  347. u32 fmqm_ts; /* Task Status Register 0x24 */
  348. u32 fmqm_etfc; /* Enqueue Total Frame Counter 0x28 */
  349. u32 fmqm_dtfc; /* Dequeue Total Frame Counter 0x2c */
  350. u32 fmqm_dc0; /* Dequeue Counter 0 0x30 */
  351. u32 fmqm_dc1; /* Dequeue Counter 1 0x34 */
  352. u32 fmqm_dc2; /* Dequeue Counter 2 0x38 */
  353. u32 fmqm_dc3; /* Dequeue Counter 3 0x3c */
  354. u32 fmqm_dfdc; /* Dequeue FQID from Default Counter 0x40 */
  355. u32 fmqm_dfcc; /* Dequeue FQID from Context Counter 0x44 */
  356. u32 fmqm_dffc; /* Dequeue FQID from FD Counter 0x48 */
  357. u32 fmqm_dcc; /* Dequeue Confirm Counter 0x4c */
  358. u32 res0050[7]; /* 0x50 - 0x6b */
  359. u32 fmqm_tapc; /* Tnum Aging Period Control 0x6c */
  360. u32 fmqm_dmcvc; /* Dequeue MAC Command Valid Counter 0x70 */
  361. u32 fmqm_difdcc; /* Dequeue Invalid FD Command Counter 0x74 */
  362. u32 fmqm_da1v; /* Dequeue A1 Valid Counter 0x78 */
  363. u32 res007c; /* 0x7c */
  364. u32 fmqm_dtc; /* 0x80 Debug Trap Counter 0x80 */
  365. u32 fmqm_efddd; /* 0x84 Enqueue Frame desc Dynamic dbg 0x84 */
  366. u32 res0088[2]; /* 0x88 - 0x8f */
  367. struct {
  368. u32 fmqm_dtcfg1; /* 0x90 dbg trap cfg 1 Register 0x00 */
  369. u32 fmqm_dtval1; /* Debug Trap Value 1 Register 0x04 */
  370. u32 fmqm_dtm1; /* Debug Trap Mask 1 Register 0x08 */
  371. u32 fmqm_dtc1; /* Debug Trap Counter 1 Register 0x0c */
  372. u32 fmqm_dtcfg2; /* dbg Trap cfg 2 Register 0x10 */
  373. u32 fmqm_dtval2; /* Debug Trap Value 2 Register 0x14 */
  374. u32 fmqm_dtm2; /* Debug Trap Mask 2 Register 0x18 */
  375. u32 res001c; /* 0x1c */
  376. } dbg_traps[3]; /* 0x90 - 0xef */
  377. u8 res00f0[0x400 - 0xf0]; /* 0xf0 - 0x3ff */
  378. };
  379. struct fman_dma_regs {
  380. u32 fmdmsr; /* FM DMA status register 0x00 */
  381. u32 fmdmmr; /* FM DMA mode register 0x04 */
  382. u32 fmdmtr; /* FM DMA bus threshold register 0x08 */
  383. u32 fmdmhy; /* FM DMA bus hysteresis register 0x0c */
  384. u32 fmdmsetr; /* FM DMA SOS emergency Threshold Register 0x10 */
  385. u32 fmdmtah; /* FM DMA transfer bus address high reg 0x14 */
  386. u32 fmdmtal; /* FM DMA transfer bus address low reg 0x18 */
  387. u32 fmdmtcid; /* FM DMA transfer bus communication ID reg 0x1c */
  388. u32 fmdmra; /* FM DMA bus internal ram address register 0x20 */
  389. u32 fmdmrd; /* FM DMA bus internal ram data register 0x24 */
  390. u32 fmdmwcr; /* FM DMA CAM watchdog counter value 0x28 */
  391. u32 fmdmebcr; /* FM DMA CAM base in MURAM register 0x2c */
  392. u32 fmdmccqdr; /* FM DMA CAM and CMD Queue Debug reg 0x30 */
  393. u32 fmdmccqvr1; /* FM DMA CAM and CMD Queue Value reg #1 0x34 */
  394. u32 fmdmccqvr2; /* FM DMA CAM and CMD Queue Value reg #2 0x38 */
  395. u32 fmdmcqvr3; /* FM DMA CMD Queue Value register #3 0x3c */
  396. u32 fmdmcqvr4; /* FM DMA CMD Queue Value register #4 0x40 */
  397. u32 fmdmcqvr5; /* FM DMA CMD Queue Value register #5 0x44 */
  398. u32 fmdmsefrc; /* FM DMA Semaphore Entry Full Reject Cntr 0x48 */
  399. u32 fmdmsqfrc; /* FM DMA Semaphore Queue Full Reject Cntr 0x4c */
  400. u32 fmdmssrc; /* FM DMA Semaphore SYNC Reject Counter 0x50 */
  401. u32 fmdmdcr; /* FM DMA Debug Counter 0x54 */
  402. u32 fmdmemsr; /* FM DMA Emergency Smoother Register 0x58 */
  403. u32 res005c; /* 0x5c */
  404. u32 fmdmplr[FMAN_LIODN_TBL / 2]; /* DMA LIODN regs 0x60-0xdf */
  405. u32 res00e0[0x400 - 56];
  406. };
  407. struct fman_hwp_regs {
  408. u32 res0000[0x844 / 4]; /* 0x000..0x843 */
  409. u32 fmprrpimac; /* FM Parser Internal memory access control */
  410. u32 res[(0x1000 - 0x848) / 4]; /* 0x848..0xFFF */
  411. };
  412. /* Structure that holds current FMan state.
  413. * Used for saving run time information.
  414. */
  415. struct fman_state_struct {
  416. u8 fm_id;
  417. u16 fm_clk_freq;
  418. struct fman_rev_info rev_info;
  419. bool enabled_time_stamp;
  420. u8 count1_micro_bit;
  421. u8 total_num_of_tasks;
  422. u8 accumulated_num_of_tasks;
  423. u32 accumulated_fifo_size;
  424. u8 accumulated_num_of_open_dmas;
  425. u8 accumulated_num_of_deq_tnums;
  426. u32 exceptions;
  427. u32 extra_fifo_pool_size;
  428. u8 extra_tasks_pool_size;
  429. u8 extra_open_dmas_pool_size;
  430. u16 port_mfl[MAX_NUM_OF_MACS];
  431. u16 mac_mfl[MAX_NUM_OF_MACS];
  432. /* SOC specific */
  433. u32 fm_iram_size;
  434. /* DMA */
  435. u32 dma_thresh_max_commq;
  436. u32 dma_thresh_max_buf;
  437. u32 max_num_of_open_dmas;
  438. /* QMI */
  439. u32 qmi_max_num_of_tnums;
  440. u32 qmi_def_tnums_thresh;
  441. /* BMI */
  442. u32 bmi_max_num_of_tasks;
  443. u32 bmi_max_fifo_size;
  444. /* General */
  445. u32 fm_port_num_of_cg;
  446. u32 num_of_rx_ports;
  447. u32 total_fifo_size;
  448. u32 qman_channel_base;
  449. u32 num_of_qman_channels;
  450. struct resource *res;
  451. };
  452. /* Structure that holds FMan initial configuration */
  453. struct fman_cfg {
  454. u8 disp_limit_tsh;
  455. u8 prs_disp_tsh;
  456. u8 plcr_disp_tsh;
  457. u8 kg_disp_tsh;
  458. u8 bmi_disp_tsh;
  459. u8 qmi_enq_disp_tsh;
  460. u8 qmi_deq_disp_tsh;
  461. u8 fm_ctl1_disp_tsh;
  462. u8 fm_ctl2_disp_tsh;
  463. int dma_cache_override;
  464. enum fman_dma_aid_mode dma_aid_mode;
  465. u32 dma_axi_dbg_num_of_beats;
  466. u32 dma_cam_num_of_entries;
  467. u32 dma_watchdog;
  468. u8 dma_comm_qtsh_asrt_emer;
  469. u32 dma_write_buf_tsh_asrt_emer;
  470. u32 dma_read_buf_tsh_asrt_emer;
  471. u8 dma_comm_qtsh_clr_emer;
  472. u32 dma_write_buf_tsh_clr_emer;
  473. u32 dma_read_buf_tsh_clr_emer;
  474. u32 dma_sos_emergency;
  475. int dma_dbg_cnt_mode;
  476. int catastrophic_err;
  477. int dma_err;
  478. u32 exceptions;
  479. u16 clk_freq;
  480. u32 cam_base_addr;
  481. u32 fifo_base_addr;
  482. u32 total_fifo_size;
  483. u32 total_num_of_tasks;
  484. u32 qmi_def_tnums_thresh;
  485. };
  486. #ifdef CONFIG_DPAA_ERRATUM_A050385
  487. static bool fman_has_err_a050385;
  488. #endif
  489. static irqreturn_t fman_exceptions(struct fman *fman,
  490. enum fman_exceptions exception)
  491. {
  492. dev_dbg(fman->dev, "%s: FMan[%d] exception %d\n",
  493. __func__, fman->state->fm_id, exception);
  494. return IRQ_HANDLED;
  495. }
  496. static irqreturn_t fman_bus_error(struct fman *fman, u8 __maybe_unused port_id,
  497. u64 __maybe_unused addr,
  498. u8 __maybe_unused tnum,
  499. u16 __maybe_unused liodn)
  500. {
  501. dev_dbg(fman->dev, "%s: FMan[%d] bus error: port_id[%d]\n",
  502. __func__, fman->state->fm_id, port_id);
  503. return IRQ_HANDLED;
  504. }
  505. static inline irqreturn_t call_mac_isr(struct fman *fman, u8 id)
  506. {
  507. if (fman->intr_mng[id].isr_cb) {
  508. fman->intr_mng[id].isr_cb(fman->intr_mng[id].src_handle);
  509. return IRQ_HANDLED;
  510. }
  511. return IRQ_NONE;
  512. }
  513. static inline u8 hw_port_id_to_sw_port_id(u8 major, u8 hw_port_id)
  514. {
  515. u8 sw_port_id = 0;
  516. if (hw_port_id >= BASE_TX_PORTID)
  517. sw_port_id = hw_port_id - BASE_TX_PORTID;
  518. else if (hw_port_id >= BASE_RX_PORTID)
  519. sw_port_id = hw_port_id - BASE_RX_PORTID;
  520. else
  521. sw_port_id = 0;
  522. return sw_port_id;
  523. }
  524. static void set_port_order_restoration(struct fman_fpm_regs __iomem *fpm_rg,
  525. u8 port_id)
  526. {
  527. u32 tmp = 0;
  528. tmp = port_id << FPM_PORT_FM_CTL_PORTID_SHIFT;
  529. tmp |= FPM_PRT_FM_CTL2 | FPM_PRT_FM_CTL1;
  530. /* order restoration */
  531. if (port_id % 2)
  532. tmp |= FPM_PRT_FM_CTL1 << FPM_PRC_ORA_FM_CTL_SEL_SHIFT;
  533. else
  534. tmp |= FPM_PRT_FM_CTL2 << FPM_PRC_ORA_FM_CTL_SEL_SHIFT;
  535. iowrite32be(tmp, &fpm_rg->fmfp_prc);
  536. }
  537. static void set_port_liodn(struct fman *fman, u8 port_id,
  538. u32 liodn_base, u32 liodn_ofst)
  539. {
  540. u32 tmp;
  541. iowrite32be(liodn_ofst, &fman->bmi_regs->fmbm_spliodn[port_id - 1]);
  542. if (!IS_ENABLED(CONFIG_FSL_PAMU))
  543. return;
  544. /* set LIODN base for this port */
  545. tmp = ioread32be(&fman->dma_regs->fmdmplr[port_id / 2]);
  546. if (port_id % 2) {
  547. tmp &= ~DMA_LIODN_BASE_MASK;
  548. tmp |= liodn_base;
  549. } else {
  550. tmp &= ~(DMA_LIODN_BASE_MASK << DMA_LIODN_SHIFT);
  551. tmp |= liodn_base << DMA_LIODN_SHIFT;
  552. }
  553. iowrite32be(tmp, &fman->dma_regs->fmdmplr[port_id / 2]);
  554. }
  555. static void enable_rams_ecc(struct fman_fpm_regs __iomem *fpm_rg)
  556. {
  557. u32 tmp;
  558. tmp = ioread32be(&fpm_rg->fm_rcr);
  559. if (tmp & FPM_RAM_RAMS_ECC_EN_SRC_SEL)
  560. iowrite32be(tmp | FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  561. else
  562. iowrite32be(tmp | FPM_RAM_RAMS_ECC_EN |
  563. FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  564. }
  565. static void disable_rams_ecc(struct fman_fpm_regs __iomem *fpm_rg)
  566. {
  567. u32 tmp;
  568. tmp = ioread32be(&fpm_rg->fm_rcr);
  569. if (tmp & FPM_RAM_RAMS_ECC_EN_SRC_SEL)
  570. iowrite32be(tmp & ~FPM_RAM_IRAM_ECC_EN, &fpm_rg->fm_rcr);
  571. else
  572. iowrite32be(tmp & ~(FPM_RAM_RAMS_ECC_EN | FPM_RAM_IRAM_ECC_EN),
  573. &fpm_rg->fm_rcr);
  574. }
  575. static void fman_defconfig(struct fman_cfg *cfg)
  576. {
  577. memset(cfg, 0, sizeof(struct fman_cfg));
  578. cfg->catastrophic_err = DEFAULT_CATASTROPHIC_ERR;
  579. cfg->dma_err = DEFAULT_DMA_ERR;
  580. cfg->dma_aid_mode = DEFAULT_AID_MODE;
  581. cfg->dma_comm_qtsh_clr_emer = DEFAULT_DMA_COMM_Q_LOW;
  582. cfg->dma_comm_qtsh_asrt_emer = DEFAULT_DMA_COMM_Q_HIGH;
  583. cfg->dma_cache_override = DEFAULT_CACHE_OVERRIDE;
  584. cfg->dma_cam_num_of_entries = DEFAULT_DMA_CAM_NUM_OF_ENTRIES;
  585. cfg->dma_dbg_cnt_mode = DEFAULT_DMA_DBG_CNT_MODE;
  586. cfg->dma_sos_emergency = DEFAULT_DMA_SOS_EMERGENCY;
  587. cfg->dma_watchdog = DEFAULT_DMA_WATCHDOG;
  588. cfg->disp_limit_tsh = DEFAULT_DISP_LIMIT;
  589. cfg->prs_disp_tsh = DEFAULT_PRS_DISP_TH;
  590. cfg->plcr_disp_tsh = DEFAULT_PLCR_DISP_TH;
  591. cfg->kg_disp_tsh = DEFAULT_KG_DISP_TH;
  592. cfg->bmi_disp_tsh = DEFAULT_BMI_DISP_TH;
  593. cfg->qmi_enq_disp_tsh = DEFAULT_QMI_ENQ_DISP_TH;
  594. cfg->qmi_deq_disp_tsh = DEFAULT_QMI_DEQ_DISP_TH;
  595. cfg->fm_ctl1_disp_tsh = DEFAULT_FM_CTL1_DISP_TH;
  596. cfg->fm_ctl2_disp_tsh = DEFAULT_FM_CTL2_DISP_TH;
  597. }
  598. static int dma_init(struct fman *fman)
  599. {
  600. struct fman_dma_regs __iomem *dma_rg = fman->dma_regs;
  601. struct fman_cfg *cfg = fman->cfg;
  602. u32 tmp_reg;
  603. /* Init DMA Registers */
  604. /* clear status reg events */
  605. tmp_reg = (DMA_STATUS_BUS_ERR | DMA_STATUS_READ_ECC |
  606. DMA_STATUS_SYSTEM_WRITE_ECC | DMA_STATUS_FM_WRITE_ECC);
  607. iowrite32be(ioread32be(&dma_rg->fmdmsr) | tmp_reg, &dma_rg->fmdmsr);
  608. /* configure mode register */
  609. tmp_reg = 0;
  610. tmp_reg |= cfg->dma_cache_override << DMA_MODE_CACHE_OR_SHIFT;
  611. if (cfg->exceptions & EX_DMA_BUS_ERROR)
  612. tmp_reg |= DMA_MODE_BER;
  613. if ((cfg->exceptions & EX_DMA_SYSTEM_WRITE_ECC) |
  614. (cfg->exceptions & EX_DMA_READ_ECC) |
  615. (cfg->exceptions & EX_DMA_FM_WRITE_ECC))
  616. tmp_reg |= DMA_MODE_ECC;
  617. if (cfg->dma_axi_dbg_num_of_beats)
  618. tmp_reg |= (DMA_MODE_AXI_DBG_MASK &
  619. ((cfg->dma_axi_dbg_num_of_beats - 1)
  620. << DMA_MODE_AXI_DBG_SHIFT));
  621. tmp_reg |= (((cfg->dma_cam_num_of_entries / DMA_CAM_UNITS) - 1) &
  622. DMA_MODE_CEN_MASK) << DMA_MODE_CEN_SHIFT;
  623. tmp_reg |= DMA_MODE_SECURE_PROT;
  624. tmp_reg |= cfg->dma_dbg_cnt_mode << DMA_MODE_DBG_SHIFT;
  625. tmp_reg |= cfg->dma_aid_mode << DMA_MODE_AID_MODE_SHIFT;
  626. iowrite32be(tmp_reg, &dma_rg->fmdmmr);
  627. /* configure thresholds register */
  628. tmp_reg = ((u32)cfg->dma_comm_qtsh_asrt_emer <<
  629. DMA_THRESH_COMMQ_SHIFT);
  630. tmp_reg |= (cfg->dma_read_buf_tsh_asrt_emer &
  631. DMA_THRESH_READ_INT_BUF_MASK) << DMA_THRESH_READ_INT_BUF_SHIFT;
  632. tmp_reg |= cfg->dma_write_buf_tsh_asrt_emer &
  633. DMA_THRESH_WRITE_INT_BUF_MASK;
  634. iowrite32be(tmp_reg, &dma_rg->fmdmtr);
  635. /* configure hysteresis register */
  636. tmp_reg = ((u32)cfg->dma_comm_qtsh_clr_emer <<
  637. DMA_THRESH_COMMQ_SHIFT);
  638. tmp_reg |= (cfg->dma_read_buf_tsh_clr_emer &
  639. DMA_THRESH_READ_INT_BUF_MASK) << DMA_THRESH_READ_INT_BUF_SHIFT;
  640. tmp_reg |= cfg->dma_write_buf_tsh_clr_emer &
  641. DMA_THRESH_WRITE_INT_BUF_MASK;
  642. iowrite32be(tmp_reg, &dma_rg->fmdmhy);
  643. /* configure emergency threshold */
  644. iowrite32be(cfg->dma_sos_emergency, &dma_rg->fmdmsetr);
  645. /* configure Watchdog */
  646. iowrite32be((cfg->dma_watchdog * cfg->clk_freq), &dma_rg->fmdmwcr);
  647. iowrite32be(cfg->cam_base_addr, &dma_rg->fmdmebcr);
  648. /* Allocate MURAM for CAM */
  649. fman->cam_size =
  650. (u32)(fman->cfg->dma_cam_num_of_entries * DMA_CAM_SIZEOF_ENTRY);
  651. fman->cam_offset = fman_muram_alloc(fman->muram, fman->cam_size);
  652. if (IS_ERR_VALUE(fman->cam_offset)) {
  653. dev_err(fman->dev, "%s: MURAM alloc for DMA CAM failed\n",
  654. __func__);
  655. return -ENOMEM;
  656. }
  657. if (fman->state->rev_info.major == 2) {
  658. u32 __iomem *cam_base_addr;
  659. fman_muram_free_mem(fman->muram, fman->cam_offset,
  660. fman->cam_size);
  661. fman->cam_size = fman->cfg->dma_cam_num_of_entries * 72 + 128;
  662. fman->cam_offset = fman_muram_alloc(fman->muram,
  663. fman->cam_size);
  664. if (IS_ERR_VALUE(fman->cam_offset)) {
  665. dev_err(fman->dev, "%s: MURAM alloc for DMA CAM failed\n",
  666. __func__);
  667. return -ENOMEM;
  668. }
  669. if (fman->cfg->dma_cam_num_of_entries % 8 ||
  670. fman->cfg->dma_cam_num_of_entries > 32) {
  671. dev_err(fman->dev, "%s: wrong dma_cam_num_of_entries\n",
  672. __func__);
  673. return -EINVAL;
  674. }
  675. cam_base_addr = (u32 __iomem *)
  676. fman_muram_offset_to_vbase(fman->muram,
  677. fman->cam_offset);
  678. iowrite32be(~((1 <<
  679. (32 - fman->cfg->dma_cam_num_of_entries)) - 1),
  680. cam_base_addr);
  681. }
  682. fman->cfg->cam_base_addr = fman->cam_offset;
  683. return 0;
  684. }
  685. static void fpm_init(struct fman_fpm_regs __iomem *fpm_rg, struct fman_cfg *cfg)
  686. {
  687. u32 tmp_reg;
  688. int i;
  689. /* Init FPM Registers */
  690. tmp_reg = (u32)(cfg->disp_limit_tsh << FPM_DISP_LIMIT_SHIFT);
  691. iowrite32be(tmp_reg, &fpm_rg->fmfp_mxd);
  692. tmp_reg = (((u32)cfg->prs_disp_tsh << FPM_THR1_PRS_SHIFT) |
  693. ((u32)cfg->kg_disp_tsh << FPM_THR1_KG_SHIFT) |
  694. ((u32)cfg->plcr_disp_tsh << FPM_THR1_PLCR_SHIFT) |
  695. ((u32)cfg->bmi_disp_tsh << FPM_THR1_BMI_SHIFT));
  696. iowrite32be(tmp_reg, &fpm_rg->fmfp_dist1);
  697. tmp_reg =
  698. (((u32)cfg->qmi_enq_disp_tsh << FPM_THR2_QMI_ENQ_SHIFT) |
  699. ((u32)cfg->qmi_deq_disp_tsh << FPM_THR2_QMI_DEQ_SHIFT) |
  700. ((u32)cfg->fm_ctl1_disp_tsh << FPM_THR2_FM_CTL1_SHIFT) |
  701. ((u32)cfg->fm_ctl2_disp_tsh << FPM_THR2_FM_CTL2_SHIFT));
  702. iowrite32be(tmp_reg, &fpm_rg->fmfp_dist2);
  703. /* define exceptions and error behavior */
  704. tmp_reg = 0;
  705. /* Clear events */
  706. tmp_reg |= (FPM_EV_MASK_STALL | FPM_EV_MASK_DOUBLE_ECC |
  707. FPM_EV_MASK_SINGLE_ECC);
  708. /* enable interrupts */
  709. if (cfg->exceptions & EX_FPM_STALL_ON_TASKS)
  710. tmp_reg |= FPM_EV_MASK_STALL_EN;
  711. if (cfg->exceptions & EX_FPM_SINGLE_ECC)
  712. tmp_reg |= FPM_EV_MASK_SINGLE_ECC_EN;
  713. if (cfg->exceptions & EX_FPM_DOUBLE_ECC)
  714. tmp_reg |= FPM_EV_MASK_DOUBLE_ECC_EN;
  715. tmp_reg |= (cfg->catastrophic_err << FPM_EV_MASK_CAT_ERR_SHIFT);
  716. tmp_reg |= (cfg->dma_err << FPM_EV_MASK_DMA_ERR_SHIFT);
  717. /* FMan is not halted upon external halt activation */
  718. tmp_reg |= FPM_EV_MASK_EXTERNAL_HALT;
  719. /* Man is not halted upon Unrecoverable ECC error behavior */
  720. tmp_reg |= FPM_EV_MASK_ECC_ERR_HALT;
  721. iowrite32be(tmp_reg, &fpm_rg->fmfp_ee);
  722. /* clear all fmCtls event registers */
  723. for (i = 0; i < FM_NUM_OF_FMAN_CTRL_EVENT_REGS; i++)
  724. iowrite32be(0xFFFFFFFF, &fpm_rg->fmfp_cev[i]);
  725. /* RAM ECC - enable and clear events */
  726. /* first we need to clear all parser memory,
  727. * as it is uninitialized and may cause ECC errors
  728. */
  729. /* event bits */
  730. tmp_reg = (FPM_RAM_MURAM_ECC | FPM_RAM_IRAM_ECC);
  731. iowrite32be(tmp_reg, &fpm_rg->fm_rcr);
  732. tmp_reg = 0;
  733. if (cfg->exceptions & EX_IRAM_ECC) {
  734. tmp_reg |= FPM_IRAM_ECC_ERR_EX_EN;
  735. enable_rams_ecc(fpm_rg);
  736. }
  737. if (cfg->exceptions & EX_MURAM_ECC) {
  738. tmp_reg |= FPM_MURAM_ECC_ERR_EX_EN;
  739. enable_rams_ecc(fpm_rg);
  740. }
  741. iowrite32be(tmp_reg, &fpm_rg->fm_rie);
  742. }
  743. static void bmi_init(struct fman_bmi_regs __iomem *bmi_rg,
  744. struct fman_cfg *cfg)
  745. {
  746. u32 tmp_reg;
  747. /* Init BMI Registers */
  748. /* define common resources */
  749. tmp_reg = cfg->fifo_base_addr;
  750. tmp_reg = tmp_reg / BMI_FIFO_ALIGN;
  751. tmp_reg |= ((cfg->total_fifo_size / FMAN_BMI_FIFO_UNITS - 1) <<
  752. BMI_CFG1_FIFO_SIZE_SHIFT);
  753. iowrite32be(tmp_reg, &bmi_rg->fmbm_cfg1);
  754. tmp_reg = ((cfg->total_num_of_tasks - 1) & BMI_CFG2_TASKS_MASK) <<
  755. BMI_CFG2_TASKS_SHIFT;
  756. /* num of DMA's will be dynamically updated when each port is set */
  757. iowrite32be(tmp_reg, &bmi_rg->fmbm_cfg2);
  758. /* define unmaskable exceptions, enable and clear events */
  759. tmp_reg = 0;
  760. iowrite32be(BMI_ERR_INTR_EN_LIST_RAM_ECC |
  761. BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC |
  762. BMI_ERR_INTR_EN_STATISTICS_RAM_ECC |
  763. BMI_ERR_INTR_EN_DISPATCH_RAM_ECC, &bmi_rg->fmbm_ievr);
  764. if (cfg->exceptions & EX_BMI_LIST_RAM_ECC)
  765. tmp_reg |= BMI_ERR_INTR_EN_LIST_RAM_ECC;
  766. if (cfg->exceptions & EX_BMI_STORAGE_PROFILE_ECC)
  767. tmp_reg |= BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  768. if (cfg->exceptions & EX_BMI_STATISTICS_RAM_ECC)
  769. tmp_reg |= BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  770. if (cfg->exceptions & EX_BMI_DISPATCH_RAM_ECC)
  771. tmp_reg |= BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  772. iowrite32be(tmp_reg, &bmi_rg->fmbm_ier);
  773. }
  774. static void qmi_init(struct fman_qmi_regs __iomem *qmi_rg,
  775. struct fman_cfg *cfg)
  776. {
  777. u32 tmp_reg;
  778. /* Init QMI Registers */
  779. /* Clear error interrupt events */
  780. iowrite32be(QMI_ERR_INTR_EN_DOUBLE_ECC | QMI_ERR_INTR_EN_DEQ_FROM_DEF,
  781. &qmi_rg->fmqm_eie);
  782. tmp_reg = 0;
  783. if (cfg->exceptions & EX_QMI_DEQ_FROM_UNKNOWN_PORTID)
  784. tmp_reg |= QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  785. if (cfg->exceptions & EX_QMI_DOUBLE_ECC)
  786. tmp_reg |= QMI_ERR_INTR_EN_DOUBLE_ECC;
  787. /* enable events */
  788. iowrite32be(tmp_reg, &qmi_rg->fmqm_eien);
  789. tmp_reg = 0;
  790. /* Clear interrupt events */
  791. iowrite32be(QMI_INTR_EN_SINGLE_ECC, &qmi_rg->fmqm_ie);
  792. if (cfg->exceptions & EX_QMI_SINGLE_ECC)
  793. tmp_reg |= QMI_INTR_EN_SINGLE_ECC;
  794. /* enable events */
  795. iowrite32be(tmp_reg, &qmi_rg->fmqm_ien);
  796. }
  797. static void hwp_init(struct fman_hwp_regs __iomem *hwp_rg)
  798. {
  799. /* enable HW Parser */
  800. iowrite32be(HWP_RPIMAC_PEN, &hwp_rg->fmprrpimac);
  801. }
  802. static int enable(struct fman *fman, struct fman_cfg *cfg)
  803. {
  804. u32 cfg_reg = 0;
  805. /* Enable all modules */
  806. /* clear&enable global counters - calculate reg and save for later,
  807. * because it's the same reg for QMI enable
  808. */
  809. cfg_reg = QMI_CFG_EN_COUNTERS;
  810. /* Set enqueue and dequeue thresholds */
  811. cfg_reg |= (cfg->qmi_def_tnums_thresh << 8) | cfg->qmi_def_tnums_thresh;
  812. iowrite32be(BMI_INIT_START, &fman->bmi_regs->fmbm_init);
  813. iowrite32be(cfg_reg | QMI_CFG_ENQ_EN | QMI_CFG_DEQ_EN,
  814. &fman->qmi_regs->fmqm_gc);
  815. return 0;
  816. }
  817. static int set_exception(struct fman *fman,
  818. enum fman_exceptions exception, bool enable)
  819. {
  820. u32 tmp;
  821. switch (exception) {
  822. case FMAN_EX_DMA_BUS_ERROR:
  823. tmp = ioread32be(&fman->dma_regs->fmdmmr);
  824. if (enable)
  825. tmp |= DMA_MODE_BER;
  826. else
  827. tmp &= ~DMA_MODE_BER;
  828. /* disable bus error */
  829. iowrite32be(tmp, &fman->dma_regs->fmdmmr);
  830. break;
  831. case FMAN_EX_DMA_READ_ECC:
  832. case FMAN_EX_DMA_SYSTEM_WRITE_ECC:
  833. case FMAN_EX_DMA_FM_WRITE_ECC:
  834. tmp = ioread32be(&fman->dma_regs->fmdmmr);
  835. if (enable)
  836. tmp |= DMA_MODE_ECC;
  837. else
  838. tmp &= ~DMA_MODE_ECC;
  839. iowrite32be(tmp, &fman->dma_regs->fmdmmr);
  840. break;
  841. case FMAN_EX_FPM_STALL_ON_TASKS:
  842. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  843. if (enable)
  844. tmp |= FPM_EV_MASK_STALL_EN;
  845. else
  846. tmp &= ~FPM_EV_MASK_STALL_EN;
  847. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  848. break;
  849. case FMAN_EX_FPM_SINGLE_ECC:
  850. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  851. if (enable)
  852. tmp |= FPM_EV_MASK_SINGLE_ECC_EN;
  853. else
  854. tmp &= ~FPM_EV_MASK_SINGLE_ECC_EN;
  855. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  856. break;
  857. case FMAN_EX_FPM_DOUBLE_ECC:
  858. tmp = ioread32be(&fman->fpm_regs->fmfp_ee);
  859. if (enable)
  860. tmp |= FPM_EV_MASK_DOUBLE_ECC_EN;
  861. else
  862. tmp &= ~FPM_EV_MASK_DOUBLE_ECC_EN;
  863. iowrite32be(tmp, &fman->fpm_regs->fmfp_ee);
  864. break;
  865. case FMAN_EX_QMI_SINGLE_ECC:
  866. tmp = ioread32be(&fman->qmi_regs->fmqm_ien);
  867. if (enable)
  868. tmp |= QMI_INTR_EN_SINGLE_ECC;
  869. else
  870. tmp &= ~QMI_INTR_EN_SINGLE_ECC;
  871. iowrite32be(tmp, &fman->qmi_regs->fmqm_ien);
  872. break;
  873. case FMAN_EX_QMI_DOUBLE_ECC:
  874. tmp = ioread32be(&fman->qmi_regs->fmqm_eien);
  875. if (enable)
  876. tmp |= QMI_ERR_INTR_EN_DOUBLE_ECC;
  877. else
  878. tmp &= ~QMI_ERR_INTR_EN_DOUBLE_ECC;
  879. iowrite32be(tmp, &fman->qmi_regs->fmqm_eien);
  880. break;
  881. case FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID:
  882. tmp = ioread32be(&fman->qmi_regs->fmqm_eien);
  883. if (enable)
  884. tmp |= QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  885. else
  886. tmp &= ~QMI_ERR_INTR_EN_DEQ_FROM_DEF;
  887. iowrite32be(tmp, &fman->qmi_regs->fmqm_eien);
  888. break;
  889. case FMAN_EX_BMI_LIST_RAM_ECC:
  890. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  891. if (enable)
  892. tmp |= BMI_ERR_INTR_EN_LIST_RAM_ECC;
  893. else
  894. tmp &= ~BMI_ERR_INTR_EN_LIST_RAM_ECC;
  895. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  896. break;
  897. case FMAN_EX_BMI_STORAGE_PROFILE_ECC:
  898. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  899. if (enable)
  900. tmp |= BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  901. else
  902. tmp &= ~BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC;
  903. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  904. break;
  905. case FMAN_EX_BMI_STATISTICS_RAM_ECC:
  906. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  907. if (enable)
  908. tmp |= BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  909. else
  910. tmp &= ~BMI_ERR_INTR_EN_STATISTICS_RAM_ECC;
  911. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  912. break;
  913. case FMAN_EX_BMI_DISPATCH_RAM_ECC:
  914. tmp = ioread32be(&fman->bmi_regs->fmbm_ier);
  915. if (enable)
  916. tmp |= BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  917. else
  918. tmp &= ~BMI_ERR_INTR_EN_DISPATCH_RAM_ECC;
  919. iowrite32be(tmp, &fman->bmi_regs->fmbm_ier);
  920. break;
  921. case FMAN_EX_IRAM_ECC:
  922. tmp = ioread32be(&fman->fpm_regs->fm_rie);
  923. if (enable) {
  924. /* enable ECC if not enabled */
  925. enable_rams_ecc(fman->fpm_regs);
  926. /* enable ECC interrupts */
  927. tmp |= FPM_IRAM_ECC_ERR_EX_EN;
  928. } else {
  929. /* ECC mechanism may be disabled,
  930. * depending on driver status
  931. */
  932. disable_rams_ecc(fman->fpm_regs);
  933. tmp &= ~FPM_IRAM_ECC_ERR_EX_EN;
  934. }
  935. iowrite32be(tmp, &fman->fpm_regs->fm_rie);
  936. break;
  937. case FMAN_EX_MURAM_ECC:
  938. tmp = ioread32be(&fman->fpm_regs->fm_rie);
  939. if (enable) {
  940. /* enable ECC if not enabled */
  941. enable_rams_ecc(fman->fpm_regs);
  942. /* enable ECC interrupts */
  943. tmp |= FPM_MURAM_ECC_ERR_EX_EN;
  944. } else {
  945. /* ECC mechanism may be disabled,
  946. * depending on driver status
  947. */
  948. disable_rams_ecc(fman->fpm_regs);
  949. tmp &= ~FPM_MURAM_ECC_ERR_EX_EN;
  950. }
  951. iowrite32be(tmp, &fman->fpm_regs->fm_rie);
  952. break;
  953. default:
  954. return -EINVAL;
  955. }
  956. return 0;
  957. }
  958. static void resume(struct fman_fpm_regs __iomem *fpm_rg)
  959. {
  960. u32 tmp;
  961. tmp = ioread32be(&fpm_rg->fmfp_ee);
  962. /* clear tmp_reg event bits in order not to clear standing events */
  963. tmp &= ~(FPM_EV_MASK_DOUBLE_ECC |
  964. FPM_EV_MASK_STALL | FPM_EV_MASK_SINGLE_ECC);
  965. tmp |= FPM_EV_MASK_RELEASE_FM;
  966. iowrite32be(tmp, &fpm_rg->fmfp_ee);
  967. }
  968. static int fill_soc_specific_params(struct fman_state_struct *state)
  969. {
  970. u8 minor = state->rev_info.minor;
  971. /* P4080 - Major 2
  972. * P2041/P3041/P5020/P5040 - Major 3
  973. * Tx/Bx - Major 6
  974. */
  975. switch (state->rev_info.major) {
  976. case 3:
  977. state->bmi_max_fifo_size = 160 * 1024;
  978. state->fm_iram_size = 64 * 1024;
  979. state->dma_thresh_max_commq = 31;
  980. state->dma_thresh_max_buf = 127;
  981. state->qmi_max_num_of_tnums = 64;
  982. state->qmi_def_tnums_thresh = 48;
  983. state->bmi_max_num_of_tasks = 128;
  984. state->max_num_of_open_dmas = 32;
  985. state->fm_port_num_of_cg = 256;
  986. state->num_of_rx_ports = 6;
  987. state->total_fifo_size = 136 * 1024;
  988. break;
  989. case 2:
  990. state->bmi_max_fifo_size = 160 * 1024;
  991. state->fm_iram_size = 64 * 1024;
  992. state->dma_thresh_max_commq = 31;
  993. state->dma_thresh_max_buf = 127;
  994. state->qmi_max_num_of_tnums = 64;
  995. state->qmi_def_tnums_thresh = 48;
  996. state->bmi_max_num_of_tasks = 128;
  997. state->max_num_of_open_dmas = 32;
  998. state->fm_port_num_of_cg = 256;
  999. state->num_of_rx_ports = 5;
  1000. state->total_fifo_size = 100 * 1024;
  1001. break;
  1002. case 6:
  1003. state->dma_thresh_max_commq = 83;
  1004. state->dma_thresh_max_buf = 127;
  1005. state->qmi_max_num_of_tnums = 64;
  1006. state->qmi_def_tnums_thresh = 32;
  1007. state->fm_port_num_of_cg = 256;
  1008. /* FManV3L */
  1009. if (minor == 1 || minor == 4) {
  1010. state->bmi_max_fifo_size = 192 * 1024;
  1011. state->bmi_max_num_of_tasks = 64;
  1012. state->max_num_of_open_dmas = 32;
  1013. state->num_of_rx_ports = 5;
  1014. if (minor == 1)
  1015. state->fm_iram_size = 32 * 1024;
  1016. else
  1017. state->fm_iram_size = 64 * 1024;
  1018. state->total_fifo_size = 156 * 1024;
  1019. }
  1020. /* FManV3H */
  1021. else if (minor == 0 || minor == 2 || minor == 3) {
  1022. state->bmi_max_fifo_size = 384 * 1024;
  1023. state->fm_iram_size = 64 * 1024;
  1024. state->bmi_max_num_of_tasks = 128;
  1025. state->max_num_of_open_dmas = 84;
  1026. state->num_of_rx_ports = 8;
  1027. state->total_fifo_size = 295 * 1024;
  1028. } else {
  1029. pr_err("Unsupported FManv3 version\n");
  1030. return -EINVAL;
  1031. }
  1032. break;
  1033. default:
  1034. pr_err("Unsupported FMan version\n");
  1035. return -EINVAL;
  1036. }
  1037. return 0;
  1038. }
  1039. static bool is_init_done(struct fman_cfg *cfg)
  1040. {
  1041. /* Checks if FMan driver parameters were initialized */
  1042. if (!cfg)
  1043. return true;
  1044. return false;
  1045. }
  1046. static void free_init_resources(struct fman *fman)
  1047. {
  1048. if (fman->cam_offset)
  1049. fman_muram_free_mem(fman->muram, fman->cam_offset,
  1050. fman->cam_size);
  1051. if (fman->fifo_offset)
  1052. fman_muram_free_mem(fman->muram, fman->fifo_offset,
  1053. fman->fifo_size);
  1054. }
  1055. static irqreturn_t bmi_err_event(struct fman *fman)
  1056. {
  1057. u32 event, mask, force;
  1058. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1059. irqreturn_t ret = IRQ_NONE;
  1060. event = ioread32be(&bmi_rg->fmbm_ievr);
  1061. mask = ioread32be(&bmi_rg->fmbm_ier);
  1062. event &= mask;
  1063. /* clear the forced events */
  1064. force = ioread32be(&bmi_rg->fmbm_ifr);
  1065. if (force & event)
  1066. iowrite32be(force & ~event, &bmi_rg->fmbm_ifr);
  1067. /* clear the acknowledged events */
  1068. iowrite32be(event, &bmi_rg->fmbm_ievr);
  1069. if (event & BMI_ERR_INTR_EN_STORAGE_PROFILE_ECC)
  1070. ret = fman->exception_cb(fman, FMAN_EX_BMI_STORAGE_PROFILE_ECC);
  1071. if (event & BMI_ERR_INTR_EN_LIST_RAM_ECC)
  1072. ret = fman->exception_cb(fman, FMAN_EX_BMI_LIST_RAM_ECC);
  1073. if (event & BMI_ERR_INTR_EN_STATISTICS_RAM_ECC)
  1074. ret = fman->exception_cb(fman, FMAN_EX_BMI_STATISTICS_RAM_ECC);
  1075. if (event & BMI_ERR_INTR_EN_DISPATCH_RAM_ECC)
  1076. ret = fman->exception_cb(fman, FMAN_EX_BMI_DISPATCH_RAM_ECC);
  1077. return ret;
  1078. }
  1079. static irqreturn_t qmi_err_event(struct fman *fman)
  1080. {
  1081. u32 event, mask, force;
  1082. struct fman_qmi_regs __iomem *qmi_rg = fman->qmi_regs;
  1083. irqreturn_t ret = IRQ_NONE;
  1084. event = ioread32be(&qmi_rg->fmqm_eie);
  1085. mask = ioread32be(&qmi_rg->fmqm_eien);
  1086. event &= mask;
  1087. /* clear the forced events */
  1088. force = ioread32be(&qmi_rg->fmqm_eif);
  1089. if (force & event)
  1090. iowrite32be(force & ~event, &qmi_rg->fmqm_eif);
  1091. /* clear the acknowledged events */
  1092. iowrite32be(event, &qmi_rg->fmqm_eie);
  1093. if (event & QMI_ERR_INTR_EN_DOUBLE_ECC)
  1094. ret = fman->exception_cb(fman, FMAN_EX_QMI_DOUBLE_ECC);
  1095. if (event & QMI_ERR_INTR_EN_DEQ_FROM_DEF)
  1096. ret = fman->exception_cb(fman,
  1097. FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID);
  1098. return ret;
  1099. }
  1100. static irqreturn_t dma_err_event(struct fman *fman)
  1101. {
  1102. u32 status, mask, com_id;
  1103. u8 tnum, port_id, relative_port_id;
  1104. u16 liodn;
  1105. struct fman_dma_regs __iomem *dma_rg = fman->dma_regs;
  1106. irqreturn_t ret = IRQ_NONE;
  1107. status = ioread32be(&dma_rg->fmdmsr);
  1108. mask = ioread32be(&dma_rg->fmdmmr);
  1109. /* clear DMA_STATUS_BUS_ERR if mask has no DMA_MODE_BER */
  1110. if ((mask & DMA_MODE_BER) != DMA_MODE_BER)
  1111. status &= ~DMA_STATUS_BUS_ERR;
  1112. /* clear relevant bits if mask has no DMA_MODE_ECC */
  1113. if ((mask & DMA_MODE_ECC) != DMA_MODE_ECC)
  1114. status &= ~(DMA_STATUS_FM_SPDAT_ECC |
  1115. DMA_STATUS_READ_ECC |
  1116. DMA_STATUS_SYSTEM_WRITE_ECC |
  1117. DMA_STATUS_FM_WRITE_ECC);
  1118. /* clear set events */
  1119. iowrite32be(status, &dma_rg->fmdmsr);
  1120. if (status & DMA_STATUS_BUS_ERR) {
  1121. u64 addr;
  1122. addr = (u64)ioread32be(&dma_rg->fmdmtal);
  1123. addr |= ((u64)(ioread32be(&dma_rg->fmdmtah)) << 32);
  1124. com_id = ioread32be(&dma_rg->fmdmtcid);
  1125. port_id = (u8)(((com_id & DMA_TRANSFER_PORTID_MASK) >>
  1126. DMA_TRANSFER_PORTID_SHIFT));
  1127. relative_port_id =
  1128. hw_port_id_to_sw_port_id(fman->state->rev_info.major, port_id);
  1129. tnum = (u8)((com_id & DMA_TRANSFER_TNUM_MASK) >>
  1130. DMA_TRANSFER_TNUM_SHIFT);
  1131. liodn = (u16)(com_id & DMA_TRANSFER_LIODN_MASK);
  1132. ret = fman->bus_error_cb(fman, relative_port_id, addr, tnum,
  1133. liodn);
  1134. }
  1135. if (status & DMA_STATUS_FM_SPDAT_ECC)
  1136. ret = fman->exception_cb(fman, FMAN_EX_DMA_SINGLE_PORT_ECC);
  1137. if (status & DMA_STATUS_READ_ECC)
  1138. ret = fman->exception_cb(fman, FMAN_EX_DMA_READ_ECC);
  1139. if (status & DMA_STATUS_SYSTEM_WRITE_ECC)
  1140. ret = fman->exception_cb(fman, FMAN_EX_DMA_SYSTEM_WRITE_ECC);
  1141. if (status & DMA_STATUS_FM_WRITE_ECC)
  1142. ret = fman->exception_cb(fman, FMAN_EX_DMA_FM_WRITE_ECC);
  1143. return ret;
  1144. }
  1145. static irqreturn_t fpm_err_event(struct fman *fman)
  1146. {
  1147. u32 event;
  1148. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1149. irqreturn_t ret = IRQ_NONE;
  1150. event = ioread32be(&fpm_rg->fmfp_ee);
  1151. /* clear the all occurred events */
  1152. iowrite32be(event, &fpm_rg->fmfp_ee);
  1153. if ((event & FPM_EV_MASK_DOUBLE_ECC) &&
  1154. (event & FPM_EV_MASK_DOUBLE_ECC_EN))
  1155. ret = fman->exception_cb(fman, FMAN_EX_FPM_DOUBLE_ECC);
  1156. if ((event & FPM_EV_MASK_STALL) && (event & FPM_EV_MASK_STALL_EN))
  1157. ret = fman->exception_cb(fman, FMAN_EX_FPM_STALL_ON_TASKS);
  1158. if ((event & FPM_EV_MASK_SINGLE_ECC) &&
  1159. (event & FPM_EV_MASK_SINGLE_ECC_EN))
  1160. ret = fman->exception_cb(fman, FMAN_EX_FPM_SINGLE_ECC);
  1161. return ret;
  1162. }
  1163. static irqreturn_t muram_err_intr(struct fman *fman)
  1164. {
  1165. u32 event, mask;
  1166. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1167. irqreturn_t ret = IRQ_NONE;
  1168. event = ioread32be(&fpm_rg->fm_rcr);
  1169. mask = ioread32be(&fpm_rg->fm_rie);
  1170. /* clear MURAM event bit (do not clear IRAM event) */
  1171. iowrite32be(event & ~FPM_RAM_IRAM_ECC, &fpm_rg->fm_rcr);
  1172. if ((mask & FPM_MURAM_ECC_ERR_EX_EN) && (event & FPM_RAM_MURAM_ECC))
  1173. ret = fman->exception_cb(fman, FMAN_EX_MURAM_ECC);
  1174. return ret;
  1175. }
  1176. static irqreturn_t qmi_event(struct fman *fman)
  1177. {
  1178. u32 event, mask, force;
  1179. struct fman_qmi_regs __iomem *qmi_rg = fman->qmi_regs;
  1180. irqreturn_t ret = IRQ_NONE;
  1181. event = ioread32be(&qmi_rg->fmqm_ie);
  1182. mask = ioread32be(&qmi_rg->fmqm_ien);
  1183. event &= mask;
  1184. /* clear the forced events */
  1185. force = ioread32be(&qmi_rg->fmqm_if);
  1186. if (force & event)
  1187. iowrite32be(force & ~event, &qmi_rg->fmqm_if);
  1188. /* clear the acknowledged events */
  1189. iowrite32be(event, &qmi_rg->fmqm_ie);
  1190. if (event & QMI_INTR_EN_SINGLE_ECC)
  1191. ret = fman->exception_cb(fman, FMAN_EX_QMI_SINGLE_ECC);
  1192. return ret;
  1193. }
  1194. static void enable_time_stamp(struct fman *fman)
  1195. {
  1196. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1197. u16 fm_clk_freq = fman->state->fm_clk_freq;
  1198. u32 tmp, intgr, ts_freq, frac;
  1199. ts_freq = (u32)(1 << fman->state->count1_micro_bit);
  1200. /* configure timestamp so that bit 8 will count 1 microsecond
  1201. * Find effective count rate at TIMESTAMP least significant bits:
  1202. * Effective_Count_Rate = 1MHz x 2^8 = 256MHz
  1203. * Find frequency ratio between effective count rate and the clock:
  1204. * Effective_Count_Rate / CLK e.g. for 600 MHz clock:
  1205. * 256/600 = 0.4266666...
  1206. */
  1207. intgr = ts_freq / fm_clk_freq;
  1208. /* we multiply by 2^16 to keep the fraction of the division
  1209. * we do not div back, since we write this value as a fraction
  1210. * see spec
  1211. */
  1212. frac = ((ts_freq << 16) - (intgr << 16) * fm_clk_freq) / fm_clk_freq;
  1213. /* we check remainder of the division in order to round up if not int */
  1214. if (((ts_freq << 16) - (intgr << 16) * fm_clk_freq) % fm_clk_freq)
  1215. frac++;
  1216. tmp = (intgr << FPM_TS_INT_SHIFT) | (u16)frac;
  1217. iowrite32be(tmp, &fpm_rg->fmfp_tsc2);
  1218. /* enable timestamp with original clock */
  1219. iowrite32be(FPM_TS_CTL_EN, &fpm_rg->fmfp_tsc1);
  1220. fman->state->enabled_time_stamp = true;
  1221. }
  1222. static int clear_iram(struct fman *fman)
  1223. {
  1224. struct fman_iram_regs __iomem *iram;
  1225. int i, count;
  1226. iram = fman->base_addr + IMEM_OFFSET;
  1227. /* Enable the auto-increment */
  1228. iowrite32be(IRAM_IADD_AIE, &iram->iadd);
  1229. count = 100;
  1230. do {
  1231. udelay(1);
  1232. } while ((ioread32be(&iram->iadd) != IRAM_IADD_AIE) && --count);
  1233. if (count == 0)
  1234. return -EBUSY;
  1235. for (i = 0; i < (fman->state->fm_iram_size / 4); i++)
  1236. iowrite32be(0xffffffff, &iram->idata);
  1237. iowrite32be(fman->state->fm_iram_size - 4, &iram->iadd);
  1238. count = 100;
  1239. do {
  1240. udelay(1);
  1241. } while ((ioread32be(&iram->idata) != 0xffffffff) && --count);
  1242. if (count == 0)
  1243. return -EBUSY;
  1244. return 0;
  1245. }
  1246. static u32 get_exception_flag(enum fman_exceptions exception)
  1247. {
  1248. u32 bit_mask;
  1249. switch (exception) {
  1250. case FMAN_EX_DMA_BUS_ERROR:
  1251. bit_mask = EX_DMA_BUS_ERROR;
  1252. break;
  1253. case FMAN_EX_DMA_SINGLE_PORT_ECC:
  1254. bit_mask = EX_DMA_SINGLE_PORT_ECC;
  1255. break;
  1256. case FMAN_EX_DMA_READ_ECC:
  1257. bit_mask = EX_DMA_READ_ECC;
  1258. break;
  1259. case FMAN_EX_DMA_SYSTEM_WRITE_ECC:
  1260. bit_mask = EX_DMA_SYSTEM_WRITE_ECC;
  1261. break;
  1262. case FMAN_EX_DMA_FM_WRITE_ECC:
  1263. bit_mask = EX_DMA_FM_WRITE_ECC;
  1264. break;
  1265. case FMAN_EX_FPM_STALL_ON_TASKS:
  1266. bit_mask = EX_FPM_STALL_ON_TASKS;
  1267. break;
  1268. case FMAN_EX_FPM_SINGLE_ECC:
  1269. bit_mask = EX_FPM_SINGLE_ECC;
  1270. break;
  1271. case FMAN_EX_FPM_DOUBLE_ECC:
  1272. bit_mask = EX_FPM_DOUBLE_ECC;
  1273. break;
  1274. case FMAN_EX_QMI_SINGLE_ECC:
  1275. bit_mask = EX_QMI_SINGLE_ECC;
  1276. break;
  1277. case FMAN_EX_QMI_DOUBLE_ECC:
  1278. bit_mask = EX_QMI_DOUBLE_ECC;
  1279. break;
  1280. case FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID:
  1281. bit_mask = EX_QMI_DEQ_FROM_UNKNOWN_PORTID;
  1282. break;
  1283. case FMAN_EX_BMI_LIST_RAM_ECC:
  1284. bit_mask = EX_BMI_LIST_RAM_ECC;
  1285. break;
  1286. case FMAN_EX_BMI_STORAGE_PROFILE_ECC:
  1287. bit_mask = EX_BMI_STORAGE_PROFILE_ECC;
  1288. break;
  1289. case FMAN_EX_BMI_STATISTICS_RAM_ECC:
  1290. bit_mask = EX_BMI_STATISTICS_RAM_ECC;
  1291. break;
  1292. case FMAN_EX_BMI_DISPATCH_RAM_ECC:
  1293. bit_mask = EX_BMI_DISPATCH_RAM_ECC;
  1294. break;
  1295. case FMAN_EX_MURAM_ECC:
  1296. bit_mask = EX_MURAM_ECC;
  1297. break;
  1298. default:
  1299. bit_mask = 0;
  1300. break;
  1301. }
  1302. return bit_mask;
  1303. }
  1304. static int get_module_event(enum fman_event_modules module, u8 mod_id,
  1305. enum fman_intr_type intr_type)
  1306. {
  1307. int event;
  1308. switch (module) {
  1309. case FMAN_MOD_MAC:
  1310. if (intr_type == FMAN_INTR_TYPE_ERR)
  1311. event = FMAN_EV_ERR_MAC0 + mod_id;
  1312. else
  1313. event = FMAN_EV_MAC0 + mod_id;
  1314. break;
  1315. case FMAN_MOD_FMAN_CTRL:
  1316. if (intr_type == FMAN_INTR_TYPE_ERR)
  1317. event = FMAN_EV_CNT;
  1318. else
  1319. event = (FMAN_EV_FMAN_CTRL_0 + mod_id);
  1320. break;
  1321. case FMAN_MOD_DUMMY_LAST:
  1322. event = FMAN_EV_CNT;
  1323. break;
  1324. default:
  1325. event = FMAN_EV_CNT;
  1326. break;
  1327. }
  1328. return event;
  1329. }
  1330. static int set_size_of_fifo(struct fman *fman, u8 port_id, u32 *size_of_fifo,
  1331. u32 *extra_size_of_fifo)
  1332. {
  1333. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1334. u32 fifo = *size_of_fifo;
  1335. u32 extra_fifo = *extra_size_of_fifo;
  1336. u32 tmp;
  1337. /* if this is the first time a port requires extra_fifo_pool_size,
  1338. * the total extra_fifo_pool_size must be initialized to 1 buffer per
  1339. * port
  1340. */
  1341. if (extra_fifo && !fman->state->extra_fifo_pool_size)
  1342. fman->state->extra_fifo_pool_size =
  1343. fman->state->num_of_rx_ports * FMAN_BMI_FIFO_UNITS;
  1344. fman->state->extra_fifo_pool_size =
  1345. max(fman->state->extra_fifo_pool_size, extra_fifo);
  1346. /* check that there are enough uncommitted fifo size */
  1347. if ((fman->state->accumulated_fifo_size + fifo) >
  1348. (fman->state->total_fifo_size -
  1349. fman->state->extra_fifo_pool_size)) {
  1350. dev_err(fman->dev, "%s: Requested fifo size and extra size exceed total FIFO size.\n",
  1351. __func__);
  1352. return -EAGAIN;
  1353. }
  1354. /* Read, modify and write to HW */
  1355. tmp = (fifo / FMAN_BMI_FIFO_UNITS - 1) |
  1356. ((extra_fifo / FMAN_BMI_FIFO_UNITS) <<
  1357. BMI_EXTRA_FIFO_SIZE_SHIFT);
  1358. iowrite32be(tmp, &bmi_rg->fmbm_pfs[port_id - 1]);
  1359. /* update accumulated */
  1360. fman->state->accumulated_fifo_size += fifo;
  1361. return 0;
  1362. }
  1363. static int set_num_of_tasks(struct fman *fman, u8 port_id, u8 *num_of_tasks,
  1364. u8 *num_of_extra_tasks)
  1365. {
  1366. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1367. u8 tasks = *num_of_tasks;
  1368. u8 extra_tasks = *num_of_extra_tasks;
  1369. u32 tmp;
  1370. if (extra_tasks)
  1371. fman->state->extra_tasks_pool_size =
  1372. max(fman->state->extra_tasks_pool_size, extra_tasks);
  1373. /* check that there are enough uncommitted tasks */
  1374. if ((fman->state->accumulated_num_of_tasks + tasks) >
  1375. (fman->state->total_num_of_tasks -
  1376. fman->state->extra_tasks_pool_size)) {
  1377. dev_err(fman->dev, "%s: Requested num_of_tasks and extra tasks pool for fm%d exceed total num_of_tasks.\n",
  1378. __func__, fman->state->fm_id);
  1379. return -EAGAIN;
  1380. }
  1381. /* update accumulated */
  1382. fman->state->accumulated_num_of_tasks += tasks;
  1383. /* Write to HW */
  1384. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]) &
  1385. ~(BMI_NUM_OF_TASKS_MASK | BMI_NUM_OF_EXTRA_TASKS_MASK);
  1386. tmp |= ((u32)((tasks - 1) << BMI_NUM_OF_TASKS_SHIFT) |
  1387. (u32)(extra_tasks << BMI_EXTRA_NUM_OF_TASKS_SHIFT));
  1388. iowrite32be(tmp, &bmi_rg->fmbm_pp[port_id - 1]);
  1389. return 0;
  1390. }
  1391. static int set_num_of_open_dmas(struct fman *fman, u8 port_id,
  1392. u8 *num_of_open_dmas,
  1393. u8 *num_of_extra_open_dmas)
  1394. {
  1395. struct fman_bmi_regs __iomem *bmi_rg = fman->bmi_regs;
  1396. u8 open_dmas = *num_of_open_dmas;
  1397. u8 extra_open_dmas = *num_of_extra_open_dmas;
  1398. u8 total_num_dmas = 0, current_val = 0, current_extra_val = 0;
  1399. u32 tmp;
  1400. if (!open_dmas) {
  1401. /* Configuration according to values in the HW.
  1402. * read the current number of open Dma's
  1403. */
  1404. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]);
  1405. current_extra_val = (u8)((tmp & BMI_NUM_OF_EXTRA_DMAS_MASK) >>
  1406. BMI_EXTRA_NUM_OF_DMAS_SHIFT);
  1407. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]);
  1408. current_val = (u8)(((tmp & BMI_NUM_OF_DMAS_MASK) >>
  1409. BMI_NUM_OF_DMAS_SHIFT) + 1);
  1410. /* This is the first configuration and user did not
  1411. * specify value (!open_dmas), reset values will be used
  1412. * and we just save these values for resource management
  1413. */
  1414. fman->state->extra_open_dmas_pool_size =
  1415. (u8)max(fman->state->extra_open_dmas_pool_size,
  1416. current_extra_val);
  1417. fman->state->accumulated_num_of_open_dmas += current_val;
  1418. *num_of_open_dmas = current_val;
  1419. *num_of_extra_open_dmas = current_extra_val;
  1420. return 0;
  1421. }
  1422. if (extra_open_dmas > current_extra_val)
  1423. fman->state->extra_open_dmas_pool_size =
  1424. (u8)max(fman->state->extra_open_dmas_pool_size,
  1425. extra_open_dmas);
  1426. if ((fman->state->rev_info.major < 6) &&
  1427. (fman->state->accumulated_num_of_open_dmas - current_val +
  1428. open_dmas > fman->state->max_num_of_open_dmas)) {
  1429. dev_err(fman->dev, "%s: Requested num_of_open_dmas for fm%d exceeds total num_of_open_dmas.\n",
  1430. __func__, fman->state->fm_id);
  1431. return -EAGAIN;
  1432. } else if ((fman->state->rev_info.major >= 6) &&
  1433. !((fman->state->rev_info.major == 6) &&
  1434. (fman->state->rev_info.minor == 0)) &&
  1435. (fman->state->accumulated_num_of_open_dmas -
  1436. current_val + open_dmas >
  1437. fman->state->dma_thresh_max_commq + 1)) {
  1438. dev_err(fman->dev, "%s: Requested num_of_open_dmas for fm%d exceeds DMA Command queue (%d)\n",
  1439. __func__, fman->state->fm_id,
  1440. fman->state->dma_thresh_max_commq + 1);
  1441. return -EAGAIN;
  1442. }
  1443. WARN_ON(fman->state->accumulated_num_of_open_dmas < current_val);
  1444. /* update acummulated */
  1445. fman->state->accumulated_num_of_open_dmas -= current_val;
  1446. fman->state->accumulated_num_of_open_dmas += open_dmas;
  1447. if (fman->state->rev_info.major < 6)
  1448. total_num_dmas =
  1449. (u8)(fman->state->accumulated_num_of_open_dmas +
  1450. fman->state->extra_open_dmas_pool_size);
  1451. /* calculate reg */
  1452. tmp = ioread32be(&bmi_rg->fmbm_pp[port_id - 1]) &
  1453. ~(BMI_NUM_OF_DMAS_MASK | BMI_NUM_OF_EXTRA_DMAS_MASK);
  1454. tmp |= (u32)(((open_dmas - 1) << BMI_NUM_OF_DMAS_SHIFT) |
  1455. (extra_open_dmas << BMI_EXTRA_NUM_OF_DMAS_SHIFT));
  1456. iowrite32be(tmp, &bmi_rg->fmbm_pp[port_id - 1]);
  1457. /* update total num of DMA's with committed number of open DMAS,
  1458. * and max uncommitted pool.
  1459. */
  1460. if (total_num_dmas) {
  1461. tmp = ioread32be(&bmi_rg->fmbm_cfg2) & ~BMI_CFG2_DMAS_MASK;
  1462. tmp |= (u32)(total_num_dmas - 1) << BMI_CFG2_DMAS_SHIFT;
  1463. iowrite32be(tmp, &bmi_rg->fmbm_cfg2);
  1464. }
  1465. return 0;
  1466. }
  1467. static int fman_config(struct fman *fman)
  1468. {
  1469. void __iomem *base_addr;
  1470. int err;
  1471. base_addr = fman->dts_params.base_addr;
  1472. fman->state = kzalloc(sizeof(*fman->state), GFP_KERNEL);
  1473. if (!fman->state)
  1474. goto err_fm_state;
  1475. /* Allocate the FM driver's parameters structure */
  1476. fman->cfg = kzalloc(sizeof(*fman->cfg), GFP_KERNEL);
  1477. if (!fman->cfg)
  1478. goto err_fm_drv;
  1479. /* Initialize MURAM block */
  1480. fman->muram =
  1481. fman_muram_init(fman->dts_params.muram_res.start,
  1482. resource_size(&fman->dts_params.muram_res));
  1483. if (!fman->muram)
  1484. goto err_fm_soc_specific;
  1485. /* Initialize FM parameters which will be kept by the driver */
  1486. fman->state->fm_id = fman->dts_params.id;
  1487. fman->state->fm_clk_freq = fman->dts_params.clk_freq;
  1488. fman->state->qman_channel_base = fman->dts_params.qman_channel_base;
  1489. fman->state->num_of_qman_channels =
  1490. fman->dts_params.num_of_qman_channels;
  1491. fman->state->res = fman->dts_params.res;
  1492. fman->exception_cb = fman_exceptions;
  1493. fman->bus_error_cb = fman_bus_error;
  1494. fman->fpm_regs = base_addr + FPM_OFFSET;
  1495. fman->bmi_regs = base_addr + BMI_OFFSET;
  1496. fman->qmi_regs = base_addr + QMI_OFFSET;
  1497. fman->dma_regs = base_addr + DMA_OFFSET;
  1498. fman->hwp_regs = base_addr + HWP_OFFSET;
  1499. fman->kg_regs = base_addr + KG_OFFSET;
  1500. fman->base_addr = base_addr;
  1501. spin_lock_init(&fman->spinlock);
  1502. fman_defconfig(fman->cfg);
  1503. fman->state->extra_fifo_pool_size = 0;
  1504. fman->state->exceptions = (EX_DMA_BUS_ERROR |
  1505. EX_DMA_READ_ECC |
  1506. EX_DMA_SYSTEM_WRITE_ECC |
  1507. EX_DMA_FM_WRITE_ECC |
  1508. EX_FPM_STALL_ON_TASKS |
  1509. EX_FPM_SINGLE_ECC |
  1510. EX_FPM_DOUBLE_ECC |
  1511. EX_QMI_DEQ_FROM_UNKNOWN_PORTID |
  1512. EX_BMI_LIST_RAM_ECC |
  1513. EX_BMI_STORAGE_PROFILE_ECC |
  1514. EX_BMI_STATISTICS_RAM_ECC |
  1515. EX_MURAM_ECC |
  1516. EX_BMI_DISPATCH_RAM_ECC |
  1517. EX_QMI_DOUBLE_ECC |
  1518. EX_QMI_SINGLE_ECC);
  1519. /* Read FMan revision for future use*/
  1520. fman_get_revision(fman, &fman->state->rev_info);
  1521. err = fill_soc_specific_params(fman->state);
  1522. if (err)
  1523. goto err_fm_soc_specific;
  1524. /* FM_AID_MODE_NO_TNUM_SW005 Errata workaround */
  1525. if (fman->state->rev_info.major >= 6)
  1526. fman->cfg->dma_aid_mode = FMAN_DMA_AID_OUT_PORT_ID;
  1527. fman->cfg->qmi_def_tnums_thresh = fman->state->qmi_def_tnums_thresh;
  1528. fman->state->total_num_of_tasks =
  1529. (u8)DFLT_TOTAL_NUM_OF_TASKS(fman->state->rev_info.major,
  1530. fman->state->rev_info.minor,
  1531. fman->state->bmi_max_num_of_tasks);
  1532. if (fman->state->rev_info.major < 6) {
  1533. fman->cfg->dma_comm_qtsh_clr_emer =
  1534. (u8)DFLT_DMA_COMM_Q_LOW(fman->state->rev_info.major,
  1535. fman->state->dma_thresh_max_commq);
  1536. fman->cfg->dma_comm_qtsh_asrt_emer =
  1537. (u8)DFLT_DMA_COMM_Q_HIGH(fman->state->rev_info.major,
  1538. fman->state->dma_thresh_max_commq);
  1539. fman->cfg->dma_cam_num_of_entries =
  1540. DFLT_DMA_CAM_NUM_OF_ENTRIES(fman->state->rev_info.major);
  1541. fman->cfg->dma_read_buf_tsh_clr_emer =
  1542. DFLT_DMA_READ_INT_BUF_LOW(fman->state->dma_thresh_max_buf);
  1543. fman->cfg->dma_read_buf_tsh_asrt_emer =
  1544. DFLT_DMA_READ_INT_BUF_HIGH(fman->state->dma_thresh_max_buf);
  1545. fman->cfg->dma_write_buf_tsh_clr_emer =
  1546. DFLT_DMA_WRITE_INT_BUF_LOW(fman->state->dma_thresh_max_buf);
  1547. fman->cfg->dma_write_buf_tsh_asrt_emer =
  1548. DFLT_DMA_WRITE_INT_BUF_HIGH(fman->state->dma_thresh_max_buf);
  1549. fman->cfg->dma_axi_dbg_num_of_beats =
  1550. DFLT_AXI_DBG_NUM_OF_BEATS;
  1551. }
  1552. return 0;
  1553. err_fm_soc_specific:
  1554. kfree(fman->cfg);
  1555. err_fm_drv:
  1556. kfree(fman->state);
  1557. err_fm_state:
  1558. kfree(fman);
  1559. return -EINVAL;
  1560. }
  1561. static int fman_reset(struct fman *fman)
  1562. {
  1563. u32 count;
  1564. int err = 0;
  1565. if (fman->state->rev_info.major < 6) {
  1566. iowrite32be(FPM_RSTC_FM_RESET, &fman->fpm_regs->fm_rstc);
  1567. /* Wait for reset completion */
  1568. count = 100;
  1569. do {
  1570. udelay(1);
  1571. } while (((ioread32be(&fman->fpm_regs->fm_rstc)) &
  1572. FPM_RSTC_FM_RESET) && --count);
  1573. if (count == 0)
  1574. err = -EBUSY;
  1575. goto _return;
  1576. } else {
  1577. #ifdef CONFIG_PPC
  1578. struct device_node *guts_node;
  1579. struct ccsr_guts __iomem *guts_regs;
  1580. u32 devdisr2, reg;
  1581. /* Errata A007273 */
  1582. guts_node =
  1583. of_find_compatible_node(NULL, NULL,
  1584. "fsl,qoriq-device-config-2.0");
  1585. if (!guts_node) {
  1586. dev_err(fman->dev, "%s: Couldn't find guts node\n",
  1587. __func__);
  1588. goto guts_node;
  1589. }
  1590. guts_regs = of_iomap(guts_node, 0);
  1591. if (!guts_regs) {
  1592. dev_err(fman->dev, "%s: Couldn't map %pOF regs\n",
  1593. __func__, guts_node);
  1594. goto guts_regs;
  1595. }
  1596. #define FMAN1_ALL_MACS_MASK 0xFCC00000
  1597. #define FMAN2_ALL_MACS_MASK 0x000FCC00
  1598. /* Read current state */
  1599. devdisr2 = ioread32be(&guts_regs->devdisr2);
  1600. if (fman->dts_params.id == 0)
  1601. reg = devdisr2 & ~FMAN1_ALL_MACS_MASK;
  1602. else
  1603. reg = devdisr2 & ~FMAN2_ALL_MACS_MASK;
  1604. /* Enable all MACs */
  1605. iowrite32be(reg, &guts_regs->devdisr2);
  1606. #endif
  1607. /* Perform FMan reset */
  1608. iowrite32be(FPM_RSTC_FM_RESET, &fman->fpm_regs->fm_rstc);
  1609. /* Wait for reset completion */
  1610. count = 100;
  1611. do {
  1612. udelay(1);
  1613. } while (((ioread32be(&fman->fpm_regs->fm_rstc)) &
  1614. FPM_RSTC_FM_RESET) && --count);
  1615. if (count == 0) {
  1616. #ifdef CONFIG_PPC
  1617. iounmap(guts_regs);
  1618. of_node_put(guts_node);
  1619. #endif
  1620. err = -EBUSY;
  1621. goto _return;
  1622. }
  1623. #ifdef CONFIG_PPC
  1624. /* Restore devdisr2 value */
  1625. iowrite32be(devdisr2, &guts_regs->devdisr2);
  1626. iounmap(guts_regs);
  1627. of_node_put(guts_node);
  1628. #endif
  1629. goto _return;
  1630. #ifdef CONFIG_PPC
  1631. guts_regs:
  1632. of_node_put(guts_node);
  1633. guts_node:
  1634. dev_dbg(fman->dev, "%s: Didn't perform FManV3 reset due to Errata A007273!\n",
  1635. __func__);
  1636. #endif
  1637. }
  1638. _return:
  1639. return err;
  1640. }
  1641. static int fman_init(struct fman *fman)
  1642. {
  1643. struct fman_cfg *cfg = NULL;
  1644. int err = 0, i, count;
  1645. if (is_init_done(fman->cfg))
  1646. return -EINVAL;
  1647. fman->state->count1_micro_bit = FM_TIMESTAMP_1_USEC_BIT;
  1648. cfg = fman->cfg;
  1649. /* clear revision-dependent non existing exception */
  1650. if (fman->state->rev_info.major < 6)
  1651. fman->state->exceptions &= ~FMAN_EX_BMI_DISPATCH_RAM_ECC;
  1652. if (fman->state->rev_info.major >= 6)
  1653. fman->state->exceptions &= ~FMAN_EX_QMI_SINGLE_ECC;
  1654. /* clear CPG */
  1655. memset_io((void __iomem *)(fman->base_addr + CGP_OFFSET), 0,
  1656. fman->state->fm_port_num_of_cg);
  1657. /* Save LIODN info before FMan reset
  1658. * Skipping non-existent port 0 (i = 1)
  1659. */
  1660. for (i = 1; i < FMAN_LIODN_TBL; i++) {
  1661. u32 liodn_base;
  1662. fman->liodn_offset[i] =
  1663. ioread32be(&fman->bmi_regs->fmbm_spliodn[i - 1]);
  1664. if (!IS_ENABLED(CONFIG_FSL_PAMU))
  1665. continue;
  1666. liodn_base = ioread32be(&fman->dma_regs->fmdmplr[i / 2]);
  1667. if (i % 2) {
  1668. /* FMDM_PLR LSB holds LIODN base for odd ports */
  1669. liodn_base &= DMA_LIODN_BASE_MASK;
  1670. } else {
  1671. /* FMDM_PLR MSB holds LIODN base for even ports */
  1672. liodn_base >>= DMA_LIODN_SHIFT;
  1673. liodn_base &= DMA_LIODN_BASE_MASK;
  1674. }
  1675. fman->liodn_base[i] = liodn_base;
  1676. }
  1677. err = fman_reset(fman);
  1678. if (err)
  1679. return err;
  1680. if (ioread32be(&fman->qmi_regs->fmqm_gs) & QMI_GS_HALT_NOT_BUSY) {
  1681. resume(fman->fpm_regs);
  1682. /* Wait until QMI is not in halt not busy state */
  1683. count = 100;
  1684. do {
  1685. udelay(1);
  1686. } while (((ioread32be(&fman->qmi_regs->fmqm_gs)) &
  1687. QMI_GS_HALT_NOT_BUSY) && --count);
  1688. if (count == 0)
  1689. dev_warn(fman->dev, "%s: QMI is in halt not busy state\n",
  1690. __func__);
  1691. }
  1692. if (clear_iram(fman) != 0)
  1693. return -EINVAL;
  1694. cfg->exceptions = fman->state->exceptions;
  1695. /* Init DMA Registers */
  1696. err = dma_init(fman);
  1697. if (err != 0) {
  1698. free_init_resources(fman);
  1699. return err;
  1700. }
  1701. /* Init FPM Registers */
  1702. fpm_init(fman->fpm_regs, fman->cfg);
  1703. /* define common resources */
  1704. /* allocate MURAM for FIFO according to total size */
  1705. fman->fifo_offset = fman_muram_alloc(fman->muram,
  1706. fman->state->total_fifo_size);
  1707. if (IS_ERR_VALUE(fman->fifo_offset)) {
  1708. free_init_resources(fman);
  1709. dev_err(fman->dev, "%s: MURAM alloc for BMI FIFO failed\n",
  1710. __func__);
  1711. return -ENOMEM;
  1712. }
  1713. cfg->fifo_base_addr = fman->fifo_offset;
  1714. cfg->total_fifo_size = fman->state->total_fifo_size;
  1715. cfg->total_num_of_tasks = fman->state->total_num_of_tasks;
  1716. cfg->clk_freq = fman->state->fm_clk_freq;
  1717. /* Init BMI Registers */
  1718. bmi_init(fman->bmi_regs, fman->cfg);
  1719. /* Init QMI Registers */
  1720. qmi_init(fman->qmi_regs, fman->cfg);
  1721. /* Init HW Parser */
  1722. hwp_init(fman->hwp_regs);
  1723. /* Init KeyGen */
  1724. fman->keygen = keygen_init(fman->kg_regs);
  1725. if (!fman->keygen)
  1726. return -EINVAL;
  1727. err = enable(fman, cfg);
  1728. if (err != 0)
  1729. return err;
  1730. enable_time_stamp(fman);
  1731. kfree(fman->cfg);
  1732. fman->cfg = NULL;
  1733. return 0;
  1734. }
  1735. static int fman_set_exception(struct fman *fman,
  1736. enum fman_exceptions exception, bool enable)
  1737. {
  1738. u32 bit_mask = 0;
  1739. if (!is_init_done(fman->cfg))
  1740. return -EINVAL;
  1741. bit_mask = get_exception_flag(exception);
  1742. if (bit_mask) {
  1743. if (enable)
  1744. fman->state->exceptions |= bit_mask;
  1745. else
  1746. fman->state->exceptions &= ~bit_mask;
  1747. } else {
  1748. dev_err(fman->dev, "%s: Undefined exception (%d)\n",
  1749. __func__, exception);
  1750. return -EINVAL;
  1751. }
  1752. return set_exception(fman, exception, enable);
  1753. }
  1754. /**
  1755. * fman_register_intr
  1756. * @fman: A Pointer to FMan device
  1757. * @module: Calling module
  1758. * @mod_id: Module id (if more than 1 exists, '0' if not)
  1759. * @intr_type: Interrupt type (error/normal) selection.
  1760. * @isr_cb: The interrupt service routine.
  1761. * @src_arg: Argument to be passed to isr_cb.
  1762. *
  1763. * Used to register an event handler to be processed by FMan
  1764. *
  1765. * Return: 0 on success; Error code otherwise.
  1766. */
  1767. void fman_register_intr(struct fman *fman, enum fman_event_modules module,
  1768. u8 mod_id, enum fman_intr_type intr_type,
  1769. void (*isr_cb)(void *src_arg), void *src_arg)
  1770. {
  1771. int event = 0;
  1772. event = get_module_event(module, mod_id, intr_type);
  1773. WARN_ON(event >= FMAN_EV_CNT);
  1774. /* register in local FM structure */
  1775. fman->intr_mng[event].isr_cb = isr_cb;
  1776. fman->intr_mng[event].src_handle = src_arg;
  1777. }
  1778. EXPORT_SYMBOL(fman_register_intr);
  1779. /**
  1780. * fman_unregister_intr
  1781. * @fman: A Pointer to FMan device
  1782. * @module: Calling module
  1783. * @mod_id: Module id (if more than 1 exists, '0' if not)
  1784. * @intr_type: Interrupt type (error/normal) selection.
  1785. *
  1786. * Used to unregister an event handler to be processed by FMan
  1787. *
  1788. * Return: 0 on success; Error code otherwise.
  1789. */
  1790. void fman_unregister_intr(struct fman *fman, enum fman_event_modules module,
  1791. u8 mod_id, enum fman_intr_type intr_type)
  1792. {
  1793. int event = 0;
  1794. event = get_module_event(module, mod_id, intr_type);
  1795. WARN_ON(event >= FMAN_EV_CNT);
  1796. fman->intr_mng[event].isr_cb = NULL;
  1797. fman->intr_mng[event].src_handle = NULL;
  1798. }
  1799. EXPORT_SYMBOL(fman_unregister_intr);
  1800. /**
  1801. * fman_set_port_params
  1802. * @fman: A Pointer to FMan device
  1803. * @port_params: Port parameters
  1804. *
  1805. * Used by FMan Port to pass parameters to the FMan
  1806. *
  1807. * Return: 0 on success; Error code otherwise.
  1808. */
  1809. int fman_set_port_params(struct fman *fman,
  1810. struct fman_port_init_params *port_params)
  1811. {
  1812. int err;
  1813. unsigned long flags;
  1814. u8 port_id = port_params->port_id, mac_id;
  1815. spin_lock_irqsave(&fman->spinlock, flags);
  1816. err = set_num_of_tasks(fman, port_params->port_id,
  1817. &port_params->num_of_tasks,
  1818. &port_params->num_of_extra_tasks);
  1819. if (err)
  1820. goto return_err;
  1821. /* TX Ports */
  1822. if (port_params->port_type != FMAN_PORT_TYPE_RX) {
  1823. u32 enq_th, deq_th, reg;
  1824. /* update qmi ENQ/DEQ threshold */
  1825. fman->state->accumulated_num_of_deq_tnums +=
  1826. port_params->deq_pipeline_depth;
  1827. enq_th = (ioread32be(&fman->qmi_regs->fmqm_gc) &
  1828. QMI_CFG_ENQ_MASK) >> QMI_CFG_ENQ_SHIFT;
  1829. /* if enq_th is too big, we reduce it to the max value
  1830. * that is still 0
  1831. */
  1832. if (enq_th >= (fman->state->qmi_max_num_of_tnums -
  1833. fman->state->accumulated_num_of_deq_tnums)) {
  1834. enq_th =
  1835. fman->state->qmi_max_num_of_tnums -
  1836. fman->state->accumulated_num_of_deq_tnums - 1;
  1837. reg = ioread32be(&fman->qmi_regs->fmqm_gc);
  1838. reg &= ~QMI_CFG_ENQ_MASK;
  1839. reg |= (enq_th << QMI_CFG_ENQ_SHIFT);
  1840. iowrite32be(reg, &fman->qmi_regs->fmqm_gc);
  1841. }
  1842. deq_th = ioread32be(&fman->qmi_regs->fmqm_gc) &
  1843. QMI_CFG_DEQ_MASK;
  1844. /* if deq_th is too small, we enlarge it to the min
  1845. * value that is still 0.
  1846. * depTh may not be larger than 63
  1847. * (fman->state->qmi_max_num_of_tnums-1).
  1848. */
  1849. if ((deq_th <= fman->state->accumulated_num_of_deq_tnums) &&
  1850. (deq_th < fman->state->qmi_max_num_of_tnums - 1)) {
  1851. deq_th = fman->state->accumulated_num_of_deq_tnums + 1;
  1852. reg = ioread32be(&fman->qmi_regs->fmqm_gc);
  1853. reg &= ~QMI_CFG_DEQ_MASK;
  1854. reg |= deq_th;
  1855. iowrite32be(reg, &fman->qmi_regs->fmqm_gc);
  1856. }
  1857. }
  1858. err = set_size_of_fifo(fman, port_params->port_id,
  1859. &port_params->size_of_fifo,
  1860. &port_params->extra_size_of_fifo);
  1861. if (err)
  1862. goto return_err;
  1863. err = set_num_of_open_dmas(fman, port_params->port_id,
  1864. &port_params->num_of_open_dmas,
  1865. &port_params->num_of_extra_open_dmas);
  1866. if (err)
  1867. goto return_err;
  1868. set_port_liodn(fman, port_id, fman->liodn_base[port_id],
  1869. fman->liodn_offset[port_id]);
  1870. if (fman->state->rev_info.major < 6)
  1871. set_port_order_restoration(fman->fpm_regs, port_id);
  1872. mac_id = hw_port_id_to_sw_port_id(fman->state->rev_info.major, port_id);
  1873. if (port_params->max_frame_length >= fman->state->mac_mfl[mac_id]) {
  1874. fman->state->port_mfl[mac_id] = port_params->max_frame_length;
  1875. } else {
  1876. dev_warn(fman->dev, "%s: Port (%d) max_frame_length is smaller than MAC (%d) current MTU\n",
  1877. __func__, port_id, mac_id);
  1878. err = -EINVAL;
  1879. goto return_err;
  1880. }
  1881. spin_unlock_irqrestore(&fman->spinlock, flags);
  1882. return 0;
  1883. return_err:
  1884. spin_unlock_irqrestore(&fman->spinlock, flags);
  1885. return err;
  1886. }
  1887. EXPORT_SYMBOL(fman_set_port_params);
  1888. /**
  1889. * fman_reset_mac
  1890. * @fman: A Pointer to FMan device
  1891. * @mac_id: MAC id to be reset
  1892. *
  1893. * Reset a specific MAC
  1894. *
  1895. * Return: 0 on success; Error code otherwise.
  1896. */
  1897. int fman_reset_mac(struct fman *fman, u8 mac_id)
  1898. {
  1899. struct fman_fpm_regs __iomem *fpm_rg = fman->fpm_regs;
  1900. u32 msk, timeout = 100;
  1901. if (fman->state->rev_info.major >= 6) {
  1902. dev_err(fman->dev, "%s: FMan MAC reset no available for FMan V3!\n",
  1903. __func__);
  1904. return -EINVAL;
  1905. }
  1906. /* Get the relevant bit mask */
  1907. switch (mac_id) {
  1908. case 0:
  1909. msk = FPM_RSTC_MAC0_RESET;
  1910. break;
  1911. case 1:
  1912. msk = FPM_RSTC_MAC1_RESET;
  1913. break;
  1914. case 2:
  1915. msk = FPM_RSTC_MAC2_RESET;
  1916. break;
  1917. case 3:
  1918. msk = FPM_RSTC_MAC3_RESET;
  1919. break;
  1920. case 4:
  1921. msk = FPM_RSTC_MAC4_RESET;
  1922. break;
  1923. case 5:
  1924. msk = FPM_RSTC_MAC5_RESET;
  1925. break;
  1926. case 6:
  1927. msk = FPM_RSTC_MAC6_RESET;
  1928. break;
  1929. case 7:
  1930. msk = FPM_RSTC_MAC7_RESET;
  1931. break;
  1932. case 8:
  1933. msk = FPM_RSTC_MAC8_RESET;
  1934. break;
  1935. case 9:
  1936. msk = FPM_RSTC_MAC9_RESET;
  1937. break;
  1938. default:
  1939. dev_warn(fman->dev, "%s: Illegal MAC Id [%d]\n",
  1940. __func__, mac_id);
  1941. return -EINVAL;
  1942. }
  1943. /* reset */
  1944. iowrite32be(msk, &fpm_rg->fm_rstc);
  1945. while ((ioread32be(&fpm_rg->fm_rstc) & msk) && --timeout)
  1946. udelay(10);
  1947. if (!timeout)
  1948. return -EIO;
  1949. return 0;
  1950. }
  1951. EXPORT_SYMBOL(fman_reset_mac);
  1952. /**
  1953. * fman_set_mac_max_frame
  1954. * @fman: A Pointer to FMan device
  1955. * @mac_id: MAC id
  1956. * @mfl: Maximum frame length
  1957. *
  1958. * Set maximum frame length of specific MAC in FMan driver
  1959. *
  1960. * Return: 0 on success; Error code otherwise.
  1961. */
  1962. int fman_set_mac_max_frame(struct fman *fman, u8 mac_id, u16 mfl)
  1963. {
  1964. /* if port is already initialized, check that MaxFrameLength is smaller
  1965. * or equal to the port's max
  1966. */
  1967. if ((!fman->state->port_mfl[mac_id]) ||
  1968. (mfl <= fman->state->port_mfl[mac_id])) {
  1969. fman->state->mac_mfl[mac_id] = mfl;
  1970. } else {
  1971. dev_warn(fman->dev, "%s: MAC max_frame_length is larger than Port max_frame_length\n",
  1972. __func__);
  1973. return -EINVAL;
  1974. }
  1975. return 0;
  1976. }
  1977. EXPORT_SYMBOL(fman_set_mac_max_frame);
  1978. /**
  1979. * fman_get_clock_freq
  1980. * @fman: A Pointer to FMan device
  1981. *
  1982. * Get FMan clock frequency
  1983. *
  1984. * Return: FMan clock frequency
  1985. */
  1986. u16 fman_get_clock_freq(struct fman *fman)
  1987. {
  1988. return fman->state->fm_clk_freq;
  1989. }
  1990. /**
  1991. * fman_get_bmi_max_fifo_size
  1992. * @fman: A Pointer to FMan device
  1993. *
  1994. * Get FMan maximum FIFO size
  1995. *
  1996. * Return: FMan Maximum FIFO size
  1997. */
  1998. u32 fman_get_bmi_max_fifo_size(struct fman *fman)
  1999. {
  2000. return fman->state->bmi_max_fifo_size;
  2001. }
  2002. EXPORT_SYMBOL(fman_get_bmi_max_fifo_size);
  2003. /**
  2004. * fman_get_revision
  2005. * @fman: - Pointer to the FMan module
  2006. * @rev_info: - A structure of revision information parameters.
  2007. *
  2008. * Returns the FM revision
  2009. *
  2010. * Allowed only following fman_init().
  2011. *
  2012. * Return: 0 on success; Error code otherwise.
  2013. */
  2014. void fman_get_revision(struct fman *fman, struct fman_rev_info *rev_info)
  2015. {
  2016. u32 tmp;
  2017. tmp = ioread32be(&fman->fpm_regs->fm_ip_rev_1);
  2018. rev_info->major = (u8)((tmp & FPM_REV1_MAJOR_MASK) >>
  2019. FPM_REV1_MAJOR_SHIFT);
  2020. rev_info->minor = tmp & FPM_REV1_MINOR_MASK;
  2021. }
  2022. EXPORT_SYMBOL(fman_get_revision);
  2023. /**
  2024. * fman_get_qman_channel_id
  2025. * @fman: A Pointer to FMan device
  2026. * @port_id: Port id
  2027. *
  2028. * Get QMan channel ID associated to the Port id
  2029. *
  2030. * Return: QMan channel ID
  2031. */
  2032. u32 fman_get_qman_channel_id(struct fman *fman, u32 port_id)
  2033. {
  2034. int i;
  2035. if (fman->state->rev_info.major >= 6) {
  2036. static const u32 port_ids[] = {
  2037. 0x30, 0x31, 0x28, 0x29, 0x2a, 0x2b,
  2038. 0x2c, 0x2d, 0x2, 0x3, 0x4, 0x5, 0x7, 0x7
  2039. };
  2040. for (i = 0; i < fman->state->num_of_qman_channels; i++) {
  2041. if (port_ids[i] == port_id)
  2042. break;
  2043. }
  2044. } else {
  2045. static const u32 port_ids[] = {
  2046. 0x30, 0x28, 0x29, 0x2a, 0x2b, 0x2c, 0x1,
  2047. 0x2, 0x3, 0x4, 0x5, 0x7, 0x7
  2048. };
  2049. for (i = 0; i < fman->state->num_of_qman_channels; i++) {
  2050. if (port_ids[i] == port_id)
  2051. break;
  2052. }
  2053. }
  2054. if (i == fman->state->num_of_qman_channels)
  2055. return 0;
  2056. return fman->state->qman_channel_base + i;
  2057. }
  2058. EXPORT_SYMBOL(fman_get_qman_channel_id);
  2059. /**
  2060. * fman_get_mem_region
  2061. * @fman: A Pointer to FMan device
  2062. *
  2063. * Get FMan memory region
  2064. *
  2065. * Return: A structure with FMan memory region information
  2066. */
  2067. struct resource *fman_get_mem_region(struct fman *fman)
  2068. {
  2069. return fman->state->res;
  2070. }
  2071. EXPORT_SYMBOL(fman_get_mem_region);
  2072. /* Bootargs defines */
  2073. /* Extra headroom for RX buffers - Default, min and max */
  2074. #define FSL_FM_RX_EXTRA_HEADROOM 64
  2075. #define FSL_FM_RX_EXTRA_HEADROOM_MIN 16
  2076. #define FSL_FM_RX_EXTRA_HEADROOM_MAX 384
  2077. /* Maximum frame length */
  2078. #define FSL_FM_MAX_FRAME_SIZE 1522
  2079. #define FSL_FM_MAX_POSSIBLE_FRAME_SIZE 9600
  2080. #define FSL_FM_MIN_POSSIBLE_FRAME_SIZE 64
  2081. /* Extra headroom for Rx buffers.
  2082. * FMan is instructed to allocate, on the Rx path, this amount of
  2083. * space at the beginning of a data buffer, beside the DPA private
  2084. * data area and the IC fields.
  2085. * Does not impact Tx buffer layout.
  2086. * Configurable from bootargs. 64 by default, it's needed on
  2087. * particular forwarding scenarios that add extra headers to the
  2088. * forwarded frame.
  2089. */
  2090. static int fsl_fm_rx_extra_headroom = FSL_FM_RX_EXTRA_HEADROOM;
  2091. module_param(fsl_fm_rx_extra_headroom, int, 0);
  2092. MODULE_PARM_DESC(fsl_fm_rx_extra_headroom, "Extra headroom for Rx buffers");
  2093. /* Max frame size, across all interfaces.
  2094. * Configurable from bootargs, to avoid allocating oversized (socket)
  2095. * buffers when not using jumbo frames.
  2096. * Must be large enough to accommodate the network MTU, but small enough
  2097. * to avoid wasting skb memory.
  2098. */
  2099. static int fsl_fm_max_frm = FSL_FM_MAX_FRAME_SIZE;
  2100. module_param(fsl_fm_max_frm, int, 0);
  2101. MODULE_PARM_DESC(fsl_fm_max_frm, "Maximum frame size, across all interfaces");
  2102. /**
  2103. * fman_get_max_frm
  2104. *
  2105. * Return: Max frame length configured in the FM driver
  2106. */
  2107. u16 fman_get_max_frm(void)
  2108. {
  2109. static bool fm_check_mfl;
  2110. if (!fm_check_mfl) {
  2111. if (fsl_fm_max_frm > FSL_FM_MAX_POSSIBLE_FRAME_SIZE ||
  2112. fsl_fm_max_frm < FSL_FM_MIN_POSSIBLE_FRAME_SIZE) {
  2113. pr_warn("Invalid fsl_fm_max_frm value (%d) in bootargs, valid range is %d-%d. Falling back to the default (%d)\n",
  2114. fsl_fm_max_frm,
  2115. FSL_FM_MIN_POSSIBLE_FRAME_SIZE,
  2116. FSL_FM_MAX_POSSIBLE_FRAME_SIZE,
  2117. FSL_FM_MAX_FRAME_SIZE);
  2118. fsl_fm_max_frm = FSL_FM_MAX_FRAME_SIZE;
  2119. }
  2120. fm_check_mfl = true;
  2121. }
  2122. return fsl_fm_max_frm;
  2123. }
  2124. EXPORT_SYMBOL(fman_get_max_frm);
  2125. /**
  2126. * fman_get_rx_extra_headroom
  2127. *
  2128. * Return: Extra headroom size configured in the FM driver
  2129. */
  2130. int fman_get_rx_extra_headroom(void)
  2131. {
  2132. static bool fm_check_rx_extra_headroom;
  2133. if (!fm_check_rx_extra_headroom) {
  2134. if (fsl_fm_rx_extra_headroom > FSL_FM_RX_EXTRA_HEADROOM_MAX ||
  2135. fsl_fm_rx_extra_headroom < FSL_FM_RX_EXTRA_HEADROOM_MIN) {
  2136. pr_warn("Invalid fsl_fm_rx_extra_headroom value (%d) in bootargs, valid range is %d-%d. Falling back to the default (%d)\n",
  2137. fsl_fm_rx_extra_headroom,
  2138. FSL_FM_RX_EXTRA_HEADROOM_MIN,
  2139. FSL_FM_RX_EXTRA_HEADROOM_MAX,
  2140. FSL_FM_RX_EXTRA_HEADROOM);
  2141. fsl_fm_rx_extra_headroom = FSL_FM_RX_EXTRA_HEADROOM;
  2142. }
  2143. fm_check_rx_extra_headroom = true;
  2144. fsl_fm_rx_extra_headroom = ALIGN(fsl_fm_rx_extra_headroom, 16);
  2145. }
  2146. return fsl_fm_rx_extra_headroom;
  2147. }
  2148. EXPORT_SYMBOL(fman_get_rx_extra_headroom);
  2149. /**
  2150. * fman_bind
  2151. * @fm_dev: FMan OF device pointer
  2152. *
  2153. * Bind to a specific FMan device.
  2154. *
  2155. * Allowed only after the port was created.
  2156. *
  2157. * Return: A pointer to the FMan device
  2158. */
  2159. struct fman *fman_bind(struct device *fm_dev)
  2160. {
  2161. return (struct fman *)(dev_get_drvdata(get_device(fm_dev)));
  2162. }
  2163. EXPORT_SYMBOL(fman_bind);
  2164. #ifdef CONFIG_DPAA_ERRATUM_A050385
  2165. bool fman_has_errata_a050385(void)
  2166. {
  2167. return fman_has_err_a050385;
  2168. }
  2169. EXPORT_SYMBOL(fman_has_errata_a050385);
  2170. #endif
  2171. static irqreturn_t fman_err_irq(int irq, void *handle)
  2172. {
  2173. struct fman *fman = (struct fman *)handle;
  2174. u32 pending;
  2175. struct fman_fpm_regs __iomem *fpm_rg;
  2176. irqreturn_t single_ret, ret = IRQ_NONE;
  2177. if (!is_init_done(fman->cfg))
  2178. return IRQ_NONE;
  2179. fpm_rg = fman->fpm_regs;
  2180. /* error interrupts */
  2181. pending = ioread32be(&fpm_rg->fm_epi);
  2182. if (!pending)
  2183. return IRQ_NONE;
  2184. if (pending & ERR_INTR_EN_BMI) {
  2185. single_ret = bmi_err_event(fman);
  2186. if (single_ret == IRQ_HANDLED)
  2187. ret = IRQ_HANDLED;
  2188. }
  2189. if (pending & ERR_INTR_EN_QMI) {
  2190. single_ret = qmi_err_event(fman);
  2191. if (single_ret == IRQ_HANDLED)
  2192. ret = IRQ_HANDLED;
  2193. }
  2194. if (pending & ERR_INTR_EN_FPM) {
  2195. single_ret = fpm_err_event(fman);
  2196. if (single_ret == IRQ_HANDLED)
  2197. ret = IRQ_HANDLED;
  2198. }
  2199. if (pending & ERR_INTR_EN_DMA) {
  2200. single_ret = dma_err_event(fman);
  2201. if (single_ret == IRQ_HANDLED)
  2202. ret = IRQ_HANDLED;
  2203. }
  2204. if (pending & ERR_INTR_EN_MURAM) {
  2205. single_ret = muram_err_intr(fman);
  2206. if (single_ret == IRQ_HANDLED)
  2207. ret = IRQ_HANDLED;
  2208. }
  2209. /* MAC error interrupts */
  2210. if (pending & ERR_INTR_EN_MAC0) {
  2211. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 0);
  2212. if (single_ret == IRQ_HANDLED)
  2213. ret = IRQ_HANDLED;
  2214. }
  2215. if (pending & ERR_INTR_EN_MAC1) {
  2216. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 1);
  2217. if (single_ret == IRQ_HANDLED)
  2218. ret = IRQ_HANDLED;
  2219. }
  2220. if (pending & ERR_INTR_EN_MAC2) {
  2221. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 2);
  2222. if (single_ret == IRQ_HANDLED)
  2223. ret = IRQ_HANDLED;
  2224. }
  2225. if (pending & ERR_INTR_EN_MAC3) {
  2226. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 3);
  2227. if (single_ret == IRQ_HANDLED)
  2228. ret = IRQ_HANDLED;
  2229. }
  2230. if (pending & ERR_INTR_EN_MAC4) {
  2231. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 4);
  2232. if (single_ret == IRQ_HANDLED)
  2233. ret = IRQ_HANDLED;
  2234. }
  2235. if (pending & ERR_INTR_EN_MAC5) {
  2236. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 5);
  2237. if (single_ret == IRQ_HANDLED)
  2238. ret = IRQ_HANDLED;
  2239. }
  2240. if (pending & ERR_INTR_EN_MAC6) {
  2241. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 6);
  2242. if (single_ret == IRQ_HANDLED)
  2243. ret = IRQ_HANDLED;
  2244. }
  2245. if (pending & ERR_INTR_EN_MAC7) {
  2246. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 7);
  2247. if (single_ret == IRQ_HANDLED)
  2248. ret = IRQ_HANDLED;
  2249. }
  2250. if (pending & ERR_INTR_EN_MAC8) {
  2251. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 8);
  2252. if (single_ret == IRQ_HANDLED)
  2253. ret = IRQ_HANDLED;
  2254. }
  2255. if (pending & ERR_INTR_EN_MAC9) {
  2256. single_ret = call_mac_isr(fman, FMAN_EV_ERR_MAC0 + 9);
  2257. if (single_ret == IRQ_HANDLED)
  2258. ret = IRQ_HANDLED;
  2259. }
  2260. return ret;
  2261. }
  2262. static irqreturn_t fman_irq(int irq, void *handle)
  2263. {
  2264. struct fman *fman = (struct fman *)handle;
  2265. u32 pending;
  2266. struct fman_fpm_regs __iomem *fpm_rg;
  2267. irqreturn_t single_ret, ret = IRQ_NONE;
  2268. if (!is_init_done(fman->cfg))
  2269. return IRQ_NONE;
  2270. fpm_rg = fman->fpm_regs;
  2271. /* normal interrupts */
  2272. pending = ioread32be(&fpm_rg->fm_npi);
  2273. if (!pending)
  2274. return IRQ_NONE;
  2275. if (pending & INTR_EN_QMI) {
  2276. single_ret = qmi_event(fman);
  2277. if (single_ret == IRQ_HANDLED)
  2278. ret = IRQ_HANDLED;
  2279. }
  2280. /* MAC interrupts */
  2281. if (pending & INTR_EN_MAC0) {
  2282. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 0);
  2283. if (single_ret == IRQ_HANDLED)
  2284. ret = IRQ_HANDLED;
  2285. }
  2286. if (pending & INTR_EN_MAC1) {
  2287. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 1);
  2288. if (single_ret == IRQ_HANDLED)
  2289. ret = IRQ_HANDLED;
  2290. }
  2291. if (pending & INTR_EN_MAC2) {
  2292. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 2);
  2293. if (single_ret == IRQ_HANDLED)
  2294. ret = IRQ_HANDLED;
  2295. }
  2296. if (pending & INTR_EN_MAC3) {
  2297. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 3);
  2298. if (single_ret == IRQ_HANDLED)
  2299. ret = IRQ_HANDLED;
  2300. }
  2301. if (pending & INTR_EN_MAC4) {
  2302. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 4);
  2303. if (single_ret == IRQ_HANDLED)
  2304. ret = IRQ_HANDLED;
  2305. }
  2306. if (pending & INTR_EN_MAC5) {
  2307. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 5);
  2308. if (single_ret == IRQ_HANDLED)
  2309. ret = IRQ_HANDLED;
  2310. }
  2311. if (pending & INTR_EN_MAC6) {
  2312. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 6);
  2313. if (single_ret == IRQ_HANDLED)
  2314. ret = IRQ_HANDLED;
  2315. }
  2316. if (pending & INTR_EN_MAC7) {
  2317. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 7);
  2318. if (single_ret == IRQ_HANDLED)
  2319. ret = IRQ_HANDLED;
  2320. }
  2321. if (pending & INTR_EN_MAC8) {
  2322. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 8);
  2323. if (single_ret == IRQ_HANDLED)
  2324. ret = IRQ_HANDLED;
  2325. }
  2326. if (pending & INTR_EN_MAC9) {
  2327. single_ret = call_mac_isr(fman, FMAN_EV_MAC0 + 9);
  2328. if (single_ret == IRQ_HANDLED)
  2329. ret = IRQ_HANDLED;
  2330. }
  2331. return ret;
  2332. }
  2333. static const struct of_device_id fman_muram_match[] = {
  2334. {
  2335. .compatible = "fsl,fman-muram"},
  2336. {}
  2337. };
  2338. MODULE_DEVICE_TABLE(of, fman_muram_match);
  2339. static struct fman *read_dts_node(struct platform_device *of_dev)
  2340. {
  2341. struct fman *fman;
  2342. struct device_node *fm_node, *muram_node;
  2343. struct resource *res;
  2344. u32 val, range[2];
  2345. int err, irq;
  2346. struct clk *clk;
  2347. u32 clk_rate;
  2348. phys_addr_t phys_base_addr;
  2349. resource_size_t mem_size;
  2350. fman = kzalloc(sizeof(*fman), GFP_KERNEL);
  2351. if (!fman)
  2352. return ERR_PTR(-ENOMEM);
  2353. fm_node = of_node_get(of_dev->dev.of_node);
  2354. err = of_property_read_u32(fm_node, "cell-index", &val);
  2355. if (err) {
  2356. dev_err(&of_dev->dev, "%s: failed to read cell-index for %pOF\n",
  2357. __func__, fm_node);
  2358. goto fman_node_put;
  2359. }
  2360. fman->dts_params.id = (u8)val;
  2361. /* Get the FM interrupt */
  2362. err = platform_get_irq(of_dev, 0);
  2363. if (err < 0)
  2364. goto fman_node_put;
  2365. irq = err;
  2366. /* Get the FM error interrupt */
  2367. err = platform_get_irq(of_dev, 1);
  2368. if (err < 0)
  2369. goto fman_node_put;
  2370. fman->dts_params.err_irq = err;
  2371. /* Get the FM address */
  2372. res = platform_get_resource(of_dev, IORESOURCE_MEM, 0);
  2373. if (!res) {
  2374. err = -EINVAL;
  2375. dev_err(&of_dev->dev, "%s: Can't get FMan memory resource\n",
  2376. __func__);
  2377. goto fman_node_put;
  2378. }
  2379. phys_base_addr = res->start;
  2380. mem_size = resource_size(res);
  2381. clk = of_clk_get(fm_node, 0);
  2382. if (IS_ERR(clk)) {
  2383. err = PTR_ERR(clk);
  2384. dev_err(&of_dev->dev, "%s: Failed to get FM%d clock structure\n",
  2385. __func__, fman->dts_params.id);
  2386. goto fman_node_put;
  2387. }
  2388. clk_rate = clk_get_rate(clk);
  2389. if (!clk_rate) {
  2390. err = -EINVAL;
  2391. dev_err(&of_dev->dev, "%s: Failed to determine FM%d clock rate\n",
  2392. __func__, fman->dts_params.id);
  2393. goto fman_node_put;
  2394. }
  2395. /* Rounding to MHz */
  2396. fman->dts_params.clk_freq = DIV_ROUND_UP(clk_rate, 1000000);
  2397. err = of_property_read_u32_array(fm_node, "fsl,qman-channel-range",
  2398. &range[0], 2);
  2399. if (err) {
  2400. dev_err(&of_dev->dev, "%s: failed to read fsl,qman-channel-range for %pOF\n",
  2401. __func__, fm_node);
  2402. goto fman_node_put;
  2403. }
  2404. fman->dts_params.qman_channel_base = range[0];
  2405. fman->dts_params.num_of_qman_channels = range[1];
  2406. /* Get the MURAM base address and size */
  2407. muram_node = of_find_matching_node(fm_node, fman_muram_match);
  2408. if (!muram_node) {
  2409. err = -EINVAL;
  2410. dev_err(&of_dev->dev, "%s: could not find MURAM node\n",
  2411. __func__);
  2412. goto fman_free;
  2413. }
  2414. err = of_address_to_resource(muram_node, 0,
  2415. &fman->dts_params.muram_res);
  2416. if (err) {
  2417. of_node_put(muram_node);
  2418. dev_err(&of_dev->dev, "%s: of_address_to_resource() = %d\n",
  2419. __func__, err);
  2420. goto fman_free;
  2421. }
  2422. of_node_put(muram_node);
  2423. err = devm_request_irq(&of_dev->dev, irq, fman_irq, IRQF_SHARED,
  2424. "fman", fman);
  2425. if (err < 0) {
  2426. dev_err(&of_dev->dev, "%s: irq %d allocation failed (error = %d)\n",
  2427. __func__, irq, err);
  2428. goto fman_free;
  2429. }
  2430. if (fman->dts_params.err_irq != 0) {
  2431. err = devm_request_irq(&of_dev->dev, fman->dts_params.err_irq,
  2432. fman_err_irq, IRQF_SHARED,
  2433. "fman-err", fman);
  2434. if (err < 0) {
  2435. dev_err(&of_dev->dev, "%s: irq %d allocation failed (error = %d)\n",
  2436. __func__, fman->dts_params.err_irq, err);
  2437. goto fman_free;
  2438. }
  2439. }
  2440. fman->dts_params.res =
  2441. devm_request_mem_region(&of_dev->dev, phys_base_addr,
  2442. mem_size, "fman");
  2443. if (!fman->dts_params.res) {
  2444. err = -EBUSY;
  2445. dev_err(&of_dev->dev, "%s: request_mem_region() failed\n",
  2446. __func__);
  2447. goto fman_free;
  2448. }
  2449. fman->dts_params.base_addr =
  2450. devm_ioremap(&of_dev->dev, phys_base_addr, mem_size);
  2451. if (!fman->dts_params.base_addr) {
  2452. err = -ENOMEM;
  2453. dev_err(&of_dev->dev, "%s: devm_ioremap() failed\n", __func__);
  2454. goto fman_free;
  2455. }
  2456. fman->dev = &of_dev->dev;
  2457. err = of_platform_populate(fm_node, NULL, NULL, &of_dev->dev);
  2458. if (err) {
  2459. dev_err(&of_dev->dev, "%s: of_platform_populate() failed\n",
  2460. __func__);
  2461. goto fman_free;
  2462. }
  2463. #ifdef CONFIG_DPAA_ERRATUM_A050385
  2464. fman_has_err_a050385 =
  2465. of_property_read_bool(fm_node, "fsl,erratum-a050385");
  2466. #endif
  2467. return fman;
  2468. fman_node_put:
  2469. of_node_put(fm_node);
  2470. fman_free:
  2471. kfree(fman);
  2472. return ERR_PTR(err);
  2473. }
  2474. static int fman_probe(struct platform_device *of_dev)
  2475. {
  2476. struct fman *fman;
  2477. struct device *dev;
  2478. int err;
  2479. dev = &of_dev->dev;
  2480. fman = read_dts_node(of_dev);
  2481. if (IS_ERR(fman))
  2482. return PTR_ERR(fman);
  2483. err = fman_config(fman);
  2484. if (err) {
  2485. dev_err(dev, "%s: FMan config failed\n", __func__);
  2486. return -EINVAL;
  2487. }
  2488. if (fman_init(fman) != 0) {
  2489. dev_err(dev, "%s: FMan init failed\n", __func__);
  2490. return -EINVAL;
  2491. }
  2492. if (fman->dts_params.err_irq == 0) {
  2493. fman_set_exception(fman, FMAN_EX_DMA_BUS_ERROR, false);
  2494. fman_set_exception(fman, FMAN_EX_DMA_READ_ECC, false);
  2495. fman_set_exception(fman, FMAN_EX_DMA_SYSTEM_WRITE_ECC, false);
  2496. fman_set_exception(fman, FMAN_EX_DMA_FM_WRITE_ECC, false);
  2497. fman_set_exception(fman, FMAN_EX_DMA_SINGLE_PORT_ECC, false);
  2498. fman_set_exception(fman, FMAN_EX_FPM_STALL_ON_TASKS, false);
  2499. fman_set_exception(fman, FMAN_EX_FPM_SINGLE_ECC, false);
  2500. fman_set_exception(fman, FMAN_EX_FPM_DOUBLE_ECC, false);
  2501. fman_set_exception(fman, FMAN_EX_QMI_SINGLE_ECC, false);
  2502. fman_set_exception(fman, FMAN_EX_QMI_DOUBLE_ECC, false);
  2503. fman_set_exception(fman,
  2504. FMAN_EX_QMI_DEQ_FROM_UNKNOWN_PORTID, false);
  2505. fman_set_exception(fman, FMAN_EX_BMI_LIST_RAM_ECC, false);
  2506. fman_set_exception(fman, FMAN_EX_BMI_STORAGE_PROFILE_ECC,
  2507. false);
  2508. fman_set_exception(fman, FMAN_EX_BMI_STATISTICS_RAM_ECC, false);
  2509. fman_set_exception(fman, FMAN_EX_BMI_DISPATCH_RAM_ECC, false);
  2510. }
  2511. dev_set_drvdata(dev, fman);
  2512. dev_dbg(dev, "FMan%d probed\n", fman->dts_params.id);
  2513. return 0;
  2514. }
  2515. static const struct of_device_id fman_match[] = {
  2516. {
  2517. .compatible = "fsl,fman"},
  2518. {}
  2519. };
  2520. MODULE_DEVICE_TABLE(of, fman_match);
  2521. static struct platform_driver fman_driver = {
  2522. .driver = {
  2523. .name = "fsl-fman",
  2524. .of_match_table = fman_match,
  2525. },
  2526. .probe = fman_probe,
  2527. };
  2528. static int __init fman_load(void)
  2529. {
  2530. int err;
  2531. pr_debug("FSL DPAA FMan driver\n");
  2532. err = platform_driver_register(&fman_driver);
  2533. if (err < 0)
  2534. pr_err("Error, platform_driver_register() = %d\n", err);
  2535. return err;
  2536. }
  2537. module_init(fman_load);
  2538. static void __exit fman_unload(void)
  2539. {
  2540. platform_driver_unregister(&fman_driver);
  2541. }
  2542. module_exit(fman_unload);
  2543. MODULE_LICENSE("Dual BSD/GPL");
  2544. MODULE_DESCRIPTION("Freescale DPAA Frame Manager driver");