xgmac.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2010-2011 Calxeda, Inc.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/kernel.h>
  8. #include <linux/circ_buf.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/etherdevice.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/skbuff.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/if.h>
  15. #include <linux/crc32.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/slab.h>
  18. /* XGMAC Register definitions */
  19. #define XGMAC_CONTROL 0x00000000 /* MAC Configuration */
  20. #define XGMAC_FRAME_FILTER 0x00000004 /* MAC Frame Filter */
  21. #define XGMAC_FLOW_CTRL 0x00000018 /* MAC Flow Control */
  22. #define XGMAC_VLAN_TAG 0x0000001C /* VLAN Tags */
  23. #define XGMAC_VERSION 0x00000020 /* Version */
  24. #define XGMAC_VLAN_INCL 0x00000024 /* VLAN tag for tx frames */
  25. #define XGMAC_LPI_CTRL 0x00000028 /* LPI Control and Status */
  26. #define XGMAC_LPI_TIMER 0x0000002C /* LPI Timers Control */
  27. #define XGMAC_TX_PACE 0x00000030 /* Transmit Pace and Stretch */
  28. #define XGMAC_VLAN_HASH 0x00000034 /* VLAN Hash Table */
  29. #define XGMAC_DEBUG 0x00000038 /* Debug */
  30. #define XGMAC_INT_STAT 0x0000003C /* Interrupt and Control */
  31. #define XGMAC_ADDR_HIGH(reg) (0x00000040 + ((reg) * 8))
  32. #define XGMAC_ADDR_LOW(reg) (0x00000044 + ((reg) * 8))
  33. #define XGMAC_HASH(n) (0x00000300 + (n) * 4) /* HASH table regs */
  34. #define XGMAC_NUM_HASH 16
  35. #define XGMAC_OMR 0x00000400
  36. #define XGMAC_REMOTE_WAKE 0x00000700 /* Remote Wake-Up Frm Filter */
  37. #define XGMAC_PMT 0x00000704 /* PMT Control and Status */
  38. #define XGMAC_MMC_CTRL 0x00000800 /* XGMAC MMC Control */
  39. #define XGMAC_MMC_INTR_RX 0x00000804 /* Receive Interrupt */
  40. #define XGMAC_MMC_INTR_TX 0x00000808 /* Transmit Interrupt */
  41. #define XGMAC_MMC_INTR_MASK_RX 0x0000080c /* Receive Interrupt Mask */
  42. #define XGMAC_MMC_INTR_MASK_TX 0x00000810 /* Transmit Interrupt Mask */
  43. /* Hardware TX Statistics Counters */
  44. #define XGMAC_MMC_TXOCTET_GB_LO 0x00000814
  45. #define XGMAC_MMC_TXOCTET_GB_HI 0x00000818
  46. #define XGMAC_MMC_TXFRAME_GB_LO 0x0000081C
  47. #define XGMAC_MMC_TXFRAME_GB_HI 0x00000820
  48. #define XGMAC_MMC_TXBCFRAME_G 0x00000824
  49. #define XGMAC_MMC_TXMCFRAME_G 0x0000082C
  50. #define XGMAC_MMC_TXUCFRAME_GB 0x00000864
  51. #define XGMAC_MMC_TXMCFRAME_GB 0x0000086C
  52. #define XGMAC_MMC_TXBCFRAME_GB 0x00000874
  53. #define XGMAC_MMC_TXUNDERFLOW 0x0000087C
  54. #define XGMAC_MMC_TXOCTET_G_LO 0x00000884
  55. #define XGMAC_MMC_TXOCTET_G_HI 0x00000888
  56. #define XGMAC_MMC_TXFRAME_G_LO 0x0000088C
  57. #define XGMAC_MMC_TXFRAME_G_HI 0x00000890
  58. #define XGMAC_MMC_TXPAUSEFRAME 0x00000894
  59. #define XGMAC_MMC_TXVLANFRAME 0x0000089C
  60. /* Hardware RX Statistics Counters */
  61. #define XGMAC_MMC_RXFRAME_GB_LO 0x00000900
  62. #define XGMAC_MMC_RXFRAME_GB_HI 0x00000904
  63. #define XGMAC_MMC_RXOCTET_GB_LO 0x00000908
  64. #define XGMAC_MMC_RXOCTET_GB_HI 0x0000090C
  65. #define XGMAC_MMC_RXOCTET_G_LO 0x00000910
  66. #define XGMAC_MMC_RXOCTET_G_HI 0x00000914
  67. #define XGMAC_MMC_RXBCFRAME_G 0x00000918
  68. #define XGMAC_MMC_RXMCFRAME_G 0x00000920
  69. #define XGMAC_MMC_RXCRCERR 0x00000928
  70. #define XGMAC_MMC_RXRUNT 0x00000930
  71. #define XGMAC_MMC_RXJABBER 0x00000934
  72. #define XGMAC_MMC_RXUCFRAME_G 0x00000970
  73. #define XGMAC_MMC_RXLENGTHERR 0x00000978
  74. #define XGMAC_MMC_RXPAUSEFRAME 0x00000988
  75. #define XGMAC_MMC_RXOVERFLOW 0x00000990
  76. #define XGMAC_MMC_RXVLANFRAME 0x00000998
  77. #define XGMAC_MMC_RXWATCHDOG 0x000009a0
  78. /* DMA Control and Status Registers */
  79. #define XGMAC_DMA_BUS_MODE 0x00000f00 /* Bus Mode */
  80. #define XGMAC_DMA_TX_POLL 0x00000f04 /* Transmit Poll Demand */
  81. #define XGMAC_DMA_RX_POLL 0x00000f08 /* Received Poll Demand */
  82. #define XGMAC_DMA_RX_BASE_ADDR 0x00000f0c /* Receive List Base */
  83. #define XGMAC_DMA_TX_BASE_ADDR 0x00000f10 /* Transmit List Base */
  84. #define XGMAC_DMA_STATUS 0x00000f14 /* Status Register */
  85. #define XGMAC_DMA_CONTROL 0x00000f18 /* Ctrl (Operational Mode) */
  86. #define XGMAC_DMA_INTR_ENA 0x00000f1c /* Interrupt Enable */
  87. #define XGMAC_DMA_MISS_FRAME_CTR 0x00000f20 /* Missed Frame Counter */
  88. #define XGMAC_DMA_RI_WDOG_TIMER 0x00000f24 /* RX Intr Watchdog Timer */
  89. #define XGMAC_DMA_AXI_BUS 0x00000f28 /* AXI Bus Mode */
  90. #define XGMAC_DMA_AXI_STATUS 0x00000f2C /* AXI Status */
  91. #define XGMAC_DMA_HW_FEATURE 0x00000f58 /* Enabled Hardware Features */
  92. #define XGMAC_ADDR_AE 0x80000000
  93. /* PMT Control and Status */
  94. #define XGMAC_PMT_POINTER_RESET 0x80000000
  95. #define XGMAC_PMT_GLBL_UNICAST 0x00000200
  96. #define XGMAC_PMT_WAKEUP_RX_FRM 0x00000040
  97. #define XGMAC_PMT_MAGIC_PKT 0x00000020
  98. #define XGMAC_PMT_WAKEUP_FRM_EN 0x00000004
  99. #define XGMAC_PMT_MAGIC_PKT_EN 0x00000002
  100. #define XGMAC_PMT_POWERDOWN 0x00000001
  101. #define XGMAC_CONTROL_SPD 0x40000000 /* Speed control */
  102. #define XGMAC_CONTROL_SPD_MASK 0x60000000
  103. #define XGMAC_CONTROL_SPD_1G 0x60000000
  104. #define XGMAC_CONTROL_SPD_2_5G 0x40000000
  105. #define XGMAC_CONTROL_SPD_10G 0x00000000
  106. #define XGMAC_CONTROL_SARC 0x10000000 /* Source Addr Insert/Replace */
  107. #define XGMAC_CONTROL_SARK_MASK 0x18000000
  108. #define XGMAC_CONTROL_CAR 0x04000000 /* CRC Addition/Replacement */
  109. #define XGMAC_CONTROL_CAR_MASK 0x06000000
  110. #define XGMAC_CONTROL_DP 0x01000000 /* Disable Padding */
  111. #define XGMAC_CONTROL_WD 0x00800000 /* Disable Watchdog on rx */
  112. #define XGMAC_CONTROL_JD 0x00400000 /* Jabber disable */
  113. #define XGMAC_CONTROL_JE 0x00100000 /* Jumbo frame */
  114. #define XGMAC_CONTROL_LM 0x00001000 /* Loop-back mode */
  115. #define XGMAC_CONTROL_IPC 0x00000400 /* Checksum Offload */
  116. #define XGMAC_CONTROL_ACS 0x00000080 /* Automatic Pad/FCS Strip */
  117. #define XGMAC_CONTROL_DDIC 0x00000010 /* Disable Deficit Idle Count */
  118. #define XGMAC_CONTROL_TE 0x00000008 /* Transmitter Enable */
  119. #define XGMAC_CONTROL_RE 0x00000004 /* Receiver Enable */
  120. /* XGMAC Frame Filter defines */
  121. #define XGMAC_FRAME_FILTER_PR 0x00000001 /* Promiscuous Mode */
  122. #define XGMAC_FRAME_FILTER_HUC 0x00000002 /* Hash Unicast */
  123. #define XGMAC_FRAME_FILTER_HMC 0x00000004 /* Hash Multicast */
  124. #define XGMAC_FRAME_FILTER_DAIF 0x00000008 /* DA Inverse Filtering */
  125. #define XGMAC_FRAME_FILTER_PM 0x00000010 /* Pass all multicast */
  126. #define XGMAC_FRAME_FILTER_DBF 0x00000020 /* Disable Broadcast frames */
  127. #define XGMAC_FRAME_FILTER_SAIF 0x00000100 /* Inverse Filtering */
  128. #define XGMAC_FRAME_FILTER_SAF 0x00000200 /* Source Address Filter */
  129. #define XGMAC_FRAME_FILTER_HPF 0x00000400 /* Hash or perfect Filter */
  130. #define XGMAC_FRAME_FILTER_VHF 0x00000800 /* VLAN Hash Filter */
  131. #define XGMAC_FRAME_FILTER_VPF 0x00001000 /* VLAN Perfect Filter */
  132. #define XGMAC_FRAME_FILTER_RA 0x80000000 /* Receive all mode */
  133. /* XGMAC FLOW CTRL defines */
  134. #define XGMAC_FLOW_CTRL_PT_MASK 0xffff0000 /* Pause Time Mask */
  135. #define XGMAC_FLOW_CTRL_PT_SHIFT 16
  136. #define XGMAC_FLOW_CTRL_DZQP 0x00000080 /* Disable Zero-Quanta Phase */
  137. #define XGMAC_FLOW_CTRL_PLT 0x00000020 /* Pause Low Threshold */
  138. #define XGMAC_FLOW_CTRL_PLT_MASK 0x00000030 /* PLT MASK */
  139. #define XGMAC_FLOW_CTRL_UP 0x00000008 /* Unicast Pause Frame Detect */
  140. #define XGMAC_FLOW_CTRL_RFE 0x00000004 /* Rx Flow Control Enable */
  141. #define XGMAC_FLOW_CTRL_TFE 0x00000002 /* Tx Flow Control Enable */
  142. #define XGMAC_FLOW_CTRL_FCB_BPA 0x00000001 /* Flow Control Busy ... */
  143. /* XGMAC_INT_STAT reg */
  144. #define XGMAC_INT_STAT_PMTIM 0x00800000 /* PMT Interrupt Mask */
  145. #define XGMAC_INT_STAT_PMT 0x0080 /* PMT Interrupt Status */
  146. #define XGMAC_INT_STAT_LPI 0x0040 /* LPI Interrupt Status */
  147. /* DMA Bus Mode register defines */
  148. #define DMA_BUS_MODE_SFT_RESET 0x00000001 /* Software Reset */
  149. #define DMA_BUS_MODE_DSL_MASK 0x0000007c /* Descriptor Skip Length */
  150. #define DMA_BUS_MODE_DSL_SHIFT 2 /* (in DWORDS) */
  151. #define DMA_BUS_MODE_ATDS 0x00000080 /* Alternate Descriptor Size */
  152. /* Programmable burst length */
  153. #define DMA_BUS_MODE_PBL_MASK 0x00003f00 /* Programmable Burst Len */
  154. #define DMA_BUS_MODE_PBL_SHIFT 8
  155. #define DMA_BUS_MODE_FB 0x00010000 /* Fixed burst */
  156. #define DMA_BUS_MODE_RPBL_MASK 0x003e0000 /* Rx-Programmable Burst Len */
  157. #define DMA_BUS_MODE_RPBL_SHIFT 17
  158. #define DMA_BUS_MODE_USP 0x00800000
  159. #define DMA_BUS_MODE_8PBL 0x01000000
  160. #define DMA_BUS_MODE_AAL 0x02000000
  161. /* DMA Bus Mode register defines */
  162. #define DMA_BUS_PR_RATIO_MASK 0x0000c000 /* Rx/Tx priority ratio */
  163. #define DMA_BUS_PR_RATIO_SHIFT 14
  164. #define DMA_BUS_FB 0x00010000 /* Fixed Burst */
  165. /* DMA Control register defines */
  166. #define DMA_CONTROL_ST 0x00002000 /* Start/Stop Transmission */
  167. #define DMA_CONTROL_SR 0x00000002 /* Start/Stop Receive */
  168. #define DMA_CONTROL_DFF 0x01000000 /* Disable flush of rx frames */
  169. #define DMA_CONTROL_OSF 0x00000004 /* Operate on 2nd tx frame */
  170. /* DMA Normal interrupt */
  171. #define DMA_INTR_ENA_NIE 0x00010000 /* Normal Summary */
  172. #define DMA_INTR_ENA_AIE 0x00008000 /* Abnormal Summary */
  173. #define DMA_INTR_ENA_ERE 0x00004000 /* Early Receive */
  174. #define DMA_INTR_ENA_FBE 0x00002000 /* Fatal Bus Error */
  175. #define DMA_INTR_ENA_ETE 0x00000400 /* Early Transmit */
  176. #define DMA_INTR_ENA_RWE 0x00000200 /* Receive Watchdog */
  177. #define DMA_INTR_ENA_RSE 0x00000100 /* Receive Stopped */
  178. #define DMA_INTR_ENA_RUE 0x00000080 /* Receive Buffer Unavailable */
  179. #define DMA_INTR_ENA_RIE 0x00000040 /* Receive Interrupt */
  180. #define DMA_INTR_ENA_UNE 0x00000020 /* Tx Underflow */
  181. #define DMA_INTR_ENA_OVE 0x00000010 /* Receive Overflow */
  182. #define DMA_INTR_ENA_TJE 0x00000008 /* Transmit Jabber */
  183. #define DMA_INTR_ENA_TUE 0x00000004 /* Transmit Buffer Unavail */
  184. #define DMA_INTR_ENA_TSE 0x00000002 /* Transmit Stopped */
  185. #define DMA_INTR_ENA_TIE 0x00000001 /* Transmit Interrupt */
  186. #define DMA_INTR_NORMAL (DMA_INTR_ENA_NIE | DMA_INTR_ENA_RIE | \
  187. DMA_INTR_ENA_TUE | DMA_INTR_ENA_TIE)
  188. #define DMA_INTR_ABNORMAL (DMA_INTR_ENA_AIE | DMA_INTR_ENA_FBE | \
  189. DMA_INTR_ENA_RWE | DMA_INTR_ENA_RSE | \
  190. DMA_INTR_ENA_RUE | DMA_INTR_ENA_UNE | \
  191. DMA_INTR_ENA_OVE | DMA_INTR_ENA_TJE | \
  192. DMA_INTR_ENA_TSE)
  193. /* DMA default interrupt mask */
  194. #define DMA_INTR_DEFAULT_MASK (DMA_INTR_NORMAL | DMA_INTR_ABNORMAL)
  195. /* DMA Status register defines */
  196. #define DMA_STATUS_GMI 0x08000000 /* MMC interrupt */
  197. #define DMA_STATUS_GLI 0x04000000 /* GMAC Line interface int */
  198. #define DMA_STATUS_EB_MASK 0x00380000 /* Error Bits Mask */
  199. #define DMA_STATUS_EB_TX_ABORT 0x00080000 /* Error Bits - TX Abort */
  200. #define DMA_STATUS_EB_RX_ABORT 0x00100000 /* Error Bits - RX Abort */
  201. #define DMA_STATUS_TS_MASK 0x00700000 /* Transmit Process State */
  202. #define DMA_STATUS_TS_SHIFT 20
  203. #define DMA_STATUS_RS_MASK 0x000e0000 /* Receive Process State */
  204. #define DMA_STATUS_RS_SHIFT 17
  205. #define DMA_STATUS_NIS 0x00010000 /* Normal Interrupt Summary */
  206. #define DMA_STATUS_AIS 0x00008000 /* Abnormal Interrupt Summary */
  207. #define DMA_STATUS_ERI 0x00004000 /* Early Receive Interrupt */
  208. #define DMA_STATUS_FBI 0x00002000 /* Fatal Bus Error Interrupt */
  209. #define DMA_STATUS_ETI 0x00000400 /* Early Transmit Interrupt */
  210. #define DMA_STATUS_RWT 0x00000200 /* Receive Watchdog Timeout */
  211. #define DMA_STATUS_RPS 0x00000100 /* Receive Process Stopped */
  212. #define DMA_STATUS_RU 0x00000080 /* Receive Buffer Unavailable */
  213. #define DMA_STATUS_RI 0x00000040 /* Receive Interrupt */
  214. #define DMA_STATUS_UNF 0x00000020 /* Transmit Underflow */
  215. #define DMA_STATUS_OVF 0x00000010 /* Receive Overflow */
  216. #define DMA_STATUS_TJT 0x00000008 /* Transmit Jabber Timeout */
  217. #define DMA_STATUS_TU 0x00000004 /* Transmit Buffer Unavail */
  218. #define DMA_STATUS_TPS 0x00000002 /* Transmit Process Stopped */
  219. #define DMA_STATUS_TI 0x00000001 /* Transmit Interrupt */
  220. /* Common MAC defines */
  221. #define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
  222. #define MAC_ENABLE_RX 0x00000004 /* Receiver Enable */
  223. /* XGMAC Operation Mode Register */
  224. #define XGMAC_OMR_TSF 0x00200000 /* TX FIFO Store and Forward */
  225. #define XGMAC_OMR_FTF 0x00100000 /* Flush Transmit FIFO */
  226. #define XGMAC_OMR_TTC 0x00020000 /* Transmit Threshold Ctrl */
  227. #define XGMAC_OMR_TTC_MASK 0x00030000
  228. #define XGMAC_OMR_RFD 0x00006000 /* FC Deactivation Threshold */
  229. #define XGMAC_OMR_RFD_MASK 0x00007000 /* FC Deact Threshold MASK */
  230. #define XGMAC_OMR_RFA 0x00000600 /* FC Activation Threshold */
  231. #define XGMAC_OMR_RFA_MASK 0x00000E00 /* FC Act Threshold MASK */
  232. #define XGMAC_OMR_EFC 0x00000100 /* Enable Hardware FC */
  233. #define XGMAC_OMR_FEF 0x00000080 /* Forward Error Frames */
  234. #define XGMAC_OMR_DT 0x00000040 /* Drop TCP/IP csum Errors */
  235. #define XGMAC_OMR_RSF 0x00000020 /* RX FIFO Store and Forward */
  236. #define XGMAC_OMR_RTC_256 0x00000018 /* RX Threshold Ctrl */
  237. #define XGMAC_OMR_RTC_MASK 0x00000018 /* RX Threshold Ctrl MASK */
  238. /* XGMAC HW Features Register */
  239. #define DMA_HW_FEAT_TXCOESEL 0x00010000 /* TX Checksum offload */
  240. #define XGMAC_MMC_CTRL_CNT_FRZ 0x00000008
  241. /* XGMAC Descriptor Defines */
  242. #define MAX_DESC_BUF_SZ (0x2000 - 8)
  243. #define RXDESC_EXT_STATUS 0x00000001
  244. #define RXDESC_CRC_ERR 0x00000002
  245. #define RXDESC_RX_ERR 0x00000008
  246. #define RXDESC_RX_WDOG 0x00000010
  247. #define RXDESC_FRAME_TYPE 0x00000020
  248. #define RXDESC_GIANT_FRAME 0x00000080
  249. #define RXDESC_LAST_SEG 0x00000100
  250. #define RXDESC_FIRST_SEG 0x00000200
  251. #define RXDESC_VLAN_FRAME 0x00000400
  252. #define RXDESC_OVERFLOW_ERR 0x00000800
  253. #define RXDESC_LENGTH_ERR 0x00001000
  254. #define RXDESC_SA_FILTER_FAIL 0x00002000
  255. #define RXDESC_DESCRIPTOR_ERR 0x00004000
  256. #define RXDESC_ERROR_SUMMARY 0x00008000
  257. #define RXDESC_FRAME_LEN_OFFSET 16
  258. #define RXDESC_FRAME_LEN_MASK 0x3fff0000
  259. #define RXDESC_DA_FILTER_FAIL 0x40000000
  260. #define RXDESC1_END_RING 0x00008000
  261. #define RXDESC_IP_PAYLOAD_MASK 0x00000003
  262. #define RXDESC_IP_PAYLOAD_UDP 0x00000001
  263. #define RXDESC_IP_PAYLOAD_TCP 0x00000002
  264. #define RXDESC_IP_PAYLOAD_ICMP 0x00000003
  265. #define RXDESC_IP_HEADER_ERR 0x00000008
  266. #define RXDESC_IP_PAYLOAD_ERR 0x00000010
  267. #define RXDESC_IPV4_PACKET 0x00000040
  268. #define RXDESC_IPV6_PACKET 0x00000080
  269. #define TXDESC_UNDERFLOW_ERR 0x00000001
  270. #define TXDESC_JABBER_TIMEOUT 0x00000002
  271. #define TXDESC_LOCAL_FAULT 0x00000004
  272. #define TXDESC_REMOTE_FAULT 0x00000008
  273. #define TXDESC_VLAN_FRAME 0x00000010
  274. #define TXDESC_FRAME_FLUSHED 0x00000020
  275. #define TXDESC_IP_HEADER_ERR 0x00000040
  276. #define TXDESC_PAYLOAD_CSUM_ERR 0x00000080
  277. #define TXDESC_ERROR_SUMMARY 0x00008000
  278. #define TXDESC_SA_CTRL_INSERT 0x00040000
  279. #define TXDESC_SA_CTRL_REPLACE 0x00080000
  280. #define TXDESC_2ND_ADDR_CHAINED 0x00100000
  281. #define TXDESC_END_RING 0x00200000
  282. #define TXDESC_CSUM_IP 0x00400000
  283. #define TXDESC_CSUM_IP_PAYLD 0x00800000
  284. #define TXDESC_CSUM_ALL 0x00C00000
  285. #define TXDESC_CRC_EN_REPLACE 0x01000000
  286. #define TXDESC_CRC_EN_APPEND 0x02000000
  287. #define TXDESC_DISABLE_PAD 0x04000000
  288. #define TXDESC_FIRST_SEG 0x10000000
  289. #define TXDESC_LAST_SEG 0x20000000
  290. #define TXDESC_INTERRUPT 0x40000000
  291. #define DESC_OWN 0x80000000
  292. #define DESC_BUFFER1_SZ_MASK 0x00001fff
  293. #define DESC_BUFFER2_SZ_MASK 0x1fff0000
  294. #define DESC_BUFFER2_SZ_OFFSET 16
  295. struct xgmac_dma_desc {
  296. __le32 flags;
  297. __le32 buf_size;
  298. __le32 buf1_addr; /* Buffer 1 Address Pointer */
  299. __le32 buf2_addr; /* Buffer 2 Address Pointer */
  300. __le32 ext_status;
  301. __le32 res[3];
  302. };
  303. struct xgmac_extra_stats {
  304. /* Transmit errors */
  305. unsigned long tx_jabber;
  306. unsigned long tx_frame_flushed;
  307. unsigned long tx_payload_error;
  308. unsigned long tx_ip_header_error;
  309. unsigned long tx_local_fault;
  310. unsigned long tx_remote_fault;
  311. /* Receive errors */
  312. unsigned long rx_watchdog;
  313. unsigned long rx_da_filter_fail;
  314. unsigned long rx_payload_error;
  315. unsigned long rx_ip_header_error;
  316. /* Tx/Rx IRQ errors */
  317. unsigned long tx_process_stopped;
  318. unsigned long rx_buf_unav;
  319. unsigned long rx_process_stopped;
  320. unsigned long tx_early;
  321. unsigned long fatal_bus_error;
  322. };
  323. struct xgmac_priv {
  324. struct xgmac_dma_desc *dma_rx;
  325. struct sk_buff **rx_skbuff;
  326. unsigned int rx_tail;
  327. unsigned int rx_head;
  328. struct xgmac_dma_desc *dma_tx;
  329. struct sk_buff **tx_skbuff;
  330. unsigned int tx_head;
  331. unsigned int tx_tail;
  332. int tx_irq_cnt;
  333. void __iomem *base;
  334. unsigned int dma_buf_sz;
  335. dma_addr_t dma_rx_phy;
  336. dma_addr_t dma_tx_phy;
  337. struct net_device *dev;
  338. struct device *device;
  339. struct napi_struct napi;
  340. int max_macs;
  341. struct xgmac_extra_stats xstats;
  342. spinlock_t stats_lock;
  343. int pmt_irq;
  344. char rx_pause;
  345. char tx_pause;
  346. int wolopts;
  347. struct work_struct tx_timeout_work;
  348. };
  349. /* XGMAC Configuration Settings */
  350. #define XGMAC_MAX_MTU 9000
  351. #define PAUSE_TIME 0x400
  352. #define DMA_RX_RING_SZ 256
  353. #define DMA_TX_RING_SZ 128
  354. /* minimum number of free TX descriptors required to wake up TX process */
  355. #define TX_THRESH (DMA_TX_RING_SZ/4)
  356. /* DMA descriptor ring helpers */
  357. #define dma_ring_incr(n, s) (((n) + 1) & ((s) - 1))
  358. #define dma_ring_space(h, t, s) CIRC_SPACE(h, t, s)
  359. #define dma_ring_cnt(h, t, s) CIRC_CNT(h, t, s)
  360. #define tx_dma_ring_space(p) \
  361. dma_ring_space((p)->tx_head, (p)->tx_tail, DMA_TX_RING_SZ)
  362. /* XGMAC Descriptor Access Helpers */
  363. static inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
  364. {
  365. if (buf_sz > MAX_DESC_BUF_SZ)
  366. p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
  367. (buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
  368. else
  369. p->buf_size = cpu_to_le32(buf_sz);
  370. }
  371. static inline int desc_get_buf_len(struct xgmac_dma_desc *p)
  372. {
  373. u32 len = le32_to_cpu(p->buf_size);
  374. return (len & DESC_BUFFER1_SZ_MASK) +
  375. ((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
  376. }
  377. static inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
  378. int buf_sz)
  379. {
  380. struct xgmac_dma_desc *end = p + ring_size - 1;
  381. memset(p, 0, sizeof(*p) * ring_size);
  382. for (; p <= end; p++)
  383. desc_set_buf_len(p, buf_sz);
  384. end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
  385. }
  386. static inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
  387. {
  388. memset(p, 0, sizeof(*p) * ring_size);
  389. p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
  390. }
  391. static inline int desc_get_owner(struct xgmac_dma_desc *p)
  392. {
  393. return le32_to_cpu(p->flags) & DESC_OWN;
  394. }
  395. static inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
  396. {
  397. /* Clear all fields and set the owner */
  398. p->flags = cpu_to_le32(DESC_OWN);
  399. }
  400. static inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
  401. {
  402. u32 tmpflags = le32_to_cpu(p->flags);
  403. tmpflags &= TXDESC_END_RING;
  404. tmpflags |= flags | DESC_OWN;
  405. p->flags = cpu_to_le32(tmpflags);
  406. }
  407. static inline void desc_clear_tx_owner(struct xgmac_dma_desc *p)
  408. {
  409. u32 tmpflags = le32_to_cpu(p->flags);
  410. tmpflags &= TXDESC_END_RING;
  411. p->flags = cpu_to_le32(tmpflags);
  412. }
  413. static inline int desc_get_tx_ls(struct xgmac_dma_desc *p)
  414. {
  415. return le32_to_cpu(p->flags) & TXDESC_LAST_SEG;
  416. }
  417. static inline int desc_get_tx_fs(struct xgmac_dma_desc *p)
  418. {
  419. return le32_to_cpu(p->flags) & TXDESC_FIRST_SEG;
  420. }
  421. static inline u32 desc_get_buf_addr(struct xgmac_dma_desc *p)
  422. {
  423. return le32_to_cpu(p->buf1_addr);
  424. }
  425. static inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
  426. u32 paddr, int len)
  427. {
  428. p->buf1_addr = cpu_to_le32(paddr);
  429. if (len > MAX_DESC_BUF_SZ)
  430. p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
  431. }
  432. static inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
  433. u32 paddr, int len)
  434. {
  435. desc_set_buf_len(p, len);
  436. desc_set_buf_addr(p, paddr, len);
  437. }
  438. static inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
  439. {
  440. u32 data = le32_to_cpu(p->flags);
  441. u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
  442. if (data & RXDESC_FRAME_TYPE)
  443. len -= ETH_FCS_LEN;
  444. return len;
  445. }
  446. static void xgmac_dma_flush_tx_fifo(void __iomem *ioaddr)
  447. {
  448. int timeout = 1000;
  449. u32 reg = readl(ioaddr + XGMAC_OMR);
  450. writel(reg | XGMAC_OMR_FTF, ioaddr + XGMAC_OMR);
  451. while ((timeout-- > 0) && readl(ioaddr + XGMAC_OMR) & XGMAC_OMR_FTF)
  452. udelay(1);
  453. }
  454. static int desc_get_tx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
  455. {
  456. struct xgmac_extra_stats *x = &priv->xstats;
  457. u32 status = le32_to_cpu(p->flags);
  458. if (!(status & TXDESC_ERROR_SUMMARY))
  459. return 0;
  460. netdev_dbg(priv->dev, "tx desc error = 0x%08x\n", status);
  461. if (status & TXDESC_JABBER_TIMEOUT)
  462. x->tx_jabber++;
  463. if (status & TXDESC_FRAME_FLUSHED)
  464. x->tx_frame_flushed++;
  465. if (status & TXDESC_UNDERFLOW_ERR)
  466. xgmac_dma_flush_tx_fifo(priv->base);
  467. if (status & TXDESC_IP_HEADER_ERR)
  468. x->tx_ip_header_error++;
  469. if (status & TXDESC_LOCAL_FAULT)
  470. x->tx_local_fault++;
  471. if (status & TXDESC_REMOTE_FAULT)
  472. x->tx_remote_fault++;
  473. if (status & TXDESC_PAYLOAD_CSUM_ERR)
  474. x->tx_payload_error++;
  475. return -1;
  476. }
  477. static int desc_get_rx_status(struct xgmac_priv *priv, struct xgmac_dma_desc *p)
  478. {
  479. struct xgmac_extra_stats *x = &priv->xstats;
  480. int ret = CHECKSUM_UNNECESSARY;
  481. u32 status = le32_to_cpu(p->flags);
  482. u32 ext_status = le32_to_cpu(p->ext_status);
  483. if (status & RXDESC_DA_FILTER_FAIL) {
  484. netdev_dbg(priv->dev, "XGMAC RX : Dest Address filter fail\n");
  485. x->rx_da_filter_fail++;
  486. return -1;
  487. }
  488. /* All frames should fit into a single buffer */
  489. if (!(status & RXDESC_FIRST_SEG) || !(status & RXDESC_LAST_SEG))
  490. return -1;
  491. /* Check if packet has checksum already */
  492. if ((status & RXDESC_FRAME_TYPE) && (status & RXDESC_EXT_STATUS) &&
  493. !(ext_status & RXDESC_IP_PAYLOAD_MASK))
  494. ret = CHECKSUM_NONE;
  495. netdev_dbg(priv->dev, "rx status - frame type=%d, csum = %d, ext stat %08x\n",
  496. (status & RXDESC_FRAME_TYPE) ? 1 : 0, ret, ext_status);
  497. if (!(status & RXDESC_ERROR_SUMMARY))
  498. return ret;
  499. /* Handle any errors */
  500. if (status & (RXDESC_DESCRIPTOR_ERR | RXDESC_OVERFLOW_ERR |
  501. RXDESC_GIANT_FRAME | RXDESC_LENGTH_ERR | RXDESC_CRC_ERR))
  502. return -1;
  503. if (status & RXDESC_EXT_STATUS) {
  504. if (ext_status & RXDESC_IP_HEADER_ERR)
  505. x->rx_ip_header_error++;
  506. if (ext_status & RXDESC_IP_PAYLOAD_ERR)
  507. x->rx_payload_error++;
  508. netdev_dbg(priv->dev, "IP checksum error - stat %08x\n",
  509. ext_status);
  510. return CHECKSUM_NONE;
  511. }
  512. return ret;
  513. }
  514. static inline void xgmac_mac_enable(void __iomem *ioaddr)
  515. {
  516. u32 value = readl(ioaddr + XGMAC_CONTROL);
  517. value |= MAC_ENABLE_RX | MAC_ENABLE_TX;
  518. writel(value, ioaddr + XGMAC_CONTROL);
  519. value = readl(ioaddr + XGMAC_DMA_CONTROL);
  520. value |= DMA_CONTROL_ST | DMA_CONTROL_SR;
  521. writel(value, ioaddr + XGMAC_DMA_CONTROL);
  522. }
  523. static inline void xgmac_mac_disable(void __iomem *ioaddr)
  524. {
  525. u32 value = readl(ioaddr + XGMAC_DMA_CONTROL);
  526. value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
  527. writel(value, ioaddr + XGMAC_DMA_CONTROL);
  528. value = readl(ioaddr + XGMAC_CONTROL);
  529. value &= ~(MAC_ENABLE_TX | MAC_ENABLE_RX);
  530. writel(value, ioaddr + XGMAC_CONTROL);
  531. }
  532. static void xgmac_set_mac_addr(void __iomem *ioaddr, const unsigned char *addr,
  533. int num)
  534. {
  535. u32 data;
  536. if (addr) {
  537. data = (addr[5] << 8) | addr[4] | (num ? XGMAC_ADDR_AE : 0);
  538. writel(data, ioaddr + XGMAC_ADDR_HIGH(num));
  539. data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  540. writel(data, ioaddr + XGMAC_ADDR_LOW(num));
  541. } else {
  542. writel(0, ioaddr + XGMAC_ADDR_HIGH(num));
  543. writel(0, ioaddr + XGMAC_ADDR_LOW(num));
  544. }
  545. }
  546. static void xgmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
  547. int num)
  548. {
  549. u32 hi_addr, lo_addr;
  550. /* Read the MAC address from the hardware */
  551. hi_addr = readl(ioaddr + XGMAC_ADDR_HIGH(num));
  552. lo_addr = readl(ioaddr + XGMAC_ADDR_LOW(num));
  553. /* Extract the MAC address from the high and low words */
  554. addr[0] = lo_addr & 0xff;
  555. addr[1] = (lo_addr >> 8) & 0xff;
  556. addr[2] = (lo_addr >> 16) & 0xff;
  557. addr[3] = (lo_addr >> 24) & 0xff;
  558. addr[4] = hi_addr & 0xff;
  559. addr[5] = (hi_addr >> 8) & 0xff;
  560. }
  561. static int xgmac_set_flow_ctrl(struct xgmac_priv *priv, int rx, int tx)
  562. {
  563. u32 reg;
  564. unsigned int flow = 0;
  565. priv->rx_pause = rx;
  566. priv->tx_pause = tx;
  567. if (rx || tx) {
  568. if (rx)
  569. flow |= XGMAC_FLOW_CTRL_RFE;
  570. if (tx)
  571. flow |= XGMAC_FLOW_CTRL_TFE;
  572. flow |= XGMAC_FLOW_CTRL_PLT | XGMAC_FLOW_CTRL_UP;
  573. flow |= (PAUSE_TIME << XGMAC_FLOW_CTRL_PT_SHIFT);
  574. writel(flow, priv->base + XGMAC_FLOW_CTRL);
  575. reg = readl(priv->base + XGMAC_OMR);
  576. reg |= XGMAC_OMR_EFC;
  577. writel(reg, priv->base + XGMAC_OMR);
  578. } else {
  579. writel(0, priv->base + XGMAC_FLOW_CTRL);
  580. reg = readl(priv->base + XGMAC_OMR);
  581. reg &= ~XGMAC_OMR_EFC;
  582. writel(reg, priv->base + XGMAC_OMR);
  583. }
  584. return 0;
  585. }
  586. static void xgmac_rx_refill(struct xgmac_priv *priv)
  587. {
  588. struct xgmac_dma_desc *p;
  589. dma_addr_t paddr;
  590. int bufsz = priv->dev->mtu + ETH_HLEN + ETH_FCS_LEN;
  591. while (dma_ring_space(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ) > 1) {
  592. int entry = priv->rx_head;
  593. struct sk_buff *skb;
  594. p = priv->dma_rx + entry;
  595. if (priv->rx_skbuff[entry] == NULL) {
  596. skb = netdev_alloc_skb_ip_align(priv->dev, bufsz);
  597. if (unlikely(skb == NULL))
  598. break;
  599. paddr = dma_map_single(priv->device, skb->data,
  600. priv->dma_buf_sz - NET_IP_ALIGN,
  601. DMA_FROM_DEVICE);
  602. if (dma_mapping_error(priv->device, paddr)) {
  603. dev_kfree_skb_any(skb);
  604. break;
  605. }
  606. priv->rx_skbuff[entry] = skb;
  607. desc_set_buf_addr(p, paddr, priv->dma_buf_sz);
  608. }
  609. netdev_dbg(priv->dev, "rx ring: head %d, tail %d\n",
  610. priv->rx_head, priv->rx_tail);
  611. priv->rx_head = dma_ring_incr(priv->rx_head, DMA_RX_RING_SZ);
  612. desc_set_rx_owner(p);
  613. }
  614. }
  615. /**
  616. * xgmac_dma_desc_rings_init - init the RX/TX descriptor rings
  617. * @dev: net device structure
  618. * Description: this function initializes the DMA RX/TX descriptors
  619. * and allocates the socket buffers.
  620. */
  621. static int xgmac_dma_desc_rings_init(struct net_device *dev)
  622. {
  623. struct xgmac_priv *priv = netdev_priv(dev);
  624. unsigned int bfsize;
  625. /* Set the Buffer size according to the MTU;
  626. * The total buffer size including any IP offset must be a multiple
  627. * of 8 bytes.
  628. */
  629. bfsize = ALIGN(dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN, 8);
  630. netdev_dbg(priv->dev, "mtu [%d] bfsize [%d]\n", dev->mtu, bfsize);
  631. priv->rx_skbuff = kcalloc(DMA_RX_RING_SZ, sizeof(struct sk_buff *),
  632. GFP_KERNEL);
  633. if (!priv->rx_skbuff)
  634. return -ENOMEM;
  635. priv->dma_rx = dma_alloc_coherent(priv->device,
  636. DMA_RX_RING_SZ *
  637. sizeof(struct xgmac_dma_desc),
  638. &priv->dma_rx_phy,
  639. GFP_KERNEL);
  640. if (!priv->dma_rx)
  641. goto err_dma_rx;
  642. priv->tx_skbuff = kcalloc(DMA_TX_RING_SZ, sizeof(struct sk_buff *),
  643. GFP_KERNEL);
  644. if (!priv->tx_skbuff)
  645. goto err_tx_skb;
  646. priv->dma_tx = dma_alloc_coherent(priv->device,
  647. DMA_TX_RING_SZ *
  648. sizeof(struct xgmac_dma_desc),
  649. &priv->dma_tx_phy,
  650. GFP_KERNEL);
  651. if (!priv->dma_tx)
  652. goto err_dma_tx;
  653. netdev_dbg(priv->dev, "DMA desc rings: virt addr (Rx %p, "
  654. "Tx %p)\n\tDMA phy addr (Rx 0x%08x, Tx 0x%08x)\n",
  655. priv->dma_rx, priv->dma_tx,
  656. (unsigned int)priv->dma_rx_phy, (unsigned int)priv->dma_tx_phy);
  657. priv->rx_tail = 0;
  658. priv->rx_head = 0;
  659. priv->dma_buf_sz = bfsize;
  660. desc_init_rx_desc(priv->dma_rx, DMA_RX_RING_SZ, priv->dma_buf_sz);
  661. xgmac_rx_refill(priv);
  662. priv->tx_tail = 0;
  663. priv->tx_head = 0;
  664. desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
  665. writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
  666. writel(priv->dma_rx_phy, priv->base + XGMAC_DMA_RX_BASE_ADDR);
  667. return 0;
  668. err_dma_tx:
  669. kfree(priv->tx_skbuff);
  670. err_tx_skb:
  671. dma_free_coherent(priv->device,
  672. DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
  673. priv->dma_rx, priv->dma_rx_phy);
  674. err_dma_rx:
  675. kfree(priv->rx_skbuff);
  676. return -ENOMEM;
  677. }
  678. static void xgmac_free_rx_skbufs(struct xgmac_priv *priv)
  679. {
  680. int i;
  681. struct xgmac_dma_desc *p;
  682. if (!priv->rx_skbuff)
  683. return;
  684. for (i = 0; i < DMA_RX_RING_SZ; i++) {
  685. struct sk_buff *skb = priv->rx_skbuff[i];
  686. if (skb == NULL)
  687. continue;
  688. p = priv->dma_rx + i;
  689. dma_unmap_single(priv->device, desc_get_buf_addr(p),
  690. priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
  691. dev_kfree_skb_any(skb);
  692. priv->rx_skbuff[i] = NULL;
  693. }
  694. }
  695. static void xgmac_free_tx_skbufs(struct xgmac_priv *priv)
  696. {
  697. int i;
  698. struct xgmac_dma_desc *p;
  699. if (!priv->tx_skbuff)
  700. return;
  701. for (i = 0; i < DMA_TX_RING_SZ; i++) {
  702. if (priv->tx_skbuff[i] == NULL)
  703. continue;
  704. p = priv->dma_tx + i;
  705. if (desc_get_tx_fs(p))
  706. dma_unmap_single(priv->device, desc_get_buf_addr(p),
  707. desc_get_buf_len(p), DMA_TO_DEVICE);
  708. else
  709. dma_unmap_page(priv->device, desc_get_buf_addr(p),
  710. desc_get_buf_len(p), DMA_TO_DEVICE);
  711. if (desc_get_tx_ls(p))
  712. dev_kfree_skb_any(priv->tx_skbuff[i]);
  713. priv->tx_skbuff[i] = NULL;
  714. }
  715. }
  716. static void xgmac_free_dma_desc_rings(struct xgmac_priv *priv)
  717. {
  718. /* Release the DMA TX/RX socket buffers */
  719. xgmac_free_rx_skbufs(priv);
  720. xgmac_free_tx_skbufs(priv);
  721. /* Free the consistent memory allocated for descriptor rings */
  722. if (priv->dma_tx) {
  723. dma_free_coherent(priv->device,
  724. DMA_TX_RING_SZ * sizeof(struct xgmac_dma_desc),
  725. priv->dma_tx, priv->dma_tx_phy);
  726. priv->dma_tx = NULL;
  727. }
  728. if (priv->dma_rx) {
  729. dma_free_coherent(priv->device,
  730. DMA_RX_RING_SZ * sizeof(struct xgmac_dma_desc),
  731. priv->dma_rx, priv->dma_rx_phy);
  732. priv->dma_rx = NULL;
  733. }
  734. kfree(priv->rx_skbuff);
  735. priv->rx_skbuff = NULL;
  736. kfree(priv->tx_skbuff);
  737. priv->tx_skbuff = NULL;
  738. }
  739. /**
  740. * xgmac_tx_complete:
  741. * @priv: private driver structure
  742. * Description: it reclaims resources after transmission completes.
  743. */
  744. static void xgmac_tx_complete(struct xgmac_priv *priv)
  745. {
  746. while (dma_ring_cnt(priv->tx_head, priv->tx_tail, DMA_TX_RING_SZ)) {
  747. unsigned int entry = priv->tx_tail;
  748. struct sk_buff *skb = priv->tx_skbuff[entry];
  749. struct xgmac_dma_desc *p = priv->dma_tx + entry;
  750. /* Check if the descriptor is owned by the DMA. */
  751. if (desc_get_owner(p))
  752. break;
  753. netdev_dbg(priv->dev, "tx ring: curr %d, dirty %d\n",
  754. priv->tx_head, priv->tx_tail);
  755. if (desc_get_tx_fs(p))
  756. dma_unmap_single(priv->device, desc_get_buf_addr(p),
  757. desc_get_buf_len(p), DMA_TO_DEVICE);
  758. else
  759. dma_unmap_page(priv->device, desc_get_buf_addr(p),
  760. desc_get_buf_len(p), DMA_TO_DEVICE);
  761. /* Check tx error on the last segment */
  762. if (desc_get_tx_ls(p)) {
  763. desc_get_tx_status(priv, p);
  764. dev_consume_skb_any(skb);
  765. }
  766. priv->tx_skbuff[entry] = NULL;
  767. priv->tx_tail = dma_ring_incr(entry, DMA_TX_RING_SZ);
  768. }
  769. /* Ensure tx_tail is visible to xgmac_xmit */
  770. smp_mb();
  771. if (unlikely(netif_queue_stopped(priv->dev) &&
  772. (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)))
  773. netif_wake_queue(priv->dev);
  774. }
  775. static void xgmac_tx_timeout_work(struct work_struct *work)
  776. {
  777. u32 reg, value;
  778. struct xgmac_priv *priv =
  779. container_of(work, struct xgmac_priv, tx_timeout_work);
  780. napi_disable(&priv->napi);
  781. writel(0, priv->base + XGMAC_DMA_INTR_ENA);
  782. netif_tx_lock(priv->dev);
  783. reg = readl(priv->base + XGMAC_DMA_CONTROL);
  784. writel(reg & ~DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
  785. do {
  786. value = readl(priv->base + XGMAC_DMA_STATUS) & 0x700000;
  787. } while (value && (value != 0x600000));
  788. xgmac_free_tx_skbufs(priv);
  789. desc_init_tx_desc(priv->dma_tx, DMA_TX_RING_SZ);
  790. priv->tx_tail = 0;
  791. priv->tx_head = 0;
  792. writel(priv->dma_tx_phy, priv->base + XGMAC_DMA_TX_BASE_ADDR);
  793. writel(reg | DMA_CONTROL_ST, priv->base + XGMAC_DMA_CONTROL);
  794. writel(DMA_STATUS_TU | DMA_STATUS_TPS | DMA_STATUS_NIS | DMA_STATUS_AIS,
  795. priv->base + XGMAC_DMA_STATUS);
  796. netif_tx_unlock(priv->dev);
  797. netif_wake_queue(priv->dev);
  798. napi_enable(&priv->napi);
  799. /* Enable interrupts */
  800. writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_STATUS);
  801. writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
  802. }
  803. static int xgmac_hw_init(struct net_device *dev)
  804. {
  805. u32 value, ctrl;
  806. int limit;
  807. struct xgmac_priv *priv = netdev_priv(dev);
  808. void __iomem *ioaddr = priv->base;
  809. /* Save the ctrl register value */
  810. ctrl = readl(ioaddr + XGMAC_CONTROL) & XGMAC_CONTROL_SPD_MASK;
  811. /* SW reset */
  812. value = DMA_BUS_MODE_SFT_RESET;
  813. writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
  814. limit = 15000;
  815. while (limit-- &&
  816. (readl(ioaddr + XGMAC_DMA_BUS_MODE) & DMA_BUS_MODE_SFT_RESET))
  817. cpu_relax();
  818. if (limit < 0)
  819. return -EBUSY;
  820. value = (0x10 << DMA_BUS_MODE_PBL_SHIFT) |
  821. (0x10 << DMA_BUS_MODE_RPBL_SHIFT) |
  822. DMA_BUS_MODE_FB | DMA_BUS_MODE_ATDS | DMA_BUS_MODE_AAL;
  823. writel(value, ioaddr + XGMAC_DMA_BUS_MODE);
  824. writel(0, ioaddr + XGMAC_DMA_INTR_ENA);
  825. /* Mask power mgt interrupt */
  826. writel(XGMAC_INT_STAT_PMTIM, ioaddr + XGMAC_INT_STAT);
  827. /* XGMAC requires AXI bus init. This is a 'magic number' for now */
  828. writel(0x0077000E, ioaddr + XGMAC_DMA_AXI_BUS);
  829. ctrl |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_JE | XGMAC_CONTROL_ACS |
  830. XGMAC_CONTROL_CAR;
  831. if (dev->features & NETIF_F_RXCSUM)
  832. ctrl |= XGMAC_CONTROL_IPC;
  833. writel(ctrl, ioaddr + XGMAC_CONTROL);
  834. writel(DMA_CONTROL_OSF, ioaddr + XGMAC_DMA_CONTROL);
  835. /* Set the HW DMA mode and the COE */
  836. writel(XGMAC_OMR_TSF | XGMAC_OMR_RFD | XGMAC_OMR_RFA |
  837. XGMAC_OMR_RTC_256,
  838. ioaddr + XGMAC_OMR);
  839. /* Reset the MMC counters */
  840. writel(1, ioaddr + XGMAC_MMC_CTRL);
  841. return 0;
  842. }
  843. /**
  844. * xgmac_open - open entry point of the driver
  845. * @dev : pointer to the device structure.
  846. * Description:
  847. * This function is the open entry point of the driver.
  848. * Return value:
  849. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  850. * file on failure.
  851. */
  852. static int xgmac_open(struct net_device *dev)
  853. {
  854. int ret;
  855. struct xgmac_priv *priv = netdev_priv(dev);
  856. void __iomem *ioaddr = priv->base;
  857. /* Check that the MAC address is valid. If its not, refuse
  858. * to bring the device up. The user must specify an
  859. * address using the following linux command:
  860. * ifconfig eth0 hw ether xx:xx:xx:xx:xx:xx */
  861. if (!is_valid_ether_addr(dev->dev_addr)) {
  862. eth_hw_addr_random(dev);
  863. netdev_dbg(priv->dev, "generated random MAC address %pM\n",
  864. dev->dev_addr);
  865. }
  866. memset(&priv->xstats, 0, sizeof(struct xgmac_extra_stats));
  867. /* Initialize the XGMAC and descriptors */
  868. xgmac_hw_init(dev);
  869. xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
  870. xgmac_set_flow_ctrl(priv, priv->rx_pause, priv->tx_pause);
  871. ret = xgmac_dma_desc_rings_init(dev);
  872. if (ret < 0)
  873. return ret;
  874. /* Enable the MAC Rx/Tx */
  875. xgmac_mac_enable(ioaddr);
  876. napi_enable(&priv->napi);
  877. netif_start_queue(dev);
  878. /* Enable interrupts */
  879. writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
  880. writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
  881. return 0;
  882. }
  883. /**
  884. * xgmac_stop - close entry point of the driver
  885. * @dev : device pointer.
  886. * Description:
  887. * This is the stop entry point of the driver.
  888. */
  889. static int xgmac_stop(struct net_device *dev)
  890. {
  891. struct xgmac_priv *priv = netdev_priv(dev);
  892. if (readl(priv->base + XGMAC_DMA_INTR_ENA))
  893. napi_disable(&priv->napi);
  894. writel(0, priv->base + XGMAC_DMA_INTR_ENA);
  895. netif_tx_disable(dev);
  896. /* Disable the MAC core */
  897. xgmac_mac_disable(priv->base);
  898. /* Release and free the Rx/Tx resources */
  899. xgmac_free_dma_desc_rings(priv);
  900. return 0;
  901. }
  902. /**
  903. * xgmac_xmit:
  904. * @skb : the socket buffer
  905. * @dev : device pointer
  906. * Description : Tx entry point of the driver.
  907. */
  908. static netdev_tx_t xgmac_xmit(struct sk_buff *skb, struct net_device *dev)
  909. {
  910. struct xgmac_priv *priv = netdev_priv(dev);
  911. unsigned int entry;
  912. int i;
  913. u32 irq_flag;
  914. int nfrags = skb_shinfo(skb)->nr_frags;
  915. struct xgmac_dma_desc *desc, *first;
  916. unsigned int desc_flags;
  917. unsigned int len;
  918. dma_addr_t paddr;
  919. priv->tx_irq_cnt = (priv->tx_irq_cnt + 1) & (DMA_TX_RING_SZ/4 - 1);
  920. irq_flag = priv->tx_irq_cnt ? 0 : TXDESC_INTERRUPT;
  921. desc_flags = (skb->ip_summed == CHECKSUM_PARTIAL) ?
  922. TXDESC_CSUM_ALL : 0;
  923. entry = priv->tx_head;
  924. desc = priv->dma_tx + entry;
  925. first = desc;
  926. len = skb_headlen(skb);
  927. paddr = dma_map_single(priv->device, skb->data, len, DMA_TO_DEVICE);
  928. if (dma_mapping_error(priv->device, paddr)) {
  929. dev_kfree_skb_any(skb);
  930. return NETDEV_TX_OK;
  931. }
  932. priv->tx_skbuff[entry] = skb;
  933. desc_set_buf_addr_and_size(desc, paddr, len);
  934. for (i = 0; i < nfrags; i++) {
  935. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  936. len = skb_frag_size(frag);
  937. paddr = skb_frag_dma_map(priv->device, frag, 0, len,
  938. DMA_TO_DEVICE);
  939. if (dma_mapping_error(priv->device, paddr))
  940. goto dma_err;
  941. entry = dma_ring_incr(entry, DMA_TX_RING_SZ);
  942. desc = priv->dma_tx + entry;
  943. priv->tx_skbuff[entry] = skb;
  944. desc_set_buf_addr_and_size(desc, paddr, len);
  945. if (i < (nfrags - 1))
  946. desc_set_tx_owner(desc, desc_flags);
  947. }
  948. /* Interrupt on completition only for the latest segment */
  949. if (desc != first)
  950. desc_set_tx_owner(desc, desc_flags |
  951. TXDESC_LAST_SEG | irq_flag);
  952. else
  953. desc_flags |= TXDESC_LAST_SEG | irq_flag;
  954. /* Set owner on first desc last to avoid race condition */
  955. wmb();
  956. desc_set_tx_owner(first, desc_flags | TXDESC_FIRST_SEG);
  957. writel(1, priv->base + XGMAC_DMA_TX_POLL);
  958. priv->tx_head = dma_ring_incr(entry, DMA_TX_RING_SZ);
  959. /* Ensure tx_head update is visible to tx completion */
  960. smp_mb();
  961. if (unlikely(tx_dma_ring_space(priv) <= MAX_SKB_FRAGS)) {
  962. netif_stop_queue(dev);
  963. /* Ensure netif_stop_queue is visible to tx completion */
  964. smp_mb();
  965. if (tx_dma_ring_space(priv) > MAX_SKB_FRAGS)
  966. netif_start_queue(dev);
  967. }
  968. return NETDEV_TX_OK;
  969. dma_err:
  970. entry = priv->tx_head;
  971. for ( ; i > 0; i--) {
  972. entry = dma_ring_incr(entry, DMA_TX_RING_SZ);
  973. desc = priv->dma_tx + entry;
  974. priv->tx_skbuff[entry] = NULL;
  975. dma_unmap_page(priv->device, desc_get_buf_addr(desc),
  976. desc_get_buf_len(desc), DMA_TO_DEVICE);
  977. desc_clear_tx_owner(desc);
  978. }
  979. desc = first;
  980. dma_unmap_single(priv->device, desc_get_buf_addr(desc),
  981. desc_get_buf_len(desc), DMA_TO_DEVICE);
  982. dev_kfree_skb_any(skb);
  983. return NETDEV_TX_OK;
  984. }
  985. static int xgmac_rx(struct xgmac_priv *priv, int limit)
  986. {
  987. unsigned int entry;
  988. unsigned int count = 0;
  989. struct xgmac_dma_desc *p;
  990. while (count < limit) {
  991. int ip_checksum;
  992. struct sk_buff *skb;
  993. int frame_len;
  994. if (!dma_ring_cnt(priv->rx_head, priv->rx_tail, DMA_RX_RING_SZ))
  995. break;
  996. entry = priv->rx_tail;
  997. p = priv->dma_rx + entry;
  998. if (desc_get_owner(p))
  999. break;
  1000. count++;
  1001. priv->rx_tail = dma_ring_incr(priv->rx_tail, DMA_RX_RING_SZ);
  1002. /* read the status of the incoming frame */
  1003. ip_checksum = desc_get_rx_status(priv, p);
  1004. if (ip_checksum < 0)
  1005. continue;
  1006. skb = priv->rx_skbuff[entry];
  1007. if (unlikely(!skb)) {
  1008. netdev_err(priv->dev, "Inconsistent Rx descriptor chain\n");
  1009. break;
  1010. }
  1011. priv->rx_skbuff[entry] = NULL;
  1012. frame_len = desc_get_rx_frame_len(p);
  1013. netdev_dbg(priv->dev, "RX frame size %d, COE status: %d\n",
  1014. frame_len, ip_checksum);
  1015. skb_put(skb, frame_len);
  1016. dma_unmap_single(priv->device, desc_get_buf_addr(p),
  1017. priv->dma_buf_sz - NET_IP_ALIGN, DMA_FROM_DEVICE);
  1018. skb->protocol = eth_type_trans(skb, priv->dev);
  1019. skb->ip_summed = ip_checksum;
  1020. if (ip_checksum == CHECKSUM_NONE)
  1021. netif_receive_skb(skb);
  1022. else
  1023. napi_gro_receive(&priv->napi, skb);
  1024. }
  1025. xgmac_rx_refill(priv);
  1026. return count;
  1027. }
  1028. /**
  1029. * xgmac_poll - xgmac poll method (NAPI)
  1030. * @napi : pointer to the napi structure.
  1031. * @budget : maximum number of packets that the current CPU can receive from
  1032. * all interfaces.
  1033. * Description :
  1034. * This function implements the reception process.
  1035. * Also it runs the TX completion thread
  1036. */
  1037. static int xgmac_poll(struct napi_struct *napi, int budget)
  1038. {
  1039. struct xgmac_priv *priv = container_of(napi,
  1040. struct xgmac_priv, napi);
  1041. int work_done = 0;
  1042. xgmac_tx_complete(priv);
  1043. work_done = xgmac_rx(priv, budget);
  1044. if (work_done < budget) {
  1045. napi_complete_done(napi, work_done);
  1046. __raw_writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
  1047. }
  1048. return work_done;
  1049. }
  1050. /**
  1051. * xgmac_tx_timeout
  1052. * @dev : Pointer to net device structure
  1053. * @txqueue: index of the hung transmit queue
  1054. *
  1055. * Description: this function is called when a packet transmission fails to
  1056. * complete within a reasonable tmrate. The driver will mark the error in the
  1057. * netdev structure and arrange for the device to be reset to a sane state
  1058. * in order to transmit a new packet.
  1059. */
  1060. static void xgmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
  1061. {
  1062. struct xgmac_priv *priv = netdev_priv(dev);
  1063. schedule_work(&priv->tx_timeout_work);
  1064. }
  1065. /**
  1066. * xgmac_set_rx_mode - entry point for multicast addressing
  1067. * @dev : pointer to the device structure
  1068. * Description:
  1069. * This function is a driver entry point which gets called by the kernel
  1070. * whenever multicast addresses must be enabled/disabled.
  1071. * Return value:
  1072. * void.
  1073. */
  1074. static void xgmac_set_rx_mode(struct net_device *dev)
  1075. {
  1076. int i;
  1077. struct xgmac_priv *priv = netdev_priv(dev);
  1078. void __iomem *ioaddr = priv->base;
  1079. unsigned int value = 0;
  1080. u32 hash_filter[XGMAC_NUM_HASH];
  1081. int reg = 1;
  1082. struct netdev_hw_addr *ha;
  1083. bool use_hash = false;
  1084. netdev_dbg(priv->dev, "# mcasts %d, # unicast %d\n",
  1085. netdev_mc_count(dev), netdev_uc_count(dev));
  1086. if (dev->flags & IFF_PROMISC)
  1087. value |= XGMAC_FRAME_FILTER_PR;
  1088. memset(hash_filter, 0, sizeof(hash_filter));
  1089. if (netdev_uc_count(dev) > priv->max_macs) {
  1090. use_hash = true;
  1091. value |= XGMAC_FRAME_FILTER_HUC | XGMAC_FRAME_FILTER_HPF;
  1092. }
  1093. netdev_for_each_uc_addr(ha, dev) {
  1094. if (use_hash) {
  1095. u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
  1096. /* The most significant 4 bits determine the register to
  1097. * use (H/L) while the other 5 bits determine the bit
  1098. * within the register. */
  1099. hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1100. } else {
  1101. xgmac_set_mac_addr(ioaddr, ha->addr, reg);
  1102. reg++;
  1103. }
  1104. }
  1105. if (dev->flags & IFF_ALLMULTI) {
  1106. value |= XGMAC_FRAME_FILTER_PM;
  1107. goto out;
  1108. }
  1109. if ((netdev_mc_count(dev) + reg - 1) > priv->max_macs) {
  1110. use_hash = true;
  1111. value |= XGMAC_FRAME_FILTER_HMC | XGMAC_FRAME_FILTER_HPF;
  1112. } else {
  1113. use_hash = false;
  1114. }
  1115. netdev_for_each_mc_addr(ha, dev) {
  1116. if (use_hash) {
  1117. u32 bit_nr = ~ether_crc(ETH_ALEN, ha->addr) >> 23;
  1118. /* The most significant 4 bits determine the register to
  1119. * use (H/L) while the other 5 bits determine the bit
  1120. * within the register. */
  1121. hash_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1122. } else {
  1123. xgmac_set_mac_addr(ioaddr, ha->addr, reg);
  1124. reg++;
  1125. }
  1126. }
  1127. out:
  1128. for (i = reg; i <= priv->max_macs; i++)
  1129. xgmac_set_mac_addr(ioaddr, NULL, i);
  1130. for (i = 0; i < XGMAC_NUM_HASH; i++)
  1131. writel(hash_filter[i], ioaddr + XGMAC_HASH(i));
  1132. writel(value, ioaddr + XGMAC_FRAME_FILTER);
  1133. }
  1134. /**
  1135. * xgmac_change_mtu - entry point to change MTU size for the device.
  1136. * @dev : device pointer.
  1137. * @new_mtu : the new MTU size for the device.
  1138. * Description: the Maximum Transfer Unit (MTU) is used by the network layer
  1139. * to drive packet transmission. Ethernet has an MTU of 1500 octets
  1140. * (ETH_DATA_LEN). This value can be changed with ifconfig.
  1141. * Return value:
  1142. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  1143. * file on failure.
  1144. */
  1145. static int xgmac_change_mtu(struct net_device *dev, int new_mtu)
  1146. {
  1147. /* Stop everything, get ready to change the MTU */
  1148. if (!netif_running(dev))
  1149. return 0;
  1150. /* Bring interface down, change mtu and bring interface back up */
  1151. xgmac_stop(dev);
  1152. dev->mtu = new_mtu;
  1153. return xgmac_open(dev);
  1154. }
  1155. static irqreturn_t xgmac_pmt_interrupt(int irq, void *dev_id)
  1156. {
  1157. u32 intr_status;
  1158. struct net_device *dev = (struct net_device *)dev_id;
  1159. struct xgmac_priv *priv = netdev_priv(dev);
  1160. void __iomem *ioaddr = priv->base;
  1161. intr_status = __raw_readl(ioaddr + XGMAC_INT_STAT);
  1162. if (intr_status & XGMAC_INT_STAT_PMT) {
  1163. netdev_dbg(priv->dev, "received Magic frame\n");
  1164. /* clear the PMT bits 5 and 6 by reading the PMT */
  1165. readl(ioaddr + XGMAC_PMT);
  1166. }
  1167. return IRQ_HANDLED;
  1168. }
  1169. static irqreturn_t xgmac_interrupt(int irq, void *dev_id)
  1170. {
  1171. u32 intr_status;
  1172. struct net_device *dev = (struct net_device *)dev_id;
  1173. struct xgmac_priv *priv = netdev_priv(dev);
  1174. struct xgmac_extra_stats *x = &priv->xstats;
  1175. /* read the status register (CSR5) */
  1176. intr_status = __raw_readl(priv->base + XGMAC_DMA_STATUS);
  1177. intr_status &= __raw_readl(priv->base + XGMAC_DMA_INTR_ENA);
  1178. __raw_writel(intr_status, priv->base + XGMAC_DMA_STATUS);
  1179. /* It displays the DMA process states (CSR5 register) */
  1180. /* ABNORMAL interrupts */
  1181. if (unlikely(intr_status & DMA_STATUS_AIS)) {
  1182. if (intr_status & DMA_STATUS_TJT) {
  1183. netdev_err(priv->dev, "transmit jabber\n");
  1184. x->tx_jabber++;
  1185. }
  1186. if (intr_status & DMA_STATUS_RU)
  1187. x->rx_buf_unav++;
  1188. if (intr_status & DMA_STATUS_RPS) {
  1189. netdev_err(priv->dev, "receive process stopped\n");
  1190. x->rx_process_stopped++;
  1191. }
  1192. if (intr_status & DMA_STATUS_ETI) {
  1193. netdev_err(priv->dev, "transmit early interrupt\n");
  1194. x->tx_early++;
  1195. }
  1196. if (intr_status & DMA_STATUS_TPS) {
  1197. netdev_err(priv->dev, "transmit process stopped\n");
  1198. x->tx_process_stopped++;
  1199. schedule_work(&priv->tx_timeout_work);
  1200. }
  1201. if (intr_status & DMA_STATUS_FBI) {
  1202. netdev_err(priv->dev, "fatal bus error\n");
  1203. x->fatal_bus_error++;
  1204. }
  1205. }
  1206. /* TX/RX NORMAL interrupts */
  1207. if (intr_status & (DMA_STATUS_RI | DMA_STATUS_TU | DMA_STATUS_TI)) {
  1208. __raw_writel(DMA_INTR_ABNORMAL, priv->base + XGMAC_DMA_INTR_ENA);
  1209. napi_schedule(&priv->napi);
  1210. }
  1211. return IRQ_HANDLED;
  1212. }
  1213. #ifdef CONFIG_NET_POLL_CONTROLLER
  1214. /* Polling receive - used by NETCONSOLE and other diagnostic tools
  1215. * to allow network I/O with interrupts disabled. */
  1216. static void xgmac_poll_controller(struct net_device *dev)
  1217. {
  1218. disable_irq(dev->irq);
  1219. xgmac_interrupt(dev->irq, dev);
  1220. enable_irq(dev->irq);
  1221. }
  1222. #endif
  1223. static void
  1224. xgmac_get_stats64(struct net_device *dev,
  1225. struct rtnl_link_stats64 *storage)
  1226. {
  1227. struct xgmac_priv *priv = netdev_priv(dev);
  1228. void __iomem *base = priv->base;
  1229. u32 count;
  1230. spin_lock_bh(&priv->stats_lock);
  1231. writel(XGMAC_MMC_CTRL_CNT_FRZ, base + XGMAC_MMC_CTRL);
  1232. storage->rx_bytes = readl(base + XGMAC_MMC_RXOCTET_G_LO);
  1233. storage->rx_bytes |= (u64)(readl(base + XGMAC_MMC_RXOCTET_G_HI)) << 32;
  1234. storage->rx_packets = readl(base + XGMAC_MMC_RXFRAME_GB_LO);
  1235. storage->multicast = readl(base + XGMAC_MMC_RXMCFRAME_G);
  1236. storage->rx_crc_errors = readl(base + XGMAC_MMC_RXCRCERR);
  1237. storage->rx_length_errors = readl(base + XGMAC_MMC_RXLENGTHERR);
  1238. storage->rx_missed_errors = readl(base + XGMAC_MMC_RXOVERFLOW);
  1239. storage->tx_bytes = readl(base + XGMAC_MMC_TXOCTET_G_LO);
  1240. storage->tx_bytes |= (u64)(readl(base + XGMAC_MMC_TXOCTET_G_HI)) << 32;
  1241. count = readl(base + XGMAC_MMC_TXFRAME_GB_LO);
  1242. storage->tx_errors = count - readl(base + XGMAC_MMC_TXFRAME_G_LO);
  1243. storage->tx_packets = count;
  1244. storage->tx_fifo_errors = readl(base + XGMAC_MMC_TXUNDERFLOW);
  1245. writel(0, base + XGMAC_MMC_CTRL);
  1246. spin_unlock_bh(&priv->stats_lock);
  1247. }
  1248. static int xgmac_set_mac_address(struct net_device *dev, void *p)
  1249. {
  1250. struct xgmac_priv *priv = netdev_priv(dev);
  1251. void __iomem *ioaddr = priv->base;
  1252. struct sockaddr *addr = p;
  1253. if (!is_valid_ether_addr(addr->sa_data))
  1254. return -EADDRNOTAVAIL;
  1255. eth_hw_addr_set(dev, addr->sa_data);
  1256. xgmac_set_mac_addr(ioaddr, dev->dev_addr, 0);
  1257. return 0;
  1258. }
  1259. static int xgmac_set_features(struct net_device *dev, netdev_features_t features)
  1260. {
  1261. u32 ctrl;
  1262. struct xgmac_priv *priv = netdev_priv(dev);
  1263. void __iomem *ioaddr = priv->base;
  1264. netdev_features_t changed = dev->features ^ features;
  1265. if (!(changed & NETIF_F_RXCSUM))
  1266. return 0;
  1267. ctrl = readl(ioaddr + XGMAC_CONTROL);
  1268. if (features & NETIF_F_RXCSUM)
  1269. ctrl |= XGMAC_CONTROL_IPC;
  1270. else
  1271. ctrl &= ~XGMAC_CONTROL_IPC;
  1272. writel(ctrl, ioaddr + XGMAC_CONTROL);
  1273. return 0;
  1274. }
  1275. static const struct net_device_ops xgmac_netdev_ops = {
  1276. .ndo_open = xgmac_open,
  1277. .ndo_start_xmit = xgmac_xmit,
  1278. .ndo_stop = xgmac_stop,
  1279. .ndo_change_mtu = xgmac_change_mtu,
  1280. .ndo_set_rx_mode = xgmac_set_rx_mode,
  1281. .ndo_tx_timeout = xgmac_tx_timeout,
  1282. .ndo_get_stats64 = xgmac_get_stats64,
  1283. #ifdef CONFIG_NET_POLL_CONTROLLER
  1284. .ndo_poll_controller = xgmac_poll_controller,
  1285. #endif
  1286. .ndo_set_mac_address = xgmac_set_mac_address,
  1287. .ndo_set_features = xgmac_set_features,
  1288. };
  1289. static int xgmac_ethtool_get_link_ksettings(struct net_device *dev,
  1290. struct ethtool_link_ksettings *cmd)
  1291. {
  1292. cmd->base.autoneg = 0;
  1293. cmd->base.duplex = DUPLEX_FULL;
  1294. cmd->base.speed = 10000;
  1295. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported, 0);
  1296. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising, 0);
  1297. return 0;
  1298. }
  1299. static void xgmac_get_pauseparam(struct net_device *netdev,
  1300. struct ethtool_pauseparam *pause)
  1301. {
  1302. struct xgmac_priv *priv = netdev_priv(netdev);
  1303. pause->rx_pause = priv->rx_pause;
  1304. pause->tx_pause = priv->tx_pause;
  1305. }
  1306. static int xgmac_set_pauseparam(struct net_device *netdev,
  1307. struct ethtool_pauseparam *pause)
  1308. {
  1309. struct xgmac_priv *priv = netdev_priv(netdev);
  1310. if (pause->autoneg)
  1311. return -EINVAL;
  1312. return xgmac_set_flow_ctrl(priv, pause->rx_pause, pause->tx_pause);
  1313. }
  1314. struct xgmac_stats {
  1315. char stat_string[ETH_GSTRING_LEN];
  1316. int stat_offset;
  1317. bool is_reg;
  1318. };
  1319. #define XGMAC_STAT(m) \
  1320. { #m, offsetof(struct xgmac_priv, xstats.m), false }
  1321. #define XGMAC_HW_STAT(m, reg_offset) \
  1322. { #m, reg_offset, true }
  1323. static const struct xgmac_stats xgmac_gstrings_stats[] = {
  1324. XGMAC_STAT(tx_frame_flushed),
  1325. XGMAC_STAT(tx_payload_error),
  1326. XGMAC_STAT(tx_ip_header_error),
  1327. XGMAC_STAT(tx_local_fault),
  1328. XGMAC_STAT(tx_remote_fault),
  1329. XGMAC_STAT(tx_early),
  1330. XGMAC_STAT(tx_process_stopped),
  1331. XGMAC_STAT(tx_jabber),
  1332. XGMAC_STAT(rx_buf_unav),
  1333. XGMAC_STAT(rx_process_stopped),
  1334. XGMAC_STAT(rx_payload_error),
  1335. XGMAC_STAT(rx_ip_header_error),
  1336. XGMAC_STAT(rx_da_filter_fail),
  1337. XGMAC_STAT(fatal_bus_error),
  1338. XGMAC_HW_STAT(rx_watchdog, XGMAC_MMC_RXWATCHDOG),
  1339. XGMAC_HW_STAT(tx_vlan, XGMAC_MMC_TXVLANFRAME),
  1340. XGMAC_HW_STAT(rx_vlan, XGMAC_MMC_RXVLANFRAME),
  1341. XGMAC_HW_STAT(tx_pause, XGMAC_MMC_TXPAUSEFRAME),
  1342. XGMAC_HW_STAT(rx_pause, XGMAC_MMC_RXPAUSEFRAME),
  1343. };
  1344. #define XGMAC_STATS_LEN ARRAY_SIZE(xgmac_gstrings_stats)
  1345. static void xgmac_get_ethtool_stats(struct net_device *dev,
  1346. struct ethtool_stats *dummy,
  1347. u64 *data)
  1348. {
  1349. struct xgmac_priv *priv = netdev_priv(dev);
  1350. void *p = priv;
  1351. int i;
  1352. for (i = 0; i < XGMAC_STATS_LEN; i++) {
  1353. if (xgmac_gstrings_stats[i].is_reg)
  1354. *data++ = readl(priv->base +
  1355. xgmac_gstrings_stats[i].stat_offset);
  1356. else
  1357. *data++ = *(u32 *)(p +
  1358. xgmac_gstrings_stats[i].stat_offset);
  1359. }
  1360. }
  1361. static int xgmac_get_sset_count(struct net_device *netdev, int sset)
  1362. {
  1363. switch (sset) {
  1364. case ETH_SS_STATS:
  1365. return XGMAC_STATS_LEN;
  1366. default:
  1367. return -EINVAL;
  1368. }
  1369. }
  1370. static void xgmac_get_strings(struct net_device *dev, u32 stringset,
  1371. u8 *data)
  1372. {
  1373. int i;
  1374. u8 *p = data;
  1375. switch (stringset) {
  1376. case ETH_SS_STATS:
  1377. for (i = 0; i < XGMAC_STATS_LEN; i++) {
  1378. memcpy(p, xgmac_gstrings_stats[i].stat_string,
  1379. ETH_GSTRING_LEN);
  1380. p += ETH_GSTRING_LEN;
  1381. }
  1382. break;
  1383. default:
  1384. WARN_ON(1);
  1385. break;
  1386. }
  1387. }
  1388. static void xgmac_get_wol(struct net_device *dev,
  1389. struct ethtool_wolinfo *wol)
  1390. {
  1391. struct xgmac_priv *priv = netdev_priv(dev);
  1392. if (device_can_wakeup(priv->device)) {
  1393. wol->supported = WAKE_MAGIC | WAKE_UCAST;
  1394. wol->wolopts = priv->wolopts;
  1395. }
  1396. }
  1397. static int xgmac_set_wol(struct net_device *dev,
  1398. struct ethtool_wolinfo *wol)
  1399. {
  1400. struct xgmac_priv *priv = netdev_priv(dev);
  1401. u32 support = WAKE_MAGIC | WAKE_UCAST;
  1402. if (!device_can_wakeup(priv->device))
  1403. return -ENOTSUPP;
  1404. if (wol->wolopts & ~support)
  1405. return -EINVAL;
  1406. priv->wolopts = wol->wolopts;
  1407. if (wol->wolopts) {
  1408. device_set_wakeup_enable(priv->device, 1);
  1409. enable_irq_wake(dev->irq);
  1410. } else {
  1411. device_set_wakeup_enable(priv->device, 0);
  1412. disable_irq_wake(dev->irq);
  1413. }
  1414. return 0;
  1415. }
  1416. static const struct ethtool_ops xgmac_ethtool_ops = {
  1417. .get_link = ethtool_op_get_link,
  1418. .get_pauseparam = xgmac_get_pauseparam,
  1419. .set_pauseparam = xgmac_set_pauseparam,
  1420. .get_ethtool_stats = xgmac_get_ethtool_stats,
  1421. .get_strings = xgmac_get_strings,
  1422. .get_wol = xgmac_get_wol,
  1423. .set_wol = xgmac_set_wol,
  1424. .get_sset_count = xgmac_get_sset_count,
  1425. .get_link_ksettings = xgmac_ethtool_get_link_ksettings,
  1426. };
  1427. /**
  1428. * xgmac_probe
  1429. * @pdev: platform device pointer
  1430. * Description: the driver is initialized through platform_device.
  1431. */
  1432. static int xgmac_probe(struct platform_device *pdev)
  1433. {
  1434. int ret = 0;
  1435. struct resource *res;
  1436. struct net_device *ndev = NULL;
  1437. struct xgmac_priv *priv = NULL;
  1438. u8 addr[ETH_ALEN];
  1439. u32 uid;
  1440. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1441. if (!res)
  1442. return -ENODEV;
  1443. if (!request_mem_region(res->start, resource_size(res), pdev->name))
  1444. return -EBUSY;
  1445. ndev = alloc_etherdev(sizeof(struct xgmac_priv));
  1446. if (!ndev) {
  1447. ret = -ENOMEM;
  1448. goto err_alloc;
  1449. }
  1450. SET_NETDEV_DEV(ndev, &pdev->dev);
  1451. priv = netdev_priv(ndev);
  1452. platform_set_drvdata(pdev, ndev);
  1453. ndev->netdev_ops = &xgmac_netdev_ops;
  1454. ndev->ethtool_ops = &xgmac_ethtool_ops;
  1455. spin_lock_init(&priv->stats_lock);
  1456. INIT_WORK(&priv->tx_timeout_work, xgmac_tx_timeout_work);
  1457. priv->device = &pdev->dev;
  1458. priv->dev = ndev;
  1459. priv->rx_pause = 1;
  1460. priv->tx_pause = 1;
  1461. priv->base = ioremap(res->start, resource_size(res));
  1462. if (!priv->base) {
  1463. netdev_err(ndev, "ioremap failed\n");
  1464. ret = -ENOMEM;
  1465. goto err_io;
  1466. }
  1467. uid = readl(priv->base + XGMAC_VERSION);
  1468. netdev_info(ndev, "h/w version is 0x%x\n", uid);
  1469. /* Figure out how many valid mac address filter registers we have */
  1470. writel(1, priv->base + XGMAC_ADDR_HIGH(31));
  1471. if (readl(priv->base + XGMAC_ADDR_HIGH(31)) == 1)
  1472. priv->max_macs = 31;
  1473. else
  1474. priv->max_macs = 7;
  1475. writel(0, priv->base + XGMAC_DMA_INTR_ENA);
  1476. ndev->irq = platform_get_irq(pdev, 0);
  1477. if (ndev->irq == -ENXIO) {
  1478. netdev_err(ndev, "No irq resource\n");
  1479. ret = ndev->irq;
  1480. goto err_irq;
  1481. }
  1482. ret = request_irq(ndev->irq, xgmac_interrupt, 0,
  1483. dev_name(&pdev->dev), ndev);
  1484. if (ret < 0) {
  1485. netdev_err(ndev, "Could not request irq %d - ret %d)\n",
  1486. ndev->irq, ret);
  1487. goto err_irq;
  1488. }
  1489. priv->pmt_irq = platform_get_irq(pdev, 1);
  1490. if (priv->pmt_irq == -ENXIO) {
  1491. netdev_err(ndev, "No pmt irq resource\n");
  1492. ret = priv->pmt_irq;
  1493. goto err_pmt_irq;
  1494. }
  1495. ret = request_irq(priv->pmt_irq, xgmac_pmt_interrupt, 0,
  1496. dev_name(&pdev->dev), ndev);
  1497. if (ret < 0) {
  1498. netdev_err(ndev, "Could not request irq %d - ret %d)\n",
  1499. priv->pmt_irq, ret);
  1500. goto err_pmt_irq;
  1501. }
  1502. device_set_wakeup_capable(&pdev->dev, 1);
  1503. if (device_can_wakeup(priv->device))
  1504. priv->wolopts = WAKE_MAGIC; /* Magic Frame as default */
  1505. ndev->hw_features = NETIF_F_SG | NETIF_F_HIGHDMA;
  1506. if (readl(priv->base + XGMAC_DMA_HW_FEATURE) & DMA_HW_FEAT_TXCOESEL)
  1507. ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  1508. NETIF_F_RXCSUM;
  1509. ndev->features |= ndev->hw_features;
  1510. ndev->priv_flags |= IFF_UNICAST_FLT;
  1511. /* MTU range: 46 - 9000 */
  1512. ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
  1513. ndev->max_mtu = XGMAC_MAX_MTU;
  1514. /* Get the MAC address */
  1515. xgmac_get_mac_addr(priv->base, addr, 0);
  1516. eth_hw_addr_set(ndev, addr);
  1517. if (!is_valid_ether_addr(ndev->dev_addr))
  1518. netdev_warn(ndev, "MAC address %pM not valid",
  1519. ndev->dev_addr);
  1520. netif_napi_add(ndev, &priv->napi, xgmac_poll);
  1521. ret = register_netdev(ndev);
  1522. if (ret)
  1523. goto err_reg;
  1524. return 0;
  1525. err_reg:
  1526. netif_napi_del(&priv->napi);
  1527. free_irq(priv->pmt_irq, ndev);
  1528. err_pmt_irq:
  1529. free_irq(ndev->irq, ndev);
  1530. err_irq:
  1531. iounmap(priv->base);
  1532. err_io:
  1533. free_netdev(ndev);
  1534. err_alloc:
  1535. release_mem_region(res->start, resource_size(res));
  1536. return ret;
  1537. }
  1538. /**
  1539. * xgmac_remove
  1540. * @pdev: platform device pointer
  1541. * Description: this function resets the TX/RX processes, disables the MAC RX/TX
  1542. * changes the link status, releases the DMA descriptor rings,
  1543. * unregisters the MDIO bus and unmaps the allocated memory.
  1544. */
  1545. static int xgmac_remove(struct platform_device *pdev)
  1546. {
  1547. struct net_device *ndev = platform_get_drvdata(pdev);
  1548. struct xgmac_priv *priv = netdev_priv(ndev);
  1549. struct resource *res;
  1550. xgmac_mac_disable(priv->base);
  1551. /* Free the IRQ lines */
  1552. free_irq(ndev->irq, ndev);
  1553. free_irq(priv->pmt_irq, ndev);
  1554. unregister_netdev(ndev);
  1555. netif_napi_del(&priv->napi);
  1556. iounmap(priv->base);
  1557. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1558. release_mem_region(res->start, resource_size(res));
  1559. free_netdev(ndev);
  1560. return 0;
  1561. }
  1562. #ifdef CONFIG_PM_SLEEP
  1563. static void xgmac_pmt(void __iomem *ioaddr, unsigned long mode)
  1564. {
  1565. unsigned int pmt = 0;
  1566. if (mode & WAKE_MAGIC)
  1567. pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_MAGIC_PKT_EN;
  1568. if (mode & WAKE_UCAST)
  1569. pmt |= XGMAC_PMT_POWERDOWN | XGMAC_PMT_GLBL_UNICAST;
  1570. writel(pmt, ioaddr + XGMAC_PMT);
  1571. }
  1572. static int xgmac_suspend(struct device *dev)
  1573. {
  1574. struct net_device *ndev = dev_get_drvdata(dev);
  1575. struct xgmac_priv *priv = netdev_priv(ndev);
  1576. u32 value;
  1577. if (!ndev || !netif_running(ndev))
  1578. return 0;
  1579. netif_device_detach(ndev);
  1580. napi_disable(&priv->napi);
  1581. writel(0, priv->base + XGMAC_DMA_INTR_ENA);
  1582. if (device_may_wakeup(priv->device)) {
  1583. /* Stop TX/RX DMA Only */
  1584. value = readl(priv->base + XGMAC_DMA_CONTROL);
  1585. value &= ~(DMA_CONTROL_ST | DMA_CONTROL_SR);
  1586. writel(value, priv->base + XGMAC_DMA_CONTROL);
  1587. xgmac_pmt(priv->base, priv->wolopts);
  1588. } else
  1589. xgmac_mac_disable(priv->base);
  1590. return 0;
  1591. }
  1592. static int xgmac_resume(struct device *dev)
  1593. {
  1594. struct net_device *ndev = dev_get_drvdata(dev);
  1595. struct xgmac_priv *priv = netdev_priv(ndev);
  1596. void __iomem *ioaddr = priv->base;
  1597. if (!netif_running(ndev))
  1598. return 0;
  1599. xgmac_pmt(ioaddr, 0);
  1600. /* Enable the MAC and DMA */
  1601. xgmac_mac_enable(ioaddr);
  1602. writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_STATUS);
  1603. writel(DMA_INTR_DEFAULT_MASK, ioaddr + XGMAC_DMA_INTR_ENA);
  1604. netif_device_attach(ndev);
  1605. napi_enable(&priv->napi);
  1606. return 0;
  1607. }
  1608. #endif /* CONFIG_PM_SLEEP */
  1609. static SIMPLE_DEV_PM_OPS(xgmac_pm_ops, xgmac_suspend, xgmac_resume);
  1610. static const struct of_device_id xgmac_of_match[] = {
  1611. { .compatible = "calxeda,hb-xgmac", },
  1612. {},
  1613. };
  1614. MODULE_DEVICE_TABLE(of, xgmac_of_match);
  1615. static struct platform_driver xgmac_driver = {
  1616. .driver = {
  1617. .name = "calxedaxgmac",
  1618. .of_match_table = xgmac_of_match,
  1619. .pm = &xgmac_pm_ops,
  1620. },
  1621. .probe = xgmac_probe,
  1622. .remove = xgmac_remove,
  1623. };
  1624. module_platform_driver(xgmac_driver);
  1625. MODULE_AUTHOR("Calxeda, Inc.");
  1626. MODULE_DESCRIPTION("Calxeda 10G XGMAC driver");
  1627. MODULE_LICENSE("GPL v2");