macb.h 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Atmel MACB Ethernet Controller driver
  4. *
  5. * Copyright (C) 2004-2006 Atmel Corporation
  6. */
  7. #ifndef _MACB_H
  8. #define _MACB_H
  9. #include <linux/clk.h>
  10. #include <linux/phylink.h>
  11. #include <linux/ptp_clock_kernel.h>
  12. #include <linux/net_tstamp.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/phy/phy.h>
  15. #if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
  16. #define MACB_EXT_DESC
  17. #endif
  18. #define MACB_GREGS_NBR 16
  19. #define MACB_GREGS_VERSION 2
  20. #define MACB_MAX_QUEUES 8
  21. /* MACB register offsets */
  22. #define MACB_NCR 0x0000 /* Network Control */
  23. #define MACB_NCFGR 0x0004 /* Network Config */
  24. #define MACB_NSR 0x0008 /* Network Status */
  25. #define MACB_TAR 0x000c /* AT91RM9200 only */
  26. #define MACB_TCR 0x0010 /* AT91RM9200 only */
  27. #define MACB_TSR 0x0014 /* Transmit Status */
  28. #define MACB_RBQP 0x0018 /* RX Q Base Address */
  29. #define MACB_TBQP 0x001c /* TX Q Base Address */
  30. #define MACB_RSR 0x0020 /* Receive Status */
  31. #define MACB_ISR 0x0024 /* Interrupt Status */
  32. #define MACB_IER 0x0028 /* Interrupt Enable */
  33. #define MACB_IDR 0x002c /* Interrupt Disable */
  34. #define MACB_IMR 0x0030 /* Interrupt Mask */
  35. #define MACB_MAN 0x0034 /* PHY Maintenance */
  36. #define MACB_PTR 0x0038
  37. #define MACB_PFR 0x003c
  38. #define MACB_FTO 0x0040
  39. #define MACB_SCF 0x0044
  40. #define MACB_MCF 0x0048
  41. #define MACB_FRO 0x004c
  42. #define MACB_FCSE 0x0050
  43. #define MACB_ALE 0x0054
  44. #define MACB_DTF 0x0058
  45. #define MACB_LCOL 0x005c
  46. #define MACB_EXCOL 0x0060
  47. #define MACB_TUND 0x0064
  48. #define MACB_CSE 0x0068
  49. #define MACB_RRE 0x006c
  50. #define MACB_ROVR 0x0070
  51. #define MACB_RSE 0x0074
  52. #define MACB_ELE 0x0078
  53. #define MACB_RJA 0x007c
  54. #define MACB_USF 0x0080
  55. #define MACB_STE 0x0084
  56. #define MACB_RLE 0x0088
  57. #define MACB_TPF 0x008c
  58. #define MACB_HRB 0x0090
  59. #define MACB_HRT 0x0094
  60. #define MACB_SA1B 0x0098
  61. #define MACB_SA1T 0x009c
  62. #define MACB_SA2B 0x00a0
  63. #define MACB_SA2T 0x00a4
  64. #define MACB_SA3B 0x00a8
  65. #define MACB_SA3T 0x00ac
  66. #define MACB_SA4B 0x00b0
  67. #define MACB_SA4T 0x00b4
  68. #define MACB_TID 0x00b8
  69. #define MACB_TPQ 0x00bc
  70. #define MACB_USRIO 0x00c0
  71. #define MACB_WOL 0x00c4
  72. #define MACB_MID 0x00fc
  73. #define MACB_TBQPH 0x04C8
  74. #define MACB_RBQPH 0x04D4
  75. /* GEM register offsets. */
  76. #define GEM_NCR 0x0000 /* Network Control */
  77. #define GEM_NCFGR 0x0004 /* Network Config */
  78. #define GEM_USRIO 0x000c /* User IO */
  79. #define GEM_DMACFG 0x0010 /* DMA Configuration */
  80. #define GEM_JML 0x0048 /* Jumbo Max Length */
  81. #define GEM_HS_MAC_CONFIG 0x0050 /* GEM high speed config */
  82. #define GEM_HRB 0x0080 /* Hash Bottom */
  83. #define GEM_HRT 0x0084 /* Hash Top */
  84. #define GEM_SA1B 0x0088 /* Specific1 Bottom */
  85. #define GEM_SA1T 0x008C /* Specific1 Top */
  86. #define GEM_SA2B 0x0090 /* Specific2 Bottom */
  87. #define GEM_SA2T 0x0094 /* Specific2 Top */
  88. #define GEM_SA3B 0x0098 /* Specific3 Bottom */
  89. #define GEM_SA3T 0x009C /* Specific3 Top */
  90. #define GEM_SA4B 0x00A0 /* Specific4 Bottom */
  91. #define GEM_SA4T 0x00A4 /* Specific4 Top */
  92. #define GEM_WOL 0x00b8 /* Wake on LAN */
  93. #define GEM_RXPTPUNI 0x00D4 /* PTP RX Unicast address */
  94. #define GEM_TXPTPUNI 0x00D8 /* PTP TX Unicast address */
  95. #define GEM_EFTSH 0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */
  96. #define GEM_EFRSH 0x00ec /* PTP Event Frame Received Seconds Register 47:32 */
  97. #define GEM_PEFTSH 0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */
  98. #define GEM_PEFRSH 0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */
  99. #define GEM_OTX 0x0100 /* Octets transmitted */
  100. #define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
  101. #define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
  102. #define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
  103. #define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
  104. #define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
  105. #define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
  106. #define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
  107. #define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
  108. #define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
  109. #define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
  110. #define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
  111. #define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
  112. #define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
  113. #define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
  114. #define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
  115. #define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
  116. #define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
  117. #define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
  118. #define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
  119. #define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
  120. #define GEM_ORX 0x0150 /* Octets received */
  121. #define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
  122. #define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
  123. #define GEM_RXCNT 0x0158 /* Frames Received Counter */
  124. #define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
  125. #define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
  126. #define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
  127. #define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
  128. #define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
  129. #define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
  130. #define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
  131. #define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
  132. #define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
  133. #define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
  134. #define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
  135. #define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
  136. #define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
  137. #define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
  138. #define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
  139. #define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
  140. #define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
  141. #define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
  142. #define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
  143. #define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
  144. #define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
  145. #define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
  146. #define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */
  147. #define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */
  148. #define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */
  149. #define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */
  150. #define GEM_TA 0x01d8 /* 1588 Timer Adjust */
  151. #define GEM_TI 0x01dc /* 1588 Timer Increment */
  152. #define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */
  153. #define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */
  154. #define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */
  155. #define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */
  156. #define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */
  157. #define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */
  158. #define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */
  159. #define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */
  160. #define GEM_PCSCNTRL 0x0200 /* PCS Control */
  161. #define GEM_PCSSTS 0x0204 /* PCS Status */
  162. #define GEM_PCSPHYTOPID 0x0208 /* PCS PHY Top ID */
  163. #define GEM_PCSPHYBOTID 0x020c /* PCS PHY Bottom ID */
  164. #define GEM_PCSANADV 0x0210 /* PCS AN Advertisement */
  165. #define GEM_PCSANLPBASE 0x0214 /* PCS AN Link Partner Base */
  166. #define GEM_PCSANEXP 0x0218 /* PCS AN Expansion */
  167. #define GEM_PCSANNPTX 0x021c /* PCS AN Next Page TX */
  168. #define GEM_PCSANNPLP 0x0220 /* PCS AN Next Page LP */
  169. #define GEM_PCSANEXTSTS 0x023c /* PCS AN Extended Status */
  170. #define GEM_DCFG1 0x0280 /* Design Config 1 */
  171. #define GEM_DCFG2 0x0284 /* Design Config 2 */
  172. #define GEM_DCFG3 0x0288 /* Design Config 3 */
  173. #define GEM_DCFG4 0x028c /* Design Config 4 */
  174. #define GEM_DCFG5 0x0290 /* Design Config 5 */
  175. #define GEM_DCFG6 0x0294 /* Design Config 6 */
  176. #define GEM_DCFG7 0x0298 /* Design Config 7 */
  177. #define GEM_DCFG8 0x029C /* Design Config 8 */
  178. #define GEM_DCFG10 0x02A4 /* Design Config 10 */
  179. #define GEM_DCFG12 0x02AC /* Design Config 12 */
  180. #define GEM_USX_CONTROL 0x0A80 /* High speed PCS control register */
  181. #define GEM_USX_STATUS 0x0A88 /* High speed PCS status register */
  182. #define GEM_TXBDCTRL 0x04cc /* TX Buffer Descriptor control register */
  183. #define GEM_RXBDCTRL 0x04d0 /* RX Buffer Descriptor control register */
  184. /* Screener Type 2 match registers */
  185. #define GEM_SCRT2 0x540
  186. /* EtherType registers */
  187. #define GEM_ETHT 0x06E0
  188. /* Type 2 compare registers */
  189. #define GEM_T2CMPW0 0x0700
  190. #define GEM_T2CMPW1 0x0704
  191. #define T2CMP_OFST(t2idx) (t2idx * 2)
  192. /* type 2 compare registers
  193. * each location requires 3 compare regs
  194. */
  195. #define GEM_IP4SRC_CMP(idx) (idx * 3)
  196. #define GEM_IP4DST_CMP(idx) (idx * 3 + 1)
  197. #define GEM_PORT_CMP(idx) (idx * 3 + 2)
  198. /* Which screening type 2 EtherType register will be used (0 - 7) */
  199. #define SCRT2_ETHT 0
  200. #define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
  201. #define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
  202. #define GEM_TBQPH(hw_q) (0x04C8)
  203. #define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
  204. #define GEM_RBQS(hw_q) (0x04A0 + ((hw_q) << 2))
  205. #define GEM_RBQPH(hw_q) (0x04D4)
  206. #define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
  207. #define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
  208. #define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
  209. /* Bitfields in NCR */
  210. #define MACB_LB_OFFSET 0 /* reserved */
  211. #define MACB_LB_SIZE 1
  212. #define MACB_LLB_OFFSET 1 /* Loop back local */
  213. #define MACB_LLB_SIZE 1
  214. #define MACB_RE_OFFSET 2 /* Receive enable */
  215. #define MACB_RE_SIZE 1
  216. #define MACB_TE_OFFSET 3 /* Transmit enable */
  217. #define MACB_TE_SIZE 1
  218. #define MACB_MPE_OFFSET 4 /* Management port enable */
  219. #define MACB_MPE_SIZE 1
  220. #define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
  221. #define MACB_CLRSTAT_SIZE 1
  222. #define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
  223. #define MACB_INCSTAT_SIZE 1
  224. #define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
  225. #define MACB_WESTAT_SIZE 1
  226. #define MACB_BP_OFFSET 8 /* Back pressure */
  227. #define MACB_BP_SIZE 1
  228. #define MACB_TSTART_OFFSET 9 /* Start transmission */
  229. #define MACB_TSTART_SIZE 1
  230. #define MACB_THALT_OFFSET 10 /* Transmit halt */
  231. #define MACB_THALT_SIZE 1
  232. #define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
  233. #define MACB_NCR_TPF_SIZE 1
  234. #define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
  235. #define MACB_TZQ_SIZE 1
  236. #define MACB_SRTSM_OFFSET 15 /* Store Receive Timestamp to Memory */
  237. #define MACB_PTPUNI_OFFSET 20 /* PTP Unicast packet enable */
  238. #define MACB_PTPUNI_SIZE 1
  239. #define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */
  240. #define MACB_OSSMODE_SIZE 1
  241. #define MACB_MIIONRGMII_OFFSET 28 /* MII Usage on RGMII Interface */
  242. #define MACB_MIIONRGMII_SIZE 1
  243. /* Bitfields in NCFGR */
  244. #define MACB_SPD_OFFSET 0 /* Speed */
  245. #define MACB_SPD_SIZE 1
  246. #define MACB_FD_OFFSET 1 /* Full duplex */
  247. #define MACB_FD_SIZE 1
  248. #define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
  249. #define MACB_BIT_RATE_SIZE 1
  250. #define MACB_JFRAME_OFFSET 3 /* reserved */
  251. #define MACB_JFRAME_SIZE 1
  252. #define MACB_CAF_OFFSET 4 /* Copy all frames */
  253. #define MACB_CAF_SIZE 1
  254. #define MACB_NBC_OFFSET 5 /* No broadcast */
  255. #define MACB_NBC_SIZE 1
  256. #define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
  257. #define MACB_NCFGR_MTI_SIZE 1
  258. #define MACB_UNI_OFFSET 7 /* Unicast hash enable */
  259. #define MACB_UNI_SIZE 1
  260. #define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
  261. #define MACB_BIG_SIZE 1
  262. #define MACB_EAE_OFFSET 9 /* External address match enable */
  263. #define MACB_EAE_SIZE 1
  264. #define MACB_CLK_OFFSET 10
  265. #define MACB_CLK_SIZE 2
  266. #define MACB_RTY_OFFSET 12 /* Retry test */
  267. #define MACB_RTY_SIZE 1
  268. #define MACB_PAE_OFFSET 13 /* Pause enable */
  269. #define MACB_PAE_SIZE 1
  270. #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
  271. #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
  272. #define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
  273. #define MACB_RBOF_SIZE 2
  274. #define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
  275. #define MACB_RLCE_SIZE 1
  276. #define MACB_DRFCS_OFFSET 17 /* FCS remove */
  277. #define MACB_DRFCS_SIZE 1
  278. #define MACB_EFRHD_OFFSET 18
  279. #define MACB_EFRHD_SIZE 1
  280. #define MACB_IRXFCS_OFFSET 19
  281. #define MACB_IRXFCS_SIZE 1
  282. /* GEM specific NCR bitfields. */
  283. #define GEM_ENABLE_HS_MAC_OFFSET 31
  284. #define GEM_ENABLE_HS_MAC_SIZE 1
  285. /* GEM specific NCFGR bitfields. */
  286. #define GEM_FD_OFFSET 1 /* Full duplex */
  287. #define GEM_FD_SIZE 1
  288. #define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
  289. #define GEM_GBE_SIZE 1
  290. #define GEM_PCSSEL_OFFSET 11
  291. #define GEM_PCSSEL_SIZE 1
  292. #define GEM_PAE_OFFSET 13 /* Pause enable */
  293. #define GEM_PAE_SIZE 1
  294. #define GEM_CLK_OFFSET 18 /* MDC clock division */
  295. #define GEM_CLK_SIZE 3
  296. #define GEM_DBW_OFFSET 21 /* Data bus width */
  297. #define GEM_DBW_SIZE 2
  298. #define GEM_RXCOEN_OFFSET 24
  299. #define GEM_RXCOEN_SIZE 1
  300. #define GEM_SGMIIEN_OFFSET 27
  301. #define GEM_SGMIIEN_SIZE 1
  302. /* Constants for data bus width. */
  303. #define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
  304. #define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
  305. #define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
  306. /* Bitfields in DMACFG. */
  307. #define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
  308. #define GEM_FBLDO_SIZE 5
  309. #define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
  310. #define GEM_ENDIA_DESC_SIZE 1
  311. #define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
  312. #define GEM_ENDIA_PKT_SIZE 1
  313. #define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
  314. #define GEM_RXBMS_SIZE 2
  315. #define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
  316. #define GEM_TXPBMS_SIZE 1
  317. #define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
  318. #define GEM_TXCOEN_SIZE 1
  319. #define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
  320. #define GEM_RXBS_SIZE 8
  321. #define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
  322. #define GEM_DDRP_SIZE 1
  323. #define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */
  324. #define GEM_RXEXT_SIZE 1
  325. #define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */
  326. #define GEM_TXEXT_SIZE 1
  327. #define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
  328. #define GEM_ADDR64_SIZE 1
  329. /* Bitfields in NSR */
  330. #define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
  331. #define MACB_NSR_LINK_SIZE 1
  332. #define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
  333. #define MACB_MDIO_SIZE 1
  334. #define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
  335. #define MACB_IDLE_SIZE 1
  336. /* Bitfields in TSR */
  337. #define MACB_UBR_OFFSET 0 /* Used bit read */
  338. #define MACB_UBR_SIZE 1
  339. #define MACB_COL_OFFSET 1 /* Collision occurred */
  340. #define MACB_COL_SIZE 1
  341. #define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
  342. #define MACB_TSR_RLE_SIZE 1
  343. #define MACB_TGO_OFFSET 3 /* Transmit go */
  344. #define MACB_TGO_SIZE 1
  345. #define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
  346. #define MACB_BEX_SIZE 1
  347. #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
  348. #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
  349. #define MACB_COMP_OFFSET 5 /* Trnasmit complete */
  350. #define MACB_COMP_SIZE 1
  351. #define MACB_UND_OFFSET 6 /* Trnasmit under run */
  352. #define MACB_UND_SIZE 1
  353. /* Bitfields in RSR */
  354. #define MACB_BNA_OFFSET 0 /* Buffer not available */
  355. #define MACB_BNA_SIZE 1
  356. #define MACB_REC_OFFSET 1 /* Frame received */
  357. #define MACB_REC_SIZE 1
  358. #define MACB_OVR_OFFSET 2 /* Receive overrun */
  359. #define MACB_OVR_SIZE 1
  360. /* Bitfields in ISR/IER/IDR/IMR */
  361. #define MACB_MFD_OFFSET 0 /* Management frame sent */
  362. #define MACB_MFD_SIZE 1
  363. #define MACB_RCOMP_OFFSET 1 /* Receive complete */
  364. #define MACB_RCOMP_SIZE 1
  365. #define MACB_RXUBR_OFFSET 2 /* RX used bit read */
  366. #define MACB_RXUBR_SIZE 1
  367. #define MACB_TXUBR_OFFSET 3 /* TX used bit read */
  368. #define MACB_TXUBR_SIZE 1
  369. #define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
  370. #define MACB_ISR_TUND_SIZE 1
  371. #define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
  372. #define MACB_ISR_RLE_SIZE 1
  373. #define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
  374. #define MACB_TXERR_SIZE 1
  375. #define MACB_RM9200_TBRE_OFFSET 6 /* EN may send new frame interrupt (RM9200) */
  376. #define MACB_RM9200_TBRE_SIZE 1
  377. #define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
  378. #define MACB_TCOMP_SIZE 1
  379. #define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
  380. #define MACB_ISR_LINK_SIZE 1
  381. #define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
  382. #define MACB_ISR_ROVR_SIZE 1
  383. #define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
  384. #define MACB_HRESP_SIZE 1
  385. #define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
  386. #define MACB_PFR_SIZE 1
  387. #define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
  388. #define MACB_PTZ_SIZE 1
  389. #define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
  390. #define MACB_WOL_SIZE 1
  391. #define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */
  392. #define MACB_DRQFR_SIZE 1
  393. #define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */
  394. #define MACB_SFR_SIZE 1
  395. #define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */
  396. #define MACB_DRQFT_SIZE 1
  397. #define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */
  398. #define MACB_SFT_SIZE 1
  399. #define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */
  400. #define MACB_PDRQFR_SIZE 1
  401. #define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */
  402. #define MACB_PDRSFR_SIZE 1
  403. #define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */
  404. #define MACB_PDRQFT_SIZE 1
  405. #define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */
  406. #define MACB_PDRSFT_SIZE 1
  407. #define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */
  408. #define MACB_SRI_SIZE 1
  409. #define GEM_WOL_OFFSET 28 /* Enable wake-on-lan interrupt */
  410. #define GEM_WOL_SIZE 1
  411. /* Timer increment fields */
  412. #define MACB_TI_CNS_OFFSET 0
  413. #define MACB_TI_CNS_SIZE 8
  414. #define MACB_TI_ACNS_OFFSET 8
  415. #define MACB_TI_ACNS_SIZE 8
  416. #define MACB_TI_NIT_OFFSET 16
  417. #define MACB_TI_NIT_SIZE 8
  418. /* Bitfields in MAN */
  419. #define MACB_DATA_OFFSET 0 /* data */
  420. #define MACB_DATA_SIZE 16
  421. #define MACB_CODE_OFFSET 16 /* Must be written to 10 */
  422. #define MACB_CODE_SIZE 2
  423. #define MACB_REGA_OFFSET 18 /* Register address */
  424. #define MACB_REGA_SIZE 5
  425. #define MACB_PHYA_OFFSET 23 /* PHY address */
  426. #define MACB_PHYA_SIZE 5
  427. #define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
  428. #define MACB_RW_SIZE 2
  429. #define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
  430. #define MACB_SOF_SIZE 2
  431. /* Bitfields in USRIO (AVR32) */
  432. #define MACB_MII_OFFSET 0
  433. #define MACB_MII_SIZE 1
  434. #define MACB_EAM_OFFSET 1
  435. #define MACB_EAM_SIZE 1
  436. #define MACB_TX_PAUSE_OFFSET 2
  437. #define MACB_TX_PAUSE_SIZE 1
  438. #define MACB_TX_PAUSE_ZERO_OFFSET 3
  439. #define MACB_TX_PAUSE_ZERO_SIZE 1
  440. /* Bitfields in USRIO (AT91) */
  441. #define MACB_RMII_OFFSET 0
  442. #define MACB_RMII_SIZE 1
  443. #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
  444. #define GEM_RGMII_SIZE 1
  445. #define MACB_CLKEN_OFFSET 1
  446. #define MACB_CLKEN_SIZE 1
  447. /* Bitfields in WOL */
  448. #define MACB_IP_OFFSET 0
  449. #define MACB_IP_SIZE 16
  450. #define MACB_MAG_OFFSET 16
  451. #define MACB_MAG_SIZE 1
  452. #define MACB_ARP_OFFSET 17
  453. #define MACB_ARP_SIZE 1
  454. #define MACB_SA1_OFFSET 18
  455. #define MACB_SA1_SIZE 1
  456. #define MACB_WOL_MTI_OFFSET 19
  457. #define MACB_WOL_MTI_SIZE 1
  458. /* Bitfields in MID */
  459. #define MACB_IDNUM_OFFSET 16
  460. #define MACB_IDNUM_SIZE 12
  461. #define MACB_REV_OFFSET 0
  462. #define MACB_REV_SIZE 16
  463. /* Bitfield in HS_MAC_CONFIG */
  464. #define GEM_HS_MAC_SPEED_OFFSET 0
  465. #define GEM_HS_MAC_SPEED_SIZE 3
  466. /* Bitfields in PCSCNTRL */
  467. #define GEM_PCSAUTONEG_OFFSET 12
  468. #define GEM_PCSAUTONEG_SIZE 1
  469. /* Bitfields in DCFG1. */
  470. #define GEM_IRQCOR_OFFSET 23
  471. #define GEM_IRQCOR_SIZE 1
  472. #define GEM_DBWDEF_OFFSET 25
  473. #define GEM_DBWDEF_SIZE 3
  474. #define GEM_NO_PCS_OFFSET 0
  475. #define GEM_NO_PCS_SIZE 1
  476. /* Bitfields in DCFG2. */
  477. #define GEM_RX_PKT_BUFF_OFFSET 20
  478. #define GEM_RX_PKT_BUFF_SIZE 1
  479. #define GEM_TX_PKT_BUFF_OFFSET 21
  480. #define GEM_TX_PKT_BUFF_SIZE 1
  481. /* Bitfields in DCFG5. */
  482. #define GEM_TSU_OFFSET 8
  483. #define GEM_TSU_SIZE 1
  484. /* Bitfields in DCFG6. */
  485. #define GEM_PBUF_LSO_OFFSET 27
  486. #define GEM_PBUF_LSO_SIZE 1
  487. #define GEM_DAW64_OFFSET 23
  488. #define GEM_DAW64_SIZE 1
  489. /* Bitfields in DCFG8. */
  490. #define GEM_T1SCR_OFFSET 24
  491. #define GEM_T1SCR_SIZE 8
  492. #define GEM_T2SCR_OFFSET 16
  493. #define GEM_T2SCR_SIZE 8
  494. #define GEM_SCR2ETH_OFFSET 8
  495. #define GEM_SCR2ETH_SIZE 8
  496. #define GEM_SCR2CMP_OFFSET 0
  497. #define GEM_SCR2CMP_SIZE 8
  498. /* Bitfields in DCFG10 */
  499. #define GEM_TXBD_RDBUFF_OFFSET 12
  500. #define GEM_TXBD_RDBUFF_SIZE 4
  501. #define GEM_RXBD_RDBUFF_OFFSET 8
  502. #define GEM_RXBD_RDBUFF_SIZE 4
  503. /* Bitfields in DCFG12. */
  504. #define GEM_HIGH_SPEED_OFFSET 26
  505. #define GEM_HIGH_SPEED_SIZE 1
  506. /* Bitfields in USX_CONTROL. */
  507. #define GEM_USX_CTRL_SPEED_OFFSET 14
  508. #define GEM_USX_CTRL_SPEED_SIZE 3
  509. #define GEM_SERDES_RATE_OFFSET 12
  510. #define GEM_SERDES_RATE_SIZE 2
  511. #define GEM_RX_SCR_BYPASS_OFFSET 9
  512. #define GEM_RX_SCR_BYPASS_SIZE 1
  513. #define GEM_TX_SCR_BYPASS_OFFSET 8
  514. #define GEM_TX_SCR_BYPASS_SIZE 1
  515. #define GEM_TX_EN_OFFSET 1
  516. #define GEM_TX_EN_SIZE 1
  517. #define GEM_SIGNAL_OK_OFFSET 0
  518. #define GEM_SIGNAL_OK_SIZE 1
  519. /* Bitfields in USX_STATUS. */
  520. #define GEM_USX_BLOCK_LOCK_OFFSET 0
  521. #define GEM_USX_BLOCK_LOCK_SIZE 1
  522. /* Bitfields in TISUBN */
  523. #define GEM_SUBNSINCR_OFFSET 0
  524. #define GEM_SUBNSINCRL_OFFSET 24
  525. #define GEM_SUBNSINCRL_SIZE 8
  526. #define GEM_SUBNSINCRH_OFFSET 0
  527. #define GEM_SUBNSINCRH_SIZE 16
  528. #define GEM_SUBNSINCR_SIZE 24
  529. /* Bitfields in TI */
  530. #define GEM_NSINCR_OFFSET 0
  531. #define GEM_NSINCR_SIZE 8
  532. /* Bitfields in TSH */
  533. #define GEM_TSH_OFFSET 0 /* TSU timer value (s). MSB [47:32] of seconds timer count */
  534. #define GEM_TSH_SIZE 16
  535. /* Bitfields in TSL */
  536. #define GEM_TSL_OFFSET 0 /* TSU timer value (s). LSB [31:0] of seconds timer count */
  537. #define GEM_TSL_SIZE 32
  538. /* Bitfields in TN */
  539. #define GEM_TN_OFFSET 0 /* TSU timer value (ns) */
  540. #define GEM_TN_SIZE 30
  541. /* Bitfields in TXBDCTRL */
  542. #define GEM_TXTSMODE_OFFSET 4 /* TX Descriptor Timestamp Insertion mode */
  543. #define GEM_TXTSMODE_SIZE 2
  544. /* Bitfields in RXBDCTRL */
  545. #define GEM_RXTSMODE_OFFSET 4 /* RX Descriptor Timestamp Insertion mode */
  546. #define GEM_RXTSMODE_SIZE 2
  547. /* Bitfields in SCRT2 */
  548. #define GEM_QUEUE_OFFSET 0 /* Queue Number */
  549. #define GEM_QUEUE_SIZE 4
  550. #define GEM_VLANPR_OFFSET 4 /* VLAN Priority */
  551. #define GEM_VLANPR_SIZE 3
  552. #define GEM_VLANEN_OFFSET 8 /* VLAN Enable */
  553. #define GEM_VLANEN_SIZE 1
  554. #define GEM_ETHT2IDX_OFFSET 9 /* Index to screener type 2 EtherType register */
  555. #define GEM_ETHT2IDX_SIZE 3
  556. #define GEM_ETHTEN_OFFSET 12 /* EtherType Enable */
  557. #define GEM_ETHTEN_SIZE 1
  558. #define GEM_CMPA_OFFSET 13 /* Compare A - Index to screener type 2 Compare register */
  559. #define GEM_CMPA_SIZE 5
  560. #define GEM_CMPAEN_OFFSET 18 /* Compare A Enable */
  561. #define GEM_CMPAEN_SIZE 1
  562. #define GEM_CMPB_OFFSET 19 /* Compare B - Index to screener type 2 Compare register */
  563. #define GEM_CMPB_SIZE 5
  564. #define GEM_CMPBEN_OFFSET 24 /* Compare B Enable */
  565. #define GEM_CMPBEN_SIZE 1
  566. #define GEM_CMPC_OFFSET 25 /* Compare C - Index to screener type 2 Compare register */
  567. #define GEM_CMPC_SIZE 5
  568. #define GEM_CMPCEN_OFFSET 30 /* Compare C Enable */
  569. #define GEM_CMPCEN_SIZE 1
  570. /* Bitfields in ETHT */
  571. #define GEM_ETHTCMP_OFFSET 0 /* EtherType compare value */
  572. #define GEM_ETHTCMP_SIZE 16
  573. /* Bitfields in T2CMPW0 */
  574. #define GEM_T2CMP_OFFSET 16 /* 0xFFFF0000 compare value */
  575. #define GEM_T2CMP_SIZE 16
  576. #define GEM_T2MASK_OFFSET 0 /* 0x0000FFFF compare value or mask */
  577. #define GEM_T2MASK_SIZE 16
  578. /* Bitfields in T2CMPW1 */
  579. #define GEM_T2DISMSK_OFFSET 9 /* disable mask */
  580. #define GEM_T2DISMSK_SIZE 1
  581. #define GEM_T2CMPOFST_OFFSET 7 /* compare offset */
  582. #define GEM_T2CMPOFST_SIZE 2
  583. #define GEM_T2OFST_OFFSET 0 /* offset value */
  584. #define GEM_T2OFST_SIZE 7
  585. /* Offset for screener type 2 compare values (T2CMPOFST).
  586. * Note the offset is applied after the specified point,
  587. * e.g. GEM_T2COMPOFST_ETYPE denotes the EtherType field, so an offset
  588. * of 12 bytes from this would be the source IP address in an IP header
  589. */
  590. #define GEM_T2COMPOFST_SOF 0
  591. #define GEM_T2COMPOFST_ETYPE 1
  592. #define GEM_T2COMPOFST_IPHDR 2
  593. #define GEM_T2COMPOFST_TCPUDP 3
  594. /* offset from EtherType to IP address */
  595. #define ETYPE_SRCIP_OFFSET 12
  596. #define ETYPE_DSTIP_OFFSET 16
  597. /* offset from IP header to port */
  598. #define IPHDR_SRCPORT_OFFSET 0
  599. #define IPHDR_DSTPORT_OFFSET 2
  600. /* Transmit DMA buffer descriptor Word 1 */
  601. #define GEM_DMA_TXVALID_OFFSET 23 /* timestamp has been captured in the Buffer Descriptor */
  602. #define GEM_DMA_TXVALID_SIZE 1
  603. /* Receive DMA buffer descriptor Word 0 */
  604. #define GEM_DMA_RXVALID_OFFSET 2 /* indicates a valid timestamp in the Buffer Descriptor */
  605. #define GEM_DMA_RXVALID_SIZE 1
  606. /* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */
  607. #define GEM_DMA_SECL_OFFSET 30 /* Timestamp seconds[1:0] */
  608. #define GEM_DMA_SECL_SIZE 2
  609. #define GEM_DMA_NSEC_OFFSET 0 /* Timestamp nanosecs [29:0] */
  610. #define GEM_DMA_NSEC_SIZE 30
  611. /* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */
  612. /* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor.
  613. * Old hardware supports only 6 bit precision but it is enough for PTP.
  614. * Less accuracy is used always instead of checking hardware version.
  615. */
  616. #define GEM_DMA_SECH_OFFSET 0 /* Timestamp seconds[5:2] */
  617. #define GEM_DMA_SECH_SIZE 4
  618. #define GEM_DMA_SEC_WIDTH (GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE)
  619. #define GEM_DMA_SEC_TOP (1 << GEM_DMA_SEC_WIDTH)
  620. #define GEM_DMA_SEC_MASK (GEM_DMA_SEC_TOP - 1)
  621. /* Bitfields in ADJ */
  622. #define GEM_ADDSUB_OFFSET 31
  623. #define GEM_ADDSUB_SIZE 1
  624. /* Constants for CLK */
  625. #define MACB_CLK_DIV8 0
  626. #define MACB_CLK_DIV16 1
  627. #define MACB_CLK_DIV32 2
  628. #define MACB_CLK_DIV64 3
  629. /* GEM specific constants for CLK. */
  630. #define GEM_CLK_DIV8 0
  631. #define GEM_CLK_DIV16 1
  632. #define GEM_CLK_DIV32 2
  633. #define GEM_CLK_DIV48 3
  634. #define GEM_CLK_DIV64 4
  635. #define GEM_CLK_DIV96 5
  636. /* Constants for MAN register */
  637. #define MACB_MAN_C22_SOF 1
  638. #define MACB_MAN_C22_WRITE 1
  639. #define MACB_MAN_C22_READ 2
  640. #define MACB_MAN_C22_CODE 2
  641. #define MACB_MAN_C45_SOF 0
  642. #define MACB_MAN_C45_ADDR 0
  643. #define MACB_MAN_C45_WRITE 1
  644. #define MACB_MAN_C45_POST_READ_INCR 2
  645. #define MACB_MAN_C45_READ 3
  646. #define MACB_MAN_C45_CODE 2
  647. /* Capability mask bits */
  648. #define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
  649. #define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
  650. #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
  651. #define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
  652. #define MACB_CAPS_USRIO_DISABLED 0x00000010
  653. #define MACB_CAPS_JUMBO 0x00000020
  654. #define MACB_CAPS_GEM_HAS_PTP 0x00000040
  655. #define MACB_CAPS_BD_RD_PREFETCH 0x00000080
  656. #define MACB_CAPS_NEEDS_RSTONUBR 0x00000100
  657. #define MACB_CAPS_MIIONRGMII 0x00000200
  658. #define MACB_CAPS_NEED_TSUCLK 0x00000400
  659. #define MACB_CAPS_PCS 0x01000000
  660. #define MACB_CAPS_HIGH_SPEED 0x02000000
  661. #define MACB_CAPS_CLK_HW_CHG 0x04000000
  662. #define MACB_CAPS_MACB_IS_EMAC 0x08000000
  663. #define MACB_CAPS_FIFO_MODE 0x10000000
  664. #define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
  665. #define MACB_CAPS_SG_DISABLED 0x40000000
  666. #define MACB_CAPS_MACB_IS_GEM 0x80000000
  667. /* LSO settings */
  668. #define MACB_LSO_UFO_ENABLE 0x01
  669. #define MACB_LSO_TSO_ENABLE 0x02
  670. /* Bit manipulation macros */
  671. #define MACB_BIT(name) \
  672. (1 << MACB_##name##_OFFSET)
  673. #define MACB_BF(name,value) \
  674. (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
  675. << MACB_##name##_OFFSET)
  676. #define MACB_BFEXT(name,value)\
  677. (((value) >> MACB_##name##_OFFSET) \
  678. & ((1 << MACB_##name##_SIZE) - 1))
  679. #define MACB_BFINS(name,value,old) \
  680. (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
  681. << MACB_##name##_OFFSET)) \
  682. | MACB_BF(name,value))
  683. #define GEM_BIT(name) \
  684. (1 << GEM_##name##_OFFSET)
  685. #define GEM_BF(name, value) \
  686. (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
  687. << GEM_##name##_OFFSET)
  688. #define GEM_BFEXT(name, value)\
  689. (((value) >> GEM_##name##_OFFSET) \
  690. & ((1 << GEM_##name##_SIZE) - 1))
  691. #define GEM_BFINS(name, value, old) \
  692. (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
  693. << GEM_##name##_OFFSET)) \
  694. | GEM_BF(name, value))
  695. /* Register access macros */
  696. #define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
  697. #define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
  698. #define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
  699. #define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
  700. #define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
  701. #define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
  702. #define gem_readl_n(port, reg, idx) (port)->macb_reg_readl((port), GEM_##reg + idx * 4)
  703. #define gem_writel_n(port, reg, idx, value) (port)->macb_reg_writel((port), GEM_##reg + idx * 4, (value))
  704. #define PTP_TS_BUFFER_SIZE 128 /* must be power of 2 */
  705. /* Conditional GEM/MACB macros. These perform the operation to the correct
  706. * register dependent on whether the device is a GEM or a MACB. For registers
  707. * and bitfields that are common across both devices, use macb_{read,write}l
  708. * to avoid the cost of the conditional.
  709. */
  710. #define macb_or_gem_writel(__bp, __reg, __value) \
  711. ({ \
  712. if (macb_is_gem((__bp))) \
  713. gem_writel((__bp), __reg, __value); \
  714. else \
  715. macb_writel((__bp), __reg, __value); \
  716. })
  717. #define macb_or_gem_readl(__bp, __reg) \
  718. ({ \
  719. u32 __v; \
  720. if (macb_is_gem((__bp))) \
  721. __v = gem_readl((__bp), __reg); \
  722. else \
  723. __v = macb_readl((__bp), __reg); \
  724. __v; \
  725. })
  726. #define MACB_READ_NSR(bp) macb_readl(bp, NSR)
  727. /* struct macb_dma_desc - Hardware DMA descriptor
  728. * @addr: DMA address of data buffer
  729. * @ctrl: Control and status bits
  730. */
  731. struct macb_dma_desc {
  732. u32 addr;
  733. u32 ctrl;
  734. };
  735. #ifdef MACB_EXT_DESC
  736. #define HW_DMA_CAP_32B 0
  737. #define HW_DMA_CAP_64B (1 << 0)
  738. #define HW_DMA_CAP_PTP (1 << 1)
  739. #define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
  740. struct macb_dma_desc_64 {
  741. u32 addrh;
  742. u32 resvd;
  743. };
  744. struct macb_dma_desc_ptp {
  745. u32 ts_1;
  746. u32 ts_2;
  747. };
  748. struct gem_tx_ts {
  749. struct sk_buff *skb;
  750. struct macb_dma_desc_ptp desc_ptp;
  751. };
  752. #endif
  753. /* DMA descriptor bitfields */
  754. #define MACB_RX_USED_OFFSET 0
  755. #define MACB_RX_USED_SIZE 1
  756. #define MACB_RX_WRAP_OFFSET 1
  757. #define MACB_RX_WRAP_SIZE 1
  758. #define MACB_RX_WADDR_OFFSET 2
  759. #define MACB_RX_WADDR_SIZE 30
  760. #define MACB_RX_FRMLEN_OFFSET 0
  761. #define MACB_RX_FRMLEN_SIZE 12
  762. #define MACB_RX_OFFSET_OFFSET 12
  763. #define MACB_RX_OFFSET_SIZE 2
  764. #define MACB_RX_SOF_OFFSET 14
  765. #define MACB_RX_SOF_SIZE 1
  766. #define MACB_RX_EOF_OFFSET 15
  767. #define MACB_RX_EOF_SIZE 1
  768. #define MACB_RX_CFI_OFFSET 16
  769. #define MACB_RX_CFI_SIZE 1
  770. #define MACB_RX_VLAN_PRI_OFFSET 17
  771. #define MACB_RX_VLAN_PRI_SIZE 3
  772. #define MACB_RX_PRI_TAG_OFFSET 20
  773. #define MACB_RX_PRI_TAG_SIZE 1
  774. #define MACB_RX_VLAN_TAG_OFFSET 21
  775. #define MACB_RX_VLAN_TAG_SIZE 1
  776. #define MACB_RX_TYPEID_MATCH_OFFSET 22
  777. #define MACB_RX_TYPEID_MATCH_SIZE 1
  778. #define MACB_RX_SA4_MATCH_OFFSET 23
  779. #define MACB_RX_SA4_MATCH_SIZE 1
  780. #define MACB_RX_SA3_MATCH_OFFSET 24
  781. #define MACB_RX_SA3_MATCH_SIZE 1
  782. #define MACB_RX_SA2_MATCH_OFFSET 25
  783. #define MACB_RX_SA2_MATCH_SIZE 1
  784. #define MACB_RX_SA1_MATCH_OFFSET 26
  785. #define MACB_RX_SA1_MATCH_SIZE 1
  786. #define MACB_RX_EXT_MATCH_OFFSET 28
  787. #define MACB_RX_EXT_MATCH_SIZE 1
  788. #define MACB_RX_UHASH_MATCH_OFFSET 29
  789. #define MACB_RX_UHASH_MATCH_SIZE 1
  790. #define MACB_RX_MHASH_MATCH_OFFSET 30
  791. #define MACB_RX_MHASH_MATCH_SIZE 1
  792. #define MACB_RX_BROADCAST_OFFSET 31
  793. #define MACB_RX_BROADCAST_SIZE 1
  794. #define MACB_RX_FRMLEN_MASK 0xFFF
  795. #define MACB_RX_JFRMLEN_MASK 0x3FFF
  796. /* RX checksum offload disabled: bit 24 clear in NCFGR */
  797. #define GEM_RX_TYPEID_MATCH_OFFSET 22
  798. #define GEM_RX_TYPEID_MATCH_SIZE 2
  799. /* RX checksum offload enabled: bit 24 set in NCFGR */
  800. #define GEM_RX_CSUM_OFFSET 22
  801. #define GEM_RX_CSUM_SIZE 2
  802. #define MACB_TX_FRMLEN_OFFSET 0
  803. #define MACB_TX_FRMLEN_SIZE 11
  804. #define MACB_TX_LAST_OFFSET 15
  805. #define MACB_TX_LAST_SIZE 1
  806. #define MACB_TX_NOCRC_OFFSET 16
  807. #define MACB_TX_NOCRC_SIZE 1
  808. #define MACB_MSS_MFS_OFFSET 16
  809. #define MACB_MSS_MFS_SIZE 14
  810. #define MACB_TX_LSO_OFFSET 17
  811. #define MACB_TX_LSO_SIZE 2
  812. #define MACB_TX_TCP_SEQ_SRC_OFFSET 19
  813. #define MACB_TX_TCP_SEQ_SRC_SIZE 1
  814. #define MACB_TX_BUF_EXHAUSTED_OFFSET 27
  815. #define MACB_TX_BUF_EXHAUSTED_SIZE 1
  816. #define MACB_TX_UNDERRUN_OFFSET 28
  817. #define MACB_TX_UNDERRUN_SIZE 1
  818. #define MACB_TX_ERROR_OFFSET 29
  819. #define MACB_TX_ERROR_SIZE 1
  820. #define MACB_TX_WRAP_OFFSET 30
  821. #define MACB_TX_WRAP_SIZE 1
  822. #define MACB_TX_USED_OFFSET 31
  823. #define MACB_TX_USED_SIZE 1
  824. #define GEM_TX_FRMLEN_OFFSET 0
  825. #define GEM_TX_FRMLEN_SIZE 14
  826. /* Buffer descriptor constants */
  827. #define GEM_RX_CSUM_NONE 0
  828. #define GEM_RX_CSUM_IP_ONLY 1
  829. #define GEM_RX_CSUM_IP_TCP 2
  830. #define GEM_RX_CSUM_IP_UDP 3
  831. /* limit RX checksum offload to TCP and UDP packets */
  832. #define GEM_RX_CSUM_CHECKED_MASK 2
  833. /* Scaled PPM fraction */
  834. #define PPM_FRACTION 16
  835. /* struct macb_tx_skb - data about an skb which is being transmitted
  836. * @skb: skb currently being transmitted, only set for the last buffer
  837. * of the frame
  838. * @mapping: DMA address of the skb's fragment buffer
  839. * @size: size of the DMA mapped buffer
  840. * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
  841. * false when buffer was mapped with dma_map_single()
  842. */
  843. struct macb_tx_skb {
  844. struct sk_buff *skb;
  845. dma_addr_t mapping;
  846. size_t size;
  847. bool mapped_as_page;
  848. };
  849. /* Hardware-collected statistics. Used when updating the network
  850. * device stats by a periodic timer.
  851. */
  852. struct macb_stats {
  853. u32 rx_pause_frames;
  854. u32 tx_ok;
  855. u32 tx_single_cols;
  856. u32 tx_multiple_cols;
  857. u32 rx_ok;
  858. u32 rx_fcs_errors;
  859. u32 rx_align_errors;
  860. u32 tx_deferred;
  861. u32 tx_late_cols;
  862. u32 tx_excessive_cols;
  863. u32 tx_underruns;
  864. u32 tx_carrier_errors;
  865. u32 rx_resource_errors;
  866. u32 rx_overruns;
  867. u32 rx_symbol_errors;
  868. u32 rx_oversize_pkts;
  869. u32 rx_jabbers;
  870. u32 rx_undersize_pkts;
  871. u32 sqe_test_errors;
  872. u32 rx_length_mismatch;
  873. u32 tx_pause_frames;
  874. };
  875. struct gem_stats {
  876. u32 tx_octets_31_0;
  877. u32 tx_octets_47_32;
  878. u32 tx_frames;
  879. u32 tx_broadcast_frames;
  880. u32 tx_multicast_frames;
  881. u32 tx_pause_frames;
  882. u32 tx_64_byte_frames;
  883. u32 tx_65_127_byte_frames;
  884. u32 tx_128_255_byte_frames;
  885. u32 tx_256_511_byte_frames;
  886. u32 tx_512_1023_byte_frames;
  887. u32 tx_1024_1518_byte_frames;
  888. u32 tx_greater_than_1518_byte_frames;
  889. u32 tx_underrun;
  890. u32 tx_single_collision_frames;
  891. u32 tx_multiple_collision_frames;
  892. u32 tx_excessive_collisions;
  893. u32 tx_late_collisions;
  894. u32 tx_deferred_frames;
  895. u32 tx_carrier_sense_errors;
  896. u32 rx_octets_31_0;
  897. u32 rx_octets_47_32;
  898. u32 rx_frames;
  899. u32 rx_broadcast_frames;
  900. u32 rx_multicast_frames;
  901. u32 rx_pause_frames;
  902. u32 rx_64_byte_frames;
  903. u32 rx_65_127_byte_frames;
  904. u32 rx_128_255_byte_frames;
  905. u32 rx_256_511_byte_frames;
  906. u32 rx_512_1023_byte_frames;
  907. u32 rx_1024_1518_byte_frames;
  908. u32 rx_greater_than_1518_byte_frames;
  909. u32 rx_undersized_frames;
  910. u32 rx_oversize_frames;
  911. u32 rx_jabbers;
  912. u32 rx_frame_check_sequence_errors;
  913. u32 rx_length_field_frame_errors;
  914. u32 rx_symbol_errors;
  915. u32 rx_alignment_errors;
  916. u32 rx_resource_errors;
  917. u32 rx_overruns;
  918. u32 rx_ip_header_checksum_errors;
  919. u32 rx_tcp_checksum_errors;
  920. u32 rx_udp_checksum_errors;
  921. };
  922. /* Describes the name and offset of an individual statistic register, as
  923. * returned by `ethtool -S`. Also describes which net_device_stats statistics
  924. * this register should contribute to.
  925. */
  926. struct gem_statistic {
  927. char stat_string[ETH_GSTRING_LEN];
  928. int offset;
  929. u32 stat_bits;
  930. };
  931. /* Bitfield defs for net_device_stat statistics */
  932. #define GEM_NDS_RXERR_OFFSET 0
  933. #define GEM_NDS_RXLENERR_OFFSET 1
  934. #define GEM_NDS_RXOVERERR_OFFSET 2
  935. #define GEM_NDS_RXCRCERR_OFFSET 3
  936. #define GEM_NDS_RXFRAMEERR_OFFSET 4
  937. #define GEM_NDS_RXFIFOERR_OFFSET 5
  938. #define GEM_NDS_TXERR_OFFSET 6
  939. #define GEM_NDS_TXABORTEDERR_OFFSET 7
  940. #define GEM_NDS_TXCARRIERERR_OFFSET 8
  941. #define GEM_NDS_TXFIFOERR_OFFSET 9
  942. #define GEM_NDS_COLLISIONS_OFFSET 10
  943. #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
  944. #define GEM_STAT_TITLE_BITS(name, title, bits) { \
  945. .stat_string = title, \
  946. .offset = GEM_##name, \
  947. .stat_bits = bits \
  948. }
  949. /* list of gem statistic registers. The names MUST match the
  950. * corresponding GEM_* definitions.
  951. */
  952. static const struct gem_statistic gem_statistics[] = {
  953. GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
  954. GEM_STAT_TITLE(TXCNT, "tx_frames"),
  955. GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
  956. GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
  957. GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
  958. GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
  959. GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
  960. GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
  961. GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
  962. GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
  963. GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
  964. GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
  965. GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
  966. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
  967. GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
  968. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  969. GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
  970. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  971. GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
  972. GEM_BIT(NDS_TXERR)|
  973. GEM_BIT(NDS_TXABORTEDERR)|
  974. GEM_BIT(NDS_COLLISIONS)),
  975. GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
  976. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  977. GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
  978. GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
  979. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  980. GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
  981. GEM_STAT_TITLE(RXCNT, "rx_frames"),
  982. GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
  983. GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
  984. GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
  985. GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
  986. GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
  987. GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
  988. GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
  989. GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
  990. GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
  991. GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
  992. GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
  993. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  994. GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
  995. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  996. GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
  997. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  998. GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
  999. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
  1000. GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
  1001. GEM_BIT(NDS_RXERR)),
  1002. GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
  1003. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
  1004. GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
  1005. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  1006. GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
  1007. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  1008. GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
  1009. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
  1010. GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
  1011. GEM_BIT(NDS_RXERR)),
  1012. GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
  1013. GEM_BIT(NDS_RXERR)),
  1014. GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
  1015. GEM_BIT(NDS_RXERR)),
  1016. };
  1017. #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
  1018. #define QUEUE_STAT_TITLE(title) { \
  1019. .stat_string = title, \
  1020. }
  1021. /* per queue statistics, each should be unsigned long type */
  1022. struct queue_stats {
  1023. union {
  1024. unsigned long first;
  1025. unsigned long rx_packets;
  1026. };
  1027. unsigned long rx_bytes;
  1028. unsigned long rx_dropped;
  1029. unsigned long tx_packets;
  1030. unsigned long tx_bytes;
  1031. unsigned long tx_dropped;
  1032. };
  1033. static const struct gem_statistic queue_statistics[] = {
  1034. QUEUE_STAT_TITLE("rx_packets"),
  1035. QUEUE_STAT_TITLE("rx_bytes"),
  1036. QUEUE_STAT_TITLE("rx_dropped"),
  1037. QUEUE_STAT_TITLE("tx_packets"),
  1038. QUEUE_STAT_TITLE("tx_bytes"),
  1039. QUEUE_STAT_TITLE("tx_dropped"),
  1040. };
  1041. #define QUEUE_STATS_LEN ARRAY_SIZE(queue_statistics)
  1042. struct macb;
  1043. struct macb_queue;
  1044. struct macb_or_gem_ops {
  1045. int (*mog_alloc_rx_buffers)(struct macb *bp);
  1046. void (*mog_free_rx_buffers)(struct macb *bp);
  1047. void (*mog_init_rings)(struct macb *bp);
  1048. int (*mog_rx)(struct macb_queue *queue, struct napi_struct *napi,
  1049. int budget);
  1050. };
  1051. /* MACB-PTP interface: adapt to platform needs. */
  1052. struct macb_ptp_info {
  1053. void (*ptp_init)(struct net_device *ndev);
  1054. void (*ptp_remove)(struct net_device *ndev);
  1055. s32 (*get_ptp_max_adj)(void);
  1056. unsigned int (*get_tsu_rate)(struct macb *bp);
  1057. int (*get_ts_info)(struct net_device *dev,
  1058. struct ethtool_ts_info *info);
  1059. int (*get_hwtst)(struct net_device *netdev,
  1060. struct ifreq *ifr);
  1061. int (*set_hwtst)(struct net_device *netdev,
  1062. struct ifreq *ifr, int cmd);
  1063. };
  1064. struct macb_pm_data {
  1065. u32 scrt2;
  1066. u32 usrio;
  1067. };
  1068. struct macb_usrio_config {
  1069. u32 mii;
  1070. u32 rmii;
  1071. u32 rgmii;
  1072. u32 refclk;
  1073. u32 hdfctlen;
  1074. };
  1075. struct macb_config {
  1076. u32 caps;
  1077. unsigned int dma_burst_length;
  1078. int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
  1079. struct clk **hclk, struct clk **tx_clk,
  1080. struct clk **rx_clk, struct clk **tsu_clk);
  1081. int (*init)(struct platform_device *pdev);
  1082. int jumbo_max_len;
  1083. const struct macb_usrio_config *usrio;
  1084. };
  1085. struct tsu_incr {
  1086. u32 sub_ns;
  1087. u32 ns;
  1088. };
  1089. struct macb_queue {
  1090. struct macb *bp;
  1091. int irq;
  1092. unsigned int ISR;
  1093. unsigned int IER;
  1094. unsigned int IDR;
  1095. unsigned int IMR;
  1096. unsigned int TBQP;
  1097. unsigned int TBQPH;
  1098. unsigned int RBQS;
  1099. unsigned int RBQP;
  1100. unsigned int RBQPH;
  1101. /* Lock to protect tx_head and tx_tail */
  1102. spinlock_t tx_ptr_lock;
  1103. unsigned int tx_head, tx_tail;
  1104. struct macb_dma_desc *tx_ring;
  1105. struct macb_tx_skb *tx_skb;
  1106. dma_addr_t tx_ring_dma;
  1107. struct work_struct tx_error_task;
  1108. bool txubr_pending;
  1109. struct napi_struct napi_tx;
  1110. dma_addr_t rx_ring_dma;
  1111. dma_addr_t rx_buffers_dma;
  1112. unsigned int rx_tail;
  1113. unsigned int rx_prepared_head;
  1114. struct macb_dma_desc *rx_ring;
  1115. struct sk_buff **rx_skbuff;
  1116. void *rx_buffers;
  1117. struct napi_struct napi_rx;
  1118. struct queue_stats stats;
  1119. #ifdef CONFIG_MACB_USE_HWSTAMP
  1120. struct work_struct tx_ts_task;
  1121. unsigned int tx_ts_head, tx_ts_tail;
  1122. struct gem_tx_ts tx_timestamps[PTP_TS_BUFFER_SIZE];
  1123. #endif
  1124. };
  1125. struct ethtool_rx_fs_item {
  1126. struct ethtool_rx_flow_spec fs;
  1127. struct list_head list;
  1128. };
  1129. struct ethtool_rx_fs_list {
  1130. struct list_head list;
  1131. unsigned int count;
  1132. };
  1133. struct macb {
  1134. void __iomem *regs;
  1135. bool native_io;
  1136. /* hardware IO accessors */
  1137. u32 (*macb_reg_readl)(struct macb *bp, int offset);
  1138. void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
  1139. size_t rx_buffer_size;
  1140. unsigned int rx_ring_size;
  1141. unsigned int tx_ring_size;
  1142. unsigned int num_queues;
  1143. unsigned int queue_mask;
  1144. struct macb_queue queues[MACB_MAX_QUEUES];
  1145. spinlock_t lock;
  1146. struct platform_device *pdev;
  1147. struct clk *pclk;
  1148. struct clk *hclk;
  1149. struct clk *tx_clk;
  1150. struct clk *rx_clk;
  1151. struct clk *tsu_clk;
  1152. struct net_device *dev;
  1153. union {
  1154. struct macb_stats macb;
  1155. struct gem_stats gem;
  1156. } hw_stats;
  1157. struct macb_or_gem_ops macbgem_ops;
  1158. struct mii_bus *mii_bus;
  1159. struct phylink *phylink;
  1160. struct phylink_config phylink_config;
  1161. struct phylink_pcs phylink_usx_pcs;
  1162. struct phylink_pcs phylink_sgmii_pcs;
  1163. u32 caps;
  1164. unsigned int dma_burst_length;
  1165. phy_interface_t phy_interface;
  1166. /* AT91RM9200 transmit queue (1 on wire + 1 queued) */
  1167. struct macb_tx_skb rm9200_txq[2];
  1168. unsigned int max_tx_length;
  1169. u64 ethtool_stats[GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES];
  1170. unsigned int rx_frm_len_mask;
  1171. unsigned int jumbo_max_len;
  1172. u32 wol;
  1173. struct macb_ptp_info *ptp_info; /* macb-ptp interface */
  1174. struct phy *sgmii_phy; /* for ZynqMP SGMII mode */
  1175. #ifdef MACB_EXT_DESC
  1176. uint8_t hw_dma_cap;
  1177. #endif
  1178. spinlock_t tsu_clk_lock; /* gem tsu clock locking */
  1179. unsigned int tsu_rate;
  1180. struct ptp_clock *ptp_clock;
  1181. struct ptp_clock_info ptp_clock_info;
  1182. struct tsu_incr tsu_incr;
  1183. struct hwtstamp_config tstamp_config;
  1184. /* RX queue filer rule set*/
  1185. struct ethtool_rx_fs_list rx_fs_list;
  1186. spinlock_t rx_fs_lock;
  1187. unsigned int max_tuples;
  1188. struct tasklet_struct hresp_err_tasklet;
  1189. int rx_bd_rd_prefetch;
  1190. int tx_bd_rd_prefetch;
  1191. u32 rx_intr_mask;
  1192. struct macb_pm_data pm_data;
  1193. const struct macb_usrio_config *usrio;
  1194. };
  1195. #ifdef CONFIG_MACB_USE_HWSTAMP
  1196. #define GEM_TSEC_SIZE (GEM_TSH_SIZE + GEM_TSL_SIZE)
  1197. #define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1)
  1198. #define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1)
  1199. enum macb_bd_control {
  1200. TSTAMP_DISABLED,
  1201. TSTAMP_FRAME_PTP_EVENT_ONLY,
  1202. TSTAMP_ALL_PTP_FRAMES,
  1203. TSTAMP_ALL_FRAMES,
  1204. };
  1205. void gem_ptp_init(struct net_device *ndev);
  1206. void gem_ptp_remove(struct net_device *ndev);
  1207. int gem_ptp_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *des);
  1208. void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc);
  1209. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  1210. {
  1211. if (queue->bp->tstamp_config.tx_type == TSTAMP_DISABLED)
  1212. return -ENOTSUPP;
  1213. return gem_ptp_txstamp(queue, skb, desc);
  1214. }
  1215. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc)
  1216. {
  1217. if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED)
  1218. return;
  1219. gem_ptp_rxstamp(bp, skb, desc);
  1220. }
  1221. int gem_get_hwtst(struct net_device *dev, struct ifreq *rq);
  1222. int gem_set_hwtst(struct net_device *dev, struct ifreq *ifr, int cmd);
  1223. #else
  1224. static inline void gem_ptp_init(struct net_device *ndev) { }
  1225. static inline void gem_ptp_remove(struct net_device *ndev) { }
  1226. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  1227. {
  1228. return -1;
  1229. }
  1230. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { }
  1231. #endif
  1232. static inline bool macb_is_gem(struct macb *bp)
  1233. {
  1234. return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
  1235. }
  1236. static inline bool gem_has_ptp(struct macb *bp)
  1237. {
  1238. return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
  1239. }
  1240. /**
  1241. * struct macb_platform_data - platform data for MACB Ethernet used for PCI registration
  1242. * @pclk: platform clock
  1243. * @hclk: AHB clock
  1244. */
  1245. struct macb_platform_data {
  1246. struct clk *pclk;
  1247. struct clk *hclk;
  1248. };
  1249. #endif /* _MACB_H */