xgbe-phy-v1.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/module.h>
  117. #include <linux/kmod.h>
  118. #include <linux/device.h>
  119. #include <linux/property.h>
  120. #include <linux/mdio.h>
  121. #include <linux/phy.h>
  122. #include "xgbe.h"
  123. #include "xgbe-common.h"
  124. #define XGBE_BLWC_PROPERTY "amd,serdes-blwc"
  125. #define XGBE_CDR_RATE_PROPERTY "amd,serdes-cdr-rate"
  126. #define XGBE_PQ_SKEW_PROPERTY "amd,serdes-pq-skew"
  127. #define XGBE_TX_AMP_PROPERTY "amd,serdes-tx-amp"
  128. #define XGBE_DFE_CFG_PROPERTY "amd,serdes-dfe-tap-config"
  129. #define XGBE_DFE_ENA_PROPERTY "amd,serdes-dfe-tap-enable"
  130. /* Default SerDes settings */
  131. #define XGBE_SPEED_1000_BLWC 1
  132. #define XGBE_SPEED_1000_CDR 0x2
  133. #define XGBE_SPEED_1000_PLL 0x0
  134. #define XGBE_SPEED_1000_PQ 0xa
  135. #define XGBE_SPEED_1000_RATE 0x3
  136. #define XGBE_SPEED_1000_TXAMP 0xf
  137. #define XGBE_SPEED_1000_WORD 0x1
  138. #define XGBE_SPEED_1000_DFE_TAP_CONFIG 0x3
  139. #define XGBE_SPEED_1000_DFE_TAP_ENABLE 0x0
  140. #define XGBE_SPEED_2500_BLWC 1
  141. #define XGBE_SPEED_2500_CDR 0x2
  142. #define XGBE_SPEED_2500_PLL 0x0
  143. #define XGBE_SPEED_2500_PQ 0xa
  144. #define XGBE_SPEED_2500_RATE 0x1
  145. #define XGBE_SPEED_2500_TXAMP 0xf
  146. #define XGBE_SPEED_2500_WORD 0x1
  147. #define XGBE_SPEED_2500_DFE_TAP_CONFIG 0x3
  148. #define XGBE_SPEED_2500_DFE_TAP_ENABLE 0x0
  149. #define XGBE_SPEED_10000_BLWC 0
  150. #define XGBE_SPEED_10000_CDR 0x7
  151. #define XGBE_SPEED_10000_PLL 0x1
  152. #define XGBE_SPEED_10000_PQ 0x12
  153. #define XGBE_SPEED_10000_RATE 0x0
  154. #define XGBE_SPEED_10000_TXAMP 0xa
  155. #define XGBE_SPEED_10000_WORD 0x7
  156. #define XGBE_SPEED_10000_DFE_TAP_CONFIG 0x1
  157. #define XGBE_SPEED_10000_DFE_TAP_ENABLE 0x7f
  158. /* Rate-change complete wait/retry count */
  159. #define XGBE_RATECHANGE_COUNT 500
  160. static const u32 xgbe_phy_blwc[] = {
  161. XGBE_SPEED_1000_BLWC,
  162. XGBE_SPEED_2500_BLWC,
  163. XGBE_SPEED_10000_BLWC,
  164. };
  165. static const u32 xgbe_phy_cdr_rate[] = {
  166. XGBE_SPEED_1000_CDR,
  167. XGBE_SPEED_2500_CDR,
  168. XGBE_SPEED_10000_CDR,
  169. };
  170. static const u32 xgbe_phy_pq_skew[] = {
  171. XGBE_SPEED_1000_PQ,
  172. XGBE_SPEED_2500_PQ,
  173. XGBE_SPEED_10000_PQ,
  174. };
  175. static const u32 xgbe_phy_tx_amp[] = {
  176. XGBE_SPEED_1000_TXAMP,
  177. XGBE_SPEED_2500_TXAMP,
  178. XGBE_SPEED_10000_TXAMP,
  179. };
  180. static const u32 xgbe_phy_dfe_tap_cfg[] = {
  181. XGBE_SPEED_1000_DFE_TAP_CONFIG,
  182. XGBE_SPEED_2500_DFE_TAP_CONFIG,
  183. XGBE_SPEED_10000_DFE_TAP_CONFIG,
  184. };
  185. static const u32 xgbe_phy_dfe_tap_ena[] = {
  186. XGBE_SPEED_1000_DFE_TAP_ENABLE,
  187. XGBE_SPEED_2500_DFE_TAP_ENABLE,
  188. XGBE_SPEED_10000_DFE_TAP_ENABLE,
  189. };
  190. struct xgbe_phy_data {
  191. /* 1000/10000 vs 2500/10000 indicator */
  192. unsigned int speed_set;
  193. /* SerDes UEFI configurable settings.
  194. * Switching between modes/speeds requires new values for some
  195. * SerDes settings. The values can be supplied as device
  196. * properties in array format. The first array entry is for
  197. * 1GbE, second for 2.5GbE and third for 10GbE
  198. */
  199. u32 blwc[XGBE_SPEEDS];
  200. u32 cdr_rate[XGBE_SPEEDS];
  201. u32 pq_skew[XGBE_SPEEDS];
  202. u32 tx_amp[XGBE_SPEEDS];
  203. u32 dfe_tap_cfg[XGBE_SPEEDS];
  204. u32 dfe_tap_ena[XGBE_SPEEDS];
  205. };
  206. static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
  207. {
  208. XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 1);
  209. }
  210. static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
  211. {
  212. XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 0);
  213. }
  214. static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
  215. {
  216. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  217. struct xgbe_phy_data *phy_data = pdata->phy_data;
  218. enum xgbe_mode mode;
  219. unsigned int ad_reg, lp_reg;
  220. XGBE_SET_LP_ADV(lks, Autoneg);
  221. XGBE_SET_LP_ADV(lks, Backplane);
  222. /* Compare Advertisement and Link Partner register 1 */
  223. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  224. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  225. if (lp_reg & 0x400)
  226. XGBE_SET_LP_ADV(lks, Pause);
  227. if (lp_reg & 0x800)
  228. XGBE_SET_LP_ADV(lks, Asym_Pause);
  229. if (pdata->phy.pause_autoneg) {
  230. /* Set flow control based on auto-negotiation result */
  231. pdata->phy.tx_pause = 0;
  232. pdata->phy.rx_pause = 0;
  233. if (ad_reg & lp_reg & 0x400) {
  234. pdata->phy.tx_pause = 1;
  235. pdata->phy.rx_pause = 1;
  236. } else if (ad_reg & lp_reg & 0x800) {
  237. if (ad_reg & 0x400)
  238. pdata->phy.rx_pause = 1;
  239. else if (lp_reg & 0x400)
  240. pdata->phy.tx_pause = 1;
  241. }
  242. }
  243. /* Compare Advertisement and Link Partner register 2 */
  244. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  245. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  246. if (lp_reg & 0x80)
  247. XGBE_SET_LP_ADV(lks, 10000baseKR_Full);
  248. if (lp_reg & 0x20) {
  249. if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
  250. XGBE_SET_LP_ADV(lks, 2500baseX_Full);
  251. else
  252. XGBE_SET_LP_ADV(lks, 1000baseKX_Full);
  253. }
  254. ad_reg &= lp_reg;
  255. if (ad_reg & 0x80) {
  256. mode = XGBE_MODE_KR;
  257. } else if (ad_reg & 0x20) {
  258. if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
  259. mode = XGBE_MODE_KX_2500;
  260. else
  261. mode = XGBE_MODE_KX_1000;
  262. } else {
  263. mode = XGBE_MODE_UNKNOWN;
  264. }
  265. /* Compare Advertisement and Link Partner register 3 */
  266. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  267. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  268. if (lp_reg & 0xc000)
  269. XGBE_SET_LP_ADV(lks, 10000baseR_FEC);
  270. return mode;
  271. }
  272. static void xgbe_phy_an_advertising(struct xgbe_prv_data *pdata,
  273. struct ethtool_link_ksettings *dlks)
  274. {
  275. struct ethtool_link_ksettings *slks = &pdata->phy.lks;
  276. XGBE_LM_COPY(dlks, advertising, slks, advertising);
  277. }
  278. static int xgbe_phy_an_config(struct xgbe_prv_data *pdata)
  279. {
  280. /* Nothing uniquely required for an configuration */
  281. return 0;
  282. }
  283. static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
  284. {
  285. return XGBE_AN_MODE_CL73;
  286. }
  287. static void xgbe_phy_pcs_power_cycle(struct xgbe_prv_data *pdata)
  288. {
  289. unsigned int reg;
  290. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  291. reg |= MDIO_CTRL1_LPOWER;
  292. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  293. usleep_range(75, 100);
  294. reg &= ~MDIO_CTRL1_LPOWER;
  295. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  296. }
  297. static void xgbe_phy_start_ratechange(struct xgbe_prv_data *pdata)
  298. {
  299. /* Assert Rx and Tx ratechange */
  300. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 1);
  301. }
  302. static void xgbe_phy_complete_ratechange(struct xgbe_prv_data *pdata)
  303. {
  304. unsigned int wait;
  305. u16 status;
  306. /* Release Rx and Tx ratechange */
  307. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 0);
  308. /* Wait for Rx and Tx ready */
  309. wait = XGBE_RATECHANGE_COUNT;
  310. while (wait--) {
  311. usleep_range(50, 75);
  312. status = XSIR0_IOREAD(pdata, SIR0_STATUS);
  313. if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
  314. XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
  315. goto rx_reset;
  316. }
  317. netif_dbg(pdata, link, pdata->netdev, "SerDes rx/tx not ready (%#hx)\n",
  318. status);
  319. rx_reset:
  320. /* Perform Rx reset for the DFE changes */
  321. XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 0);
  322. XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 1);
  323. }
  324. static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
  325. {
  326. struct xgbe_phy_data *phy_data = pdata->phy_data;
  327. unsigned int reg;
  328. /* Set PCS to KR/10G speed */
  329. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
  330. reg &= ~MDIO_PCS_CTRL2_TYPE;
  331. reg |= MDIO_PCS_CTRL2_10GBR;
  332. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
  333. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  334. reg &= ~MDIO_CTRL1_SPEEDSEL;
  335. reg |= MDIO_CTRL1_SPEED10G;
  336. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  337. xgbe_phy_pcs_power_cycle(pdata);
  338. /* Set SerDes to 10G speed */
  339. xgbe_phy_start_ratechange(pdata);
  340. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_10000_RATE);
  341. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_10000_WORD);
  342. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_10000_PLL);
  343. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
  344. phy_data->cdr_rate[XGBE_SPEED_10000]);
  345. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
  346. phy_data->tx_amp[XGBE_SPEED_10000]);
  347. XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
  348. phy_data->blwc[XGBE_SPEED_10000]);
  349. XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
  350. phy_data->pq_skew[XGBE_SPEED_10000]);
  351. XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
  352. phy_data->dfe_tap_cfg[XGBE_SPEED_10000]);
  353. XRXTX_IOWRITE(pdata, RXTX_REG22,
  354. phy_data->dfe_tap_ena[XGBE_SPEED_10000]);
  355. xgbe_phy_complete_ratechange(pdata);
  356. netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
  357. }
  358. static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
  359. {
  360. struct xgbe_phy_data *phy_data = pdata->phy_data;
  361. unsigned int reg;
  362. /* Set PCS to KX/1G speed */
  363. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
  364. reg &= ~MDIO_PCS_CTRL2_TYPE;
  365. reg |= MDIO_PCS_CTRL2_10GBX;
  366. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
  367. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  368. reg &= ~MDIO_CTRL1_SPEEDSEL;
  369. reg |= MDIO_CTRL1_SPEED1G;
  370. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  371. xgbe_phy_pcs_power_cycle(pdata);
  372. /* Set SerDes to 2.5G speed */
  373. xgbe_phy_start_ratechange(pdata);
  374. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_2500_RATE);
  375. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_2500_WORD);
  376. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_2500_PLL);
  377. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
  378. phy_data->cdr_rate[XGBE_SPEED_2500]);
  379. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
  380. phy_data->tx_amp[XGBE_SPEED_2500]);
  381. XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
  382. phy_data->blwc[XGBE_SPEED_2500]);
  383. XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
  384. phy_data->pq_skew[XGBE_SPEED_2500]);
  385. XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
  386. phy_data->dfe_tap_cfg[XGBE_SPEED_2500]);
  387. XRXTX_IOWRITE(pdata, RXTX_REG22,
  388. phy_data->dfe_tap_ena[XGBE_SPEED_2500]);
  389. xgbe_phy_complete_ratechange(pdata);
  390. netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
  391. }
  392. static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
  393. {
  394. struct xgbe_phy_data *phy_data = pdata->phy_data;
  395. unsigned int reg;
  396. /* Set PCS to KX/1G speed */
  397. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
  398. reg &= ~MDIO_PCS_CTRL2_TYPE;
  399. reg |= MDIO_PCS_CTRL2_10GBX;
  400. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
  401. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  402. reg &= ~MDIO_CTRL1_SPEEDSEL;
  403. reg |= MDIO_CTRL1_SPEED1G;
  404. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  405. xgbe_phy_pcs_power_cycle(pdata);
  406. /* Set SerDes to 1G speed */
  407. xgbe_phy_start_ratechange(pdata);
  408. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_1000_RATE);
  409. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_1000_WORD);
  410. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_1000_PLL);
  411. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
  412. phy_data->cdr_rate[XGBE_SPEED_1000]);
  413. XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
  414. phy_data->tx_amp[XGBE_SPEED_1000]);
  415. XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
  416. phy_data->blwc[XGBE_SPEED_1000]);
  417. XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
  418. phy_data->pq_skew[XGBE_SPEED_1000]);
  419. XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
  420. phy_data->dfe_tap_cfg[XGBE_SPEED_1000]);
  421. XRXTX_IOWRITE(pdata, RXTX_REG22,
  422. phy_data->dfe_tap_ena[XGBE_SPEED_1000]);
  423. xgbe_phy_complete_ratechange(pdata);
  424. netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
  425. }
  426. static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
  427. {
  428. struct xgbe_phy_data *phy_data = pdata->phy_data;
  429. enum xgbe_mode mode;
  430. unsigned int reg;
  431. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
  432. reg &= MDIO_PCS_CTRL2_TYPE;
  433. if (reg == MDIO_PCS_CTRL2_10GBR) {
  434. mode = XGBE_MODE_KR;
  435. } else {
  436. if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
  437. mode = XGBE_MODE_KX_2500;
  438. else
  439. mode = XGBE_MODE_KX_1000;
  440. }
  441. return mode;
  442. }
  443. static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
  444. {
  445. struct xgbe_phy_data *phy_data = pdata->phy_data;
  446. enum xgbe_mode mode;
  447. /* If we are in KR switch to KX, and vice-versa */
  448. if (xgbe_phy_cur_mode(pdata) == XGBE_MODE_KR) {
  449. if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
  450. mode = XGBE_MODE_KX_2500;
  451. else
  452. mode = XGBE_MODE_KX_1000;
  453. } else {
  454. mode = XGBE_MODE_KR;
  455. }
  456. return mode;
  457. }
  458. static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
  459. int speed)
  460. {
  461. struct xgbe_phy_data *phy_data = pdata->phy_data;
  462. switch (speed) {
  463. case SPEED_1000:
  464. return (phy_data->speed_set == XGBE_SPEEDSET_1000_10000)
  465. ? XGBE_MODE_KX_1000 : XGBE_MODE_UNKNOWN;
  466. case SPEED_2500:
  467. return (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
  468. ? XGBE_MODE_KX_2500 : XGBE_MODE_UNKNOWN;
  469. case SPEED_10000:
  470. return XGBE_MODE_KR;
  471. default:
  472. return XGBE_MODE_UNKNOWN;
  473. }
  474. }
  475. static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  476. {
  477. switch (mode) {
  478. case XGBE_MODE_KX_1000:
  479. xgbe_phy_kx_1000_mode(pdata);
  480. break;
  481. case XGBE_MODE_KX_2500:
  482. xgbe_phy_kx_2500_mode(pdata);
  483. break;
  484. case XGBE_MODE_KR:
  485. xgbe_phy_kr_mode(pdata);
  486. break;
  487. default:
  488. break;
  489. }
  490. }
  491. static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
  492. enum xgbe_mode mode, bool advert)
  493. {
  494. if (pdata->phy.autoneg == AUTONEG_ENABLE) {
  495. return advert;
  496. } else {
  497. enum xgbe_mode cur_mode;
  498. cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
  499. if (cur_mode == mode)
  500. return true;
  501. }
  502. return false;
  503. }
  504. static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
  505. {
  506. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  507. switch (mode) {
  508. case XGBE_MODE_KX_1000:
  509. return xgbe_phy_check_mode(pdata, mode,
  510. XGBE_ADV(lks, 1000baseKX_Full));
  511. case XGBE_MODE_KX_2500:
  512. return xgbe_phy_check_mode(pdata, mode,
  513. XGBE_ADV(lks, 2500baseX_Full));
  514. case XGBE_MODE_KR:
  515. return xgbe_phy_check_mode(pdata, mode,
  516. XGBE_ADV(lks, 10000baseKR_Full));
  517. default:
  518. return false;
  519. }
  520. }
  521. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  522. {
  523. struct xgbe_phy_data *phy_data = pdata->phy_data;
  524. switch (speed) {
  525. case SPEED_1000:
  526. if (phy_data->speed_set != XGBE_SPEEDSET_1000_10000)
  527. return false;
  528. return true;
  529. case SPEED_2500:
  530. if (phy_data->speed_set != XGBE_SPEEDSET_2500_10000)
  531. return false;
  532. return true;
  533. case SPEED_10000:
  534. return true;
  535. default:
  536. return false;
  537. }
  538. }
  539. static int xgbe_phy_link_status(struct xgbe_prv_data *pdata, int *an_restart)
  540. {
  541. unsigned int reg;
  542. *an_restart = 0;
  543. /* Link status is latched low, so read once to clear
  544. * and then read again to get current state
  545. */
  546. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  547. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
  548. return (reg & MDIO_STAT1_LSTATUS) ? 1 : 0;
  549. }
  550. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  551. {
  552. /* Nothing uniquely required for stop */
  553. }
  554. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  555. {
  556. /* Nothing uniquely required for start */
  557. return 0;
  558. }
  559. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  560. {
  561. unsigned int reg, count;
  562. /* Perform a software reset of the PCS */
  563. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  564. reg |= MDIO_CTRL1_RESET;
  565. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
  566. count = 50;
  567. do {
  568. msleep(20);
  569. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
  570. } while ((reg & MDIO_CTRL1_RESET) && --count);
  571. if (reg & MDIO_CTRL1_RESET)
  572. return -ETIMEDOUT;
  573. return 0;
  574. }
  575. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  576. {
  577. /* Nothing uniquely required for exit */
  578. }
  579. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  580. {
  581. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  582. struct xgbe_phy_data *phy_data;
  583. int ret;
  584. phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
  585. if (!phy_data)
  586. return -ENOMEM;
  587. /* Retrieve the PHY speedset */
  588. ret = device_property_read_u32(pdata->phy_dev, XGBE_SPEEDSET_PROPERTY,
  589. &phy_data->speed_set);
  590. if (ret) {
  591. dev_err(pdata->dev, "invalid %s property\n",
  592. XGBE_SPEEDSET_PROPERTY);
  593. return ret;
  594. }
  595. switch (phy_data->speed_set) {
  596. case XGBE_SPEEDSET_1000_10000:
  597. case XGBE_SPEEDSET_2500_10000:
  598. break;
  599. default:
  600. dev_err(pdata->dev, "invalid %s property\n",
  601. XGBE_SPEEDSET_PROPERTY);
  602. return -EINVAL;
  603. }
  604. /* Retrieve the PHY configuration properties */
  605. if (device_property_present(pdata->phy_dev, XGBE_BLWC_PROPERTY)) {
  606. ret = device_property_read_u32_array(pdata->phy_dev,
  607. XGBE_BLWC_PROPERTY,
  608. phy_data->blwc,
  609. XGBE_SPEEDS);
  610. if (ret) {
  611. dev_err(pdata->dev, "invalid %s property\n",
  612. XGBE_BLWC_PROPERTY);
  613. return ret;
  614. }
  615. } else {
  616. memcpy(phy_data->blwc, xgbe_phy_blwc,
  617. sizeof(phy_data->blwc));
  618. }
  619. if (device_property_present(pdata->phy_dev, XGBE_CDR_RATE_PROPERTY)) {
  620. ret = device_property_read_u32_array(pdata->phy_dev,
  621. XGBE_CDR_RATE_PROPERTY,
  622. phy_data->cdr_rate,
  623. XGBE_SPEEDS);
  624. if (ret) {
  625. dev_err(pdata->dev, "invalid %s property\n",
  626. XGBE_CDR_RATE_PROPERTY);
  627. return ret;
  628. }
  629. } else {
  630. memcpy(phy_data->cdr_rate, xgbe_phy_cdr_rate,
  631. sizeof(phy_data->cdr_rate));
  632. }
  633. if (device_property_present(pdata->phy_dev, XGBE_PQ_SKEW_PROPERTY)) {
  634. ret = device_property_read_u32_array(pdata->phy_dev,
  635. XGBE_PQ_SKEW_PROPERTY,
  636. phy_data->pq_skew,
  637. XGBE_SPEEDS);
  638. if (ret) {
  639. dev_err(pdata->dev, "invalid %s property\n",
  640. XGBE_PQ_SKEW_PROPERTY);
  641. return ret;
  642. }
  643. } else {
  644. memcpy(phy_data->pq_skew, xgbe_phy_pq_skew,
  645. sizeof(phy_data->pq_skew));
  646. }
  647. if (device_property_present(pdata->phy_dev, XGBE_TX_AMP_PROPERTY)) {
  648. ret = device_property_read_u32_array(pdata->phy_dev,
  649. XGBE_TX_AMP_PROPERTY,
  650. phy_data->tx_amp,
  651. XGBE_SPEEDS);
  652. if (ret) {
  653. dev_err(pdata->dev, "invalid %s property\n",
  654. XGBE_TX_AMP_PROPERTY);
  655. return ret;
  656. }
  657. } else {
  658. memcpy(phy_data->tx_amp, xgbe_phy_tx_amp,
  659. sizeof(phy_data->tx_amp));
  660. }
  661. if (device_property_present(pdata->phy_dev, XGBE_DFE_CFG_PROPERTY)) {
  662. ret = device_property_read_u32_array(pdata->phy_dev,
  663. XGBE_DFE_CFG_PROPERTY,
  664. phy_data->dfe_tap_cfg,
  665. XGBE_SPEEDS);
  666. if (ret) {
  667. dev_err(pdata->dev, "invalid %s property\n",
  668. XGBE_DFE_CFG_PROPERTY);
  669. return ret;
  670. }
  671. } else {
  672. memcpy(phy_data->dfe_tap_cfg, xgbe_phy_dfe_tap_cfg,
  673. sizeof(phy_data->dfe_tap_cfg));
  674. }
  675. if (device_property_present(pdata->phy_dev, XGBE_DFE_ENA_PROPERTY)) {
  676. ret = device_property_read_u32_array(pdata->phy_dev,
  677. XGBE_DFE_ENA_PROPERTY,
  678. phy_data->dfe_tap_ena,
  679. XGBE_SPEEDS);
  680. if (ret) {
  681. dev_err(pdata->dev, "invalid %s property\n",
  682. XGBE_DFE_ENA_PROPERTY);
  683. return ret;
  684. }
  685. } else {
  686. memcpy(phy_data->dfe_tap_ena, xgbe_phy_dfe_tap_ena,
  687. sizeof(phy_data->dfe_tap_ena));
  688. }
  689. /* Initialize supported features */
  690. XGBE_ZERO_SUP(lks);
  691. XGBE_SET_SUP(lks, Autoneg);
  692. XGBE_SET_SUP(lks, Pause);
  693. XGBE_SET_SUP(lks, Asym_Pause);
  694. XGBE_SET_SUP(lks, Backplane);
  695. XGBE_SET_SUP(lks, 10000baseKR_Full);
  696. switch (phy_data->speed_set) {
  697. case XGBE_SPEEDSET_1000_10000:
  698. XGBE_SET_SUP(lks, 1000baseKX_Full);
  699. break;
  700. case XGBE_SPEEDSET_2500_10000:
  701. XGBE_SET_SUP(lks, 2500baseX_Full);
  702. break;
  703. }
  704. if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
  705. XGBE_SET_SUP(lks, 10000baseR_FEC);
  706. pdata->phy_data = phy_data;
  707. return 0;
  708. }
  709. void xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if *phy_if)
  710. {
  711. struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
  712. phy_impl->init = xgbe_phy_init;
  713. phy_impl->exit = xgbe_phy_exit;
  714. phy_impl->reset = xgbe_phy_reset;
  715. phy_impl->start = xgbe_phy_start;
  716. phy_impl->stop = xgbe_phy_stop;
  717. phy_impl->link_status = xgbe_phy_link_status;
  718. phy_impl->valid_speed = xgbe_phy_valid_speed;
  719. phy_impl->use_mode = xgbe_phy_use_mode;
  720. phy_impl->set_mode = xgbe_phy_set_mode;
  721. phy_impl->get_mode = xgbe_phy_get_mode;
  722. phy_impl->switch_mode = xgbe_phy_switch_mode;
  723. phy_impl->cur_mode = xgbe_phy_cur_mode;
  724. phy_impl->an_mode = xgbe_phy_an_mode;
  725. phy_impl->an_config = xgbe_phy_an_config;
  726. phy_impl->an_advertising = xgbe_phy_an_advertising;
  727. phy_impl->an_outcome = xgbe_phy_an_outcome;
  728. phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
  729. phy_impl->kr_training_post = xgbe_phy_kr_training_post;
  730. }