xgbe-mdio.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677
  1. /*
  2. * AMD 10Gb Ethernet driver
  3. *
  4. * This file is available to you under your choice of the following two
  5. * licenses:
  6. *
  7. * License 1: GPLv2
  8. *
  9. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  10. *
  11. * This file is free software; you may copy, redistribute and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation, either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This file is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  23. *
  24. * This file incorporates work covered by the following copyright and
  25. * permission notice:
  26. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  27. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  28. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  29. * and you.
  30. *
  31. * The Software IS NOT an item of Licensed Software or Licensed Product
  32. * under any End User Software License Agreement or Agreement for Licensed
  33. * Product with Synopsys or any supplement thereto. Permission is hereby
  34. * granted, free of charge, to any person obtaining a copy of this software
  35. * annotated with this license and the Software, to deal in the Software
  36. * without restriction, including without limitation the rights to use,
  37. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  38. * of the Software, and to permit persons to whom the Software is furnished
  39. * to do so, subject to the following conditions:
  40. *
  41. * The above copyright notice and this permission notice shall be included
  42. * in all copies or substantial portions of the Software.
  43. *
  44. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  45. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  46. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  47. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  48. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  49. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  50. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  51. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  52. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  53. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  54. * THE POSSIBILITY OF SUCH DAMAGE.
  55. *
  56. *
  57. * License 2: Modified BSD
  58. *
  59. * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
  60. * All rights reserved.
  61. *
  62. * Redistribution and use in source and binary forms, with or without
  63. * modification, are permitted provided that the following conditions are met:
  64. * * Redistributions of source code must retain the above copyright
  65. * notice, this list of conditions and the following disclaimer.
  66. * * Redistributions in binary form must reproduce the above copyright
  67. * notice, this list of conditions and the following disclaimer in the
  68. * documentation and/or other materials provided with the distribution.
  69. * * Neither the name of Advanced Micro Devices, Inc. nor the
  70. * names of its contributors may be used to endorse or promote products
  71. * derived from this software without specific prior written permission.
  72. *
  73. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  74. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  75. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  76. * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
  77. * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  78. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  79. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
  80. * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  81. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  82. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  83. *
  84. * This file incorporates work covered by the following copyright and
  85. * permission notice:
  86. * The Synopsys DWC ETHER XGMAC Software Driver and documentation
  87. * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
  88. * Inc. unless otherwise expressly agreed to in writing between Synopsys
  89. * and you.
  90. *
  91. * The Software IS NOT an item of Licensed Software or Licensed Product
  92. * under any End User Software License Agreement or Agreement for Licensed
  93. * Product with Synopsys or any supplement thereto. Permission is hereby
  94. * granted, free of charge, to any person obtaining a copy of this software
  95. * annotated with this license and the Software, to deal in the Software
  96. * without restriction, including without limitation the rights to use,
  97. * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
  98. * of the Software, and to permit persons to whom the Software is furnished
  99. * to do so, subject to the following conditions:
  100. *
  101. * The above copyright notice and this permission notice shall be included
  102. * in all copies or substantial portions of the Software.
  103. *
  104. * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
  105. * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
  106. * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
  107. * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
  108. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  109. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  110. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  111. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  112. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  113. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  114. * THE POSSIBILITY OF SUCH DAMAGE.
  115. */
  116. #include <linux/interrupt.h>
  117. #include <linux/module.h>
  118. #include <linux/kmod.h>
  119. #include <linux/mdio.h>
  120. #include <linux/phy.h>
  121. #include <linux/of.h>
  122. #include <linux/bitops.h>
  123. #include <linux/jiffies.h>
  124. #include "xgbe.h"
  125. #include "xgbe-common.h"
  126. static int xgbe_phy_module_eeprom(struct xgbe_prv_data *pdata,
  127. struct ethtool_eeprom *eeprom, u8 *data)
  128. {
  129. if (!pdata->phy_if.phy_impl.module_eeprom)
  130. return -ENXIO;
  131. return pdata->phy_if.phy_impl.module_eeprom(pdata, eeprom, data);
  132. }
  133. static int xgbe_phy_module_info(struct xgbe_prv_data *pdata,
  134. struct ethtool_modinfo *modinfo)
  135. {
  136. if (!pdata->phy_if.phy_impl.module_info)
  137. return -ENXIO;
  138. return pdata->phy_if.phy_impl.module_info(pdata, modinfo);
  139. }
  140. static void xgbe_an37_clear_interrupts(struct xgbe_prv_data *pdata)
  141. {
  142. int reg;
  143. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  144. reg &= ~XGBE_AN_CL37_INT_MASK;
  145. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  146. }
  147. static void xgbe_an37_disable_interrupts(struct xgbe_prv_data *pdata)
  148. {
  149. int reg;
  150. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  151. reg &= ~XGBE_AN_CL37_INT_MASK;
  152. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  153. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  154. reg &= ~XGBE_PCS_CL37_BP;
  155. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  156. }
  157. static void xgbe_an37_enable_interrupts(struct xgbe_prv_data *pdata)
  158. {
  159. int reg;
  160. reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL);
  161. reg |= XGBE_PCS_CL37_BP;
  162. XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_PCS_DIG_CTRL, reg);
  163. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  164. reg |= XGBE_AN_CL37_INT_MASK;
  165. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  166. }
  167. static void xgbe_an73_clear_interrupts(struct xgbe_prv_data *pdata)
  168. {
  169. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, 0);
  170. }
  171. static void xgbe_an73_disable_interrupts(struct xgbe_prv_data *pdata)
  172. {
  173. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, 0);
  174. }
  175. static void xgbe_an73_enable_interrupts(struct xgbe_prv_data *pdata)
  176. {
  177. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INTMASK, XGBE_AN_CL73_INT_MASK);
  178. }
  179. static void xgbe_an_enable_interrupts(struct xgbe_prv_data *pdata)
  180. {
  181. switch (pdata->an_mode) {
  182. case XGBE_AN_MODE_CL73:
  183. case XGBE_AN_MODE_CL73_REDRV:
  184. xgbe_an73_enable_interrupts(pdata);
  185. break;
  186. case XGBE_AN_MODE_CL37:
  187. case XGBE_AN_MODE_CL37_SGMII:
  188. xgbe_an37_enable_interrupts(pdata);
  189. break;
  190. default:
  191. break;
  192. }
  193. }
  194. static void xgbe_an_clear_interrupts_all(struct xgbe_prv_data *pdata)
  195. {
  196. xgbe_an73_clear_interrupts(pdata);
  197. xgbe_an37_clear_interrupts(pdata);
  198. }
  199. static void xgbe_kr_mode(struct xgbe_prv_data *pdata)
  200. {
  201. /* Set MAC to 10G speed */
  202. pdata->hw_if.set_speed(pdata, SPEED_10000);
  203. /* Call PHY implementation support to complete rate change */
  204. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KR);
  205. }
  206. static void xgbe_kx_2500_mode(struct xgbe_prv_data *pdata)
  207. {
  208. /* Set MAC to 2.5G speed */
  209. pdata->hw_if.set_speed(pdata, SPEED_2500);
  210. /* Call PHY implementation support to complete rate change */
  211. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_2500);
  212. }
  213. static void xgbe_kx_1000_mode(struct xgbe_prv_data *pdata)
  214. {
  215. /* Set MAC to 1G speed */
  216. pdata->hw_if.set_speed(pdata, SPEED_1000);
  217. /* Call PHY implementation support to complete rate change */
  218. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_KX_1000);
  219. }
  220. static void xgbe_sfi_mode(struct xgbe_prv_data *pdata)
  221. {
  222. /* If a KR re-driver is present, change to KR mode instead */
  223. if (pdata->kr_redrv)
  224. return xgbe_kr_mode(pdata);
  225. /* Set MAC to 10G speed */
  226. pdata->hw_if.set_speed(pdata, SPEED_10000);
  227. /* Call PHY implementation support to complete rate change */
  228. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SFI);
  229. }
  230. static void xgbe_x_mode(struct xgbe_prv_data *pdata)
  231. {
  232. /* Set MAC to 1G speed */
  233. pdata->hw_if.set_speed(pdata, SPEED_1000);
  234. /* Call PHY implementation support to complete rate change */
  235. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_X);
  236. }
  237. static void xgbe_sgmii_1000_mode(struct xgbe_prv_data *pdata)
  238. {
  239. /* Set MAC to 1G speed */
  240. pdata->hw_if.set_speed(pdata, SPEED_1000);
  241. /* Call PHY implementation support to complete rate change */
  242. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_1000);
  243. }
  244. static void xgbe_sgmii_100_mode(struct xgbe_prv_data *pdata)
  245. {
  246. /* Set MAC to 1G speed */
  247. pdata->hw_if.set_speed(pdata, SPEED_1000);
  248. /* Call PHY implementation support to complete rate change */
  249. pdata->phy_if.phy_impl.set_mode(pdata, XGBE_MODE_SGMII_100);
  250. }
  251. static enum xgbe_mode xgbe_cur_mode(struct xgbe_prv_data *pdata)
  252. {
  253. return pdata->phy_if.phy_impl.cur_mode(pdata);
  254. }
  255. static bool xgbe_in_kr_mode(struct xgbe_prv_data *pdata)
  256. {
  257. return (xgbe_cur_mode(pdata) == XGBE_MODE_KR);
  258. }
  259. static void xgbe_change_mode(struct xgbe_prv_data *pdata,
  260. enum xgbe_mode mode)
  261. {
  262. switch (mode) {
  263. case XGBE_MODE_KX_1000:
  264. xgbe_kx_1000_mode(pdata);
  265. break;
  266. case XGBE_MODE_KX_2500:
  267. xgbe_kx_2500_mode(pdata);
  268. break;
  269. case XGBE_MODE_KR:
  270. xgbe_kr_mode(pdata);
  271. break;
  272. case XGBE_MODE_SGMII_100:
  273. xgbe_sgmii_100_mode(pdata);
  274. break;
  275. case XGBE_MODE_SGMII_1000:
  276. xgbe_sgmii_1000_mode(pdata);
  277. break;
  278. case XGBE_MODE_X:
  279. xgbe_x_mode(pdata);
  280. break;
  281. case XGBE_MODE_SFI:
  282. xgbe_sfi_mode(pdata);
  283. break;
  284. case XGBE_MODE_UNKNOWN:
  285. break;
  286. default:
  287. netif_dbg(pdata, link, pdata->netdev,
  288. "invalid operation mode requested (%u)\n", mode);
  289. }
  290. }
  291. static void xgbe_switch_mode(struct xgbe_prv_data *pdata)
  292. {
  293. xgbe_change_mode(pdata, pdata->phy_if.phy_impl.switch_mode(pdata));
  294. }
  295. static bool xgbe_set_mode(struct xgbe_prv_data *pdata,
  296. enum xgbe_mode mode)
  297. {
  298. if (mode == xgbe_cur_mode(pdata))
  299. return false;
  300. xgbe_change_mode(pdata, mode);
  301. return true;
  302. }
  303. static bool xgbe_use_mode(struct xgbe_prv_data *pdata,
  304. enum xgbe_mode mode)
  305. {
  306. return pdata->phy_if.phy_impl.use_mode(pdata, mode);
  307. }
  308. static void xgbe_an37_set(struct xgbe_prv_data *pdata, bool enable,
  309. bool restart)
  310. {
  311. unsigned int reg;
  312. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_CTRL1);
  313. reg &= ~MDIO_VEND2_CTRL1_AN_ENABLE;
  314. if (enable)
  315. reg |= MDIO_VEND2_CTRL1_AN_ENABLE;
  316. if (restart)
  317. reg |= MDIO_VEND2_CTRL1_AN_RESTART;
  318. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_CTRL1, reg);
  319. }
  320. static void xgbe_an37_restart(struct xgbe_prv_data *pdata)
  321. {
  322. xgbe_an37_enable_interrupts(pdata);
  323. xgbe_an37_set(pdata, true, true);
  324. netif_dbg(pdata, link, pdata->netdev, "CL37 AN enabled/restarted\n");
  325. }
  326. static void xgbe_an37_disable(struct xgbe_prv_data *pdata)
  327. {
  328. xgbe_an37_set(pdata, false, false);
  329. xgbe_an37_disable_interrupts(pdata);
  330. netif_dbg(pdata, link, pdata->netdev, "CL37 AN disabled\n");
  331. }
  332. static void xgbe_an73_set(struct xgbe_prv_data *pdata, bool enable,
  333. bool restart)
  334. {
  335. unsigned int reg;
  336. /* Disable KR training for now */
  337. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  338. reg &= ~XGBE_KR_TRAINING_ENABLE;
  339. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  340. /* Update AN settings */
  341. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1);
  342. reg &= ~MDIO_AN_CTRL1_ENABLE;
  343. if (enable)
  344. reg |= MDIO_AN_CTRL1_ENABLE;
  345. if (restart)
  346. reg |= MDIO_AN_CTRL1_RESTART;
  347. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_CTRL1, reg);
  348. }
  349. static void xgbe_an73_restart(struct xgbe_prv_data *pdata)
  350. {
  351. xgbe_an73_enable_interrupts(pdata);
  352. xgbe_an73_set(pdata, true, true);
  353. netif_dbg(pdata, link, pdata->netdev, "CL73 AN enabled/restarted\n");
  354. }
  355. static void xgbe_an73_disable(struct xgbe_prv_data *pdata)
  356. {
  357. xgbe_an73_set(pdata, false, false);
  358. xgbe_an73_disable_interrupts(pdata);
  359. pdata->an_start = 0;
  360. netif_dbg(pdata, link, pdata->netdev, "CL73 AN disabled\n");
  361. }
  362. static void xgbe_an_restart(struct xgbe_prv_data *pdata)
  363. {
  364. if (pdata->phy_if.phy_impl.an_pre)
  365. pdata->phy_if.phy_impl.an_pre(pdata);
  366. switch (pdata->an_mode) {
  367. case XGBE_AN_MODE_CL73:
  368. case XGBE_AN_MODE_CL73_REDRV:
  369. xgbe_an73_restart(pdata);
  370. break;
  371. case XGBE_AN_MODE_CL37:
  372. case XGBE_AN_MODE_CL37_SGMII:
  373. xgbe_an37_restart(pdata);
  374. break;
  375. default:
  376. break;
  377. }
  378. }
  379. static void xgbe_an_disable(struct xgbe_prv_data *pdata)
  380. {
  381. if (pdata->phy_if.phy_impl.an_post)
  382. pdata->phy_if.phy_impl.an_post(pdata);
  383. switch (pdata->an_mode) {
  384. case XGBE_AN_MODE_CL73:
  385. case XGBE_AN_MODE_CL73_REDRV:
  386. xgbe_an73_disable(pdata);
  387. break;
  388. case XGBE_AN_MODE_CL37:
  389. case XGBE_AN_MODE_CL37_SGMII:
  390. xgbe_an37_disable(pdata);
  391. break;
  392. default:
  393. break;
  394. }
  395. }
  396. static void xgbe_an_disable_all(struct xgbe_prv_data *pdata)
  397. {
  398. xgbe_an73_disable(pdata);
  399. xgbe_an37_disable(pdata);
  400. }
  401. static enum xgbe_an xgbe_an73_tx_training(struct xgbe_prv_data *pdata,
  402. enum xgbe_rx *state)
  403. {
  404. unsigned int ad_reg, lp_reg, reg;
  405. *state = XGBE_RX_COMPLETE;
  406. /* If we're not in KR mode then we're done */
  407. if (!xgbe_in_kr_mode(pdata))
  408. return XGBE_AN_PAGE_RECEIVED;
  409. /* Enable/Disable FEC */
  410. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  411. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
  412. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL);
  413. reg &= ~(MDIO_PMA_10GBR_FECABLE_ABLE | MDIO_PMA_10GBR_FECABLE_ERRABLE);
  414. if ((ad_reg & 0xc000) && (lp_reg & 0xc000))
  415. reg |= pdata->fec_ability;
  416. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FECCTRL, reg);
  417. /* Start KR training */
  418. if (pdata->phy_if.phy_impl.kr_training_pre)
  419. pdata->phy_if.phy_impl.kr_training_pre(pdata);
  420. reg = XMDIO_READ(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL);
  421. reg |= XGBE_KR_TRAINING_ENABLE;
  422. reg |= XGBE_KR_TRAINING_START;
  423. XMDIO_WRITE(pdata, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_PMD_CTRL, reg);
  424. pdata->kr_start_time = jiffies;
  425. netif_dbg(pdata, link, pdata->netdev,
  426. "KR training initiated\n");
  427. if (pdata->phy_if.phy_impl.kr_training_post)
  428. pdata->phy_if.phy_impl.kr_training_post(pdata);
  429. return XGBE_AN_PAGE_RECEIVED;
  430. }
  431. static enum xgbe_an xgbe_an73_tx_xnp(struct xgbe_prv_data *pdata,
  432. enum xgbe_rx *state)
  433. {
  434. u16 msg;
  435. *state = XGBE_RX_XNP;
  436. msg = XGBE_XNP_MCF_NULL_MESSAGE;
  437. msg |= XGBE_XNP_MP_FORMATTED;
  438. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 2, 0);
  439. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP + 1, 0);
  440. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_XNP, msg);
  441. return XGBE_AN_PAGE_RECEIVED;
  442. }
  443. static enum xgbe_an xgbe_an73_rx_bpa(struct xgbe_prv_data *pdata,
  444. enum xgbe_rx *state)
  445. {
  446. unsigned int link_support;
  447. unsigned int reg, ad_reg, lp_reg;
  448. /* Read Base Ability register 2 first */
  449. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
  450. /* Check for a supported mode, otherwise restart in a different one */
  451. link_support = xgbe_in_kr_mode(pdata) ? 0x80 : 0x20;
  452. if (!(reg & link_support))
  453. return XGBE_AN_INCOMPAT_LINK;
  454. /* Check Extended Next Page support */
  455. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  456. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
  457. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  458. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  459. ? xgbe_an73_tx_xnp(pdata, state)
  460. : xgbe_an73_tx_training(pdata, state);
  461. }
  462. static enum xgbe_an xgbe_an73_rx_xnp(struct xgbe_prv_data *pdata,
  463. enum xgbe_rx *state)
  464. {
  465. unsigned int ad_reg, lp_reg;
  466. /* Check Extended Next Page support */
  467. ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_XNP);
  468. lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPX);
  469. return ((ad_reg & XGBE_XNP_NP_EXCHANGE) ||
  470. (lp_reg & XGBE_XNP_NP_EXCHANGE))
  471. ? xgbe_an73_tx_xnp(pdata, state)
  472. : xgbe_an73_tx_training(pdata, state);
  473. }
  474. static enum xgbe_an xgbe_an73_page_received(struct xgbe_prv_data *pdata)
  475. {
  476. enum xgbe_rx *state;
  477. unsigned long an_timeout;
  478. enum xgbe_an ret;
  479. if (!pdata->an_start) {
  480. pdata->an_start = jiffies;
  481. } else {
  482. an_timeout = pdata->an_start +
  483. msecs_to_jiffies(XGBE_AN_MS_TIMEOUT);
  484. if (time_after(jiffies, an_timeout)) {
  485. /* Auto-negotiation timed out, reset state */
  486. pdata->kr_state = XGBE_RX_BPA;
  487. pdata->kx_state = XGBE_RX_BPA;
  488. pdata->an_start = jiffies;
  489. netif_dbg(pdata, link, pdata->netdev,
  490. "CL73 AN timed out, resetting state\n");
  491. }
  492. }
  493. state = xgbe_in_kr_mode(pdata) ? &pdata->kr_state
  494. : &pdata->kx_state;
  495. switch (*state) {
  496. case XGBE_RX_BPA:
  497. ret = xgbe_an73_rx_bpa(pdata, state);
  498. break;
  499. case XGBE_RX_XNP:
  500. ret = xgbe_an73_rx_xnp(pdata, state);
  501. break;
  502. default:
  503. ret = XGBE_AN_ERROR;
  504. }
  505. return ret;
  506. }
  507. static enum xgbe_an xgbe_an73_incompat_link(struct xgbe_prv_data *pdata)
  508. {
  509. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  510. /* Be sure we aren't looping trying to negotiate */
  511. if (xgbe_in_kr_mode(pdata)) {
  512. pdata->kr_state = XGBE_RX_ERROR;
  513. if (!XGBE_ADV(lks, 1000baseKX_Full) &&
  514. !XGBE_ADV(lks, 2500baseX_Full))
  515. return XGBE_AN_NO_LINK;
  516. if (pdata->kx_state != XGBE_RX_BPA)
  517. return XGBE_AN_NO_LINK;
  518. } else {
  519. pdata->kx_state = XGBE_RX_ERROR;
  520. if (!XGBE_ADV(lks, 10000baseKR_Full))
  521. return XGBE_AN_NO_LINK;
  522. if (pdata->kr_state != XGBE_RX_BPA)
  523. return XGBE_AN_NO_LINK;
  524. }
  525. xgbe_an_disable(pdata);
  526. xgbe_switch_mode(pdata);
  527. pdata->an_result = XGBE_AN_READY;
  528. xgbe_an_restart(pdata);
  529. return XGBE_AN_INCOMPAT_LINK;
  530. }
  531. static void xgbe_an37_isr(struct xgbe_prv_data *pdata)
  532. {
  533. unsigned int reg;
  534. /* Disable AN interrupts */
  535. xgbe_an37_disable_interrupts(pdata);
  536. /* Save the interrupt(s) that fired */
  537. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT);
  538. pdata->an_int = reg & XGBE_AN_CL37_INT_MASK;
  539. pdata->an_status = reg & ~XGBE_AN_CL37_INT_MASK;
  540. if (pdata->an_int) {
  541. /* Clear the interrupt(s) that fired and process them */
  542. reg &= ~XGBE_AN_CL37_INT_MASK;
  543. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_STAT, reg);
  544. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  545. } else {
  546. /* Enable AN interrupts */
  547. xgbe_an37_enable_interrupts(pdata);
  548. /* Reissue interrupt if status is not clear */
  549. if (pdata->vdata->irq_reissue_support)
  550. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  551. }
  552. }
  553. static void xgbe_an73_isr(struct xgbe_prv_data *pdata)
  554. {
  555. /* Disable AN interrupts */
  556. xgbe_an73_disable_interrupts(pdata);
  557. /* Save the interrupt(s) that fired */
  558. pdata->an_int = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_INT);
  559. if (pdata->an_int) {
  560. /* Clear the interrupt(s) that fired and process them */
  561. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_INT, ~pdata->an_int);
  562. queue_work(pdata->an_workqueue, &pdata->an_irq_work);
  563. } else {
  564. /* Enable AN interrupts */
  565. xgbe_an73_enable_interrupts(pdata);
  566. /* Reissue interrupt if status is not clear */
  567. if (pdata->vdata->irq_reissue_support)
  568. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  569. }
  570. }
  571. static void xgbe_an_isr_task(struct tasklet_struct *t)
  572. {
  573. struct xgbe_prv_data *pdata = from_tasklet(pdata, t, tasklet_an);
  574. netif_dbg(pdata, intr, pdata->netdev, "AN interrupt received\n");
  575. switch (pdata->an_mode) {
  576. case XGBE_AN_MODE_CL73:
  577. case XGBE_AN_MODE_CL73_REDRV:
  578. xgbe_an73_isr(pdata);
  579. break;
  580. case XGBE_AN_MODE_CL37:
  581. case XGBE_AN_MODE_CL37_SGMII:
  582. xgbe_an37_isr(pdata);
  583. break;
  584. default:
  585. break;
  586. }
  587. }
  588. static irqreturn_t xgbe_an_isr(int irq, void *data)
  589. {
  590. struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
  591. if (pdata->isr_as_tasklet)
  592. tasklet_schedule(&pdata->tasklet_an);
  593. else
  594. xgbe_an_isr_task(&pdata->tasklet_an);
  595. return IRQ_HANDLED;
  596. }
  597. static irqreturn_t xgbe_an_combined_isr(struct xgbe_prv_data *pdata)
  598. {
  599. xgbe_an_isr_task(&pdata->tasklet_an);
  600. return IRQ_HANDLED;
  601. }
  602. static void xgbe_an_irq_work(struct work_struct *work)
  603. {
  604. struct xgbe_prv_data *pdata = container_of(work,
  605. struct xgbe_prv_data,
  606. an_irq_work);
  607. /* Avoid a race between enabling the IRQ and exiting the work by
  608. * waiting for the work to finish and then queueing it
  609. */
  610. flush_work(&pdata->an_work);
  611. queue_work(pdata->an_workqueue, &pdata->an_work);
  612. }
  613. static const char *xgbe_state_as_string(enum xgbe_an state)
  614. {
  615. switch (state) {
  616. case XGBE_AN_READY:
  617. return "Ready";
  618. case XGBE_AN_PAGE_RECEIVED:
  619. return "Page-Received";
  620. case XGBE_AN_INCOMPAT_LINK:
  621. return "Incompatible-Link";
  622. case XGBE_AN_COMPLETE:
  623. return "Complete";
  624. case XGBE_AN_NO_LINK:
  625. return "No-Link";
  626. case XGBE_AN_ERROR:
  627. return "Error";
  628. default:
  629. return "Undefined";
  630. }
  631. }
  632. static void xgbe_an37_state_machine(struct xgbe_prv_data *pdata)
  633. {
  634. enum xgbe_an cur_state = pdata->an_state;
  635. if (!pdata->an_int)
  636. return;
  637. if (pdata->an_int & XGBE_AN_CL37_INT_CMPLT) {
  638. pdata->an_state = XGBE_AN_COMPLETE;
  639. pdata->an_int &= ~XGBE_AN_CL37_INT_CMPLT;
  640. /* If SGMII is enabled, check the link status */
  641. if ((pdata->an_mode == XGBE_AN_MODE_CL37_SGMII) &&
  642. !(pdata->an_status & XGBE_SGMII_AN_LINK_STATUS))
  643. pdata->an_state = XGBE_AN_NO_LINK;
  644. }
  645. netif_dbg(pdata, link, pdata->netdev, "CL37 AN %s\n",
  646. xgbe_state_as_string(pdata->an_state));
  647. cur_state = pdata->an_state;
  648. switch (pdata->an_state) {
  649. case XGBE_AN_READY:
  650. break;
  651. case XGBE_AN_COMPLETE:
  652. netif_dbg(pdata, link, pdata->netdev,
  653. "Auto negotiation successful\n");
  654. break;
  655. case XGBE_AN_NO_LINK:
  656. break;
  657. default:
  658. pdata->an_state = XGBE_AN_ERROR;
  659. }
  660. if (pdata->an_state == XGBE_AN_ERROR) {
  661. netdev_err(pdata->netdev,
  662. "error during auto-negotiation, state=%u\n",
  663. cur_state);
  664. pdata->an_int = 0;
  665. xgbe_an37_clear_interrupts(pdata);
  666. }
  667. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  668. pdata->an_result = pdata->an_state;
  669. pdata->an_state = XGBE_AN_READY;
  670. if (pdata->phy_if.phy_impl.an_post)
  671. pdata->phy_if.phy_impl.an_post(pdata);
  672. netif_dbg(pdata, link, pdata->netdev, "CL37 AN result: %s\n",
  673. xgbe_state_as_string(pdata->an_result));
  674. }
  675. xgbe_an37_enable_interrupts(pdata);
  676. }
  677. static void xgbe_an73_state_machine(struct xgbe_prv_data *pdata)
  678. {
  679. enum xgbe_an cur_state = pdata->an_state;
  680. if (!pdata->an_int)
  681. return;
  682. next_int:
  683. if (pdata->an_int & XGBE_AN_CL73_PG_RCV) {
  684. pdata->an_state = XGBE_AN_PAGE_RECEIVED;
  685. pdata->an_int &= ~XGBE_AN_CL73_PG_RCV;
  686. } else if (pdata->an_int & XGBE_AN_CL73_INC_LINK) {
  687. pdata->an_state = XGBE_AN_INCOMPAT_LINK;
  688. pdata->an_int &= ~XGBE_AN_CL73_INC_LINK;
  689. } else if (pdata->an_int & XGBE_AN_CL73_INT_CMPLT) {
  690. pdata->an_state = XGBE_AN_COMPLETE;
  691. pdata->an_int &= ~XGBE_AN_CL73_INT_CMPLT;
  692. } else {
  693. pdata->an_state = XGBE_AN_ERROR;
  694. }
  695. again:
  696. netif_dbg(pdata, link, pdata->netdev, "CL73 AN %s\n",
  697. xgbe_state_as_string(pdata->an_state));
  698. cur_state = pdata->an_state;
  699. switch (pdata->an_state) {
  700. case XGBE_AN_READY:
  701. pdata->an_supported = 0;
  702. break;
  703. case XGBE_AN_PAGE_RECEIVED:
  704. pdata->an_state = xgbe_an73_page_received(pdata);
  705. pdata->an_supported++;
  706. break;
  707. case XGBE_AN_INCOMPAT_LINK:
  708. pdata->an_supported = 0;
  709. pdata->parallel_detect = 0;
  710. pdata->an_state = xgbe_an73_incompat_link(pdata);
  711. break;
  712. case XGBE_AN_COMPLETE:
  713. pdata->parallel_detect = pdata->an_supported ? 0 : 1;
  714. netif_dbg(pdata, link, pdata->netdev, "%s successful\n",
  715. pdata->an_supported ? "Auto negotiation"
  716. : "Parallel detection");
  717. break;
  718. case XGBE_AN_NO_LINK:
  719. break;
  720. default:
  721. pdata->an_state = XGBE_AN_ERROR;
  722. }
  723. if (pdata->an_state == XGBE_AN_NO_LINK) {
  724. pdata->an_int = 0;
  725. xgbe_an73_clear_interrupts(pdata);
  726. } else if (pdata->an_state == XGBE_AN_ERROR) {
  727. netdev_err(pdata->netdev,
  728. "error during auto-negotiation, state=%u\n",
  729. cur_state);
  730. pdata->an_int = 0;
  731. xgbe_an73_clear_interrupts(pdata);
  732. }
  733. if (pdata->an_state >= XGBE_AN_COMPLETE) {
  734. pdata->an_result = pdata->an_state;
  735. pdata->an_state = XGBE_AN_READY;
  736. pdata->kr_state = XGBE_RX_BPA;
  737. pdata->kx_state = XGBE_RX_BPA;
  738. pdata->an_start = 0;
  739. if (pdata->phy_if.phy_impl.an_post)
  740. pdata->phy_if.phy_impl.an_post(pdata);
  741. netif_dbg(pdata, link, pdata->netdev, "CL73 AN result: %s\n",
  742. xgbe_state_as_string(pdata->an_result));
  743. }
  744. if (cur_state != pdata->an_state)
  745. goto again;
  746. if (pdata->an_int)
  747. goto next_int;
  748. xgbe_an73_enable_interrupts(pdata);
  749. }
  750. static void xgbe_an_state_machine(struct work_struct *work)
  751. {
  752. struct xgbe_prv_data *pdata = container_of(work,
  753. struct xgbe_prv_data,
  754. an_work);
  755. mutex_lock(&pdata->an_mutex);
  756. switch (pdata->an_mode) {
  757. case XGBE_AN_MODE_CL73:
  758. case XGBE_AN_MODE_CL73_REDRV:
  759. xgbe_an73_state_machine(pdata);
  760. break;
  761. case XGBE_AN_MODE_CL37:
  762. case XGBE_AN_MODE_CL37_SGMII:
  763. xgbe_an37_state_machine(pdata);
  764. break;
  765. default:
  766. break;
  767. }
  768. /* Reissue interrupt if status is not clear */
  769. if (pdata->vdata->irq_reissue_support)
  770. XP_IOWRITE(pdata, XP_INT_REISSUE_EN, 1 << 3);
  771. mutex_unlock(&pdata->an_mutex);
  772. }
  773. static void xgbe_an37_init(struct xgbe_prv_data *pdata)
  774. {
  775. struct ethtool_link_ksettings lks;
  776. unsigned int reg;
  777. pdata->phy_if.phy_impl.an_advertising(pdata, &lks);
  778. /* Set up Advertisement register */
  779. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE);
  780. if (XGBE_ADV(&lks, Pause))
  781. reg |= 0x100;
  782. else
  783. reg &= ~0x100;
  784. if (XGBE_ADV(&lks, Asym_Pause))
  785. reg |= 0x80;
  786. else
  787. reg &= ~0x80;
  788. /* Full duplex, but not half */
  789. reg |= XGBE_AN_CL37_FD_MASK;
  790. reg &= ~XGBE_AN_CL37_HD_MASK;
  791. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_ADVERTISE, reg);
  792. /* Set up the Control register */
  793. reg = XMDIO_READ(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL);
  794. reg &= ~XGBE_AN_CL37_TX_CONFIG_MASK;
  795. reg &= ~XGBE_AN_CL37_PCS_MODE_MASK;
  796. switch (pdata->an_mode) {
  797. case XGBE_AN_MODE_CL37:
  798. reg |= XGBE_AN_CL37_PCS_MODE_BASEX;
  799. break;
  800. case XGBE_AN_MODE_CL37_SGMII:
  801. reg |= XGBE_AN_CL37_PCS_MODE_SGMII;
  802. break;
  803. default:
  804. break;
  805. }
  806. reg |= XGBE_AN_CL37_MII_CTRL_8BIT;
  807. XMDIO_WRITE(pdata, MDIO_MMD_VEND2, MDIO_VEND2_AN_CTRL, reg);
  808. netif_dbg(pdata, link, pdata->netdev, "CL37 AN (%s) initialized\n",
  809. (pdata->an_mode == XGBE_AN_MODE_CL37) ? "BaseX" : "SGMII");
  810. }
  811. static void xgbe_an73_init(struct xgbe_prv_data *pdata)
  812. {
  813. struct ethtool_link_ksettings lks;
  814. unsigned int reg;
  815. pdata->phy_if.phy_impl.an_advertising(pdata, &lks);
  816. /* Set up Advertisement register 3 first */
  817. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
  818. if (XGBE_ADV(&lks, 10000baseR_FEC))
  819. reg |= 0xc000;
  820. else
  821. reg &= ~0xc000;
  822. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2, reg);
  823. /* Set up Advertisement register 2 next */
  824. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
  825. if (XGBE_ADV(&lks, 10000baseKR_Full))
  826. reg |= 0x80;
  827. else
  828. reg &= ~0x80;
  829. if (XGBE_ADV(&lks, 1000baseKX_Full) ||
  830. XGBE_ADV(&lks, 2500baseX_Full))
  831. reg |= 0x20;
  832. else
  833. reg &= ~0x20;
  834. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1, reg);
  835. /* Set up Advertisement register 1 last */
  836. reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
  837. if (XGBE_ADV(&lks, Pause))
  838. reg |= 0x400;
  839. else
  840. reg &= ~0x400;
  841. if (XGBE_ADV(&lks, Asym_Pause))
  842. reg |= 0x800;
  843. else
  844. reg &= ~0x800;
  845. /* We don't intend to perform XNP */
  846. reg &= ~XGBE_XNP_NP_EXCHANGE;
  847. XMDIO_WRITE(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE, reg);
  848. netif_dbg(pdata, link, pdata->netdev, "CL73 AN initialized\n");
  849. }
  850. static void xgbe_an_init(struct xgbe_prv_data *pdata)
  851. {
  852. /* Set up advertisement registers based on current settings */
  853. pdata->an_mode = pdata->phy_if.phy_impl.an_mode(pdata);
  854. switch (pdata->an_mode) {
  855. case XGBE_AN_MODE_CL73:
  856. case XGBE_AN_MODE_CL73_REDRV:
  857. xgbe_an73_init(pdata);
  858. break;
  859. case XGBE_AN_MODE_CL37:
  860. case XGBE_AN_MODE_CL37_SGMII:
  861. xgbe_an37_init(pdata);
  862. break;
  863. default:
  864. break;
  865. }
  866. }
  867. static const char *xgbe_phy_fc_string(struct xgbe_prv_data *pdata)
  868. {
  869. if (pdata->tx_pause && pdata->rx_pause)
  870. return "rx/tx";
  871. else if (pdata->rx_pause)
  872. return "rx";
  873. else if (pdata->tx_pause)
  874. return "tx";
  875. else
  876. return "off";
  877. }
  878. static const char *xgbe_phy_speed_string(int speed)
  879. {
  880. switch (speed) {
  881. case SPEED_100:
  882. return "100Mbps";
  883. case SPEED_1000:
  884. return "1Gbps";
  885. case SPEED_2500:
  886. return "2.5Gbps";
  887. case SPEED_10000:
  888. return "10Gbps";
  889. case SPEED_UNKNOWN:
  890. return "Unknown";
  891. default:
  892. return "Unsupported";
  893. }
  894. }
  895. static void xgbe_phy_print_status(struct xgbe_prv_data *pdata)
  896. {
  897. if (pdata->phy.link)
  898. netdev_info(pdata->netdev,
  899. "Link is Up - %s/%s - flow control %s\n",
  900. xgbe_phy_speed_string(pdata->phy.speed),
  901. pdata->phy.duplex == DUPLEX_FULL ? "Full" : "Half",
  902. xgbe_phy_fc_string(pdata));
  903. else
  904. netdev_info(pdata->netdev, "Link is Down\n");
  905. }
  906. static void xgbe_phy_adjust_link(struct xgbe_prv_data *pdata)
  907. {
  908. int new_state = 0;
  909. if (pdata->phy.link) {
  910. /* Flow control support */
  911. pdata->pause_autoneg = pdata->phy.pause_autoneg;
  912. if (pdata->tx_pause != pdata->phy.tx_pause) {
  913. new_state = 1;
  914. pdata->tx_pause = pdata->phy.tx_pause;
  915. pdata->hw_if.config_tx_flow_control(pdata);
  916. }
  917. if (pdata->rx_pause != pdata->phy.rx_pause) {
  918. new_state = 1;
  919. pdata->rx_pause = pdata->phy.rx_pause;
  920. pdata->hw_if.config_rx_flow_control(pdata);
  921. }
  922. /* Speed support */
  923. if (pdata->phy_speed != pdata->phy.speed) {
  924. new_state = 1;
  925. pdata->phy_speed = pdata->phy.speed;
  926. }
  927. if (pdata->phy_link != pdata->phy.link) {
  928. new_state = 1;
  929. pdata->phy_link = pdata->phy.link;
  930. }
  931. } else if (pdata->phy_link) {
  932. new_state = 1;
  933. pdata->phy_link = 0;
  934. pdata->phy_speed = SPEED_UNKNOWN;
  935. }
  936. if (new_state && netif_msg_link(pdata))
  937. xgbe_phy_print_status(pdata);
  938. }
  939. static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
  940. {
  941. return pdata->phy_if.phy_impl.valid_speed(pdata, speed);
  942. }
  943. static int xgbe_phy_config_fixed(struct xgbe_prv_data *pdata)
  944. {
  945. enum xgbe_mode mode;
  946. netif_dbg(pdata, link, pdata->netdev, "fixed PHY configuration\n");
  947. /* Disable auto-negotiation */
  948. xgbe_an_disable(pdata);
  949. /* Set specified mode for specified speed */
  950. mode = pdata->phy_if.phy_impl.get_mode(pdata, pdata->phy.speed);
  951. switch (mode) {
  952. case XGBE_MODE_KX_1000:
  953. case XGBE_MODE_KX_2500:
  954. case XGBE_MODE_KR:
  955. case XGBE_MODE_SGMII_100:
  956. case XGBE_MODE_SGMII_1000:
  957. case XGBE_MODE_X:
  958. case XGBE_MODE_SFI:
  959. break;
  960. case XGBE_MODE_UNKNOWN:
  961. default:
  962. return -EINVAL;
  963. }
  964. /* Validate duplex mode */
  965. if (pdata->phy.duplex != DUPLEX_FULL)
  966. return -EINVAL;
  967. /* Force the mode change for SFI in Fixed PHY config.
  968. * Fixed PHY configs needs PLL to be enabled while doing mode set.
  969. * When the SFP module isn't connected during boot, driver assumes
  970. * AN is ON and attempts autonegotiation. However, if the connected
  971. * SFP comes up in Fixed PHY config, the link will not come up as
  972. * PLL isn't enabled while the initial mode set command is issued.
  973. * So, force the mode change for SFI in Fixed PHY configuration to
  974. * fix link issues.
  975. */
  976. if (mode == XGBE_MODE_SFI)
  977. xgbe_change_mode(pdata, mode);
  978. else
  979. xgbe_set_mode(pdata, mode);
  980. return 0;
  981. }
  982. static int __xgbe_phy_config_aneg(struct xgbe_prv_data *pdata, bool set_mode)
  983. {
  984. int ret;
  985. mutex_lock(&pdata->an_mutex);
  986. set_bit(XGBE_LINK_INIT, &pdata->dev_state);
  987. pdata->link_check = jiffies;
  988. ret = pdata->phy_if.phy_impl.an_config(pdata);
  989. if (ret)
  990. goto out;
  991. if (pdata->phy.autoneg != AUTONEG_ENABLE) {
  992. ret = xgbe_phy_config_fixed(pdata);
  993. if (ret || !pdata->kr_redrv)
  994. goto out;
  995. netif_dbg(pdata, link, pdata->netdev, "AN redriver support\n");
  996. } else {
  997. netif_dbg(pdata, link, pdata->netdev, "AN PHY configuration\n");
  998. }
  999. /* Disable auto-negotiation interrupt */
  1000. disable_irq(pdata->an_irq);
  1001. if (set_mode) {
  1002. /* Start auto-negotiation in a supported mode */
  1003. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  1004. xgbe_set_mode(pdata, XGBE_MODE_KR);
  1005. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  1006. xgbe_set_mode(pdata, XGBE_MODE_KX_2500);
  1007. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  1008. xgbe_set_mode(pdata, XGBE_MODE_KX_1000);
  1009. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  1010. xgbe_set_mode(pdata, XGBE_MODE_SFI);
  1011. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  1012. xgbe_set_mode(pdata, XGBE_MODE_X);
  1013. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  1014. xgbe_set_mode(pdata, XGBE_MODE_SGMII_1000);
  1015. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1016. xgbe_set_mode(pdata, XGBE_MODE_SGMII_100);
  1017. } else {
  1018. enable_irq(pdata->an_irq);
  1019. ret = -EINVAL;
  1020. goto out;
  1021. }
  1022. }
  1023. /* Disable and stop any in progress auto-negotiation */
  1024. xgbe_an_disable_all(pdata);
  1025. /* Clear any auto-negotitation interrupts */
  1026. xgbe_an_clear_interrupts_all(pdata);
  1027. pdata->an_result = XGBE_AN_READY;
  1028. pdata->an_state = XGBE_AN_READY;
  1029. pdata->kr_state = XGBE_RX_BPA;
  1030. pdata->kx_state = XGBE_RX_BPA;
  1031. /* Re-enable auto-negotiation interrupt */
  1032. enable_irq(pdata->an_irq);
  1033. xgbe_an_init(pdata);
  1034. xgbe_an_restart(pdata);
  1035. out:
  1036. if (ret)
  1037. set_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1038. else
  1039. clear_bit(XGBE_LINK_ERR, &pdata->dev_state);
  1040. mutex_unlock(&pdata->an_mutex);
  1041. return ret;
  1042. }
  1043. static int xgbe_phy_config_aneg(struct xgbe_prv_data *pdata)
  1044. {
  1045. return __xgbe_phy_config_aneg(pdata, true);
  1046. }
  1047. static int xgbe_phy_reconfig_aneg(struct xgbe_prv_data *pdata)
  1048. {
  1049. return __xgbe_phy_config_aneg(pdata, false);
  1050. }
  1051. static bool xgbe_phy_aneg_done(struct xgbe_prv_data *pdata)
  1052. {
  1053. return (pdata->an_result == XGBE_AN_COMPLETE);
  1054. }
  1055. static void xgbe_check_link_timeout(struct xgbe_prv_data *pdata)
  1056. {
  1057. unsigned long link_timeout;
  1058. unsigned long kr_time;
  1059. int wait;
  1060. link_timeout = pdata->link_check + (XGBE_LINK_TIMEOUT * HZ);
  1061. if (time_after(jiffies, link_timeout)) {
  1062. if ((xgbe_cur_mode(pdata) == XGBE_MODE_KR) &&
  1063. pdata->phy.autoneg == AUTONEG_ENABLE) {
  1064. /* AN restart should not happen while KR training is in progress.
  1065. * The while loop ensures no AN restart during KR training,
  1066. * waits up to 500ms and AN restart is triggered only if KR
  1067. * training is failed.
  1068. */
  1069. wait = XGBE_KR_TRAINING_WAIT_ITER;
  1070. while (wait--) {
  1071. kr_time = pdata->kr_start_time +
  1072. msecs_to_jiffies(XGBE_AN_MS_TIMEOUT);
  1073. if (time_after(jiffies, kr_time))
  1074. break;
  1075. /* AN restart is not required, if AN result is COMPLETE */
  1076. if (pdata->an_result == XGBE_AN_COMPLETE)
  1077. return;
  1078. usleep_range(10000, 11000);
  1079. }
  1080. }
  1081. netif_dbg(pdata, link, pdata->netdev, "AN link timeout\n");
  1082. xgbe_phy_config_aneg(pdata);
  1083. }
  1084. }
  1085. static enum xgbe_mode xgbe_phy_status_aneg(struct xgbe_prv_data *pdata)
  1086. {
  1087. return pdata->phy_if.phy_impl.an_outcome(pdata);
  1088. }
  1089. static bool xgbe_phy_status_result(struct xgbe_prv_data *pdata)
  1090. {
  1091. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1092. enum xgbe_mode mode;
  1093. XGBE_ZERO_LP_ADV(lks);
  1094. if ((pdata->phy.autoneg != AUTONEG_ENABLE) || pdata->parallel_detect)
  1095. mode = xgbe_cur_mode(pdata);
  1096. else
  1097. mode = xgbe_phy_status_aneg(pdata);
  1098. switch (mode) {
  1099. case XGBE_MODE_SGMII_100:
  1100. pdata->phy.speed = SPEED_100;
  1101. break;
  1102. case XGBE_MODE_X:
  1103. case XGBE_MODE_KX_1000:
  1104. case XGBE_MODE_SGMII_1000:
  1105. pdata->phy.speed = SPEED_1000;
  1106. break;
  1107. case XGBE_MODE_KX_2500:
  1108. pdata->phy.speed = SPEED_2500;
  1109. break;
  1110. case XGBE_MODE_KR:
  1111. case XGBE_MODE_SFI:
  1112. pdata->phy.speed = SPEED_10000;
  1113. break;
  1114. case XGBE_MODE_UNKNOWN:
  1115. default:
  1116. pdata->phy.speed = SPEED_UNKNOWN;
  1117. }
  1118. pdata->phy.duplex = DUPLEX_FULL;
  1119. if (!xgbe_set_mode(pdata, mode))
  1120. return false;
  1121. if (pdata->an_again)
  1122. xgbe_phy_reconfig_aneg(pdata);
  1123. return true;
  1124. }
  1125. static void xgbe_phy_status(struct xgbe_prv_data *pdata)
  1126. {
  1127. unsigned int link_aneg;
  1128. int an_restart;
  1129. if (test_bit(XGBE_LINK_ERR, &pdata->dev_state)) {
  1130. netif_carrier_off(pdata->netdev);
  1131. pdata->phy.link = 0;
  1132. goto adjust_link;
  1133. }
  1134. link_aneg = (pdata->phy.autoneg == AUTONEG_ENABLE);
  1135. pdata->phy.link = pdata->phy_if.phy_impl.link_status(pdata,
  1136. &an_restart);
  1137. if (an_restart) {
  1138. xgbe_phy_config_aneg(pdata);
  1139. goto adjust_link;
  1140. }
  1141. if (pdata->phy.link) {
  1142. if (link_aneg && !xgbe_phy_aneg_done(pdata)) {
  1143. xgbe_check_link_timeout(pdata);
  1144. return;
  1145. }
  1146. if (xgbe_phy_status_result(pdata))
  1147. return;
  1148. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state))
  1149. clear_bit(XGBE_LINK_INIT, &pdata->dev_state);
  1150. netif_carrier_on(pdata->netdev);
  1151. } else {
  1152. if (test_bit(XGBE_LINK_INIT, &pdata->dev_state)) {
  1153. xgbe_check_link_timeout(pdata);
  1154. if (link_aneg)
  1155. return;
  1156. }
  1157. xgbe_phy_status_result(pdata);
  1158. netif_carrier_off(pdata->netdev);
  1159. }
  1160. adjust_link:
  1161. xgbe_phy_adjust_link(pdata);
  1162. }
  1163. static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
  1164. {
  1165. netif_dbg(pdata, link, pdata->netdev, "stopping PHY\n");
  1166. if (!pdata->phy_started)
  1167. return;
  1168. /* Indicate the PHY is down */
  1169. pdata->phy_started = 0;
  1170. /* Disable auto-negotiation */
  1171. xgbe_an_disable_all(pdata);
  1172. if (pdata->dev_irq != pdata->an_irq) {
  1173. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1174. tasklet_kill(&pdata->tasklet_an);
  1175. }
  1176. pdata->phy_if.phy_impl.stop(pdata);
  1177. pdata->phy.link = 0;
  1178. xgbe_phy_adjust_link(pdata);
  1179. }
  1180. static int xgbe_phy_start(struct xgbe_prv_data *pdata)
  1181. {
  1182. struct net_device *netdev = pdata->netdev;
  1183. int ret;
  1184. netif_dbg(pdata, link, pdata->netdev, "starting PHY\n");
  1185. ret = pdata->phy_if.phy_impl.start(pdata);
  1186. if (ret)
  1187. return ret;
  1188. /* If we have a separate AN irq, enable it */
  1189. if (pdata->dev_irq != pdata->an_irq) {
  1190. tasklet_setup(&pdata->tasklet_an, xgbe_an_isr_task);
  1191. ret = devm_request_irq(pdata->dev, pdata->an_irq,
  1192. xgbe_an_isr, 0, pdata->an_name,
  1193. pdata);
  1194. if (ret) {
  1195. netdev_err(netdev, "phy irq request failed\n");
  1196. goto err_stop;
  1197. }
  1198. }
  1199. /* Set initial mode - call the mode setting routines
  1200. * directly to insure we are properly configured
  1201. */
  1202. if (xgbe_use_mode(pdata, XGBE_MODE_KR)) {
  1203. xgbe_kr_mode(pdata);
  1204. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_2500)) {
  1205. xgbe_kx_2500_mode(pdata);
  1206. } else if (xgbe_use_mode(pdata, XGBE_MODE_KX_1000)) {
  1207. xgbe_kx_1000_mode(pdata);
  1208. } else if (xgbe_use_mode(pdata, XGBE_MODE_SFI)) {
  1209. xgbe_sfi_mode(pdata);
  1210. } else if (xgbe_use_mode(pdata, XGBE_MODE_X)) {
  1211. xgbe_x_mode(pdata);
  1212. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_1000)) {
  1213. xgbe_sgmii_1000_mode(pdata);
  1214. } else if (xgbe_use_mode(pdata, XGBE_MODE_SGMII_100)) {
  1215. xgbe_sgmii_100_mode(pdata);
  1216. } else {
  1217. ret = -EINVAL;
  1218. goto err_irq;
  1219. }
  1220. /* Indicate the PHY is up and running */
  1221. pdata->phy_started = 1;
  1222. xgbe_an_init(pdata);
  1223. xgbe_an_enable_interrupts(pdata);
  1224. return xgbe_phy_config_aneg(pdata);
  1225. err_irq:
  1226. if (pdata->dev_irq != pdata->an_irq)
  1227. devm_free_irq(pdata->dev, pdata->an_irq, pdata);
  1228. err_stop:
  1229. pdata->phy_if.phy_impl.stop(pdata);
  1230. return ret;
  1231. }
  1232. static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
  1233. {
  1234. int ret;
  1235. ret = pdata->phy_if.phy_impl.reset(pdata);
  1236. if (ret)
  1237. return ret;
  1238. /* Disable auto-negotiation for now */
  1239. xgbe_an_disable_all(pdata);
  1240. /* Clear auto-negotiation interrupts */
  1241. xgbe_an_clear_interrupts_all(pdata);
  1242. return 0;
  1243. }
  1244. static void xgbe_dump_phy_registers(struct xgbe_prv_data *pdata)
  1245. {
  1246. struct device *dev = pdata->dev;
  1247. dev_dbg(dev, "\n************* PHY Reg dump **********************\n");
  1248. dev_dbg(dev, "PCS Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1249. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1));
  1250. dev_dbg(dev, "PCS Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1251. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1));
  1252. dev_dbg(dev, "Phy Id (PHYS ID 1 %#06x)= %#06x\n", MDIO_DEVID1,
  1253. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID1));
  1254. dev_dbg(dev, "Phy Id (PHYS ID 2 %#06x)= %#06x\n", MDIO_DEVID2,
  1255. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVID2));
  1256. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS1,
  1257. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS1));
  1258. dev_dbg(dev, "Devices in Package (%#06x)= %#06x\n", MDIO_DEVS2,
  1259. XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_DEVS2));
  1260. dev_dbg(dev, "Auto-Neg Control Reg (%#06x) = %#06x\n", MDIO_CTRL1,
  1261. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_CTRL1));
  1262. dev_dbg(dev, "Auto-Neg Status Reg (%#06x) = %#06x\n", MDIO_STAT1,
  1263. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_STAT1));
  1264. dev_dbg(dev, "Auto-Neg Ad Reg 1 (%#06x) = %#06x\n",
  1265. MDIO_AN_ADVERTISE,
  1266. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE));
  1267. dev_dbg(dev, "Auto-Neg Ad Reg 2 (%#06x) = %#06x\n",
  1268. MDIO_AN_ADVERTISE + 1,
  1269. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1));
  1270. dev_dbg(dev, "Auto-Neg Ad Reg 3 (%#06x) = %#06x\n",
  1271. MDIO_AN_ADVERTISE + 2,
  1272. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2));
  1273. dev_dbg(dev, "Auto-Neg Completion Reg (%#06x) = %#06x\n",
  1274. MDIO_AN_COMP_STAT,
  1275. XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_COMP_STAT));
  1276. dev_dbg(dev, "\n*************************************************\n");
  1277. }
  1278. static int xgbe_phy_best_advertised_speed(struct xgbe_prv_data *pdata)
  1279. {
  1280. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1281. if (XGBE_ADV(lks, 10000baseKR_Full))
  1282. return SPEED_10000;
  1283. else if (XGBE_ADV(lks, 10000baseT_Full))
  1284. return SPEED_10000;
  1285. else if (XGBE_ADV(lks, 2500baseX_Full))
  1286. return SPEED_2500;
  1287. else if (XGBE_ADV(lks, 2500baseT_Full))
  1288. return SPEED_2500;
  1289. else if (XGBE_ADV(lks, 1000baseKX_Full))
  1290. return SPEED_1000;
  1291. else if (XGBE_ADV(lks, 1000baseT_Full))
  1292. return SPEED_1000;
  1293. else if (XGBE_ADV(lks, 100baseT_Full))
  1294. return SPEED_100;
  1295. return SPEED_UNKNOWN;
  1296. }
  1297. static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
  1298. {
  1299. pdata->phy_if.phy_impl.exit(pdata);
  1300. }
  1301. static int xgbe_phy_init(struct xgbe_prv_data *pdata)
  1302. {
  1303. struct ethtool_link_ksettings *lks = &pdata->phy.lks;
  1304. int ret;
  1305. mutex_init(&pdata->an_mutex);
  1306. INIT_WORK(&pdata->an_irq_work, xgbe_an_irq_work);
  1307. INIT_WORK(&pdata->an_work, xgbe_an_state_machine);
  1308. pdata->mdio_mmd = MDIO_MMD_PCS;
  1309. /* Check for FEC support */
  1310. pdata->fec_ability = XMDIO_READ(pdata, MDIO_MMD_PMAPMD,
  1311. MDIO_PMA_10GBR_FECABLE);
  1312. pdata->fec_ability &= (MDIO_PMA_10GBR_FECABLE_ABLE |
  1313. MDIO_PMA_10GBR_FECABLE_ERRABLE);
  1314. /* Setup the phy (including supported features) */
  1315. ret = pdata->phy_if.phy_impl.init(pdata);
  1316. if (ret)
  1317. return ret;
  1318. /* Copy supported link modes to advertising link modes */
  1319. XGBE_LM_COPY(lks, advertising, lks, supported);
  1320. pdata->phy.address = 0;
  1321. if (XGBE_ADV(lks, Autoneg)) {
  1322. pdata->phy.autoneg = AUTONEG_ENABLE;
  1323. pdata->phy.speed = SPEED_UNKNOWN;
  1324. pdata->phy.duplex = DUPLEX_UNKNOWN;
  1325. } else {
  1326. pdata->phy.autoneg = AUTONEG_DISABLE;
  1327. pdata->phy.speed = xgbe_phy_best_advertised_speed(pdata);
  1328. pdata->phy.duplex = DUPLEX_FULL;
  1329. }
  1330. pdata->phy.link = 0;
  1331. pdata->phy.pause_autoneg = pdata->pause_autoneg;
  1332. pdata->phy.tx_pause = pdata->tx_pause;
  1333. pdata->phy.rx_pause = pdata->rx_pause;
  1334. /* Fix up Flow Control advertising */
  1335. XGBE_CLR_ADV(lks, Pause);
  1336. XGBE_CLR_ADV(lks, Asym_Pause);
  1337. if (pdata->rx_pause) {
  1338. XGBE_SET_ADV(lks, Pause);
  1339. XGBE_SET_ADV(lks, Asym_Pause);
  1340. }
  1341. if (pdata->tx_pause) {
  1342. /* Equivalent to XOR of Asym_Pause */
  1343. if (XGBE_ADV(lks, Asym_Pause))
  1344. XGBE_CLR_ADV(lks, Asym_Pause);
  1345. else
  1346. XGBE_SET_ADV(lks, Asym_Pause);
  1347. }
  1348. if (netif_msg_drv(pdata))
  1349. xgbe_dump_phy_registers(pdata);
  1350. return 0;
  1351. }
  1352. void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *phy_if)
  1353. {
  1354. phy_if->phy_init = xgbe_phy_init;
  1355. phy_if->phy_exit = xgbe_phy_exit;
  1356. phy_if->phy_reset = xgbe_phy_reset;
  1357. phy_if->phy_start = xgbe_phy_start;
  1358. phy_if->phy_stop = xgbe_phy_stop;
  1359. phy_if->phy_status = xgbe_phy_status;
  1360. phy_if->phy_config_aneg = xgbe_phy_config_aneg;
  1361. phy_if->phy_valid_speed = xgbe_phy_valid_speed;
  1362. phy_if->an_isr = xgbe_an_combined_isr;
  1363. phy_if->module_info = xgbe_phy_module_info;
  1364. phy_if->module_eeprom = xgbe_phy_module_eeprom;
  1365. }