sun4i-emac.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156
  1. /*
  2. * Allwinner EMAC Fast Ethernet driver for Linux.
  3. *
  4. * Copyright 2012-2013 Stefan Roese <[email protected]>
  5. * Copyright 2013 Maxime Ripard <[email protected]>
  6. *
  7. * Based on the Linux driver provided by Allwinner:
  8. * Copyright (C) 1997 Sten Wang
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/ethtool.h>
  17. #include <linux/gpio.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/irq.h>
  20. #include <linux/mii.h>
  21. #include <linux/module.h>
  22. #include <linux/netdevice.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_mdio.h>
  26. #include <linux/of_net.h>
  27. #include <linux/of_platform.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/phy.h>
  30. #include <linux/soc/sunxi/sunxi_sram.h>
  31. #include <linux/dmaengine.h>
  32. #include "sun4i-emac.h"
  33. #define DRV_NAME "sun4i-emac"
  34. #define EMAC_MAX_FRAME_LEN 0x0600
  35. #define EMAC_DEFAULT_MSG_ENABLE 0x0000
  36. static int debug = -1; /* defaults above */;
  37. module_param(debug, int, 0);
  38. MODULE_PARM_DESC(debug, "debug message flags");
  39. /* Transmit timeout, default 5 seconds. */
  40. static int watchdog = 5000;
  41. module_param(watchdog, int, 0400);
  42. MODULE_PARM_DESC(watchdog, "transmit timeout in milliseconds");
  43. /* EMAC register address locking.
  44. *
  45. * The EMAC uses an address register to control where data written
  46. * to the data register goes. This means that the address register
  47. * must be preserved over interrupts or similar calls.
  48. *
  49. * During interrupt and other critical calls, a spinlock is used to
  50. * protect the system, but the calls themselves save the address
  51. * in the address register in case they are interrupting another
  52. * access to the device.
  53. *
  54. * For general accesses a lock is provided so that calls which are
  55. * allowed to sleep are serialised so that the address register does
  56. * not need to be saved. This lock also serves to serialise access
  57. * to the EEPROM and PHY access registers which are shared between
  58. * these two devices.
  59. */
  60. /* The driver supports the original EMACE, and now the two newer
  61. * devices, EMACA and EMACB.
  62. */
  63. struct emac_board_info {
  64. struct clk *clk;
  65. struct device *dev;
  66. struct platform_device *pdev;
  67. spinlock_t lock;
  68. void __iomem *membase;
  69. u32 msg_enable;
  70. struct net_device *ndev;
  71. u16 tx_fifo_stat;
  72. int emacrx_completed_flag;
  73. struct device_node *phy_node;
  74. unsigned int link;
  75. unsigned int speed;
  76. unsigned int duplex;
  77. phy_interface_t phy_interface;
  78. struct dma_chan *rx_chan;
  79. phys_addr_t emac_rx_fifo;
  80. };
  81. struct emac_dma_req {
  82. struct emac_board_info *db;
  83. struct dma_async_tx_descriptor *desc;
  84. struct sk_buff *skb;
  85. dma_addr_t rxbuf;
  86. int count;
  87. };
  88. static void emac_update_speed(struct net_device *dev)
  89. {
  90. struct emac_board_info *db = netdev_priv(dev);
  91. unsigned int reg_val;
  92. /* set EMAC SPEED, depend on PHY */
  93. reg_val = readl(db->membase + EMAC_MAC_SUPP_REG);
  94. reg_val &= ~EMAC_MAC_SUPP_100M;
  95. if (db->speed == SPEED_100)
  96. reg_val |= EMAC_MAC_SUPP_100M;
  97. writel(reg_val, db->membase + EMAC_MAC_SUPP_REG);
  98. }
  99. static void emac_update_duplex(struct net_device *dev)
  100. {
  101. struct emac_board_info *db = netdev_priv(dev);
  102. unsigned int reg_val;
  103. /* set duplex depend on phy */
  104. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  105. reg_val &= ~EMAC_MAC_CTL1_DUPLEX_EN;
  106. if (db->duplex)
  107. reg_val |= EMAC_MAC_CTL1_DUPLEX_EN;
  108. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  109. }
  110. static void emac_handle_link_change(struct net_device *dev)
  111. {
  112. struct emac_board_info *db = netdev_priv(dev);
  113. struct phy_device *phydev = dev->phydev;
  114. unsigned long flags;
  115. int status_change = 0;
  116. if (phydev->link) {
  117. if (db->speed != phydev->speed) {
  118. spin_lock_irqsave(&db->lock, flags);
  119. db->speed = phydev->speed;
  120. emac_update_speed(dev);
  121. spin_unlock_irqrestore(&db->lock, flags);
  122. status_change = 1;
  123. }
  124. if (db->duplex != phydev->duplex) {
  125. spin_lock_irqsave(&db->lock, flags);
  126. db->duplex = phydev->duplex;
  127. emac_update_duplex(dev);
  128. spin_unlock_irqrestore(&db->lock, flags);
  129. status_change = 1;
  130. }
  131. }
  132. if (phydev->link != db->link) {
  133. if (!phydev->link) {
  134. db->speed = 0;
  135. db->duplex = -1;
  136. }
  137. db->link = phydev->link;
  138. status_change = 1;
  139. }
  140. if (status_change)
  141. phy_print_status(phydev);
  142. }
  143. static int emac_mdio_probe(struct net_device *dev)
  144. {
  145. struct emac_board_info *db = netdev_priv(dev);
  146. struct phy_device *phydev;
  147. /* to-do: PHY interrupts are currently not supported */
  148. /* attach the mac to the phy */
  149. phydev = of_phy_connect(db->ndev, db->phy_node,
  150. &emac_handle_link_change, 0,
  151. db->phy_interface);
  152. if (!phydev) {
  153. netdev_err(db->ndev, "could not find the PHY\n");
  154. return -ENODEV;
  155. }
  156. /* mask with MAC supported features */
  157. phy_set_max_speed(phydev, SPEED_100);
  158. db->link = 0;
  159. db->speed = 0;
  160. db->duplex = -1;
  161. return 0;
  162. }
  163. static void emac_mdio_remove(struct net_device *dev)
  164. {
  165. phy_disconnect(dev->phydev);
  166. }
  167. static void emac_reset(struct emac_board_info *db)
  168. {
  169. dev_dbg(db->dev, "resetting device\n");
  170. /* RESET device */
  171. writel(0, db->membase + EMAC_CTL_REG);
  172. udelay(200);
  173. writel(EMAC_CTL_RESET, db->membase + EMAC_CTL_REG);
  174. udelay(200);
  175. }
  176. static void emac_outblk_32bit(void __iomem *reg, void *data, int count)
  177. {
  178. writesl(reg, data, round_up(count, 4) / 4);
  179. }
  180. static void emac_inblk_32bit(void __iomem *reg, void *data, int count)
  181. {
  182. readsl(reg, data, round_up(count, 4) / 4);
  183. }
  184. static struct emac_dma_req *
  185. emac_alloc_dma_req(struct emac_board_info *db,
  186. struct dma_async_tx_descriptor *desc, struct sk_buff *skb,
  187. dma_addr_t rxbuf, int count)
  188. {
  189. struct emac_dma_req *req;
  190. req = kzalloc(sizeof(struct emac_dma_req), GFP_ATOMIC);
  191. if (!req)
  192. return NULL;
  193. req->db = db;
  194. req->desc = desc;
  195. req->skb = skb;
  196. req->rxbuf = rxbuf;
  197. req->count = count;
  198. return req;
  199. }
  200. static void emac_free_dma_req(struct emac_dma_req *req)
  201. {
  202. kfree(req);
  203. }
  204. static void emac_dma_done_callback(void *arg)
  205. {
  206. struct emac_dma_req *req = arg;
  207. struct emac_board_info *db = req->db;
  208. struct sk_buff *skb = req->skb;
  209. struct net_device *dev = db->ndev;
  210. int rxlen = req->count;
  211. u32 reg_val;
  212. dma_unmap_single(db->dev, req->rxbuf, rxlen, DMA_FROM_DEVICE);
  213. skb->protocol = eth_type_trans(skb, dev);
  214. netif_rx(skb);
  215. dev->stats.rx_bytes += rxlen;
  216. /* Pass to upper layer */
  217. dev->stats.rx_packets++;
  218. /* re enable cpu receive */
  219. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  220. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  221. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  222. /* re enable interrupt */
  223. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  224. reg_val |= EMAC_INT_CTL_RX_EN;
  225. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  226. db->emacrx_completed_flag = 1;
  227. emac_free_dma_req(req);
  228. }
  229. static int emac_dma_inblk_32bit(struct emac_board_info *db,
  230. struct sk_buff *skb, void *rdptr, int count)
  231. {
  232. struct dma_async_tx_descriptor *desc;
  233. dma_cookie_t cookie;
  234. dma_addr_t rxbuf;
  235. struct emac_dma_req *req;
  236. int ret = 0;
  237. rxbuf = dma_map_single(db->dev, rdptr, count, DMA_FROM_DEVICE);
  238. ret = dma_mapping_error(db->dev, rxbuf);
  239. if (ret) {
  240. dev_err(db->dev, "dma mapping error.\n");
  241. return ret;
  242. }
  243. desc = dmaengine_prep_slave_single(db->rx_chan, rxbuf, count,
  244. DMA_DEV_TO_MEM,
  245. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  246. if (!desc) {
  247. dev_err(db->dev, "prepare slave single failed\n");
  248. ret = -ENOMEM;
  249. goto prepare_err;
  250. }
  251. req = emac_alloc_dma_req(db, desc, skb, rxbuf, count);
  252. if (!req) {
  253. dev_err(db->dev, "alloc emac dma req error.\n");
  254. ret = -ENOMEM;
  255. goto alloc_req_err;
  256. }
  257. desc->callback_param = req;
  258. desc->callback = emac_dma_done_callback;
  259. cookie = dmaengine_submit(desc);
  260. ret = dma_submit_error(cookie);
  261. if (ret) {
  262. dev_err(db->dev, "dma submit error.\n");
  263. goto submit_err;
  264. }
  265. dma_async_issue_pending(db->rx_chan);
  266. return ret;
  267. submit_err:
  268. emac_free_dma_req(req);
  269. alloc_req_err:
  270. dmaengine_desc_free(desc);
  271. prepare_err:
  272. dma_unmap_single(db->dev, rxbuf, count, DMA_FROM_DEVICE);
  273. return ret;
  274. }
  275. /* ethtool ops */
  276. static void emac_get_drvinfo(struct net_device *dev,
  277. struct ethtool_drvinfo *info)
  278. {
  279. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  280. strscpy(info->bus_info, dev_name(&dev->dev), sizeof(info->bus_info));
  281. }
  282. static u32 emac_get_msglevel(struct net_device *dev)
  283. {
  284. struct emac_board_info *db = netdev_priv(dev);
  285. return db->msg_enable;
  286. }
  287. static void emac_set_msglevel(struct net_device *dev, u32 value)
  288. {
  289. struct emac_board_info *db = netdev_priv(dev);
  290. db->msg_enable = value;
  291. }
  292. static const struct ethtool_ops emac_ethtool_ops = {
  293. .get_drvinfo = emac_get_drvinfo,
  294. .get_link = ethtool_op_get_link,
  295. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  296. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  297. .get_msglevel = emac_get_msglevel,
  298. .set_msglevel = emac_set_msglevel,
  299. };
  300. static unsigned int emac_setup(struct net_device *ndev)
  301. {
  302. struct emac_board_info *db = netdev_priv(ndev);
  303. unsigned int reg_val;
  304. /* set up TX */
  305. reg_val = readl(db->membase + EMAC_TX_MODE_REG);
  306. writel(reg_val | EMAC_TX_MODE_ABORTED_FRAME_EN,
  307. db->membase + EMAC_TX_MODE_REG);
  308. /* set MAC */
  309. /* set MAC CTL0 */
  310. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  311. writel(reg_val | EMAC_MAC_CTL0_RX_FLOW_CTL_EN |
  312. EMAC_MAC_CTL0_TX_FLOW_CTL_EN,
  313. db->membase + EMAC_MAC_CTL0_REG);
  314. /* set MAC CTL1 */
  315. reg_val = readl(db->membase + EMAC_MAC_CTL1_REG);
  316. reg_val |= EMAC_MAC_CTL1_LEN_CHECK_EN;
  317. reg_val |= EMAC_MAC_CTL1_CRC_EN;
  318. reg_val |= EMAC_MAC_CTL1_PAD_EN;
  319. writel(reg_val, db->membase + EMAC_MAC_CTL1_REG);
  320. /* set up IPGT */
  321. writel(EMAC_MAC_IPGT_FULL_DUPLEX, db->membase + EMAC_MAC_IPGT_REG);
  322. /* set up IPGR */
  323. writel((EMAC_MAC_IPGR_IPG1 << 8) | EMAC_MAC_IPGR_IPG2,
  324. db->membase + EMAC_MAC_IPGR_REG);
  325. /* set up Collison window */
  326. writel((EMAC_MAC_CLRT_COLLISION_WINDOW << 8) | EMAC_MAC_CLRT_RM,
  327. db->membase + EMAC_MAC_CLRT_REG);
  328. /* set up Max Frame Length */
  329. writel(EMAC_MAX_FRAME_LEN,
  330. db->membase + EMAC_MAC_MAXF_REG);
  331. return 0;
  332. }
  333. static void emac_set_rx_mode(struct net_device *ndev)
  334. {
  335. struct emac_board_info *db = netdev_priv(ndev);
  336. unsigned int reg_val;
  337. /* set up RX */
  338. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  339. if (ndev->flags & IFF_PROMISC)
  340. reg_val |= EMAC_RX_CTL_PASS_ALL_EN;
  341. else
  342. reg_val &= ~EMAC_RX_CTL_PASS_ALL_EN;
  343. writel(reg_val | EMAC_RX_CTL_PASS_LEN_OOR_EN |
  344. EMAC_RX_CTL_ACCEPT_UNICAST_EN | EMAC_RX_CTL_DA_FILTER_EN |
  345. EMAC_RX_CTL_ACCEPT_MULTICAST_EN |
  346. EMAC_RX_CTL_ACCEPT_BROADCAST_EN,
  347. db->membase + EMAC_RX_CTL_REG);
  348. }
  349. static unsigned int emac_powerup(struct net_device *ndev)
  350. {
  351. struct emac_board_info *db = netdev_priv(ndev);
  352. unsigned int reg_val;
  353. /* initial EMAC */
  354. /* flush RX FIFO */
  355. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  356. reg_val |= EMAC_RX_CTL_FLUSH_FIFO;
  357. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  358. udelay(1);
  359. /* initial MAC */
  360. /* soft reset MAC */
  361. reg_val = readl(db->membase + EMAC_MAC_CTL0_REG);
  362. reg_val &= ~EMAC_MAC_CTL0_SOFT_RESET;
  363. writel(reg_val, db->membase + EMAC_MAC_CTL0_REG);
  364. /* set MII clock */
  365. reg_val = readl(db->membase + EMAC_MAC_MCFG_REG);
  366. reg_val &= ~EMAC_MAC_MCFG_MII_CLKD_MASK;
  367. reg_val |= EMAC_MAC_MCFG_MII_CLKD_72;
  368. writel(reg_val, db->membase + EMAC_MAC_MCFG_REG);
  369. /* clear RX counter */
  370. writel(0x0, db->membase + EMAC_RX_FBC_REG);
  371. /* disable all interrupt and clear interrupt status */
  372. writel(0, db->membase + EMAC_INT_CTL_REG);
  373. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  374. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  375. udelay(1);
  376. /* set up EMAC */
  377. emac_setup(ndev);
  378. /* set mac_address to chip */
  379. writel(ndev->dev_addr[0] << 16 | ndev->dev_addr[1] << 8 | ndev->
  380. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  381. writel(ndev->dev_addr[3] << 16 | ndev->dev_addr[4] << 8 | ndev->
  382. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  383. mdelay(1);
  384. return 0;
  385. }
  386. static int emac_set_mac_address(struct net_device *dev, void *p)
  387. {
  388. struct sockaddr *addr = p;
  389. struct emac_board_info *db = netdev_priv(dev);
  390. if (netif_running(dev))
  391. return -EBUSY;
  392. eth_hw_addr_set(dev, addr->sa_data);
  393. writel(dev->dev_addr[0] << 16 | dev->dev_addr[1] << 8 | dev->
  394. dev_addr[2], db->membase + EMAC_MAC_A1_REG);
  395. writel(dev->dev_addr[3] << 16 | dev->dev_addr[4] << 8 | dev->
  396. dev_addr[5], db->membase + EMAC_MAC_A0_REG);
  397. return 0;
  398. }
  399. /* Initialize emac board */
  400. static void emac_init_device(struct net_device *dev)
  401. {
  402. struct emac_board_info *db = netdev_priv(dev);
  403. unsigned long flags;
  404. unsigned int reg_val;
  405. spin_lock_irqsave(&db->lock, flags);
  406. emac_update_speed(dev);
  407. emac_update_duplex(dev);
  408. /* enable RX/TX */
  409. reg_val = readl(db->membase + EMAC_CTL_REG);
  410. writel(reg_val | EMAC_CTL_RESET | EMAC_CTL_TX_EN | EMAC_CTL_RX_EN,
  411. db->membase + EMAC_CTL_REG);
  412. /* enable RX/TX0/RX Hlevel interrup */
  413. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  414. reg_val |= (EMAC_INT_CTL_TX_EN | EMAC_INT_CTL_TX_ABRT_EN | EMAC_INT_CTL_RX_EN);
  415. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  416. spin_unlock_irqrestore(&db->lock, flags);
  417. }
  418. /* Our watchdog timed out. Called by the networking layer */
  419. static void emac_timeout(struct net_device *dev, unsigned int txqueue)
  420. {
  421. struct emac_board_info *db = netdev_priv(dev);
  422. unsigned long flags;
  423. if (netif_msg_timer(db))
  424. dev_err(db->dev, "tx time out.\n");
  425. /* Save previous register address */
  426. spin_lock_irqsave(&db->lock, flags);
  427. netif_stop_queue(dev);
  428. emac_reset(db);
  429. emac_init_device(dev);
  430. /* We can accept TX packets again */
  431. netif_trans_update(dev);
  432. netif_wake_queue(dev);
  433. /* Restore previous register address */
  434. spin_unlock_irqrestore(&db->lock, flags);
  435. }
  436. /* Hardware start transmission.
  437. * Send a packet to media from the upper layer.
  438. */
  439. static netdev_tx_t emac_start_xmit(struct sk_buff *skb, struct net_device *dev)
  440. {
  441. struct emac_board_info *db = netdev_priv(dev);
  442. unsigned long channel;
  443. unsigned long flags;
  444. channel = db->tx_fifo_stat & 3;
  445. if (channel == 3)
  446. return NETDEV_TX_BUSY;
  447. channel = (channel == 1 ? 1 : 0);
  448. spin_lock_irqsave(&db->lock, flags);
  449. writel(channel, db->membase + EMAC_TX_INS_REG);
  450. emac_outblk_32bit(db->membase + EMAC_TX_IO_DATA_REG,
  451. skb->data, skb->len);
  452. dev->stats.tx_bytes += skb->len;
  453. db->tx_fifo_stat |= 1 << channel;
  454. /* TX control: First packet immediately send, second packet queue */
  455. if (channel == 0) {
  456. /* set TX len */
  457. writel(skb->len, db->membase + EMAC_TX_PL0_REG);
  458. /* start translate from fifo to phy */
  459. writel(readl(db->membase + EMAC_TX_CTL0_REG) | 1,
  460. db->membase + EMAC_TX_CTL0_REG);
  461. /* save the time stamp */
  462. netif_trans_update(dev);
  463. } else if (channel == 1) {
  464. /* set TX len */
  465. writel(skb->len, db->membase + EMAC_TX_PL1_REG);
  466. /* start translate from fifo to phy */
  467. writel(readl(db->membase + EMAC_TX_CTL1_REG) | 1,
  468. db->membase + EMAC_TX_CTL1_REG);
  469. /* save the time stamp */
  470. netif_trans_update(dev);
  471. }
  472. if ((db->tx_fifo_stat & 3) == 3) {
  473. /* Second packet */
  474. netif_stop_queue(dev);
  475. }
  476. spin_unlock_irqrestore(&db->lock, flags);
  477. /* free this SKB */
  478. dev_consume_skb_any(skb);
  479. return NETDEV_TX_OK;
  480. }
  481. /* EMAC interrupt handler
  482. * receive the packet to upper layer, free the transmitted packet
  483. */
  484. static void emac_tx_done(struct net_device *dev, struct emac_board_info *db,
  485. unsigned int tx_status)
  486. {
  487. /* One packet sent complete */
  488. db->tx_fifo_stat &= ~(tx_status & 3);
  489. if (3 == (tx_status & 3))
  490. dev->stats.tx_packets += 2;
  491. else
  492. dev->stats.tx_packets++;
  493. if (netif_msg_tx_done(db))
  494. dev_dbg(db->dev, "tx done, NSR %02x\n", tx_status);
  495. netif_wake_queue(dev);
  496. }
  497. /* Received a packet and pass to upper layer
  498. */
  499. static void emac_rx(struct net_device *dev)
  500. {
  501. struct emac_board_info *db = netdev_priv(dev);
  502. struct sk_buff *skb;
  503. u8 *rdptr;
  504. bool good_packet;
  505. unsigned int reg_val;
  506. u32 rxhdr, rxstatus, rxcount, rxlen;
  507. /* Check packet ready or not */
  508. while (1) {
  509. /* race warning: the first packet might arrive with
  510. * the interrupts disabled, but the second will fix
  511. * it
  512. */
  513. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  514. if (netif_msg_rx_status(db))
  515. dev_dbg(db->dev, "RXCount: %x\n", rxcount);
  516. if (!rxcount) {
  517. db->emacrx_completed_flag = 1;
  518. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  519. reg_val |= (EMAC_INT_CTL_TX_EN |
  520. EMAC_INT_CTL_TX_ABRT_EN |
  521. EMAC_INT_CTL_RX_EN);
  522. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  523. /* had one stuck? */
  524. rxcount = readl(db->membase + EMAC_RX_FBC_REG);
  525. if (!rxcount)
  526. return;
  527. }
  528. reg_val = readl(db->membase + EMAC_RX_IO_DATA_REG);
  529. if (netif_msg_rx_status(db))
  530. dev_dbg(db->dev, "receive header: %x\n", reg_val);
  531. if (reg_val != EMAC_UNDOCUMENTED_MAGIC) {
  532. /* disable RX */
  533. reg_val = readl(db->membase + EMAC_CTL_REG);
  534. writel(reg_val & ~EMAC_CTL_RX_EN,
  535. db->membase + EMAC_CTL_REG);
  536. /* Flush RX FIFO */
  537. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  538. writel(reg_val | (1 << 3),
  539. db->membase + EMAC_RX_CTL_REG);
  540. do {
  541. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  542. } while (reg_val & (1 << 3));
  543. /* enable RX */
  544. reg_val = readl(db->membase + EMAC_CTL_REG);
  545. writel(reg_val | EMAC_CTL_RX_EN,
  546. db->membase + EMAC_CTL_REG);
  547. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  548. reg_val |= (EMAC_INT_CTL_TX_EN |
  549. EMAC_INT_CTL_TX_ABRT_EN |
  550. EMAC_INT_CTL_RX_EN);
  551. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  552. db->emacrx_completed_flag = 1;
  553. return;
  554. }
  555. /* A packet ready now & Get status/length */
  556. good_packet = true;
  557. rxhdr = readl(db->membase + EMAC_RX_IO_DATA_REG);
  558. if (netif_msg_rx_status(db))
  559. dev_dbg(db->dev, "rxhdr: %x\n", *((int *)(&rxhdr)));
  560. rxlen = EMAC_RX_IO_DATA_LEN(rxhdr);
  561. rxstatus = EMAC_RX_IO_DATA_STATUS(rxhdr);
  562. if (netif_msg_rx_status(db))
  563. dev_dbg(db->dev, "RX: status %02x, length %04x\n",
  564. rxstatus, rxlen);
  565. /* Packet Status check */
  566. if (rxlen < 0x40) {
  567. good_packet = false;
  568. if (netif_msg_rx_err(db))
  569. dev_dbg(db->dev, "RX: Bad Packet (runt)\n");
  570. }
  571. if (unlikely(!(rxstatus & EMAC_RX_IO_DATA_STATUS_OK))) {
  572. good_packet = false;
  573. if (rxstatus & EMAC_RX_IO_DATA_STATUS_CRC_ERR) {
  574. if (netif_msg_rx_err(db))
  575. dev_dbg(db->dev, "crc error\n");
  576. dev->stats.rx_crc_errors++;
  577. }
  578. if (rxstatus & EMAC_RX_IO_DATA_STATUS_LEN_ERR) {
  579. if (netif_msg_rx_err(db))
  580. dev_dbg(db->dev, "length error\n");
  581. dev->stats.rx_length_errors++;
  582. }
  583. }
  584. /* Move data from EMAC */
  585. if (good_packet) {
  586. skb = netdev_alloc_skb(dev, rxlen + 4);
  587. if (!skb)
  588. continue;
  589. skb_reserve(skb, 2);
  590. rdptr = skb_put(skb, rxlen - 4);
  591. /* Read received packet from RX SRAM */
  592. if (netif_msg_rx_status(db))
  593. dev_dbg(db->dev, "RxLen %x\n", rxlen);
  594. if (rxlen >= dev->mtu && db->rx_chan) {
  595. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  596. reg_val |= EMAC_RX_CTL_DMA_EN;
  597. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  598. if (!emac_dma_inblk_32bit(db, skb, rdptr, rxlen))
  599. break;
  600. /* re enable cpu receive. then try to receive by emac_inblk_32bit */
  601. reg_val = readl(db->membase + EMAC_RX_CTL_REG);
  602. reg_val &= ~EMAC_RX_CTL_DMA_EN;
  603. writel(reg_val, db->membase + EMAC_RX_CTL_REG);
  604. }
  605. emac_inblk_32bit(db->membase + EMAC_RX_IO_DATA_REG,
  606. rdptr, rxlen);
  607. dev->stats.rx_bytes += rxlen;
  608. /* Pass to upper layer */
  609. skb->protocol = eth_type_trans(skb, dev);
  610. netif_rx(skb);
  611. dev->stats.rx_packets++;
  612. }
  613. }
  614. }
  615. static irqreturn_t emac_interrupt(int irq, void *dev_id)
  616. {
  617. struct net_device *dev = dev_id;
  618. struct emac_board_info *db = netdev_priv(dev);
  619. int int_status;
  620. unsigned int reg_val;
  621. /* A real interrupt coming */
  622. spin_lock(&db->lock);
  623. /* Disable all interrupts */
  624. writel(0, db->membase + EMAC_INT_CTL_REG);
  625. /* Got EMAC interrupt status */
  626. /* Got ISR */
  627. int_status = readl(db->membase + EMAC_INT_STA_REG);
  628. /* Clear ISR status */
  629. writel(int_status, db->membase + EMAC_INT_STA_REG);
  630. if (netif_msg_intr(db))
  631. dev_dbg(db->dev, "emac interrupt %02x\n", int_status);
  632. /* Received the coming packet */
  633. if ((int_status & 0x100) && (db->emacrx_completed_flag == 1)) {
  634. /* carrier lost */
  635. db->emacrx_completed_flag = 0;
  636. emac_rx(dev);
  637. }
  638. /* Transmit Interrupt check */
  639. if (int_status & EMAC_INT_STA_TX_COMPLETE)
  640. emac_tx_done(dev, db, int_status);
  641. if (int_status & EMAC_INT_STA_TX_ABRT)
  642. netdev_info(dev, " ab : %x\n", int_status);
  643. /* Re-enable interrupt mask */
  644. if (db->emacrx_completed_flag == 1) {
  645. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  646. reg_val |= (EMAC_INT_CTL_TX_EN | EMAC_INT_CTL_TX_ABRT_EN | EMAC_INT_CTL_RX_EN);
  647. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  648. } else {
  649. reg_val = readl(db->membase + EMAC_INT_CTL_REG);
  650. reg_val |= (EMAC_INT_CTL_TX_EN | EMAC_INT_CTL_TX_ABRT_EN);
  651. writel(reg_val, db->membase + EMAC_INT_CTL_REG);
  652. }
  653. spin_unlock(&db->lock);
  654. return IRQ_HANDLED;
  655. }
  656. #ifdef CONFIG_NET_POLL_CONTROLLER
  657. /*
  658. * Used by netconsole
  659. */
  660. static void emac_poll_controller(struct net_device *dev)
  661. {
  662. disable_irq(dev->irq);
  663. emac_interrupt(dev->irq, dev);
  664. enable_irq(dev->irq);
  665. }
  666. #endif
  667. /* Open the interface.
  668. * The interface is opened whenever "ifconfig" actives it.
  669. */
  670. static int emac_open(struct net_device *dev)
  671. {
  672. struct emac_board_info *db = netdev_priv(dev);
  673. int ret;
  674. if (netif_msg_ifup(db))
  675. dev_dbg(db->dev, "enabling %s\n", dev->name);
  676. if (request_irq(dev->irq, &emac_interrupt, 0, dev->name, dev))
  677. return -EAGAIN;
  678. /* Initialize EMAC board */
  679. emac_reset(db);
  680. emac_init_device(dev);
  681. ret = emac_mdio_probe(dev);
  682. if (ret < 0) {
  683. free_irq(dev->irq, dev);
  684. netdev_err(dev, "cannot probe MDIO bus\n");
  685. return ret;
  686. }
  687. phy_start(dev->phydev);
  688. netif_start_queue(dev);
  689. return 0;
  690. }
  691. static void emac_shutdown(struct net_device *dev)
  692. {
  693. unsigned int reg_val;
  694. struct emac_board_info *db = netdev_priv(dev);
  695. /* Disable all interrupt */
  696. writel(0, db->membase + EMAC_INT_CTL_REG);
  697. /* clear interrupt status */
  698. reg_val = readl(db->membase + EMAC_INT_STA_REG);
  699. writel(reg_val, db->membase + EMAC_INT_STA_REG);
  700. /* Disable RX/TX */
  701. reg_val = readl(db->membase + EMAC_CTL_REG);
  702. reg_val &= ~(EMAC_CTL_TX_EN | EMAC_CTL_RX_EN | EMAC_CTL_RESET);
  703. writel(reg_val, db->membase + EMAC_CTL_REG);
  704. }
  705. /* Stop the interface.
  706. * The interface is stopped when it is brought.
  707. */
  708. static int emac_stop(struct net_device *ndev)
  709. {
  710. struct emac_board_info *db = netdev_priv(ndev);
  711. if (netif_msg_ifdown(db))
  712. dev_dbg(db->dev, "shutting down %s\n", ndev->name);
  713. netif_stop_queue(ndev);
  714. netif_carrier_off(ndev);
  715. phy_stop(ndev->phydev);
  716. emac_mdio_remove(ndev);
  717. emac_shutdown(ndev);
  718. free_irq(ndev->irq, ndev);
  719. return 0;
  720. }
  721. static const struct net_device_ops emac_netdev_ops = {
  722. .ndo_open = emac_open,
  723. .ndo_stop = emac_stop,
  724. .ndo_start_xmit = emac_start_xmit,
  725. .ndo_tx_timeout = emac_timeout,
  726. .ndo_set_rx_mode = emac_set_rx_mode,
  727. .ndo_eth_ioctl = phy_do_ioctl_running,
  728. .ndo_validate_addr = eth_validate_addr,
  729. .ndo_set_mac_address = emac_set_mac_address,
  730. #ifdef CONFIG_NET_POLL_CONTROLLER
  731. .ndo_poll_controller = emac_poll_controller,
  732. #endif
  733. };
  734. static int emac_configure_dma(struct emac_board_info *db)
  735. {
  736. struct platform_device *pdev = db->pdev;
  737. struct net_device *ndev = db->ndev;
  738. struct dma_slave_config conf = {};
  739. struct resource *regs;
  740. int err = 0;
  741. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  742. if (!regs) {
  743. netdev_err(ndev, "get io resource from device failed.\n");
  744. err = -ENOMEM;
  745. goto out_clear_chan;
  746. }
  747. netdev_info(ndev, "get io resource from device: %pa, size = %u\n",
  748. &regs->start, (unsigned int)resource_size(regs));
  749. db->emac_rx_fifo = regs->start + EMAC_RX_IO_DATA_REG;
  750. db->rx_chan = dma_request_chan(&pdev->dev, "rx");
  751. if (IS_ERR(db->rx_chan)) {
  752. netdev_err(ndev,
  753. "failed to request dma channel. dma is disabled\n");
  754. err = PTR_ERR(db->rx_chan);
  755. goto out_clear_chan;
  756. }
  757. conf.direction = DMA_DEV_TO_MEM;
  758. conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  759. conf.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  760. conf.src_addr = db->emac_rx_fifo;
  761. conf.dst_maxburst = 4;
  762. conf.src_maxburst = 4;
  763. conf.device_fc = false;
  764. err = dmaengine_slave_config(db->rx_chan, &conf);
  765. if (err) {
  766. netdev_err(ndev, "config dma slave failed\n");
  767. err = -EINVAL;
  768. goto out_slave_configure_err;
  769. }
  770. return err;
  771. out_slave_configure_err:
  772. dma_release_channel(db->rx_chan);
  773. out_clear_chan:
  774. db->rx_chan = NULL;
  775. return err;
  776. }
  777. /* Search EMAC board, allocate space and register it
  778. */
  779. static int emac_probe(struct platform_device *pdev)
  780. {
  781. struct device_node *np = pdev->dev.of_node;
  782. struct emac_board_info *db;
  783. struct net_device *ndev;
  784. int ret = 0;
  785. ndev = alloc_etherdev(sizeof(struct emac_board_info));
  786. if (!ndev) {
  787. dev_err(&pdev->dev, "could not allocate device.\n");
  788. return -ENOMEM;
  789. }
  790. SET_NETDEV_DEV(ndev, &pdev->dev);
  791. db = netdev_priv(ndev);
  792. db->dev = &pdev->dev;
  793. db->ndev = ndev;
  794. db->pdev = pdev;
  795. db->msg_enable = netif_msg_init(debug, EMAC_DEFAULT_MSG_ENABLE);
  796. spin_lock_init(&db->lock);
  797. db->membase = of_iomap(np, 0);
  798. if (!db->membase) {
  799. dev_err(&pdev->dev, "failed to remap registers\n");
  800. ret = -ENOMEM;
  801. goto out;
  802. }
  803. /* fill in parameters for net-dev structure */
  804. ndev->base_addr = (unsigned long)db->membase;
  805. ndev->irq = irq_of_parse_and_map(np, 0);
  806. if (ndev->irq == -ENXIO) {
  807. netdev_err(ndev, "No irq resource\n");
  808. ret = ndev->irq;
  809. goto out_iounmap;
  810. }
  811. if (emac_configure_dma(db))
  812. netdev_info(ndev, "configure dma failed. disable dma.\n");
  813. db->clk = devm_clk_get(&pdev->dev, NULL);
  814. if (IS_ERR(db->clk)) {
  815. ret = PTR_ERR(db->clk);
  816. goto out_dispose_mapping;
  817. }
  818. ret = clk_prepare_enable(db->clk);
  819. if (ret) {
  820. dev_err(&pdev->dev, "Error couldn't enable clock (%d)\n", ret);
  821. goto out_dispose_mapping;
  822. }
  823. ret = sunxi_sram_claim(&pdev->dev);
  824. if (ret) {
  825. dev_err(&pdev->dev, "Error couldn't map SRAM to device\n");
  826. goto out_clk_disable_unprepare;
  827. }
  828. db->phy_node = of_parse_phandle(np, "phy-handle", 0);
  829. if (!db->phy_node)
  830. db->phy_node = of_parse_phandle(np, "phy", 0);
  831. if (!db->phy_node) {
  832. dev_err(&pdev->dev, "no associated PHY\n");
  833. ret = -ENODEV;
  834. goto out_release_sram;
  835. }
  836. /* Read MAC-address from DT */
  837. ret = of_get_ethdev_address(np, ndev);
  838. if (ret) {
  839. /* if the MAC address is invalid get a random one */
  840. eth_hw_addr_random(ndev);
  841. dev_warn(&pdev->dev, "using random MAC address %pM\n",
  842. ndev->dev_addr);
  843. }
  844. db->emacrx_completed_flag = 1;
  845. emac_powerup(ndev);
  846. emac_reset(db);
  847. ndev->netdev_ops = &emac_netdev_ops;
  848. ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
  849. ndev->ethtool_ops = &emac_ethtool_ops;
  850. platform_set_drvdata(pdev, ndev);
  851. /* Carrier starts down, phylib will bring it up */
  852. netif_carrier_off(ndev);
  853. ret = register_netdev(ndev);
  854. if (ret) {
  855. dev_err(&pdev->dev, "Registering netdev failed!\n");
  856. ret = -ENODEV;
  857. goto out_release_sram;
  858. }
  859. dev_info(&pdev->dev, "%s: at %p, IRQ %d MAC: %pM\n",
  860. ndev->name, db->membase, ndev->irq, ndev->dev_addr);
  861. return 0;
  862. out_release_sram:
  863. sunxi_sram_release(&pdev->dev);
  864. out_clk_disable_unprepare:
  865. clk_disable_unprepare(db->clk);
  866. out_dispose_mapping:
  867. irq_dispose_mapping(ndev->irq);
  868. dma_release_channel(db->rx_chan);
  869. out_iounmap:
  870. iounmap(db->membase);
  871. out:
  872. dev_err(db->dev, "not found (%d).\n", ret);
  873. free_netdev(ndev);
  874. return ret;
  875. }
  876. static int emac_remove(struct platform_device *pdev)
  877. {
  878. struct net_device *ndev = platform_get_drvdata(pdev);
  879. struct emac_board_info *db = netdev_priv(ndev);
  880. if (db->rx_chan) {
  881. dmaengine_terminate_all(db->rx_chan);
  882. dma_release_channel(db->rx_chan);
  883. }
  884. unregister_netdev(ndev);
  885. sunxi_sram_release(&pdev->dev);
  886. clk_disable_unprepare(db->clk);
  887. irq_dispose_mapping(ndev->irq);
  888. iounmap(db->membase);
  889. free_netdev(ndev);
  890. dev_dbg(&pdev->dev, "released and freed device\n");
  891. return 0;
  892. }
  893. static int emac_suspend(struct platform_device *dev, pm_message_t state)
  894. {
  895. struct net_device *ndev = platform_get_drvdata(dev);
  896. netif_carrier_off(ndev);
  897. netif_device_detach(ndev);
  898. emac_shutdown(ndev);
  899. return 0;
  900. }
  901. static int emac_resume(struct platform_device *dev)
  902. {
  903. struct net_device *ndev = platform_get_drvdata(dev);
  904. struct emac_board_info *db = netdev_priv(ndev);
  905. emac_reset(db);
  906. emac_init_device(ndev);
  907. netif_device_attach(ndev);
  908. return 0;
  909. }
  910. static const struct of_device_id emac_of_match[] = {
  911. {.compatible = "allwinner,sun4i-a10-emac",},
  912. /* Deprecated */
  913. {.compatible = "allwinner,sun4i-emac",},
  914. {},
  915. };
  916. MODULE_DEVICE_TABLE(of, emac_of_match);
  917. static struct platform_driver emac_driver = {
  918. .driver = {
  919. .name = "sun4i-emac",
  920. .of_match_table = emac_of_match,
  921. },
  922. .probe = emac_probe,
  923. .remove = emac_remove,
  924. .suspend = emac_suspend,
  925. .resume = emac_resume,
  926. };
  927. module_platform_driver(emac_driver);
  928. MODULE_AUTHOR("Stefan Roese <[email protected]>");
  929. MODULE_AUTHOR("Maxime Ripard <[email protected]>");
  930. MODULE_DESCRIPTION("Allwinner A10 emac network driver");
  931. MODULE_LICENSE("GPL");