mt6360-core.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2020 MediaTek Inc.
  4. *
  5. * Author: Gene Chen <[email protected]>
  6. */
  7. #include <linux/crc8.h>
  8. #include <linux/i2c.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mfd/core.h>
  13. #include <linux/module.h>
  14. #include <linux/regmap.h>
  15. #include <linux/slab.h>
  16. enum {
  17. MT6360_SLAVE_TCPC = 0,
  18. MT6360_SLAVE_PMIC,
  19. MT6360_SLAVE_LDO,
  20. MT6360_SLAVE_PMU,
  21. MT6360_SLAVE_MAX,
  22. };
  23. struct mt6360_ddata {
  24. struct i2c_client *i2c[MT6360_SLAVE_MAX];
  25. struct device *dev;
  26. struct regmap *regmap;
  27. struct regmap_irq_chip_data *irq_data;
  28. unsigned int chip_rev;
  29. u8 crc8_tbl[CRC8_TABLE_SIZE];
  30. };
  31. #define MT6360_TCPC_SLAVEID 0x4E
  32. #define MT6360_PMIC_SLAVEID 0x1A
  33. #define MT6360_LDO_SLAVEID 0x64
  34. #define MT6360_PMU_SLAVEID 0x34
  35. #define MT6360_REG_TCPCSTART 0x00
  36. #define MT6360_REG_TCPCEND 0xFF
  37. #define MT6360_REG_PMICSTART 0x100
  38. #define MT6360_REG_PMICEND 0x13B
  39. #define MT6360_REG_LDOSTART 0x200
  40. #define MT6360_REG_LDOEND 0x21C
  41. #define MT6360_REG_PMUSTART 0x300
  42. #define MT6360_PMU_DEV_INFO 0x300
  43. #define MT6360_PMU_CHG_IRQ1 0x3D0
  44. #define MT6360_PMU_CHG_MASK1 0x3F0
  45. #define MT6360_REG_PMUEND 0x3FF
  46. #define MT6360_PMU_IRQ_REGNUM 16
  47. #define CHIP_VEN_MASK 0xF0
  48. #define CHIP_VEN_MT6360 0x50
  49. #define CHIP_REV_MASK 0x0F
  50. #define MT6360_ADDRESS_MASK 0x3F
  51. #define MT6360_DATA_SIZE_1_BYTE 0x00
  52. #define MT6360_DATA_SIZE_2_BYTES 0x40
  53. #define MT6360_DATA_SIZE_3_BYTES 0x80
  54. #define MT6360_DATA_SIZE_4_BYTES 0xC0
  55. #define MT6360_CRC8_POLYNOMIAL 0x7
  56. #define MT6360_CRC_I2C_ADDR_SIZE 1
  57. #define MT6360_CRC_REG_ADDR_SIZE 1
  58. /* prealloca read size = i2c device addr + i2c reg addr + val ... + crc8 */
  59. #define MT6360_ALLOC_READ_SIZE(_size) (_size + 3)
  60. /* prealloca write size = i2c device addr + i2c reg addr + val ... + crc8 + dummy byte */
  61. #define MT6360_ALLOC_WRITE_SIZE(_size) (_size + 4)
  62. #define MT6360_CRC_PREDATA_OFFSET (MT6360_CRC_I2C_ADDR_SIZE + MT6360_CRC_REG_ADDR_SIZE)
  63. #define MT6360_CRC_CRC8_SIZE 1
  64. #define MT6360_CRC_DUMMY_BYTE_SIZE 1
  65. #define MT6360_REGMAP_REG_BYTE_SIZE 2
  66. #define I2C_ADDR_XLATE_8BIT(_addr, _rw) (((_addr & 0x7F) << 1) + _rw)
  67. /* reg 0 -> 0 ~ 7 */
  68. #define MT6360_CHG_TREG_EVT 4
  69. #define MT6360_CHG_AICR_EVT 5
  70. #define MT6360_CHG_MIVR_EVT 6
  71. #define MT6360_PWR_RDY_EVT 7
  72. /* REG 1 -> 8 ~ 15 */
  73. #define MT6360_CHG_BATSYSUV_EVT 9
  74. #define MT6360_FLED_CHG_VINOVP_EVT 11
  75. #define MT6360_CHG_VSYSUV_EVT 12
  76. #define MT6360_CHG_VSYSOV_EVT 13
  77. #define MT6360_CHG_VBATOV_EVT 14
  78. #define MT6360_CHG_VBUSOV_EVT 15
  79. /* REG 2 -> 16 ~ 23 */
  80. /* REG 3 -> 24 ~ 31 */
  81. #define MT6360_WD_PMU_DET 25
  82. #define MT6360_WD_PMU_DONE 26
  83. #define MT6360_CHG_TMRI 27
  84. #define MT6360_CHG_ADPBADI 29
  85. #define MT6360_CHG_RVPI 30
  86. #define MT6360_OTPI 31
  87. /* REG 4 -> 32 ~ 39 */
  88. #define MT6360_CHG_AICCMEASL 32
  89. #define MT6360_CHGDET_DONEI 34
  90. #define MT6360_WDTMRI 35
  91. #define MT6360_SSFINISHI 36
  92. #define MT6360_CHG_RECHGI 37
  93. #define MT6360_CHG_TERMI 38
  94. #define MT6360_CHG_IEOCI 39
  95. /* REG 5 -> 40 ~ 47 */
  96. #define MT6360_PUMPX_DONEI 40
  97. #define MT6360_BAT_OVP_ADC_EVT 41
  98. #define MT6360_TYPEC_OTP_EVT 42
  99. #define MT6360_ADC_WAKEUP_EVT 43
  100. #define MT6360_ADC_DONEI 44
  101. #define MT6360_BST_BATUVI 45
  102. #define MT6360_BST_VBUSOVI 46
  103. #define MT6360_BST_OLPI 47
  104. /* REG 6 -> 48 ~ 55 */
  105. #define MT6360_ATTACH_I 48
  106. #define MT6360_DETACH_I 49
  107. #define MT6360_QC30_STPDONE 51
  108. #define MT6360_QC_VBUSDET_DONE 52
  109. #define MT6360_HVDCP_DET 53
  110. #define MT6360_CHGDETI 54
  111. #define MT6360_DCDTI 55
  112. /* REG 7 -> 56 ~ 63 */
  113. #define MT6360_FOD_DONE_EVT 56
  114. #define MT6360_FOD_OV_EVT 57
  115. #define MT6360_CHRDET_UVP_EVT 58
  116. #define MT6360_CHRDET_OVP_EVT 59
  117. #define MT6360_CHRDET_EXT_EVT 60
  118. #define MT6360_FOD_LR_EVT 61
  119. #define MT6360_FOD_HR_EVT 62
  120. #define MT6360_FOD_DISCHG_FAIL_EVT 63
  121. /* REG 8 -> 64 ~ 71 */
  122. #define MT6360_USBID_EVT 64
  123. #define MT6360_APWDTRST_EVT 65
  124. #define MT6360_EN_EVT 66
  125. #define MT6360_QONB_RST_EVT 67
  126. #define MT6360_MRSTB_EVT 68
  127. #define MT6360_OTP_EVT 69
  128. #define MT6360_VDDAOV_EVT 70
  129. #define MT6360_SYSUV_EVT 71
  130. /* REG 9 -> 72 ~ 79 */
  131. #define MT6360_FLED_STRBPIN_EVT 72
  132. #define MT6360_FLED_TORPIN_EVT 73
  133. #define MT6360_FLED_TX_EVT 74
  134. #define MT6360_FLED_LVF_EVT 75
  135. #define MT6360_FLED2_SHORT_EVT 78
  136. #define MT6360_FLED1_SHORT_EVT 79
  137. /* REG 10 -> 80 ~ 87 */
  138. #define MT6360_FLED2_STRB_EVT 80
  139. #define MT6360_FLED1_STRB_EVT 81
  140. #define MT6360_FLED2_STRB_TO_EVT 82
  141. #define MT6360_FLED1_STRB_TO_EVT 83
  142. #define MT6360_FLED2_TOR_EVT 84
  143. #define MT6360_FLED1_TOR_EVT 85
  144. /* REG 11 -> 88 ~ 95 */
  145. /* REG 12 -> 96 ~ 103 */
  146. #define MT6360_BUCK1_PGB_EVT 96
  147. #define MT6360_BUCK1_OC_EVT 100
  148. #define MT6360_BUCK1_OV_EVT 101
  149. #define MT6360_BUCK1_UV_EVT 102
  150. /* REG 13 -> 104 ~ 111 */
  151. #define MT6360_BUCK2_PGB_EVT 104
  152. #define MT6360_BUCK2_OC_EVT 108
  153. #define MT6360_BUCK2_OV_EVT 109
  154. #define MT6360_BUCK2_UV_EVT 110
  155. /* REG 14 -> 112 ~ 119 */
  156. #define MT6360_LDO1_OC_EVT 113
  157. #define MT6360_LDO2_OC_EVT 114
  158. #define MT6360_LDO3_OC_EVT 115
  159. #define MT6360_LDO5_OC_EVT 117
  160. #define MT6360_LDO6_OC_EVT 118
  161. #define MT6360_LDO7_OC_EVT 119
  162. /* REG 15 -> 120 ~ 127 */
  163. #define MT6360_LDO1_PGB_EVT 121
  164. #define MT6360_LDO2_PGB_EVT 122
  165. #define MT6360_LDO3_PGB_EVT 123
  166. #define MT6360_LDO5_PGB_EVT 125
  167. #define MT6360_LDO6_PGB_EVT 126
  168. #define MT6360_LDO7_PGB_EVT 127
  169. static const struct regmap_irq mt6360_irqs[] = {
  170. REGMAP_IRQ_REG_LINE(MT6360_CHG_TREG_EVT, 8),
  171. REGMAP_IRQ_REG_LINE(MT6360_CHG_AICR_EVT, 8),
  172. REGMAP_IRQ_REG_LINE(MT6360_CHG_MIVR_EVT, 8),
  173. REGMAP_IRQ_REG_LINE(MT6360_PWR_RDY_EVT, 8),
  174. REGMAP_IRQ_REG_LINE(MT6360_CHG_BATSYSUV_EVT, 8),
  175. REGMAP_IRQ_REG_LINE(MT6360_FLED_CHG_VINOVP_EVT, 8),
  176. REGMAP_IRQ_REG_LINE(MT6360_CHG_VSYSUV_EVT, 8),
  177. REGMAP_IRQ_REG_LINE(MT6360_CHG_VSYSOV_EVT, 8),
  178. REGMAP_IRQ_REG_LINE(MT6360_CHG_VBATOV_EVT, 8),
  179. REGMAP_IRQ_REG_LINE(MT6360_CHG_VBUSOV_EVT, 8),
  180. REGMAP_IRQ_REG_LINE(MT6360_WD_PMU_DET, 8),
  181. REGMAP_IRQ_REG_LINE(MT6360_WD_PMU_DONE, 8),
  182. REGMAP_IRQ_REG_LINE(MT6360_CHG_TMRI, 8),
  183. REGMAP_IRQ_REG_LINE(MT6360_CHG_ADPBADI, 8),
  184. REGMAP_IRQ_REG_LINE(MT6360_CHG_RVPI, 8),
  185. REGMAP_IRQ_REG_LINE(MT6360_OTPI, 8),
  186. REGMAP_IRQ_REG_LINE(MT6360_CHG_AICCMEASL, 8),
  187. REGMAP_IRQ_REG_LINE(MT6360_CHGDET_DONEI, 8),
  188. REGMAP_IRQ_REG_LINE(MT6360_WDTMRI, 8),
  189. REGMAP_IRQ_REG_LINE(MT6360_SSFINISHI, 8),
  190. REGMAP_IRQ_REG_LINE(MT6360_CHG_RECHGI, 8),
  191. REGMAP_IRQ_REG_LINE(MT6360_CHG_TERMI, 8),
  192. REGMAP_IRQ_REG_LINE(MT6360_CHG_IEOCI, 8),
  193. REGMAP_IRQ_REG_LINE(MT6360_PUMPX_DONEI, 8),
  194. REGMAP_IRQ_REG_LINE(MT6360_BAT_OVP_ADC_EVT, 8),
  195. REGMAP_IRQ_REG_LINE(MT6360_TYPEC_OTP_EVT, 8),
  196. REGMAP_IRQ_REG_LINE(MT6360_ADC_WAKEUP_EVT, 8),
  197. REGMAP_IRQ_REG_LINE(MT6360_ADC_DONEI, 8),
  198. REGMAP_IRQ_REG_LINE(MT6360_BST_BATUVI, 8),
  199. REGMAP_IRQ_REG_LINE(MT6360_BST_VBUSOVI, 8),
  200. REGMAP_IRQ_REG_LINE(MT6360_BST_OLPI, 8),
  201. REGMAP_IRQ_REG_LINE(MT6360_ATTACH_I, 8),
  202. REGMAP_IRQ_REG_LINE(MT6360_DETACH_I, 8),
  203. REGMAP_IRQ_REG_LINE(MT6360_QC30_STPDONE, 8),
  204. REGMAP_IRQ_REG_LINE(MT6360_QC_VBUSDET_DONE, 8),
  205. REGMAP_IRQ_REG_LINE(MT6360_HVDCP_DET, 8),
  206. REGMAP_IRQ_REG_LINE(MT6360_CHGDETI, 8),
  207. REGMAP_IRQ_REG_LINE(MT6360_DCDTI, 8),
  208. REGMAP_IRQ_REG_LINE(MT6360_FOD_DONE_EVT, 8),
  209. REGMAP_IRQ_REG_LINE(MT6360_FOD_OV_EVT, 8),
  210. REGMAP_IRQ_REG_LINE(MT6360_CHRDET_UVP_EVT, 8),
  211. REGMAP_IRQ_REG_LINE(MT6360_CHRDET_OVP_EVT, 8),
  212. REGMAP_IRQ_REG_LINE(MT6360_CHRDET_EXT_EVT, 8),
  213. REGMAP_IRQ_REG_LINE(MT6360_FOD_LR_EVT, 8),
  214. REGMAP_IRQ_REG_LINE(MT6360_FOD_HR_EVT, 8),
  215. REGMAP_IRQ_REG_LINE(MT6360_FOD_DISCHG_FAIL_EVT, 8),
  216. REGMAP_IRQ_REG_LINE(MT6360_USBID_EVT, 8),
  217. REGMAP_IRQ_REG_LINE(MT6360_APWDTRST_EVT, 8),
  218. REGMAP_IRQ_REG_LINE(MT6360_EN_EVT, 8),
  219. REGMAP_IRQ_REG_LINE(MT6360_QONB_RST_EVT, 8),
  220. REGMAP_IRQ_REG_LINE(MT6360_MRSTB_EVT, 8),
  221. REGMAP_IRQ_REG_LINE(MT6360_OTP_EVT, 8),
  222. REGMAP_IRQ_REG_LINE(MT6360_VDDAOV_EVT, 8),
  223. REGMAP_IRQ_REG_LINE(MT6360_SYSUV_EVT, 8),
  224. REGMAP_IRQ_REG_LINE(MT6360_FLED_STRBPIN_EVT, 8),
  225. REGMAP_IRQ_REG_LINE(MT6360_FLED_TORPIN_EVT, 8),
  226. REGMAP_IRQ_REG_LINE(MT6360_FLED_TX_EVT, 8),
  227. REGMAP_IRQ_REG_LINE(MT6360_FLED_LVF_EVT, 8),
  228. REGMAP_IRQ_REG_LINE(MT6360_FLED2_SHORT_EVT, 8),
  229. REGMAP_IRQ_REG_LINE(MT6360_FLED1_SHORT_EVT, 8),
  230. REGMAP_IRQ_REG_LINE(MT6360_FLED2_STRB_EVT, 8),
  231. REGMAP_IRQ_REG_LINE(MT6360_FLED1_STRB_EVT, 8),
  232. REGMAP_IRQ_REG_LINE(MT6360_FLED2_STRB_TO_EVT, 8),
  233. REGMAP_IRQ_REG_LINE(MT6360_FLED1_STRB_TO_EVT, 8),
  234. REGMAP_IRQ_REG_LINE(MT6360_FLED2_TOR_EVT, 8),
  235. REGMAP_IRQ_REG_LINE(MT6360_FLED1_TOR_EVT, 8),
  236. REGMAP_IRQ_REG_LINE(MT6360_BUCK1_PGB_EVT, 8),
  237. REGMAP_IRQ_REG_LINE(MT6360_BUCK1_OC_EVT, 8),
  238. REGMAP_IRQ_REG_LINE(MT6360_BUCK1_OV_EVT, 8),
  239. REGMAP_IRQ_REG_LINE(MT6360_BUCK1_UV_EVT, 8),
  240. REGMAP_IRQ_REG_LINE(MT6360_BUCK2_PGB_EVT, 8),
  241. REGMAP_IRQ_REG_LINE(MT6360_BUCK2_OC_EVT, 8),
  242. REGMAP_IRQ_REG_LINE(MT6360_BUCK2_OV_EVT, 8),
  243. REGMAP_IRQ_REG_LINE(MT6360_BUCK2_UV_EVT, 8),
  244. REGMAP_IRQ_REG_LINE(MT6360_LDO1_OC_EVT, 8),
  245. REGMAP_IRQ_REG_LINE(MT6360_LDO2_OC_EVT, 8),
  246. REGMAP_IRQ_REG_LINE(MT6360_LDO3_OC_EVT, 8),
  247. REGMAP_IRQ_REG_LINE(MT6360_LDO5_OC_EVT, 8),
  248. REGMAP_IRQ_REG_LINE(MT6360_LDO6_OC_EVT, 8),
  249. REGMAP_IRQ_REG_LINE(MT6360_LDO7_OC_EVT, 8),
  250. REGMAP_IRQ_REG_LINE(MT6360_LDO1_PGB_EVT, 8),
  251. REGMAP_IRQ_REG_LINE(MT6360_LDO2_PGB_EVT, 8),
  252. REGMAP_IRQ_REG_LINE(MT6360_LDO3_PGB_EVT, 8),
  253. REGMAP_IRQ_REG_LINE(MT6360_LDO5_PGB_EVT, 8),
  254. REGMAP_IRQ_REG_LINE(MT6360_LDO6_PGB_EVT, 8),
  255. REGMAP_IRQ_REG_LINE(MT6360_LDO7_PGB_EVT, 8),
  256. };
  257. static const struct regmap_irq_chip mt6360_irq_chip = {
  258. .name = "mt6360_irqs",
  259. .irqs = mt6360_irqs,
  260. .num_irqs = ARRAY_SIZE(mt6360_irqs),
  261. .num_regs = MT6360_PMU_IRQ_REGNUM,
  262. .mask_base = MT6360_PMU_CHG_MASK1,
  263. .status_base = MT6360_PMU_CHG_IRQ1,
  264. .ack_base = MT6360_PMU_CHG_IRQ1,
  265. .init_ack_masked = true,
  266. .use_ack = true,
  267. };
  268. static const struct resource mt6360_adc_resources[] = {
  269. DEFINE_RES_IRQ_NAMED(MT6360_ADC_DONEI, "adc_donei"),
  270. };
  271. static const struct resource mt6360_chg_resources[] = {
  272. DEFINE_RES_IRQ_NAMED(MT6360_CHG_TREG_EVT, "chg_treg_evt"),
  273. DEFINE_RES_IRQ_NAMED(MT6360_PWR_RDY_EVT, "pwr_rdy_evt"),
  274. DEFINE_RES_IRQ_NAMED(MT6360_CHG_BATSYSUV_EVT, "chg_batsysuv_evt"),
  275. DEFINE_RES_IRQ_NAMED(MT6360_CHG_VSYSUV_EVT, "chg_vsysuv_evt"),
  276. DEFINE_RES_IRQ_NAMED(MT6360_CHG_VSYSOV_EVT, "chg_vsysov_evt"),
  277. DEFINE_RES_IRQ_NAMED(MT6360_CHG_VBATOV_EVT, "chg_vbatov_evt"),
  278. DEFINE_RES_IRQ_NAMED(MT6360_CHG_VBUSOV_EVT, "chg_vbusov_evt"),
  279. DEFINE_RES_IRQ_NAMED(MT6360_CHG_AICCMEASL, "chg_aiccmeasl"),
  280. DEFINE_RES_IRQ_NAMED(MT6360_WDTMRI, "wdtmri"),
  281. DEFINE_RES_IRQ_NAMED(MT6360_CHG_RECHGI, "chg_rechgi"),
  282. DEFINE_RES_IRQ_NAMED(MT6360_CHG_TERMI, "chg_termi"),
  283. DEFINE_RES_IRQ_NAMED(MT6360_CHG_IEOCI, "chg_ieoci"),
  284. DEFINE_RES_IRQ_NAMED(MT6360_PUMPX_DONEI, "pumpx_donei"),
  285. DEFINE_RES_IRQ_NAMED(MT6360_ATTACH_I, "attach_i"),
  286. DEFINE_RES_IRQ_NAMED(MT6360_CHRDET_EXT_EVT, "chrdet_ext_evt"),
  287. };
  288. static const struct resource mt6360_led_resources[] = {
  289. DEFINE_RES_IRQ_NAMED(MT6360_FLED_CHG_VINOVP_EVT, "fled_chg_vinovp_evt"),
  290. DEFINE_RES_IRQ_NAMED(MT6360_FLED_LVF_EVT, "fled_lvf_evt"),
  291. DEFINE_RES_IRQ_NAMED(MT6360_FLED2_SHORT_EVT, "fled2_short_evt"),
  292. DEFINE_RES_IRQ_NAMED(MT6360_FLED1_SHORT_EVT, "fled1_short_evt"),
  293. DEFINE_RES_IRQ_NAMED(MT6360_FLED2_STRB_TO_EVT, "fled2_strb_to_evt"),
  294. DEFINE_RES_IRQ_NAMED(MT6360_FLED1_STRB_TO_EVT, "fled1_strb_to_evt"),
  295. };
  296. static const struct resource mt6360_regulator_resources[] = {
  297. DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_PGB_EVT, "buck1_pgb_evt"),
  298. DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_OC_EVT, "buck1_oc_evt"),
  299. DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_OV_EVT, "buck1_ov_evt"),
  300. DEFINE_RES_IRQ_NAMED(MT6360_BUCK1_UV_EVT, "buck1_uv_evt"),
  301. DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_PGB_EVT, "buck2_pgb_evt"),
  302. DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_OC_EVT, "buck2_oc_evt"),
  303. DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_OV_EVT, "buck2_ov_evt"),
  304. DEFINE_RES_IRQ_NAMED(MT6360_BUCK2_UV_EVT, "buck2_uv_evt"),
  305. DEFINE_RES_IRQ_NAMED(MT6360_LDO1_OC_EVT, "ldo1_oc_evt"),
  306. DEFINE_RES_IRQ_NAMED(MT6360_LDO2_OC_EVT, "ldo2_oc_evt"),
  307. DEFINE_RES_IRQ_NAMED(MT6360_LDO3_OC_EVT, "ldo3_oc_evt"),
  308. DEFINE_RES_IRQ_NAMED(MT6360_LDO5_OC_EVT, "ldo5_oc_evt"),
  309. DEFINE_RES_IRQ_NAMED(MT6360_LDO6_OC_EVT, "ldo6_oc_evt"),
  310. DEFINE_RES_IRQ_NAMED(MT6360_LDO7_OC_EVT, "ldo7_oc_evt"),
  311. DEFINE_RES_IRQ_NAMED(MT6360_LDO1_PGB_EVT, "ldo1_pgb_evt"),
  312. DEFINE_RES_IRQ_NAMED(MT6360_LDO2_PGB_EVT, "ldo2_pgb_evt"),
  313. DEFINE_RES_IRQ_NAMED(MT6360_LDO3_PGB_EVT, "ldo3_pgb_evt"),
  314. DEFINE_RES_IRQ_NAMED(MT6360_LDO5_PGB_EVT, "ldo5_pgb_evt"),
  315. DEFINE_RES_IRQ_NAMED(MT6360_LDO6_PGB_EVT, "ldo6_pgb_evt"),
  316. DEFINE_RES_IRQ_NAMED(MT6360_LDO7_PGB_EVT, "ldo7_pgb_evt"),
  317. };
  318. static const struct mfd_cell mt6360_devs[] = {
  319. MFD_CELL_OF("mt6360-adc", mt6360_adc_resources,
  320. NULL, 0, 0, "mediatek,mt6360-adc"),
  321. MFD_CELL_OF("mt6360-chg", mt6360_chg_resources,
  322. NULL, 0, 0, "mediatek,mt6360-chg"),
  323. MFD_CELL_OF("mt6360-led", mt6360_led_resources,
  324. NULL, 0, 0, "mediatek,mt6360-led"),
  325. MFD_CELL_RES("mt6360-regulator", mt6360_regulator_resources),
  326. MFD_CELL_OF("mt6360-tcpc", NULL,
  327. NULL, 0, 0, "mediatek,mt6360-tcpc"),
  328. };
  329. static int mt6360_check_vendor_info(struct mt6360_ddata *ddata)
  330. {
  331. u32 info;
  332. int ret;
  333. ret = regmap_read(ddata->regmap, MT6360_PMU_DEV_INFO, &info);
  334. if (ret < 0)
  335. return ret;
  336. if ((info & CHIP_VEN_MASK) != CHIP_VEN_MT6360) {
  337. dev_err(ddata->dev, "Device not supported\n");
  338. return -ENODEV;
  339. }
  340. ddata->chip_rev = info & CHIP_REV_MASK;
  341. return 0;
  342. }
  343. static const unsigned short mt6360_slave_addr[MT6360_SLAVE_MAX] = {
  344. MT6360_TCPC_SLAVEID,
  345. MT6360_PMIC_SLAVEID,
  346. MT6360_LDO_SLAVEID,
  347. MT6360_PMU_SLAVEID,
  348. };
  349. static int mt6360_xlate_pmicldo_addr(u8 *addr, int rw_size)
  350. {
  351. /* Address is already in encoded [5:0] */
  352. *addr &= MT6360_ADDRESS_MASK;
  353. switch (rw_size) {
  354. case 1:
  355. *addr |= MT6360_DATA_SIZE_1_BYTE;
  356. break;
  357. case 2:
  358. *addr |= MT6360_DATA_SIZE_2_BYTES;
  359. break;
  360. case 3:
  361. *addr |= MT6360_DATA_SIZE_3_BYTES;
  362. break;
  363. case 4:
  364. *addr |= MT6360_DATA_SIZE_4_BYTES;
  365. break;
  366. default:
  367. return -EINVAL;
  368. }
  369. return 0;
  370. }
  371. static int mt6360_regmap_read(void *context, const void *reg, size_t reg_size,
  372. void *val, size_t val_size)
  373. {
  374. struct mt6360_ddata *ddata = context;
  375. u8 bank = *(u8 *)reg;
  376. u8 reg_addr = *(u8 *)(reg + 1);
  377. struct i2c_client *i2c;
  378. bool crc_needed = false;
  379. u8 *buf;
  380. int buf_len = MT6360_ALLOC_READ_SIZE(val_size);
  381. int read_size = val_size;
  382. u8 crc;
  383. int ret;
  384. if (bank >= MT6360_SLAVE_MAX)
  385. return -EINVAL;
  386. i2c = ddata->i2c[bank];
  387. if (bank == MT6360_SLAVE_PMIC || bank == MT6360_SLAVE_LDO) {
  388. crc_needed = true;
  389. ret = mt6360_xlate_pmicldo_addr(&reg_addr, val_size);
  390. if (ret < 0)
  391. return ret;
  392. read_size += MT6360_CRC_CRC8_SIZE;
  393. }
  394. buf = kzalloc(buf_len, GFP_KERNEL);
  395. if (!buf)
  396. return -ENOMEM;
  397. buf[0] = I2C_ADDR_XLATE_8BIT(i2c->addr, I2C_SMBUS_READ);
  398. buf[1] = reg_addr;
  399. ret = i2c_smbus_read_i2c_block_data(i2c, reg_addr, read_size,
  400. buf + MT6360_CRC_PREDATA_OFFSET);
  401. if (ret < 0)
  402. goto out;
  403. else if (ret != read_size) {
  404. ret = -EIO;
  405. goto out;
  406. }
  407. if (crc_needed) {
  408. crc = crc8(ddata->crc8_tbl, buf, val_size + MT6360_CRC_PREDATA_OFFSET, 0);
  409. if (crc != buf[val_size + MT6360_CRC_PREDATA_OFFSET]) {
  410. ret = -EIO;
  411. goto out;
  412. }
  413. }
  414. memcpy(val, buf + MT6360_CRC_PREDATA_OFFSET, val_size);
  415. out:
  416. kfree(buf);
  417. return (ret < 0) ? ret : 0;
  418. }
  419. static int mt6360_regmap_write(void *context, const void *val, size_t val_size)
  420. {
  421. struct mt6360_ddata *ddata = context;
  422. u8 bank = *(u8 *)val;
  423. u8 reg_addr = *(u8 *)(val + 1);
  424. struct i2c_client *i2c;
  425. bool crc_needed = false;
  426. u8 *buf;
  427. int buf_len = MT6360_ALLOC_WRITE_SIZE(val_size);
  428. int write_size = val_size - MT6360_REGMAP_REG_BYTE_SIZE;
  429. int ret;
  430. if (bank >= MT6360_SLAVE_MAX)
  431. return -EINVAL;
  432. i2c = ddata->i2c[bank];
  433. if (bank == MT6360_SLAVE_PMIC || bank == MT6360_SLAVE_LDO) {
  434. crc_needed = true;
  435. ret = mt6360_xlate_pmicldo_addr(&reg_addr, val_size - MT6360_REGMAP_REG_BYTE_SIZE);
  436. if (ret < 0)
  437. return ret;
  438. }
  439. buf = kzalloc(buf_len, GFP_KERNEL);
  440. if (!buf)
  441. return -ENOMEM;
  442. buf[0] = I2C_ADDR_XLATE_8BIT(i2c->addr, I2C_SMBUS_WRITE);
  443. buf[1] = reg_addr;
  444. memcpy(buf + MT6360_CRC_PREDATA_OFFSET, val + MT6360_REGMAP_REG_BYTE_SIZE, write_size);
  445. if (crc_needed) {
  446. buf[val_size] = crc8(ddata->crc8_tbl, buf, val_size, 0);
  447. write_size += (MT6360_CRC_CRC8_SIZE + MT6360_CRC_DUMMY_BYTE_SIZE);
  448. }
  449. ret = i2c_smbus_write_i2c_block_data(i2c, reg_addr, write_size,
  450. buf + MT6360_CRC_PREDATA_OFFSET);
  451. kfree(buf);
  452. return ret;
  453. }
  454. static const struct regmap_bus mt6360_regmap_bus = {
  455. .read = mt6360_regmap_read,
  456. .write = mt6360_regmap_write,
  457. /* Due to PMIC and LDO CRC access size limit */
  458. .max_raw_read = 4,
  459. .max_raw_write = 4,
  460. };
  461. static bool mt6360_is_readwrite_reg(struct device *dev, unsigned int reg)
  462. {
  463. switch (reg) {
  464. case MT6360_REG_TCPCSTART ... MT6360_REG_TCPCEND:
  465. fallthrough;
  466. case MT6360_REG_PMICSTART ... MT6360_REG_PMICEND:
  467. fallthrough;
  468. case MT6360_REG_LDOSTART ... MT6360_REG_LDOEND:
  469. fallthrough;
  470. case MT6360_REG_PMUSTART ... MT6360_REG_PMUEND:
  471. return true;
  472. }
  473. return false;
  474. }
  475. static const struct regmap_config mt6360_regmap_config = {
  476. .reg_bits = 16,
  477. .val_bits = 8,
  478. .reg_format_endian = REGMAP_ENDIAN_BIG,
  479. .max_register = MT6360_REG_PMUEND,
  480. .writeable_reg = mt6360_is_readwrite_reg,
  481. .readable_reg = mt6360_is_readwrite_reg,
  482. };
  483. static int mt6360_probe(struct i2c_client *client)
  484. {
  485. struct mt6360_ddata *ddata;
  486. int i, ret;
  487. ddata = devm_kzalloc(&client->dev, sizeof(*ddata), GFP_KERNEL);
  488. if (!ddata)
  489. return -ENOMEM;
  490. ddata->dev = &client->dev;
  491. i2c_set_clientdata(client, ddata);
  492. for (i = 0; i < MT6360_SLAVE_MAX - 1; i++) {
  493. ddata->i2c[i] = devm_i2c_new_dummy_device(&client->dev,
  494. client->adapter,
  495. mt6360_slave_addr[i]);
  496. if (IS_ERR(ddata->i2c[i])) {
  497. dev_err(&client->dev,
  498. "Failed to get new dummy I2C device for address 0x%x",
  499. mt6360_slave_addr[i]);
  500. return PTR_ERR(ddata->i2c[i]);
  501. }
  502. }
  503. ddata->i2c[MT6360_SLAVE_MAX - 1] = client;
  504. crc8_populate_msb(ddata->crc8_tbl, MT6360_CRC8_POLYNOMIAL);
  505. ddata->regmap = devm_regmap_init(ddata->dev, &mt6360_regmap_bus, ddata,
  506. &mt6360_regmap_config);
  507. if (IS_ERR(ddata->regmap)) {
  508. dev_err(&client->dev, "Failed to register regmap\n");
  509. return PTR_ERR(ddata->regmap);
  510. }
  511. ret = mt6360_check_vendor_info(ddata);
  512. if (ret)
  513. return ret;
  514. ret = devm_regmap_add_irq_chip(&client->dev, ddata->regmap, client->irq,
  515. 0, 0, &mt6360_irq_chip,
  516. &ddata->irq_data);
  517. if (ret) {
  518. dev_err(&client->dev, "Failed to add Regmap IRQ Chip\n");
  519. return ret;
  520. }
  521. ret = devm_mfd_add_devices(&client->dev, PLATFORM_DEVID_AUTO,
  522. mt6360_devs, ARRAY_SIZE(mt6360_devs), NULL,
  523. 0, regmap_irq_get_domain(ddata->irq_data));
  524. if (ret) {
  525. dev_err(&client->dev,
  526. "Failed to register subordinate devices\n");
  527. return ret;
  528. }
  529. return 0;
  530. }
  531. static int __maybe_unused mt6360_suspend(struct device *dev)
  532. {
  533. struct i2c_client *i2c = to_i2c_client(dev);
  534. if (device_may_wakeup(dev))
  535. enable_irq_wake(i2c->irq);
  536. return 0;
  537. }
  538. static int __maybe_unused mt6360_resume(struct device *dev)
  539. {
  540. struct i2c_client *i2c = to_i2c_client(dev);
  541. if (device_may_wakeup(dev))
  542. disable_irq_wake(i2c->irq);
  543. return 0;
  544. }
  545. static SIMPLE_DEV_PM_OPS(mt6360_pm_ops, mt6360_suspend, mt6360_resume);
  546. static const struct of_device_id __maybe_unused mt6360_of_id[] = {
  547. { .compatible = "mediatek,mt6360", },
  548. {},
  549. };
  550. MODULE_DEVICE_TABLE(of, mt6360_of_id);
  551. static struct i2c_driver mt6360_driver = {
  552. .driver = {
  553. .name = "mt6360",
  554. .pm = &mt6360_pm_ops,
  555. .of_match_table = of_match_ptr(mt6360_of_id),
  556. },
  557. .probe_new = mt6360_probe,
  558. };
  559. module_i2c_driver(mt6360_driver);
  560. MODULE_AUTHOR("Gene Chen <[email protected]>");
  561. MODULE_DESCRIPTION("MT6360 I2C Driver");
  562. MODULE_LICENSE("GPL v2");