da9062-core.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Core, IRQ and I2C device driver for DA9061 and DA9062 PMICs
  4. * Copyright (C) 2015-2017 Dialog Semiconductor
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/init.h>
  9. #include <linux/device.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/of_device.h>
  12. #include <linux/regmap.h>
  13. #include <linux/irq.h>
  14. #include <linux/mfd/core.h>
  15. #include <linux/i2c.h>
  16. #include <linux/mfd/da9062/core.h>
  17. #include <linux/mfd/da9062/registers.h>
  18. #include <linux/regulator/of_regulator.h>
  19. #define DA9062_REG_EVENT_A_OFFSET 0
  20. #define DA9062_REG_EVENT_B_OFFSET 1
  21. #define DA9062_REG_EVENT_C_OFFSET 2
  22. #define DA9062_IRQ_LOW 0
  23. #define DA9062_IRQ_HIGH 1
  24. static struct regmap_irq da9061_irqs[] = {
  25. /* EVENT A */
  26. [DA9061_IRQ_ONKEY] = {
  27. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  28. .mask = DA9062AA_M_NONKEY_MASK,
  29. },
  30. [DA9061_IRQ_WDG_WARN] = {
  31. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  32. .mask = DA9062AA_M_WDG_WARN_MASK,
  33. },
  34. [DA9061_IRQ_SEQ_RDY] = {
  35. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  36. .mask = DA9062AA_M_SEQ_RDY_MASK,
  37. },
  38. /* EVENT B */
  39. [DA9061_IRQ_TEMP] = {
  40. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  41. .mask = DA9062AA_M_TEMP_MASK,
  42. },
  43. [DA9061_IRQ_LDO_LIM] = {
  44. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  45. .mask = DA9062AA_M_LDO_LIM_MASK,
  46. },
  47. [DA9061_IRQ_DVC_RDY] = {
  48. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  49. .mask = DA9062AA_M_DVC_RDY_MASK,
  50. },
  51. [DA9061_IRQ_VDD_WARN] = {
  52. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  53. .mask = DA9062AA_M_VDD_WARN_MASK,
  54. },
  55. /* EVENT C */
  56. [DA9061_IRQ_GPI0] = {
  57. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  58. .mask = DA9062AA_M_GPI0_MASK,
  59. },
  60. [DA9061_IRQ_GPI1] = {
  61. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  62. .mask = DA9062AA_M_GPI1_MASK,
  63. },
  64. [DA9061_IRQ_GPI2] = {
  65. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  66. .mask = DA9062AA_M_GPI2_MASK,
  67. },
  68. [DA9061_IRQ_GPI3] = {
  69. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  70. .mask = DA9062AA_M_GPI3_MASK,
  71. },
  72. [DA9061_IRQ_GPI4] = {
  73. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  74. .mask = DA9062AA_M_GPI4_MASK,
  75. },
  76. };
  77. static struct regmap_irq_chip da9061_irq_chip = {
  78. .name = "da9061-irq",
  79. .irqs = da9061_irqs,
  80. .num_irqs = DA9061_NUM_IRQ,
  81. .num_regs = 3,
  82. .status_base = DA9062AA_EVENT_A,
  83. .mask_base = DA9062AA_IRQ_MASK_A,
  84. .ack_base = DA9062AA_EVENT_A,
  85. };
  86. static struct regmap_irq da9062_irqs[] = {
  87. /* EVENT A */
  88. [DA9062_IRQ_ONKEY] = {
  89. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  90. .mask = DA9062AA_M_NONKEY_MASK,
  91. },
  92. [DA9062_IRQ_ALARM] = {
  93. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  94. .mask = DA9062AA_M_ALARM_MASK,
  95. },
  96. [DA9062_IRQ_TICK] = {
  97. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  98. .mask = DA9062AA_M_TICK_MASK,
  99. },
  100. [DA9062_IRQ_WDG_WARN] = {
  101. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  102. .mask = DA9062AA_M_WDG_WARN_MASK,
  103. },
  104. [DA9062_IRQ_SEQ_RDY] = {
  105. .reg_offset = DA9062_REG_EVENT_A_OFFSET,
  106. .mask = DA9062AA_M_SEQ_RDY_MASK,
  107. },
  108. /* EVENT B */
  109. [DA9062_IRQ_TEMP] = {
  110. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  111. .mask = DA9062AA_M_TEMP_MASK,
  112. },
  113. [DA9062_IRQ_LDO_LIM] = {
  114. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  115. .mask = DA9062AA_M_LDO_LIM_MASK,
  116. },
  117. [DA9062_IRQ_DVC_RDY] = {
  118. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  119. .mask = DA9062AA_M_DVC_RDY_MASK,
  120. },
  121. [DA9062_IRQ_VDD_WARN] = {
  122. .reg_offset = DA9062_REG_EVENT_B_OFFSET,
  123. .mask = DA9062AA_M_VDD_WARN_MASK,
  124. },
  125. /* EVENT C */
  126. [DA9062_IRQ_GPI0] = {
  127. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  128. .mask = DA9062AA_M_GPI0_MASK,
  129. },
  130. [DA9062_IRQ_GPI1] = {
  131. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  132. .mask = DA9062AA_M_GPI1_MASK,
  133. },
  134. [DA9062_IRQ_GPI2] = {
  135. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  136. .mask = DA9062AA_M_GPI2_MASK,
  137. },
  138. [DA9062_IRQ_GPI3] = {
  139. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  140. .mask = DA9062AA_M_GPI3_MASK,
  141. },
  142. [DA9062_IRQ_GPI4] = {
  143. .reg_offset = DA9062_REG_EVENT_C_OFFSET,
  144. .mask = DA9062AA_M_GPI4_MASK,
  145. },
  146. };
  147. static struct regmap_irq_chip da9062_irq_chip = {
  148. .name = "da9062-irq",
  149. .irqs = da9062_irqs,
  150. .num_irqs = DA9062_NUM_IRQ,
  151. .num_regs = 3,
  152. .status_base = DA9062AA_EVENT_A,
  153. .mask_base = DA9062AA_IRQ_MASK_A,
  154. .ack_base = DA9062AA_EVENT_A,
  155. };
  156. static const struct resource da9061_core_resources[] = {
  157. DEFINE_RES_IRQ_NAMED(DA9061_IRQ_VDD_WARN, "VDD_WARN"),
  158. };
  159. static const struct resource da9061_regulators_resources[] = {
  160. DEFINE_RES_IRQ_NAMED(DA9061_IRQ_LDO_LIM, "LDO_LIM"),
  161. };
  162. static const struct resource da9061_thermal_resources[] = {
  163. DEFINE_RES_IRQ_NAMED(DA9061_IRQ_TEMP, "THERMAL"),
  164. };
  165. static const struct resource da9061_wdt_resources[] = {
  166. DEFINE_RES_IRQ_NAMED(DA9061_IRQ_WDG_WARN, "WD_WARN"),
  167. };
  168. static const struct resource da9061_onkey_resources[] = {
  169. DEFINE_RES_IRQ_NAMED(DA9061_IRQ_ONKEY, "ONKEY"),
  170. };
  171. static const struct mfd_cell da9061_devs[] = {
  172. {
  173. .name = "da9061-core",
  174. .num_resources = ARRAY_SIZE(da9061_core_resources),
  175. .resources = da9061_core_resources,
  176. },
  177. {
  178. .name = "da9062-regulators",
  179. .num_resources = ARRAY_SIZE(da9061_regulators_resources),
  180. .resources = da9061_regulators_resources,
  181. },
  182. {
  183. .name = "da9061-watchdog",
  184. .num_resources = ARRAY_SIZE(da9061_wdt_resources),
  185. .resources = da9061_wdt_resources,
  186. .of_compatible = "dlg,da9061-watchdog",
  187. },
  188. {
  189. .name = "da9061-thermal",
  190. .num_resources = ARRAY_SIZE(da9061_thermal_resources),
  191. .resources = da9061_thermal_resources,
  192. .of_compatible = "dlg,da9061-thermal",
  193. },
  194. {
  195. .name = "da9061-onkey",
  196. .num_resources = ARRAY_SIZE(da9061_onkey_resources),
  197. .resources = da9061_onkey_resources,
  198. .of_compatible = "dlg,da9061-onkey",
  199. },
  200. };
  201. static const struct resource da9062_core_resources[] = {
  202. DEFINE_RES_NAMED(DA9062_IRQ_VDD_WARN, 1, "VDD_WARN", IORESOURCE_IRQ),
  203. };
  204. static const struct resource da9062_regulators_resources[] = {
  205. DEFINE_RES_NAMED(DA9062_IRQ_LDO_LIM, 1, "LDO_LIM", IORESOURCE_IRQ),
  206. };
  207. static const struct resource da9062_thermal_resources[] = {
  208. DEFINE_RES_NAMED(DA9062_IRQ_TEMP, 1, "THERMAL", IORESOURCE_IRQ),
  209. };
  210. static const struct resource da9062_wdt_resources[] = {
  211. DEFINE_RES_NAMED(DA9062_IRQ_WDG_WARN, 1, "WD_WARN", IORESOURCE_IRQ),
  212. };
  213. static const struct resource da9062_rtc_resources[] = {
  214. DEFINE_RES_NAMED(DA9062_IRQ_ALARM, 1, "ALARM", IORESOURCE_IRQ),
  215. DEFINE_RES_NAMED(DA9062_IRQ_TICK, 1, "TICK", IORESOURCE_IRQ),
  216. };
  217. static const struct resource da9062_onkey_resources[] = {
  218. DEFINE_RES_NAMED(DA9062_IRQ_ONKEY, 1, "ONKEY", IORESOURCE_IRQ),
  219. };
  220. static const struct resource da9062_gpio_resources[] = {
  221. DEFINE_RES_NAMED(DA9062_IRQ_GPI0, 1, "GPI0", IORESOURCE_IRQ),
  222. DEFINE_RES_NAMED(DA9062_IRQ_GPI1, 1, "GPI1", IORESOURCE_IRQ),
  223. DEFINE_RES_NAMED(DA9062_IRQ_GPI2, 1, "GPI2", IORESOURCE_IRQ),
  224. DEFINE_RES_NAMED(DA9062_IRQ_GPI3, 1, "GPI3", IORESOURCE_IRQ),
  225. DEFINE_RES_NAMED(DA9062_IRQ_GPI4, 1, "GPI4", IORESOURCE_IRQ),
  226. };
  227. static const struct mfd_cell da9062_devs[] = {
  228. {
  229. .name = "da9062-core",
  230. .num_resources = ARRAY_SIZE(da9062_core_resources),
  231. .resources = da9062_core_resources,
  232. },
  233. {
  234. .name = "da9062-regulators",
  235. .num_resources = ARRAY_SIZE(da9062_regulators_resources),
  236. .resources = da9062_regulators_resources,
  237. },
  238. {
  239. .name = "da9062-watchdog",
  240. .num_resources = ARRAY_SIZE(da9062_wdt_resources),
  241. .resources = da9062_wdt_resources,
  242. .of_compatible = "dlg,da9062-watchdog",
  243. },
  244. {
  245. .name = "da9062-thermal",
  246. .num_resources = ARRAY_SIZE(da9062_thermal_resources),
  247. .resources = da9062_thermal_resources,
  248. .of_compatible = "dlg,da9062-thermal",
  249. },
  250. {
  251. .name = "da9062-rtc",
  252. .num_resources = ARRAY_SIZE(da9062_rtc_resources),
  253. .resources = da9062_rtc_resources,
  254. .of_compatible = "dlg,da9062-rtc",
  255. },
  256. {
  257. .name = "da9062-onkey",
  258. .num_resources = ARRAY_SIZE(da9062_onkey_resources),
  259. .resources = da9062_onkey_resources,
  260. .of_compatible = "dlg,da9062-onkey",
  261. },
  262. {
  263. .name = "da9062-gpio",
  264. .num_resources = ARRAY_SIZE(da9062_gpio_resources),
  265. .resources = da9062_gpio_resources,
  266. .of_compatible = "dlg,da9062-gpio",
  267. },
  268. };
  269. static int da9062_clear_fault_log(struct da9062 *chip)
  270. {
  271. int ret;
  272. int fault_log;
  273. ret = regmap_read(chip->regmap, DA9062AA_FAULT_LOG, &fault_log);
  274. if (ret < 0)
  275. return ret;
  276. if (fault_log) {
  277. if (fault_log & DA9062AA_TWD_ERROR_MASK)
  278. dev_dbg(chip->dev, "Fault log entry detected: TWD_ERROR\n");
  279. if (fault_log & DA9062AA_POR_MASK)
  280. dev_dbg(chip->dev, "Fault log entry detected: POR\n");
  281. if (fault_log & DA9062AA_VDD_FAULT_MASK)
  282. dev_dbg(chip->dev, "Fault log entry detected: VDD_FAULT\n");
  283. if (fault_log & DA9062AA_VDD_START_MASK)
  284. dev_dbg(chip->dev, "Fault log entry detected: VDD_START\n");
  285. if (fault_log & DA9062AA_TEMP_CRIT_MASK)
  286. dev_dbg(chip->dev, "Fault log entry detected: TEMP_CRIT\n");
  287. if (fault_log & DA9062AA_KEY_RESET_MASK)
  288. dev_dbg(chip->dev, "Fault log entry detected: KEY_RESET\n");
  289. if (fault_log & DA9062AA_NSHUTDOWN_MASK)
  290. dev_dbg(chip->dev, "Fault log entry detected: NSHUTDOWN\n");
  291. if (fault_log & DA9062AA_WAIT_SHUT_MASK)
  292. dev_dbg(chip->dev, "Fault log entry detected: WAIT_SHUT\n");
  293. ret = regmap_write(chip->regmap, DA9062AA_FAULT_LOG,
  294. fault_log);
  295. }
  296. return ret;
  297. }
  298. static int da9062_get_device_type(struct da9062 *chip)
  299. {
  300. int device_id, variant_id, variant_mrc, variant_vrc;
  301. char *type;
  302. int ret;
  303. ret = regmap_read(chip->regmap, DA9062AA_DEVICE_ID, &device_id);
  304. if (ret < 0) {
  305. dev_err(chip->dev, "Cannot read chip ID.\n");
  306. return -EIO;
  307. }
  308. if (device_id != DA9062_PMIC_DEVICE_ID) {
  309. dev_err(chip->dev, "Invalid device ID: 0x%02x\n", device_id);
  310. return -ENODEV;
  311. }
  312. ret = regmap_read(chip->regmap, DA9062AA_VARIANT_ID, &variant_id);
  313. if (ret < 0) {
  314. dev_err(chip->dev, "Cannot read chip variant id.\n");
  315. return -EIO;
  316. }
  317. variant_vrc = (variant_id & DA9062AA_VRC_MASK) >> DA9062AA_VRC_SHIFT;
  318. switch (variant_vrc) {
  319. case DA9062_PMIC_VARIANT_VRC_DA9061:
  320. type = "DA9061";
  321. break;
  322. case DA9062_PMIC_VARIANT_VRC_DA9062:
  323. type = "DA9062";
  324. break;
  325. default:
  326. type = "Unknown";
  327. break;
  328. }
  329. dev_info(chip->dev,
  330. "Device detected (device-ID: 0x%02X, var-ID: 0x%02X, %s)\n",
  331. device_id, variant_id, type);
  332. variant_mrc = (variant_id & DA9062AA_MRC_MASK) >> DA9062AA_MRC_SHIFT;
  333. if (variant_mrc < DA9062_PMIC_VARIANT_MRC_AA) {
  334. dev_err(chip->dev,
  335. "Cannot support variant MRC: 0x%02X\n", variant_mrc);
  336. return -ENODEV;
  337. }
  338. return ret;
  339. }
  340. static u32 da9062_configure_irq_type(struct da9062 *chip, int irq, u32 *trigger)
  341. {
  342. u32 irq_type = 0;
  343. struct irq_data *irq_data = irq_get_irq_data(irq);
  344. if (!irq_data) {
  345. dev_err(chip->dev, "Invalid IRQ: %d\n", irq);
  346. return -EINVAL;
  347. }
  348. *trigger = irqd_get_trigger_type(irq_data);
  349. switch (*trigger) {
  350. case IRQ_TYPE_LEVEL_HIGH:
  351. irq_type = DA9062_IRQ_HIGH;
  352. break;
  353. case IRQ_TYPE_LEVEL_LOW:
  354. irq_type = DA9062_IRQ_LOW;
  355. break;
  356. default:
  357. dev_warn(chip->dev, "Unsupported IRQ type: %d\n", *trigger);
  358. return -EINVAL;
  359. }
  360. return regmap_update_bits(chip->regmap, DA9062AA_CONFIG_A,
  361. DA9062AA_IRQ_TYPE_MASK,
  362. irq_type << DA9062AA_IRQ_TYPE_SHIFT);
  363. }
  364. static const struct regmap_range da9061_aa_readable_ranges[] = {
  365. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
  366. regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
  367. regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
  368. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
  369. regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
  370. regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
  371. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  372. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  373. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  374. regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
  375. regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
  376. regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
  377. regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
  378. regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
  379. regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
  380. regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
  381. regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
  382. regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
  383. regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
  384. regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
  385. regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
  386. regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
  387. regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
  388. regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
  389. regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
  390. regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
  391. regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
  392. };
  393. static const struct regmap_range da9061_aa_writeable_ranges[] = {
  394. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
  395. regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
  396. regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
  397. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
  398. regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_GPIO_OUT3_4),
  399. regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
  400. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  401. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  402. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  403. regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
  404. regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
  405. regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
  406. regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_WAIT),
  407. regmap_reg_range(DA9062AA_RESET, DA9062AA_BUCK_ILIM_C),
  408. regmap_reg_range(DA9062AA_BUCK1_CFG, DA9062AA_BUCK3_CFG),
  409. regmap_reg_range(DA9062AA_VBUCK1_A, DA9062AA_VBUCK4_A),
  410. regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
  411. regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
  412. regmap_reg_range(DA9062AA_CONFIG_A, DA9062AA_CONFIG_A),
  413. regmap_reg_range(DA9062AA_VBUCK1_B, DA9062AA_VBUCK4_B),
  414. regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
  415. regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
  416. regmap_reg_range(DA9062AA_CONFIG_J, DA9062AA_CONFIG_J),
  417. regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
  418. };
  419. static const struct regmap_range da9061_aa_volatile_ranges[] = {
  420. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
  421. regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
  422. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
  423. regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
  424. regmap_reg_range(DA9062AA_BUCK1_CONT, DA9062AA_BUCK4_CONT),
  425. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  426. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  427. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  428. regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
  429. };
  430. static const struct regmap_access_table da9061_aa_readable_table = {
  431. .yes_ranges = da9061_aa_readable_ranges,
  432. .n_yes_ranges = ARRAY_SIZE(da9061_aa_readable_ranges),
  433. };
  434. static const struct regmap_access_table da9061_aa_writeable_table = {
  435. .yes_ranges = da9061_aa_writeable_ranges,
  436. .n_yes_ranges = ARRAY_SIZE(da9061_aa_writeable_ranges),
  437. };
  438. static const struct regmap_access_table da9061_aa_volatile_table = {
  439. .yes_ranges = da9061_aa_volatile_ranges,
  440. .n_yes_ranges = ARRAY_SIZE(da9061_aa_volatile_ranges),
  441. };
  442. static const struct regmap_range_cfg da9061_range_cfg[] = {
  443. {
  444. .range_min = DA9062AA_PAGE_CON,
  445. .range_max = DA9062AA_CONFIG_ID,
  446. .selector_reg = DA9062AA_PAGE_CON,
  447. .selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
  448. .selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
  449. .window_start = 0,
  450. .window_len = 256,
  451. }
  452. };
  453. static struct regmap_config da9061_regmap_config = {
  454. .reg_bits = 8,
  455. .val_bits = 8,
  456. .ranges = da9061_range_cfg,
  457. .num_ranges = ARRAY_SIZE(da9061_range_cfg),
  458. .max_register = DA9062AA_CONFIG_ID,
  459. .cache_type = REGCACHE_RBTREE,
  460. .rd_table = &da9061_aa_readable_table,
  461. .wr_table = &da9061_aa_writeable_table,
  462. .volatile_table = &da9061_aa_volatile_table,
  463. };
  464. static const struct regmap_range da9062_aa_readable_ranges[] = {
  465. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
  466. regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
  467. regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
  468. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
  469. regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
  470. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  471. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  472. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  473. regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
  474. regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
  475. regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
  476. regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
  477. regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
  478. regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
  479. regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
  480. regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
  481. regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
  482. regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
  483. regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
  484. regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
  485. regmap_reg_range(DA9062AA_INTERFACE, DA9062AA_CONFIG_E),
  486. regmap_reg_range(DA9062AA_CONFIG_G, DA9062AA_CONFIG_K),
  487. regmap_reg_range(DA9062AA_CONFIG_M, DA9062AA_CONFIG_M),
  488. regmap_reg_range(DA9062AA_TRIM_CLDR, DA9062AA_GP_ID_19),
  489. regmap_reg_range(DA9062AA_DEVICE_ID, DA9062AA_CONFIG_ID),
  490. };
  491. static const struct regmap_range da9062_aa_writeable_ranges[] = {
  492. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_PAGE_CON),
  493. regmap_reg_range(DA9062AA_FAULT_LOG, DA9062AA_EVENT_C),
  494. regmap_reg_range(DA9062AA_IRQ_MASK_A, DA9062AA_IRQ_MASK_C),
  495. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_GPIO_4),
  496. regmap_reg_range(DA9062AA_GPIO_WKUP_MODE, DA9062AA_BUCK4_CONT),
  497. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  498. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  499. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  500. regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_ALARM_Y),
  501. regmap_reg_range(DA9062AA_SEQ, DA9062AA_ID_4_3),
  502. regmap_reg_range(DA9062AA_ID_12_11, DA9062AA_ID_16_15),
  503. regmap_reg_range(DA9062AA_ID_22_21, DA9062AA_ID_32_31),
  504. regmap_reg_range(DA9062AA_SEQ_A, DA9062AA_BUCK3_CFG),
  505. regmap_reg_range(DA9062AA_VBUCK2_A, DA9062AA_VBUCK4_A),
  506. regmap_reg_range(DA9062AA_VBUCK3_A, DA9062AA_VBUCK3_A),
  507. regmap_reg_range(DA9062AA_VLDO1_A, DA9062AA_VLDO4_A),
  508. regmap_reg_range(DA9062AA_VBUCK2_B, DA9062AA_VBUCK4_B),
  509. regmap_reg_range(DA9062AA_VBUCK3_B, DA9062AA_VBUCK3_B),
  510. regmap_reg_range(DA9062AA_VLDO1_B, DA9062AA_VLDO4_B),
  511. regmap_reg_range(DA9062AA_BBAT_CONT, DA9062AA_BBAT_CONT),
  512. regmap_reg_range(DA9062AA_CONFIG_J, DA9062AA_CONFIG_J),
  513. regmap_reg_range(DA9062AA_GP_ID_0, DA9062AA_GP_ID_19),
  514. };
  515. static const struct regmap_range da9062_aa_volatile_ranges[] = {
  516. regmap_reg_range(DA9062AA_PAGE_CON, DA9062AA_STATUS_B),
  517. regmap_reg_range(DA9062AA_STATUS_D, DA9062AA_EVENT_C),
  518. regmap_reg_range(DA9062AA_CONTROL_A, DA9062AA_CONTROL_B),
  519. regmap_reg_range(DA9062AA_CONTROL_E, DA9062AA_CONTROL_F),
  520. regmap_reg_range(DA9062AA_BUCK2_CONT, DA9062AA_BUCK4_CONT),
  521. regmap_reg_range(DA9062AA_BUCK3_CONT, DA9062AA_BUCK3_CONT),
  522. regmap_reg_range(DA9062AA_LDO1_CONT, DA9062AA_LDO4_CONT),
  523. regmap_reg_range(DA9062AA_DVC_1, DA9062AA_DVC_1),
  524. regmap_reg_range(DA9062AA_COUNT_S, DA9062AA_SECOND_D),
  525. regmap_reg_range(DA9062AA_SEQ, DA9062AA_SEQ),
  526. regmap_reg_range(DA9062AA_EN_32K, DA9062AA_EN_32K),
  527. };
  528. static const struct regmap_access_table da9062_aa_readable_table = {
  529. .yes_ranges = da9062_aa_readable_ranges,
  530. .n_yes_ranges = ARRAY_SIZE(da9062_aa_readable_ranges),
  531. };
  532. static const struct regmap_access_table da9062_aa_writeable_table = {
  533. .yes_ranges = da9062_aa_writeable_ranges,
  534. .n_yes_ranges = ARRAY_SIZE(da9062_aa_writeable_ranges),
  535. };
  536. static const struct regmap_access_table da9062_aa_volatile_table = {
  537. .yes_ranges = da9062_aa_volatile_ranges,
  538. .n_yes_ranges = ARRAY_SIZE(da9062_aa_volatile_ranges),
  539. };
  540. static const struct regmap_range_cfg da9062_range_cfg[] = {
  541. {
  542. .range_min = DA9062AA_PAGE_CON,
  543. .range_max = DA9062AA_CONFIG_ID,
  544. .selector_reg = DA9062AA_PAGE_CON,
  545. .selector_mask = 1 << DA9062_I2C_PAGE_SEL_SHIFT,
  546. .selector_shift = DA9062_I2C_PAGE_SEL_SHIFT,
  547. .window_start = 0,
  548. .window_len = 256,
  549. }
  550. };
  551. static struct regmap_config da9062_regmap_config = {
  552. .reg_bits = 8,
  553. .val_bits = 8,
  554. .ranges = da9062_range_cfg,
  555. .num_ranges = ARRAY_SIZE(da9062_range_cfg),
  556. .max_register = DA9062AA_CONFIG_ID,
  557. .cache_type = REGCACHE_RBTREE,
  558. .rd_table = &da9062_aa_readable_table,
  559. .wr_table = &da9062_aa_writeable_table,
  560. .volatile_table = &da9062_aa_volatile_table,
  561. };
  562. static const struct of_device_id da9062_dt_ids[] = {
  563. { .compatible = "dlg,da9061", .data = (void *)COMPAT_TYPE_DA9061, },
  564. { .compatible = "dlg,da9062", .data = (void *)COMPAT_TYPE_DA9062, },
  565. { }
  566. };
  567. MODULE_DEVICE_TABLE(of, da9062_dt_ids);
  568. static int da9062_i2c_probe(struct i2c_client *i2c,
  569. const struct i2c_device_id *id)
  570. {
  571. struct da9062 *chip;
  572. unsigned int irq_base;
  573. const struct mfd_cell *cell;
  574. const struct regmap_irq_chip *irq_chip;
  575. const struct regmap_config *config;
  576. int cell_num;
  577. u32 trigger_type = 0;
  578. int ret;
  579. chip = devm_kzalloc(&i2c->dev, sizeof(*chip), GFP_KERNEL);
  580. if (!chip)
  581. return -ENOMEM;
  582. if (i2c->dev.of_node)
  583. chip->chip_type = (uintptr_t)of_device_get_match_data(&i2c->dev);
  584. else
  585. chip->chip_type = id->driver_data;
  586. i2c_set_clientdata(i2c, chip);
  587. chip->dev = &i2c->dev;
  588. if (!i2c->irq) {
  589. dev_err(chip->dev, "No IRQ configured\n");
  590. return -EINVAL;
  591. }
  592. switch (chip->chip_type) {
  593. case COMPAT_TYPE_DA9061:
  594. cell = da9061_devs;
  595. cell_num = ARRAY_SIZE(da9061_devs);
  596. irq_chip = &da9061_irq_chip;
  597. config = &da9061_regmap_config;
  598. break;
  599. case COMPAT_TYPE_DA9062:
  600. cell = da9062_devs;
  601. cell_num = ARRAY_SIZE(da9062_devs);
  602. irq_chip = &da9062_irq_chip;
  603. config = &da9062_regmap_config;
  604. break;
  605. default:
  606. dev_err(chip->dev, "Unrecognised chip type\n");
  607. return -ENODEV;
  608. }
  609. chip->regmap = devm_regmap_init_i2c(i2c, config);
  610. if (IS_ERR(chip->regmap)) {
  611. ret = PTR_ERR(chip->regmap);
  612. dev_err(chip->dev, "Failed to allocate register map: %d\n",
  613. ret);
  614. return ret;
  615. }
  616. /* If SMBus is not available and only I2C is possible, enter I2C mode */
  617. if (i2c_check_functionality(i2c->adapter, I2C_FUNC_I2C)) {
  618. dev_info(chip->dev, "Entering I2C mode!\n");
  619. ret = regmap_clear_bits(chip->regmap, DA9062AA_CONFIG_J,
  620. DA9062AA_TWOWIRE_TO_MASK);
  621. if (ret < 0) {
  622. dev_err(chip->dev, "Failed to set Two-Wire Bus Mode.\n");
  623. return ret;
  624. }
  625. }
  626. ret = da9062_clear_fault_log(chip);
  627. if (ret < 0)
  628. dev_warn(chip->dev, "Cannot clear fault log\n");
  629. ret = da9062_get_device_type(chip);
  630. if (ret)
  631. return ret;
  632. ret = da9062_configure_irq_type(chip, i2c->irq, &trigger_type);
  633. if (ret < 0) {
  634. dev_err(chip->dev, "Failed to configure IRQ type\n");
  635. return ret;
  636. }
  637. ret = regmap_add_irq_chip(chip->regmap, i2c->irq,
  638. trigger_type | IRQF_SHARED | IRQF_ONESHOT,
  639. -1, irq_chip, &chip->regmap_irq);
  640. if (ret) {
  641. dev_err(chip->dev, "Failed to request IRQ %d: %d\n",
  642. i2c->irq, ret);
  643. return ret;
  644. }
  645. irq_base = regmap_irq_chip_get_base(chip->regmap_irq);
  646. ret = mfd_add_devices(chip->dev, PLATFORM_DEVID_NONE, cell,
  647. cell_num, NULL, irq_base,
  648. NULL);
  649. if (ret) {
  650. dev_err(chip->dev, "Cannot register child devices\n");
  651. regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
  652. return ret;
  653. }
  654. return ret;
  655. }
  656. static void da9062_i2c_remove(struct i2c_client *i2c)
  657. {
  658. struct da9062 *chip = i2c_get_clientdata(i2c);
  659. mfd_remove_devices(chip->dev);
  660. regmap_del_irq_chip(i2c->irq, chip->regmap_irq);
  661. }
  662. static const struct i2c_device_id da9062_i2c_id[] = {
  663. { "da9061", COMPAT_TYPE_DA9061 },
  664. { "da9062", COMPAT_TYPE_DA9062 },
  665. { },
  666. };
  667. MODULE_DEVICE_TABLE(i2c, da9062_i2c_id);
  668. static struct i2c_driver da9062_i2c_driver = {
  669. .driver = {
  670. .name = "da9062",
  671. .of_match_table = da9062_dt_ids,
  672. },
  673. .probe = da9062_i2c_probe,
  674. .remove = da9062_i2c_remove,
  675. .id_table = da9062_i2c_id,
  676. };
  677. module_i2c_driver(da9062_i2c_driver);
  678. MODULE_DESCRIPTION("Core device driver for Dialog DA9061 and DA9062");
  679. MODULE_AUTHOR("Steve Twiss <[email protected]>");
  680. MODULE_LICENSE("GPL");