renesas-rpc-if.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas RPC-IF core driver
  4. *
  5. * Copyright (C) 2018-2019 Renesas Solutions Corp.
  6. * Copyright (C) 2019 Macronix International Co., Ltd.
  7. * Copyright (C) 2019-2020 Cogent Embedded, Inc.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/io.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/regmap.h>
  16. #include <linux/reset.h>
  17. #include <memory/renesas-rpc-if.h>
  18. #define RPCIF_CMNCR 0x0000 /* R/W */
  19. #define RPCIF_CMNCR_MD BIT(31)
  20. #define RPCIF_CMNCR_MOIIO3(val) (((val) & 0x3) << 22)
  21. #define RPCIF_CMNCR_MOIIO2(val) (((val) & 0x3) << 20)
  22. #define RPCIF_CMNCR_MOIIO1(val) (((val) & 0x3) << 18)
  23. #define RPCIF_CMNCR_MOIIO0(val) (((val) & 0x3) << 16)
  24. #define RPCIF_CMNCR_MOIIO(val) (RPCIF_CMNCR_MOIIO0(val) | RPCIF_CMNCR_MOIIO1(val) | \
  25. RPCIF_CMNCR_MOIIO2(val) | RPCIF_CMNCR_MOIIO3(val))
  26. #define RPCIF_CMNCR_IO3FV(val) (((val) & 0x3) << 14) /* documented for RZ/G2L */
  27. #define RPCIF_CMNCR_IO2FV(val) (((val) & 0x3) << 12) /* documented for RZ/G2L */
  28. #define RPCIF_CMNCR_IO0FV(val) (((val) & 0x3) << 8)
  29. #define RPCIF_CMNCR_IOFV(val) (RPCIF_CMNCR_IO0FV(val) | RPCIF_CMNCR_IO2FV(val) | \
  30. RPCIF_CMNCR_IO3FV(val))
  31. #define RPCIF_CMNCR_BSZ(val) (((val) & 0x3) << 0)
  32. #define RPCIF_SSLDR 0x0004 /* R/W */
  33. #define RPCIF_SSLDR_SPNDL(d) (((d) & 0x7) << 16)
  34. #define RPCIF_SSLDR_SLNDL(d) (((d) & 0x7) << 8)
  35. #define RPCIF_SSLDR_SCKDL(d) (((d) & 0x7) << 0)
  36. #define RPCIF_DRCR 0x000C /* R/W */
  37. #define RPCIF_DRCR_SSLN BIT(24)
  38. #define RPCIF_DRCR_RBURST(v) ((((v) - 1) & 0x1F) << 16)
  39. #define RPCIF_DRCR_RCF BIT(9)
  40. #define RPCIF_DRCR_RBE BIT(8)
  41. #define RPCIF_DRCR_SSLE BIT(0)
  42. #define RPCIF_DRCMR 0x0010 /* R/W */
  43. #define RPCIF_DRCMR_CMD(c) (((c) & 0xFF) << 16)
  44. #define RPCIF_DRCMR_OCMD(c) (((c) & 0xFF) << 0)
  45. #define RPCIF_DREAR 0x0014 /* R/W */
  46. #define RPCIF_DREAR_EAV(c) (((c) & 0xF) << 16)
  47. #define RPCIF_DREAR_EAC(c) (((c) & 0x7) << 0)
  48. #define RPCIF_DROPR 0x0018 /* R/W */
  49. #define RPCIF_DRENR 0x001C /* R/W */
  50. #define RPCIF_DRENR_CDB(o) (u32)((((o) & 0x3) << 30))
  51. #define RPCIF_DRENR_OCDB(o) (((o) & 0x3) << 28)
  52. #define RPCIF_DRENR_ADB(o) (((o) & 0x3) << 24)
  53. #define RPCIF_DRENR_OPDB(o) (((o) & 0x3) << 20)
  54. #define RPCIF_DRENR_DRDB(o) (((o) & 0x3) << 16)
  55. #define RPCIF_DRENR_DME BIT(15)
  56. #define RPCIF_DRENR_CDE BIT(14)
  57. #define RPCIF_DRENR_OCDE BIT(12)
  58. #define RPCIF_DRENR_ADE(v) (((v) & 0xF) << 8)
  59. #define RPCIF_DRENR_OPDE(v) (((v) & 0xF) << 4)
  60. #define RPCIF_SMCR 0x0020 /* R/W */
  61. #define RPCIF_SMCR_SSLKP BIT(8)
  62. #define RPCIF_SMCR_SPIRE BIT(2)
  63. #define RPCIF_SMCR_SPIWE BIT(1)
  64. #define RPCIF_SMCR_SPIE BIT(0)
  65. #define RPCIF_SMCMR 0x0024 /* R/W */
  66. #define RPCIF_SMCMR_CMD(c) (((c) & 0xFF) << 16)
  67. #define RPCIF_SMCMR_OCMD(c) (((c) & 0xFF) << 0)
  68. #define RPCIF_SMADR 0x0028 /* R/W */
  69. #define RPCIF_SMOPR 0x002C /* R/W */
  70. #define RPCIF_SMOPR_OPD3(o) (((o) & 0xFF) << 24)
  71. #define RPCIF_SMOPR_OPD2(o) (((o) & 0xFF) << 16)
  72. #define RPCIF_SMOPR_OPD1(o) (((o) & 0xFF) << 8)
  73. #define RPCIF_SMOPR_OPD0(o) (((o) & 0xFF) << 0)
  74. #define RPCIF_SMENR 0x0030 /* R/W */
  75. #define RPCIF_SMENR_CDB(o) (((o) & 0x3) << 30)
  76. #define RPCIF_SMENR_OCDB(o) (((o) & 0x3) << 28)
  77. #define RPCIF_SMENR_ADB(o) (((o) & 0x3) << 24)
  78. #define RPCIF_SMENR_OPDB(o) (((o) & 0x3) << 20)
  79. #define RPCIF_SMENR_SPIDB(o) (((o) & 0x3) << 16)
  80. #define RPCIF_SMENR_DME BIT(15)
  81. #define RPCIF_SMENR_CDE BIT(14)
  82. #define RPCIF_SMENR_OCDE BIT(12)
  83. #define RPCIF_SMENR_ADE(v) (((v) & 0xF) << 8)
  84. #define RPCIF_SMENR_OPDE(v) (((v) & 0xF) << 4)
  85. #define RPCIF_SMENR_SPIDE(v) (((v) & 0xF) << 0)
  86. #define RPCIF_SMRDR0 0x0038 /* R */
  87. #define RPCIF_SMRDR1 0x003C /* R */
  88. #define RPCIF_SMWDR0 0x0040 /* W */
  89. #define RPCIF_SMWDR1 0x0044 /* W */
  90. #define RPCIF_CMNSR 0x0048 /* R */
  91. #define RPCIF_CMNSR_SSLF BIT(1)
  92. #define RPCIF_CMNSR_TEND BIT(0)
  93. #define RPCIF_DRDMCR 0x0058 /* R/W */
  94. #define RPCIF_DMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
  95. #define RPCIF_DRDRENR 0x005C /* R/W */
  96. #define RPCIF_DRDRENR_HYPE(v) (((v) & 0x7) << 12)
  97. #define RPCIF_DRDRENR_ADDRE BIT(8)
  98. #define RPCIF_DRDRENR_OPDRE BIT(4)
  99. #define RPCIF_DRDRENR_DRDRE BIT(0)
  100. #define RPCIF_SMDMCR 0x0060 /* R/W */
  101. #define RPCIF_SMDMCR_DMCYC(v) ((((v) - 1) & 0x1F) << 0)
  102. #define RPCIF_SMDRENR 0x0064 /* R/W */
  103. #define RPCIF_SMDRENR_HYPE(v) (((v) & 0x7) << 12)
  104. #define RPCIF_SMDRENR_ADDRE BIT(8)
  105. #define RPCIF_SMDRENR_OPDRE BIT(4)
  106. #define RPCIF_SMDRENR_SPIDRE BIT(0)
  107. #define RPCIF_PHYADD 0x0070 /* R/W available on R-Car E3/D3/V3M and RZ/G2{E,L} */
  108. #define RPCIF_PHYWR 0x0074 /* R/W available on R-Car E3/D3/V3M and RZ/G2{E,L} */
  109. #define RPCIF_PHYCNT 0x007C /* R/W */
  110. #define RPCIF_PHYCNT_CAL BIT(31)
  111. #define RPCIF_PHYCNT_OCTA(v) (((v) & 0x3) << 22)
  112. #define RPCIF_PHYCNT_EXDS BIT(21)
  113. #define RPCIF_PHYCNT_OCT BIT(20)
  114. #define RPCIF_PHYCNT_DDRCAL BIT(19)
  115. #define RPCIF_PHYCNT_HS BIT(18)
  116. #define RPCIF_PHYCNT_CKSEL(v) (((v) & 0x3) << 16) /* valid only for RZ/G2L */
  117. #define RPCIF_PHYCNT_STRTIM(v) (((v) & 0x7) << 15) /* valid for R-Car and RZ/G2{E,H,M,N} */
  118. #define RPCIF_PHYCNT_WBUF2 BIT(4)
  119. #define RPCIF_PHYCNT_WBUF BIT(2)
  120. #define RPCIF_PHYCNT_PHYMEM(v) (((v) & 0x3) << 0)
  121. #define RPCIF_PHYCNT_PHYMEM_MASK GENMASK(1, 0)
  122. #define RPCIF_PHYOFFSET1 0x0080 /* R/W */
  123. #define RPCIF_PHYOFFSET1_DDRTMG(v) (((v) & 0x3) << 28)
  124. #define RPCIF_PHYOFFSET2 0x0084 /* R/W */
  125. #define RPCIF_PHYOFFSET2_OCTTMG(v) (((v) & 0x7) << 8)
  126. #define RPCIF_PHYINT 0x0088 /* R/W */
  127. #define RPCIF_PHYINT_WPVAL BIT(1)
  128. static const struct regmap_range rpcif_volatile_ranges[] = {
  129. regmap_reg_range(RPCIF_SMRDR0, RPCIF_SMRDR1),
  130. regmap_reg_range(RPCIF_SMWDR0, RPCIF_SMWDR1),
  131. regmap_reg_range(RPCIF_CMNSR, RPCIF_CMNSR),
  132. };
  133. static const struct regmap_access_table rpcif_volatile_table = {
  134. .yes_ranges = rpcif_volatile_ranges,
  135. .n_yes_ranges = ARRAY_SIZE(rpcif_volatile_ranges),
  136. };
  137. struct rpcif_priv {
  138. struct device *dev;
  139. void __iomem *base;
  140. void __iomem *dirmap;
  141. struct regmap *regmap;
  142. struct reset_control *rstc;
  143. struct platform_device *vdev;
  144. size_t size;
  145. enum rpcif_type type;
  146. enum rpcif_data_dir dir;
  147. u8 bus_size;
  148. u8 xfer_size;
  149. void *buffer;
  150. u32 xferlen;
  151. u32 smcr;
  152. u32 smadr;
  153. u32 command; /* DRCMR or SMCMR */
  154. u32 option; /* DROPR or SMOPR */
  155. u32 enable; /* DRENR or SMENR */
  156. u32 dummy; /* DRDMCR or SMDMCR */
  157. u32 ddr; /* DRDRENR or SMDRENR */
  158. };
  159. /*
  160. * Custom accessor functions to ensure SM[RW]DR[01] are always accessed with
  161. * proper width. Requires rpcif_priv.xfer_size to be correctly set before!
  162. */
  163. static int rpcif_reg_read(void *context, unsigned int reg, unsigned int *val)
  164. {
  165. struct rpcif_priv *rpc = context;
  166. switch (reg) {
  167. case RPCIF_SMRDR0:
  168. case RPCIF_SMWDR0:
  169. switch (rpc->xfer_size) {
  170. case 1:
  171. *val = readb(rpc->base + reg);
  172. return 0;
  173. case 2:
  174. *val = readw(rpc->base + reg);
  175. return 0;
  176. case 4:
  177. case 8:
  178. *val = readl(rpc->base + reg);
  179. return 0;
  180. default:
  181. return -EILSEQ;
  182. }
  183. case RPCIF_SMRDR1:
  184. case RPCIF_SMWDR1:
  185. if (rpc->xfer_size != 8)
  186. return -EILSEQ;
  187. break;
  188. }
  189. *val = readl(rpc->base + reg);
  190. return 0;
  191. }
  192. static int rpcif_reg_write(void *context, unsigned int reg, unsigned int val)
  193. {
  194. struct rpcif_priv *rpc = context;
  195. switch (reg) {
  196. case RPCIF_SMWDR0:
  197. switch (rpc->xfer_size) {
  198. case 1:
  199. writeb(val, rpc->base + reg);
  200. return 0;
  201. case 2:
  202. writew(val, rpc->base + reg);
  203. return 0;
  204. case 4:
  205. case 8:
  206. writel(val, rpc->base + reg);
  207. return 0;
  208. default:
  209. return -EILSEQ;
  210. }
  211. case RPCIF_SMWDR1:
  212. if (rpc->xfer_size != 8)
  213. return -EILSEQ;
  214. break;
  215. case RPCIF_SMRDR0:
  216. case RPCIF_SMRDR1:
  217. return -EPERM;
  218. }
  219. writel(val, rpc->base + reg);
  220. return 0;
  221. }
  222. static const struct regmap_config rpcif_regmap_config = {
  223. .reg_bits = 32,
  224. .val_bits = 32,
  225. .reg_stride = 4,
  226. .reg_read = rpcif_reg_read,
  227. .reg_write = rpcif_reg_write,
  228. .fast_io = true,
  229. .max_register = RPCIF_PHYINT,
  230. .volatile_table = &rpcif_volatile_table,
  231. };
  232. int rpcif_sw_init(struct rpcif *rpcif, struct device *dev)
  233. {
  234. struct rpcif_priv *rpc = dev_get_drvdata(dev);
  235. rpcif->dev = dev;
  236. rpcif->dirmap = rpc->dirmap;
  237. rpcif->size = rpc->size;
  238. return 0;
  239. }
  240. EXPORT_SYMBOL(rpcif_sw_init);
  241. static void rpcif_rzg2l_timing_adjust_sdr(struct rpcif_priv *rpc)
  242. {
  243. regmap_write(rpc->regmap, RPCIF_PHYWR, 0xa5390000);
  244. regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000000);
  245. regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00008080);
  246. regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000022);
  247. regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00008080);
  248. regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000024);
  249. regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_CKSEL(3),
  250. RPCIF_PHYCNT_CKSEL(3));
  251. regmap_write(rpc->regmap, RPCIF_PHYWR, 0x00000030);
  252. regmap_write(rpc->regmap, RPCIF_PHYADD, 0x80000032);
  253. }
  254. int rpcif_hw_init(struct rpcif *rpcif, bool hyperflash)
  255. {
  256. struct rpcif_priv *rpc = dev_get_drvdata(rpcif->dev);
  257. u32 dummy;
  258. pm_runtime_get_sync(rpc->dev);
  259. if (rpc->type == RPCIF_RZ_G2L) {
  260. int ret;
  261. ret = reset_control_reset(rpc->rstc);
  262. if (ret)
  263. return ret;
  264. usleep_range(200, 300);
  265. rpcif_rzg2l_timing_adjust_sdr(rpc);
  266. }
  267. regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_PHYMEM_MASK,
  268. RPCIF_PHYCNT_PHYMEM(hyperflash ? 3 : 0));
  269. /* DMA Transfer is not supported */
  270. regmap_update_bits(rpc->regmap, RPCIF_PHYCNT, RPCIF_PHYCNT_HS, 0);
  271. if (rpc->type == RPCIF_RCAR_GEN3)
  272. regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
  273. RPCIF_PHYCNT_STRTIM(7), RPCIF_PHYCNT_STRTIM(7));
  274. regmap_update_bits(rpc->regmap, RPCIF_PHYOFFSET1, RPCIF_PHYOFFSET1_DDRTMG(3),
  275. RPCIF_PHYOFFSET1_DDRTMG(3));
  276. regmap_update_bits(rpc->regmap, RPCIF_PHYOFFSET2, RPCIF_PHYOFFSET2_OCTTMG(7),
  277. RPCIF_PHYOFFSET2_OCTTMG(4));
  278. if (hyperflash)
  279. regmap_update_bits(rpc->regmap, RPCIF_PHYINT,
  280. RPCIF_PHYINT_WPVAL, 0);
  281. if (rpc->type == RPCIF_RCAR_GEN3)
  282. regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
  283. RPCIF_CMNCR_MOIIO(3) | RPCIF_CMNCR_BSZ(3),
  284. RPCIF_CMNCR_MOIIO(3) |
  285. RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
  286. else
  287. regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
  288. RPCIF_CMNCR_MOIIO(3) | RPCIF_CMNCR_IOFV(3) |
  289. RPCIF_CMNCR_BSZ(3),
  290. RPCIF_CMNCR_MOIIO(1) | RPCIF_CMNCR_IOFV(2) |
  291. RPCIF_CMNCR_BSZ(hyperflash ? 1 : 0));
  292. /* Set RCF after BSZ update */
  293. regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
  294. /* Dummy read according to spec */
  295. regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
  296. regmap_write(rpc->regmap, RPCIF_SSLDR, RPCIF_SSLDR_SPNDL(7) |
  297. RPCIF_SSLDR_SLNDL(7) | RPCIF_SSLDR_SCKDL(7));
  298. pm_runtime_put(rpc->dev);
  299. rpc->bus_size = hyperflash ? 2 : 1;
  300. return 0;
  301. }
  302. EXPORT_SYMBOL(rpcif_hw_init);
  303. static int wait_msg_xfer_end(struct rpcif_priv *rpc)
  304. {
  305. u32 sts;
  306. return regmap_read_poll_timeout(rpc->regmap, RPCIF_CMNSR, sts,
  307. sts & RPCIF_CMNSR_TEND, 0,
  308. USEC_PER_SEC);
  309. }
  310. static u8 rpcif_bits_set(struct rpcif_priv *rpc, u32 nbytes)
  311. {
  312. if (rpc->bus_size == 2)
  313. nbytes /= 2;
  314. nbytes = clamp(nbytes, 1U, 4U);
  315. return GENMASK(3, 4 - nbytes);
  316. }
  317. static u8 rpcif_bit_size(u8 buswidth)
  318. {
  319. return buswidth > 4 ? 2 : ilog2(buswidth);
  320. }
  321. void rpcif_prepare(struct rpcif *rpcif, const struct rpcif_op *op, u64 *offs,
  322. size_t *len)
  323. {
  324. struct rpcif_priv *rpc = dev_get_drvdata(rpcif->dev);
  325. rpc->smcr = 0;
  326. rpc->smadr = 0;
  327. rpc->enable = 0;
  328. rpc->command = 0;
  329. rpc->option = 0;
  330. rpc->dummy = 0;
  331. rpc->ddr = 0;
  332. rpc->xferlen = 0;
  333. if (op->cmd.buswidth) {
  334. rpc->enable = RPCIF_SMENR_CDE |
  335. RPCIF_SMENR_CDB(rpcif_bit_size(op->cmd.buswidth));
  336. rpc->command = RPCIF_SMCMR_CMD(op->cmd.opcode);
  337. if (op->cmd.ddr)
  338. rpc->ddr = RPCIF_SMDRENR_HYPE(0x5);
  339. }
  340. if (op->ocmd.buswidth) {
  341. rpc->enable |= RPCIF_SMENR_OCDE |
  342. RPCIF_SMENR_OCDB(rpcif_bit_size(op->ocmd.buswidth));
  343. rpc->command |= RPCIF_SMCMR_OCMD(op->ocmd.opcode);
  344. }
  345. if (op->addr.buswidth) {
  346. rpc->enable |=
  347. RPCIF_SMENR_ADB(rpcif_bit_size(op->addr.buswidth));
  348. if (op->addr.nbytes == 4)
  349. rpc->enable |= RPCIF_SMENR_ADE(0xF);
  350. else
  351. rpc->enable |= RPCIF_SMENR_ADE(GENMASK(
  352. 2, 3 - op->addr.nbytes));
  353. if (op->addr.ddr)
  354. rpc->ddr |= RPCIF_SMDRENR_ADDRE;
  355. if (offs && len)
  356. rpc->smadr = *offs;
  357. else
  358. rpc->smadr = op->addr.val;
  359. }
  360. if (op->dummy.buswidth) {
  361. rpc->enable |= RPCIF_SMENR_DME;
  362. rpc->dummy = RPCIF_SMDMCR_DMCYC(op->dummy.ncycles /
  363. op->dummy.buswidth);
  364. }
  365. if (op->option.buswidth) {
  366. rpc->enable |= RPCIF_SMENR_OPDE(
  367. rpcif_bits_set(rpc, op->option.nbytes)) |
  368. RPCIF_SMENR_OPDB(rpcif_bit_size(op->option.buswidth));
  369. if (op->option.ddr)
  370. rpc->ddr |= RPCIF_SMDRENR_OPDRE;
  371. rpc->option = op->option.val;
  372. }
  373. rpc->dir = op->data.dir;
  374. if (op->data.buswidth) {
  375. u32 nbytes;
  376. rpc->buffer = op->data.buf.in;
  377. switch (op->data.dir) {
  378. case RPCIF_DATA_IN:
  379. rpc->smcr = RPCIF_SMCR_SPIRE;
  380. break;
  381. case RPCIF_DATA_OUT:
  382. rpc->smcr = RPCIF_SMCR_SPIWE;
  383. break;
  384. default:
  385. break;
  386. }
  387. if (op->data.ddr)
  388. rpc->ddr |= RPCIF_SMDRENR_SPIDRE;
  389. if (offs && len)
  390. nbytes = *len;
  391. else
  392. nbytes = op->data.nbytes;
  393. rpc->xferlen = nbytes;
  394. rpc->enable |= RPCIF_SMENR_SPIDB(rpcif_bit_size(op->data.buswidth));
  395. }
  396. }
  397. EXPORT_SYMBOL(rpcif_prepare);
  398. int rpcif_manual_xfer(struct rpcif *rpcif)
  399. {
  400. struct rpcif_priv *rpc = dev_get_drvdata(rpcif->dev);
  401. u32 smenr, smcr, pos = 0, max = rpc->bus_size == 2 ? 8 : 4;
  402. int ret = 0;
  403. pm_runtime_get_sync(rpc->dev);
  404. regmap_update_bits(rpc->regmap, RPCIF_PHYCNT,
  405. RPCIF_PHYCNT_CAL, RPCIF_PHYCNT_CAL);
  406. regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
  407. RPCIF_CMNCR_MD, RPCIF_CMNCR_MD);
  408. regmap_write(rpc->regmap, RPCIF_SMCMR, rpc->command);
  409. regmap_write(rpc->regmap, RPCIF_SMOPR, rpc->option);
  410. regmap_write(rpc->regmap, RPCIF_SMDMCR, rpc->dummy);
  411. regmap_write(rpc->regmap, RPCIF_SMDRENR, rpc->ddr);
  412. regmap_write(rpc->regmap, RPCIF_SMADR, rpc->smadr);
  413. smenr = rpc->enable;
  414. switch (rpc->dir) {
  415. case RPCIF_DATA_OUT:
  416. while (pos < rpc->xferlen) {
  417. u32 bytes_left = rpc->xferlen - pos;
  418. u32 nbytes, data[2], *p = data;
  419. smcr = rpc->smcr | RPCIF_SMCR_SPIE;
  420. /* nbytes may only be 1, 2, 4, or 8 */
  421. nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
  422. if (bytes_left > nbytes)
  423. smcr |= RPCIF_SMCR_SSLKP;
  424. smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
  425. regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
  426. rpc->xfer_size = nbytes;
  427. memcpy(data, rpc->buffer + pos, nbytes);
  428. if (nbytes == 8)
  429. regmap_write(rpc->regmap, RPCIF_SMWDR1, *p++);
  430. regmap_write(rpc->regmap, RPCIF_SMWDR0, *p);
  431. regmap_write(rpc->regmap, RPCIF_SMCR, smcr);
  432. ret = wait_msg_xfer_end(rpc);
  433. if (ret)
  434. goto err_out;
  435. pos += nbytes;
  436. smenr = rpc->enable &
  437. ~RPCIF_SMENR_CDE & ~RPCIF_SMENR_ADE(0xF);
  438. }
  439. break;
  440. case RPCIF_DATA_IN:
  441. /*
  442. * RPC-IF spoils the data for the commands without an address
  443. * phase (like RDID) in the manual mode, so we'll have to work
  444. * around this issue by using the external address space read
  445. * mode instead.
  446. */
  447. if (!(smenr & RPCIF_SMENR_ADE(0xF)) && rpc->dirmap) {
  448. u32 dummy;
  449. regmap_update_bits(rpc->regmap, RPCIF_CMNCR,
  450. RPCIF_CMNCR_MD, 0);
  451. regmap_write(rpc->regmap, RPCIF_DRCR,
  452. RPCIF_DRCR_RBURST(32) | RPCIF_DRCR_RBE);
  453. regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
  454. regmap_write(rpc->regmap, RPCIF_DREAR,
  455. RPCIF_DREAR_EAC(1));
  456. regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
  457. regmap_write(rpc->regmap, RPCIF_DRENR,
  458. smenr & ~RPCIF_SMENR_SPIDE(0xF));
  459. regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
  460. regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
  461. memcpy_fromio(rpc->buffer, rpc->dirmap, rpc->xferlen);
  462. regmap_write(rpc->regmap, RPCIF_DRCR, RPCIF_DRCR_RCF);
  463. /* Dummy read according to spec */
  464. regmap_read(rpc->regmap, RPCIF_DRCR, &dummy);
  465. break;
  466. }
  467. while (pos < rpc->xferlen) {
  468. u32 bytes_left = rpc->xferlen - pos;
  469. u32 nbytes, data[2], *p = data;
  470. /* nbytes may only be 1, 2, 4, or 8 */
  471. nbytes = bytes_left >= max ? max : (1 << ilog2(bytes_left));
  472. regmap_write(rpc->regmap, RPCIF_SMADR,
  473. rpc->smadr + pos);
  474. smenr &= ~RPCIF_SMENR_SPIDE(0xF);
  475. smenr |= RPCIF_SMENR_SPIDE(rpcif_bits_set(rpc, nbytes));
  476. regmap_write(rpc->regmap, RPCIF_SMENR, smenr);
  477. regmap_write(rpc->regmap, RPCIF_SMCR,
  478. rpc->smcr | RPCIF_SMCR_SPIE);
  479. rpc->xfer_size = nbytes;
  480. ret = wait_msg_xfer_end(rpc);
  481. if (ret)
  482. goto err_out;
  483. if (nbytes == 8)
  484. regmap_read(rpc->regmap, RPCIF_SMRDR1, p++);
  485. regmap_read(rpc->regmap, RPCIF_SMRDR0, p);
  486. memcpy(rpc->buffer + pos, data, nbytes);
  487. pos += nbytes;
  488. }
  489. break;
  490. default:
  491. regmap_write(rpc->regmap, RPCIF_SMENR, rpc->enable);
  492. regmap_write(rpc->regmap, RPCIF_SMCR,
  493. rpc->smcr | RPCIF_SMCR_SPIE);
  494. ret = wait_msg_xfer_end(rpc);
  495. if (ret)
  496. goto err_out;
  497. }
  498. exit:
  499. pm_runtime_put(rpc->dev);
  500. return ret;
  501. err_out:
  502. if (reset_control_reset(rpc->rstc))
  503. dev_err(rpc->dev, "Failed to reset HW\n");
  504. rpcif_hw_init(rpcif, rpc->bus_size == 2);
  505. goto exit;
  506. }
  507. EXPORT_SYMBOL(rpcif_manual_xfer);
  508. static void memcpy_fromio_readw(void *to,
  509. const void __iomem *from,
  510. size_t count)
  511. {
  512. const int maxw = (IS_ENABLED(CONFIG_64BIT)) ? 8 : 4;
  513. u8 buf[2];
  514. if (count && ((unsigned long)from & 1)) {
  515. *(u16 *)buf = __raw_readw((void __iomem *)((unsigned long)from & ~1));
  516. *(u8 *)to = buf[1];
  517. from++;
  518. to++;
  519. count--;
  520. }
  521. while (count >= 2 && !IS_ALIGNED((unsigned long)from, maxw)) {
  522. *(u16 *)to = __raw_readw(from);
  523. from += 2;
  524. to += 2;
  525. count -= 2;
  526. }
  527. while (count >= maxw) {
  528. #ifdef CONFIG_64BIT
  529. *(u64 *)to = __raw_readq(from);
  530. #else
  531. *(u32 *)to = __raw_readl(from);
  532. #endif
  533. from += maxw;
  534. to += maxw;
  535. count -= maxw;
  536. }
  537. while (count >= 2) {
  538. *(u16 *)to = __raw_readw(from);
  539. from += 2;
  540. to += 2;
  541. count -= 2;
  542. }
  543. if (count) {
  544. *(u16 *)buf = __raw_readw(from);
  545. *(u8 *)to = buf[0];
  546. }
  547. }
  548. ssize_t rpcif_dirmap_read(struct rpcif *rpcif, u64 offs, size_t len, void *buf)
  549. {
  550. struct rpcif_priv *rpc = dev_get_drvdata(rpcif->dev);
  551. loff_t from = offs & (rpc->size - 1);
  552. size_t size = rpc->size - from;
  553. if (len > size)
  554. len = size;
  555. pm_runtime_get_sync(rpc->dev);
  556. regmap_update_bits(rpc->regmap, RPCIF_CMNCR, RPCIF_CMNCR_MD, 0);
  557. regmap_write(rpc->regmap, RPCIF_DRCR, 0);
  558. regmap_write(rpc->regmap, RPCIF_DRCMR, rpc->command);
  559. regmap_write(rpc->regmap, RPCIF_DREAR,
  560. RPCIF_DREAR_EAV(offs >> 25) | RPCIF_DREAR_EAC(1));
  561. regmap_write(rpc->regmap, RPCIF_DROPR, rpc->option);
  562. regmap_write(rpc->regmap, RPCIF_DRENR,
  563. rpc->enable & ~RPCIF_SMENR_SPIDE(0xF));
  564. regmap_write(rpc->regmap, RPCIF_DRDMCR, rpc->dummy);
  565. regmap_write(rpc->regmap, RPCIF_DRDRENR, rpc->ddr);
  566. if (rpc->bus_size == 2)
  567. memcpy_fromio_readw(buf, rpc->dirmap + from, len);
  568. else
  569. memcpy_fromio(buf, rpc->dirmap + from, len);
  570. pm_runtime_put(rpc->dev);
  571. return len;
  572. }
  573. EXPORT_SYMBOL(rpcif_dirmap_read);
  574. static int rpcif_probe(struct platform_device *pdev)
  575. {
  576. struct device *dev = &pdev->dev;
  577. struct platform_device *vdev;
  578. struct device_node *flash;
  579. struct rpcif_priv *rpc;
  580. struct resource *res;
  581. const char *name;
  582. int ret;
  583. flash = of_get_next_child(pdev->dev.of_node, NULL);
  584. if (!flash) {
  585. dev_warn(&pdev->dev, "no flash node found\n");
  586. return -ENODEV;
  587. }
  588. if (of_device_is_compatible(flash, "jedec,spi-nor")) {
  589. name = "rpc-if-spi";
  590. } else if (of_device_is_compatible(flash, "cfi-flash")) {
  591. name = "rpc-if-hyperflash";
  592. } else {
  593. of_node_put(flash);
  594. dev_warn(&pdev->dev, "unknown flash type\n");
  595. return -ENODEV;
  596. }
  597. of_node_put(flash);
  598. rpc = devm_kzalloc(&pdev->dev, sizeof(*rpc), GFP_KERNEL);
  599. if (!rpc)
  600. return -ENOMEM;
  601. rpc->base = devm_platform_ioremap_resource_byname(pdev, "regs");
  602. if (IS_ERR(rpc->base))
  603. return PTR_ERR(rpc->base);
  604. rpc->regmap = devm_regmap_init(dev, NULL, rpc, &rpcif_regmap_config);
  605. if (IS_ERR(rpc->regmap)) {
  606. dev_err(dev, "failed to init regmap for rpcif, error %ld\n",
  607. PTR_ERR(rpc->regmap));
  608. return PTR_ERR(rpc->regmap);
  609. }
  610. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dirmap");
  611. rpc->dirmap = devm_ioremap_resource(dev, res);
  612. if (IS_ERR(rpc->dirmap))
  613. return PTR_ERR(rpc->dirmap);
  614. rpc->size = resource_size(res);
  615. rpc->type = (uintptr_t)of_device_get_match_data(dev);
  616. rpc->rstc = devm_reset_control_get_exclusive(dev, NULL);
  617. if (IS_ERR(rpc->rstc))
  618. return PTR_ERR(rpc->rstc);
  619. vdev = platform_device_alloc(name, pdev->id);
  620. if (!vdev)
  621. return -ENOMEM;
  622. vdev->dev.parent = &pdev->dev;
  623. rpc->dev = &pdev->dev;
  624. rpc->vdev = vdev;
  625. platform_set_drvdata(pdev, rpc);
  626. ret = platform_device_add(vdev);
  627. if (ret) {
  628. platform_device_put(vdev);
  629. return ret;
  630. }
  631. return 0;
  632. }
  633. static int rpcif_remove(struct platform_device *pdev)
  634. {
  635. struct rpcif_priv *rpc = platform_get_drvdata(pdev);
  636. platform_device_unregister(rpc->vdev);
  637. return 0;
  638. }
  639. static const struct of_device_id rpcif_of_match[] = {
  640. { .compatible = "renesas,rcar-gen3-rpc-if", .data = (void *)RPCIF_RCAR_GEN3 },
  641. { .compatible = "renesas,rzg2l-rpc-if", .data = (void *)RPCIF_RZ_G2L },
  642. {},
  643. };
  644. MODULE_DEVICE_TABLE(of, rpcif_of_match);
  645. static struct platform_driver rpcif_driver = {
  646. .probe = rpcif_probe,
  647. .remove = rpcif_remove,
  648. .driver = {
  649. .name = "rpc-if",
  650. .of_match_table = rpcif_of_match,
  651. },
  652. };
  653. module_platform_driver(rpcif_driver);
  654. MODULE_DESCRIPTION("Renesas RPC-IF core driver");
  655. MODULE_LICENSE("GPL v2");