brcmstb_memc.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * DDR Self-Refresh Power Down (SRPD) support for Broadcom STB SoCs
  4. *
  5. */
  6. #include <linux/init.h>
  7. #include <linux/io.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/platform_device.h>
  12. #define REG_MEMC_CNTRLR_CONFIG 0x00
  13. #define CNTRLR_CONFIG_LPDDR4_SHIFT 5
  14. #define CNTRLR_CONFIG_MASK 0xf
  15. #define REG_MEMC_SRPD_CFG_21 0x20
  16. #define REG_MEMC_SRPD_CFG_20 0x34
  17. #define REG_MEMC_SRPD_CFG_1x 0x3c
  18. #define INACT_COUNT_SHIFT 0
  19. #define INACT_COUNT_MASK 0xffff
  20. #define SRPD_EN_SHIFT 16
  21. struct brcmstb_memc_data {
  22. u32 srpd_offset;
  23. };
  24. struct brcmstb_memc {
  25. struct device *dev;
  26. void __iomem *ddr_ctrl;
  27. unsigned int timeout_cycles;
  28. u32 frequency;
  29. u32 srpd_offset;
  30. };
  31. static int brcmstb_memc_uses_lpddr4(struct brcmstb_memc *memc)
  32. {
  33. void __iomem *config = memc->ddr_ctrl + REG_MEMC_CNTRLR_CONFIG;
  34. u32 reg;
  35. reg = readl_relaxed(config) & CNTRLR_CONFIG_MASK;
  36. return reg == CNTRLR_CONFIG_LPDDR4_SHIFT;
  37. }
  38. static int brcmstb_memc_srpd_config(struct brcmstb_memc *memc,
  39. unsigned int cycles)
  40. {
  41. void __iomem *cfg = memc->ddr_ctrl + memc->srpd_offset;
  42. u32 val;
  43. /* Max timeout supported in HW */
  44. if (cycles > INACT_COUNT_MASK)
  45. return -EINVAL;
  46. memc->timeout_cycles = cycles;
  47. val = (cycles << INACT_COUNT_SHIFT) & INACT_COUNT_MASK;
  48. if (cycles)
  49. val |= BIT(SRPD_EN_SHIFT);
  50. writel_relaxed(val, cfg);
  51. /* Ensure the write is committed to the controller */
  52. (void)readl_relaxed(cfg);
  53. return 0;
  54. }
  55. static ssize_t frequency_show(struct device *dev,
  56. struct device_attribute *attr, char *buf)
  57. {
  58. struct brcmstb_memc *memc = dev_get_drvdata(dev);
  59. return sprintf(buf, "%d\n", memc->frequency);
  60. }
  61. static ssize_t srpd_show(struct device *dev,
  62. struct device_attribute *attr, char *buf)
  63. {
  64. struct brcmstb_memc *memc = dev_get_drvdata(dev);
  65. return sprintf(buf, "%d\n", memc->timeout_cycles);
  66. }
  67. static ssize_t srpd_store(struct device *dev, struct device_attribute *attr,
  68. const char *buf, size_t count)
  69. {
  70. struct brcmstb_memc *memc = dev_get_drvdata(dev);
  71. unsigned int val;
  72. int ret;
  73. /*
  74. * Cannot change the inactivity timeout on LPDDR4 chips because the
  75. * dynamic tuning process will also get affected by the inactivity
  76. * timeout, thus making it non functional.
  77. */
  78. if (brcmstb_memc_uses_lpddr4(memc))
  79. return -EOPNOTSUPP;
  80. ret = kstrtouint(buf, 10, &val);
  81. if (ret < 0)
  82. return ret;
  83. ret = brcmstb_memc_srpd_config(memc, val);
  84. if (ret)
  85. return ret;
  86. return count;
  87. }
  88. static DEVICE_ATTR_RO(frequency);
  89. static DEVICE_ATTR_RW(srpd);
  90. static struct attribute *dev_attrs[] = {
  91. &dev_attr_frequency.attr,
  92. &dev_attr_srpd.attr,
  93. NULL,
  94. };
  95. static struct attribute_group dev_attr_group = {
  96. .attrs = dev_attrs,
  97. };
  98. static const struct of_device_id brcmstb_memc_of_match[];
  99. static int brcmstb_memc_probe(struct platform_device *pdev)
  100. {
  101. const struct brcmstb_memc_data *memc_data;
  102. const struct of_device_id *of_id;
  103. struct device *dev = &pdev->dev;
  104. struct brcmstb_memc *memc;
  105. int ret;
  106. memc = devm_kzalloc(dev, sizeof(*memc), GFP_KERNEL);
  107. if (!memc)
  108. return -ENOMEM;
  109. dev_set_drvdata(dev, memc);
  110. of_id = of_match_device(brcmstb_memc_of_match, dev);
  111. memc_data = of_id->data;
  112. memc->srpd_offset = memc_data->srpd_offset;
  113. memc->ddr_ctrl = devm_platform_ioremap_resource(pdev, 0);
  114. if (IS_ERR(memc->ddr_ctrl))
  115. return PTR_ERR(memc->ddr_ctrl);
  116. of_property_read_u32(pdev->dev.of_node, "clock-frequency",
  117. &memc->frequency);
  118. ret = sysfs_create_group(&dev->kobj, &dev_attr_group);
  119. if (ret)
  120. return ret;
  121. return 0;
  122. }
  123. static int brcmstb_memc_remove(struct platform_device *pdev)
  124. {
  125. struct device *dev = &pdev->dev;
  126. sysfs_remove_group(&dev->kobj, &dev_attr_group);
  127. return 0;
  128. }
  129. enum brcmstb_memc_hwtype {
  130. BRCMSTB_MEMC_V21,
  131. BRCMSTB_MEMC_V20,
  132. BRCMSTB_MEMC_V1X,
  133. };
  134. static const struct brcmstb_memc_data brcmstb_memc_versions[] = {
  135. { .srpd_offset = REG_MEMC_SRPD_CFG_21 },
  136. { .srpd_offset = REG_MEMC_SRPD_CFG_20 },
  137. { .srpd_offset = REG_MEMC_SRPD_CFG_1x },
  138. };
  139. static const struct of_device_id brcmstb_memc_of_match[] = {
  140. {
  141. .compatible = "brcm,brcmstb-memc-ddr-rev-b.1.x",
  142. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V1X]
  143. },
  144. {
  145. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.0",
  146. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V20]
  147. },
  148. {
  149. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.1",
  150. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  151. },
  152. {
  153. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.2",
  154. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  155. },
  156. {
  157. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.3",
  158. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  159. },
  160. {
  161. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.5",
  162. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  163. },
  164. {
  165. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.6",
  166. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  167. },
  168. {
  169. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.7",
  170. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  171. },
  172. {
  173. .compatible = "brcm,brcmstb-memc-ddr-rev-b.2.8",
  174. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  175. },
  176. {
  177. .compatible = "brcm,brcmstb-memc-ddr-rev-b.3.0",
  178. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  179. },
  180. {
  181. .compatible = "brcm,brcmstb-memc-ddr-rev-b.3.1",
  182. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  183. },
  184. {
  185. .compatible = "brcm,brcmstb-memc-ddr-rev-c.1.0",
  186. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  187. },
  188. {
  189. .compatible = "brcm,brcmstb-memc-ddr-rev-c.1.1",
  190. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  191. },
  192. {
  193. .compatible = "brcm,brcmstb-memc-ddr-rev-c.1.2",
  194. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  195. },
  196. {
  197. .compatible = "brcm,brcmstb-memc-ddr-rev-c.1.3",
  198. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  199. },
  200. {
  201. .compatible = "brcm,brcmstb-memc-ddr-rev-c.1.4",
  202. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V21]
  203. },
  204. /* default to the original offset */
  205. {
  206. .compatible = "brcm,brcmstb-memc-ddr",
  207. .data = &brcmstb_memc_versions[BRCMSTB_MEMC_V1X]
  208. },
  209. {}
  210. };
  211. static int brcmstb_memc_suspend(struct device *dev)
  212. {
  213. struct brcmstb_memc *memc = dev_get_drvdata(dev);
  214. void __iomem *cfg = memc->ddr_ctrl + memc->srpd_offset;
  215. u32 val;
  216. if (memc->timeout_cycles == 0)
  217. return 0;
  218. /*
  219. * Disable SRPD prior to suspending the system since that can
  220. * cause issues with other memory clients managed by the ARM
  221. * trusted firmware to access memory.
  222. */
  223. val = readl_relaxed(cfg);
  224. val &= ~BIT(SRPD_EN_SHIFT);
  225. writel_relaxed(val, cfg);
  226. /* Ensure the write is committed to the controller */
  227. (void)readl_relaxed(cfg);
  228. return 0;
  229. }
  230. static int brcmstb_memc_resume(struct device *dev)
  231. {
  232. struct brcmstb_memc *memc = dev_get_drvdata(dev);
  233. if (memc->timeout_cycles == 0)
  234. return 0;
  235. return brcmstb_memc_srpd_config(memc, memc->timeout_cycles);
  236. }
  237. static DEFINE_SIMPLE_DEV_PM_OPS(brcmstb_memc_pm_ops, brcmstb_memc_suspend,
  238. brcmstb_memc_resume);
  239. static struct platform_driver brcmstb_memc_driver = {
  240. .probe = brcmstb_memc_probe,
  241. .remove = brcmstb_memc_remove,
  242. .driver = {
  243. .name = "brcmstb_memc",
  244. .of_match_table = brcmstb_memc_of_match,
  245. .pm = pm_ptr(&brcmstb_memc_pm_ops),
  246. },
  247. };
  248. module_platform_driver(brcmstb_memc_driver);
  249. MODULE_LICENSE("GPL");
  250. MODULE_AUTHOR("Broadcom");
  251. MODULE_DESCRIPTION("DDR SRPD driver for Broadcom STB chips");