si2165.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Driver for Silicon Labs Si2161 DVB-T and Si2165 DVB-C/-T Demodulator
  4. *
  5. * Copyright (C) 2013-2017 Matthias Schwarzott <[email protected]>
  6. *
  7. * References:
  8. * https://www.silabs.com/Support%20Documents/TechnicalDocs/Si2165-short.pdf
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/errno.h>
  12. #include <linux/init.h>
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/string.h>
  16. #include <linux/slab.h>
  17. #include <linux/firmware.h>
  18. #include <linux/regmap.h>
  19. #include <media/dvb_frontend.h>
  20. #include <media/dvb_math.h>
  21. #include "si2165_priv.h"
  22. #include "si2165.h"
  23. /*
  24. * Hauppauge WinTV-HVR-930C-HD B130 / PCTV QuatroStick 521e 1113xx
  25. * uses 16 MHz xtal
  26. *
  27. * Hauppauge WinTV-HVR-930C-HD B131 / PCTV QuatroStick 522e 1114xx
  28. * uses 24 MHz clock provided by tuner
  29. */
  30. struct si2165_state {
  31. struct i2c_client *client;
  32. struct regmap *regmap;
  33. struct dvb_frontend fe;
  34. struct si2165_config config;
  35. u8 chip_revcode;
  36. u8 chip_type;
  37. /* calculated by xtal and div settings */
  38. u32 fvco_hz;
  39. u32 sys_clk;
  40. u32 adc_clk;
  41. /* DVBv3 stats */
  42. u64 ber_prev;
  43. bool has_dvbc;
  44. bool has_dvbt;
  45. bool firmware_loaded;
  46. };
  47. static int si2165_write(struct si2165_state *state, const u16 reg,
  48. const u8 *src, const int count)
  49. {
  50. int ret;
  51. dev_dbg(&state->client->dev, "i2c write: reg: 0x%04x, data: %*ph\n",
  52. reg, count, src);
  53. ret = regmap_bulk_write(state->regmap, reg, src, count);
  54. if (ret)
  55. dev_err(&state->client->dev, "%s: ret == %d\n", __func__, ret);
  56. return ret;
  57. }
  58. static int si2165_read(struct si2165_state *state,
  59. const u16 reg, u8 *val, const int count)
  60. {
  61. int ret = regmap_bulk_read(state->regmap, reg, val, count);
  62. if (ret) {
  63. dev_err(&state->client->dev, "%s: error (addr %02x reg %04x error (ret == %i)\n",
  64. __func__, state->config.i2c_addr, reg, ret);
  65. return ret;
  66. }
  67. dev_dbg(&state->client->dev, "i2c read: reg: 0x%04x, data: %*ph\n",
  68. reg, count, val);
  69. return 0;
  70. }
  71. static int si2165_readreg8(struct si2165_state *state,
  72. const u16 reg, u8 *val)
  73. {
  74. unsigned int val_tmp;
  75. int ret = regmap_read(state->regmap, reg, &val_tmp);
  76. *val = (u8)val_tmp;
  77. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%02x\n", reg, *val);
  78. return ret;
  79. }
  80. static int si2165_readreg16(struct si2165_state *state,
  81. const u16 reg, u16 *val)
  82. {
  83. u8 buf[2];
  84. int ret = si2165_read(state, reg, buf, 2);
  85. *val = buf[0] | buf[1] << 8;
  86. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%04x\n", reg, *val);
  87. return ret;
  88. }
  89. static int si2165_readreg24(struct si2165_state *state,
  90. const u16 reg, u32 *val)
  91. {
  92. u8 buf[3];
  93. int ret = si2165_read(state, reg, buf, 3);
  94. *val = buf[0] | buf[1] << 8 | buf[2] << 16;
  95. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%06x\n", reg, *val);
  96. return ret;
  97. }
  98. static int si2165_writereg8(struct si2165_state *state, const u16 reg, u8 val)
  99. {
  100. return regmap_write(state->regmap, reg, val);
  101. }
  102. static int si2165_writereg16(struct si2165_state *state, const u16 reg, u16 val)
  103. {
  104. u8 buf[2] = { val & 0xff, (val >> 8) & 0xff };
  105. return si2165_write(state, reg, buf, 2);
  106. }
  107. static int si2165_writereg24(struct si2165_state *state, const u16 reg, u32 val)
  108. {
  109. u8 buf[3] = { val & 0xff, (val >> 8) & 0xff, (val >> 16) & 0xff };
  110. return si2165_write(state, reg, buf, 3);
  111. }
  112. static int si2165_writereg32(struct si2165_state *state, const u16 reg, u32 val)
  113. {
  114. u8 buf[4] = {
  115. val & 0xff,
  116. (val >> 8) & 0xff,
  117. (val >> 16) & 0xff,
  118. (val >> 24) & 0xff
  119. };
  120. return si2165_write(state, reg, buf, 4);
  121. }
  122. static int si2165_writereg_mask8(struct si2165_state *state, const u16 reg,
  123. u8 val, u8 mask)
  124. {
  125. if (mask != 0xff) {
  126. u8 tmp;
  127. int ret = si2165_readreg8(state, reg, &tmp);
  128. if (ret < 0)
  129. return ret;
  130. val &= mask;
  131. tmp &= ~mask;
  132. val |= tmp;
  133. }
  134. return si2165_writereg8(state, reg, val);
  135. }
  136. #define REG16(reg, val) \
  137. { (reg), (val) & 0xff }, \
  138. { (reg) + 1, (val) >> 8 & 0xff }
  139. struct si2165_reg_value_pair {
  140. u16 reg;
  141. u8 val;
  142. };
  143. static int si2165_write_reg_list(struct si2165_state *state,
  144. const struct si2165_reg_value_pair *regs,
  145. int count)
  146. {
  147. int i;
  148. int ret;
  149. for (i = 0; i < count; i++) {
  150. ret = si2165_writereg8(state, regs[i].reg, regs[i].val);
  151. if (ret < 0)
  152. return ret;
  153. }
  154. return 0;
  155. }
  156. static int si2165_get_tune_settings(struct dvb_frontend *fe,
  157. struct dvb_frontend_tune_settings *s)
  158. {
  159. s->min_delay_ms = 1000;
  160. return 0;
  161. }
  162. static int si2165_init_pll(struct si2165_state *state)
  163. {
  164. u32 ref_freq_hz = state->config.ref_freq_hz;
  165. u8 divr = 1; /* 1..7 */
  166. u8 divp = 1; /* only 1 or 4 */
  167. u8 divn = 56; /* 1..63 */
  168. u8 divm = 8;
  169. u8 divl = 12;
  170. u8 buf[4];
  171. /*
  172. * hardcoded values can be deleted if calculation is verified
  173. * or it yields the same values as the windows driver
  174. */
  175. switch (ref_freq_hz) {
  176. case 16000000u:
  177. divn = 56;
  178. break;
  179. case 24000000u:
  180. divr = 2;
  181. divp = 4;
  182. divn = 19;
  183. break;
  184. default:
  185. /* ref_freq / divr must be between 4 and 16 MHz */
  186. if (ref_freq_hz > 16000000u)
  187. divr = 2;
  188. /*
  189. * now select divn and divp such that
  190. * fvco is in 1624..1824 MHz
  191. */
  192. if (1624000000u * divr > ref_freq_hz * 2u * 63u)
  193. divp = 4;
  194. /* is this already correct regarding rounding? */
  195. divn = 1624000000u * divr / (ref_freq_hz * 2u * divp);
  196. break;
  197. }
  198. /* adc_clk and sys_clk depend on xtal and pll settings */
  199. state->fvco_hz = ref_freq_hz / divr
  200. * 2u * divn * divp;
  201. state->adc_clk = state->fvco_hz / (divm * 4u);
  202. state->sys_clk = state->fvco_hz / (divl * 2u);
  203. /* write all 4 pll registers 0x00a0..0x00a3 at once */
  204. buf[0] = divl;
  205. buf[1] = divm;
  206. buf[2] = (divn & 0x3f) | ((divp == 1) ? 0x40 : 0x00) | 0x80;
  207. buf[3] = divr;
  208. return si2165_write(state, REG_PLL_DIVL, buf, 4);
  209. }
  210. static int si2165_adjust_pll_divl(struct si2165_state *state, u8 divl)
  211. {
  212. state->sys_clk = state->fvco_hz / (divl * 2u);
  213. return si2165_writereg8(state, REG_PLL_DIVL, divl);
  214. }
  215. static u32 si2165_get_fe_clk(struct si2165_state *state)
  216. {
  217. /* assume Oversampling mode Ovr4 is used */
  218. return state->adc_clk;
  219. }
  220. static int si2165_wait_init_done(struct si2165_state *state)
  221. {
  222. int ret;
  223. u8 val = 0;
  224. int i;
  225. for (i = 0; i < 3; ++i) {
  226. ret = si2165_readreg8(state, REG_INIT_DONE, &val);
  227. if (ret < 0)
  228. return ret;
  229. if (val == 0x01)
  230. return 0;
  231. usleep_range(1000, 50000);
  232. }
  233. dev_err(&state->client->dev, "init_done was not set\n");
  234. return -EINVAL;
  235. }
  236. static int si2165_upload_firmware_block(struct si2165_state *state,
  237. const u8 *data, u32 len, u32 *poffset,
  238. u32 block_count)
  239. {
  240. int ret;
  241. u8 buf_ctrl[4] = { 0x00, 0x00, 0x00, 0xc0 };
  242. u8 wordcount;
  243. u32 cur_block = 0;
  244. u32 offset = poffset ? *poffset : 0;
  245. if (len < 4)
  246. return -EINVAL;
  247. if (len % 4 != 0)
  248. return -EINVAL;
  249. dev_dbg(&state->client->dev,
  250. "fw load: %s: called with len=0x%x offset=0x%x blockcount=0x%x\n",
  251. __func__, len, offset, block_count);
  252. while (offset + 12 <= len && cur_block < block_count) {
  253. dev_dbg(&state->client->dev,
  254. "fw load: %s: in while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  255. __func__, len, offset, cur_block, block_count);
  256. wordcount = data[offset];
  257. if (wordcount < 1 || data[offset + 1] ||
  258. data[offset + 2] || data[offset + 3]) {
  259. dev_warn(&state->client->dev,
  260. "bad fw data[0..3] = %*ph\n",
  261. 4, data);
  262. return -EINVAL;
  263. }
  264. if (offset + 8 + wordcount * 4 > len) {
  265. dev_warn(&state->client->dev,
  266. "len is too small for block len=%d, wordcount=%d\n",
  267. len, wordcount);
  268. return -EINVAL;
  269. }
  270. buf_ctrl[0] = wordcount - 1;
  271. ret = si2165_write(state, REG_DCOM_CONTROL_BYTE, buf_ctrl, 4);
  272. if (ret < 0)
  273. goto error;
  274. ret = si2165_write(state, REG_DCOM_ADDR, data + offset + 4, 4);
  275. if (ret < 0)
  276. goto error;
  277. offset += 8;
  278. while (wordcount > 0) {
  279. ret = si2165_write(state, REG_DCOM_DATA,
  280. data + offset, 4);
  281. if (ret < 0)
  282. goto error;
  283. wordcount--;
  284. offset += 4;
  285. }
  286. cur_block++;
  287. }
  288. dev_dbg(&state->client->dev,
  289. "fw load: %s: after while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  290. __func__, len, offset, cur_block, block_count);
  291. if (poffset)
  292. *poffset = offset;
  293. dev_dbg(&state->client->dev,
  294. "fw load: %s: returned offset=0x%x\n",
  295. __func__, offset);
  296. return 0;
  297. error:
  298. return ret;
  299. }
  300. static int si2165_upload_firmware(struct si2165_state *state)
  301. {
  302. /* int ret; */
  303. u8 val[3];
  304. u16 val16;
  305. int ret;
  306. const struct firmware *fw = NULL;
  307. u8 *fw_file;
  308. const u8 *data;
  309. u32 len;
  310. u32 offset;
  311. u8 patch_version;
  312. u8 block_count;
  313. u16 crc_expected;
  314. switch (state->chip_revcode) {
  315. case 0x03: /* revision D */
  316. fw_file = SI2165_FIRMWARE_REV_D;
  317. break;
  318. default:
  319. dev_info(&state->client->dev, "no firmware file for revision=%d\n",
  320. state->chip_revcode);
  321. return 0;
  322. }
  323. /* request the firmware, this will block and timeout */
  324. ret = request_firmware(&fw, fw_file, &state->client->dev);
  325. if (ret) {
  326. dev_warn(&state->client->dev, "firmware file '%s' not found\n",
  327. fw_file);
  328. goto error;
  329. }
  330. data = fw->data;
  331. len = fw->size;
  332. dev_info(&state->client->dev, "downloading firmware from file '%s' size=%d\n",
  333. fw_file, len);
  334. if (len % 4 != 0) {
  335. dev_warn(&state->client->dev, "firmware size is not multiple of 4\n");
  336. ret = -EINVAL;
  337. goto error;
  338. }
  339. /* check header (8 bytes) */
  340. if (len < 8) {
  341. dev_warn(&state->client->dev, "firmware header is missing\n");
  342. ret = -EINVAL;
  343. goto error;
  344. }
  345. if (data[0] != 1 || data[1] != 0) {
  346. dev_warn(&state->client->dev, "firmware file version is wrong\n");
  347. ret = -EINVAL;
  348. goto error;
  349. }
  350. patch_version = data[2];
  351. block_count = data[4];
  352. crc_expected = data[7] << 8 | data[6];
  353. /* start uploading fw */
  354. /* boot/wdog status */
  355. ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
  356. if (ret < 0)
  357. goto error;
  358. /* reset */
  359. ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
  360. if (ret < 0)
  361. goto error;
  362. /* boot/wdog status */
  363. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  364. if (ret < 0)
  365. goto error;
  366. /* enable reset on error */
  367. ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
  368. if (ret < 0)
  369. goto error;
  370. ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
  371. if (ret < 0)
  372. goto error;
  373. ret = si2165_writereg8(state, REG_EN_RST_ERROR, 0x02);
  374. if (ret < 0)
  375. goto error;
  376. /* start right after the header */
  377. offset = 8;
  378. dev_info(&state->client->dev, "%s: extracted patch_version=0x%02x, block_count=0x%02x, crc_expected=0x%04x\n",
  379. __func__, patch_version, block_count, crc_expected);
  380. ret = si2165_upload_firmware_block(state, data, len, &offset, 1);
  381. if (ret < 0)
  382. goto error;
  383. ret = si2165_writereg8(state, REG_PATCH_VERSION, patch_version);
  384. if (ret < 0)
  385. goto error;
  386. /* reset crc */
  387. ret = si2165_writereg8(state, REG_RST_CRC, 0x01);
  388. if (ret)
  389. goto error;
  390. ret = si2165_upload_firmware_block(state, data, len,
  391. &offset, block_count);
  392. if (ret < 0) {
  393. dev_err(&state->client->dev,
  394. "firmware could not be uploaded\n");
  395. goto error;
  396. }
  397. /* read crc */
  398. ret = si2165_readreg16(state, REG_CRC, &val16);
  399. if (ret)
  400. goto error;
  401. if (val16 != crc_expected) {
  402. dev_err(&state->client->dev,
  403. "firmware crc mismatch %04x != %04x\n",
  404. val16, crc_expected);
  405. ret = -EINVAL;
  406. goto error;
  407. }
  408. ret = si2165_upload_firmware_block(state, data, len, &offset, 5);
  409. if (ret)
  410. goto error;
  411. if (len != offset) {
  412. dev_err(&state->client->dev,
  413. "firmware len mismatch %04x != %04x\n",
  414. len, offset);
  415. ret = -EINVAL;
  416. goto error;
  417. }
  418. /* reset watchdog error register */
  419. ret = si2165_writereg_mask8(state, REG_WDOG_AND_BOOT, 0x02, 0x02);
  420. if (ret < 0)
  421. goto error;
  422. /* enable reset on error */
  423. ret = si2165_writereg_mask8(state, REG_EN_RST_ERROR, 0x01, 0x01);
  424. if (ret < 0)
  425. goto error;
  426. dev_info(&state->client->dev, "fw load finished\n");
  427. ret = 0;
  428. state->firmware_loaded = true;
  429. error:
  430. if (fw) {
  431. release_firmware(fw);
  432. fw = NULL;
  433. }
  434. return ret;
  435. }
  436. static int si2165_init(struct dvb_frontend *fe)
  437. {
  438. int ret = 0;
  439. struct si2165_state *state = fe->demodulator_priv;
  440. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  441. u8 val;
  442. u8 patch_version = 0x00;
  443. dev_dbg(&state->client->dev, "%s: called\n", __func__);
  444. /* powerup */
  445. ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
  446. if (ret < 0)
  447. goto error;
  448. /* dsp_clock_enable */
  449. ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x01);
  450. if (ret < 0)
  451. goto error;
  452. /* verify chip_mode */
  453. ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
  454. if (ret < 0)
  455. goto error;
  456. if (val != state->config.chip_mode) {
  457. dev_err(&state->client->dev, "could not set chip_mode\n");
  458. return -EINVAL;
  459. }
  460. /* agc */
  461. ret = si2165_writereg8(state, REG_AGC_IF_TRI, 0x00);
  462. if (ret < 0)
  463. goto error;
  464. ret = si2165_writereg8(state, REG_AGC_IF_SLR, 0x01);
  465. if (ret < 0)
  466. goto error;
  467. ret = si2165_writereg8(state, REG_AGC2_OUTPUT, 0x00);
  468. if (ret < 0)
  469. goto error;
  470. ret = si2165_writereg8(state, REG_AGC2_CLKDIV, 0x07);
  471. if (ret < 0)
  472. goto error;
  473. /* rssi pad */
  474. ret = si2165_writereg8(state, REG_RSSI_PAD_CTRL, 0x00);
  475. if (ret < 0)
  476. goto error;
  477. ret = si2165_writereg8(state, REG_RSSI_ENABLE, 0x00);
  478. if (ret < 0)
  479. goto error;
  480. ret = si2165_init_pll(state);
  481. if (ret < 0)
  482. goto error;
  483. /* enable chip_init */
  484. ret = si2165_writereg8(state, REG_CHIP_INIT, 0x01);
  485. if (ret < 0)
  486. goto error;
  487. /* set start_init */
  488. ret = si2165_writereg8(state, REG_START_INIT, 0x01);
  489. if (ret < 0)
  490. goto error;
  491. ret = si2165_wait_init_done(state);
  492. if (ret < 0)
  493. goto error;
  494. /* disable chip_init */
  495. ret = si2165_writereg8(state, REG_CHIP_INIT, 0x00);
  496. if (ret < 0)
  497. goto error;
  498. /* ber_pkt - default 65535 */
  499. ret = si2165_writereg16(state, REG_BER_PKT,
  500. STATISTICS_PERIOD_PKT_COUNT);
  501. if (ret < 0)
  502. goto error;
  503. ret = si2165_readreg8(state, REG_PATCH_VERSION, &patch_version);
  504. if (ret < 0)
  505. goto error;
  506. ret = si2165_writereg8(state, REG_AUTO_RESET, 0x00);
  507. if (ret < 0)
  508. goto error;
  509. /* dsp_addr_jump */
  510. ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
  511. if (ret < 0)
  512. goto error;
  513. /* boot/wdog status */
  514. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, &val);
  515. if (ret < 0)
  516. goto error;
  517. if (patch_version == 0x00) {
  518. ret = si2165_upload_firmware(state);
  519. if (ret < 0)
  520. goto error;
  521. }
  522. /* ts output config */
  523. ret = si2165_writereg8(state, REG_TS_DATA_MODE, 0x20);
  524. if (ret < 0)
  525. return ret;
  526. ret = si2165_writereg16(state, REG_TS_TRI, 0x00fe);
  527. if (ret < 0)
  528. return ret;
  529. ret = si2165_writereg24(state, REG_TS_SLR, 0x555555);
  530. if (ret < 0)
  531. return ret;
  532. ret = si2165_writereg8(state, REG_TS_CLK_MODE, 0x01);
  533. if (ret < 0)
  534. return ret;
  535. ret = si2165_writereg8(state, REG_TS_PARALLEL_MODE, 0x00);
  536. if (ret < 0)
  537. return ret;
  538. c = &state->fe.dtv_property_cache;
  539. c->cnr.len = 1;
  540. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  541. c->post_bit_error.len = 1;
  542. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  543. c->post_bit_count.len = 1;
  544. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  545. return 0;
  546. error:
  547. return ret;
  548. }
  549. static int si2165_sleep(struct dvb_frontend *fe)
  550. {
  551. int ret;
  552. struct si2165_state *state = fe->demodulator_priv;
  553. /* dsp clock disable */
  554. ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x00);
  555. if (ret < 0)
  556. return ret;
  557. /* chip mode */
  558. ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
  559. if (ret < 0)
  560. return ret;
  561. return 0;
  562. }
  563. static int si2165_read_status(struct dvb_frontend *fe, enum fe_status *status)
  564. {
  565. int ret;
  566. u8 u8tmp;
  567. u32 u32tmp;
  568. struct si2165_state *state = fe->demodulator_priv;
  569. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  570. u32 delsys = c->delivery_system;
  571. *status = 0;
  572. switch (delsys) {
  573. case SYS_DVBT:
  574. /* check fast signal type */
  575. ret = si2165_readreg8(state, REG_CHECK_SIGNAL, &u8tmp);
  576. if (ret < 0)
  577. return ret;
  578. switch (u8tmp & 0x3) {
  579. case 0: /* searching */
  580. case 1: /* nothing */
  581. break;
  582. case 2: /* digital signal */
  583. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
  584. break;
  585. }
  586. break;
  587. case SYS_DVBC_ANNEX_A:
  588. /* check packet sync lock */
  589. ret = si2165_readreg8(state, REG_PS_LOCK, &u8tmp);
  590. if (ret < 0)
  591. return ret;
  592. if (u8tmp & 0x01) {
  593. *status |= FE_HAS_SIGNAL;
  594. *status |= FE_HAS_CARRIER;
  595. *status |= FE_HAS_VITERBI;
  596. *status |= FE_HAS_SYNC;
  597. }
  598. break;
  599. }
  600. /* check fec_lock */
  601. ret = si2165_readreg8(state, REG_FEC_LOCK, &u8tmp);
  602. if (ret < 0)
  603. return ret;
  604. if (u8tmp & 0x01) {
  605. *status |= FE_HAS_SIGNAL;
  606. *status |= FE_HAS_CARRIER;
  607. *status |= FE_HAS_VITERBI;
  608. *status |= FE_HAS_SYNC;
  609. *status |= FE_HAS_LOCK;
  610. }
  611. /* CNR */
  612. if (delsys == SYS_DVBC_ANNEX_A && *status & FE_HAS_VITERBI) {
  613. ret = si2165_readreg24(state, REG_C_N, &u32tmp);
  614. if (ret < 0)
  615. return ret;
  616. /*
  617. * svalue =
  618. * 1000 * c_n/dB =
  619. * 1000 * 10 * log10(2^24 / regval) =
  620. * 1000 * 10 * (log10(2^24) - log10(regval)) =
  621. * 1000 * 10 * (intlog10(2^24) - intlog10(regval)) / 2^24
  622. *
  623. * intlog10(x) = log10(x) * 2^24
  624. * intlog10(2^24) = log10(2^24) * 2^24 = 121210686
  625. */
  626. u32tmp = (1000 * 10 * (121210686 - (u64)intlog10(u32tmp)))
  627. >> 24;
  628. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  629. c->cnr.stat[0].svalue = u32tmp;
  630. } else
  631. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  632. /* BER */
  633. if (*status & FE_HAS_VITERBI) {
  634. if (c->post_bit_error.stat[0].scale == FE_SCALE_NOT_AVAILABLE) {
  635. /* start new sampling period to get rid of old data*/
  636. ret = si2165_writereg8(state, REG_BER_RST, 0x01);
  637. if (ret < 0)
  638. return ret;
  639. /* set scale to enter read code on next call */
  640. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  641. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  642. c->post_bit_error.stat[0].uvalue = 0;
  643. c->post_bit_count.stat[0].uvalue = 0;
  644. /*
  645. * reset DVBv3 value to deliver a good result
  646. * for the first call
  647. */
  648. state->ber_prev = 0;
  649. } else {
  650. ret = si2165_readreg8(state, REG_BER_AVAIL, &u8tmp);
  651. if (ret < 0)
  652. return ret;
  653. if (u8tmp & 1) {
  654. u32 biterrcnt;
  655. ret = si2165_readreg24(state, REG_BER_BIT,
  656. &biterrcnt);
  657. if (ret < 0)
  658. return ret;
  659. c->post_bit_error.stat[0].uvalue +=
  660. biterrcnt;
  661. c->post_bit_count.stat[0].uvalue +=
  662. STATISTICS_PERIOD_BIT_COUNT;
  663. /* start new sampling period */
  664. ret = si2165_writereg8(state,
  665. REG_BER_RST, 0x01);
  666. if (ret < 0)
  667. return ret;
  668. dev_dbg(&state->client->dev,
  669. "post_bit_error=%u post_bit_count=%u\n",
  670. biterrcnt, STATISTICS_PERIOD_BIT_COUNT);
  671. }
  672. }
  673. } else {
  674. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  675. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  676. }
  677. return 0;
  678. }
  679. static int si2165_read_snr(struct dvb_frontend *fe, u16 *snr)
  680. {
  681. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  682. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  683. *snr = div_s64(c->cnr.stat[0].svalue, 100);
  684. else
  685. *snr = 0;
  686. return 0;
  687. }
  688. static int si2165_read_ber(struct dvb_frontend *fe, u32 *ber)
  689. {
  690. struct si2165_state *state = fe->demodulator_priv;
  691. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  692. if (c->post_bit_error.stat[0].scale != FE_SCALE_COUNTER) {
  693. *ber = 0;
  694. return 0;
  695. }
  696. *ber = c->post_bit_error.stat[0].uvalue - state->ber_prev;
  697. state->ber_prev = c->post_bit_error.stat[0].uvalue;
  698. return 0;
  699. }
  700. static int si2165_set_oversamp(struct si2165_state *state, u32 dvb_rate)
  701. {
  702. u64 oversamp;
  703. u32 reg_value;
  704. if (!dvb_rate)
  705. return -EINVAL;
  706. oversamp = si2165_get_fe_clk(state);
  707. oversamp <<= 23;
  708. do_div(oversamp, dvb_rate);
  709. reg_value = oversamp & 0x3fffffff;
  710. dev_dbg(&state->client->dev, "Write oversamp=%#x\n", reg_value);
  711. return si2165_writereg32(state, REG_OVERSAMP, reg_value);
  712. }
  713. static int si2165_set_if_freq_shift(struct si2165_state *state)
  714. {
  715. struct dvb_frontend *fe = &state->fe;
  716. u64 if_freq_shift;
  717. s32 reg_value = 0;
  718. u32 fe_clk = si2165_get_fe_clk(state);
  719. u32 IF = 0;
  720. if (!fe->ops.tuner_ops.get_if_frequency) {
  721. dev_err(&state->client->dev,
  722. "Error: get_if_frequency() not defined at tuner. Can't work without it!\n");
  723. return -EINVAL;
  724. }
  725. if (!fe_clk)
  726. return -EINVAL;
  727. fe->ops.tuner_ops.get_if_frequency(fe, &IF);
  728. if_freq_shift = IF;
  729. if_freq_shift <<= 29;
  730. do_div(if_freq_shift, fe_clk);
  731. reg_value = (s32)if_freq_shift;
  732. if (state->config.inversion)
  733. reg_value = -reg_value;
  734. reg_value = reg_value & 0x1fffffff;
  735. /* if_freq_shift, usbdump contained 0x023ee08f; */
  736. return si2165_writereg32(state, REG_IF_FREQ_SHIFT, reg_value);
  737. }
  738. static const struct si2165_reg_value_pair dvbt_regs[] = {
  739. /* standard = DVB-T */
  740. { REG_DVB_STANDARD, 0x01 },
  741. /* impulsive_noise_remover */
  742. { REG_IMPULSIVE_NOISE_REM, 0x01 },
  743. { REG_AUTO_RESET, 0x00 },
  744. /* agc2 */
  745. { REG_AGC2_MIN, 0x41 },
  746. { REG_AGC2_KACQ, 0x0e },
  747. { REG_AGC2_KLOC, 0x10 },
  748. /* agc */
  749. { REG_AGC_UNFREEZE_THR, 0x03 },
  750. { REG_AGC_CRESTF_DBX8, 0x78 },
  751. /* agc */
  752. { REG_AAF_CRESTF_DBX8, 0x78 },
  753. { REG_ACI_CRESTF_DBX8, 0x68 },
  754. /* freq_sync_range */
  755. REG16(REG_FREQ_SYNC_RANGE, 0x0064),
  756. /* gp_reg0 */
  757. { REG_GP_REG0_MSB, 0x00 }
  758. };
  759. static int si2165_set_frontend_dvbt(struct dvb_frontend *fe)
  760. {
  761. int ret;
  762. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  763. struct si2165_state *state = fe->demodulator_priv;
  764. u32 dvb_rate = 0;
  765. u16 bw10k;
  766. u32 bw_hz = p->bandwidth_hz;
  767. dev_dbg(&state->client->dev, "%s: called\n", __func__);
  768. if (!state->has_dvbt)
  769. return -EINVAL;
  770. /* no bandwidth auto-detection */
  771. if (bw_hz == 0)
  772. return -EINVAL;
  773. dvb_rate = bw_hz * 8 / 7;
  774. bw10k = bw_hz / 10000;
  775. ret = si2165_adjust_pll_divl(state, 12);
  776. if (ret < 0)
  777. return ret;
  778. /* bandwidth in 10KHz steps */
  779. ret = si2165_writereg16(state, REG_T_BANDWIDTH, bw10k);
  780. if (ret < 0)
  781. return ret;
  782. ret = si2165_set_oversamp(state, dvb_rate);
  783. if (ret < 0)
  784. return ret;
  785. ret = si2165_write_reg_list(state, dvbt_regs, ARRAY_SIZE(dvbt_regs));
  786. if (ret < 0)
  787. return ret;
  788. return 0;
  789. }
  790. static const struct si2165_reg_value_pair dvbc_regs[] = {
  791. /* standard = DVB-C */
  792. { REG_DVB_STANDARD, 0x05 },
  793. /* agc2 */
  794. { REG_AGC2_MIN, 0x50 },
  795. { REG_AGC2_KACQ, 0x0e },
  796. { REG_AGC2_KLOC, 0x10 },
  797. /* agc */
  798. { REG_AGC_UNFREEZE_THR, 0x03 },
  799. { REG_AGC_CRESTF_DBX8, 0x68 },
  800. /* agc */
  801. { REG_AAF_CRESTF_DBX8, 0x68 },
  802. { REG_ACI_CRESTF_DBX8, 0x50 },
  803. { REG_EQ_AUTO_CONTROL, 0x0d },
  804. { REG_KP_LOCK, 0x05 },
  805. { REG_CENTRAL_TAP, 0x09 },
  806. REG16(REG_UNKNOWN_350, 0x3e80),
  807. { REG_AUTO_RESET, 0x01 },
  808. REG16(REG_UNKNOWN_24C, 0x0000),
  809. REG16(REG_UNKNOWN_27C, 0x0000),
  810. { REG_SWEEP_STEP, 0x03 },
  811. { REG_AGC_IF_TRI, 0x00 },
  812. };
  813. static int si2165_set_frontend_dvbc(struct dvb_frontend *fe)
  814. {
  815. struct si2165_state *state = fe->demodulator_priv;
  816. int ret;
  817. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  818. const u32 dvb_rate = p->symbol_rate;
  819. u8 u8tmp;
  820. if (!state->has_dvbc)
  821. return -EINVAL;
  822. if (dvb_rate == 0)
  823. return -EINVAL;
  824. ret = si2165_adjust_pll_divl(state, 14);
  825. if (ret < 0)
  826. return ret;
  827. /* Oversampling */
  828. ret = si2165_set_oversamp(state, dvb_rate);
  829. if (ret < 0)
  830. return ret;
  831. switch (p->modulation) {
  832. case QPSK:
  833. u8tmp = 0x3;
  834. break;
  835. case QAM_16:
  836. u8tmp = 0x7;
  837. break;
  838. case QAM_32:
  839. u8tmp = 0x8;
  840. break;
  841. case QAM_64:
  842. u8tmp = 0x9;
  843. break;
  844. case QAM_128:
  845. u8tmp = 0xa;
  846. break;
  847. case QAM_256:
  848. default:
  849. u8tmp = 0xb;
  850. break;
  851. }
  852. ret = si2165_writereg8(state, REG_REQ_CONSTELLATION, u8tmp);
  853. if (ret < 0)
  854. return ret;
  855. ret = si2165_writereg32(state, REG_LOCK_TIMEOUT, 0x007a1200);
  856. if (ret < 0)
  857. return ret;
  858. ret = si2165_write_reg_list(state, dvbc_regs, ARRAY_SIZE(dvbc_regs));
  859. if (ret < 0)
  860. return ret;
  861. return 0;
  862. }
  863. static const struct si2165_reg_value_pair adc_rewrite[] = {
  864. { REG_ADC_RI1, 0x46 },
  865. { REG_ADC_RI3, 0x00 },
  866. { REG_ADC_RI5, 0x0a },
  867. { REG_ADC_RI6, 0xff },
  868. { REG_ADC_RI8, 0x70 }
  869. };
  870. static int si2165_set_frontend(struct dvb_frontend *fe)
  871. {
  872. struct si2165_state *state = fe->demodulator_priv;
  873. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  874. u32 delsys = p->delivery_system;
  875. int ret;
  876. u8 val[3];
  877. /* initial setting of if freq shift */
  878. ret = si2165_set_if_freq_shift(state);
  879. if (ret < 0)
  880. return ret;
  881. switch (delsys) {
  882. case SYS_DVBT:
  883. ret = si2165_set_frontend_dvbt(fe);
  884. if (ret < 0)
  885. return ret;
  886. break;
  887. case SYS_DVBC_ANNEX_A:
  888. ret = si2165_set_frontend_dvbc(fe);
  889. if (ret < 0)
  890. return ret;
  891. break;
  892. default:
  893. return -EINVAL;
  894. }
  895. /* dsp_addr_jump */
  896. ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
  897. if (ret < 0)
  898. return ret;
  899. if (fe->ops.tuner_ops.set_params)
  900. fe->ops.tuner_ops.set_params(fe);
  901. /* recalc if_freq_shift if IF might has changed */
  902. ret = si2165_set_if_freq_shift(state);
  903. if (ret < 0)
  904. return ret;
  905. /* boot/wdog status */
  906. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  907. if (ret < 0)
  908. return ret;
  909. ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
  910. if (ret < 0)
  911. return ret;
  912. /* reset all */
  913. ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
  914. if (ret < 0)
  915. return ret;
  916. /* gp_reg0 */
  917. ret = si2165_writereg32(state, REG_GP_REG0_LSB, 0x00000000);
  918. if (ret < 0)
  919. return ret;
  920. /* write adc values after each reset*/
  921. ret = si2165_write_reg_list(state, adc_rewrite,
  922. ARRAY_SIZE(adc_rewrite));
  923. if (ret < 0)
  924. return ret;
  925. /* start_synchro */
  926. ret = si2165_writereg8(state, REG_START_SYNCHRO, 0x01);
  927. if (ret < 0)
  928. return ret;
  929. /* boot/wdog status */
  930. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  931. if (ret < 0)
  932. return ret;
  933. return 0;
  934. }
  935. static const struct dvb_frontend_ops si2165_ops = {
  936. .info = {
  937. .name = "Silicon Labs ",
  938. /* For DVB-C */
  939. .symbol_rate_min = 1000000,
  940. .symbol_rate_max = 7200000,
  941. /* For DVB-T */
  942. .frequency_stepsize_hz = 166667,
  943. .caps = FE_CAN_FEC_1_2 |
  944. FE_CAN_FEC_2_3 |
  945. FE_CAN_FEC_3_4 |
  946. FE_CAN_FEC_5_6 |
  947. FE_CAN_FEC_7_8 |
  948. FE_CAN_FEC_AUTO |
  949. FE_CAN_QPSK |
  950. FE_CAN_QAM_16 |
  951. FE_CAN_QAM_32 |
  952. FE_CAN_QAM_64 |
  953. FE_CAN_QAM_128 |
  954. FE_CAN_QAM_256 |
  955. FE_CAN_GUARD_INTERVAL_AUTO |
  956. FE_CAN_HIERARCHY_AUTO |
  957. FE_CAN_MUTE_TS |
  958. FE_CAN_TRANSMISSION_MODE_AUTO |
  959. FE_CAN_RECOVER
  960. },
  961. .get_tune_settings = si2165_get_tune_settings,
  962. .init = si2165_init,
  963. .sleep = si2165_sleep,
  964. .set_frontend = si2165_set_frontend,
  965. .read_status = si2165_read_status,
  966. .read_snr = si2165_read_snr,
  967. .read_ber = si2165_read_ber,
  968. };
  969. static int si2165_probe(struct i2c_client *client,
  970. const struct i2c_device_id *id)
  971. {
  972. struct si2165_state *state = NULL;
  973. struct si2165_platform_data *pdata = client->dev.platform_data;
  974. int n;
  975. int ret = 0;
  976. u8 val;
  977. char rev_char;
  978. const char *chip_name;
  979. static const struct regmap_config regmap_config = {
  980. .reg_bits = 16,
  981. .val_bits = 8,
  982. .max_register = 0x08ff,
  983. };
  984. /* allocate memory for the internal state */
  985. state = kzalloc(sizeof(*state), GFP_KERNEL);
  986. if (!state) {
  987. ret = -ENOMEM;
  988. goto error;
  989. }
  990. /* create regmap */
  991. state->regmap = devm_regmap_init_i2c(client, &regmap_config);
  992. if (IS_ERR(state->regmap)) {
  993. ret = PTR_ERR(state->regmap);
  994. goto error;
  995. }
  996. /* setup the state */
  997. state->client = client;
  998. state->config.i2c_addr = client->addr;
  999. state->config.chip_mode = pdata->chip_mode;
  1000. state->config.ref_freq_hz = pdata->ref_freq_hz;
  1001. state->config.inversion = pdata->inversion;
  1002. if (state->config.ref_freq_hz < 4000000 ||
  1003. state->config.ref_freq_hz > 27000000) {
  1004. dev_err(&state->client->dev, "ref_freq of %d Hz not supported by this driver\n",
  1005. state->config.ref_freq_hz);
  1006. ret = -EINVAL;
  1007. goto error;
  1008. }
  1009. /* create dvb_frontend */
  1010. memcpy(&state->fe.ops, &si2165_ops,
  1011. sizeof(struct dvb_frontend_ops));
  1012. state->fe.ops.release = NULL;
  1013. state->fe.demodulator_priv = state;
  1014. i2c_set_clientdata(client, state);
  1015. /* powerup */
  1016. ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
  1017. if (ret < 0)
  1018. goto nodev_error;
  1019. ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
  1020. if (ret < 0)
  1021. goto nodev_error;
  1022. if (val != state->config.chip_mode)
  1023. goto nodev_error;
  1024. ret = si2165_readreg8(state, REG_CHIP_REVCODE, &state->chip_revcode);
  1025. if (ret < 0)
  1026. goto nodev_error;
  1027. ret = si2165_readreg8(state, REV_CHIP_TYPE, &state->chip_type);
  1028. if (ret < 0)
  1029. goto nodev_error;
  1030. /* powerdown */
  1031. ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
  1032. if (ret < 0)
  1033. goto nodev_error;
  1034. if (state->chip_revcode < 26)
  1035. rev_char = 'A' + state->chip_revcode;
  1036. else
  1037. rev_char = '?';
  1038. switch (state->chip_type) {
  1039. case 0x06:
  1040. chip_name = "Si2161";
  1041. state->has_dvbt = true;
  1042. break;
  1043. case 0x07:
  1044. chip_name = "Si2165";
  1045. state->has_dvbt = true;
  1046. state->has_dvbc = true;
  1047. break;
  1048. default:
  1049. dev_err(&state->client->dev, "Unsupported Silicon Labs chip (type %d, rev %d)\n",
  1050. state->chip_type, state->chip_revcode);
  1051. goto nodev_error;
  1052. }
  1053. dev_info(&state->client->dev,
  1054. "Detected Silicon Labs %s-%c (type %d, rev %d)\n",
  1055. chip_name, rev_char, state->chip_type,
  1056. state->chip_revcode);
  1057. strlcat(state->fe.ops.info.name, chip_name,
  1058. sizeof(state->fe.ops.info.name));
  1059. n = 0;
  1060. if (state->has_dvbt) {
  1061. state->fe.ops.delsys[n++] = SYS_DVBT;
  1062. strlcat(state->fe.ops.info.name, " DVB-T",
  1063. sizeof(state->fe.ops.info.name));
  1064. }
  1065. if (state->has_dvbc) {
  1066. state->fe.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
  1067. strlcat(state->fe.ops.info.name, " DVB-C",
  1068. sizeof(state->fe.ops.info.name));
  1069. }
  1070. /* return fe pointer */
  1071. *pdata->fe = &state->fe;
  1072. return 0;
  1073. nodev_error:
  1074. ret = -ENODEV;
  1075. error:
  1076. kfree(state);
  1077. dev_dbg(&client->dev, "failed=%d\n", ret);
  1078. return ret;
  1079. }
  1080. static void si2165_remove(struct i2c_client *client)
  1081. {
  1082. struct si2165_state *state = i2c_get_clientdata(client);
  1083. dev_dbg(&client->dev, "\n");
  1084. kfree(state);
  1085. }
  1086. static const struct i2c_device_id si2165_id_table[] = {
  1087. {"si2165", 0},
  1088. {}
  1089. };
  1090. MODULE_DEVICE_TABLE(i2c, si2165_id_table);
  1091. static struct i2c_driver si2165_driver = {
  1092. .driver = {
  1093. .name = "si2165",
  1094. },
  1095. .probe = si2165_probe,
  1096. .remove = si2165_remove,
  1097. .id_table = si2165_id_table,
  1098. };
  1099. module_i2c_driver(si2165_driver);
  1100. MODULE_DESCRIPTION("Silicon Labs Si2165 DVB-C/-T Demodulator driver");
  1101. MODULE_AUTHOR("Matthias Schwarzott <[email protected]>");
  1102. MODULE_LICENSE("GPL");
  1103. MODULE_FIRMWARE(SI2165_FIRMWARE_REV_D);