mxl5xx_defs.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * Defines for the Maxlinear MX58x family of tuners/demods
  4. *
  5. * Copyright (C) 2014 Digital Devices GmbH
  6. *
  7. * based on code:
  8. * Copyright (c) 2011-2013 MaxLinear, Inc. All rights reserved
  9. * which was released under GPL V2
  10. */
  11. enum MXL_BOOL_E {
  12. MXL_DISABLE = 0,
  13. MXL_ENABLE = 1,
  14. MXL_FALSE = 0,
  15. MXL_TRUE = 1,
  16. MXL_INVALID = 0,
  17. MXL_VALID = 1,
  18. MXL_NO = 0,
  19. MXL_YES = 1,
  20. MXL_OFF = 0,
  21. MXL_ON = 1
  22. };
  23. /* Firmware-Host Command IDs */
  24. enum MXL_HYDRA_HOST_CMD_ID_E {
  25. /* --Device command IDs-- */
  26. MXL_HYDRA_DEV_NO_OP_CMD = 0, /* No OP */
  27. MXL_HYDRA_DEV_SET_POWER_MODE_CMD = 1,
  28. MXL_HYDRA_DEV_SET_OVERWRITE_DEF_CMD = 2,
  29. /* Host-used CMD, not used by firmware */
  30. MXL_HYDRA_DEV_FIRMWARE_DOWNLOAD_CMD = 3,
  31. /* Additional CONTROL types from DTV */
  32. MXL_HYDRA_DEV_SET_BROADCAST_PID_STB_ID_CMD = 4,
  33. MXL_HYDRA_DEV_GET_PMM_SLEEP_CMD = 5,
  34. /* --Tuner command IDs-- */
  35. MXL_HYDRA_TUNER_TUNE_CMD = 6,
  36. MXL_HYDRA_TUNER_GET_STATUS_CMD = 7,
  37. /* --Demod command IDs-- */
  38. MXL_HYDRA_DEMOD_SET_PARAM_CMD = 8,
  39. MXL_HYDRA_DEMOD_GET_STATUS_CMD = 9,
  40. MXL_HYDRA_DEMOD_RESET_FEC_COUNTER_CMD = 10,
  41. MXL_HYDRA_DEMOD_SET_PKT_NUM_CMD = 11,
  42. MXL_HYDRA_DEMOD_SET_IQ_SOURCE_CMD = 12,
  43. MXL_HYDRA_DEMOD_GET_IQ_DATA_CMD = 13,
  44. MXL_HYDRA_DEMOD_GET_M68HC05_VER_CMD = 14,
  45. MXL_HYDRA_DEMOD_SET_ERROR_COUNTER_MODE_CMD = 15,
  46. /* --- ABORT channel tune */
  47. MXL_HYDRA_ABORT_TUNE_CMD = 16, /* Abort current tune command. */
  48. /* --SWM/FSK command IDs-- */
  49. MXL_HYDRA_FSK_RESET_CMD = 17,
  50. MXL_HYDRA_FSK_MSG_CMD = 18,
  51. MXL_HYDRA_FSK_SET_OP_MODE_CMD = 19,
  52. /* --DiSeqC command IDs-- */
  53. MXL_HYDRA_DISEQC_MSG_CMD = 20,
  54. MXL_HYDRA_DISEQC_COPY_MSG_TO_MAILBOX = 21,
  55. MXL_HYDRA_DISEQC_CFG_MSG_CMD = 22,
  56. /* --- FFT Debug Command IDs-- */
  57. MXL_HYDRA_REQ_FFT_SPECTRUM_CMD = 23,
  58. /* -- Demod scramblle code */
  59. MXL_HYDRA_DEMOD_SCRAMBLE_CODE_CMD = 24,
  60. /* ---For host to know how many commands in total */
  61. MXL_HYDRA_LAST_HOST_CMD = 25,
  62. MXL_HYDRA_DEMOD_INTR_TYPE_CMD = 47,
  63. MXL_HYDRA_DEV_INTR_CLEAR_CMD = 48,
  64. MXL_HYDRA_TUNER_SPECTRUM_REQ_CMD = 53,
  65. MXL_HYDRA_TUNER_ACTIVATE_CMD = 55,
  66. MXL_HYDRA_DEV_CFG_POWER_MODE_CMD = 56,
  67. MXL_HYDRA_DEV_XTAL_CAP_CMD = 57,
  68. MXL_HYDRA_DEV_CFG_SKU_CMD = 58,
  69. MXL_HYDRA_TUNER_SPECTRUM_MIN_GAIN_CMD = 59,
  70. MXL_HYDRA_DISEQC_CONT_TONE_CFG = 60,
  71. MXL_HYDRA_DEV_RF_WAKE_UP_CMD = 61,
  72. MXL_HYDRA_DEMOD_CFG_EQ_CTRL_PARAM_CMD = 62,
  73. MXL_HYDRA_DEMOD_FREQ_OFFSET_SEARCH_RANGE_CMD = 63,
  74. MXL_HYDRA_DEV_REQ_PWR_FROM_ADCRSSI_CMD = 64,
  75. MXL_XCPU_PID_FLT_CFG_CMD = 65,
  76. MXL_XCPU_SHMEM_TEST_CMD = 66,
  77. MXL_XCPU_ABORT_TUNE_CMD = 67,
  78. MXL_XCPU_CHAN_TUNE_CMD = 68,
  79. MXL_XCPU_FLT_BOND_HDRS_CMD = 69,
  80. MXL_HYDRA_DEV_BROADCAST_WAKE_UP_CMD = 70,
  81. MXL_HYDRA_FSK_CFG_FSK_FREQ_CMD = 71,
  82. MXL_HYDRA_FSK_POWER_DOWN_CMD = 72,
  83. MXL_XCPU_CLEAR_CB_STATS_CMD = 73,
  84. MXL_XCPU_CHAN_BOND_RESTART_CMD = 74
  85. };
  86. #define MXL_ENABLE_BIG_ENDIAN (0)
  87. #define MXL_HYDRA_OEM_MAX_BLOCK_WRITE_LENGTH 248
  88. #define MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN (248)
  89. #define MXL_HYDRA_CAP_MIN 10
  90. #define MXL_HYDRA_CAP_MAX 33
  91. #define MXL_HYDRA_PLID_REG_READ 0xFB /* Read register PLID */
  92. #define MXL_HYDRA_PLID_REG_WRITE 0xFC /* Write register PLID */
  93. #define MXL_HYDRA_PLID_CMD_READ 0xFD /* Command Read PLID */
  94. #define MXL_HYDRA_PLID_CMD_WRITE 0xFE /* Command Write PLID */
  95. #define MXL_HYDRA_REG_SIZE_IN_BYTES 4 /* Hydra register size in bytes */
  96. #define MXL_HYDRA_I2C_HDR_SIZE (2 * sizeof(u8)) /* PLID + LEN(0xFF) */
  97. #define MXL_HYDRA_CMD_HEADER_SIZE (MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE)
  98. #define MXL_HYDRA_SKU_ID_581 0
  99. #define MXL_HYDRA_SKU_ID_584 1
  100. #define MXL_HYDRA_SKU_ID_585 2
  101. #define MXL_HYDRA_SKU_ID_544 3
  102. #define MXL_HYDRA_SKU_ID_561 4
  103. #define MXL_HYDRA_SKU_ID_582 5
  104. #define MXL_HYDRA_SKU_ID_568 6
  105. /* macro for register write data buffer size
  106. * (PLID + LEN (0xFF) + RegAddr + RegData)
  107. */
  108. #define MXL_HYDRA_REG_WRITE_LEN (MXL_HYDRA_I2C_HDR_SIZE + (2 * MXL_HYDRA_REG_SIZE_IN_BYTES))
  109. /* macro to extract a single byte from 4-byte(32-bit) data */
  110. #define GET_BYTE(x, n) (((x) >> (8*(n))) & 0xFF)
  111. #define MAX_CMD_DATA 512
  112. #define MXL_GET_REG_MASK_32(lsb_loc, num_of_bits) ((0xFFFFFFFF >> (32 - (num_of_bits))) << (lsb_loc))
  113. #define FW_DL_SIGN (0xDEADBEEF)
  114. #define MBIN_FORMAT_VERSION '1'
  115. #define MBIN_FILE_HEADER_ID 'M'
  116. #define MBIN_SEGMENT_HEADER_ID 'S'
  117. #define MBIN_MAX_FILE_LENGTH (1<<23)
  118. struct MBIN_FILE_HEADER_T {
  119. u8 id;
  120. u8 fmt_version;
  121. u8 header_len;
  122. u8 num_segments;
  123. u8 entry_address[4];
  124. u8 image_size24[3];
  125. u8 image_checksum;
  126. u8 reserved[4];
  127. };
  128. struct MBIN_FILE_T {
  129. struct MBIN_FILE_HEADER_T header;
  130. u8 data[1];
  131. };
  132. struct MBIN_SEGMENT_HEADER_T {
  133. u8 id;
  134. u8 len24[3];
  135. u8 address[4];
  136. };
  137. struct MBIN_SEGMENT_T {
  138. struct MBIN_SEGMENT_HEADER_T header;
  139. u8 data[1];
  140. };
  141. enum MXL_CMD_TYPE_E { MXL_CMD_WRITE = 0, MXL_CMD_READ };
  142. #define BUILD_HYDRA_CMD(cmd_id, req_type, size, data_ptr, cmd_buff) \
  143. do { \
  144. cmd_buff[0] = ((req_type == MXL_CMD_WRITE) ? MXL_HYDRA_PLID_CMD_WRITE : MXL_HYDRA_PLID_CMD_READ); \
  145. cmd_buff[1] = (size > 251) ? 0xff : (u8) (size + 4); \
  146. cmd_buff[2] = size; \
  147. cmd_buff[3] = cmd_id; \
  148. cmd_buff[4] = 0x00; \
  149. cmd_buff[5] = 0x00; \
  150. convert_endian(MXL_ENABLE_BIG_ENDIAN, size, (u8 *)data_ptr); \
  151. memcpy((void *)&cmd_buff[6], data_ptr, size); \
  152. } while (0)
  153. struct MXL_REG_FIELD_T {
  154. u32 reg_addr;
  155. u8 lsb_pos;
  156. u8 num_of_bits;
  157. };
  158. struct MXL_DEV_CMD_DATA_T {
  159. u32 data_size;
  160. u8 data[MAX_CMD_DATA];
  161. };
  162. enum MXL_HYDRA_SKU_TYPE_E {
  163. MXL_HYDRA_SKU_TYPE_MIN = 0x00,
  164. MXL_HYDRA_SKU_TYPE_581 = 0x00,
  165. MXL_HYDRA_SKU_TYPE_584 = 0x01,
  166. MXL_HYDRA_SKU_TYPE_585 = 0x02,
  167. MXL_HYDRA_SKU_TYPE_544 = 0x03,
  168. MXL_HYDRA_SKU_TYPE_561 = 0x04,
  169. MXL_HYDRA_SKU_TYPE_5XX = 0x05,
  170. MXL_HYDRA_SKU_TYPE_5YY = 0x06,
  171. MXL_HYDRA_SKU_TYPE_511 = 0x07,
  172. MXL_HYDRA_SKU_TYPE_561_DE = 0x08,
  173. MXL_HYDRA_SKU_TYPE_582 = 0x09,
  174. MXL_HYDRA_SKU_TYPE_541 = 0x0A,
  175. MXL_HYDRA_SKU_TYPE_568 = 0x0B,
  176. MXL_HYDRA_SKU_TYPE_542 = 0x0C,
  177. MXL_HYDRA_SKU_TYPE_MAX = 0x0D,
  178. };
  179. struct MXL_HYDRA_SKU_COMMAND_T {
  180. enum MXL_HYDRA_SKU_TYPE_E sku_type;
  181. };
  182. enum MXL_HYDRA_DEMOD_ID_E {
  183. MXL_HYDRA_DEMOD_ID_0 = 0,
  184. MXL_HYDRA_DEMOD_ID_1,
  185. MXL_HYDRA_DEMOD_ID_2,
  186. MXL_HYDRA_DEMOD_ID_3,
  187. MXL_HYDRA_DEMOD_ID_4,
  188. MXL_HYDRA_DEMOD_ID_5,
  189. MXL_HYDRA_DEMOD_ID_6,
  190. MXL_HYDRA_DEMOD_ID_7,
  191. MXL_HYDRA_DEMOD_MAX
  192. };
  193. #define MXL_DEMOD_SCRAMBLE_SEQ_LEN 12
  194. #define MAX_STEP_SIZE_24_XTAL_102_05_KHZ 195
  195. #define MAX_STEP_SIZE_24_XTAL_204_10_KHZ 215
  196. #define MAX_STEP_SIZE_24_XTAL_306_15_KHZ 203
  197. #define MAX_STEP_SIZE_24_XTAL_408_20_KHZ 177
  198. #define MAX_STEP_SIZE_27_XTAL_102_05_KHZ 195
  199. #define MAX_STEP_SIZE_27_XTAL_204_10_KHZ 215
  200. #define MAX_STEP_SIZE_27_XTAL_306_15_KHZ 203
  201. #define MAX_STEP_SIZE_27_XTAL_408_20_KHZ 177
  202. #define MXL_HYDRA_SPECTRUM_MIN_FREQ_KHZ 300000
  203. #define MXL_HYDRA_SPECTRUM_MAX_FREQ_KHZ 2350000
  204. enum MXL_DEMOD_CHAN_PARAMS_OFFSET_E {
  205. DMD_STANDARD_ADDR = 0,
  206. DMD_SPECTRUM_INVERSION_ADDR,
  207. DMD_SPECTRUM_ROLL_OFF_ADDR,
  208. DMD_SYMBOL_RATE_ADDR,
  209. DMD_MODULATION_SCHEME_ADDR,
  210. DMD_FEC_CODE_RATE_ADDR,
  211. DMD_SNR_ADDR,
  212. DMD_FREQ_OFFSET_ADDR,
  213. DMD_CTL_FREQ_OFFSET_ADDR,
  214. DMD_STR_FREQ_OFFSET_ADDR,
  215. DMD_FTL_FREQ_OFFSET_ADDR,
  216. DMD_STR_NBC_SYNC_LOCK_ADDR,
  217. DMD_CYCLE_SLIP_COUNT_ADDR,
  218. DMD_DISPLAY_IQ_ADDR,
  219. DMD_DVBS2_CRC_ERRORS_ADDR,
  220. DMD_DVBS2_PER_COUNT_ADDR,
  221. DMD_DVBS2_PER_WINDOW_ADDR,
  222. DMD_DVBS_CORR_RS_ERRORS_ADDR,
  223. DMD_DVBS_UNCORR_RS_ERRORS_ADDR,
  224. DMD_DVBS_BER_COUNT_ADDR,
  225. DMD_DVBS_BER_WINDOW_ADDR,
  226. DMD_TUNER_ID_ADDR,
  227. DMD_DVBS2_PILOT_ON_OFF_ADDR,
  228. DMD_FREQ_SEARCH_RANGE_IN_KHZ_ADDR,
  229. MXL_DEMOD_CHAN_PARAMS_BUFF_SIZE,
  230. };
  231. enum MXL_HYDRA_TUNER_ID_E {
  232. MXL_HYDRA_TUNER_ID_0 = 0,
  233. MXL_HYDRA_TUNER_ID_1,
  234. MXL_HYDRA_TUNER_ID_2,
  235. MXL_HYDRA_TUNER_ID_3,
  236. MXL_HYDRA_TUNER_MAX
  237. };
  238. enum MXL_HYDRA_BCAST_STD_E {
  239. MXL_HYDRA_DSS = 0,
  240. MXL_HYDRA_DVBS,
  241. MXL_HYDRA_DVBS2,
  242. };
  243. enum MXL_HYDRA_FEC_E {
  244. MXL_HYDRA_FEC_AUTO = 0,
  245. MXL_HYDRA_FEC_1_2,
  246. MXL_HYDRA_FEC_3_5,
  247. MXL_HYDRA_FEC_2_3,
  248. MXL_HYDRA_FEC_3_4,
  249. MXL_HYDRA_FEC_4_5,
  250. MXL_HYDRA_FEC_5_6,
  251. MXL_HYDRA_FEC_6_7,
  252. MXL_HYDRA_FEC_7_8,
  253. MXL_HYDRA_FEC_8_9,
  254. MXL_HYDRA_FEC_9_10,
  255. };
  256. enum MXL_HYDRA_MODULATION_E {
  257. MXL_HYDRA_MOD_AUTO = 0,
  258. MXL_HYDRA_MOD_QPSK,
  259. MXL_HYDRA_MOD_8PSK
  260. };
  261. enum MXL_HYDRA_SPECTRUM_E {
  262. MXL_HYDRA_SPECTRUM_AUTO = 0,
  263. MXL_HYDRA_SPECTRUM_INVERTED,
  264. MXL_HYDRA_SPECTRUM_NON_INVERTED,
  265. };
  266. enum MXL_HYDRA_ROLLOFF_E {
  267. MXL_HYDRA_ROLLOFF_AUTO = 0,
  268. MXL_HYDRA_ROLLOFF_0_20,
  269. MXL_HYDRA_ROLLOFF_0_25,
  270. MXL_HYDRA_ROLLOFF_0_35
  271. };
  272. enum MXL_HYDRA_PILOTS_E {
  273. MXL_HYDRA_PILOTS_OFF = 0,
  274. MXL_HYDRA_PILOTS_ON,
  275. MXL_HYDRA_PILOTS_AUTO
  276. };
  277. enum MXL_HYDRA_CONSTELLATION_SRC_E {
  278. MXL_HYDRA_FORMATTER = 0,
  279. MXL_HYDRA_LEGACY_FEC,
  280. MXL_HYDRA_FREQ_RECOVERY,
  281. MXL_HYDRA_NBC,
  282. MXL_HYDRA_CTL,
  283. MXL_HYDRA_EQ,
  284. };
  285. struct MXL_HYDRA_DEMOD_LOCK_T {
  286. int agc_lock; /* AGC lock info */
  287. int fec_lock; /* Demod FEC block lock info */
  288. };
  289. struct MXL_HYDRA_DEMOD_STATUS_DVBS_T {
  290. u32 rs_errors; /* RS decoder err counter */
  291. u32 ber_window; /* Ber Windows */
  292. u32 ber_count; /* BER count */
  293. u32 ber_window_iter1; /* Ber Windows - post viterbi */
  294. u32 ber_count_iter1; /* BER count - post viterbi */
  295. };
  296. struct MXL_HYDRA_DEMOD_STATUS_DSS_T {
  297. u32 rs_errors; /* RS decoder err counter */
  298. u32 ber_window; /* Ber Windows */
  299. u32 ber_count; /* BER count */
  300. };
  301. struct MXL_HYDRA_DEMOD_STATUS_DVBS2_T {
  302. u32 crc_errors; /* CRC error counter */
  303. u32 packet_error_count; /* Number of packet errors */
  304. u32 total_packets; /* Total packets */
  305. };
  306. struct MXL_HYDRA_DEMOD_STATUS_T {
  307. enum MXL_HYDRA_BCAST_STD_E standard_mask; /* Standard DVB-S, DVB-S2 or DSS */
  308. union {
  309. struct MXL_HYDRA_DEMOD_STATUS_DVBS_T demod_status_dvbs; /* DVB-S demod status */
  310. struct MXL_HYDRA_DEMOD_STATUS_DVBS2_T demod_status_dvbs2; /* DVB-S2 demod status */
  311. struct MXL_HYDRA_DEMOD_STATUS_DSS_T demod_status_dss; /* DSS demod status */
  312. } u;
  313. };
  314. struct MXL_HYDRA_DEMOD_SIG_OFFSET_INFO_T {
  315. s32 carrier_offset_in_hz; /* CRL offset info */
  316. s32 symbol_offset_in_symbol; /* SRL offset info */
  317. };
  318. struct MXL_HYDRA_DEMOD_SCRAMBLE_INFO_T {
  319. u8 scramble_sequence[MXL_DEMOD_SCRAMBLE_SEQ_LEN]; /* scramble sequence */
  320. u32 scramble_code; /* scramble gold code */
  321. };
  322. enum MXL_HYDRA_SPECTRUM_STEP_SIZE_E {
  323. MXL_HYDRA_STEP_SIZE_24_XTAL_102_05KHZ, /* 102.05 KHz for 24 MHz XTAL */
  324. MXL_HYDRA_STEP_SIZE_24_XTAL_204_10KHZ, /* 204.10 KHz for 24 MHz XTAL */
  325. MXL_HYDRA_STEP_SIZE_24_XTAL_306_15KHZ, /* 306.15 KHz for 24 MHz XTAL */
  326. MXL_HYDRA_STEP_SIZE_24_XTAL_408_20KHZ, /* 408.20 KHz for 24 MHz XTAL */
  327. MXL_HYDRA_STEP_SIZE_27_XTAL_102_05KHZ, /* 102.05 KHz for 27 MHz XTAL */
  328. MXL_HYDRA_STEP_SIZE_27_XTAL_204_35KHZ, /* 204.35 KHz for 27 MHz XTAL */
  329. MXL_HYDRA_STEP_SIZE_27_XTAL_306_52KHZ, /* 306.52 KHz for 27 MHz XTAL */
  330. MXL_HYDRA_STEP_SIZE_27_XTAL_408_69KHZ, /* 408.69 KHz for 27 MHz XTAL */
  331. };
  332. enum MXL_HYDRA_SPECTRUM_RESOLUTION_E {
  333. MXL_HYDRA_SPECTRUM_RESOLUTION_00_1_DB, /* 0.1 dB */
  334. MXL_HYDRA_SPECTRUM_RESOLUTION_01_0_DB, /* 1.0 dB */
  335. MXL_HYDRA_SPECTRUM_RESOLUTION_05_0_DB, /* 5.0 dB */
  336. MXL_HYDRA_SPECTRUM_RESOLUTION_10_0_DB, /* 10 dB */
  337. };
  338. enum MXL_HYDRA_SPECTRUM_ERROR_CODE_E {
  339. MXL_SPECTRUM_NO_ERROR,
  340. MXL_SPECTRUM_INVALID_PARAMETER,
  341. MXL_SPECTRUM_INVALID_STEP_SIZE,
  342. MXL_SPECTRUM_BW_CANNOT_BE_COVERED,
  343. MXL_SPECTRUM_DEMOD_BUSY,
  344. MXL_SPECTRUM_TUNER_NOT_ENABLED,
  345. };
  346. struct MXL_HYDRA_SPECTRUM_REQ_T {
  347. u32 tuner_index; /* TUNER Ctrl: one of MXL58x_TUNER_ID_E */
  348. u32 demod_index; /* DEMOD Ctrl: one of MXL58x_DEMOD_ID_E */
  349. enum MXL_HYDRA_SPECTRUM_STEP_SIZE_E step_size_in_khz;
  350. u32 starting_freq_ink_hz;
  351. u32 total_steps;
  352. enum MXL_HYDRA_SPECTRUM_RESOLUTION_E spectrum_division;
  353. };
  354. enum MXL_HYDRA_SEARCH_FREQ_OFFSET_TYPE_E {
  355. MXL_HYDRA_SEARCH_MAX_OFFSET = 0, /* DMD searches for max freq offset (i.e. 5MHz) */
  356. MXL_HYDRA_SEARCH_BW_PLUS_ROLLOFF, /* DMD searches for BW + ROLLOFF/2 */
  357. };
  358. struct MXL58X_CFG_FREQ_OFF_SEARCH_RANGE_T {
  359. u32 demod_index;
  360. enum MXL_HYDRA_SEARCH_FREQ_OFFSET_TYPE_E search_type;
  361. };
  362. /* there are two slices
  363. * slice0 - TS0, TS1, TS2 & TS3
  364. * slice1 - TS4, TS5, TS6 & TS7
  365. */
  366. #define MXL_HYDRA_TS_SLICE_MAX 2
  367. #define MAX_FIXED_PID_NUM 32
  368. #define MXL_HYDRA_NCO_CLK 418 /* 418 MHz */
  369. #define MXL_HYDRA_MAX_TS_CLOCK 139 /* 139 MHz */
  370. #define MXL_HYDRA_TS_FIXED_PID_FILT_SIZE 32
  371. #define MXL_HYDRA_SHARED_PID_FILT_SIZE_DEFAULT 33 /* Shared PID filter size in 1-1 mux mode */
  372. #define MXL_HYDRA_SHARED_PID_FILT_SIZE_2_TO_1 66 /* Shared PID filter size in 2-1 mux mode */
  373. #define MXL_HYDRA_SHARED_PID_FILT_SIZE_4_TO_1 132 /* Shared PID filter size in 4-1 mux mode */
  374. enum MXL_HYDRA_PID_BANK_TYPE_E {
  375. MXL_HYDRA_SOFTWARE_PID_BANK = 0,
  376. MXL_HYDRA_HARDWARE_PID_BANK,
  377. };
  378. enum MXL_HYDRA_TS_MUX_MODE_E {
  379. MXL_HYDRA_TS_MUX_PID_REMAP = 0,
  380. MXL_HYDRA_TS_MUX_PREFIX_EXTRA_HEADER = 1,
  381. };
  382. enum MXL_HYDRA_TS_MUX_TYPE_E {
  383. MXL_HYDRA_TS_MUX_DISABLE = 0, /* No Mux ( 1 TSIF to 1 TSIF) */
  384. MXL_HYDRA_TS_MUX_2_TO_1, /* Mux 2 TSIF to 1 TSIF */
  385. MXL_HYDRA_TS_MUX_4_TO_1, /* Mux 4 TSIF to 1 TSIF */
  386. };
  387. enum MXL_HYDRA_TS_GROUP_E {
  388. MXL_HYDRA_TS_GROUP_0_3 = 0, /* TS group 0 to 3 (TS0, TS1, TS2 & TS3) */
  389. MXL_HYDRA_TS_GROUP_4_7, /* TS group 0 to 3 (TS4, TS5, TS6 & TS7) */
  390. };
  391. enum MXL_HYDRA_TS_PID_FLT_CTRL_E {
  392. MXL_HYDRA_TS_PIDS_ALLOW_ALL = 0, /* Allow all pids */
  393. MXL_HYDRA_TS_PIDS_DROP_ALL, /* Drop all pids */
  394. MXL_HYDRA_TS_INVALIDATE_PID_FILTER, /* Delete current PD filter in the device */
  395. };
  396. enum MXL_HYDRA_TS_PID_TYPE_E {
  397. MXL_HYDRA_TS_PID_FIXED = 0,
  398. MXL_HYDRA_TS_PID_REGULAR,
  399. };
  400. struct MXL_HYDRA_TS_PID_T {
  401. u16 original_pid; /* pid from TS */
  402. u16 remapped_pid; /* remapped pid */
  403. enum MXL_BOOL_E enable; /* enable or disable pid */
  404. enum MXL_BOOL_E allow_or_drop; /* allow or drop pid */
  405. enum MXL_BOOL_E enable_pid_remap; /* enable or disable pid remap */
  406. u8 bond_id; /* Bond ID in A0 always 0 - Only for 568 Sku */
  407. u8 dest_id; /* Output port ID for the PID - Only for 568 Sku */
  408. };
  409. struct MXL_HYDRA_TS_MUX_PREFIX_HEADER_T {
  410. enum MXL_BOOL_E enable;
  411. u8 num_byte;
  412. u8 header[12];
  413. };
  414. enum MXL_HYDRA_PID_FILTER_BANK_E {
  415. MXL_HYDRA_PID_BANK_A = 0,
  416. MXL_HYDRA_PID_BANK_B,
  417. };
  418. enum MXL_HYDRA_MPEG_DATA_FMT_E {
  419. MXL_HYDRA_MPEG_SERIAL_MSB_1ST = 0,
  420. MXL_HYDRA_MPEG_SERIAL_LSB_1ST,
  421. MXL_HYDRA_MPEG_SYNC_WIDTH_BIT = 0,
  422. MXL_HYDRA_MPEG_SYNC_WIDTH_BYTE
  423. };
  424. enum MXL_HYDRA_MPEG_MODE_E {
  425. MXL_HYDRA_MPEG_MODE_SERIAL_4_WIRE = 0, /* MPEG 4 Wire serial mode */
  426. MXL_HYDRA_MPEG_MODE_SERIAL_3_WIRE, /* MPEG 3 Wire serial mode */
  427. MXL_HYDRA_MPEG_MODE_SERIAL_2_WIRE, /* MPEG 2 Wire serial mode */
  428. MXL_HYDRA_MPEG_MODE_PARALLEL /* MPEG parallel mode - valid only for MxL581 */
  429. };
  430. enum MXL_HYDRA_MPEG_CLK_TYPE_E {
  431. MXL_HYDRA_MPEG_CLK_CONTINUOUS = 0, /* Continuous MPEG clock */
  432. MXL_HYDRA_MPEG_CLK_GAPPED, /* Gapped (gated) MPEG clock */
  433. };
  434. enum MXL_HYDRA_MPEG_CLK_FMT_E {
  435. MXL_HYDRA_MPEG_ACTIVE_LOW = 0,
  436. MXL_HYDRA_MPEG_ACTIVE_HIGH,
  437. MXL_HYDRA_MPEG_CLK_NEGATIVE = 0,
  438. MXL_HYDRA_MPEG_CLK_POSITIVE,
  439. MXL_HYDRA_MPEG_CLK_IN_PHASE = 0,
  440. MXL_HYDRA_MPEG_CLK_INVERTED,
  441. };
  442. enum MXL_HYDRA_MPEG_CLK_PHASE_E {
  443. MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_0_DEG = 0,
  444. MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_90_DEG,
  445. MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_180_DEG,
  446. MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_270_DEG
  447. };
  448. enum MXL_HYDRA_MPEG_ERR_INDICATION_E {
  449. MXL_HYDRA_MPEG_ERR_REPLACE_SYNC = 0,
  450. MXL_HYDRA_MPEG_ERR_REPLACE_VALID,
  451. MXL_HYDRA_MPEG_ERR_INDICATION_DISABLED
  452. };
  453. struct MXL_HYDRA_MPEGOUT_PARAM_T {
  454. int enable; /* Enable or Disable MPEG OUT */
  455. enum MXL_HYDRA_MPEG_CLK_TYPE_E mpeg_clk_type; /* Continuous or gapped */
  456. enum MXL_HYDRA_MPEG_CLK_FMT_E mpeg_clk_pol; /* MPEG Clk polarity */
  457. u8 max_mpeg_clk_rate; /* Max MPEG Clk rate (0 - 104 MHz, 139 MHz) */
  458. enum MXL_HYDRA_MPEG_CLK_PHASE_E mpeg_clk_phase; /* MPEG Clk phase */
  459. enum MXL_HYDRA_MPEG_DATA_FMT_E lsb_or_msb_first; /* LSB first or MSB first in TS transmission */
  460. enum MXL_HYDRA_MPEG_DATA_FMT_E mpeg_sync_pulse_width; /* MPEG SYNC pulse width (1-bit or 1-byte) */
  461. enum MXL_HYDRA_MPEG_CLK_FMT_E mpeg_valid_pol; /* MPEG VALID polarity */
  462. enum MXL_HYDRA_MPEG_CLK_FMT_E mpeg_sync_pol; /* MPEG SYNC polarity */
  463. enum MXL_HYDRA_MPEG_MODE_E mpeg_mode; /* config 4/3/2-wire serial or parallel TS out */
  464. enum MXL_HYDRA_MPEG_ERR_INDICATION_E mpeg_error_indication; /* Enable or Disable MPEG error indication */
  465. };
  466. enum MXL_HYDRA_EXT_TS_IN_ID_E {
  467. MXL_HYDRA_EXT_TS_IN_0 = 0,
  468. MXL_HYDRA_EXT_TS_IN_1,
  469. MXL_HYDRA_EXT_TS_IN_2,
  470. MXL_HYDRA_EXT_TS_IN_3,
  471. MXL_HYDRA_EXT_TS_IN_MAX
  472. };
  473. enum MXL_HYDRA_TS_OUT_ID_E {
  474. MXL_HYDRA_TS_OUT_0 = 0,
  475. MXL_HYDRA_TS_OUT_1,
  476. MXL_HYDRA_TS_OUT_2,
  477. MXL_HYDRA_TS_OUT_3,
  478. MXL_HYDRA_TS_OUT_4,
  479. MXL_HYDRA_TS_OUT_5,
  480. MXL_HYDRA_TS_OUT_6,
  481. MXL_HYDRA_TS_OUT_7,
  482. MXL_HYDRA_TS_OUT_MAX
  483. };
  484. enum MXL_HYDRA_TS_DRIVE_STRENGTH_E {
  485. MXL_HYDRA_TS_DRIVE_STRENGTH_1X = 0,
  486. MXL_HYDRA_TS_DRIVE_STRENGTH_2X,
  487. MXL_HYDRA_TS_DRIVE_STRENGTH_3X,
  488. MXL_HYDRA_TS_DRIVE_STRENGTH_4X,
  489. MXL_HYDRA_TS_DRIVE_STRENGTH_5X,
  490. MXL_HYDRA_TS_DRIVE_STRENGTH_6X,
  491. MXL_HYDRA_TS_DRIVE_STRENGTH_7X,
  492. MXL_HYDRA_TS_DRIVE_STRENGTH_8X
  493. };
  494. enum MXL_HYDRA_DEVICE_E {
  495. MXL_HYDRA_DEVICE_581 = 0,
  496. MXL_HYDRA_DEVICE_584,
  497. MXL_HYDRA_DEVICE_585,
  498. MXL_HYDRA_DEVICE_544,
  499. MXL_HYDRA_DEVICE_561,
  500. MXL_HYDRA_DEVICE_TEST,
  501. MXL_HYDRA_DEVICE_582,
  502. MXL_HYDRA_DEVICE_541,
  503. MXL_HYDRA_DEVICE_568,
  504. MXL_HYDRA_DEVICE_542,
  505. MXL_HYDRA_DEVICE_541S,
  506. MXL_HYDRA_DEVICE_561S,
  507. MXL_HYDRA_DEVICE_581S,
  508. MXL_HYDRA_DEVICE_MAX
  509. };
  510. /* Demod IQ data */
  511. struct MXL_HYDRA_DEMOD_IQ_SRC_T {
  512. u32 demod_id;
  513. u32 source_of_iq; /* == 0, it means I/Q comes from Formatter
  514. * == 1, Legacy FEC
  515. * == 2, Frequency Recovery
  516. * == 3, NBC
  517. * == 4, CTL
  518. * == 5, EQ
  519. * == 6, FPGA
  520. */
  521. };
  522. struct MXL_HYDRA_DEMOD_ABORT_TUNE_T {
  523. u32 demod_id;
  524. };
  525. struct MXL_HYDRA_TUNER_CMD {
  526. u8 tuner_id;
  527. u8 enable;
  528. };
  529. /* Demod Para for Channel Tune */
  530. struct MXL_HYDRA_DEMOD_PARAM_T {
  531. u32 tuner_index;
  532. u32 demod_index;
  533. u32 frequency_in_hz; /* Frequency */
  534. u32 standard; /* one of MXL_HYDRA_BCAST_STD_E */
  535. u32 spectrum_inversion; /* Input : Spectrum inversion. */
  536. u32 roll_off; /* rollOff (alpha) factor */
  537. u32 symbol_rate_in_hz; /* Symbol rate */
  538. u32 pilots; /* TRUE = pilots enabled */
  539. u32 modulation_scheme; /* Input : Modulation Scheme is one of MXL_HYDRA_MODULATION_E */
  540. u32 fec_code_rate; /* Input : Forward error correction rate. Is one of MXL_HYDRA_FEC_E */
  541. u32 max_carrier_offset_in_mhz; /* Maximum carrier freq offset in MHz. Same as freqSearchRangeKHz, but in unit of MHz. */
  542. };
  543. struct MXL_HYDRA_DEMOD_SCRAMBLE_CODE_T {
  544. u32 demod_index;
  545. u8 scramble_sequence[12]; /* scramble sequence */
  546. u32 scramble_code; /* scramble gold code */
  547. };
  548. struct MXL_INTR_CFG_T {
  549. u32 intr_type;
  550. u32 intr_duration_in_nano_secs;
  551. u32 intr_mask;
  552. };
  553. struct MXL_HYDRA_POWER_MODE_CMD {
  554. u8 power_mode; /* enumeration values are defined in MXL_HYDRA_PWR_MODE_E (device API.h) */
  555. };
  556. struct MXL_HYDRA_RF_WAKEUP_PARAM_T {
  557. u32 time_interval_in_seconds; /* in seconds */
  558. u32 tuner_index;
  559. s32 rssi_threshold;
  560. };
  561. struct MXL_HYDRA_RF_WAKEUP_CFG_T {
  562. u32 tuner_count;
  563. struct MXL_HYDRA_RF_WAKEUP_PARAM_T params;
  564. };
  565. enum MXL_HYDRA_AUX_CTRL_MODE_E {
  566. MXL_HYDRA_AUX_CTRL_MODE_FSK = 0, /* Select FSK controller */
  567. MXL_HYDRA_AUX_CTRL_MODE_DISEQC, /* Select DiSEqC controller */
  568. };
  569. enum MXL_HYDRA_DISEQC_OPMODE_E {
  570. MXL_HYDRA_DISEQC_ENVELOPE_MODE = 0,
  571. MXL_HYDRA_DISEQC_TONE_MODE,
  572. };
  573. enum MXL_HYDRA_DISEQC_VER_E {
  574. MXL_HYDRA_DISEQC_1_X = 0, /* Config DiSEqC 1.x mode */
  575. MXL_HYDRA_DISEQC_2_X, /* Config DiSEqC 2.x mode */
  576. MXL_HYDRA_DISEQC_DISABLE /* Disable DiSEqC */
  577. };
  578. enum MXL_HYDRA_DISEQC_CARRIER_FREQ_E {
  579. MXL_HYDRA_DISEQC_CARRIER_FREQ_22KHZ = 0, /* DiSEqC signal frequency of 22 KHz */
  580. MXL_HYDRA_DISEQC_CARRIER_FREQ_33KHZ, /* DiSEqC signal frequency of 33 KHz */
  581. MXL_HYDRA_DISEQC_CARRIER_FREQ_44KHZ /* DiSEqC signal frequency of 44 KHz */
  582. };
  583. enum MXL_HYDRA_DISEQC_ID_E {
  584. MXL_HYDRA_DISEQC_ID_0 = 0,
  585. MXL_HYDRA_DISEQC_ID_1,
  586. MXL_HYDRA_DISEQC_ID_2,
  587. MXL_HYDRA_DISEQC_ID_3
  588. };
  589. enum MXL_HYDRA_FSK_OP_MODE_E {
  590. MXL_HYDRA_FSK_CFG_TYPE_39KPBS = 0, /* 39.0kbps */
  591. MXL_HYDRA_FSK_CFG_TYPE_39_017KPBS, /* 39.017kbps */
  592. MXL_HYDRA_FSK_CFG_TYPE_115_2KPBS /* 115.2kbps */
  593. };
  594. struct MXL58X_DSQ_OP_MODE_T {
  595. u32 diseqc_id; /* DSQ 0, 1, 2 or 3 */
  596. u32 op_mode; /* Envelope mode (0) or internal tone mode (1) */
  597. u32 version; /* 0: 1.0, 1: 1.1, 2: Disable */
  598. u32 center_freq; /* 0: 22KHz, 1: 33KHz and 2: 44 KHz */
  599. };
  600. struct MXL_HYDRA_DISEQC_CFG_CONT_TONE_T {
  601. u32 diseqc_id;
  602. u32 cont_tone_flag; /* 1: Enable , 0: Disable */
  603. };