mt352_priv.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Driver for Zarlink DVB-T MT352 demodulator
  4. *
  5. * Written by Holger Waechtler <[email protected]>
  6. * and Daniel Mack <[email protected]>
  7. *
  8. * AVerMedia AVerTV DVB-T 771 support by
  9. * Wolfram Joost <[email protected]>
  10. *
  11. * Support for Samsung TDTC9251DH01C(M) tuner
  12. * Copyright (C) 2004 Antonio Mancuso <[email protected]>
  13. * Amauri Celani <[email protected]>
  14. *
  15. * DVICO FusionHDTV DVB-T1 and DVICO FusionHDTV DVB-T Lite support by
  16. * Christopher Pascoe <[email protected]>
  17. */
  18. #ifndef _MT352_PRIV_
  19. #define _MT352_PRIV_
  20. #define ID_MT352 0x13
  21. #define msb(x) (((x) >> 8) & 0xff)
  22. #define lsb(x) ((x) & 0xff)
  23. enum mt352_reg_addr {
  24. STATUS_0 = 0x00,
  25. STATUS_1 = 0x01,
  26. STATUS_2 = 0x02,
  27. STATUS_3 = 0x03,
  28. STATUS_4 = 0x04,
  29. INTERRUPT_0 = 0x05,
  30. INTERRUPT_1 = 0x06,
  31. INTERRUPT_2 = 0x07,
  32. INTERRUPT_3 = 0x08,
  33. SNR = 0x09,
  34. VIT_ERR_CNT_2 = 0x0A,
  35. VIT_ERR_CNT_1 = 0x0B,
  36. VIT_ERR_CNT_0 = 0x0C,
  37. RS_ERR_CNT_2 = 0x0D,
  38. RS_ERR_CNT_1 = 0x0E,
  39. RS_ERR_CNT_0 = 0x0F,
  40. RS_UBC_1 = 0x10,
  41. RS_UBC_0 = 0x11,
  42. AGC_GAIN_3 = 0x12,
  43. AGC_GAIN_2 = 0x13,
  44. AGC_GAIN_1 = 0x14,
  45. AGC_GAIN_0 = 0x15,
  46. FREQ_OFFSET_2 = 0x17,
  47. FREQ_OFFSET_1 = 0x18,
  48. FREQ_OFFSET_0 = 0x19,
  49. TIMING_OFFSET_1 = 0x1A,
  50. TIMING_OFFSET_0 = 0x1B,
  51. CHAN_FREQ_1 = 0x1C,
  52. CHAN_FREQ_0 = 0x1D,
  53. TPS_RECEIVED_1 = 0x1E,
  54. TPS_RECEIVED_0 = 0x1F,
  55. TPS_CURRENT_1 = 0x20,
  56. TPS_CURRENT_0 = 0x21,
  57. TPS_CELL_ID_1 = 0x22,
  58. TPS_CELL_ID_0 = 0x23,
  59. TPS_MISC_DATA_2 = 0x24,
  60. TPS_MISC_DATA_1 = 0x25,
  61. TPS_MISC_DATA_0 = 0x26,
  62. RESET = 0x50,
  63. TPS_GIVEN_1 = 0x51,
  64. TPS_GIVEN_0 = 0x52,
  65. ACQ_CTL = 0x53,
  66. TRL_NOMINAL_RATE_1 = 0x54,
  67. TRL_NOMINAL_RATE_0 = 0x55,
  68. INPUT_FREQ_1 = 0x56,
  69. INPUT_FREQ_0 = 0x57,
  70. TUNER_ADDR = 0x58,
  71. CHAN_START_1 = 0x59,
  72. CHAN_START_0 = 0x5A,
  73. CONT_1 = 0x5B,
  74. CONT_0 = 0x5C,
  75. TUNER_GO = 0x5D,
  76. STATUS_EN_0 = 0x5F,
  77. STATUS_EN_1 = 0x60,
  78. INTERRUPT_EN_0 = 0x61,
  79. INTERRUPT_EN_1 = 0x62,
  80. INTERRUPT_EN_2 = 0x63,
  81. INTERRUPT_EN_3 = 0x64,
  82. AGC_TARGET = 0x67,
  83. AGC_CTL = 0x68,
  84. CAPT_RANGE = 0x75,
  85. SNR_SELECT_1 = 0x79,
  86. SNR_SELECT_0 = 0x7A,
  87. RS_ERR_PER_1 = 0x7C,
  88. RS_ERR_PER_0 = 0x7D,
  89. CHIP_ID = 0x7F,
  90. CHAN_STOP_1 = 0x80,
  91. CHAN_STOP_0 = 0x81,
  92. CHAN_STEP_1 = 0x82,
  93. CHAN_STEP_0 = 0x83,
  94. FEC_LOCK_TIME = 0x85,
  95. OFDM_LOCK_TIME = 0x86,
  96. ACQ_DELAY = 0x87,
  97. SCAN_CTL = 0x88,
  98. CLOCK_CTL = 0x89,
  99. CONFIG = 0x8A,
  100. MCLK_RATIO = 0x8B,
  101. GPP_CTL = 0x8C,
  102. ADC_CTL_1 = 0x8E,
  103. ADC_CTL_0 = 0x8F
  104. };
  105. /* here we assume 1/6MHz == 166.66kHz stepsize */
  106. #define IF_FREQUENCYx6 217 /* 6 * 36.16666666667MHz */
  107. #endif /* _MT352_PRIV_ */