lgdt3306a.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Support for LGDT3306A - 8VSB/QAM-B
  4. *
  5. * Copyright (C) 2013 Fred Richter <[email protected]>
  6. * - driver structure based on lgdt3305.[ch] by Michael Krufky
  7. * - code based on LG3306_V0.35 API by LG Electronics Inc.
  8. */
  9. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  10. #include <asm/div64.h>
  11. #include <linux/kernel.h>
  12. #include <linux/dvb/frontend.h>
  13. #include <media/dvb_math.h>
  14. #include "lgdt3306a.h"
  15. #include <linux/i2c-mux.h>
  16. static int debug;
  17. module_param(debug, int, 0644);
  18. MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
  19. /*
  20. * Older drivers treated QAM64 and QAM256 the same; that is the HW always
  21. * used "Auto" mode during detection. Setting "forced_manual"=1 allows
  22. * the user to treat these modes as separate. For backwards compatibility,
  23. * it's off by default. QAM_AUTO can now be specified to achive that
  24. * effect even if "forced_manual"=1
  25. */
  26. static int forced_manual;
  27. module_param(forced_manual, int, 0644);
  28. MODULE_PARM_DESC(forced_manual, "if set, QAM64 and QAM256 will only lock to modulation specified");
  29. #define DBG_INFO 1
  30. #define DBG_REG 2
  31. #define DBG_DUMP 4 /* FGR - comment out to remove dump code */
  32. #define lg_debug(fmt, arg...) \
  33. printk(KERN_DEBUG pr_fmt(fmt), ## arg)
  34. #define dbg_info(fmt, arg...) \
  35. do { \
  36. if (debug & DBG_INFO) \
  37. lg_debug(fmt, ## arg); \
  38. } while (0)
  39. #define dbg_reg(fmt, arg...) \
  40. do { \
  41. if (debug & DBG_REG) \
  42. lg_debug(fmt, ## arg); \
  43. } while (0)
  44. #define lg_chkerr(ret) \
  45. ({ \
  46. int __ret; \
  47. __ret = (ret < 0); \
  48. if (__ret) \
  49. pr_err("error %d on line %d\n", ret, __LINE__); \
  50. __ret; \
  51. })
  52. struct lgdt3306a_state {
  53. struct i2c_adapter *i2c_adap;
  54. const struct lgdt3306a_config *cfg;
  55. struct dvb_frontend frontend;
  56. enum fe_modulation current_modulation;
  57. u32 current_frequency;
  58. u32 snr;
  59. struct i2c_mux_core *muxc;
  60. };
  61. /*
  62. * LG3306A Register Usage
  63. * (LG does not really name the registers, so this code does not either)
  64. *
  65. * 0000 -> 00FF Common control and status
  66. * 1000 -> 10FF Synchronizer control and status
  67. * 1F00 -> 1FFF Smart Antenna control and status
  68. * 2100 -> 21FF VSB Equalizer control and status
  69. * 2800 -> 28FF QAM Equalizer control and status
  70. * 3000 -> 30FF FEC control and status
  71. */
  72. enum lgdt3306a_lock_status {
  73. LG3306_UNLOCK = 0x00,
  74. LG3306_LOCK = 0x01,
  75. LG3306_UNKNOWN_LOCK = 0xff
  76. };
  77. enum lgdt3306a_neverlock_status {
  78. LG3306_NL_INIT = 0x00,
  79. LG3306_NL_PROCESS = 0x01,
  80. LG3306_NL_LOCK = 0x02,
  81. LG3306_NL_FAIL = 0x03,
  82. LG3306_NL_UNKNOWN = 0xff
  83. };
  84. enum lgdt3306a_modulation {
  85. LG3306_VSB = 0x00,
  86. LG3306_QAM64 = 0x01,
  87. LG3306_QAM256 = 0x02,
  88. LG3306_UNKNOWN_MODE = 0xff
  89. };
  90. enum lgdt3306a_lock_check {
  91. LG3306_SYNC_LOCK,
  92. LG3306_FEC_LOCK,
  93. LG3306_TR_LOCK,
  94. LG3306_AGC_LOCK,
  95. };
  96. #ifdef DBG_DUMP
  97. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state);
  98. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state);
  99. #endif
  100. static int lgdt3306a_write_reg(struct lgdt3306a_state *state, u16 reg, u8 val)
  101. {
  102. int ret;
  103. u8 buf[] = { reg >> 8, reg & 0xff, val };
  104. struct i2c_msg msg = {
  105. .addr = state->cfg->i2c_addr, .flags = 0,
  106. .buf = buf, .len = 3,
  107. };
  108. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
  109. ret = i2c_transfer(state->i2c_adap, &msg, 1);
  110. if (ret != 1) {
  111. pr_err("error (addr %02x %02x <- %02x, err = %i)\n",
  112. msg.buf[0], msg.buf[1], msg.buf[2], ret);
  113. if (ret < 0)
  114. return ret;
  115. else
  116. return -EREMOTEIO;
  117. }
  118. return 0;
  119. }
  120. static int lgdt3306a_read_reg(struct lgdt3306a_state *state, u16 reg, u8 *val)
  121. {
  122. int ret;
  123. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  124. struct i2c_msg msg[] = {
  125. { .addr = state->cfg->i2c_addr,
  126. .flags = 0, .buf = reg_buf, .len = 2 },
  127. { .addr = state->cfg->i2c_addr,
  128. .flags = I2C_M_RD, .buf = val, .len = 1 },
  129. };
  130. ret = i2c_transfer(state->i2c_adap, msg, 2);
  131. if (ret != 2) {
  132. pr_err("error (addr %02x reg %04x error (ret == %i)\n",
  133. state->cfg->i2c_addr, reg, ret);
  134. if (ret < 0)
  135. return ret;
  136. else
  137. return -EREMOTEIO;
  138. }
  139. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, *val);
  140. return 0;
  141. }
  142. #define read_reg(state, reg) \
  143. ({ \
  144. u8 __val; \
  145. int ret = lgdt3306a_read_reg(state, reg, &__val); \
  146. if (lg_chkerr(ret)) \
  147. __val = 0; \
  148. __val; \
  149. })
  150. static int lgdt3306a_set_reg_bit(struct lgdt3306a_state *state,
  151. u16 reg, int bit, int onoff)
  152. {
  153. u8 val;
  154. int ret;
  155. dbg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
  156. ret = lgdt3306a_read_reg(state, reg, &val);
  157. if (lg_chkerr(ret))
  158. goto fail;
  159. val &= ~(1 << bit);
  160. val |= (onoff & 1) << bit;
  161. ret = lgdt3306a_write_reg(state, reg, val);
  162. lg_chkerr(ret);
  163. fail:
  164. return ret;
  165. }
  166. /* ------------------------------------------------------------------------ */
  167. static int lgdt3306a_soft_reset(struct lgdt3306a_state *state)
  168. {
  169. int ret;
  170. dbg_info("\n");
  171. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  172. if (lg_chkerr(ret))
  173. goto fail;
  174. msleep(20);
  175. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  176. lg_chkerr(ret);
  177. fail:
  178. return ret;
  179. }
  180. static int lgdt3306a_mpeg_mode(struct lgdt3306a_state *state,
  181. enum lgdt3306a_mpeg_mode mode)
  182. {
  183. u8 val;
  184. int ret;
  185. dbg_info("(%d)\n", mode);
  186. /* transport packet format - TPSENB=0x80 */
  187. ret = lgdt3306a_set_reg_bit(state, 0x0071, 7,
  188. mode == LGDT3306A_MPEG_PARALLEL ? 1 : 0);
  189. if (lg_chkerr(ret))
  190. goto fail;
  191. /*
  192. * start of packet signal duration
  193. * TPSSOPBITEN=0x40; 0=byte duration, 1=bit duration
  194. */
  195. ret = lgdt3306a_set_reg_bit(state, 0x0071, 6, 0);
  196. if (lg_chkerr(ret))
  197. goto fail;
  198. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  199. if (lg_chkerr(ret))
  200. goto fail;
  201. val |= 0x10; /* TPCLKSUPB=0x10 */
  202. if (mode == LGDT3306A_MPEG_PARALLEL)
  203. val &= ~0x10;
  204. ret = lgdt3306a_write_reg(state, 0x0070, val);
  205. lg_chkerr(ret);
  206. fail:
  207. return ret;
  208. }
  209. static int lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state *state,
  210. enum lgdt3306a_tp_clock_edge edge,
  211. enum lgdt3306a_tp_valid_polarity valid)
  212. {
  213. u8 val;
  214. int ret;
  215. dbg_info("edge=%d, valid=%d\n", edge, valid);
  216. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  217. if (lg_chkerr(ret))
  218. goto fail;
  219. val &= ~0x06; /* TPCLKPOL=0x04, TPVALPOL=0x02 */
  220. if (edge == LGDT3306A_TPCLK_RISING_EDGE)
  221. val |= 0x04;
  222. if (valid == LGDT3306A_TP_VALID_HIGH)
  223. val |= 0x02;
  224. ret = lgdt3306a_write_reg(state, 0x0070, val);
  225. lg_chkerr(ret);
  226. fail:
  227. return ret;
  228. }
  229. static int lgdt3306a_mpeg_tristate(struct lgdt3306a_state *state,
  230. int mode)
  231. {
  232. u8 val;
  233. int ret;
  234. dbg_info("(%d)\n", mode);
  235. if (mode) {
  236. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  237. if (lg_chkerr(ret))
  238. goto fail;
  239. /*
  240. * Tristate bus; TPOUTEN=0x80, TPCLKOUTEN=0x20,
  241. * TPDATAOUTEN=0x08
  242. */
  243. val &= ~0xa8;
  244. ret = lgdt3306a_write_reg(state, 0x0070, val);
  245. if (lg_chkerr(ret))
  246. goto fail;
  247. /* AGCIFOUTENB=0x40; 1=Disable IFAGC pin */
  248. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 1);
  249. if (lg_chkerr(ret))
  250. goto fail;
  251. } else {
  252. /* enable IFAGC pin */
  253. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 0);
  254. if (lg_chkerr(ret))
  255. goto fail;
  256. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  257. if (lg_chkerr(ret))
  258. goto fail;
  259. val |= 0xa8; /* enable bus */
  260. ret = lgdt3306a_write_reg(state, 0x0070, val);
  261. if (lg_chkerr(ret))
  262. goto fail;
  263. }
  264. fail:
  265. return ret;
  266. }
  267. static int lgdt3306a_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
  268. {
  269. struct lgdt3306a_state *state = fe->demodulator_priv;
  270. dbg_info("acquire=%d\n", acquire);
  271. return lgdt3306a_mpeg_tristate(state, acquire ? 0 : 1);
  272. }
  273. static int lgdt3306a_power(struct lgdt3306a_state *state,
  274. int mode)
  275. {
  276. int ret;
  277. dbg_info("(%d)\n", mode);
  278. if (mode == 0) {
  279. /* into reset */
  280. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  281. if (lg_chkerr(ret))
  282. goto fail;
  283. /* power down */
  284. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 0);
  285. if (lg_chkerr(ret))
  286. goto fail;
  287. } else {
  288. /* out of reset */
  289. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  290. if (lg_chkerr(ret))
  291. goto fail;
  292. /* power up */
  293. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 1);
  294. if (lg_chkerr(ret))
  295. goto fail;
  296. }
  297. #ifdef DBG_DUMP
  298. lgdt3306a_DumpAllRegs(state);
  299. #endif
  300. fail:
  301. return ret;
  302. }
  303. static int lgdt3306a_set_vsb(struct lgdt3306a_state *state)
  304. {
  305. u8 val;
  306. int ret;
  307. dbg_info("\n");
  308. /* 0. Spectrum inversion detection manual; spectrum inverted */
  309. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  310. val &= 0xf7; /* SPECINVAUTO Off */
  311. val |= 0x04; /* SPECINV On */
  312. ret = lgdt3306a_write_reg(state, 0x0002, val);
  313. if (lg_chkerr(ret))
  314. goto fail;
  315. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  316. ret = lgdt3306a_write_reg(state, 0x0008, 0x80);
  317. if (lg_chkerr(ret))
  318. goto fail;
  319. /* 2. Bandwidth mode for VSB(6MHz) */
  320. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  321. val &= 0xe3;
  322. val |= 0x0c; /* STDOPDETTMODE[2:0]=3 */
  323. ret = lgdt3306a_write_reg(state, 0x0009, val);
  324. if (lg_chkerr(ret))
  325. goto fail;
  326. /* 3. QAM mode detection mode(None) */
  327. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  328. val &= 0xfc; /* STDOPDETCMODE[1:0]=0 */
  329. ret = lgdt3306a_write_reg(state, 0x0009, val);
  330. if (lg_chkerr(ret))
  331. goto fail;
  332. /* 4. ADC sampling frequency rate(2x sampling) */
  333. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  334. val &= 0xbf; /* SAMPLING4XFEN=0 */
  335. ret = lgdt3306a_write_reg(state, 0x000d, val);
  336. if (lg_chkerr(ret))
  337. goto fail;
  338. #if 0
  339. /* FGR - disable any AICC filtering, testing only */
  340. ret = lgdt3306a_write_reg(state, 0x0024, 0x00);
  341. if (lg_chkerr(ret))
  342. goto fail;
  343. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  344. ret = lgdt3306a_write_reg(state, 0x002e, 0x00);
  345. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  346. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  347. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  348. ret = lgdt3306a_write_reg(state, 0x002b, 0x00);
  349. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  350. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  351. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  352. ret = lgdt3306a_write_reg(state, 0x0028, 0x00);
  353. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  354. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  355. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  356. ret = lgdt3306a_write_reg(state, 0x0025, 0x00);
  357. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  358. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  359. #else
  360. /* FGR - this works well for HVR-1955,1975 */
  361. /* 5. AICCOPMODE NT N-1 Adj. */
  362. ret = lgdt3306a_write_reg(state, 0x0024, 0x5A);
  363. if (lg_chkerr(ret))
  364. goto fail;
  365. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  366. ret = lgdt3306a_write_reg(state, 0x002e, 0x5A);
  367. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  368. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  369. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  370. ret = lgdt3306a_write_reg(state, 0x002b, 0x36);
  371. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  372. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  373. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  374. ret = lgdt3306a_write_reg(state, 0x0028, 0x2A);
  375. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  376. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  377. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  378. ret = lgdt3306a_write_reg(state, 0x0025, 0x06);
  379. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  380. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  381. #endif
  382. ret = lgdt3306a_read_reg(state, 0x001e, &val);
  383. val &= 0x0f;
  384. val |= 0xa0;
  385. ret = lgdt3306a_write_reg(state, 0x001e, val);
  386. ret = lgdt3306a_write_reg(state, 0x0022, 0x08);
  387. ret = lgdt3306a_write_reg(state, 0x0023, 0xFF);
  388. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  389. val &= 0xef;
  390. ret = lgdt3306a_write_reg(state, 0x211f, val);
  391. ret = lgdt3306a_write_reg(state, 0x2173, 0x01);
  392. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  393. val &= 0xf8;
  394. val |= 0x04;
  395. ret = lgdt3306a_write_reg(state, 0x1061, val);
  396. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  397. val &= 0xcf;
  398. ret = lgdt3306a_write_reg(state, 0x103d, val);
  399. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  400. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  401. val &= 0x3f;
  402. ret = lgdt3306a_write_reg(state, 0x2141, val);
  403. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  404. val &= 0x0f;
  405. val |= 0x70;
  406. ret = lgdt3306a_write_reg(state, 0x2135, val);
  407. ret = lgdt3306a_read_reg(state, 0x0003, &val);
  408. val &= 0xf7;
  409. ret = lgdt3306a_write_reg(state, 0x0003, val);
  410. ret = lgdt3306a_read_reg(state, 0x001c, &val);
  411. val &= 0x7f;
  412. ret = lgdt3306a_write_reg(state, 0x001c, val);
  413. /* 6. EQ step size */
  414. ret = lgdt3306a_read_reg(state, 0x2179, &val);
  415. val &= 0xf8;
  416. ret = lgdt3306a_write_reg(state, 0x2179, val);
  417. ret = lgdt3306a_read_reg(state, 0x217a, &val);
  418. val &= 0xf8;
  419. ret = lgdt3306a_write_reg(state, 0x217a, val);
  420. /* 7. Reset */
  421. ret = lgdt3306a_soft_reset(state);
  422. if (lg_chkerr(ret))
  423. goto fail;
  424. dbg_info("complete\n");
  425. fail:
  426. return ret;
  427. }
  428. static int lgdt3306a_set_qam(struct lgdt3306a_state *state, int modulation)
  429. {
  430. u8 val;
  431. int ret;
  432. dbg_info("modulation=%d\n", modulation);
  433. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  434. ret = lgdt3306a_write_reg(state, 0x0008, 0x08);
  435. if (lg_chkerr(ret))
  436. goto fail;
  437. /* 1a. Spectrum inversion detection to Auto */
  438. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  439. val &= 0xfb; /* SPECINV Off */
  440. val |= 0x08; /* SPECINVAUTO On */
  441. ret = lgdt3306a_write_reg(state, 0x0002, val);
  442. if (lg_chkerr(ret))
  443. goto fail;
  444. /* 2. Bandwidth mode for QAM */
  445. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  446. val &= 0xe3; /* STDOPDETTMODE[2:0]=0 VSB Off */
  447. ret = lgdt3306a_write_reg(state, 0x0009, val);
  448. if (lg_chkerr(ret))
  449. goto fail;
  450. /* 3. : 64QAM/256QAM detection(manual, auto) */
  451. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  452. val &= 0xfc;
  453. /* Check for forced Manual modulation modes; otherwise always "auto" */
  454. if(forced_manual && (modulation != QAM_AUTO)){
  455. val |= 0x01; /* STDOPDETCMODE[1:0]= 1=Manual */
  456. } else {
  457. val |= 0x02; /* STDOPDETCMODE[1:0]= 2=Auto */
  458. }
  459. ret = lgdt3306a_write_reg(state, 0x0009, val);
  460. if (lg_chkerr(ret))
  461. goto fail;
  462. /* 3a. : 64QAM/256QAM selection for manual */
  463. ret = lgdt3306a_read_reg(state, 0x101a, &val);
  464. val &= 0xf8;
  465. if (modulation == QAM_64)
  466. val |= 0x02; /* QMDQMODE[2:0]=2=QAM64 */
  467. else
  468. val |= 0x04; /* QMDQMODE[2:0]=4=QAM256 */
  469. ret = lgdt3306a_write_reg(state, 0x101a, val);
  470. if (lg_chkerr(ret))
  471. goto fail;
  472. /* 4. ADC sampling frequency rate(4x sampling) */
  473. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  474. val &= 0xbf;
  475. val |= 0x40; /* SAMPLING4XFEN=1 */
  476. ret = lgdt3306a_write_reg(state, 0x000d, val);
  477. if (lg_chkerr(ret))
  478. goto fail;
  479. /* 5. No AICC operation in QAM mode */
  480. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  481. val &= 0x00;
  482. ret = lgdt3306a_write_reg(state, 0x0024, val);
  483. if (lg_chkerr(ret))
  484. goto fail;
  485. /* 5.1 V0.36 SRDCHKALWAYS : For better QAM detection */
  486. ret = lgdt3306a_read_reg(state, 0x000a, &val);
  487. val &= 0xfd;
  488. val |= 0x02;
  489. ret = lgdt3306a_write_reg(state, 0x000a, val);
  490. if (lg_chkerr(ret))
  491. goto fail;
  492. /* 5.2 V0.36 Control of "no signal" detector function */
  493. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  494. val &= 0xdf;
  495. ret = lgdt3306a_write_reg(state, 0x2849, val);
  496. if (lg_chkerr(ret))
  497. goto fail;
  498. /* 5.3 Fix for Blonder Tongue HDE-2H-QAM and AQM modulators */
  499. ret = lgdt3306a_read_reg(state, 0x302b, &val);
  500. val &= 0x7f; /* SELFSYNCFINDEN_CQS=0; disable auto reset */
  501. ret = lgdt3306a_write_reg(state, 0x302b, val);
  502. if (lg_chkerr(ret))
  503. goto fail;
  504. /* 6. Reset */
  505. ret = lgdt3306a_soft_reset(state);
  506. if (lg_chkerr(ret))
  507. goto fail;
  508. dbg_info("complete\n");
  509. fail:
  510. return ret;
  511. }
  512. static int lgdt3306a_set_modulation(struct lgdt3306a_state *state,
  513. struct dtv_frontend_properties *p)
  514. {
  515. int ret;
  516. dbg_info("\n");
  517. switch (p->modulation) {
  518. case VSB_8:
  519. ret = lgdt3306a_set_vsb(state);
  520. break;
  521. case QAM_64:
  522. case QAM_256:
  523. case QAM_AUTO:
  524. ret = lgdt3306a_set_qam(state, p->modulation);
  525. break;
  526. default:
  527. return -EINVAL;
  528. }
  529. if (lg_chkerr(ret))
  530. goto fail;
  531. state->current_modulation = p->modulation;
  532. fail:
  533. return ret;
  534. }
  535. /* ------------------------------------------------------------------------ */
  536. static int lgdt3306a_agc_setup(struct lgdt3306a_state *state,
  537. struct dtv_frontend_properties *p)
  538. {
  539. /* TODO: anything we want to do here??? */
  540. dbg_info("\n");
  541. switch (p->modulation) {
  542. case VSB_8:
  543. break;
  544. case QAM_64:
  545. case QAM_256:
  546. case QAM_AUTO:
  547. break;
  548. default:
  549. return -EINVAL;
  550. }
  551. return 0;
  552. }
  553. /* ------------------------------------------------------------------------ */
  554. static int lgdt3306a_set_inversion(struct lgdt3306a_state *state,
  555. int inversion)
  556. {
  557. int ret;
  558. dbg_info("(%d)\n", inversion);
  559. ret = lgdt3306a_set_reg_bit(state, 0x0002, 2, inversion ? 1 : 0);
  560. return ret;
  561. }
  562. static int lgdt3306a_set_inversion_auto(struct lgdt3306a_state *state,
  563. int enabled)
  564. {
  565. int ret;
  566. dbg_info("(%d)\n", enabled);
  567. /* 0=Manual 1=Auto(QAM only) - SPECINVAUTO=0x04 */
  568. ret = lgdt3306a_set_reg_bit(state, 0x0002, 3, enabled);
  569. return ret;
  570. }
  571. static int lgdt3306a_set_if(struct lgdt3306a_state *state,
  572. struct dtv_frontend_properties *p)
  573. {
  574. int ret;
  575. u16 if_freq_khz;
  576. u8 nco1, nco2;
  577. switch (p->modulation) {
  578. case VSB_8:
  579. if_freq_khz = state->cfg->vsb_if_khz;
  580. break;
  581. case QAM_64:
  582. case QAM_256:
  583. case QAM_AUTO:
  584. if_freq_khz = state->cfg->qam_if_khz;
  585. break;
  586. default:
  587. return -EINVAL;
  588. }
  589. switch (if_freq_khz) {
  590. default:
  591. pr_warn("IF=%d KHz is not supported, 3250 assumed\n",
  592. if_freq_khz);
  593. fallthrough;
  594. case 3250: /* 3.25Mhz */
  595. nco1 = 0x34;
  596. nco2 = 0x00;
  597. break;
  598. case 3500: /* 3.50Mhz */
  599. nco1 = 0x38;
  600. nco2 = 0x00;
  601. break;
  602. case 4000: /* 4.00Mhz */
  603. nco1 = 0x40;
  604. nco2 = 0x00;
  605. break;
  606. case 5000: /* 5.00Mhz */
  607. nco1 = 0x50;
  608. nco2 = 0x00;
  609. break;
  610. case 5380: /* 5.38Mhz */
  611. nco1 = 0x56;
  612. nco2 = 0x14;
  613. break;
  614. }
  615. ret = lgdt3306a_write_reg(state, 0x0010, nco1);
  616. if (ret)
  617. return ret;
  618. ret = lgdt3306a_write_reg(state, 0x0011, nco2);
  619. if (ret)
  620. return ret;
  621. dbg_info("if_freq=%d KHz->[%04x]\n", if_freq_khz, nco1<<8 | nco2);
  622. return 0;
  623. }
  624. /* ------------------------------------------------------------------------ */
  625. static int lgdt3306a_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  626. {
  627. struct lgdt3306a_state *state = fe->demodulator_priv;
  628. if (state->cfg->deny_i2c_rptr) {
  629. dbg_info("deny_i2c_rptr=%d\n", state->cfg->deny_i2c_rptr);
  630. return 0;
  631. }
  632. dbg_info("(%d)\n", enable);
  633. /* NI2CRPTEN=0x80 */
  634. return lgdt3306a_set_reg_bit(state, 0x0002, 7, enable ? 0 : 1);
  635. }
  636. static int lgdt3306a_sleep(struct lgdt3306a_state *state)
  637. {
  638. int ret;
  639. dbg_info("\n");
  640. state->current_frequency = -1; /* force re-tune, when we wake */
  641. ret = lgdt3306a_mpeg_tristate(state, 1); /* disable data bus */
  642. if (lg_chkerr(ret))
  643. goto fail;
  644. ret = lgdt3306a_power(state, 0); /* power down */
  645. lg_chkerr(ret);
  646. fail:
  647. return 0;
  648. }
  649. static int lgdt3306a_fe_sleep(struct dvb_frontend *fe)
  650. {
  651. struct lgdt3306a_state *state = fe->demodulator_priv;
  652. return lgdt3306a_sleep(state);
  653. }
  654. static int lgdt3306a_init(struct dvb_frontend *fe)
  655. {
  656. struct lgdt3306a_state *state = fe->demodulator_priv;
  657. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  658. u8 val;
  659. int ret;
  660. dbg_info("\n");
  661. /* 1. Normal operation mode */
  662. ret = lgdt3306a_set_reg_bit(state, 0x0001, 0, 1); /* SIMFASTENB=0x01 */
  663. if (lg_chkerr(ret))
  664. goto fail;
  665. /* 2. Spectrum inversion auto detection (Not valid for VSB) */
  666. ret = lgdt3306a_set_inversion_auto(state, 0);
  667. if (lg_chkerr(ret))
  668. goto fail;
  669. /* 3. Spectrum inversion(According to the tuner configuration) */
  670. ret = lgdt3306a_set_inversion(state, 1);
  671. if (lg_chkerr(ret))
  672. goto fail;
  673. /* 4. Peak-to-peak voltage of ADC input signal */
  674. /* ADCSEL1V=0x80=1Vpp; 0x00=2Vpp */
  675. ret = lgdt3306a_set_reg_bit(state, 0x0004, 7, 1);
  676. if (lg_chkerr(ret))
  677. goto fail;
  678. /* 5. ADC output data capture clock phase */
  679. /* 0=same phase as ADC clock */
  680. ret = lgdt3306a_set_reg_bit(state, 0x0004, 2, 0);
  681. if (lg_chkerr(ret))
  682. goto fail;
  683. /* 5a. ADC sampling clock source */
  684. /* ADCCLKPLLSEL=0x08; 0=use ext clock, not PLL */
  685. ret = lgdt3306a_set_reg_bit(state, 0x0004, 3, 0);
  686. if (lg_chkerr(ret))
  687. goto fail;
  688. /* 6. Automatic PLL set */
  689. /* PLLSETAUTO=0x40; 0=off */
  690. ret = lgdt3306a_set_reg_bit(state, 0x0005, 6, 0);
  691. if (lg_chkerr(ret))
  692. goto fail;
  693. if (state->cfg->xtalMHz == 24) { /* 24MHz */
  694. /* 7. Frequency for PLL output(0x2564 for 192MHz for 24MHz) */
  695. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  696. if (lg_chkerr(ret))
  697. goto fail;
  698. val &= 0xc0;
  699. val |= 0x25;
  700. ret = lgdt3306a_write_reg(state, 0x0005, val);
  701. if (lg_chkerr(ret))
  702. goto fail;
  703. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  704. if (lg_chkerr(ret))
  705. goto fail;
  706. /* 8. ADC sampling frequency(0x180000 for 24MHz sampling) */
  707. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  708. if (lg_chkerr(ret))
  709. goto fail;
  710. val &= 0xc0;
  711. val |= 0x18;
  712. ret = lgdt3306a_write_reg(state, 0x000d, val);
  713. if (lg_chkerr(ret))
  714. goto fail;
  715. } else if (state->cfg->xtalMHz == 25) { /* 25MHz */
  716. /* 7. Frequency for PLL output */
  717. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  718. if (lg_chkerr(ret))
  719. goto fail;
  720. val &= 0xc0;
  721. val |= 0x25;
  722. ret = lgdt3306a_write_reg(state, 0x0005, val);
  723. if (lg_chkerr(ret))
  724. goto fail;
  725. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  726. if (lg_chkerr(ret))
  727. goto fail;
  728. /* 8. ADC sampling frequency(0x190000 for 25MHz sampling) */
  729. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  730. if (lg_chkerr(ret))
  731. goto fail;
  732. val &= 0xc0;
  733. val |= 0x19;
  734. ret = lgdt3306a_write_reg(state, 0x000d, val);
  735. if (lg_chkerr(ret))
  736. goto fail;
  737. } else {
  738. pr_err("Bad xtalMHz=%d\n", state->cfg->xtalMHz);
  739. }
  740. #if 0
  741. ret = lgdt3306a_write_reg(state, 0x000e, 0x00);
  742. ret = lgdt3306a_write_reg(state, 0x000f, 0x00);
  743. #endif
  744. /* 9. Center frequency of input signal of ADC */
  745. ret = lgdt3306a_write_reg(state, 0x0010, 0x34); /* 3.25MHz */
  746. ret = lgdt3306a_write_reg(state, 0x0011, 0x00);
  747. /* 10. Fixed gain error value */
  748. ret = lgdt3306a_write_reg(state, 0x0014, 0); /* gain error=0 */
  749. /* 10a. VSB TR BW gear shift initial step */
  750. ret = lgdt3306a_read_reg(state, 0x103c, &val);
  751. val &= 0x0f;
  752. val |= 0x20; /* SAMGSAUTOSTL_V[3:0] = 2 */
  753. ret = lgdt3306a_write_reg(state, 0x103c, val);
  754. /* 10b. Timing offset calibration in low temperature for VSB */
  755. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  756. val &= 0xfc;
  757. val |= 0x03;
  758. ret = lgdt3306a_write_reg(state, 0x103d, val);
  759. /* 10c. Timing offset calibration in low temperature for QAM */
  760. ret = lgdt3306a_read_reg(state, 0x1036, &val);
  761. val &= 0xf0;
  762. val |= 0x0c;
  763. ret = lgdt3306a_write_reg(state, 0x1036, val);
  764. /* 11. Using the imaginary part of CIR in CIR loading */
  765. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  766. val &= 0xef; /* do not use imaginary of CIR */
  767. ret = lgdt3306a_write_reg(state, 0x211f, val);
  768. /* 12. Control of no signal detector function */
  769. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  770. val &= 0xef; /* NOUSENOSIGDET=0, enable no signal detector */
  771. ret = lgdt3306a_write_reg(state, 0x2849, val);
  772. /* FGR - put demod in some known mode */
  773. ret = lgdt3306a_set_vsb(state);
  774. /* 13. TP stream format */
  775. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  776. /* 14. disable output buses */
  777. ret = lgdt3306a_mpeg_tristate(state, 1);
  778. /* 15. Sleep (in reset) */
  779. ret = lgdt3306a_sleep(state);
  780. lg_chkerr(ret);
  781. c->cnr.len = 1;
  782. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  783. fail:
  784. return ret;
  785. }
  786. static int lgdt3306a_set_parameters(struct dvb_frontend *fe)
  787. {
  788. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  789. struct lgdt3306a_state *state = fe->demodulator_priv;
  790. int ret;
  791. dbg_info("(%d, %d)\n", p->frequency, p->modulation);
  792. if (state->current_frequency == p->frequency &&
  793. state->current_modulation == p->modulation) {
  794. dbg_info(" (already set, skipping ...)\n");
  795. return 0;
  796. }
  797. state->current_frequency = -1;
  798. state->current_modulation = -1;
  799. ret = lgdt3306a_power(state, 1); /* power up */
  800. if (lg_chkerr(ret))
  801. goto fail;
  802. if (fe->ops.tuner_ops.set_params) {
  803. ret = fe->ops.tuner_ops.set_params(fe);
  804. if (fe->ops.i2c_gate_ctrl)
  805. fe->ops.i2c_gate_ctrl(fe, 0);
  806. #if 0
  807. if (lg_chkerr(ret))
  808. goto fail;
  809. state->current_frequency = p->frequency;
  810. #endif
  811. }
  812. ret = lgdt3306a_set_modulation(state, p);
  813. if (lg_chkerr(ret))
  814. goto fail;
  815. ret = lgdt3306a_agc_setup(state, p);
  816. if (lg_chkerr(ret))
  817. goto fail;
  818. ret = lgdt3306a_set_if(state, p);
  819. if (lg_chkerr(ret))
  820. goto fail;
  821. /* spectral_inversion defaults already set for VSB and QAM */
  822. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  823. if (lg_chkerr(ret))
  824. goto fail;
  825. ret = lgdt3306a_mpeg_mode_polarity(state,
  826. state->cfg->tpclk_edge,
  827. state->cfg->tpvalid_polarity);
  828. if (lg_chkerr(ret))
  829. goto fail;
  830. ret = lgdt3306a_mpeg_tristate(state, 0); /* enable data bus */
  831. if (lg_chkerr(ret))
  832. goto fail;
  833. ret = lgdt3306a_soft_reset(state);
  834. if (lg_chkerr(ret))
  835. goto fail;
  836. #ifdef DBG_DUMP
  837. lgdt3306a_DumpAllRegs(state);
  838. #endif
  839. state->current_frequency = p->frequency;
  840. fail:
  841. return ret;
  842. }
  843. static int lgdt3306a_get_frontend(struct dvb_frontend *fe,
  844. struct dtv_frontend_properties *p)
  845. {
  846. struct lgdt3306a_state *state = fe->demodulator_priv;
  847. dbg_info("(%u, %d)\n",
  848. state->current_frequency, state->current_modulation);
  849. p->modulation = state->current_modulation;
  850. p->frequency = state->current_frequency;
  851. return 0;
  852. }
  853. static enum dvbfe_algo lgdt3306a_get_frontend_algo(struct dvb_frontend *fe)
  854. {
  855. #if 1
  856. return DVBFE_ALGO_CUSTOM;
  857. #else
  858. return DVBFE_ALGO_HW;
  859. #endif
  860. }
  861. /* ------------------------------------------------------------------------ */
  862. static int lgdt3306a_monitor_vsb(struct lgdt3306a_state *state)
  863. {
  864. u8 val;
  865. int ret;
  866. u8 snrRef, maxPowerMan, nCombDet;
  867. u16 fbDlyCir;
  868. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  869. if (ret)
  870. return ret;
  871. snrRef = val & 0x3f;
  872. ret = lgdt3306a_read_reg(state, 0x2185, &maxPowerMan);
  873. if (ret)
  874. return ret;
  875. ret = lgdt3306a_read_reg(state, 0x2191, &val);
  876. if (ret)
  877. return ret;
  878. nCombDet = (val & 0x80) >> 7;
  879. ret = lgdt3306a_read_reg(state, 0x2180, &val);
  880. if (ret)
  881. return ret;
  882. fbDlyCir = (val & 0x03) << 8;
  883. ret = lgdt3306a_read_reg(state, 0x2181, &val);
  884. if (ret)
  885. return ret;
  886. fbDlyCir |= val;
  887. dbg_info("snrRef=%d maxPowerMan=0x%x nCombDet=%d fbDlyCir=0x%x\n",
  888. snrRef, maxPowerMan, nCombDet, fbDlyCir);
  889. /* Carrier offset sub loop bandwidth */
  890. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  891. if (ret)
  892. return ret;
  893. val &= 0xf8;
  894. if ((snrRef > 18) && (maxPowerMan > 0x68)
  895. && (nCombDet == 0x01)
  896. && ((fbDlyCir == 0x03FF) || (fbDlyCir < 0x6C))) {
  897. /* SNR is over 18dB and no ghosting */
  898. val |= 0x00; /* final bandwidth = 0 */
  899. } else {
  900. val |= 0x04; /* final bandwidth = 4 */
  901. }
  902. ret = lgdt3306a_write_reg(state, 0x1061, val);
  903. if (ret)
  904. return ret;
  905. /* Adjust Notch Filter */
  906. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  907. if (ret)
  908. return ret;
  909. val &= 0x0f;
  910. if (nCombDet == 0) { /* Turn on the Notch Filter */
  911. val |= 0x50;
  912. }
  913. ret = lgdt3306a_write_reg(state, 0x0024, val);
  914. if (ret)
  915. return ret;
  916. /* VSB Timing Recovery output normalization */
  917. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  918. if (ret)
  919. return ret;
  920. val &= 0xcf;
  921. val |= 0x20;
  922. ret = lgdt3306a_write_reg(state, 0x103d, val);
  923. return ret;
  924. }
  925. static enum lgdt3306a_modulation
  926. lgdt3306a_check_oper_mode(struct lgdt3306a_state *state)
  927. {
  928. u8 val = 0;
  929. int ret;
  930. ret = lgdt3306a_read_reg(state, 0x0081, &val);
  931. if (ret)
  932. goto err;
  933. if (val & 0x80) {
  934. dbg_info("VSB\n");
  935. return LG3306_VSB;
  936. }
  937. if (val & 0x08) {
  938. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  939. if (ret)
  940. goto err;
  941. val = val >> 2;
  942. if (val & 0x01) {
  943. dbg_info("QAM256\n");
  944. return LG3306_QAM256;
  945. }
  946. dbg_info("QAM64\n");
  947. return LG3306_QAM64;
  948. }
  949. err:
  950. pr_warn("UNKNOWN\n");
  951. return LG3306_UNKNOWN_MODE;
  952. }
  953. static enum lgdt3306a_lock_status
  954. lgdt3306a_check_lock_status(struct lgdt3306a_state *state,
  955. enum lgdt3306a_lock_check whatLock)
  956. {
  957. u8 val = 0;
  958. int ret;
  959. enum lgdt3306a_modulation modeOper;
  960. enum lgdt3306a_lock_status lockStatus;
  961. modeOper = LG3306_UNKNOWN_MODE;
  962. switch (whatLock) {
  963. case LG3306_SYNC_LOCK:
  964. {
  965. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  966. if (ret)
  967. return ret;
  968. if ((val & 0x80) == 0x80)
  969. lockStatus = LG3306_LOCK;
  970. else
  971. lockStatus = LG3306_UNLOCK;
  972. dbg_info("SYNC_LOCK=%x\n", lockStatus);
  973. break;
  974. }
  975. case LG3306_AGC_LOCK:
  976. {
  977. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  978. if (ret)
  979. return ret;
  980. if ((val & 0x40) == 0x40)
  981. lockStatus = LG3306_LOCK;
  982. else
  983. lockStatus = LG3306_UNLOCK;
  984. dbg_info("AGC_LOCK=%x\n", lockStatus);
  985. break;
  986. }
  987. case LG3306_TR_LOCK:
  988. {
  989. modeOper = lgdt3306a_check_oper_mode(state);
  990. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  991. ret = lgdt3306a_read_reg(state, 0x1094, &val);
  992. if (ret)
  993. return ret;
  994. if ((val & 0x80) == 0x80)
  995. lockStatus = LG3306_LOCK;
  996. else
  997. lockStatus = LG3306_UNLOCK;
  998. } else
  999. lockStatus = LG3306_UNKNOWN_LOCK;
  1000. dbg_info("TR_LOCK=%x\n", lockStatus);
  1001. break;
  1002. }
  1003. case LG3306_FEC_LOCK:
  1004. {
  1005. modeOper = lgdt3306a_check_oper_mode(state);
  1006. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  1007. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1008. if (ret)
  1009. return ret;
  1010. if ((val & 0x10) == 0x10)
  1011. lockStatus = LG3306_LOCK;
  1012. else
  1013. lockStatus = LG3306_UNLOCK;
  1014. } else
  1015. lockStatus = LG3306_UNKNOWN_LOCK;
  1016. dbg_info("FEC_LOCK=%x\n", lockStatus);
  1017. break;
  1018. }
  1019. default:
  1020. lockStatus = LG3306_UNKNOWN_LOCK;
  1021. pr_warn("UNKNOWN whatLock=%d\n", whatLock);
  1022. break;
  1023. }
  1024. return lockStatus;
  1025. }
  1026. static enum lgdt3306a_neverlock_status
  1027. lgdt3306a_check_neverlock_status(struct lgdt3306a_state *state)
  1028. {
  1029. u8 val = 0;
  1030. int ret;
  1031. enum lgdt3306a_neverlock_status lockStatus;
  1032. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1033. if (ret)
  1034. return ret;
  1035. lockStatus = (enum lgdt3306a_neverlock_status)(val & 0x03);
  1036. dbg_info("NeverLock=%d", lockStatus);
  1037. return lockStatus;
  1038. }
  1039. static int lgdt3306a_pre_monitoring(struct lgdt3306a_state *state)
  1040. {
  1041. u8 val = 0;
  1042. int ret;
  1043. u8 currChDiffACQ, snrRef, mainStrong, aiccrejStatus;
  1044. /* Channel variation */
  1045. ret = lgdt3306a_read_reg(state, 0x21bc, &currChDiffACQ);
  1046. if (ret)
  1047. return ret;
  1048. /* SNR of Frame sync */
  1049. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  1050. if (ret)
  1051. return ret;
  1052. snrRef = val & 0x3f;
  1053. /* Strong Main CIR */
  1054. ret = lgdt3306a_read_reg(state, 0x2199, &val);
  1055. if (ret)
  1056. return ret;
  1057. mainStrong = (val & 0x40) >> 6;
  1058. ret = lgdt3306a_read_reg(state, 0x0090, &val);
  1059. if (ret)
  1060. return ret;
  1061. aiccrejStatus = (val & 0xf0) >> 4;
  1062. dbg_info("snrRef=%d mainStrong=%d aiccrejStatus=%d currChDiffACQ=0x%x\n",
  1063. snrRef, mainStrong, aiccrejStatus, currChDiffACQ);
  1064. #if 0
  1065. /* Dynamic ghost exists */
  1066. if ((mainStrong == 0) && (currChDiffACQ > 0x70))
  1067. #endif
  1068. if (mainStrong == 0) {
  1069. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1070. if (ret)
  1071. return ret;
  1072. val &= 0x0f;
  1073. val |= 0xa0;
  1074. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1075. if (ret)
  1076. return ret;
  1077. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1078. if (ret)
  1079. return ret;
  1080. val &= 0x3f;
  1081. val |= 0x80;
  1082. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1083. if (ret)
  1084. return ret;
  1085. ret = lgdt3306a_write_reg(state, 0x2122, 0x70);
  1086. if (ret)
  1087. return ret;
  1088. } else { /* Weak ghost or static channel */
  1089. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1090. if (ret)
  1091. return ret;
  1092. val &= 0x0f;
  1093. val |= 0x70;
  1094. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1095. if (ret)
  1096. return ret;
  1097. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1098. if (ret)
  1099. return ret;
  1100. val &= 0x3f;
  1101. val |= 0x40;
  1102. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1103. if (ret)
  1104. return ret;
  1105. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  1106. if (ret)
  1107. return ret;
  1108. }
  1109. return 0;
  1110. }
  1111. static enum lgdt3306a_lock_status
  1112. lgdt3306a_sync_lock_poll(struct lgdt3306a_state *state)
  1113. {
  1114. enum lgdt3306a_lock_status syncLockStatus = LG3306_UNLOCK;
  1115. int i;
  1116. for (i = 0; i < 2; i++) {
  1117. msleep(30);
  1118. syncLockStatus = lgdt3306a_check_lock_status(state,
  1119. LG3306_SYNC_LOCK);
  1120. if (syncLockStatus == LG3306_LOCK) {
  1121. dbg_info("locked(%d)\n", i);
  1122. return LG3306_LOCK;
  1123. }
  1124. }
  1125. dbg_info("not locked\n");
  1126. return LG3306_UNLOCK;
  1127. }
  1128. static enum lgdt3306a_lock_status
  1129. lgdt3306a_fec_lock_poll(struct lgdt3306a_state *state)
  1130. {
  1131. enum lgdt3306a_lock_status FECLockStatus = LG3306_UNLOCK;
  1132. int i;
  1133. for (i = 0; i < 2; i++) {
  1134. msleep(30);
  1135. FECLockStatus = lgdt3306a_check_lock_status(state,
  1136. LG3306_FEC_LOCK);
  1137. if (FECLockStatus == LG3306_LOCK) {
  1138. dbg_info("locked(%d)\n", i);
  1139. return FECLockStatus;
  1140. }
  1141. }
  1142. dbg_info("not locked\n");
  1143. return FECLockStatus;
  1144. }
  1145. static enum lgdt3306a_neverlock_status
  1146. lgdt3306a_neverlock_poll(struct lgdt3306a_state *state)
  1147. {
  1148. enum lgdt3306a_neverlock_status NLLockStatus = LG3306_NL_FAIL;
  1149. int i;
  1150. for (i = 0; i < 5; i++) {
  1151. msleep(30);
  1152. NLLockStatus = lgdt3306a_check_neverlock_status(state);
  1153. if (NLLockStatus == LG3306_NL_LOCK) {
  1154. dbg_info("NL_LOCK(%d)\n", i);
  1155. return NLLockStatus;
  1156. }
  1157. }
  1158. dbg_info("NLLockStatus=%d\n", NLLockStatus);
  1159. return NLLockStatus;
  1160. }
  1161. static u8 lgdt3306a_get_packet_error(struct lgdt3306a_state *state)
  1162. {
  1163. u8 val;
  1164. int ret;
  1165. ret = lgdt3306a_read_reg(state, 0x00fa, &val);
  1166. if (ret)
  1167. return ret;
  1168. return val;
  1169. }
  1170. static const u32 valx_x10[] = {
  1171. 10, 11, 13, 15, 17, 20, 25, 33, 41, 50, 59, 73, 87, 100
  1172. };
  1173. static const u32 log10x_x1000[] = {
  1174. 0, 41, 114, 176, 230, 301, 398, 518, 613, 699, 771, 863, 939, 1000
  1175. };
  1176. static u32 log10_x1000(u32 x)
  1177. {
  1178. u32 diff_val, step_val, step_log10;
  1179. u32 log_val = 0;
  1180. u32 i;
  1181. if (x <= 0)
  1182. return -1000000; /* signal error */
  1183. if (x == 10)
  1184. return 0; /* log(1)=0 */
  1185. if (x < 10) {
  1186. while (x < 10) {
  1187. x = x * 10;
  1188. log_val--;
  1189. }
  1190. } else { /* x > 10 */
  1191. while (x >= 100) {
  1192. x = x / 10;
  1193. log_val++;
  1194. }
  1195. }
  1196. log_val *= 1000;
  1197. if (x == 10) /* was our input an exact multiple of 10 */
  1198. return log_val; /* don't need to interpolate */
  1199. /* find our place on the log curve */
  1200. for (i = 1; i < ARRAY_SIZE(valx_x10); i++) {
  1201. if (valx_x10[i] >= x)
  1202. break;
  1203. }
  1204. if (i == ARRAY_SIZE(valx_x10))
  1205. return log_val + log10x_x1000[i - 1];
  1206. diff_val = x - valx_x10[i-1];
  1207. step_val = valx_x10[i] - valx_x10[i - 1];
  1208. step_log10 = log10x_x1000[i] - log10x_x1000[i - 1];
  1209. /* do a linear interpolation to get in-between values */
  1210. return log_val + log10x_x1000[i - 1] +
  1211. ((diff_val*step_log10) / step_val);
  1212. }
  1213. static u32 lgdt3306a_calculate_snr_x100(struct lgdt3306a_state *state)
  1214. {
  1215. u32 mse; /* Mean-Square Error */
  1216. u32 pwr; /* Constelation power */
  1217. u32 snr_x100;
  1218. mse = (read_reg(state, 0x00ec) << 8) |
  1219. (read_reg(state, 0x00ed));
  1220. pwr = (read_reg(state, 0x00e8) << 8) |
  1221. (read_reg(state, 0x00e9));
  1222. if (mse == 0) /* no signal */
  1223. return 0;
  1224. snr_x100 = log10_x1000((pwr * 10000) / mse) - 3000;
  1225. dbg_info("mse=%u, pwr=%u, snr_x100=%d\n", mse, pwr, snr_x100);
  1226. return snr_x100;
  1227. }
  1228. static enum lgdt3306a_lock_status
  1229. lgdt3306a_vsb_lock_poll(struct lgdt3306a_state *state)
  1230. {
  1231. int ret;
  1232. u8 cnt = 0;
  1233. u8 packet_error;
  1234. u32 snr;
  1235. for (cnt = 0; cnt < 10; cnt++) {
  1236. if (lgdt3306a_sync_lock_poll(state) == LG3306_UNLOCK) {
  1237. dbg_info("no sync lock!\n");
  1238. return LG3306_UNLOCK;
  1239. }
  1240. msleep(20);
  1241. ret = lgdt3306a_pre_monitoring(state);
  1242. if (ret)
  1243. break;
  1244. packet_error = lgdt3306a_get_packet_error(state);
  1245. snr = lgdt3306a_calculate_snr_x100(state);
  1246. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1247. if ((snr >= 1500) && (packet_error < 0xff))
  1248. return LG3306_LOCK;
  1249. }
  1250. dbg_info("not locked!\n");
  1251. return LG3306_UNLOCK;
  1252. }
  1253. static enum lgdt3306a_lock_status
  1254. lgdt3306a_qam_lock_poll(struct lgdt3306a_state *state)
  1255. {
  1256. u8 cnt;
  1257. u8 packet_error;
  1258. u32 snr;
  1259. for (cnt = 0; cnt < 10; cnt++) {
  1260. if (lgdt3306a_fec_lock_poll(state) == LG3306_UNLOCK) {
  1261. dbg_info("no fec lock!\n");
  1262. return LG3306_UNLOCK;
  1263. }
  1264. msleep(20);
  1265. packet_error = lgdt3306a_get_packet_error(state);
  1266. snr = lgdt3306a_calculate_snr_x100(state);
  1267. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1268. if ((snr >= 1500) && (packet_error < 0xff))
  1269. return LG3306_LOCK;
  1270. }
  1271. dbg_info("not locked!\n");
  1272. return LG3306_UNLOCK;
  1273. }
  1274. static int lgdt3306a_read_status(struct dvb_frontend *fe,
  1275. enum fe_status *status)
  1276. {
  1277. struct lgdt3306a_state *state = fe->demodulator_priv;
  1278. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  1279. u16 strength = 0;
  1280. int ret = 0;
  1281. if (fe->ops.tuner_ops.get_rf_strength) {
  1282. ret = fe->ops.tuner_ops.get_rf_strength(fe, &strength);
  1283. if (ret == 0)
  1284. dbg_info("strength=%d\n", strength);
  1285. else
  1286. dbg_info("fe->ops.tuner_ops.get_rf_strength() failed\n");
  1287. }
  1288. *status = 0;
  1289. if (lgdt3306a_neverlock_poll(state) == LG3306_NL_LOCK) {
  1290. *status |= FE_HAS_SIGNAL;
  1291. *status |= FE_HAS_CARRIER;
  1292. switch (state->current_modulation) {
  1293. case QAM_256:
  1294. case QAM_64:
  1295. case QAM_AUTO:
  1296. if (lgdt3306a_qam_lock_poll(state) == LG3306_LOCK) {
  1297. *status |= FE_HAS_VITERBI;
  1298. *status |= FE_HAS_SYNC;
  1299. *status |= FE_HAS_LOCK;
  1300. }
  1301. break;
  1302. case VSB_8:
  1303. if (lgdt3306a_vsb_lock_poll(state) == LG3306_LOCK) {
  1304. *status |= FE_HAS_VITERBI;
  1305. *status |= FE_HAS_SYNC;
  1306. *status |= FE_HAS_LOCK;
  1307. ret = lgdt3306a_monitor_vsb(state);
  1308. }
  1309. break;
  1310. default:
  1311. ret = -EINVAL;
  1312. }
  1313. if (*status & FE_HAS_SYNC) {
  1314. c->cnr.len = 1;
  1315. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  1316. c->cnr.stat[0].svalue = lgdt3306a_calculate_snr_x100(state) * 10;
  1317. } else {
  1318. c->cnr.len = 1;
  1319. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1320. }
  1321. }
  1322. return ret;
  1323. }
  1324. static int lgdt3306a_read_snr(struct dvb_frontend *fe, u16 *snr)
  1325. {
  1326. struct lgdt3306a_state *state = fe->demodulator_priv;
  1327. state->snr = lgdt3306a_calculate_snr_x100(state);
  1328. /* report SNR in dB * 10 */
  1329. *snr = state->snr/10;
  1330. return 0;
  1331. }
  1332. static int lgdt3306a_read_signal_strength(struct dvb_frontend *fe,
  1333. u16 *strength)
  1334. {
  1335. /*
  1336. * Calculate some sort of "strength" from SNR
  1337. */
  1338. struct lgdt3306a_state *state = fe->demodulator_priv;
  1339. u8 val;
  1340. u16 snr; /* snr_x10 */
  1341. int ret;
  1342. u32 ref_snr; /* snr*100 */
  1343. u32 str;
  1344. *strength = 0;
  1345. switch (state->current_modulation) {
  1346. case VSB_8:
  1347. ref_snr = 1600; /* 16dB */
  1348. break;
  1349. case QAM_64:
  1350. case QAM_256:
  1351. case QAM_AUTO:
  1352. /* need to know actual modulation to set proper SNR baseline */
  1353. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  1354. if (lg_chkerr(ret))
  1355. goto fail;
  1356. if(val & 0x04)
  1357. ref_snr = 2800; /* QAM-256 28dB */
  1358. else
  1359. ref_snr = 2200; /* QAM-64 22dB */
  1360. break;
  1361. default:
  1362. return -EINVAL;
  1363. }
  1364. ret = fe->ops.read_snr(fe, &snr);
  1365. if (lg_chkerr(ret))
  1366. goto fail;
  1367. if (state->snr <= (ref_snr - 100))
  1368. str = 0;
  1369. else if (state->snr <= ref_snr)
  1370. str = (0xffff * 65) / 100; /* 65% */
  1371. else {
  1372. str = state->snr - ref_snr;
  1373. str /= 50;
  1374. str += 78; /* 78%-100% */
  1375. if (str > 100)
  1376. str = 100;
  1377. str = (0xffff * str) / 100;
  1378. }
  1379. *strength = (u16)str;
  1380. dbg_info("strength=%u\n", *strength);
  1381. fail:
  1382. return ret;
  1383. }
  1384. /* ------------------------------------------------------------------------ */
  1385. static int lgdt3306a_read_ber(struct dvb_frontend *fe, u32 *ber)
  1386. {
  1387. struct lgdt3306a_state *state = fe->demodulator_priv;
  1388. u32 tmp;
  1389. *ber = 0;
  1390. #if 1
  1391. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1392. * what is the scale of the value?? */
  1393. tmp = read_reg(state, 0x00fc); /* NBERVALUE[24-31] */
  1394. tmp = (tmp << 8) | read_reg(state, 0x00fd); /* NBERVALUE[16-23] */
  1395. tmp = (tmp << 8) | read_reg(state, 0x00fe); /* NBERVALUE[8-15] */
  1396. tmp = (tmp << 8) | read_reg(state, 0x00ff); /* NBERVALUE[0-7] */
  1397. *ber = tmp;
  1398. dbg_info("ber=%u\n", tmp);
  1399. #endif
  1400. return 0;
  1401. }
  1402. static int lgdt3306a_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  1403. {
  1404. struct lgdt3306a_state *state = fe->demodulator_priv;
  1405. *ucblocks = 0;
  1406. #if 1
  1407. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1408. * what happens when value wraps? */
  1409. *ucblocks = read_reg(state, 0x00f4); /* TPIFTPERRCNT[0-7] */
  1410. dbg_info("ucblocks=%u\n", *ucblocks);
  1411. #endif
  1412. return 0;
  1413. }
  1414. static int lgdt3306a_tune(struct dvb_frontend *fe, bool re_tune,
  1415. unsigned int mode_flags, unsigned int *delay,
  1416. enum fe_status *status)
  1417. {
  1418. int ret = 0;
  1419. struct lgdt3306a_state *state = fe->demodulator_priv;
  1420. dbg_info("re_tune=%u\n", re_tune);
  1421. if (re_tune) {
  1422. state->current_frequency = -1; /* force re-tune */
  1423. ret = lgdt3306a_set_parameters(fe);
  1424. if (ret != 0)
  1425. return ret;
  1426. }
  1427. *delay = 125;
  1428. ret = lgdt3306a_read_status(fe, status);
  1429. return ret;
  1430. }
  1431. static int lgdt3306a_get_tune_settings(struct dvb_frontend *fe,
  1432. struct dvb_frontend_tune_settings
  1433. *fe_tune_settings)
  1434. {
  1435. fe_tune_settings->min_delay_ms = 100;
  1436. dbg_info("\n");
  1437. return 0;
  1438. }
  1439. static enum dvbfe_search lgdt3306a_search(struct dvb_frontend *fe)
  1440. {
  1441. enum fe_status status = 0;
  1442. int ret;
  1443. /* set frontend */
  1444. ret = lgdt3306a_set_parameters(fe);
  1445. if (ret)
  1446. goto error;
  1447. ret = lgdt3306a_read_status(fe, &status);
  1448. if (ret)
  1449. goto error;
  1450. /* check if we have a valid signal */
  1451. if (status & FE_HAS_LOCK)
  1452. return DVBFE_ALGO_SEARCH_SUCCESS;
  1453. else
  1454. return DVBFE_ALGO_SEARCH_AGAIN;
  1455. error:
  1456. dbg_info("failed (%d)\n", ret);
  1457. return DVBFE_ALGO_SEARCH_ERROR;
  1458. }
  1459. static void lgdt3306a_release(struct dvb_frontend *fe)
  1460. {
  1461. struct lgdt3306a_state *state = fe->demodulator_priv;
  1462. dbg_info("\n");
  1463. kfree(state);
  1464. }
  1465. static const struct dvb_frontend_ops lgdt3306a_ops;
  1466. struct dvb_frontend *lgdt3306a_attach(const struct lgdt3306a_config *config,
  1467. struct i2c_adapter *i2c_adap)
  1468. {
  1469. struct lgdt3306a_state *state = NULL;
  1470. int ret;
  1471. u8 val;
  1472. dbg_info("(%d-%04x)\n",
  1473. i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
  1474. config ? config->i2c_addr : 0);
  1475. state = kzalloc(sizeof(struct lgdt3306a_state), GFP_KERNEL);
  1476. if (state == NULL)
  1477. goto fail;
  1478. state->cfg = config;
  1479. state->i2c_adap = i2c_adap;
  1480. memcpy(&state->frontend.ops, &lgdt3306a_ops,
  1481. sizeof(struct dvb_frontend_ops));
  1482. state->frontend.demodulator_priv = state;
  1483. /* verify that we're talking to a lg3306a */
  1484. /* FGR - NOTE - there is no obvious ChipId to check; we check
  1485. * some "known" bits after reset, but it's still just a guess */
  1486. ret = lgdt3306a_read_reg(state, 0x0000, &val);
  1487. if (lg_chkerr(ret))
  1488. goto fail;
  1489. if ((val & 0x74) != 0x74) {
  1490. pr_warn("expected 0x74, got 0x%x\n", (val & 0x74));
  1491. #if 0
  1492. /* FIXME - re-enable when we know this is right */
  1493. goto fail;
  1494. #endif
  1495. }
  1496. ret = lgdt3306a_read_reg(state, 0x0001, &val);
  1497. if (lg_chkerr(ret))
  1498. goto fail;
  1499. if ((val & 0xf6) != 0xc6) {
  1500. pr_warn("expected 0xc6, got 0x%x\n", (val & 0xf6));
  1501. #if 0
  1502. /* FIXME - re-enable when we know this is right */
  1503. goto fail;
  1504. #endif
  1505. }
  1506. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  1507. if (lg_chkerr(ret))
  1508. goto fail;
  1509. if ((val & 0x73) != 0x03) {
  1510. pr_warn("expected 0x03, got 0x%x\n", (val & 0x73));
  1511. #if 0
  1512. /* FIXME - re-enable when we know this is right */
  1513. goto fail;
  1514. #endif
  1515. }
  1516. state->current_frequency = -1;
  1517. state->current_modulation = -1;
  1518. lgdt3306a_sleep(state);
  1519. return &state->frontend;
  1520. fail:
  1521. pr_warn("unable to detect LGDT3306A hardware\n");
  1522. kfree(state);
  1523. return NULL;
  1524. }
  1525. EXPORT_SYMBOL_GPL(lgdt3306a_attach);
  1526. #ifdef DBG_DUMP
  1527. static const short regtab[] = {
  1528. 0x0000, /* SOFTRSTB 1'b1 1'b1 1'b1 ADCPDB 1'b1 PLLPDB GBBPDB 11111111 */
  1529. 0x0001, /* 1'b1 1'b1 1'b0 1'b0 AUTORPTRS */
  1530. 0x0002, /* NI2CRPTEN 1'b0 1'b0 1'b0 SPECINVAUT */
  1531. 0x0003, /* AGCRFOUT */
  1532. 0x0004, /* ADCSEL1V ADCCNT ADCCNF ADCCNS ADCCLKPLL */
  1533. 0x0005, /* PLLINDIVSE */
  1534. 0x0006, /* PLLCTRL[7:0] 11100001 */
  1535. 0x0007, /* SYSINITWAITTIME[7:0] (msec) 00001000 */
  1536. 0x0008, /* STDOPMODE[7:0] 10000000 */
  1537. 0x0009, /* 1'b0 1'b0 1'b0 STDOPDETTMODE[2:0] STDOPDETCMODE[1:0] 00011110 */
  1538. 0x000a, /* DAFTEN 1'b1 x x SCSYSLOCK */
  1539. 0x000b, /* SCSYSLOCKCHKTIME[7:0] (10msec) 01100100 */
  1540. 0x000d, /* x SAMPLING4 */
  1541. 0x000e, /* SAMFREQ[15:8] 00000000 */
  1542. 0x000f, /* SAMFREQ[7:0] 00000000 */
  1543. 0x0010, /* IFFREQ[15:8] 01100000 */
  1544. 0x0011, /* IFFREQ[7:0] 00000000 */
  1545. 0x0012, /* AGCEN AGCREFMO */
  1546. 0x0013, /* AGCRFFIXB AGCIFFIXB AGCLOCKDETRNGSEL[1:0] 1'b1 1'b0 1'b0 1'b0 11101000 */
  1547. 0x0014, /* AGCFIXVALUE[7:0] 01111111 */
  1548. 0x0015, /* AGCREF[15:8] 00001010 */
  1549. 0x0016, /* AGCREF[7:0] 11100100 */
  1550. 0x0017, /* AGCDELAY[7:0] 00100000 */
  1551. 0x0018, /* AGCRFBW[3:0] AGCIFBW[3:0] 10001000 */
  1552. 0x0019, /* AGCUDOUTMODE[1:0] AGCUDCTRLLEN[1:0] AGCUDCTRL */
  1553. 0x001c, /* 1'b1 PFEN MFEN AICCVSYNC */
  1554. 0x001d, /* 1'b0 1'b1 1'b0 1'b1 AICCVSYNC */
  1555. 0x001e, /* AICCALPHA[3:0] 1'b1 1'b0 1'b1 1'b0 01111010 */
  1556. 0x001f, /* AICCDETTH[19:16] AICCOFFTH[19:16] 00000000 */
  1557. 0x0020, /* AICCDETTH[15:8] 01111100 */
  1558. 0x0021, /* AICCDETTH[7:0] 00000000 */
  1559. 0x0022, /* AICCOFFTH[15:8] 00000101 */
  1560. 0x0023, /* AICCOFFTH[7:0] 11100000 */
  1561. 0x0024, /* AICCOPMODE3[1:0] AICCOPMODE2[1:0] AICCOPMODE1[1:0] AICCOPMODE0[1:0] 00000000 */
  1562. 0x0025, /* AICCFIXFREQ3[23:16] 00000000 */
  1563. 0x0026, /* AICCFIXFREQ3[15:8] 00000000 */
  1564. 0x0027, /* AICCFIXFREQ3[7:0] 00000000 */
  1565. 0x0028, /* AICCFIXFREQ2[23:16] 00000000 */
  1566. 0x0029, /* AICCFIXFREQ2[15:8] 00000000 */
  1567. 0x002a, /* AICCFIXFREQ2[7:0] 00000000 */
  1568. 0x002b, /* AICCFIXFREQ1[23:16] 00000000 */
  1569. 0x002c, /* AICCFIXFREQ1[15:8] 00000000 */
  1570. 0x002d, /* AICCFIXFREQ1[7:0] 00000000 */
  1571. 0x002e, /* AICCFIXFREQ0[23:16] 00000000 */
  1572. 0x002f, /* AICCFIXFREQ0[15:8] 00000000 */
  1573. 0x0030, /* AICCFIXFREQ0[7:0] 00000000 */
  1574. 0x0031, /* 1'b0 1'b1 1'b0 1'b0 x DAGC1STER */
  1575. 0x0032, /* DAGC1STEN DAGC1STER */
  1576. 0x0033, /* DAGC1STREF[15:8] 00001010 */
  1577. 0x0034, /* DAGC1STREF[7:0] 11100100 */
  1578. 0x0035, /* DAGC2NDE */
  1579. 0x0036, /* DAGC2NDREF[15:8] 00001010 */
  1580. 0x0037, /* DAGC2NDREF[7:0] 10000000 */
  1581. 0x0038, /* DAGC2NDLOCKDETRNGSEL[1:0] */
  1582. 0x003d, /* 1'b1 SAMGEARS */
  1583. 0x0040, /* SAMLFGMA */
  1584. 0x0041, /* SAMLFBWM */
  1585. 0x0044, /* 1'b1 CRGEARSHE */
  1586. 0x0045, /* CRLFGMAN */
  1587. 0x0046, /* CFLFBWMA */
  1588. 0x0047, /* CRLFGMAN */
  1589. 0x0048, /* x x x x CRLFGSTEP_VS[3:0] xxxx1001 */
  1590. 0x0049, /* CRLFBWMA */
  1591. 0x004a, /* CRLFBWMA */
  1592. 0x0050, /* 1'b0 1'b1 1'b1 1'b0 MSECALCDA */
  1593. 0x0070, /* TPOUTEN TPIFEN TPCLKOUTE */
  1594. 0x0071, /* TPSENB TPSSOPBITE */
  1595. 0x0073, /* TP47HINS x x CHBERINT PERMODE[1:0] PERINT[1:0] 1xx11100 */
  1596. 0x0075, /* x x x x x IQSWAPCTRL[2:0] xxxxx000 */
  1597. 0x0076, /* NBERCON NBERST NBERPOL NBERWSYN */
  1598. 0x0077, /* x NBERLOSTTH[2:0] NBERACQTH[3:0] x0000000 */
  1599. 0x0078, /* NBERPOLY[31:24] 00000000 */
  1600. 0x0079, /* NBERPOLY[23:16] 00000000 */
  1601. 0x007a, /* NBERPOLY[15:8] 00000000 */
  1602. 0x007b, /* NBERPOLY[7:0] 00000000 */
  1603. 0x007c, /* NBERPED[31:24] 00000000 */
  1604. 0x007d, /* NBERPED[23:16] 00000000 */
  1605. 0x007e, /* NBERPED[15:8] 00000000 */
  1606. 0x007f, /* NBERPED[7:0] 00000000 */
  1607. 0x0080, /* x AGCLOCK DAGCLOCK SYSLOCK x x NEVERLOCK[1:0] */
  1608. 0x0085, /* SPECINVST */
  1609. 0x0088, /* SYSLOCKTIME[15:8] */
  1610. 0x0089, /* SYSLOCKTIME[7:0] */
  1611. 0x008c, /* FECLOCKTIME[15:8] */
  1612. 0x008d, /* FECLOCKTIME[7:0] */
  1613. 0x008e, /* AGCACCOUT[15:8] */
  1614. 0x008f, /* AGCACCOUT[7:0] */
  1615. 0x0090, /* AICCREJSTATUS[3:0] AICCREJBUSY[3:0] */
  1616. 0x0091, /* AICCVSYNC */
  1617. 0x009c, /* CARRFREQOFFSET[15:8] */
  1618. 0x009d, /* CARRFREQOFFSET[7:0] */
  1619. 0x00a1, /* SAMFREQOFFSET[23:16] */
  1620. 0x00a2, /* SAMFREQOFFSET[15:8] */
  1621. 0x00a3, /* SAMFREQOFFSET[7:0] */
  1622. 0x00a6, /* SYNCLOCK SYNCLOCKH */
  1623. #if 0 /* covered elsewhere */
  1624. 0x00e8, /* CONSTPWR[15:8] */
  1625. 0x00e9, /* CONSTPWR[7:0] */
  1626. 0x00ea, /* BMSE[15:8] */
  1627. 0x00eb, /* BMSE[7:0] */
  1628. 0x00ec, /* MSE[15:8] */
  1629. 0x00ed, /* MSE[7:0] */
  1630. 0x00ee, /* CONSTI[7:0] */
  1631. 0x00ef, /* CONSTQ[7:0] */
  1632. #endif
  1633. 0x00f4, /* TPIFTPERRCNT[7:0] */
  1634. 0x00f5, /* TPCORREC */
  1635. 0x00f6, /* VBBER[15:8] */
  1636. 0x00f7, /* VBBER[7:0] */
  1637. 0x00f8, /* VABER[15:8] */
  1638. 0x00f9, /* VABER[7:0] */
  1639. 0x00fa, /* TPERRCNT[7:0] */
  1640. 0x00fb, /* NBERLOCK x x x x x x x */
  1641. 0x00fc, /* NBERVALUE[31:24] */
  1642. 0x00fd, /* NBERVALUE[23:16] */
  1643. 0x00fe, /* NBERVALUE[15:8] */
  1644. 0x00ff, /* NBERVALUE[7:0] */
  1645. 0x1000, /* 1'b0 WODAGCOU */
  1646. 0x1005, /* x x 1'b1 1'b1 x SRD_Q_QM */
  1647. 0x1009, /* SRDWAITTIME[7:0] (10msec) 00100011 */
  1648. 0x100a, /* SRDWAITTIME_CQS[7:0] (msec) 01100100 */
  1649. 0x101a, /* x 1'b1 1'b0 1'b0 x QMDQAMMODE[2:0] x100x010 */
  1650. 0x1036, /* 1'b0 1'b1 1'b0 1'b0 SAMGSEND_CQS[3:0] 01001110 */
  1651. 0x103c, /* SAMGSAUTOSTL_V[3:0] SAMGSAUTOEDL_V[3:0] 01000110 */
  1652. 0x103d, /* 1'b1 1'b1 SAMCNORMBP_V[1:0] 1'b0 1'b0 SAMMODESEL_V[1:0] 11100001 */
  1653. 0x103f, /* SAMZTEDSE */
  1654. 0x105d, /* EQSTATUSE */
  1655. 0x105f, /* x PMAPG2_V[2:0] x DMAPG2_V[2:0] x001x011 */
  1656. 0x1060, /* 1'b1 EQSTATUSE */
  1657. 0x1061, /* CRMAPBWSTL_V[3:0] CRMAPBWEDL_V[3:0] 00000100 */
  1658. 0x1065, /* 1'b0 x CRMODE_V[1:0] 1'b1 x 1'b1 x 0x111x1x */
  1659. 0x1066, /* 1'b0 1'b0 1'b1 1'b0 1'b1 PNBOOSTSE */
  1660. 0x1068, /* CREPHNGAIN2_V[3:0] CREPHNPBW_V[3:0] 10010001 */
  1661. 0x106e, /* x x x x x CREPHNEN_ */
  1662. 0x106f, /* CREPHNTH_V[7:0] 00010101 */
  1663. 0x1072, /* CRSWEEPN */
  1664. 0x1073, /* CRPGAIN_V[3:0] x x 1'b1 1'b1 1001xx11 */
  1665. 0x1074, /* CRPBW_V[3:0] x x 1'b1 1'b1 0001xx11 */
  1666. 0x1080, /* DAFTSTATUS[1:0] x x x x x x */
  1667. 0x1081, /* SRDSTATUS[1:0] x x x x x SRDLOCK */
  1668. 0x10a9, /* EQSTATUS_CQS[1:0] x x x x x x */
  1669. 0x10b7, /* EQSTATUS_V[1:0] x x x x x x */
  1670. #if 0 /* SMART_ANT */
  1671. 0x1f00, /* MODEDETE */
  1672. 0x1f01, /* x x x x x x x SFNRST xxxxxxx0 */
  1673. 0x1f03, /* NUMOFANT[7:0] 10000000 */
  1674. 0x1f04, /* x SELMASK[6:0] x0000000 */
  1675. 0x1f05, /* x SETMASK[6:0] x0000000 */
  1676. 0x1f06, /* x TXDATA[6:0] x0000000 */
  1677. 0x1f07, /* x CHNUMBER[6:0] x0000000 */
  1678. 0x1f09, /* AGCTIME[23:16] 10011000 */
  1679. 0x1f0a, /* AGCTIME[15:8] 10010110 */
  1680. 0x1f0b, /* AGCTIME[7:0] 10000000 */
  1681. 0x1f0c, /* ANTTIME[31:24] 00000000 */
  1682. 0x1f0d, /* ANTTIME[23:16] 00000011 */
  1683. 0x1f0e, /* ANTTIME[15:8] 10010000 */
  1684. 0x1f0f, /* ANTTIME[7:0] 10010000 */
  1685. 0x1f11, /* SYNCTIME[23:16] 10011000 */
  1686. 0x1f12, /* SYNCTIME[15:8] 10010110 */
  1687. 0x1f13, /* SYNCTIME[7:0] 10000000 */
  1688. 0x1f14, /* SNRTIME[31:24] 00000001 */
  1689. 0x1f15, /* SNRTIME[23:16] 01111101 */
  1690. 0x1f16, /* SNRTIME[15:8] 01111000 */
  1691. 0x1f17, /* SNRTIME[7:0] 01000000 */
  1692. 0x1f19, /* FECTIME[23:16] 00000000 */
  1693. 0x1f1a, /* FECTIME[15:8] 01110010 */
  1694. 0x1f1b, /* FECTIME[7:0] 01110000 */
  1695. 0x1f1d, /* FECTHD[7:0] 00000011 */
  1696. 0x1f1f, /* SNRTHD[23:16] 00001000 */
  1697. 0x1f20, /* SNRTHD[15:8] 01111111 */
  1698. 0x1f21, /* SNRTHD[7:0] 10000101 */
  1699. 0x1f80, /* IRQFLG x x SFSDRFLG MODEBFLG SAVEFLG SCANFLG TRACKFLG */
  1700. 0x1f81, /* x SYNCCON SNRCON FECCON x STDBUSY SYNCRST AGCFZCO */
  1701. 0x1f82, /* x x x SCANOPCD[4:0] */
  1702. 0x1f83, /* x x x x MAINOPCD[3:0] */
  1703. 0x1f84, /* x x RXDATA[13:8] */
  1704. 0x1f85, /* RXDATA[7:0] */
  1705. 0x1f86, /* x x SDTDATA[13:8] */
  1706. 0x1f87, /* SDTDATA[7:0] */
  1707. 0x1f89, /* ANTSNR[23:16] */
  1708. 0x1f8a, /* ANTSNR[15:8] */
  1709. 0x1f8b, /* ANTSNR[7:0] */
  1710. 0x1f8c, /* x x x x ANTFEC[13:8] */
  1711. 0x1f8d, /* ANTFEC[7:0] */
  1712. 0x1f8e, /* MAXCNT[7:0] */
  1713. 0x1f8f, /* SCANCNT[7:0] */
  1714. 0x1f91, /* MAXPW[23:16] */
  1715. 0x1f92, /* MAXPW[15:8] */
  1716. 0x1f93, /* MAXPW[7:0] */
  1717. 0x1f95, /* CURPWMSE[23:16] */
  1718. 0x1f96, /* CURPWMSE[15:8] */
  1719. 0x1f97, /* CURPWMSE[7:0] */
  1720. #endif /* SMART_ANT */
  1721. 0x211f, /* 1'b1 1'b1 1'b1 CIRQEN x x 1'b0 1'b0 1111xx00 */
  1722. 0x212a, /* EQAUTOST */
  1723. 0x2122, /* CHFAST[7:0] 01100000 */
  1724. 0x212b, /* FFFSTEP_V[3:0] x FBFSTEP_V[2:0] 0001x001 */
  1725. 0x212c, /* PHDEROTBWSEL[3:0] 1'b1 1'b1 1'b1 1'b0 10001110 */
  1726. 0x212d, /* 1'b1 1'b1 1'b1 1'b1 x x TPIFLOCKS */
  1727. 0x2135, /* DYNTRACKFDEQ[3:0] x 1'b0 1'b0 1'b0 1010x000 */
  1728. 0x2141, /* TRMODE[1:0] 1'b1 1'b1 1'b0 1'b1 1'b1 1'b1 01110111 */
  1729. 0x2162, /* AICCCTRLE */
  1730. 0x2173, /* PHNCNFCNT[7:0] 00000100 */
  1731. 0x2179, /* 1'b0 1'b0 1'b0 1'b1 x BADSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1732. 0x217a, /* 1'b0 1'b0 1'b0 1'b1 x BADSLOWSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1733. 0x217e, /* CNFCNTTPIF[7:0] 00001000 */
  1734. 0x217f, /* TPERRCNTTPIF[7:0] 00000001 */
  1735. 0x2180, /* x x x x x x FBDLYCIR[9:8] */
  1736. 0x2181, /* FBDLYCIR[7:0] */
  1737. 0x2185, /* MAXPWRMAIN[7:0] */
  1738. 0x2191, /* NCOMBDET x x x x x x x */
  1739. 0x2199, /* x MAINSTRON */
  1740. 0x219a, /* FFFEQSTEPOUT_V[3:0] FBFSTEPOUT_V[2:0] */
  1741. 0x21a1, /* x x SNRREF[5:0] */
  1742. 0x2845, /* 1'b0 1'b1 x x FFFSTEP_CQS[1:0] FFFCENTERTAP[1:0] 01xx1110 */
  1743. 0x2846, /* 1'b0 x 1'b0 1'b1 FBFSTEP_CQS[1:0] 1'b1 1'b0 0x011110 */
  1744. 0x2847, /* ENNOSIGDE */
  1745. 0x2849, /* 1'b1 1'b1 NOUSENOSI */
  1746. 0x284a, /* EQINITWAITTIME[7:0] 01100100 */
  1747. 0x3000, /* 1'b1 1'b1 1'b1 x x x 1'b0 RPTRSTM */
  1748. 0x3001, /* RPTRSTWAITTIME[7:0] (100msec) 00110010 */
  1749. 0x3031, /* FRAMELOC */
  1750. 0x3032, /* 1'b1 1'b0 1'b0 1'b0 x x FRAMELOCKMODE_CQS[1:0] 1000xx11 */
  1751. 0x30a9, /* VDLOCK_Q FRAMELOCK */
  1752. 0x30aa, /* MPEGLOCK */
  1753. };
  1754. #define numDumpRegs (ARRAY_SIZE(regtab))
  1755. static u8 regval1[numDumpRegs] = {0, };
  1756. static u8 regval2[numDumpRegs] = {0, };
  1757. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state)
  1758. {
  1759. memset(regval2, 0xff, sizeof(regval2));
  1760. lgdt3306a_DumpRegs(state);
  1761. }
  1762. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state)
  1763. {
  1764. int i;
  1765. int sav_debug = debug;
  1766. if ((debug & DBG_DUMP) == 0)
  1767. return;
  1768. debug &= ~DBG_REG; /* suppress DBG_REG during reg dump */
  1769. lg_debug("\n");
  1770. for (i = 0; i < numDumpRegs; i++) {
  1771. lgdt3306a_read_reg(state, regtab[i], &regval1[i]);
  1772. if (regval1[i] != regval2[i]) {
  1773. lg_debug(" %04X = %02X\n", regtab[i], regval1[i]);
  1774. regval2[i] = regval1[i];
  1775. }
  1776. }
  1777. debug = sav_debug;
  1778. }
  1779. #endif /* DBG_DUMP */
  1780. static const struct dvb_frontend_ops lgdt3306a_ops = {
  1781. .delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
  1782. .info = {
  1783. .name = "LG Electronics LGDT3306A VSB/QAM Frontend",
  1784. .frequency_min_hz = 54 * MHz,
  1785. .frequency_max_hz = 858 * MHz,
  1786. .frequency_stepsize_hz = 62500,
  1787. .caps = FE_CAN_QAM_AUTO | FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  1788. },
  1789. .i2c_gate_ctrl = lgdt3306a_i2c_gate_ctrl,
  1790. .init = lgdt3306a_init,
  1791. .sleep = lgdt3306a_fe_sleep,
  1792. /* if this is set, it overrides the default swzigzag */
  1793. .tune = lgdt3306a_tune,
  1794. .set_frontend = lgdt3306a_set_parameters,
  1795. .get_frontend = lgdt3306a_get_frontend,
  1796. .get_frontend_algo = lgdt3306a_get_frontend_algo,
  1797. .get_tune_settings = lgdt3306a_get_tune_settings,
  1798. .read_status = lgdt3306a_read_status,
  1799. .read_ber = lgdt3306a_read_ber,
  1800. .read_signal_strength = lgdt3306a_read_signal_strength,
  1801. .read_snr = lgdt3306a_read_snr,
  1802. .read_ucblocks = lgdt3306a_read_ucblocks,
  1803. .release = lgdt3306a_release,
  1804. .ts_bus_ctrl = lgdt3306a_ts_bus_ctrl,
  1805. .search = lgdt3306a_search,
  1806. };
  1807. static int lgdt3306a_select(struct i2c_mux_core *muxc, u32 chan)
  1808. {
  1809. struct i2c_client *client = i2c_mux_priv(muxc);
  1810. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1811. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 1);
  1812. }
  1813. static int lgdt3306a_deselect(struct i2c_mux_core *muxc, u32 chan)
  1814. {
  1815. struct i2c_client *client = i2c_mux_priv(muxc);
  1816. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1817. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 0);
  1818. }
  1819. static int lgdt3306a_probe(struct i2c_client *client,
  1820. const struct i2c_device_id *id)
  1821. {
  1822. struct lgdt3306a_config *config;
  1823. struct lgdt3306a_state *state;
  1824. struct dvb_frontend *fe;
  1825. int ret;
  1826. config = kmemdup(client->dev.platform_data,
  1827. sizeof(struct lgdt3306a_config), GFP_KERNEL);
  1828. if (config == NULL) {
  1829. ret = -ENOMEM;
  1830. goto fail;
  1831. }
  1832. config->i2c_addr = client->addr;
  1833. fe = lgdt3306a_attach(config, client->adapter);
  1834. if (fe == NULL) {
  1835. ret = -ENODEV;
  1836. goto err_fe;
  1837. }
  1838. i2c_set_clientdata(client, fe->demodulator_priv);
  1839. state = fe->demodulator_priv;
  1840. state->frontend.ops.release = NULL;
  1841. /* create mux i2c adapter for tuner */
  1842. state->muxc = i2c_mux_alloc(client->adapter, &client->dev,
  1843. 1, 0, I2C_MUX_LOCKED,
  1844. lgdt3306a_select, lgdt3306a_deselect);
  1845. if (!state->muxc) {
  1846. ret = -ENOMEM;
  1847. goto err_kfree;
  1848. }
  1849. state->muxc->priv = client;
  1850. ret = i2c_mux_add_adapter(state->muxc, 0, 0, 0);
  1851. if (ret)
  1852. goto err_kfree;
  1853. /* create dvb_frontend */
  1854. fe->ops.i2c_gate_ctrl = NULL;
  1855. *config->i2c_adapter = state->muxc->adapter[0];
  1856. *config->fe = fe;
  1857. dev_info(&client->dev, "LG Electronics LGDT3306A successfully identified\n");
  1858. return 0;
  1859. err_kfree:
  1860. kfree(state);
  1861. err_fe:
  1862. kfree(config);
  1863. fail:
  1864. dev_warn(&client->dev, "probe failed = %d\n", ret);
  1865. return ret;
  1866. }
  1867. static void lgdt3306a_remove(struct i2c_client *client)
  1868. {
  1869. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1870. i2c_mux_del_adapters(state->muxc);
  1871. state->frontend.ops.release = NULL;
  1872. state->frontend.demodulator_priv = NULL;
  1873. kfree(state->cfg);
  1874. kfree(state);
  1875. }
  1876. static const struct i2c_device_id lgdt3306a_id_table[] = {
  1877. {"lgdt3306a", 0},
  1878. {}
  1879. };
  1880. MODULE_DEVICE_TABLE(i2c, lgdt3306a_id_table);
  1881. static struct i2c_driver lgdt3306a_driver = {
  1882. .driver = {
  1883. .name = "lgdt3306a",
  1884. .suppress_bind_attrs = true,
  1885. },
  1886. .probe = lgdt3306a_probe,
  1887. .remove = lgdt3306a_remove,
  1888. .id_table = lgdt3306a_id_table,
  1889. };
  1890. module_i2c_driver(lgdt3306a_driver);
  1891. MODULE_DESCRIPTION("LG Electronics LGDT3306A ATSC/QAM-B Demodulator Driver");
  1892. MODULE_AUTHOR("Fred Richter <[email protected]>");
  1893. MODULE_LICENSE("GPL");
  1894. MODULE_VERSION("0.2");