cxd2880_top.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * cxd2880_top.c
  4. * Sony CXD2880 DVB-T2/T tuner + demodulator driver
  5. *
  6. * Copyright (C) 2016, 2017, 2018 Sony Semiconductor Solutions Corporation
  7. */
  8. #define pr_fmt(fmt) KBUILD_MODNAME ": %s: " fmt, __func__
  9. #include <linux/spi/spi.h>
  10. #include <media/dvb_frontend.h>
  11. #include <media/dvb_math.h>
  12. #include "cxd2880.h"
  13. #include "cxd2880_tnrdmd_mon.h"
  14. #include "cxd2880_tnrdmd_dvbt2_mon.h"
  15. #include "cxd2880_tnrdmd_dvbt_mon.h"
  16. #include "cxd2880_integ.h"
  17. #include "cxd2880_tnrdmd_dvbt2.h"
  18. #include "cxd2880_tnrdmd_dvbt.h"
  19. #include "cxd2880_devio_spi.h"
  20. #include "cxd2880_spi_device.h"
  21. #include "cxd2880_tnrdmd_driver_version.h"
  22. struct cxd2880_priv {
  23. struct cxd2880_tnrdmd tnrdmd;
  24. struct spi_device *spi;
  25. struct cxd2880_io regio;
  26. struct cxd2880_spi_device spi_device;
  27. struct cxd2880_spi cxd2880_spi;
  28. struct cxd2880_dvbt_tune_param dvbt_tune_param;
  29. struct cxd2880_dvbt2_tune_param dvbt2_tune_param;
  30. struct mutex *spi_mutex; /* For SPI access exclusive control */
  31. unsigned long pre_ber_update;
  32. unsigned long pre_ber_interval;
  33. unsigned long post_ber_update;
  34. unsigned long post_ber_interval;
  35. unsigned long ucblock_update;
  36. unsigned long ucblock_interval;
  37. enum fe_status s;
  38. };
  39. static int cxd2880_pre_bit_err_t(struct cxd2880_tnrdmd *tnrdmd,
  40. u32 *pre_bit_err, u32 *pre_bit_count)
  41. {
  42. u8 rdata[2];
  43. int ret;
  44. if (!tnrdmd || !pre_bit_err || !pre_bit_count)
  45. return -EINVAL;
  46. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  47. return -EINVAL;
  48. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  49. return -EINVAL;
  50. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
  51. return -EINVAL;
  52. ret = slvt_freeze_reg(tnrdmd);
  53. if (ret)
  54. return ret;
  55. ret = tnrdmd->io->write_reg(tnrdmd->io,
  56. CXD2880_IO_TGT_DMD,
  57. 0x00, 0x10);
  58. if (ret) {
  59. slvt_unfreeze_reg(tnrdmd);
  60. return ret;
  61. }
  62. ret = tnrdmd->io->read_regs(tnrdmd->io,
  63. CXD2880_IO_TGT_DMD,
  64. 0x39, rdata, 1);
  65. if (ret) {
  66. slvt_unfreeze_reg(tnrdmd);
  67. return ret;
  68. }
  69. if ((rdata[0] & 0x01) == 0) {
  70. slvt_unfreeze_reg(tnrdmd);
  71. return -EAGAIN;
  72. }
  73. ret = tnrdmd->io->read_regs(tnrdmd->io,
  74. CXD2880_IO_TGT_DMD,
  75. 0x22, rdata, 2);
  76. if (ret) {
  77. slvt_unfreeze_reg(tnrdmd);
  78. return ret;
  79. }
  80. *pre_bit_err = (rdata[0] << 8) | rdata[1];
  81. ret = tnrdmd->io->read_regs(tnrdmd->io,
  82. CXD2880_IO_TGT_DMD,
  83. 0x6f, rdata, 1);
  84. if (ret) {
  85. slvt_unfreeze_reg(tnrdmd);
  86. return ret;
  87. }
  88. slvt_unfreeze_reg(tnrdmd);
  89. *pre_bit_count = ((rdata[0] & 0x07) == 0) ?
  90. 256 : (0x1000 << (rdata[0] & 0x07));
  91. return 0;
  92. }
  93. static int cxd2880_pre_bit_err_t2(struct cxd2880_tnrdmd *tnrdmd,
  94. u32 *pre_bit_err,
  95. u32 *pre_bit_count)
  96. {
  97. u32 period_exp = 0;
  98. u32 n_ldpc = 0;
  99. u8 data[5];
  100. int ret;
  101. if (!tnrdmd || !pre_bit_err || !pre_bit_count)
  102. return -EINVAL;
  103. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  104. return -EINVAL;
  105. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  106. return -EINVAL;
  107. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
  108. return -EINVAL;
  109. ret = slvt_freeze_reg(tnrdmd);
  110. if (ret)
  111. return ret;
  112. ret = tnrdmd->io->write_reg(tnrdmd->io,
  113. CXD2880_IO_TGT_DMD,
  114. 0x00, 0x0b);
  115. if (ret) {
  116. slvt_unfreeze_reg(tnrdmd);
  117. return ret;
  118. }
  119. ret = tnrdmd->io->read_regs(tnrdmd->io,
  120. CXD2880_IO_TGT_DMD,
  121. 0x3c, data, sizeof(data));
  122. if (ret) {
  123. slvt_unfreeze_reg(tnrdmd);
  124. return ret;
  125. }
  126. if (!(data[0] & 0x01)) {
  127. slvt_unfreeze_reg(tnrdmd);
  128. return -EAGAIN;
  129. }
  130. *pre_bit_err =
  131. ((data[1] & 0x0f) << 24) | (data[2] << 16) | (data[3] << 8) | data[4];
  132. ret = tnrdmd->io->read_regs(tnrdmd->io,
  133. CXD2880_IO_TGT_DMD,
  134. 0xa0, data, 1);
  135. if (ret) {
  136. slvt_unfreeze_reg(tnrdmd);
  137. return ret;
  138. }
  139. if (((enum cxd2880_dvbt2_plp_fec)(data[0] & 0x03)) ==
  140. CXD2880_DVBT2_FEC_LDPC_16K)
  141. n_ldpc = 16200;
  142. else
  143. n_ldpc = 64800;
  144. slvt_unfreeze_reg(tnrdmd);
  145. ret = tnrdmd->io->write_reg(tnrdmd->io,
  146. CXD2880_IO_TGT_DMD,
  147. 0x00, 0x20);
  148. if (ret)
  149. return ret;
  150. ret = tnrdmd->io->read_regs(tnrdmd->io,
  151. CXD2880_IO_TGT_DMD,
  152. 0x6f, data, 1);
  153. if (ret)
  154. return ret;
  155. period_exp = data[0] & 0x0f;
  156. *pre_bit_count = (1U << period_exp) * n_ldpc;
  157. return 0;
  158. }
  159. static int cxd2880_post_bit_err_t(struct cxd2880_tnrdmd *tnrdmd,
  160. u32 *post_bit_err,
  161. u32 *post_bit_count)
  162. {
  163. u8 rdata[3];
  164. u32 bit_error = 0;
  165. u32 period_exp = 0;
  166. int ret;
  167. if (!tnrdmd || !post_bit_err || !post_bit_count)
  168. return -EINVAL;
  169. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  170. return -EINVAL;
  171. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  172. return -EINVAL;
  173. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
  174. return -EINVAL;
  175. ret = tnrdmd->io->write_reg(tnrdmd->io,
  176. CXD2880_IO_TGT_DMD,
  177. 0x00, 0x0d);
  178. if (ret)
  179. return ret;
  180. ret = tnrdmd->io->read_regs(tnrdmd->io,
  181. CXD2880_IO_TGT_DMD,
  182. 0x15, rdata, 3);
  183. if (ret)
  184. return ret;
  185. if ((rdata[0] & 0x40) == 0)
  186. return -EAGAIN;
  187. *post_bit_err = ((rdata[0] & 0x3f) << 16) | (rdata[1] << 8) | rdata[2];
  188. ret = tnrdmd->io->write_reg(tnrdmd->io,
  189. CXD2880_IO_TGT_DMD,
  190. 0x00, 0x10);
  191. if (ret)
  192. return ret;
  193. ret = tnrdmd->io->read_regs(tnrdmd->io,
  194. CXD2880_IO_TGT_DMD,
  195. 0x60, rdata, 1);
  196. if (ret)
  197. return ret;
  198. period_exp = (rdata[0] & 0x1f);
  199. if (period_exp <= 11 && (bit_error > (1U << period_exp) * 204 * 8))
  200. return -EAGAIN;
  201. *post_bit_count = (1U << period_exp) * 204 * 8;
  202. return 0;
  203. }
  204. static int cxd2880_post_bit_err_t2(struct cxd2880_tnrdmd *tnrdmd,
  205. u32 *post_bit_err,
  206. u32 *post_bit_count)
  207. {
  208. u32 period_exp = 0;
  209. u32 n_bch = 0;
  210. u8 data[3];
  211. enum cxd2880_dvbt2_plp_fec plp_fec_type =
  212. CXD2880_DVBT2_FEC_LDPC_16K;
  213. enum cxd2880_dvbt2_plp_code_rate plp_code_rate =
  214. CXD2880_DVBT2_R1_2;
  215. int ret;
  216. static const u16 n_bch_bits_lookup[2][8] = {
  217. {7200, 9720, 10800, 11880, 12600, 13320, 5400, 6480},
  218. {32400, 38880, 43200, 48600, 51840, 54000, 21600, 25920}
  219. };
  220. if (!tnrdmd || !post_bit_err || !post_bit_count)
  221. return -EINVAL;
  222. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  223. return -EINVAL;
  224. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  225. return -EINVAL;
  226. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
  227. return -EINVAL;
  228. ret = slvt_freeze_reg(tnrdmd);
  229. if (ret)
  230. return ret;
  231. ret = tnrdmd->io->write_reg(tnrdmd->io,
  232. CXD2880_IO_TGT_DMD,
  233. 0x00, 0x0b);
  234. if (ret) {
  235. slvt_unfreeze_reg(tnrdmd);
  236. return ret;
  237. }
  238. ret = tnrdmd->io->read_regs(tnrdmd->io,
  239. CXD2880_IO_TGT_DMD,
  240. 0x15, data, 3);
  241. if (ret) {
  242. slvt_unfreeze_reg(tnrdmd);
  243. return ret;
  244. }
  245. if (!(data[0] & 0x40)) {
  246. slvt_unfreeze_reg(tnrdmd);
  247. return -EAGAIN;
  248. }
  249. *post_bit_err =
  250. ((data[0] & 0x3f) << 16) | (data[1] << 8) | data[2];
  251. ret = tnrdmd->io->read_regs(tnrdmd->io,
  252. CXD2880_IO_TGT_DMD,
  253. 0x9d, data, 1);
  254. if (ret) {
  255. slvt_unfreeze_reg(tnrdmd);
  256. return ret;
  257. }
  258. plp_code_rate =
  259. (enum cxd2880_dvbt2_plp_code_rate)(data[0] & 0x07);
  260. ret = tnrdmd->io->read_regs(tnrdmd->io,
  261. CXD2880_IO_TGT_DMD,
  262. 0xa0, data, 1);
  263. if (ret) {
  264. slvt_unfreeze_reg(tnrdmd);
  265. return ret;
  266. }
  267. plp_fec_type = (enum cxd2880_dvbt2_plp_fec)(data[0] & 0x03);
  268. slvt_unfreeze_reg(tnrdmd);
  269. ret = tnrdmd->io->write_reg(tnrdmd->io,
  270. CXD2880_IO_TGT_DMD,
  271. 0x00, 0x20);
  272. if (ret)
  273. return ret;
  274. ret = tnrdmd->io->read_regs(tnrdmd->io,
  275. CXD2880_IO_TGT_DMD,
  276. 0x72, data, 1);
  277. if (ret)
  278. return ret;
  279. period_exp = data[0] & 0x0f;
  280. if (plp_fec_type > CXD2880_DVBT2_FEC_LDPC_64K ||
  281. plp_code_rate > CXD2880_DVBT2_R2_5)
  282. return -EAGAIN;
  283. n_bch = n_bch_bits_lookup[plp_fec_type][plp_code_rate];
  284. if (*post_bit_err > ((1U << period_exp) * n_bch))
  285. return -EAGAIN;
  286. *post_bit_count = (1U << period_exp) * n_bch;
  287. return 0;
  288. }
  289. static int cxd2880_read_block_err_t(struct cxd2880_tnrdmd *tnrdmd,
  290. u32 *block_err,
  291. u32 *block_count)
  292. {
  293. u8 rdata[3];
  294. int ret;
  295. if (!tnrdmd || !block_err || !block_count)
  296. return -EINVAL;
  297. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  298. return -EINVAL;
  299. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  300. return -EINVAL;
  301. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT)
  302. return -EINVAL;
  303. ret = tnrdmd->io->write_reg(tnrdmd->io,
  304. CXD2880_IO_TGT_DMD,
  305. 0x00, 0x0d);
  306. if (ret)
  307. return ret;
  308. ret = tnrdmd->io->read_regs(tnrdmd->io,
  309. CXD2880_IO_TGT_DMD,
  310. 0x18, rdata, 3);
  311. if (ret)
  312. return ret;
  313. if ((rdata[0] & 0x01) == 0)
  314. return -EAGAIN;
  315. *block_err = (rdata[1] << 8) | rdata[2];
  316. ret = tnrdmd->io->write_reg(tnrdmd->io,
  317. CXD2880_IO_TGT_DMD,
  318. 0x00, 0x10);
  319. if (ret)
  320. return ret;
  321. ret = tnrdmd->io->read_regs(tnrdmd->io,
  322. CXD2880_IO_TGT_DMD,
  323. 0x5c, rdata, 1);
  324. if (ret)
  325. return ret;
  326. *block_count = 1U << (rdata[0] & 0x0f);
  327. if ((*block_count == 0) || (*block_err > *block_count))
  328. return -EAGAIN;
  329. return 0;
  330. }
  331. static int cxd2880_read_block_err_t2(struct cxd2880_tnrdmd *tnrdmd,
  332. u32 *block_err,
  333. u32 *block_count)
  334. {
  335. u8 rdata[3];
  336. int ret;
  337. if (!tnrdmd || !block_err || !block_count)
  338. return -EINVAL;
  339. if (tnrdmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  340. return -EINVAL;
  341. if (tnrdmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  342. return -EINVAL;
  343. if (tnrdmd->sys != CXD2880_DTV_SYS_DVBT2)
  344. return -EINVAL;
  345. ret = tnrdmd->io->write_reg(tnrdmd->io,
  346. CXD2880_IO_TGT_DMD,
  347. 0x00, 0x0b);
  348. if (ret)
  349. return ret;
  350. ret = tnrdmd->io->read_regs(tnrdmd->io,
  351. CXD2880_IO_TGT_DMD,
  352. 0x18, rdata, 3);
  353. if (ret)
  354. return ret;
  355. if ((rdata[0] & 0x01) == 0)
  356. return -EAGAIN;
  357. *block_err = (rdata[1] << 8) | rdata[2];
  358. ret = tnrdmd->io->write_reg(tnrdmd->io,
  359. CXD2880_IO_TGT_DMD,
  360. 0x00, 0x24);
  361. if (ret)
  362. return ret;
  363. ret = tnrdmd->io->read_regs(tnrdmd->io,
  364. CXD2880_IO_TGT_DMD,
  365. 0xdc, rdata, 1);
  366. if (ret)
  367. return ret;
  368. *block_count = 1U << (rdata[0] & 0x0f);
  369. if ((*block_count == 0) || (*block_err > *block_count))
  370. return -EAGAIN;
  371. return 0;
  372. }
  373. static void cxd2880_release(struct dvb_frontend *fe)
  374. {
  375. struct cxd2880_priv *priv = NULL;
  376. if (!fe) {
  377. pr_err("invalid arg.\n");
  378. return;
  379. }
  380. priv = fe->demodulator_priv;
  381. kfree(priv);
  382. }
  383. static int cxd2880_init(struct dvb_frontend *fe)
  384. {
  385. int ret;
  386. struct cxd2880_priv *priv = NULL;
  387. struct cxd2880_tnrdmd_create_param create_param;
  388. if (!fe) {
  389. pr_err("invalid arg.\n");
  390. return -EINVAL;
  391. }
  392. priv = fe->demodulator_priv;
  393. create_param.ts_output_if = CXD2880_TNRDMD_TSOUT_IF_SPI;
  394. create_param.xtal_share_type = CXD2880_TNRDMD_XTAL_SHARE_NONE;
  395. create_param.en_internal_ldo = 1;
  396. create_param.xosc_cap = 18;
  397. create_param.xosc_i = 8;
  398. create_param.stationary_use = 1;
  399. mutex_lock(priv->spi_mutex);
  400. if (priv->tnrdmd.io != &priv->regio) {
  401. ret = cxd2880_tnrdmd_create(&priv->tnrdmd,
  402. &priv->regio, &create_param);
  403. if (ret) {
  404. mutex_unlock(priv->spi_mutex);
  405. pr_info("cxd2880 tnrdmd create failed %d\n", ret);
  406. return ret;
  407. }
  408. }
  409. ret = cxd2880_integ_init(&priv->tnrdmd);
  410. if (ret) {
  411. mutex_unlock(priv->spi_mutex);
  412. pr_err("cxd2880 integ init failed %d\n", ret);
  413. return ret;
  414. }
  415. ret = cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  416. CXD2880_TNRDMD_CFG_TSPIN_CURRENT,
  417. 0x00);
  418. if (ret) {
  419. mutex_unlock(priv->spi_mutex);
  420. pr_err("cxd2880 set config failed %d\n", ret);
  421. return ret;
  422. }
  423. mutex_unlock(priv->spi_mutex);
  424. pr_debug("OK.\n");
  425. return ret;
  426. }
  427. static int cxd2880_sleep(struct dvb_frontend *fe)
  428. {
  429. int ret;
  430. struct cxd2880_priv *priv = NULL;
  431. if (!fe) {
  432. pr_err("invalid arg\n");
  433. return -EINVAL;
  434. }
  435. priv = fe->demodulator_priv;
  436. mutex_lock(priv->spi_mutex);
  437. ret = cxd2880_tnrdmd_sleep(&priv->tnrdmd);
  438. mutex_unlock(priv->spi_mutex);
  439. pr_debug("tnrdmd_sleep ret %d\n", ret);
  440. return ret;
  441. }
  442. static int cxd2880_read_signal_strength(struct dvb_frontend *fe,
  443. u16 *strength)
  444. {
  445. int ret;
  446. struct cxd2880_priv *priv = NULL;
  447. struct dtv_frontend_properties *c = NULL;
  448. int level = 0;
  449. if (!fe || !strength) {
  450. pr_err("invalid arg\n");
  451. return -EINVAL;
  452. }
  453. priv = fe->demodulator_priv;
  454. c = &fe->dtv_property_cache;
  455. mutex_lock(priv->spi_mutex);
  456. if (c->delivery_system == SYS_DVBT ||
  457. c->delivery_system == SYS_DVBT2) {
  458. ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &level);
  459. } else {
  460. pr_debug("invalid system\n");
  461. mutex_unlock(priv->spi_mutex);
  462. return -EINVAL;
  463. }
  464. mutex_unlock(priv->spi_mutex);
  465. level /= 125;
  466. /*
  467. * level should be between -105dBm and -30dBm.
  468. * E.g. they should be between:
  469. * -105000/125 = -840 and -30000/125 = -240
  470. */
  471. level = clamp(level, -840, -240);
  472. /* scale value to 0x0000-0xffff */
  473. *strength = ((level + 840) * 0xffff) / (-240 + 840);
  474. if (ret)
  475. pr_debug("ret = %d\n", ret);
  476. return ret;
  477. }
  478. static int cxd2880_read_snr(struct dvb_frontend *fe, u16 *snr)
  479. {
  480. int ret;
  481. int snrvalue = 0;
  482. struct cxd2880_priv *priv = NULL;
  483. struct dtv_frontend_properties *c = NULL;
  484. if (!fe || !snr) {
  485. pr_err("invalid arg\n");
  486. return -EINVAL;
  487. }
  488. priv = fe->demodulator_priv;
  489. c = &fe->dtv_property_cache;
  490. mutex_lock(priv->spi_mutex);
  491. if (c->delivery_system == SYS_DVBT) {
  492. ret = cxd2880_tnrdmd_dvbt_mon_snr(&priv->tnrdmd,
  493. &snrvalue);
  494. } else if (c->delivery_system == SYS_DVBT2) {
  495. ret = cxd2880_tnrdmd_dvbt2_mon_snr(&priv->tnrdmd,
  496. &snrvalue);
  497. } else {
  498. pr_err("invalid system\n");
  499. mutex_unlock(priv->spi_mutex);
  500. return -EINVAL;
  501. }
  502. mutex_unlock(priv->spi_mutex);
  503. if (snrvalue < 0)
  504. snrvalue = 0;
  505. *snr = snrvalue;
  506. if (ret)
  507. pr_debug("ret = %d\n", ret);
  508. return ret;
  509. }
  510. static int cxd2880_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  511. {
  512. int ret;
  513. struct cxd2880_priv *priv = NULL;
  514. struct dtv_frontend_properties *c = NULL;
  515. if (!fe || !ucblocks) {
  516. pr_err("invalid arg\n");
  517. return -EINVAL;
  518. }
  519. priv = fe->demodulator_priv;
  520. c = &fe->dtv_property_cache;
  521. mutex_lock(priv->spi_mutex);
  522. if (c->delivery_system == SYS_DVBT) {
  523. ret = cxd2880_tnrdmd_dvbt_mon_packet_error_number(&priv->tnrdmd,
  524. ucblocks);
  525. } else if (c->delivery_system == SYS_DVBT2) {
  526. ret = cxd2880_tnrdmd_dvbt2_mon_packet_error_number(&priv->tnrdmd,
  527. ucblocks);
  528. } else {
  529. pr_err("invalid system\n");
  530. mutex_unlock(priv->spi_mutex);
  531. return -EINVAL;
  532. }
  533. mutex_unlock(priv->spi_mutex);
  534. if (ret)
  535. pr_debug("ret = %d\n", ret);
  536. return ret;
  537. }
  538. static int cxd2880_read_ber(struct dvb_frontend *fe, u32 *ber)
  539. {
  540. *ber = 0;
  541. return 0;
  542. }
  543. static int cxd2880_set_ber_per_period_t(struct dvb_frontend *fe)
  544. {
  545. int ret;
  546. struct cxd2880_priv *priv;
  547. struct cxd2880_dvbt_tpsinfo info;
  548. enum cxd2880_dtv_bandwidth bw;
  549. u32 pre_ber_rate = 0;
  550. u32 post_ber_rate = 0;
  551. u32 ucblock_rate = 0;
  552. u32 mes_exp = 0;
  553. static const int cr_table[5] = {31500, 42000, 47250, 52500, 55125};
  554. static const int denominator_tbl[4] = {125664, 129472, 137088, 152320};
  555. if (!fe) {
  556. pr_err("invalid arg\n");
  557. return -EINVAL;
  558. }
  559. priv = fe->demodulator_priv;
  560. bw = priv->dvbt_tune_param.bandwidth;
  561. ret = cxd2880_tnrdmd_dvbt_mon_tps_info(&priv->tnrdmd,
  562. &info);
  563. if (ret) {
  564. pr_err("tps monitor error ret = %d\n", ret);
  565. info.hierarchy = CXD2880_DVBT_HIERARCHY_NON;
  566. info.constellation = CXD2880_DVBT_CONSTELLATION_QPSK;
  567. info.guard = CXD2880_DVBT_GUARD_1_4;
  568. info.rate_hp = CXD2880_DVBT_CODERATE_1_2;
  569. info.rate_lp = CXD2880_DVBT_CODERATE_1_2;
  570. }
  571. if (info.hierarchy == CXD2880_DVBT_HIERARCHY_NON) {
  572. pre_ber_rate = 63000000 * bw * (info.constellation * 2 + 2) /
  573. denominator_tbl[info.guard];
  574. post_ber_rate = 1000 * cr_table[info.rate_hp] * bw *
  575. (info.constellation * 2 + 2) /
  576. denominator_tbl[info.guard];
  577. ucblock_rate = 875 * cr_table[info.rate_hp] * bw *
  578. (info.constellation * 2 + 2) /
  579. denominator_tbl[info.guard];
  580. } else {
  581. u8 data = 0;
  582. struct cxd2880_tnrdmd *tnrdmd = &priv->tnrdmd;
  583. ret = tnrdmd->io->write_reg(tnrdmd->io,
  584. CXD2880_IO_TGT_DMD,
  585. 0x00, 0x10);
  586. if (!ret) {
  587. ret = tnrdmd->io->read_regs(tnrdmd->io,
  588. CXD2880_IO_TGT_DMD,
  589. 0x67, &data, 1);
  590. if (ret)
  591. data = 0x00;
  592. } else {
  593. data = 0x00;
  594. }
  595. if (data & 0x01) { /* Low priority */
  596. pre_ber_rate =
  597. 63000000 * bw * (info.constellation * 2 + 2) /
  598. denominator_tbl[info.guard];
  599. post_ber_rate = 1000 * cr_table[info.rate_lp] * bw *
  600. (info.constellation * 2 + 2) /
  601. denominator_tbl[info.guard];
  602. ucblock_rate = (1000 * 7 / 8) * cr_table[info.rate_lp] *
  603. bw * (info.constellation * 2 + 2) /
  604. denominator_tbl[info.guard];
  605. } else { /* High priority */
  606. pre_ber_rate =
  607. 63000000 * bw * 2 / denominator_tbl[info.guard];
  608. post_ber_rate = 1000 * cr_table[info.rate_hp] * bw * 2 /
  609. denominator_tbl[info.guard];
  610. ucblock_rate = (1000 * 7 / 8) * cr_table[info.rate_hp] *
  611. bw * 2 / denominator_tbl[info.guard];
  612. }
  613. }
  614. mes_exp = pre_ber_rate < 8192 ? 8 : intlog2(pre_ber_rate) >> 24;
  615. priv->pre_ber_interval =
  616. ((1U << mes_exp) * 1000 + (pre_ber_rate / 2)) /
  617. pre_ber_rate;
  618. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  619. CXD2880_TNRDMD_CFG_DVBT_VBER_PERIOD,
  620. mes_exp == 8 ? 0 : mes_exp - 12);
  621. mes_exp = intlog2(post_ber_rate) >> 24;
  622. priv->post_ber_interval =
  623. ((1U << mes_exp) * 1000 + (post_ber_rate / 2)) /
  624. post_ber_rate;
  625. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  626. CXD2880_TNRDMD_CFG_DVBT_BERN_PERIOD,
  627. mes_exp);
  628. mes_exp = intlog2(ucblock_rate) >> 24;
  629. priv->ucblock_interval =
  630. ((1U << mes_exp) * 1000 + (ucblock_rate / 2)) /
  631. ucblock_rate;
  632. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  633. CXD2880_TNRDMD_CFG_DVBT_PER_MES,
  634. mes_exp);
  635. return 0;
  636. }
  637. static int cxd2880_set_ber_per_period_t2(struct dvb_frontend *fe)
  638. {
  639. int ret;
  640. struct cxd2880_priv *priv;
  641. struct cxd2880_dvbt2_l1pre l1pre;
  642. struct cxd2880_dvbt2_l1post l1post;
  643. struct cxd2880_dvbt2_plp plp;
  644. struct cxd2880_dvbt2_bbheader bbheader;
  645. enum cxd2880_dtv_bandwidth bw = CXD2880_DTV_BW_1_7_MHZ;
  646. u32 pre_ber_rate = 0;
  647. u32 post_ber_rate = 0;
  648. u32 ucblock_rate = 0;
  649. u32 mes_exp = 0;
  650. u32 term_a = 0;
  651. u32 term_b = 0;
  652. u32 denominator = 0;
  653. static const u32 gi_tbl[7] = {32, 64, 128, 256, 8, 152, 76};
  654. static const u8 n_tbl[6] = {8, 2, 4, 16, 1, 1};
  655. static const u8 mode_tbl[6] = {2, 8, 4, 1, 16, 32};
  656. static const u32 kbch_tbl[2][8] = {
  657. {6952, 9472, 10552, 11632, 12352, 13072, 5152, 6232},
  658. {32128, 38608, 42960, 48328, 51568, 53760, 0, 0}
  659. };
  660. if (!fe) {
  661. pr_err("invalid arg\n");
  662. return -EINVAL;
  663. }
  664. priv = fe->demodulator_priv;
  665. bw = priv->dvbt2_tune_param.bandwidth;
  666. ret = cxd2880_tnrdmd_dvbt2_mon_l1_pre(&priv->tnrdmd, &l1pre);
  667. if (ret) {
  668. pr_info("l1 pre error\n");
  669. goto error_ber_setting;
  670. }
  671. ret = cxd2880_tnrdmd_dvbt2_mon_active_plp(&priv->tnrdmd,
  672. CXD2880_DVBT2_PLP_DATA, &plp);
  673. if (ret) {
  674. pr_info("plp info error\n");
  675. goto error_ber_setting;
  676. }
  677. ret = cxd2880_tnrdmd_dvbt2_mon_l1_post(&priv->tnrdmd, &l1post);
  678. if (ret) {
  679. pr_info("l1 post error\n");
  680. goto error_ber_setting;
  681. }
  682. term_a =
  683. (mode_tbl[l1pre.fft_mode] * (1024 + gi_tbl[l1pre.gi])) *
  684. (l1pre.num_symbols + n_tbl[l1pre.fft_mode]) + 2048;
  685. if (l1pre.mixed && l1post.fef_intvl) {
  686. term_b = (l1post.fef_length + (l1post.fef_intvl / 2)) /
  687. l1post.fef_intvl;
  688. } else {
  689. term_b = 0;
  690. }
  691. switch (bw) {
  692. case CXD2880_DTV_BW_1_7_MHZ:
  693. denominator = ((term_a + term_b) * 71 + (131 / 2)) / 131;
  694. break;
  695. case CXD2880_DTV_BW_5_MHZ:
  696. denominator = ((term_a + term_b) * 7 + 20) / 40;
  697. break;
  698. case CXD2880_DTV_BW_6_MHZ:
  699. denominator = ((term_a + term_b) * 7 + 24) / 48;
  700. break;
  701. case CXD2880_DTV_BW_7_MHZ:
  702. denominator = ((term_a + term_b) + 4) / 8;
  703. break;
  704. case CXD2880_DTV_BW_8_MHZ:
  705. default:
  706. denominator = ((term_a + term_b) * 7 + 32) / 64;
  707. break;
  708. }
  709. if (plp.til_type && plp.til_len) {
  710. pre_ber_rate =
  711. (plp.num_blocks_max * 1000000 + (denominator / 2)) /
  712. denominator;
  713. pre_ber_rate = (pre_ber_rate + (plp.til_len / 2)) /
  714. plp.til_len;
  715. } else {
  716. pre_ber_rate =
  717. (plp.num_blocks_max * 1000000 + (denominator / 2)) /
  718. denominator;
  719. }
  720. post_ber_rate = pre_ber_rate;
  721. mes_exp = intlog2(pre_ber_rate) >> 24;
  722. priv->pre_ber_interval =
  723. ((1U << mes_exp) * 1000 + (pre_ber_rate / 2)) /
  724. pre_ber_rate;
  725. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  726. CXD2880_TNRDMD_CFG_DVBT2_LBER_MES,
  727. mes_exp);
  728. mes_exp = intlog2(post_ber_rate) >> 24;
  729. priv->post_ber_interval =
  730. ((1U << mes_exp) * 1000 + (post_ber_rate / 2)) /
  731. post_ber_rate;
  732. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  733. CXD2880_TNRDMD_CFG_DVBT2_BBER_MES,
  734. mes_exp);
  735. ret = cxd2880_tnrdmd_dvbt2_mon_bbheader(&priv->tnrdmd,
  736. CXD2880_DVBT2_PLP_DATA,
  737. &bbheader);
  738. if (ret) {
  739. pr_info("bb header error\n");
  740. goto error_ucblock_setting;
  741. }
  742. if (bbheader.plp_mode == CXD2880_DVBT2_PLP_MODE_NM) {
  743. if (!bbheader.issy_indicator) {
  744. ucblock_rate =
  745. (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] +
  746. 752) / 1504;
  747. } else {
  748. ucblock_rate =
  749. (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] +
  750. 764) / 1528;
  751. }
  752. } else if (bbheader.plp_mode == CXD2880_DVBT2_PLP_MODE_HEM) {
  753. ucblock_rate =
  754. (pre_ber_rate * kbch_tbl[plp.fec][plp.plp_cr] + 748) /
  755. 1496;
  756. } else {
  757. pr_info("plp mode is not Normal or HEM\n");
  758. goto error_ucblock_setting;
  759. }
  760. mes_exp = intlog2(ucblock_rate) >> 24;
  761. priv->ucblock_interval =
  762. ((1U << mes_exp) * 1000 + (ucblock_rate / 2)) /
  763. ucblock_rate;
  764. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  765. CXD2880_TNRDMD_CFG_DVBT2_PER_MES,
  766. mes_exp);
  767. return 0;
  768. error_ber_setting:
  769. priv->pre_ber_interval = 1000;
  770. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  771. CXD2880_TNRDMD_CFG_DVBT2_LBER_MES, 0);
  772. priv->post_ber_interval = 1000;
  773. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  774. CXD2880_TNRDMD_CFG_DVBT2_BBER_MES, 0);
  775. error_ucblock_setting:
  776. priv->ucblock_interval = 1000;
  777. cxd2880_tnrdmd_set_cfg(&priv->tnrdmd,
  778. CXD2880_TNRDMD_CFG_DVBT2_PER_MES, 8);
  779. return 0;
  780. }
  781. static int cxd2880_dvbt_tune(struct cxd2880_tnrdmd *tnr_dmd,
  782. struct cxd2880_dvbt_tune_param
  783. *tune_param)
  784. {
  785. int ret;
  786. if (!tnr_dmd || !tune_param)
  787. return -EINVAL;
  788. if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  789. return -EINVAL;
  790. if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
  791. tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  792. return -EINVAL;
  793. atomic_set(&tnr_dmd->cancel, 0);
  794. if (tune_param->bandwidth != CXD2880_DTV_BW_5_MHZ &&
  795. tune_param->bandwidth != CXD2880_DTV_BW_6_MHZ &&
  796. tune_param->bandwidth != CXD2880_DTV_BW_7_MHZ &&
  797. tune_param->bandwidth != CXD2880_DTV_BW_8_MHZ) {
  798. return -ENOTTY;
  799. }
  800. ret = cxd2880_tnrdmd_dvbt_tune1(tnr_dmd, tune_param);
  801. if (ret)
  802. return ret;
  803. usleep_range(CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000,
  804. CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000 + 1000);
  805. return cxd2880_tnrdmd_dvbt_tune2(tnr_dmd, tune_param);
  806. }
  807. static int cxd2880_dvbt2_tune(struct cxd2880_tnrdmd *tnr_dmd,
  808. struct cxd2880_dvbt2_tune_param
  809. *tune_param)
  810. {
  811. int ret;
  812. if (!tnr_dmd || !tune_param)
  813. return -EINVAL;
  814. if (tnr_dmd->diver_mode == CXD2880_TNRDMD_DIVERMODE_SUB)
  815. return -EINVAL;
  816. if (tnr_dmd->state != CXD2880_TNRDMD_STATE_SLEEP &&
  817. tnr_dmd->state != CXD2880_TNRDMD_STATE_ACTIVE)
  818. return -EINVAL;
  819. atomic_set(&tnr_dmd->cancel, 0);
  820. if (tune_param->bandwidth != CXD2880_DTV_BW_1_7_MHZ &&
  821. tune_param->bandwidth != CXD2880_DTV_BW_5_MHZ &&
  822. tune_param->bandwidth != CXD2880_DTV_BW_6_MHZ &&
  823. tune_param->bandwidth != CXD2880_DTV_BW_7_MHZ &&
  824. tune_param->bandwidth != CXD2880_DTV_BW_8_MHZ) {
  825. return -ENOTTY;
  826. }
  827. if (tune_param->profile != CXD2880_DVBT2_PROFILE_BASE &&
  828. tune_param->profile != CXD2880_DVBT2_PROFILE_LITE)
  829. return -EINVAL;
  830. ret = cxd2880_tnrdmd_dvbt2_tune1(tnr_dmd, tune_param);
  831. if (ret)
  832. return ret;
  833. usleep_range(CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000,
  834. CXD2880_TNRDMD_WAIT_AGC_STABLE * 10000 + 1000);
  835. return cxd2880_tnrdmd_dvbt2_tune2(tnr_dmd, tune_param);
  836. }
  837. static int cxd2880_set_frontend(struct dvb_frontend *fe)
  838. {
  839. int ret;
  840. struct dtv_frontend_properties *c;
  841. struct cxd2880_priv *priv;
  842. enum cxd2880_dtv_bandwidth bw = CXD2880_DTV_BW_1_7_MHZ;
  843. if (!fe) {
  844. pr_err("invalid arg\n");
  845. return -EINVAL;
  846. }
  847. priv = fe->demodulator_priv;
  848. c = &fe->dtv_property_cache;
  849. c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  850. c->pre_bit_error.stat[0].uvalue = 0;
  851. c->pre_bit_error.len = 1;
  852. c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  853. c->pre_bit_count.stat[0].uvalue = 0;
  854. c->pre_bit_count.len = 1;
  855. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  856. c->post_bit_error.stat[0].uvalue = 0;
  857. c->post_bit_error.len = 1;
  858. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  859. c->post_bit_count.stat[0].uvalue = 0;
  860. c->post_bit_count.len = 1;
  861. c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  862. c->block_error.stat[0].uvalue = 0;
  863. c->block_error.len = 1;
  864. c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  865. c->block_count.stat[0].uvalue = 0;
  866. c->block_count.len = 1;
  867. switch (c->bandwidth_hz) {
  868. case 1712000:
  869. bw = CXD2880_DTV_BW_1_7_MHZ;
  870. break;
  871. case 5000000:
  872. bw = CXD2880_DTV_BW_5_MHZ;
  873. break;
  874. case 6000000:
  875. bw = CXD2880_DTV_BW_6_MHZ;
  876. break;
  877. case 7000000:
  878. bw = CXD2880_DTV_BW_7_MHZ;
  879. break;
  880. case 8000000:
  881. bw = CXD2880_DTV_BW_8_MHZ;
  882. break;
  883. default:
  884. return -EINVAL;
  885. }
  886. priv->s = 0;
  887. pr_info("sys:%d freq:%d bw:%d\n",
  888. c->delivery_system, c->frequency, bw);
  889. mutex_lock(priv->spi_mutex);
  890. if (c->delivery_system == SYS_DVBT) {
  891. priv->tnrdmd.sys = CXD2880_DTV_SYS_DVBT;
  892. priv->dvbt_tune_param.center_freq_khz = c->frequency / 1000;
  893. priv->dvbt_tune_param.bandwidth = bw;
  894. priv->dvbt_tune_param.profile = CXD2880_DVBT_PROFILE_HP;
  895. ret = cxd2880_dvbt_tune(&priv->tnrdmd,
  896. &priv->dvbt_tune_param);
  897. } else if (c->delivery_system == SYS_DVBT2) {
  898. priv->tnrdmd.sys = CXD2880_DTV_SYS_DVBT2;
  899. priv->dvbt2_tune_param.center_freq_khz = c->frequency / 1000;
  900. priv->dvbt2_tune_param.bandwidth = bw;
  901. priv->dvbt2_tune_param.data_plp_id = (u16)c->stream_id;
  902. priv->dvbt2_tune_param.profile = CXD2880_DVBT2_PROFILE_BASE;
  903. ret = cxd2880_dvbt2_tune(&priv->tnrdmd,
  904. &priv->dvbt2_tune_param);
  905. } else {
  906. pr_err("invalid system\n");
  907. mutex_unlock(priv->spi_mutex);
  908. return -EINVAL;
  909. }
  910. mutex_unlock(priv->spi_mutex);
  911. pr_info("tune result %d\n", ret);
  912. return ret;
  913. }
  914. static int cxd2880_get_stats(struct dvb_frontend *fe,
  915. enum fe_status status)
  916. {
  917. struct cxd2880_priv *priv = NULL;
  918. struct dtv_frontend_properties *c = NULL;
  919. u32 pre_bit_err = 0, pre_bit_count = 0;
  920. u32 post_bit_err = 0, post_bit_count = 0;
  921. u32 block_err = 0, block_count = 0;
  922. int ret;
  923. if (!fe) {
  924. pr_err("invalid arg\n");
  925. return -EINVAL;
  926. }
  927. priv = fe->demodulator_priv;
  928. c = &fe->dtv_property_cache;
  929. if (!(status & FE_HAS_LOCK) || !(status & FE_HAS_CARRIER)) {
  930. c->pre_bit_error.len = 1;
  931. c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  932. c->pre_bit_count.len = 1;
  933. c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  934. c->post_bit_error.len = 1;
  935. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  936. c->post_bit_count.len = 1;
  937. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  938. c->block_error.len = 1;
  939. c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  940. c->block_count.len = 1;
  941. c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  942. return 0;
  943. }
  944. if (time_after(jiffies, priv->pre_ber_update)) {
  945. priv->pre_ber_update =
  946. jiffies + msecs_to_jiffies(priv->pre_ber_interval);
  947. if (c->delivery_system == SYS_DVBT) {
  948. mutex_lock(priv->spi_mutex);
  949. ret = cxd2880_pre_bit_err_t(&priv->tnrdmd,
  950. &pre_bit_err,
  951. &pre_bit_count);
  952. mutex_unlock(priv->spi_mutex);
  953. } else if (c->delivery_system == SYS_DVBT2) {
  954. mutex_lock(priv->spi_mutex);
  955. ret = cxd2880_pre_bit_err_t2(&priv->tnrdmd,
  956. &pre_bit_err,
  957. &pre_bit_count);
  958. mutex_unlock(priv->spi_mutex);
  959. } else {
  960. return -EINVAL;
  961. }
  962. if (!ret) {
  963. c->pre_bit_error.len = 1;
  964. c->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  965. c->pre_bit_error.stat[0].uvalue += pre_bit_err;
  966. c->pre_bit_count.len = 1;
  967. c->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  968. c->pre_bit_count.stat[0].uvalue += pre_bit_count;
  969. } else {
  970. c->pre_bit_error.len = 1;
  971. c->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  972. c->pre_bit_count.len = 1;
  973. c->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  974. pr_debug("pre_bit_error_t failed %d\n", ret);
  975. }
  976. }
  977. if (time_after(jiffies, priv->post_ber_update)) {
  978. priv->post_ber_update =
  979. jiffies + msecs_to_jiffies(priv->post_ber_interval);
  980. if (c->delivery_system == SYS_DVBT) {
  981. mutex_lock(priv->spi_mutex);
  982. ret = cxd2880_post_bit_err_t(&priv->tnrdmd,
  983. &post_bit_err,
  984. &post_bit_count);
  985. mutex_unlock(priv->spi_mutex);
  986. } else if (c->delivery_system == SYS_DVBT2) {
  987. mutex_lock(priv->spi_mutex);
  988. ret = cxd2880_post_bit_err_t2(&priv->tnrdmd,
  989. &post_bit_err,
  990. &post_bit_count);
  991. mutex_unlock(priv->spi_mutex);
  992. } else {
  993. return -EINVAL;
  994. }
  995. if (!ret) {
  996. c->post_bit_error.len = 1;
  997. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  998. c->post_bit_error.stat[0].uvalue += post_bit_err;
  999. c->post_bit_count.len = 1;
  1000. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  1001. c->post_bit_count.stat[0].uvalue += post_bit_count;
  1002. } else {
  1003. c->post_bit_error.len = 1;
  1004. c->post_bit_error.stat[0].scale =
  1005. FE_SCALE_NOT_AVAILABLE;
  1006. c->post_bit_count.len = 1;
  1007. c->post_bit_count.stat[0].scale =
  1008. FE_SCALE_NOT_AVAILABLE;
  1009. pr_debug("post_bit_err_t %d\n", ret);
  1010. }
  1011. }
  1012. if (time_after(jiffies, priv->ucblock_update)) {
  1013. priv->ucblock_update =
  1014. jiffies + msecs_to_jiffies(priv->ucblock_interval);
  1015. if (c->delivery_system == SYS_DVBT) {
  1016. mutex_lock(priv->spi_mutex);
  1017. ret = cxd2880_read_block_err_t(&priv->tnrdmd,
  1018. &block_err,
  1019. &block_count);
  1020. mutex_unlock(priv->spi_mutex);
  1021. } else if (c->delivery_system == SYS_DVBT2) {
  1022. mutex_lock(priv->spi_mutex);
  1023. ret = cxd2880_read_block_err_t2(&priv->tnrdmd,
  1024. &block_err,
  1025. &block_count);
  1026. mutex_unlock(priv->spi_mutex);
  1027. } else {
  1028. return -EINVAL;
  1029. }
  1030. if (!ret) {
  1031. c->block_error.len = 1;
  1032. c->block_error.stat[0].scale = FE_SCALE_COUNTER;
  1033. c->block_error.stat[0].uvalue += block_err;
  1034. c->block_count.len = 1;
  1035. c->block_count.stat[0].scale = FE_SCALE_COUNTER;
  1036. c->block_count.stat[0].uvalue += block_count;
  1037. } else {
  1038. c->block_error.len = 1;
  1039. c->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1040. c->block_count.len = 1;
  1041. c->block_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1042. pr_debug("read_block_err_t %d\n", ret);
  1043. }
  1044. }
  1045. return 0;
  1046. }
  1047. static int cxd2880_check_l1post_plp(struct dvb_frontend *fe)
  1048. {
  1049. u8 valid = 0;
  1050. u8 plp_not_found;
  1051. int ret;
  1052. struct cxd2880_priv *priv = NULL;
  1053. if (!fe) {
  1054. pr_err("invalid arg\n");
  1055. return -EINVAL;
  1056. }
  1057. priv = fe->demodulator_priv;
  1058. ret = cxd2880_tnrdmd_dvbt2_check_l1post_valid(&priv->tnrdmd,
  1059. &valid);
  1060. if (ret)
  1061. return ret;
  1062. if (!valid)
  1063. return -EAGAIN;
  1064. ret = cxd2880_tnrdmd_dvbt2_mon_data_plp_error(&priv->tnrdmd,
  1065. &plp_not_found);
  1066. if (ret)
  1067. return ret;
  1068. if (plp_not_found) {
  1069. priv->dvbt2_tune_param.tune_info =
  1070. CXD2880_TNRDMD_DVBT2_TUNE_INFO_INVALID_PLP_ID;
  1071. } else {
  1072. priv->dvbt2_tune_param.tune_info =
  1073. CXD2880_TNRDMD_DVBT2_TUNE_INFO_OK;
  1074. }
  1075. return 0;
  1076. }
  1077. static int cxd2880_read_status(struct dvb_frontend *fe,
  1078. enum fe_status *status)
  1079. {
  1080. int ret;
  1081. u8 sync = 0;
  1082. u8 lock = 0;
  1083. u8 unlock = 0;
  1084. struct cxd2880_priv *priv = NULL;
  1085. struct dtv_frontend_properties *c = NULL;
  1086. if (!fe || !status) {
  1087. pr_err("invalid arg\n");
  1088. return -EINVAL;
  1089. }
  1090. priv = fe->demodulator_priv;
  1091. c = &fe->dtv_property_cache;
  1092. *status = 0;
  1093. if (priv->tnrdmd.state == CXD2880_TNRDMD_STATE_ACTIVE) {
  1094. mutex_lock(priv->spi_mutex);
  1095. if (c->delivery_system == SYS_DVBT) {
  1096. ret = cxd2880_tnrdmd_dvbt_mon_sync_stat(&priv->tnrdmd,
  1097. &sync,
  1098. &lock,
  1099. &unlock);
  1100. } else if (c->delivery_system == SYS_DVBT2) {
  1101. ret = cxd2880_tnrdmd_dvbt2_mon_sync_stat(&priv->tnrdmd,
  1102. &sync,
  1103. &lock,
  1104. &unlock);
  1105. } else {
  1106. pr_err("invalid system");
  1107. mutex_unlock(priv->spi_mutex);
  1108. return -EINVAL;
  1109. }
  1110. mutex_unlock(priv->spi_mutex);
  1111. if (ret) {
  1112. pr_err("failed. sys = %d\n", priv->tnrdmd.sys);
  1113. return ret;
  1114. }
  1115. if (sync == 6) {
  1116. *status = FE_HAS_SIGNAL |
  1117. FE_HAS_CARRIER;
  1118. }
  1119. if (lock)
  1120. *status |= FE_HAS_VITERBI |
  1121. FE_HAS_SYNC |
  1122. FE_HAS_LOCK;
  1123. }
  1124. pr_debug("status %d\n", *status);
  1125. if (priv->s == 0 && (*status & FE_HAS_LOCK) &&
  1126. (*status & FE_HAS_CARRIER)) {
  1127. mutex_lock(priv->spi_mutex);
  1128. if (c->delivery_system == SYS_DVBT) {
  1129. ret = cxd2880_set_ber_per_period_t(fe);
  1130. priv->s = *status;
  1131. } else if (c->delivery_system == SYS_DVBT2) {
  1132. ret = cxd2880_check_l1post_plp(fe);
  1133. if (!ret) {
  1134. ret = cxd2880_set_ber_per_period_t2(fe);
  1135. priv->s = *status;
  1136. }
  1137. } else {
  1138. pr_err("invalid system\n");
  1139. mutex_unlock(priv->spi_mutex);
  1140. return -EINVAL;
  1141. }
  1142. mutex_unlock(priv->spi_mutex);
  1143. }
  1144. cxd2880_get_stats(fe, *status);
  1145. return 0;
  1146. }
  1147. static int cxd2880_tune(struct dvb_frontend *fe,
  1148. bool retune,
  1149. unsigned int mode_flags,
  1150. unsigned int *delay,
  1151. enum fe_status *status)
  1152. {
  1153. int ret;
  1154. if (!fe || !delay || !status) {
  1155. pr_err("invalid arg.");
  1156. return -EINVAL;
  1157. }
  1158. if (retune) {
  1159. ret = cxd2880_set_frontend(fe);
  1160. if (ret) {
  1161. pr_err("cxd2880_set_frontend failed %d\n", ret);
  1162. return ret;
  1163. }
  1164. }
  1165. *delay = HZ / 5;
  1166. return cxd2880_read_status(fe, status);
  1167. }
  1168. static int cxd2880_get_frontend_t(struct dvb_frontend *fe,
  1169. struct dtv_frontend_properties *c)
  1170. {
  1171. int ret;
  1172. struct cxd2880_priv *priv = NULL;
  1173. enum cxd2880_dvbt_mode mode = CXD2880_DVBT_MODE_2K;
  1174. enum cxd2880_dvbt_guard guard = CXD2880_DVBT_GUARD_1_32;
  1175. struct cxd2880_dvbt_tpsinfo tps;
  1176. enum cxd2880_tnrdmd_spectrum_sense sense;
  1177. u16 snr = 0;
  1178. int strength = 0;
  1179. if (!fe || !c) {
  1180. pr_err("invalid arg\n");
  1181. return -EINVAL;
  1182. }
  1183. priv = fe->demodulator_priv;
  1184. mutex_lock(priv->spi_mutex);
  1185. ret = cxd2880_tnrdmd_dvbt_mon_mode_guard(&priv->tnrdmd,
  1186. &mode, &guard);
  1187. mutex_unlock(priv->spi_mutex);
  1188. if (!ret) {
  1189. switch (mode) {
  1190. case CXD2880_DVBT_MODE_2K:
  1191. c->transmission_mode = TRANSMISSION_MODE_2K;
  1192. break;
  1193. case CXD2880_DVBT_MODE_8K:
  1194. c->transmission_mode = TRANSMISSION_MODE_8K;
  1195. break;
  1196. default:
  1197. c->transmission_mode = TRANSMISSION_MODE_2K;
  1198. pr_debug("transmission mode is invalid %d\n", mode);
  1199. break;
  1200. }
  1201. switch (guard) {
  1202. case CXD2880_DVBT_GUARD_1_32:
  1203. c->guard_interval = GUARD_INTERVAL_1_32;
  1204. break;
  1205. case CXD2880_DVBT_GUARD_1_16:
  1206. c->guard_interval = GUARD_INTERVAL_1_16;
  1207. break;
  1208. case CXD2880_DVBT_GUARD_1_8:
  1209. c->guard_interval = GUARD_INTERVAL_1_8;
  1210. break;
  1211. case CXD2880_DVBT_GUARD_1_4:
  1212. c->guard_interval = GUARD_INTERVAL_1_4;
  1213. break;
  1214. default:
  1215. c->guard_interval = GUARD_INTERVAL_1_32;
  1216. pr_debug("guard interval is invalid %d\n",
  1217. guard);
  1218. break;
  1219. }
  1220. } else {
  1221. c->transmission_mode = TRANSMISSION_MODE_2K;
  1222. c->guard_interval = GUARD_INTERVAL_1_32;
  1223. pr_debug("ModeGuard err %d\n", ret);
  1224. }
  1225. mutex_lock(priv->spi_mutex);
  1226. ret = cxd2880_tnrdmd_dvbt_mon_tps_info(&priv->tnrdmd, &tps);
  1227. mutex_unlock(priv->spi_mutex);
  1228. if (!ret) {
  1229. switch (tps.hierarchy) {
  1230. case CXD2880_DVBT_HIERARCHY_NON:
  1231. c->hierarchy = HIERARCHY_NONE;
  1232. break;
  1233. case CXD2880_DVBT_HIERARCHY_1:
  1234. c->hierarchy = HIERARCHY_1;
  1235. break;
  1236. case CXD2880_DVBT_HIERARCHY_2:
  1237. c->hierarchy = HIERARCHY_2;
  1238. break;
  1239. case CXD2880_DVBT_HIERARCHY_4:
  1240. c->hierarchy = HIERARCHY_4;
  1241. break;
  1242. default:
  1243. c->hierarchy = HIERARCHY_NONE;
  1244. pr_debug("TPSInfo hierarchy is invalid %d\n",
  1245. tps.hierarchy);
  1246. break;
  1247. }
  1248. switch (tps.rate_hp) {
  1249. case CXD2880_DVBT_CODERATE_1_2:
  1250. c->code_rate_HP = FEC_1_2;
  1251. break;
  1252. case CXD2880_DVBT_CODERATE_2_3:
  1253. c->code_rate_HP = FEC_2_3;
  1254. break;
  1255. case CXD2880_DVBT_CODERATE_3_4:
  1256. c->code_rate_HP = FEC_3_4;
  1257. break;
  1258. case CXD2880_DVBT_CODERATE_5_6:
  1259. c->code_rate_HP = FEC_5_6;
  1260. break;
  1261. case CXD2880_DVBT_CODERATE_7_8:
  1262. c->code_rate_HP = FEC_7_8;
  1263. break;
  1264. default:
  1265. c->code_rate_HP = FEC_NONE;
  1266. pr_debug("TPSInfo rateHP is invalid %d\n",
  1267. tps.rate_hp);
  1268. break;
  1269. }
  1270. switch (tps.rate_lp) {
  1271. case CXD2880_DVBT_CODERATE_1_2:
  1272. c->code_rate_LP = FEC_1_2;
  1273. break;
  1274. case CXD2880_DVBT_CODERATE_2_3:
  1275. c->code_rate_LP = FEC_2_3;
  1276. break;
  1277. case CXD2880_DVBT_CODERATE_3_4:
  1278. c->code_rate_LP = FEC_3_4;
  1279. break;
  1280. case CXD2880_DVBT_CODERATE_5_6:
  1281. c->code_rate_LP = FEC_5_6;
  1282. break;
  1283. case CXD2880_DVBT_CODERATE_7_8:
  1284. c->code_rate_LP = FEC_7_8;
  1285. break;
  1286. default:
  1287. c->code_rate_LP = FEC_NONE;
  1288. pr_debug("TPSInfo rateLP is invalid %d\n",
  1289. tps.rate_lp);
  1290. break;
  1291. }
  1292. switch (tps.constellation) {
  1293. case CXD2880_DVBT_CONSTELLATION_QPSK:
  1294. c->modulation = QPSK;
  1295. break;
  1296. case CXD2880_DVBT_CONSTELLATION_16QAM:
  1297. c->modulation = QAM_16;
  1298. break;
  1299. case CXD2880_DVBT_CONSTELLATION_64QAM:
  1300. c->modulation = QAM_64;
  1301. break;
  1302. default:
  1303. c->modulation = QPSK;
  1304. pr_debug("TPSInfo constellation is invalid %d\n",
  1305. tps.constellation);
  1306. break;
  1307. }
  1308. } else {
  1309. c->hierarchy = HIERARCHY_NONE;
  1310. c->code_rate_HP = FEC_NONE;
  1311. c->code_rate_LP = FEC_NONE;
  1312. c->modulation = QPSK;
  1313. pr_debug("TPS info err %d\n", ret);
  1314. }
  1315. mutex_lock(priv->spi_mutex);
  1316. ret = cxd2880_tnrdmd_dvbt_mon_spectrum_sense(&priv->tnrdmd, &sense);
  1317. mutex_unlock(priv->spi_mutex);
  1318. if (!ret) {
  1319. switch (sense) {
  1320. case CXD2880_TNRDMD_SPECTRUM_NORMAL:
  1321. c->inversion = INVERSION_OFF;
  1322. break;
  1323. case CXD2880_TNRDMD_SPECTRUM_INV:
  1324. c->inversion = INVERSION_ON;
  1325. break;
  1326. default:
  1327. c->inversion = INVERSION_OFF;
  1328. pr_debug("spectrum sense is invalid %d\n", sense);
  1329. break;
  1330. }
  1331. } else {
  1332. c->inversion = INVERSION_OFF;
  1333. pr_debug("spectrum_sense %d\n", ret);
  1334. }
  1335. mutex_lock(priv->spi_mutex);
  1336. ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &strength);
  1337. mutex_unlock(priv->spi_mutex);
  1338. if (!ret) {
  1339. c->strength.len = 1;
  1340. c->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1341. c->strength.stat[0].svalue = strength;
  1342. } else {
  1343. c->strength.len = 1;
  1344. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1345. pr_debug("mon_rf_lvl %d\n", ret);
  1346. }
  1347. ret = cxd2880_read_snr(fe, &snr);
  1348. if (!ret) {
  1349. c->cnr.len = 1;
  1350. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  1351. c->cnr.stat[0].svalue = snr;
  1352. } else {
  1353. c->cnr.len = 1;
  1354. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1355. pr_debug("read_snr %d\n", ret);
  1356. }
  1357. return 0;
  1358. }
  1359. static int cxd2880_get_frontend_t2(struct dvb_frontend *fe,
  1360. struct dtv_frontend_properties *c)
  1361. {
  1362. int ret;
  1363. struct cxd2880_priv *priv = NULL;
  1364. struct cxd2880_dvbt2_l1pre l1pre;
  1365. enum cxd2880_dvbt2_plp_code_rate coderate;
  1366. enum cxd2880_dvbt2_plp_constell qam;
  1367. enum cxd2880_tnrdmd_spectrum_sense sense;
  1368. u16 snr = 0;
  1369. int strength = 0;
  1370. if (!fe || !c) {
  1371. pr_err("invalid arg.\n");
  1372. return -EINVAL;
  1373. }
  1374. priv = fe->demodulator_priv;
  1375. mutex_lock(priv->spi_mutex);
  1376. ret = cxd2880_tnrdmd_dvbt2_mon_l1_pre(&priv->tnrdmd, &l1pre);
  1377. mutex_unlock(priv->spi_mutex);
  1378. if (!ret) {
  1379. switch (l1pre.fft_mode) {
  1380. case CXD2880_DVBT2_M2K:
  1381. c->transmission_mode = TRANSMISSION_MODE_2K;
  1382. break;
  1383. case CXD2880_DVBT2_M8K:
  1384. c->transmission_mode = TRANSMISSION_MODE_8K;
  1385. break;
  1386. case CXD2880_DVBT2_M4K:
  1387. c->transmission_mode = TRANSMISSION_MODE_4K;
  1388. break;
  1389. case CXD2880_DVBT2_M1K:
  1390. c->transmission_mode = TRANSMISSION_MODE_1K;
  1391. break;
  1392. case CXD2880_DVBT2_M16K:
  1393. c->transmission_mode = TRANSMISSION_MODE_16K;
  1394. break;
  1395. case CXD2880_DVBT2_M32K:
  1396. c->transmission_mode = TRANSMISSION_MODE_32K;
  1397. break;
  1398. default:
  1399. c->transmission_mode = TRANSMISSION_MODE_2K;
  1400. pr_debug("L1Pre fft_mode is invalid %d\n",
  1401. l1pre.fft_mode);
  1402. break;
  1403. }
  1404. switch (l1pre.gi) {
  1405. case CXD2880_DVBT2_G1_32:
  1406. c->guard_interval = GUARD_INTERVAL_1_32;
  1407. break;
  1408. case CXD2880_DVBT2_G1_16:
  1409. c->guard_interval = GUARD_INTERVAL_1_16;
  1410. break;
  1411. case CXD2880_DVBT2_G1_8:
  1412. c->guard_interval = GUARD_INTERVAL_1_8;
  1413. break;
  1414. case CXD2880_DVBT2_G1_4:
  1415. c->guard_interval = GUARD_INTERVAL_1_4;
  1416. break;
  1417. case CXD2880_DVBT2_G1_128:
  1418. c->guard_interval = GUARD_INTERVAL_1_128;
  1419. break;
  1420. case CXD2880_DVBT2_G19_128:
  1421. c->guard_interval = GUARD_INTERVAL_19_128;
  1422. break;
  1423. case CXD2880_DVBT2_G19_256:
  1424. c->guard_interval = GUARD_INTERVAL_19_256;
  1425. break;
  1426. default:
  1427. c->guard_interval = GUARD_INTERVAL_1_32;
  1428. pr_debug("L1Pre guard interval is invalid %d\n",
  1429. l1pre.gi);
  1430. break;
  1431. }
  1432. } else {
  1433. c->transmission_mode = TRANSMISSION_MODE_2K;
  1434. c->guard_interval = GUARD_INTERVAL_1_32;
  1435. pr_debug("L1Pre err %d\n", ret);
  1436. }
  1437. mutex_lock(priv->spi_mutex);
  1438. ret = cxd2880_tnrdmd_dvbt2_mon_code_rate(&priv->tnrdmd,
  1439. CXD2880_DVBT2_PLP_DATA,
  1440. &coderate);
  1441. mutex_unlock(priv->spi_mutex);
  1442. if (!ret) {
  1443. switch (coderate) {
  1444. case CXD2880_DVBT2_R1_2:
  1445. c->fec_inner = FEC_1_2;
  1446. break;
  1447. case CXD2880_DVBT2_R3_5:
  1448. c->fec_inner = FEC_3_5;
  1449. break;
  1450. case CXD2880_DVBT2_R2_3:
  1451. c->fec_inner = FEC_2_3;
  1452. break;
  1453. case CXD2880_DVBT2_R3_4:
  1454. c->fec_inner = FEC_3_4;
  1455. break;
  1456. case CXD2880_DVBT2_R4_5:
  1457. c->fec_inner = FEC_4_5;
  1458. break;
  1459. case CXD2880_DVBT2_R5_6:
  1460. c->fec_inner = FEC_5_6;
  1461. break;
  1462. default:
  1463. c->fec_inner = FEC_NONE;
  1464. pr_debug("CodeRate is invalid %d\n", coderate);
  1465. break;
  1466. }
  1467. } else {
  1468. c->fec_inner = FEC_NONE;
  1469. pr_debug("CodeRate %d\n", ret);
  1470. }
  1471. mutex_lock(priv->spi_mutex);
  1472. ret = cxd2880_tnrdmd_dvbt2_mon_qam(&priv->tnrdmd,
  1473. CXD2880_DVBT2_PLP_DATA,
  1474. &qam);
  1475. mutex_unlock(priv->spi_mutex);
  1476. if (!ret) {
  1477. switch (qam) {
  1478. case CXD2880_DVBT2_QPSK:
  1479. c->modulation = QPSK;
  1480. break;
  1481. case CXD2880_DVBT2_QAM16:
  1482. c->modulation = QAM_16;
  1483. break;
  1484. case CXD2880_DVBT2_QAM64:
  1485. c->modulation = QAM_64;
  1486. break;
  1487. case CXD2880_DVBT2_QAM256:
  1488. c->modulation = QAM_256;
  1489. break;
  1490. default:
  1491. c->modulation = QPSK;
  1492. pr_debug("QAM is invalid %d\n", qam);
  1493. break;
  1494. }
  1495. } else {
  1496. c->modulation = QPSK;
  1497. pr_debug("QAM %d\n", ret);
  1498. }
  1499. mutex_lock(priv->spi_mutex);
  1500. ret = cxd2880_tnrdmd_dvbt2_mon_spectrum_sense(&priv->tnrdmd, &sense);
  1501. mutex_unlock(priv->spi_mutex);
  1502. if (!ret) {
  1503. switch (sense) {
  1504. case CXD2880_TNRDMD_SPECTRUM_NORMAL:
  1505. c->inversion = INVERSION_OFF;
  1506. break;
  1507. case CXD2880_TNRDMD_SPECTRUM_INV:
  1508. c->inversion = INVERSION_ON;
  1509. break;
  1510. default:
  1511. c->inversion = INVERSION_OFF;
  1512. pr_debug("spectrum sense is invalid %d\n", sense);
  1513. break;
  1514. }
  1515. } else {
  1516. c->inversion = INVERSION_OFF;
  1517. pr_debug("SpectrumSense %d\n", ret);
  1518. }
  1519. mutex_lock(priv->spi_mutex);
  1520. ret = cxd2880_tnrdmd_mon_rf_lvl(&priv->tnrdmd, &strength);
  1521. mutex_unlock(priv->spi_mutex);
  1522. if (!ret) {
  1523. c->strength.len = 1;
  1524. c->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1525. c->strength.stat[0].svalue = strength;
  1526. } else {
  1527. c->strength.len = 1;
  1528. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1529. pr_debug("mon_rf_lvl %d\n", ret);
  1530. }
  1531. ret = cxd2880_read_snr(fe, &snr);
  1532. if (!ret) {
  1533. c->cnr.len = 1;
  1534. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  1535. c->cnr.stat[0].svalue = snr;
  1536. } else {
  1537. c->cnr.len = 1;
  1538. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1539. pr_debug("read_snr %d\n", ret);
  1540. }
  1541. return 0;
  1542. }
  1543. static int cxd2880_get_frontend(struct dvb_frontend *fe,
  1544. struct dtv_frontend_properties *props)
  1545. {
  1546. int ret;
  1547. if (!fe || !props) {
  1548. pr_err("invalid arg.");
  1549. return -EINVAL;
  1550. }
  1551. pr_debug("system=%d\n", fe->dtv_property_cache.delivery_system);
  1552. switch (fe->dtv_property_cache.delivery_system) {
  1553. case SYS_DVBT:
  1554. ret = cxd2880_get_frontend_t(fe, props);
  1555. break;
  1556. case SYS_DVBT2:
  1557. ret = cxd2880_get_frontend_t2(fe, props);
  1558. break;
  1559. default:
  1560. ret = -EINVAL;
  1561. break;
  1562. }
  1563. return ret;
  1564. }
  1565. static enum dvbfe_algo cxd2880_get_frontend_algo(struct dvb_frontend *fe)
  1566. {
  1567. return DVBFE_ALGO_HW;
  1568. }
  1569. static struct dvb_frontend_ops cxd2880_dvbt_t2_ops = {
  1570. .info = {
  1571. .name = "Sony CXD2880",
  1572. .frequency_min_hz = 174 * MHz,
  1573. .frequency_max_hz = 862 * MHz,
  1574. .frequency_stepsize_hz = 1 * kHz,
  1575. .caps = FE_CAN_INVERSION_AUTO |
  1576. FE_CAN_FEC_1_2 |
  1577. FE_CAN_FEC_2_3 |
  1578. FE_CAN_FEC_3_4 |
  1579. FE_CAN_FEC_4_5 |
  1580. FE_CAN_FEC_5_6 |
  1581. FE_CAN_FEC_7_8 |
  1582. FE_CAN_FEC_AUTO |
  1583. FE_CAN_QPSK |
  1584. FE_CAN_QAM_16 |
  1585. FE_CAN_QAM_32 |
  1586. FE_CAN_QAM_64 |
  1587. FE_CAN_QAM_128 |
  1588. FE_CAN_QAM_256 |
  1589. FE_CAN_QAM_AUTO |
  1590. FE_CAN_TRANSMISSION_MODE_AUTO |
  1591. FE_CAN_GUARD_INTERVAL_AUTO |
  1592. FE_CAN_2G_MODULATION |
  1593. FE_CAN_RECOVER |
  1594. FE_CAN_MUTE_TS,
  1595. },
  1596. .delsys = { SYS_DVBT, SYS_DVBT2 },
  1597. .release = cxd2880_release,
  1598. .init = cxd2880_init,
  1599. .sleep = cxd2880_sleep,
  1600. .tune = cxd2880_tune,
  1601. .set_frontend = cxd2880_set_frontend,
  1602. .get_frontend = cxd2880_get_frontend,
  1603. .read_status = cxd2880_read_status,
  1604. .read_ber = cxd2880_read_ber,
  1605. .read_signal_strength = cxd2880_read_signal_strength,
  1606. .read_snr = cxd2880_read_snr,
  1607. .read_ucblocks = cxd2880_read_ucblocks,
  1608. .get_frontend_algo = cxd2880_get_frontend_algo,
  1609. };
  1610. struct dvb_frontend *cxd2880_attach(struct dvb_frontend *fe,
  1611. struct cxd2880_config *cfg)
  1612. {
  1613. int ret;
  1614. enum cxd2880_tnrdmd_chip_id chipid =
  1615. CXD2880_TNRDMD_CHIP_ID_UNKNOWN;
  1616. static struct cxd2880_priv *priv;
  1617. u8 data = 0;
  1618. if (!fe) {
  1619. pr_err("invalid arg.\n");
  1620. return NULL;
  1621. }
  1622. priv = kzalloc(sizeof(struct cxd2880_priv), GFP_KERNEL);
  1623. if (!priv)
  1624. return NULL;
  1625. priv->spi = cfg->spi;
  1626. priv->spi_mutex = cfg->spi_mutex;
  1627. priv->spi_device.spi = cfg->spi;
  1628. memcpy(&fe->ops, &cxd2880_dvbt_t2_ops,
  1629. sizeof(struct dvb_frontend_ops));
  1630. ret = cxd2880_spi_device_initialize(&priv->spi_device,
  1631. CXD2880_SPI_MODE_0,
  1632. 55000000);
  1633. if (ret) {
  1634. pr_err("spi_device_initialize failed. %d\n", ret);
  1635. kfree(priv);
  1636. return NULL;
  1637. }
  1638. ret = cxd2880_spi_device_create_spi(&priv->cxd2880_spi,
  1639. &priv->spi_device);
  1640. if (ret) {
  1641. pr_err("spi_device_create_spi failed. %d\n", ret);
  1642. kfree(priv);
  1643. return NULL;
  1644. }
  1645. ret = cxd2880_io_spi_create(&priv->regio, &priv->cxd2880_spi, 0);
  1646. if (ret) {
  1647. pr_err("io_spi_create failed. %d\n", ret);
  1648. kfree(priv);
  1649. return NULL;
  1650. }
  1651. ret = priv->regio.write_reg(&priv->regio,
  1652. CXD2880_IO_TGT_SYS, 0x00, 0x00);
  1653. if (ret) {
  1654. pr_err("set bank to 0x00 failed.\n");
  1655. kfree(priv);
  1656. return NULL;
  1657. }
  1658. ret = priv->regio.read_regs(&priv->regio,
  1659. CXD2880_IO_TGT_SYS, 0xfd, &data, 1);
  1660. if (ret) {
  1661. pr_err("read chip id failed.\n");
  1662. kfree(priv);
  1663. return NULL;
  1664. }
  1665. chipid = (enum cxd2880_tnrdmd_chip_id)data;
  1666. if (chipid != CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_0X &&
  1667. chipid != CXD2880_TNRDMD_CHIP_ID_CXD2880_ES1_11) {
  1668. pr_err("chip id invalid.\n");
  1669. kfree(priv);
  1670. return NULL;
  1671. }
  1672. fe->demodulator_priv = priv;
  1673. pr_info("CXD2880 driver version: Ver %s\n",
  1674. CXD2880_TNRDMD_DRIVER_VERSION);
  1675. return fe;
  1676. }
  1677. EXPORT_SYMBOL_GPL(cxd2880_attach);
  1678. MODULE_DESCRIPTION("Sony CXD2880 DVB-T2/T tuner + demod driver");
  1679. MODULE_AUTHOR("Sony Semiconductor Solutions Corporation");
  1680. MODULE_LICENSE("GPL v2");