qcom-ipcc.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/bitfield.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/irq.h>
  9. #include <linux/irqdomain.h>
  10. #include <linux/mailbox_controller.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/suspend.h>
  14. #include <dt-bindings/mailbox/qcom-ipcc.h>
  15. /* IPCC Register offsets */
  16. #define IPCC_REG_SEND_ID 0x0c
  17. #define IPCC_REG_RECV_ID 0x10
  18. #define IPCC_REG_RECV_SIGNAL_ENABLE 0x14
  19. #define IPCC_REG_RECV_SIGNAL_DISABLE 0x18
  20. #define IPCC_REG_RECV_SIGNAL_CLEAR 0x1c
  21. #define IPCC_REG_CLIENT_CLEAR 0x38
  22. #define IPCC_SIGNAL_ID_MASK GENMASK(15, 0)
  23. #define IPCC_CLIENT_ID_MASK GENMASK(31, 16)
  24. #define IPCC_NO_PENDING_IRQ GENMASK(31, 0)
  25. /**
  26. * struct qcom_ipcc_chan_info - Per-mailbox-channel info
  27. * @client_id: The client-id to which the interrupt has to be triggered
  28. * @signal_id: The signal-id to which the interrupt has to be triggered
  29. */
  30. struct qcom_ipcc_chan_info {
  31. u16 client_id;
  32. u16 signal_id;
  33. u16 is_signal_enabled;
  34. };
  35. /**
  36. * struct qcom_ipcc - Holder for the mailbox driver
  37. * @dev: Device associated with this instance
  38. * @base: Base address of the IPCC frame associated to APSS
  39. * @irq_domain: The irq_domain associated with this instance
  40. * @chans: The mailbox channels array
  41. * @mchan: The per-mailbox channel info array
  42. * @mbox: The mailbox controller
  43. * @num_chans: Number of @chans elements
  44. * @irq: Summary irq
  45. */
  46. struct qcom_ipcc {
  47. struct device *dev;
  48. void __iomem *base;
  49. struct irq_domain *irq_domain;
  50. struct mbox_chan *chans;
  51. struct qcom_ipcc_chan_info *mchan;
  52. struct mbox_controller mbox;
  53. int num_chans;
  54. int irq;
  55. };
  56. static inline struct qcom_ipcc *to_qcom_ipcc(struct mbox_controller *mbox)
  57. {
  58. return container_of(mbox, struct qcom_ipcc, mbox);
  59. }
  60. static inline u32 qcom_ipcc_get_hwirq(u16 client_id, u16 signal_id)
  61. {
  62. return FIELD_PREP(IPCC_CLIENT_ID_MASK, client_id) |
  63. FIELD_PREP(IPCC_SIGNAL_ID_MASK, signal_id);
  64. }
  65. static irqreturn_t qcom_ipcc_irq_fn(int irq, void *data)
  66. {
  67. struct qcom_ipcc *ipcc = data;
  68. u32 hwirq;
  69. int virq;
  70. for (;;) {
  71. hwirq = readl(ipcc->base + IPCC_REG_RECV_ID);
  72. if (hwirq == IPCC_NO_PENDING_IRQ)
  73. break;
  74. virq = irq_find_mapping(ipcc->irq_domain, hwirq);
  75. writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_CLEAR);
  76. generic_handle_irq(virq);
  77. }
  78. return IRQ_HANDLED;
  79. }
  80. static void qcom_ipcc_update_irq_status(struct qcom_ipcc *ipcc,
  81. irq_hw_number_t hwirq, bool is_enabled)
  82. {
  83. struct qcom_ipcc_chan_info *qcom_ipcc_chan_info;
  84. int chan_id;
  85. for (chan_id = 0; chan_id < ipcc->num_chans; chan_id++) {
  86. qcom_ipcc_chan_info = ipcc->chans[chan_id].con_priv;
  87. if (!qcom_ipcc_chan_info)
  88. break;
  89. if (qcom_ipcc_chan_info->client_id == FIELD_GET(IPCC_CLIENT_ID_MASK, hwirq) &&
  90. qcom_ipcc_chan_info->signal_id == FIELD_GET(IPCC_SIGNAL_ID_MASK, hwirq)) {
  91. qcom_ipcc_chan_info->is_signal_enabled = is_enabled;
  92. break;
  93. }
  94. }
  95. }
  96. static void qcom_ipcc_mask_irq(struct irq_data *irqd)
  97. {
  98. struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd);
  99. irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
  100. qcom_ipcc_update_irq_status(ipcc, hwirq, 0);
  101. writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_DISABLE);
  102. }
  103. static void qcom_ipcc_unmask_irq(struct irq_data *irqd)
  104. {
  105. struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd);
  106. irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
  107. qcom_ipcc_update_irq_status(ipcc, hwirq, 1);
  108. writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_ENABLE);
  109. }
  110. static struct irq_chip qcom_ipcc_irq_chip = {
  111. .name = "ipcc",
  112. .irq_mask = qcom_ipcc_mask_irq,
  113. .irq_unmask = qcom_ipcc_unmask_irq,
  114. .flags = IRQCHIP_SKIP_SET_WAKE,
  115. };
  116. static int qcom_ipcc_domain_map(struct irq_domain *d, unsigned int irq,
  117. irq_hw_number_t hw)
  118. {
  119. struct qcom_ipcc *ipcc = d->host_data;
  120. irq_set_chip_and_handler(irq, &qcom_ipcc_irq_chip, handle_level_irq);
  121. irq_set_chip_data(irq, ipcc);
  122. irq_set_noprobe(irq);
  123. return 0;
  124. }
  125. static int qcom_ipcc_domain_xlate(struct irq_domain *d,
  126. struct device_node *node, const u32 *intspec,
  127. unsigned int intsize,
  128. unsigned long *out_hwirq,
  129. unsigned int *out_type)
  130. {
  131. if (intsize != 3)
  132. return -EINVAL;
  133. *out_hwirq = qcom_ipcc_get_hwirq(intspec[0], intspec[1]);
  134. *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK;
  135. return 0;
  136. }
  137. static const struct irq_domain_ops qcom_ipcc_irq_ops = {
  138. .map = qcom_ipcc_domain_map,
  139. .xlate = qcom_ipcc_domain_xlate,
  140. };
  141. static int qcom_ipcc_mbox_send_data(struct mbox_chan *chan, void *data)
  142. {
  143. struct qcom_ipcc *ipcc = to_qcom_ipcc(chan->mbox);
  144. struct qcom_ipcc_chan_info *mchan = chan->con_priv;
  145. u32 hwirq;
  146. hwirq = qcom_ipcc_get_hwirq(mchan->client_id, mchan->signal_id);
  147. writel(hwirq, ipcc->base + IPCC_REG_SEND_ID);
  148. return 0;
  149. }
  150. static void qcom_ipcc_mbox_shutdown(struct mbox_chan *chan)
  151. {
  152. chan->con_priv = NULL;
  153. }
  154. static struct mbox_chan *qcom_ipcc_mbox_xlate(struct mbox_controller *mbox,
  155. const struct of_phandle_args *ph)
  156. {
  157. struct qcom_ipcc *ipcc = to_qcom_ipcc(mbox);
  158. struct qcom_ipcc_chan_info *mchan;
  159. struct mbox_chan *chan;
  160. struct device *dev;
  161. int chan_id;
  162. dev = ipcc->dev;
  163. if (ph->args_count != 2)
  164. return ERR_PTR(-EINVAL);
  165. for (chan_id = 0; chan_id < mbox->num_chans; chan_id++) {
  166. chan = &ipcc->chans[chan_id];
  167. mchan = chan->con_priv;
  168. if (!mchan)
  169. break;
  170. else if (mchan->client_id == ph->args[0] &&
  171. mchan->signal_id == ph->args[1])
  172. return ERR_PTR(-EBUSY);
  173. }
  174. if (chan_id >= mbox->num_chans)
  175. return ERR_PTR(-EBUSY);
  176. mchan = devm_kzalloc(dev, sizeof(*mchan), GFP_KERNEL);
  177. if (!mchan)
  178. return ERR_PTR(-ENOMEM);
  179. mchan->client_id = ph->args[0];
  180. mchan->signal_id = ph->args[1];
  181. chan->con_priv = mchan;
  182. return chan;
  183. }
  184. static const struct mbox_chan_ops ipcc_mbox_chan_ops = {
  185. .send_data = qcom_ipcc_mbox_send_data,
  186. .shutdown = qcom_ipcc_mbox_shutdown,
  187. };
  188. static int qcom_ipcc_setup_mbox(struct qcom_ipcc *ipcc,
  189. struct device_node *controller_dn)
  190. {
  191. struct of_phandle_args curr_ph;
  192. struct device_node *client_dn;
  193. struct mbox_controller *mbox;
  194. struct device *dev = ipcc->dev;
  195. int i, j, ret;
  196. /*
  197. * Find out the number of clients interested in this mailbox
  198. * and create channels accordingly.
  199. */
  200. ipcc->num_chans = 0;
  201. for_each_node_with_property(client_dn, "mboxes") {
  202. if (!of_device_is_available(client_dn))
  203. continue;
  204. i = of_count_phandle_with_args(client_dn,
  205. "mboxes", "#mbox-cells");
  206. for (j = 0; j < i; j++) {
  207. ret = of_parse_phandle_with_args(client_dn, "mboxes",
  208. "#mbox-cells", j, &curr_ph);
  209. of_node_put(curr_ph.np);
  210. if (!ret && curr_ph.np == controller_dn)
  211. ipcc->num_chans++;
  212. }
  213. }
  214. /* If no clients are found, skip registering as a mbox controller */
  215. if (!ipcc->num_chans)
  216. return 0;
  217. ipcc->chans = devm_kcalloc(dev, ipcc->num_chans,
  218. sizeof(struct mbox_chan), GFP_KERNEL);
  219. if (!ipcc->chans)
  220. return -ENOMEM;
  221. mbox = &ipcc->mbox;
  222. mbox->dev = dev;
  223. mbox->num_chans = ipcc->num_chans;
  224. mbox->chans = ipcc->chans;
  225. mbox->ops = &ipcc_mbox_chan_ops;
  226. mbox->of_xlate = qcom_ipcc_mbox_xlate;
  227. mbox->txdone_irq = false;
  228. mbox->txdone_poll = false;
  229. return devm_mbox_controller_register(dev, mbox);
  230. }
  231. static void qcom_ipcc_restore_unmask_irq(struct device *dev)
  232. {
  233. struct qcom_ipcc_chan_info *qcom_ipcc_chan_info;
  234. int chan_id;
  235. u32 packed_id;
  236. struct qcom_ipcc *ipcc = dev_get_drvdata(dev);
  237. if (!ipcc || !ipcc->num_chans)
  238. return;
  239. for (chan_id = 0; chan_id < ipcc->num_chans; chan_id++) {
  240. qcom_ipcc_chan_info = ipcc->chans[chan_id].con_priv;
  241. if (!qcom_ipcc_chan_info)
  242. break;
  243. packed_id = qcom_ipcc_get_hwirq(qcom_ipcc_chan_info->client_id,
  244. qcom_ipcc_chan_info->signal_id);
  245. if (qcom_ipcc_chan_info->is_signal_enabled) {
  246. dev_dbg(dev,
  247. "%s: restore 0x%lx for client_id: %u signal_id: %u\n",
  248. __func__, packed_id, qcom_ipcc_chan_info->client_id,
  249. qcom_ipcc_chan_info->signal_id);
  250. writel(packed_id,
  251. ipcc->base + IPCC_REG_RECV_SIGNAL_ENABLE);
  252. }
  253. }
  254. }
  255. static int qcom_ipcc_pm_resume(struct device *dev)
  256. {
  257. struct qcom_ipcc *ipcc = dev_get_drvdata(dev);
  258. u32 hwirq;
  259. int virq;
  260. if (pm_suspend_target_state == PM_SUSPEND_MEM)
  261. qcom_ipcc_restore_unmask_irq(dev);
  262. hwirq = readl(ipcc->base + IPCC_REG_RECV_ID);
  263. if (hwirq == IPCC_NO_PENDING_IRQ)
  264. return 0;
  265. virq = irq_find_mapping(ipcc->irq_domain, hwirq);
  266. dev_dbg(dev, "virq: %d triggered client-id: %ld; signal-id: %ld\n", virq,
  267. FIELD_GET(IPCC_CLIENT_ID_MASK, hwirq), FIELD_GET(IPCC_SIGNAL_ID_MASK, hwirq));
  268. return 0;
  269. }
  270. static int qcom_ipcc_probe(struct platform_device *pdev)
  271. {
  272. struct qcom_ipcc *ipcc;
  273. static int id;
  274. char *name;
  275. int ret;
  276. ipcc = devm_kzalloc(&pdev->dev, sizeof(*ipcc), GFP_KERNEL);
  277. if (!ipcc)
  278. return -ENOMEM;
  279. ipcc->dev = &pdev->dev;
  280. ipcc->base = devm_platform_ioremap_resource(pdev, 0);
  281. if (IS_ERR(ipcc->base))
  282. return PTR_ERR(ipcc->base);
  283. ipcc->irq = platform_get_irq(pdev, 0);
  284. if (ipcc->irq < 0)
  285. return ipcc->irq;
  286. name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "ipcc_%d", id++);
  287. if (!name)
  288. return -ENOMEM;
  289. ipcc->irq_domain = irq_domain_add_tree(pdev->dev.of_node,
  290. &qcom_ipcc_irq_ops, ipcc);
  291. if (!ipcc->irq_domain)
  292. return -ENOMEM;
  293. ret = qcom_ipcc_setup_mbox(ipcc, pdev->dev.of_node);
  294. if (ret)
  295. goto err_mbox;
  296. ret = devm_request_irq(&pdev->dev, ipcc->irq, qcom_ipcc_irq_fn,
  297. IRQF_TRIGGER_HIGH | IRQF_NO_SUSPEND |
  298. IRQF_NO_THREAD, name, ipcc);
  299. if (ret < 0) {
  300. dev_err(&pdev->dev, "Failed to register the irq: %d\n", ret);
  301. goto err_req_irq;
  302. }
  303. platform_set_drvdata(pdev, ipcc);
  304. return 0;
  305. err_req_irq:
  306. if (ipcc->num_chans)
  307. mbox_controller_unregister(&ipcc->mbox);
  308. err_mbox:
  309. irq_domain_remove(ipcc->irq_domain);
  310. return ret;
  311. }
  312. static int qcom_ipcc_remove(struct platform_device *pdev)
  313. {
  314. struct qcom_ipcc *ipcc = platform_get_drvdata(pdev);
  315. disable_irq_wake(ipcc->irq);
  316. irq_domain_remove(ipcc->irq_domain);
  317. return 0;
  318. }
  319. static const struct of_device_id qcom_ipcc_of_match[] = {
  320. { .compatible = "qcom,ipcc"},
  321. {}
  322. };
  323. MODULE_DEVICE_TABLE(of, qcom_ipcc_of_match);
  324. static const struct dev_pm_ops qcom_ipcc_dev_pm_ops = {
  325. NOIRQ_SYSTEM_SLEEP_PM_OPS(NULL, qcom_ipcc_pm_resume)
  326. };
  327. static struct platform_driver qcom_ipcc_driver = {
  328. .probe = qcom_ipcc_probe,
  329. .remove = qcom_ipcc_remove,
  330. .driver = {
  331. .name = "qcom-ipcc",
  332. .of_match_table = qcom_ipcc_of_match,
  333. .suppress_bind_attrs = true,
  334. .pm = pm_sleep_ptr(&qcom_ipcc_dev_pm_ops),
  335. },
  336. };
  337. static int __init qcom_ipcc_init(void)
  338. {
  339. return platform_driver_register(&qcom_ipcc_driver);
  340. }
  341. arch_initcall(qcom_ipcc_init);
  342. MODULE_AUTHOR("Venkata Narendra Kumar Gutta <[email protected]>");
  343. MODULE_AUTHOR("Manivannan Sadhasivam <[email protected]>");
  344. MODULE_DESCRIPTION("Qualcomm Technologies, Inc. IPCC driver");
  345. MODULE_LICENSE("GPL v2");