ipac.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. *
  4. * ipac.h Defines for the Infineon (former Siemens) ISDN
  5. * chip series
  6. *
  7. * Author Karsten Keil <[email protected]>
  8. *
  9. * Copyright 2009 by Karsten Keil <[email protected]>
  10. */
  11. #include "iohelper.h"
  12. struct isac_hw {
  13. struct dchannel dch;
  14. u32 type;
  15. u32 off; /* offset to isac regs */
  16. char *name;
  17. spinlock_t *hwlock; /* lock HW access */
  18. read_reg_func *read_reg;
  19. write_reg_func *write_reg;
  20. fifo_func *read_fifo;
  21. fifo_func *write_fifo;
  22. int (*monitor)(void *, u32, u8 *, int);
  23. void (*release)(struct isac_hw *);
  24. int (*init)(struct isac_hw *);
  25. int (*ctrl)(struct isac_hw *, u32, u_long);
  26. int (*open)(struct isac_hw *, struct channel_req *);
  27. u8 *mon_tx;
  28. u8 *mon_rx;
  29. int mon_txp;
  30. int mon_txc;
  31. int mon_rxp;
  32. struct arcofi_msg *arcofi_list;
  33. struct timer_list arcofitimer;
  34. wait_queue_head_t arcofi_wait;
  35. u8 arcofi_bc;
  36. u8 arcofi_state;
  37. u8 mocr;
  38. u8 adf2;
  39. u8 state;
  40. };
  41. struct ipac_hw;
  42. struct hscx_hw {
  43. struct bchannel bch;
  44. struct ipac_hw *ip;
  45. u8 fifo_size;
  46. u8 off; /* offset to ICA or ICB */
  47. u8 slot;
  48. char log[64];
  49. };
  50. struct ipac_hw {
  51. struct isac_hw isac;
  52. struct hscx_hw hscx[2];
  53. char *name;
  54. void *hw;
  55. spinlock_t *hwlock; /* lock HW access */
  56. struct module *owner;
  57. u32 type;
  58. read_reg_func *read_reg;
  59. write_reg_func *write_reg;
  60. fifo_func *read_fifo;
  61. fifo_func *write_fifo;
  62. void (*release)(struct ipac_hw *);
  63. int (*init)(struct ipac_hw *);
  64. int (*ctrl)(struct ipac_hw *, u32, u_long);
  65. u8 conf;
  66. };
  67. #define IPAC_TYPE_ISAC 0x0010
  68. #define IPAC_TYPE_IPAC 0x0020
  69. #define IPAC_TYPE_ISACX 0x0040
  70. #define IPAC_TYPE_IPACX 0x0080
  71. #define IPAC_TYPE_HSCX 0x0100
  72. #define ISAC_USE_ARCOFI 0x1000
  73. /* Monitor functions */
  74. #define MONITOR_RX_0 0x1000
  75. #define MONITOR_RX_1 0x1001
  76. #define MONITOR_TX_0 0x2000
  77. #define MONITOR_TX_1 0x2001
  78. /* All registers original Siemens Spec */
  79. /* IPAC/ISAC registers */
  80. #define ISAC_ISTA 0x20
  81. #define ISAC_MASK 0x20
  82. #define ISAC_CMDR 0x21
  83. #define ISAC_STAR 0x21
  84. #define ISAC_MODE 0x22
  85. #define ISAC_TIMR 0x23
  86. #define ISAC_EXIR 0x24
  87. #define ISAC_RBCL 0x25
  88. #define ISAC_RSTA 0x27
  89. #define ISAC_RBCH 0x2A
  90. #define ISAC_SPCR 0x30
  91. #define ISAC_CIR0 0x31
  92. #define ISAC_CIX0 0x31
  93. #define ISAC_MOR0 0x32
  94. #define ISAC_MOX0 0x32
  95. #define ISAC_CIR1 0x33
  96. #define ISAC_CIX1 0x33
  97. #define ISAC_MOR1 0x34
  98. #define ISAC_MOX1 0x34
  99. #define ISAC_STCR 0x37
  100. #define ISAC_ADF1 0x38
  101. #define ISAC_ADF2 0x39
  102. #define ISAC_MOCR 0x3a
  103. #define ISAC_MOSR 0x3a
  104. #define ISAC_SQRR 0x3b
  105. #define ISAC_SQXR 0x3b
  106. #define ISAC_RBCH_XAC 0x80
  107. #define IPAC_D_TIN2 0x01
  108. /* IPAC/HSCX */
  109. #define IPAC_ISTAB 0x20 /* RD */
  110. #define IPAC_MASKB 0x20 /* WR */
  111. #define IPAC_STARB 0x21 /* RD */
  112. #define IPAC_CMDRB 0x21 /* WR */
  113. #define IPAC_MODEB 0x22 /* R/W */
  114. #define IPAC_EXIRB 0x24 /* RD */
  115. #define IPAC_RBCLB 0x25 /* RD */
  116. #define IPAC_RAH1 0x26 /* WR */
  117. #define IPAC_RAH2 0x27 /* WR */
  118. #define IPAC_RSTAB 0x27 /* RD */
  119. #define IPAC_RAL1 0x28 /* R/W */
  120. #define IPAC_RAL2 0x29 /* WR */
  121. #define IPAC_RHCRB 0x29 /* RD */
  122. #define IPAC_XBCL 0x2A /* WR */
  123. #define IPAC_CCR2 0x2C /* R/W */
  124. #define IPAC_RBCHB 0x2D /* RD */
  125. #define IPAC_XBCH 0x2D /* WR */
  126. #define HSCX_VSTR 0x2E /* RD */
  127. #define IPAC_RLCR 0x2E /* WR */
  128. #define IPAC_CCR1 0x2F /* R/W */
  129. #define IPAC_TSAX 0x30 /* WR */
  130. #define IPAC_TSAR 0x31 /* WR */
  131. #define IPAC_XCCR 0x32 /* WR */
  132. #define IPAC_RCCR 0x33 /* WR */
  133. /* IPAC_ISTAB/IPAC_MASKB bits */
  134. #define IPAC_B_XPR 0x10
  135. #define IPAC_B_RPF 0x40
  136. #define IPAC_B_RME 0x80
  137. #define IPAC_B_ON 0x2F
  138. /* IPAC_EXIRB bits */
  139. #define IPAC_B_RFS 0x04
  140. #define IPAC_B_RFO 0x10
  141. #define IPAC_B_XDU 0x40
  142. #define IPAC_B_XMR 0x80
  143. /* IPAC special registers */
  144. #define IPAC_CONF 0xC0 /* R/W */
  145. #define IPAC_ISTA 0xC1 /* RD */
  146. #define IPAC_MASK 0xC1 /* WR */
  147. #define IPAC_ID 0xC2 /* RD */
  148. #define IPAC_ACFG 0xC3 /* R/W */
  149. #define IPAC_AOE 0xC4 /* R/W */
  150. #define IPAC_ARX 0xC5 /* RD */
  151. #define IPAC_ATX 0xC5 /* WR */
  152. #define IPAC_PITA1 0xC6 /* R/W */
  153. #define IPAC_PITA2 0xC7 /* R/W */
  154. #define IPAC_POTA1 0xC8 /* R/W */
  155. #define IPAC_POTA2 0xC9 /* R/W */
  156. #define IPAC_PCFG 0xCA /* R/W */
  157. #define IPAC_SCFG 0xCB /* R/W */
  158. #define IPAC_TIMR2 0xCC /* R/W */
  159. /* IPAC_ISTA/_MASK bits */
  160. #define IPAC__EXB 0x01
  161. #define IPAC__ICB 0x02
  162. #define IPAC__EXA 0x04
  163. #define IPAC__ICA 0x08
  164. #define IPAC__EXD 0x10
  165. #define IPAC__ICD 0x20
  166. #define IPAC__INT0 0x40
  167. #define IPAC__INT1 0x80
  168. #define IPAC__ON 0xC0
  169. /* HSCX ISTA/MASK bits */
  170. #define HSCX__EXB 0x01
  171. #define HSCX__EXA 0x02
  172. #define HSCX__ICA 0x04
  173. /* ISAC/ISACX/IPAC/IPACX L1 commands */
  174. #define ISAC_CMD_TIM 0x0
  175. #define ISAC_CMD_RS 0x1
  176. #define ISAC_CMD_SCZ 0x4
  177. #define ISAC_CMD_SSZ 0x2
  178. #define ISAC_CMD_AR8 0x8
  179. #define ISAC_CMD_AR10 0x9
  180. #define ISAC_CMD_ARL 0xA
  181. #define ISAC_CMD_DUI 0xF
  182. /* ISAC/ISACX/IPAC/IPACX L1 indications */
  183. #define ISAC_IND_DR 0x0
  184. #define ISAC_IND_RS 0x1
  185. #define ISAC_IND_SD 0x2
  186. #define ISAC_IND_DIS 0x3
  187. #define ISAC_IND_RSY 0x4
  188. #define ISAC_IND_DR6 0x5
  189. #define ISAC_IND_EI 0x6
  190. #define ISAC_IND_PU 0x7
  191. #define ISAC_IND_ARD 0x8
  192. #define ISAC_IND_TI 0xA
  193. #define ISAC_IND_ATI 0xB
  194. #define ISAC_IND_AI8 0xC
  195. #define ISAC_IND_AI10 0xD
  196. #define ISAC_IND_DID 0xF
  197. /* the new ISACX / IPACX */
  198. /* D-channel registers */
  199. #define ISACX_RFIFOD 0x00 /* RD */
  200. #define ISACX_XFIFOD 0x00 /* WR */
  201. #define ISACX_ISTAD 0x20 /* RD */
  202. #define ISACX_MASKD 0x20 /* WR */
  203. #define ISACX_STARD 0x21 /* RD */
  204. #define ISACX_CMDRD 0x21 /* WR */
  205. #define ISACX_MODED 0x22 /* R/W */
  206. #define ISACX_EXMD1 0x23 /* R/W */
  207. #define ISACX_TIMR1 0x24 /* R/W */
  208. #define ISACX_SAP1 0x25 /* WR */
  209. #define ISACX_SAP2 0x26 /* WR */
  210. #define ISACX_RBCLD 0x26 /* RD */
  211. #define ISACX_RBCHD 0x27 /* RD */
  212. #define ISACX_TEI1 0x27 /* WR */
  213. #define ISACX_TEI2 0x28 /* WR */
  214. #define ISACX_RSTAD 0x28 /* RD */
  215. #define ISACX_TMD 0x29 /* R/W */
  216. #define ISACX_CIR0 0x2E /* RD */
  217. #define ISACX_CIX0 0x2E /* WR */
  218. #define ISACX_CIR1 0x2F /* RD */
  219. #define ISACX_CIX1 0x2F /* WR */
  220. /* Transceiver registers */
  221. #define ISACX_TR_CONF0 0x30 /* R/W */
  222. #define ISACX_TR_CONF1 0x31 /* R/W */
  223. #define ISACX_TR_CONF2 0x32 /* R/W */
  224. #define ISACX_TR_STA 0x33 /* RD */
  225. #define ISACX_TR_CMD 0x34 /* R/W */
  226. #define ISACX_SQRR1 0x35 /* RD */
  227. #define ISACX_SQXR1 0x35 /* WR */
  228. #define ISACX_SQRR2 0x36 /* RD */
  229. #define ISACX_SQXR2 0x36 /* WR */
  230. #define ISACX_SQRR3 0x37 /* RD */
  231. #define ISACX_SQXR3 0x37 /* WR */
  232. #define ISACX_ISTATR 0x38 /* RD */
  233. #define ISACX_MASKTR 0x39 /* R/W */
  234. #define ISACX_TR_MODE 0x3A /* R/W */
  235. #define ISACX_ACFG1 0x3C /* R/W */
  236. #define ISACX_ACFG2 0x3D /* R/W */
  237. #define ISACX_AOE 0x3E /* R/W */
  238. #define ISACX_ARX 0x3F /* RD */
  239. #define ISACX_ATX 0x3F /* WR */
  240. /* IOM: Timeslot, DPS, CDA */
  241. #define ISACX_CDA10 0x40 /* R/W */
  242. #define ISACX_CDA11 0x41 /* R/W */
  243. #define ISACX_CDA20 0x42 /* R/W */
  244. #define ISACX_CDA21 0x43 /* R/W */
  245. #define ISACX_CDA_TSDP10 0x44 /* R/W */
  246. #define ISACX_CDA_TSDP11 0x45 /* R/W */
  247. #define ISACX_CDA_TSDP20 0x46 /* R/W */
  248. #define ISACX_CDA_TSDP21 0x47 /* R/W */
  249. #define ISACX_BCHA_TSDP_BC1 0x48 /* R/W */
  250. #define ISACX_BCHA_TSDP_BC2 0x49 /* R/W */
  251. #define ISACX_BCHB_TSDP_BC1 0x4A /* R/W */
  252. #define ISACX_BCHB_TSDP_BC2 0x4B /* R/W */
  253. #define ISACX_TR_TSDP_BC1 0x4C /* R/W */
  254. #define ISACX_TR_TSDP_BC2 0x4D /* R/W */
  255. #define ISACX_CDA1_CR 0x4E /* R/W */
  256. #define ISACX_CDA2_CR 0x4F /* R/W */
  257. /* IOM: Contol, Sync transfer, Monitor */
  258. #define ISACX_TR_CR 0x50 /* R/W */
  259. #define ISACX_TRC_CR 0x50 /* R/W */
  260. #define ISACX_BCHA_CR 0x51 /* R/W */
  261. #define ISACX_BCHB_CR 0x52 /* R/W */
  262. #define ISACX_DCI_CR 0x53 /* R/W */
  263. #define ISACX_DCIC_CR 0x53 /* R/W */
  264. #define ISACX_MON_CR 0x54 /* R/W */
  265. #define ISACX_SDS1_CR 0x55 /* R/W */
  266. #define ISACX_SDS2_CR 0x56 /* R/W */
  267. #define ISACX_IOM_CR 0x57 /* R/W */
  268. #define ISACX_STI 0x58 /* RD */
  269. #define ISACX_ASTI 0x58 /* WR */
  270. #define ISACX_MSTI 0x59 /* R/W */
  271. #define ISACX_SDS_CONF 0x5A /* R/W */
  272. #define ISACX_MCDA 0x5B /* RD */
  273. #define ISACX_MOR 0x5C /* RD */
  274. #define ISACX_MOX 0x5C /* WR */
  275. #define ISACX_MOSR 0x5D /* RD */
  276. #define ISACX_MOCR 0x5E /* R/W */
  277. #define ISACX_MSTA 0x5F /* RD */
  278. #define ISACX_MCONF 0x5F /* WR */
  279. /* Interrupt and general registers */
  280. #define ISACX_ISTA 0x60 /* RD */
  281. #define ISACX_MASK 0x60 /* WR */
  282. #define ISACX_AUXI 0x61 /* RD */
  283. #define ISACX_AUXM 0x61 /* WR */
  284. #define ISACX_MODE1 0x62 /* R/W */
  285. #define ISACX_MODE2 0x63 /* R/W */
  286. #define ISACX_ID 0x64 /* RD */
  287. #define ISACX_SRES 0x64 /* WR */
  288. #define ISACX_TIMR2 0x65 /* R/W */
  289. /* Register Bits */
  290. /* ISACX/IPACX _ISTAD (R) and _MASKD (W) */
  291. #define ISACX_D_XDU 0x04
  292. #define ISACX_D_XMR 0x08
  293. #define ISACX_D_XPR 0x10
  294. #define ISACX_D_RFO 0x20
  295. #define ISACX_D_RPF 0x40
  296. #define ISACX_D_RME 0x80
  297. /* ISACX/IPACX _ISTA (R) and _MASK (W) */
  298. #define ISACX__ICD 0x01
  299. #define ISACX__MOS 0x02
  300. #define ISACX__TRAN 0x04
  301. #define ISACX__AUX 0x08
  302. #define ISACX__CIC 0x10
  303. #define ISACX__ST 0x20
  304. #define IPACX__ON 0x2C
  305. #define IPACX__ICB 0x40
  306. #define IPACX__ICA 0x80
  307. /* ISACX/IPACX _CMDRD (W) */
  308. #define ISACX_CMDRD_XRES 0x01
  309. #define ISACX_CMDRD_XME 0x02
  310. #define ISACX_CMDRD_XTF 0x08
  311. #define ISACX_CMDRD_STI 0x10
  312. #define ISACX_CMDRD_RRES 0x40
  313. #define ISACX_CMDRD_RMC 0x80
  314. /* ISACX/IPACX _RSTAD (R) */
  315. #define ISACX_RSTAD_TA 0x01
  316. #define ISACX_RSTAD_CR 0x02
  317. #define ISACX_RSTAD_SA0 0x04
  318. #define ISACX_RSTAD_SA1 0x08
  319. #define ISACX_RSTAD_RAB 0x10
  320. #define ISACX_RSTAD_CRC 0x20
  321. #define ISACX_RSTAD_RDO 0x40
  322. #define ISACX_RSTAD_VFR 0x80
  323. /* ISACX/IPACX _CIR0 (R) */
  324. #define ISACX_CIR0_BAS 0x01
  325. #define ISACX_CIR0_SG 0x08
  326. #define ISACX_CIR0_CIC1 0x08
  327. #define ISACX_CIR0_CIC0 0x08
  328. /* B-channel registers */
  329. #define IPACX_OFF_ICA 0x70
  330. #define IPACX_OFF_ICB 0x80
  331. /* ICA: IPACX_OFF_ICA + Reg ICB: IPACX_OFF_ICB + Reg */
  332. #define IPACX_ISTAB 0x00 /* RD */
  333. #define IPACX_MASKB 0x00 /* WR */
  334. #define IPACX_STARB 0x01 /* RD */
  335. #define IPACX_CMDRB 0x01 /* WR */
  336. #define IPACX_MODEB 0x02 /* R/W */
  337. #define IPACX_EXMB 0x03 /* R/W */
  338. #define IPACX_RAH1 0x05 /* WR */
  339. #define IPACX_RAH2 0x06 /* WR */
  340. #define IPACX_RBCLB 0x06 /* RD */
  341. #define IPACX_RBCHB 0x07 /* RD */
  342. #define IPACX_RAL1 0x07 /* WR */
  343. #define IPACX_RAL2 0x08 /* WR */
  344. #define IPACX_RSTAB 0x08 /* RD */
  345. #define IPACX_TMB 0x09 /* R/W */
  346. #define IPACX_RFIFOB 0x0A /* RD */
  347. #define IPACX_XFIFOB 0x0A /* WR */
  348. /* IPACX_ISTAB / IPACX_MASKB bits */
  349. #define IPACX_B_XDU 0x04
  350. #define IPACX_B_XPR 0x10
  351. #define IPACX_B_RFO 0x20
  352. #define IPACX_B_RPF 0x40
  353. #define IPACX_B_RME 0x80
  354. #define IPACX_B_ON 0x0B
  355. extern int mISDNisac_init(struct isac_hw *, void *);
  356. extern irqreturn_t mISDNisac_irq(struct isac_hw *, u8);
  357. extern u32 mISDNipac_init(struct ipac_hw *, void *);
  358. extern irqreturn_t mISDNipac_irq(struct ipac_hw *, int);