irq-mvebu-pic.c 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * Copyright (C) 2016 Marvell
  3. *
  4. * Yehuda Yitschak <[email protected]>
  5. * Thomas Petazzoni <[email protected]>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/interrupt.h>
  12. #include <linux/io.h>
  13. #include <linux/irq.h>
  14. #include <linux/irqchip.h>
  15. #include <linux/irqchip/chained_irq.h>
  16. #include <linux/irqdomain.h>
  17. #include <linux/module.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/seq_file.h>
  21. #define PIC_CAUSE 0x0
  22. #define PIC_MASK 0x4
  23. #define PIC_MAX_IRQS 32
  24. #define PIC_MAX_IRQ_MASK ((1UL << PIC_MAX_IRQS) - 1)
  25. struct mvebu_pic {
  26. void __iomem *base;
  27. u32 parent_irq;
  28. struct irq_domain *domain;
  29. struct platform_device *pdev;
  30. };
  31. static void mvebu_pic_reset(struct mvebu_pic *pic)
  32. {
  33. /* ACK and mask all interrupts */
  34. writel(0, pic->base + PIC_MASK);
  35. writel(PIC_MAX_IRQ_MASK, pic->base + PIC_CAUSE);
  36. }
  37. static void mvebu_pic_eoi_irq(struct irq_data *d)
  38. {
  39. struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
  40. writel(1 << d->hwirq, pic->base + PIC_CAUSE);
  41. }
  42. static void mvebu_pic_mask_irq(struct irq_data *d)
  43. {
  44. struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
  45. u32 reg;
  46. reg = readl(pic->base + PIC_MASK);
  47. reg |= (1 << d->hwirq);
  48. writel(reg, pic->base + PIC_MASK);
  49. }
  50. static void mvebu_pic_unmask_irq(struct irq_data *d)
  51. {
  52. struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
  53. u32 reg;
  54. reg = readl(pic->base + PIC_MASK);
  55. reg &= ~(1 << d->hwirq);
  56. writel(reg, pic->base + PIC_MASK);
  57. }
  58. static void mvebu_pic_print_chip(struct irq_data *d, struct seq_file *p)
  59. {
  60. struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
  61. seq_printf(p, dev_name(&pic->pdev->dev));
  62. }
  63. static const struct irq_chip mvebu_pic_chip = {
  64. .irq_mask = mvebu_pic_mask_irq,
  65. .irq_unmask = mvebu_pic_unmask_irq,
  66. .irq_eoi = mvebu_pic_eoi_irq,
  67. .irq_print_chip = mvebu_pic_print_chip,
  68. };
  69. static int mvebu_pic_irq_map(struct irq_domain *domain, unsigned int virq,
  70. irq_hw_number_t hwirq)
  71. {
  72. struct mvebu_pic *pic = domain->host_data;
  73. irq_set_percpu_devid(virq);
  74. irq_set_chip_data(virq, pic);
  75. irq_set_chip_and_handler(virq, &mvebu_pic_chip, handle_percpu_devid_irq);
  76. irq_set_status_flags(virq, IRQ_LEVEL);
  77. irq_set_probe(virq);
  78. return 0;
  79. }
  80. static const struct irq_domain_ops mvebu_pic_domain_ops = {
  81. .map = mvebu_pic_irq_map,
  82. .xlate = irq_domain_xlate_onecell,
  83. };
  84. static void mvebu_pic_handle_cascade_irq(struct irq_desc *desc)
  85. {
  86. struct mvebu_pic *pic = irq_desc_get_handler_data(desc);
  87. struct irq_chip *chip = irq_desc_get_chip(desc);
  88. unsigned long irqmap, irqn;
  89. irqmap = readl_relaxed(pic->base + PIC_CAUSE);
  90. chained_irq_enter(chip, desc);
  91. for_each_set_bit(irqn, &irqmap, BITS_PER_LONG)
  92. generic_handle_domain_irq(pic->domain, irqn);
  93. chained_irq_exit(chip, desc);
  94. }
  95. static void mvebu_pic_enable_percpu_irq(void *data)
  96. {
  97. struct mvebu_pic *pic = data;
  98. mvebu_pic_reset(pic);
  99. enable_percpu_irq(pic->parent_irq, IRQ_TYPE_NONE);
  100. }
  101. static void mvebu_pic_disable_percpu_irq(void *data)
  102. {
  103. struct mvebu_pic *pic = data;
  104. disable_percpu_irq(pic->parent_irq);
  105. }
  106. static int mvebu_pic_probe(struct platform_device *pdev)
  107. {
  108. struct device_node *node = pdev->dev.of_node;
  109. struct mvebu_pic *pic;
  110. pic = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pic), GFP_KERNEL);
  111. if (!pic)
  112. return -ENOMEM;
  113. pic->pdev = pdev;
  114. pic->base = devm_platform_ioremap_resource(pdev, 0);
  115. if (IS_ERR(pic->base))
  116. return PTR_ERR(pic->base);
  117. pic->parent_irq = irq_of_parse_and_map(node, 0);
  118. if (pic->parent_irq <= 0) {
  119. dev_err(&pdev->dev, "Failed to parse parent interrupt\n");
  120. return -EINVAL;
  121. }
  122. pic->domain = irq_domain_add_linear(node, PIC_MAX_IRQS,
  123. &mvebu_pic_domain_ops, pic);
  124. if (!pic->domain) {
  125. dev_err(&pdev->dev, "Failed to allocate irq domain\n");
  126. return -ENOMEM;
  127. }
  128. irq_set_chained_handler(pic->parent_irq, mvebu_pic_handle_cascade_irq);
  129. irq_set_handler_data(pic->parent_irq, pic);
  130. on_each_cpu(mvebu_pic_enable_percpu_irq, pic, 1);
  131. platform_set_drvdata(pdev, pic);
  132. return 0;
  133. }
  134. static int mvebu_pic_remove(struct platform_device *pdev)
  135. {
  136. struct mvebu_pic *pic = platform_get_drvdata(pdev);
  137. on_each_cpu(mvebu_pic_disable_percpu_irq, pic, 1);
  138. irq_domain_remove(pic->domain);
  139. return 0;
  140. }
  141. static const struct of_device_id mvebu_pic_of_match[] = {
  142. { .compatible = "marvell,armada-8k-pic", },
  143. {},
  144. };
  145. MODULE_DEVICE_TABLE(of, mvebu_pic_of_match);
  146. static struct platform_driver mvebu_pic_driver = {
  147. .probe = mvebu_pic_probe,
  148. .remove = mvebu_pic_remove,
  149. .driver = {
  150. .name = "mvebu-pic",
  151. .of_match_table = mvebu_pic_of_match,
  152. },
  153. };
  154. module_platform_driver(mvebu_pic_driver);
  155. MODULE_AUTHOR("Yehuda Yitschak <[email protected]>");
  156. MODULE_AUTHOR("Thomas Petazzoni <[email protected]>");
  157. MODULE_LICENSE("GPL v2");
  158. MODULE_ALIAS("platform:mvebu_pic");