irq-idt3243x.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for IDT/Renesas 79RC3243x Interrupt Controller.
  4. */
  5. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  6. #include <linux/interrupt.h>
  7. #include <linux/irq.h>
  8. #include <linux/irqchip.h>
  9. #include <linux/irqchip/chained_irq.h>
  10. #include <linux/irqdomain.h>
  11. #include <linux/of_address.h>
  12. #include <linux/of_irq.h>
  13. #define IDT_PIC_NR_IRQS 32
  14. #define IDT_PIC_IRQ_PEND 0x00
  15. #define IDT_PIC_IRQ_MASK 0x08
  16. struct idt_pic_data {
  17. void __iomem *base;
  18. struct irq_domain *irq_domain;
  19. struct irq_chip_generic *gc;
  20. };
  21. static void idt_irq_dispatch(struct irq_desc *desc)
  22. {
  23. struct idt_pic_data *idtpic = irq_desc_get_handler_data(desc);
  24. struct irq_chip *host_chip = irq_desc_get_chip(desc);
  25. u32 pending, hwirq;
  26. chained_irq_enter(host_chip, desc);
  27. pending = irq_reg_readl(idtpic->gc, IDT_PIC_IRQ_PEND);
  28. pending &= ~idtpic->gc->mask_cache;
  29. while (pending) {
  30. hwirq = __fls(pending);
  31. generic_handle_domain_irq(idtpic->irq_domain, hwirq);
  32. pending &= ~(1 << hwirq);
  33. }
  34. chained_irq_exit(host_chip, desc);
  35. }
  36. static int idt_pic_init(struct device_node *of_node, struct device_node *parent)
  37. {
  38. struct irq_domain *domain;
  39. struct idt_pic_data *idtpic;
  40. struct irq_chip_generic *gc;
  41. struct irq_chip_type *ct;
  42. unsigned int parent_irq;
  43. int ret = 0;
  44. idtpic = kzalloc(sizeof(*idtpic), GFP_KERNEL);
  45. if (!idtpic) {
  46. ret = -ENOMEM;
  47. goto out_err;
  48. }
  49. parent_irq = irq_of_parse_and_map(of_node, 0);
  50. if (!parent_irq) {
  51. pr_err("Failed to map parent IRQ!\n");
  52. ret = -EINVAL;
  53. goto out_free;
  54. }
  55. idtpic->base = of_iomap(of_node, 0);
  56. if (!idtpic->base) {
  57. pr_err("Failed to map base address!\n");
  58. ret = -ENOMEM;
  59. goto out_unmap_irq;
  60. }
  61. domain = irq_domain_add_linear(of_node, IDT_PIC_NR_IRQS,
  62. &irq_generic_chip_ops, NULL);
  63. if (!domain) {
  64. pr_err("Failed to add irqdomain!\n");
  65. ret = -ENOMEM;
  66. goto out_iounmap;
  67. }
  68. idtpic->irq_domain = domain;
  69. ret = irq_alloc_domain_generic_chips(domain, 32, 1, "IDTPIC",
  70. handle_level_irq, 0,
  71. IRQ_NOPROBE | IRQ_LEVEL, 0);
  72. if (ret)
  73. goto out_domain_remove;
  74. gc = irq_get_domain_generic_chip(domain, 0);
  75. gc->reg_base = idtpic->base;
  76. gc->private = idtpic;
  77. ct = gc->chip_types;
  78. ct->regs.mask = IDT_PIC_IRQ_MASK;
  79. ct->chip.irq_mask = irq_gc_mask_set_bit;
  80. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  81. idtpic->gc = gc;
  82. /* Mask interrupts. */
  83. writel(0xffffffff, idtpic->base + IDT_PIC_IRQ_MASK);
  84. gc->mask_cache = 0xffffffff;
  85. irq_set_chained_handler_and_data(parent_irq,
  86. idt_irq_dispatch, idtpic);
  87. return 0;
  88. out_domain_remove:
  89. irq_domain_remove(domain);
  90. out_iounmap:
  91. iounmap(idtpic->base);
  92. out_unmap_irq:
  93. irq_dispose_mapping(parent_irq);
  94. out_free:
  95. kfree(idtpic);
  96. out_err:
  97. pr_err("Failed to initialize! (errno = %d)\n", ret);
  98. return ret;
  99. }
  100. IRQCHIP_DECLARE(idt_pic, "idt,32434-pic", idt_pic_init);